blob: 433cd57f34e0870c585350a5d7c6b5b76124aee8 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- Mips.td - Describe the Mips Target Machine ----------*- tablegen -*-===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000010//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000013// Target-independent interfaces
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015
Evan Cheng027fdbe2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000018//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019// Register File, Calling Conv, Instruction Descriptions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021
22include "MipsRegisterInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000023include "MipsSchedule.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024include "MipsInstrInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000025include "MipsCallingConv.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +000027def MipsInstrInfo : InstrInfo;
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000028
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000029//===----------------------------------------------------------------------===//
30// Mips Subtarget features //
31//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000033def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000034 "General Purpose Registers are 64-bit wide.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000035def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000036 "Support 64-bit FP registers.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000037def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000038 "true", "Only supports single precision float">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000039def FeatureO32 : SubtargetFeature<"o32", "MipsABI", "O32",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000040 "Enable o32 ABI">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000041def FeatureEABI : SubtargetFeature<"eabi", "MipsABI", "EABI",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000042 "Enable eabi ABI">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000043def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000044 "true", "Enable vector FPU instructions.">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000045def FeatureSEInReg : SubtargetFeature<"seinreg", "HasSEInReg", "true",
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000046 "Enable 'signext in register' instructions.">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000047def FeatureCondMov : SubtargetFeature<"condmov", "HasCondMov", "true",
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000048 "Enable 'conditional move' instructions.">;
49def FeatureMulDivAdd : SubtargetFeature<"muldivadd", "HasMulDivAdd", "true",
50 "Enable 'multiply add/sub' instructions.">;
51def FeatureMinMax : SubtargetFeature<"minmax", "HasMinMax", "true",
52 "Enable 'min/max' instructions.">;
53def FeatureSwap : SubtargetFeature<"swap", "HasSwap", "true",
54 "Enable 'byte/half swap' instructions.">;
55def FeatureBitCount : SubtargetFeature<"bitcount", "HasBitCount", "true",
56 "Enable 'count leading bits' instructions.">;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000057def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
58 "Mips1 ISA Support">;
59def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
60 "Mips2 ISA Support">;
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000061def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32",
62 "Mips32 ISA Support",
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +000063 [FeatureCondMov, FeatureBitCount]>;
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000064def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion",
65 "Mips32r2", "Mips32r2 ISA Support",
66 [FeatureMips32, FeatureSEInReg]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000068//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069// Mips processors supported.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000070//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072class Proc<string Name, list<SubtargetFeature> Features>
73 : Processor<Name, MipsGenericItineraries, Features>;
74
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000075def : Proc<"mips1", [FeatureMips1]>;
76def : Proc<"r2000", [FeatureMips1]>;
77def : Proc<"r3000", [FeatureMips1]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078
79def : Proc<"mips2", [FeatureMips2]>;
80def : Proc<"r6000", [FeatureMips2]>;
81
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000082def : Proc<"4ke", [FeatureMips32r2]>;
83
Chris Lattner7a2bdde2011-04-15 05:18:47 +000084// Allegrex is a 32bit subset of r4000, both for integer and fp registers,
Bruno Cardoso Lopes2c2304c2010-11-08 21:42:32 +000085// but much more similar to Mips2 than Mips3. It also contains some of
86// Mips32/Mips32r2 instructions and a custom vector fpu processor.
87def : Proc<"allegrex", [FeatureMips2, FeatureSingleFloat, FeatureEABI,
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000088 FeatureVFPU, FeatureSEInReg, FeatureCondMov, FeatureMulDivAdd,
89 FeatureMinMax, FeatureSwap, FeatureBitCount]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090
Akira Hatanaka794bf172011-07-07 23:56:50 +000091def MipsAsmWriter : AsmWriter {
92 string AsmWriterClassName = "InstPrinter";
93 bit isMCAsmWriter = 1;
94}
95
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096def Mips : Target {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097 let InstructionSet = MipsInstrInfo;
Akira Hatanaka794bf172011-07-07 23:56:50 +000098
99 let AssemblyWriters = [MipsAsmWriter];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100}
Akira Hatanaka794bf172011-07-07 23:56:50 +0000101