blob: 576d2b421c56363fe1a3f708d176ddaf6ae7e067 [file] [log] [blame]
Chris Lattner1d62cea2002-12-16 14:37:00 +00001//===-- RegAllocSimple.cpp - A simple generic register allocator ----------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman07218672002-11-22 22:44:32 +00009//
Chris Lattner600dee42002-12-28 20:42:14 +000010// This file implements a simple register allocator. *Very* simple: It immediate
11// spills every value right after it is computed, and it reloads all used
12// operands from the spill area to temporary registers before each instruction.
13// It does not keep values in registers across instructions.
Misha Brukman07218672002-11-22 22:44:32 +000014//
15//===----------------------------------------------------------------------===//
16
Chris Lattner4cc662b2003-08-03 21:47:31 +000017#define DEBUG_TYPE "regalloc"
Chris Lattner80a04782003-01-13 00:26:08 +000018#include "llvm/CodeGen/Passes.h"
Chris Lattner600dee42002-12-28 20:42:14 +000019#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerabe8dd52002-12-15 18:19:24 +000020#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner5124aec2002-12-25 05:04:20 +000021#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnereb24db92002-12-28 21:08:26 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000023#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000024#include "llvm/Target/TargetInstrInfo.h"
Misha Brukman07218672002-11-22 22:44:32 +000025#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000026#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/ADT/Statistic.h"
29#include "llvm/ADT/STLExtras.h"
Chris Lattner5aaf1d22004-02-15 21:38:28 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattnercd3245a2006-12-19 22:41:21 +000032STATISTIC(NumStores, "Number of stores added");
33STATISTIC(NumLoads , "Number of loads added");
Chris Lattnerda7e4532002-12-15 20:36:09 +000034
Chris Lattnercd3245a2006-12-19 22:41:21 +000035namespace {
Jim Laskey13ec7022006-08-01 14:21:23 +000036 static RegisterRegAlloc
37 simpleRegAlloc("simple", " simple register allocator",
38 createSimpleRegisterAllocator);
39
Chris Lattnerf8c68f62006-06-28 22:17:39 +000040 class VISIBILITY_HIDDEN RegAllocSimple : public MachineFunctionPass {
Misha Brukman07218672002-11-22 22:44:32 +000041 MachineFunction *MF;
Chris Lattner600dee42002-12-28 20:42:14 +000042 const TargetMachine *TM;
Misha Brukman07218672002-11-22 22:44:32 +000043 const MRegisterInfo *RegInfo;
Misha Brukmanedf128a2005-04-21 22:36:52 +000044
Chris Lattner600dee42002-12-28 20:42:14 +000045 // StackSlotForVirtReg - Maps SSA Regs => frame index on the stack where
46 // these values are spilled
47 std::map<unsigned, int> StackSlotForVirtReg;
Misha Brukman07218672002-11-22 22:44:32 +000048
Chris Lattner600dee42002-12-28 20:42:14 +000049 // RegsUsed - Keep track of what registers are currently in use. This is a
50 // bitset.
51 std::vector<bool> RegsUsed;
Chris Lattnerda7e4532002-12-15 20:36:09 +000052
53 // RegClassIdx - Maps RegClass => which index we can take a register
54 // from. Since this is a simple register allocator, when we need a register
55 // of a certain class, we just take the next available one.
Misha Brukman07218672002-11-22 22:44:32 +000056 std::map<const TargetRegisterClass*, unsigned> RegClassIdx;
57
Chris Lattnerda7e4532002-12-15 20:36:09 +000058 public:
Chris Lattner8233e2f2002-12-15 21:13:12 +000059 virtual const char *getPassName() const {
60 return "Simple Register Allocator";
61 }
62
Chris Lattnerda7e4532002-12-15 20:36:09 +000063 /// runOnMachineFunction - Register allocate the whole function
64 bool runOnMachineFunction(MachineFunction &Fn);
65
Chris Lattner80a04782003-01-13 00:26:08 +000066 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
67 AU.addRequiredID(PHIEliminationID); // Eliminate PHI nodes
68 MachineFunctionPass::getAnalysisUsage(AU);
69 }
Chris Lattner600dee42002-12-28 20:42:14 +000070 private:
Chris Lattnerda7e4532002-12-15 20:36:09 +000071 /// AllocateBasicBlock - Register allocate the specified basic block.
72 void AllocateBasicBlock(MachineBasicBlock &MBB);
73
Chris Lattner9f366d72002-12-15 22:19:19 +000074 /// getStackSpaceFor - This returns the offset of the specified virtual
Misha Brukman5560c9d2003-08-18 14:43:39 +000075 /// register on the stack, allocating space if necessary.
Chris Lattner600dee42002-12-28 20:42:14 +000076 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Misha Brukman07218672002-11-22 22:44:32 +000077
Chris Lattner9f366d72002-12-15 22:19:19 +000078 /// Given a virtual register, return a compatible physical register that is
79 /// currently unused.
Chris Lattnerda7e4532002-12-15 20:36:09 +000080 ///
Misha Brukman07218672002-11-22 22:44:32 +000081 /// Side effect: marks that register as being used until manually cleared
Chris Lattnerda7e4532002-12-15 20:36:09 +000082 ///
Misha Brukman07218672002-11-22 22:44:32 +000083 unsigned getFreeReg(unsigned virtualReg);
84
Misha Brukman07218672002-11-22 22:44:32 +000085 /// Moves value from memory into that register
Chris Lattnerb167c042002-12-15 23:01:26 +000086 unsigned reloadVirtReg(MachineBasicBlock &MBB,
Alkis Evlogimenosfc2b4492004-02-23 04:12:30 +000087 MachineBasicBlock::iterator I, unsigned VirtReg);
Misha Brukman07218672002-11-22 22:44:32 +000088
89 /// Saves reg value on the stack (maps virtual register to stack value)
Alkis Evlogimenosfc2b4492004-02-23 04:12:30 +000090 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
Chris Lattnerb167c042002-12-15 23:01:26 +000091 unsigned VirtReg, unsigned PhysReg);
Misha Brukman07218672002-11-22 22:44:32 +000092 };
93
Misha Brukman59b3eed2002-12-13 10:42:31 +000094}
Misha Brukman07218672002-11-22 22:44:32 +000095
Chris Lattner9f366d72002-12-15 22:19:19 +000096/// getStackSpaceFor - This allocates space for the specified virtual
Chris Lattnerc2db1a92002-12-15 19:51:14 +000097/// register to be held on the stack.
Chris Lattner600dee42002-12-28 20:42:14 +000098int RegAllocSimple::getStackSpaceFor(unsigned VirtReg,
Misha Brukmandedf2bd2005-04-22 04:01:18 +000099 const TargetRegisterClass *RC) {
Chris Lattner9f366d72002-12-15 22:19:19 +0000100 // Find the location VirtReg would belong...
Chris Lattner600dee42002-12-28 20:42:14 +0000101 std::map<unsigned, int>::iterator I =
102 StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattner9593fb12002-12-15 19:07:34 +0000103
Chris Lattner600dee42002-12-28 20:42:14 +0000104 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattner9f366d72002-12-15 22:19:19 +0000105 return I->second; // Already has space allocated?
Chris Lattner9593fb12002-12-15 19:07:34 +0000106
Chris Lattner600dee42002-12-28 20:42:14 +0000107 // Allocate a new stack object for this spill location...
Chris Lattner26eb14b2004-08-15 22:02:22 +0000108 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
109 RC->getAlignment());
Misha Brukmanedf128a2005-04-21 22:36:52 +0000110
Chris Lattner9f366d72002-12-15 22:19:19 +0000111 // Assign the slot...
Chris Lattner600dee42002-12-28 20:42:14 +0000112 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
113
114 return FrameIdx;
Misha Brukmanf514d512002-12-02 21:11:58 +0000115}
116
Misha Brukman07218672002-11-22 22:44:32 +0000117unsigned RegAllocSimple::getFreeReg(unsigned virtualReg) {
Chris Lattner5124aec2002-12-25 05:04:20 +0000118 const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(virtualReg);
Chris Lattner600dee42002-12-28 20:42:14 +0000119 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
120 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Misha Brukman07218672002-11-22 22:44:32 +0000121
Chris Lattner600dee42002-12-28 20:42:14 +0000122 while (1) {
Misha Brukmanedf128a2005-04-21 22:36:52 +0000123 unsigned regIdx = RegClassIdx[RC]++;
Chris Lattner600dee42002-12-28 20:42:14 +0000124 assert(RI+regIdx != RE && "Not enough registers!");
125 unsigned PhysReg = *(RI+regIdx);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000126
Chris Lattner78611632005-01-23 22:55:45 +0000127 if (!RegsUsed[PhysReg]) {
Evan Cheng6c087e52007-04-25 22:13:27 +0000128 MF->setPhysRegUsed(PhysReg);
Chris Lattner600dee42002-12-28 20:42:14 +0000129 return PhysReg;
Chris Lattner78611632005-01-23 22:55:45 +0000130 }
Chris Lattner600dee42002-12-28 20:42:14 +0000131 }
Misha Brukman07218672002-11-22 22:44:32 +0000132}
133
Chris Lattnerb167c042002-12-15 23:01:26 +0000134unsigned RegAllocSimple::reloadVirtReg(MachineBasicBlock &MBB,
Alkis Evlogimenosfc2b4492004-02-23 04:12:30 +0000135 MachineBasicBlock::iterator I,
Chris Lattnerb167c042002-12-15 23:01:26 +0000136 unsigned VirtReg) {
Chris Lattner5124aec2002-12-25 05:04:20 +0000137 const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner600dee42002-12-28 20:42:14 +0000138 int FrameIdx = getStackSpaceFor(VirtReg, RC);
Chris Lattnerb167c042002-12-15 23:01:26 +0000139 unsigned PhysReg = getFreeReg(VirtReg);
Misha Brukman07218672002-11-22 22:44:32 +0000140
Misha Brukmanf514d512002-12-02 21:11:58 +0000141 // Add move instruction(s)
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000142 ++NumLoads;
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000143 RegInfo->loadRegFromStackSlot(MBB, I, PhysReg, FrameIdx, RC);
Chris Lattnerb167c042002-12-15 23:01:26 +0000144 return PhysReg;
Misha Brukman07218672002-11-22 22:44:32 +0000145}
146
Chris Lattnerb167c042002-12-15 23:01:26 +0000147void RegAllocSimple::spillVirtReg(MachineBasicBlock &MBB,
Alkis Evlogimenosfc2b4492004-02-23 04:12:30 +0000148 MachineBasicBlock::iterator I,
Chris Lattner600dee42002-12-28 20:42:14 +0000149 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner5124aec2002-12-25 05:04:20 +0000150 const TargetRegisterClass* RC = MF->getSSARegMap()->getRegClass(VirtReg);
Chris Lattner600dee42002-12-28 20:42:14 +0000151 int FrameIdx = getStackSpaceFor(VirtReg, RC);
Misha Brukmanf514d512002-12-02 21:11:58 +0000152
Misha Brukman07218672002-11-22 22:44:32 +0000153 // Add move instruction(s)
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000154 ++NumStores;
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000155 RegInfo->storeRegToStackSlot(MBB, I, PhysReg, FrameIdx, RC);
Misha Brukman07218672002-11-22 22:44:32 +0000156}
157
Misha Brukmandc2ec002002-12-03 23:15:19 +0000158
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000159void RegAllocSimple::AllocateBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerf6050552002-12-15 21:33:51 +0000160 // loop over each instruction
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000161 for (MachineBasicBlock::iterator MI = MBB.begin(); MI != MBB.end(); ++MI) {
Chris Lattner01b08c52002-12-15 21:24:30 +0000162 // Made to combat the incorrect allocation of r2 = add r1, r1
Chris Lattner9f366d72002-12-15 22:19:19 +0000163 std::map<unsigned, unsigned> Virt2PhysRegMap;
Chris Lattner01b08c52002-12-15 21:24:30 +0000164
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000165 RegsUsed.resize(RegInfo->getNumRegs());
Misha Brukmanedf128a2005-04-21 22:36:52 +0000166
Chris Lattner78611632005-01-23 22:55:45 +0000167 // This is a preliminary pass that will invalidate any registers that are
168 // used by the instruction (including implicit uses).
Chris Lattner600dee42002-12-28 20:42:14 +0000169 unsigned Opcode = MI->getOpcode();
Chris Lattner9bcdcd12004-06-02 05:57:12 +0000170 const TargetInstrDescriptor &Desc = TM->getInstrInfo()->get(Opcode);
Chris Lattner78611632005-01-23 22:55:45 +0000171 const unsigned *Regs;
Jim Laskeycd4317e2006-07-21 21:15:20 +0000172 if (Desc.ImplicitUses) {
173 for (Regs = Desc.ImplicitUses; *Regs; ++Regs)
174 RegsUsed[*Regs] = true;
175 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000176
Jim Laskeycd4317e2006-07-21 21:15:20 +0000177 if (Desc.ImplicitDefs) {
178 for (Regs = Desc.ImplicitDefs; *Regs; ++Regs) {
179 RegsUsed[*Regs] = true;
Evan Cheng6c087e52007-04-25 22:13:27 +0000180 MF->setPhysRegUsed(*Regs);
Jim Laskeycd4317e2006-07-21 21:15:20 +0000181 }
Chris Lattner78611632005-01-23 22:55:45 +0000182 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000183
Chris Lattner78611632005-01-23 22:55:45 +0000184 // Loop over uses, move from memory into registers.
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000185 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
186 MachineOperand &op = MI->getOperand(i);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000187
Chris Lattner6ae9eb12004-03-16 01:45:55 +0000188 if (op.isRegister() && op.getReg() &&
189 MRegisterInfo::isVirtualRegister(op.getReg())) {
Alkis Evlogimenosbe766c72004-02-13 21:01:20 +0000190 unsigned virtualReg = (unsigned) op.getReg();
Bill Wendlinga09362e2006-11-28 22:48:48 +0000191 DOUT << "op: " << op << "\n";
192 DOUT << "\t inst[" << i << "]: ";
Bill Wendlingbcd24982006-12-07 20:28:15 +0000193 DEBUG(MI->print(*cerr.stream(), TM));
Misha Brukmanedf128a2005-04-21 22:36:52 +0000194
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000195 // make sure the same virtual register maps to the same physical
196 // register in any given instruction
Chris Lattner9f366d72002-12-15 22:19:19 +0000197 unsigned physReg = Virt2PhysRegMap[virtualReg];
198 if (physReg == 0) {
Alkis Evlogimenos4d7af652003-12-14 13:24:17 +0000199 if (op.isDef()) {
Evan Chengcc22a7a2006-12-08 18:45:48 +0000200 int TiedOp = MI->getInstrDescriptor()->findTiedToSrcOperand(i);
Evan Cheng360c2dd2006-11-01 23:06:55 +0000201 if (TiedOp == -1) {
Chris Lattner5aaf1d22004-02-15 21:38:28 +0000202 physReg = getFreeReg(virtualReg);
203 } else {
Evan Cheng360c2dd2006-11-01 23:06:55 +0000204 // must be same register number as the source operand that is
205 // tied to. This maps a = b + c into b = b + c, and saves b into
206 // a's spot.
207 assert(MI->getOperand(TiedOp).isRegister() &&
208 MI->getOperand(TiedOp).getReg() &&
209 MI->getOperand(TiedOp).isUse() &&
Chris Lattner15f96db2002-12-15 21:02:20 +0000210 "Two address instruction invalid!");
211
Evan Cheng360c2dd2006-11-01 23:06:55 +0000212 physReg = MI->getOperand(TiedOp).getReg();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000213 }
Alkis Evlogimenosfc2b4492004-02-23 04:12:30 +0000214 spillVirtReg(MBB, next(MI), virtualReg, physReg);
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000215 } else {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000216 physReg = reloadVirtReg(MBB, MI, virtualReg);
Chris Lattnerb167c042002-12-15 23:01:26 +0000217 Virt2PhysRegMap[virtualReg] = physReg;
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000218 }
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000219 }
Chris Lattnere53f4a02006-05-04 17:52:23 +0000220 MI->getOperand(i).setReg(physReg);
Bill Wendlinga09362e2006-11-28 22:48:48 +0000221 DOUT << "virt: " << virtualReg << ", phys: " << op.getReg() << "\n";
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000222 }
223 }
Chris Lattner600dee42002-12-28 20:42:14 +0000224 RegClassIdx.clear();
225 RegsUsed.clear();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000226 }
227}
228
Chris Lattnere7d361d2002-12-17 04:19:40 +0000229
Chris Lattnerda7e4532002-12-15 20:36:09 +0000230/// runOnMachineFunction - Register allocate the whole function
231///
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000232bool RegAllocSimple::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendlinga09362e2006-11-28 22:48:48 +0000233 DOUT << "Machine Function\n";
Misha Brukman07218672002-11-22 22:44:32 +0000234 MF = &Fn;
Chris Lattner600dee42002-12-28 20:42:14 +0000235 TM = &MF->getTarget();
236 RegInfo = TM->getRegisterInfo();
Misha Brukmandc2ec002002-12-03 23:15:19 +0000237
Chris Lattner9f366d72002-12-15 22:19:19 +0000238 // Loop over all of the basic blocks, eliminating virtual register references
Misha Brukman07218672002-11-22 22:44:32 +0000239 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
240 MBB != MBBe; ++MBB)
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000241 AllocateBasicBlock(*MBB);
Misha Brukman07218672002-11-22 22:44:32 +0000242
Chris Lattner600dee42002-12-28 20:42:14 +0000243 StackSlotForVirtReg.clear();
Chris Lattner9f366d72002-12-15 22:19:19 +0000244 return true;
Misha Brukman07218672002-11-22 22:44:32 +0000245}
246
Chris Lattner5aaf1d22004-02-15 21:38:28 +0000247FunctionPass *llvm::createSimpleRegisterAllocator() {
Chris Lattner600dee42002-12-28 20:42:14 +0000248 return new RegAllocSimple();
Misha Brukman07218672002-11-22 22:44:32 +0000249}