blob: 2439d19234c8fe1d9c8e4664d541ffdc9759b4e7 [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattner95b2c7d2006-12-19 22:59:26 +000031#define DEBUG_TYPE "x86-codegen"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Evan Chengddd2a452006-11-15 20:56:39 +000043#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000044#include "llvm/ADT/Statistic.h"
45#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattner847df252004-01-30 22:25:18 +000047#include <set>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000048using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000049
Chris Lattner95b2c7d2006-12-19 22:59:26 +000050STATISTIC(NumFXCH, "Number of fxch instructions inserted");
51STATISTIC(NumFP , "Number of floating point instructions");
Chris Lattnera960d952003-01-13 01:01:59 +000052
Chris Lattner95b2c7d2006-12-19 22:59:26 +000053namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000054 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Chris Lattnera960d952003-01-13 01:01:59 +000055 virtual bool runOnMachineFunction(MachineFunction &MF);
56
57 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
58
59 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<LiveVariables>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
63 private:
Evan Cheng32644ac2006-12-01 10:11:51 +000064 const TargetInstrInfo *TII; // Machine instruction info.
65 LiveVariables *LV; // Live variable info for current function...
66 MachineBasicBlock *MBB; // Current basic block
67 unsigned Stack[8]; // FP<n> Registers in each stack slot...
68 unsigned RegMap[8]; // Track which stack slot contains each register
69 unsigned StackTop; // The current top of the FP stack.
Chris Lattnera960d952003-01-13 01:01:59 +000070
71 void dumpStack() const {
Bill Wendlingf5da1332006-12-07 22:21:48 +000072 cerr << "Stack contents:";
Chris Lattnera960d952003-01-13 01:01:59 +000073 for (unsigned i = 0; i != StackTop; ++i) {
Bill Wendlingf5da1332006-12-07 22:21:48 +000074 cerr << " FP" << Stack[i];
Misha Brukman0e0a7a452005-04-21 23:38:14 +000075 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000076 }
Bill Wendlingf5da1332006-12-07 22:21:48 +000077 cerr << "\n";
Chris Lattnera960d952003-01-13 01:01:59 +000078 }
79 private:
80 // getSlot - Return the stack slot number a particular register number is
81 // in...
82 unsigned getSlot(unsigned RegNo) const {
83 assert(RegNo < 8 && "Regno out of range!");
84 return RegMap[RegNo];
85 }
86
87 // getStackEntry - Return the X86::FP<n> register in register ST(i)
88 unsigned getStackEntry(unsigned STi) const {
89 assert(STi < StackTop && "Access past stack top!");
90 return Stack[StackTop-1-STi];
91 }
92
93 // getSTReg - Return the X86::ST(i) register which contains the specified
94 // FP<RegNo> register
95 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +000096 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +000097 }
98
Chris Lattner4a06f352004-02-02 19:23:15 +000099 // pushReg - Push the specified FP<n> register onto the stack
Chris Lattnera960d952003-01-13 01:01:59 +0000100 void pushReg(unsigned Reg) {
101 assert(Reg < 8 && "Register number out of range!");
102 assert(StackTop < 8 && "Stack overflow!");
103 Stack[StackTop] = Reg;
104 RegMap[Reg] = StackTop++;
105 }
106
107 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
108 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator &I) {
109 if (!isAtTop(RegNo)) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000110 unsigned STReg = getSTReg(RegNo);
111 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000112
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000113 // Swap the slots the regs are in
114 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000115
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000116 // Swap stack slot contents
117 assert(RegMap[RegOnTop] < StackTop);
118 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000119
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000120 // Emit an fxch to update the runtime processors version of the state
Evan Cheng12a44782006-11-30 07:12:03 +0000121 BuildMI(*MBB, I, TII->get(X86::FXCH)).addReg(STReg);
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000122 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000123 }
124 }
125
Chris Lattner0526f012004-04-01 04:06:09 +0000126 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Chris Lattnera960d952003-01-13 01:01:59 +0000127 unsigned STReg = getSTReg(RegNo);
128 pushReg(AsReg); // New register on top of stack
129
Evan Cheng12a44782006-11-30 07:12:03 +0000130 BuildMI(*MBB, I, TII->get(X86::FLDrr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000131 }
132
133 // popStackAfter - Pop the current value off of the top of the FP stack
134 // after the specified instruction.
135 void popStackAfter(MachineBasicBlock::iterator &I);
136
Chris Lattner0526f012004-04-01 04:06:09 +0000137 // freeStackSlotAfter - Free the specified register from the register stack,
138 // so that it is no longer in a register. If the register is currently at
139 // the top of the stack, we just pop the current instruction, otherwise we
140 // store the current top-of-stack into the specified slot, then pop the top
141 // of stack.
142 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
143
Chris Lattnera960d952003-01-13 01:01:59 +0000144 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
145
146 void handleZeroArgFP(MachineBasicBlock::iterator &I);
147 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000148 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000149 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000150 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000151 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000152 void handleSpecialFP(MachineBasicBlock::iterator &I);
153 };
154}
155
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000156FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000157
158/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
159/// register references into FP stack references.
160///
161bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000162 // We only need to run this pass if there are any FP registers used in this
163 // function. If it is all integer, there is nothing for us to do!
Chris Lattner42e25b32005-01-23 23:13:59 +0000164 bool FPIsUsed = false;
165
166 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
167 for (unsigned i = 0; i <= 6; ++i)
Evan Cheng6c087e52007-04-25 22:13:27 +0000168 if (MF.isPhysRegUsed(X86::FP0+i)) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000169 FPIsUsed = true;
170 break;
171 }
172
173 // Early exit.
174 if (!FPIsUsed) return false;
175
Evan Cheng32644ac2006-12-01 10:11:51 +0000176 TII = MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000177 LV = &getAnalysis<LiveVariables>();
178 StackTop = 0;
179
Chris Lattner847df252004-01-30 22:25:18 +0000180 // Process the function in depth first order so that we process at least one
181 // of the predecessors for every reachable block in the function.
Chris Lattner22686842004-05-01 21:27:53 +0000182 std::set<MachineBasicBlock*> Processed;
183 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000184
185 bool Changed = false;
Chris Lattner22686842004-05-01 21:27:53 +0000186 for (df_ext_iterator<MachineBasicBlock*, std::set<MachineBasicBlock*> >
Chris Lattner847df252004-01-30 22:25:18 +0000187 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
188 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000189 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000190
Chris Lattnera960d952003-01-13 01:01:59 +0000191 return Changed;
192}
193
194/// processBasicBlock - Loop over all of the instructions in the basic block,
195/// transforming FP instructions into their stack form.
196///
197bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnera960d952003-01-13 01:01:59 +0000198 bool Changed = false;
199 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000200
Chris Lattnera960d952003-01-13 01:01:59 +0000201 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000202 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000203 unsigned Flags = MI->getInstrDescriptor()->TSFlags;
Chris Lattner847df252004-01-30 22:25:18 +0000204 if ((Flags & X86II::FPTypeMask) == X86II::NotFP)
205 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000206
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000207 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000208 if (I != BB.begin())
209 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000210
211 ++NumFP; // Keep track of # of pseudo instrs
Chris Lattnerc5f8e4f2006-12-08 05:41:26 +0000212 DOUT << "\nFPInst:\t" << *MI;
Chris Lattnera960d952003-01-13 01:01:59 +0000213
214 // Get dead variables list now because the MI pointer may be deleted as part
215 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000216 SmallVector<unsigned, 8> DeadRegs;
217 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
218 const MachineOperand &MO = MI->getOperand(i);
219 if (MO.isReg() && MO.isDead())
220 DeadRegs.push_back(MO.getReg());
221 }
Chris Lattnera960d952003-01-13 01:01:59 +0000222
223 switch (Flags & X86II::FPTypeMask) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000224 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000225 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000226 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000227 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000228 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000229 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000230 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000231 default: assert(0 && "Unknown FP Type!");
232 }
233
234 // Check to see if any of the values defined by this instruction are dead
235 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000236 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
237 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000238 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000239 DOUT << "Register FP#" << Reg-X86::FP0 << " is dead!\n";
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000240 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000241 }
242 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000243
Chris Lattnera960d952003-01-13 01:01:59 +0000244 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000245 DEBUG(
246 MachineBasicBlock::iterator PrevI(PrevMI);
247 if (I == PrevI) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000248 cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000249 } else {
250 MachineBasicBlock::iterator Start = I;
251 // Rewind to first instruction newly inserted.
252 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
Bill Wendlingf5da1332006-12-07 22:21:48 +0000253 cerr << "Inserted instructions:\n\t";
254 Start->print(*cerr.stream(), &MF.getTarget());
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000255 while (++Start != next(I));
256 }
257 dumpStack();
258 );
Chris Lattnera960d952003-01-13 01:01:59 +0000259
260 Changed = true;
261 }
262
263 assert(StackTop == 0 && "Stack not empty at end of basic block?");
264 return Changed;
265}
266
267//===----------------------------------------------------------------------===//
268// Efficient Lookup Table Support
269//===----------------------------------------------------------------------===//
270
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000271namespace {
272 struct TableEntry {
273 unsigned from;
274 unsigned to;
275 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000276 friend bool operator<(const TableEntry &TE, unsigned V) {
277 return TE.from < V;
278 }
279 friend bool operator<(unsigned V, const TableEntry &TE) {
280 return V < TE.from;
281 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000282 };
283}
Chris Lattnera960d952003-01-13 01:01:59 +0000284
285static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
286 for (unsigned i = 0; i != NumEntries-1; ++i)
287 if (!(Table[i] < Table[i+1])) return false;
288 return true;
289}
290
291static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
292 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
293 if (I != Table+N && I->from == Opcode)
294 return I->to;
295 return -1;
296}
297
298#define ARRAY_SIZE(TABLE) \
299 (sizeof(TABLE)/sizeof(TABLE[0]))
300
301#ifdef NDEBUG
302#define ASSERT_SORTED(TABLE)
303#else
304#define ASSERT_SORTED(TABLE) \
305 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000306 if (!TABLE##Checked) { \
Chris Lattnera960d952003-01-13 01:01:59 +0000307 assert(TableIsSorted(TABLE, ARRAY_SIZE(TABLE)) && \
308 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000309 TABLE##Checked = true; \
310 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000311 }
312#endif
313
Chris Lattner58fe4592005-12-21 07:47:04 +0000314//===----------------------------------------------------------------------===//
315// Register File -> Register Stack Mapping Methods
316//===----------------------------------------------------------------------===//
317
318// OpcodeTable - Sorted map of register instructions to their stack version.
319// The first element is an register file pseudo instruction, the second is the
320// concrete X86 instruction which uses the register stack.
321//
322static const TableEntry OpcodeTable[] = {
Evan Chengf7100622006-01-10 22:22:02 +0000323 { X86::FpABS , X86::FABS },
324 { X86::FpADD32m , X86::FADD32m },
325 { X86::FpADD64m , X86::FADD64m },
326 { X86::FpCHS , X86::FCHS },
Evan Chengf7100622006-01-10 22:22:02 +0000327 { X86::FpCMOVB , X86::FCMOVB },
328 { X86::FpCMOVBE , X86::FCMOVBE },
329 { X86::FpCMOVE , X86::FCMOVE },
Evan Cheng86556a52006-01-21 02:55:41 +0000330 { X86::FpCMOVNB , X86::FCMOVNB },
331 { X86::FpCMOVNBE , X86::FCMOVNBE },
Evan Chengf7100622006-01-10 22:22:02 +0000332 { X86::FpCMOVNE , X86::FCMOVNE },
333 { X86::FpCMOVNP , X86::FCMOVNP },
334 { X86::FpCMOVP , X86::FCMOVP },
335 { X86::FpCOS , X86::FCOS },
336 { X86::FpDIV32m , X86::FDIV32m },
337 { X86::FpDIV64m , X86::FDIV64m },
338 { X86::FpDIVR32m , X86::FDIVR32m },
339 { X86::FpDIVR64m , X86::FDIVR64m },
340 { X86::FpIADD16m , X86::FIADD16m },
341 { X86::FpIADD32m , X86::FIADD32m },
342 { X86::FpIDIV16m , X86::FIDIV16m },
343 { X86::FpIDIV32m , X86::FIDIV32m },
344 { X86::FpIDIVR16m, X86::FIDIVR16m},
345 { X86::FpIDIVR32m, X86::FIDIVR32m},
346 { X86::FpILD16m , X86::FILD16m },
347 { X86::FpILD32m , X86::FILD32m },
348 { X86::FpILD64m , X86::FILD64m },
349 { X86::FpIMUL16m , X86::FIMUL16m },
350 { X86::FpIMUL32m , X86::FIMUL32m },
351 { X86::FpIST16m , X86::FIST16m },
352 { X86::FpIST32m , X86::FIST32m },
353 { X86::FpIST64m , X86::FISTP64m },
Evan Cheng2b152712006-02-18 02:36:28 +0000354 { X86::FpISTT16m , X86::FISTTP16m},
355 { X86::FpISTT32m , X86::FISTTP32m},
356 { X86::FpISTT64m , X86::FISTTP64m},
Evan Chengf7100622006-01-10 22:22:02 +0000357 { X86::FpISUB16m , X86::FISUB16m },
358 { X86::FpISUB32m , X86::FISUB32m },
359 { X86::FpISUBR16m, X86::FISUBR16m},
360 { X86::FpISUBR32m, X86::FISUBR32m},
361 { X86::FpLD0 , X86::FLD0 },
362 { X86::FpLD1 , X86::FLD1 },
363 { X86::FpLD32m , X86::FLD32m },
364 { X86::FpLD64m , X86::FLD64m },
365 { X86::FpMUL32m , X86::FMUL32m },
366 { X86::FpMUL64m , X86::FMUL64m },
367 { X86::FpSIN , X86::FSIN },
368 { X86::FpSQRT , X86::FSQRT },
369 { X86::FpST32m , X86::FST32m },
370 { X86::FpST64m , X86::FST64m },
371 { X86::FpSUB32m , X86::FSUB32m },
372 { X86::FpSUB64m , X86::FSUB64m },
373 { X86::FpSUBR32m , X86::FSUBR32m },
374 { X86::FpSUBR64m , X86::FSUBR64m },
375 { X86::FpTST , X86::FTST },
376 { X86::FpUCOMIr , X86::FUCOMIr },
377 { X86::FpUCOMr , X86::FUCOMr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000378};
379
380static unsigned getConcreteOpcode(unsigned Opcode) {
381 ASSERT_SORTED(OpcodeTable);
382 int Opc = Lookup(OpcodeTable, ARRAY_SIZE(OpcodeTable), Opcode);
383 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
384 return Opc;
385}
Chris Lattnera960d952003-01-13 01:01:59 +0000386
387//===----------------------------------------------------------------------===//
388// Helper Methods
389//===----------------------------------------------------------------------===//
390
391// PopTable - Sorted map of instructions to their popping version. The first
392// element is an instruction, the second is the version which pops.
393//
394static const TableEntry PopTable[] = {
Chris Lattner113455b2003-08-03 21:56:36 +0000395 { X86::FADDrST0 , X86::FADDPrST0 },
396
397 { X86::FDIVRrST0, X86::FDIVRPrST0 },
398 { X86::FDIVrST0 , X86::FDIVPrST0 },
399
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000400 { X86::FIST16m , X86::FISTP16m },
401 { X86::FIST32m , X86::FISTP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000402
Chris Lattnera960d952003-01-13 01:01:59 +0000403 { X86::FMULrST0 , X86::FMULPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000404
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000405 { X86::FST32m , X86::FSTP32m },
406 { X86::FST64m , X86::FSTP64m },
Chris Lattner113455b2003-08-03 21:56:36 +0000407 { X86::FSTrr , X86::FSTPrr },
408
409 { X86::FSUBRrST0, X86::FSUBRPrST0 },
410 { X86::FSUBrST0 , X86::FSUBPrST0 },
411
Chris Lattnerc040bca2004-04-12 01:39:15 +0000412 { X86::FUCOMIr , X86::FUCOMIPr },
413
Chris Lattnera960d952003-01-13 01:01:59 +0000414 { X86::FUCOMPr , X86::FUCOMPPr },
Chris Lattner113455b2003-08-03 21:56:36 +0000415 { X86::FUCOMr , X86::FUCOMPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000416};
417
418/// popStackAfter - Pop the current value off of the top of the FP stack after
419/// the specified instruction. This attempts to be sneaky and combine the pop
420/// into the instruction itself if possible. The iterator is left pointing to
421/// the last instruction, be it a new pop instruction inserted, or the old
422/// instruction if it was modified in place.
423///
424void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
425 ASSERT_SORTED(PopTable);
426 assert(StackTop > 0 && "Cannot pop empty stack!");
427 RegMap[Stack[--StackTop]] = ~0; // Update state
428
429 // Check to see if there is a popping version of this instruction...
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000430 int Opcode = Lookup(PopTable, ARRAY_SIZE(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000431 if (Opcode != -1) {
Evan Cheng12a44782006-11-30 07:12:03 +0000432 I->setInstrDescriptor(TII->get(Opcode));
Chris Lattnera960d952003-01-13 01:01:59 +0000433 if (Opcode == X86::FUCOMPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000434 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000435 } else { // Insert an explicit pop
Evan Cheng12a44782006-11-30 07:12:03 +0000436 I = BuildMI(*MBB, ++I, TII->get(X86::FSTPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000437 }
438}
439
Chris Lattner0526f012004-04-01 04:06:09 +0000440/// freeStackSlotAfter - Free the specified register from the register stack, so
441/// that it is no longer in a register. If the register is currently at the top
442/// of the stack, we just pop the current instruction, otherwise we store the
443/// current top-of-stack into the specified slot, then pop the top of stack.
444void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
445 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
446 popStackAfter(I);
447 return;
448 }
449
450 // Otherwise, store the top of stack into the dead slot, killing the operand
451 // without having to add in an explicit xchg then pop.
452 //
453 unsigned STReg = getSTReg(FPRegNo);
454 unsigned OldSlot = getSlot(FPRegNo);
455 unsigned TopReg = Stack[StackTop-1];
456 Stack[OldSlot] = TopReg;
457 RegMap[TopReg] = OldSlot;
458 RegMap[FPRegNo] = ~0;
459 Stack[--StackTop] = ~0;
Evan Cheng12a44782006-11-30 07:12:03 +0000460 I = BuildMI(*MBB, ++I, TII->get(X86::FSTPrr)).addReg(STReg);
Chris Lattner0526f012004-04-01 04:06:09 +0000461}
462
463
Chris Lattnera960d952003-01-13 01:01:59 +0000464static unsigned getFPReg(const MachineOperand &MO) {
Chris Lattner6d215182004-02-10 20:31:28 +0000465 assert(MO.isRegister() && "Expected an FP register!");
Chris Lattnera960d952003-01-13 01:01:59 +0000466 unsigned Reg = MO.getReg();
467 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
468 return Reg - X86::FP0;
469}
470
471
472//===----------------------------------------------------------------------===//
473// Instruction transformation implementation
474//===----------------------------------------------------------------------===//
475
476/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000477///
Chris Lattnera960d952003-01-13 01:01:59 +0000478void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000479 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000480 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000481
Chris Lattner58fe4592005-12-21 07:47:04 +0000482 // Change from the pseudo instruction to the concrete instruction.
483 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
Evan Cheng12a44782006-11-30 07:12:03 +0000484 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000485
486 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000487 pushReg(DestReg);
488}
489
Chris Lattner4a06f352004-02-02 19:23:15 +0000490/// handleOneArgFP - fst <mem>, ST(0)
491///
Chris Lattnera960d952003-01-13 01:01:59 +0000492void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000493 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000494 unsigned NumOps = MI->getInstrDescriptor()->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000495 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000496 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000497
Chris Lattner4a06f352004-02-02 19:23:15 +0000498 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000499 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000500 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000501
Evan Cheng2b152712006-02-18 02:36:28 +0000502 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000503 // If we have one _and_ we don't want to pop the operand, duplicate the value
504 // on the stack instead of moving it. This ensure that popping the value is
505 // always ok.
Evan Cheng2b152712006-02-18 02:36:28 +0000506 // Ditto FISTTP16m, FISTTP32m, FISTTP64m.
Chris Lattnera960d952003-01-13 01:01:59 +0000507 //
Evan Cheng2b152712006-02-18 02:36:28 +0000508 if (!KillsSrc &&
509 (MI->getOpcode() == X86::FpIST64m ||
510 MI->getOpcode() == X86::FpISTT16m ||
511 MI->getOpcode() == X86::FpISTT32m ||
512 MI->getOpcode() == X86::FpISTT64m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000513 duplicateToTop(Reg, 7 /*temp register*/, I);
514 } else {
515 moveToTop(Reg, I); // Move to the top of the stack...
516 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000517
518 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000519 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Evan Cheng12a44782006-11-30 07:12:03 +0000520 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000521
Evan Cheng2b152712006-02-18 02:36:28 +0000522 if (MI->getOpcode() == X86::FISTP64m ||
523 MI->getOpcode() == X86::FISTTP16m ||
524 MI->getOpcode() == X86::FISTTP32m ||
525 MI->getOpcode() == X86::FISTTP64m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000526 assert(StackTop > 0 && "Stack empty??");
527 --StackTop;
528 } else if (KillsSrc) { // Last use of operand?
529 popStackAfter(I);
530 }
531}
532
Chris Lattner4a06f352004-02-02 19:23:15 +0000533
Chris Lattner4cf15e72004-04-11 20:21:06 +0000534/// handleOneArgFPRW: Handle instructions that read from the top of stack and
535/// replace the value with a newly computed value. These instructions may have
536/// non-fp operands after their FP operands.
537///
538/// Examples:
539/// R1 = fchs R2
540/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000541///
542void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000543 MachineInstr *MI = I;
Evan Cheng12a44782006-11-30 07:12:03 +0000544 unsigned NumOps = MI->getInstrDescriptor()->numOperands;
Evan Cheng171d09e2006-11-10 01:28:43 +0000545 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Chris Lattner4a06f352004-02-02 19:23:15 +0000546
547 // Is this the last use of the source register?
548 unsigned Reg = getFPReg(MI->getOperand(1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000549 bool KillsSrc = LV->KillsRegister(MI, X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000550
551 if (KillsSrc) {
552 // If this is the last use of the source register, just make sure it's on
553 // the top of the stack.
554 moveToTop(Reg, I);
555 assert(StackTop > 0 && "Stack cannot be empty!");
556 --StackTop;
557 pushReg(getFPReg(MI->getOperand(0)));
558 } else {
559 // If this is not the last use of the source register, _copy_ it to the top
560 // of the stack.
561 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
562 }
563
Chris Lattner58fe4592005-12-21 07:47:04 +0000564 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000565 MI->RemoveOperand(1); // Drop the source operand.
566 MI->RemoveOperand(0); // Drop the destination operand.
Evan Cheng12a44782006-11-30 07:12:03 +0000567 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner4a06f352004-02-02 19:23:15 +0000568}
569
570
Chris Lattnera960d952003-01-13 01:01:59 +0000571//===----------------------------------------------------------------------===//
572// Define tables of various ways to map pseudo instructions
573//
574
575// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
576static const TableEntry ForwardST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000577 { X86::FpADD , X86::FADDST0r },
578 { X86::FpDIV , X86::FDIVST0r },
579 { X86::FpMUL , X86::FMULST0r },
580 { X86::FpSUB , X86::FSUBST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000581};
582
583// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
584static const TableEntry ReverseST0Table[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000585 { X86::FpADD , X86::FADDST0r }, // commutative
586 { X86::FpDIV , X86::FDIVRST0r },
587 { X86::FpMUL , X86::FMULST0r }, // commutative
588 { X86::FpSUB , X86::FSUBRST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000589};
590
591// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
592static const TableEntry ForwardSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000593 { X86::FpADD , X86::FADDrST0 }, // commutative
594 { X86::FpDIV , X86::FDIVRrST0 },
595 { X86::FpMUL , X86::FMULrST0 }, // commutative
596 { X86::FpSUB , X86::FSUBRrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000597};
598
599// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
600static const TableEntry ReverseSTiTable[] = {
Chris Lattnerc040bca2004-04-12 01:39:15 +0000601 { X86::FpADD , X86::FADDrST0 },
602 { X86::FpDIV , X86::FDIVrST0 },
603 { X86::FpMUL , X86::FMULrST0 },
604 { X86::FpSUB , X86::FSUBrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000605};
606
607
608/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
609/// instructions which need to be simplified and possibly transformed.
610///
611/// Result: ST(0) = fsub ST(0), ST(i)
612/// ST(i) = fsub ST(0), ST(i)
613/// ST(0) = fsubr ST(0), ST(i)
614/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000615///
Chris Lattnera960d952003-01-13 01:01:59 +0000616void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
617 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
618 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000619 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000620
Evan Cheng12a44782006-11-30 07:12:03 +0000621 unsigned NumOperands = MI->getInstrDescriptor()->numOperands;
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000622 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000623 unsigned Dest = getFPReg(MI->getOperand(0));
624 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
625 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000626 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
627 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000628
Chris Lattnera960d952003-01-13 01:01:59 +0000629 unsigned TOS = getStackEntry(0);
630
631 // One of our operands must be on the top of the stack. If neither is yet, we
632 // need to move one.
633 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
634 // We can choose to move either operand to the top of the stack. If one of
635 // the operands is killed by this instruction, we want that one so that we
636 // can update right on top of the old version.
637 if (KillsOp0) {
638 moveToTop(Op0, I); // Move dead operand to TOS.
639 TOS = Op0;
640 } else if (KillsOp1) {
641 moveToTop(Op1, I);
642 TOS = Op1;
643 } else {
644 // All of the operands are live after this instruction executes, so we
645 // cannot update on top of any operand. Because of this, we must
646 // duplicate one of the stack elements to the top. It doesn't matter
647 // which one we pick.
648 //
649 duplicateToTop(Op0, Dest, I);
650 Op0 = TOS = Dest;
651 KillsOp0 = true;
652 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000653 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000654 // If we DO have one of our operands at the top of the stack, but we don't
655 // have a dead operand, we must duplicate one of the operands to a new slot
656 // on the stack.
657 duplicateToTop(Op0, Dest, I);
658 Op0 = TOS = Dest;
659 KillsOp0 = true;
660 }
661
662 // Now we know that one of our operands is on the top of the stack, and at
663 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000664 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
665 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000666
667 // We decide which form to use based on what is on the top of the stack, and
668 // which operand is killed by this instruction.
669 const TableEntry *InstTable;
670 bool isForward = TOS == Op0;
671 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
672 if (updateST0) {
673 if (isForward)
674 InstTable = ForwardST0Table;
675 else
676 InstTable = ReverseST0Table;
677 } else {
678 if (isForward)
679 InstTable = ForwardSTiTable;
680 else
681 InstTable = ReverseSTiTable;
682 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000683
Chris Lattnera960d952003-01-13 01:01:59 +0000684 int Opcode = Lookup(InstTable, ARRAY_SIZE(ForwardST0Table), MI->getOpcode());
685 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
686
687 // NotTOS - The register which is not on the top of stack...
688 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
689
690 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000691 MBB->remove(I++);
Evan Cheng12a44782006-11-30 07:12:03 +0000692 I = BuildMI(*MBB, I, TII->get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000693
694 // If both operands are killed, pop one off of the stack in addition to
695 // overwriting the other one.
696 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
697 assert(!updateST0 && "Should have updated other operand!");
698 popStackAfter(I); // Pop the top of stack
699 }
700
Chris Lattnera960d952003-01-13 01:01:59 +0000701 // Update stack information so that we know the destination register is now on
702 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000703 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
704 assert(UpdatedSlot < StackTop && Dest < 7);
705 Stack[UpdatedSlot] = Dest;
706 RegMap[Dest] = UpdatedSlot;
707 delete MI; // Remove the old instruction
708}
709
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000710/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000711/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000712///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000713void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
714 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
715 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
716 MachineInstr *MI = I;
717
Evan Cheng12a44782006-11-30 07:12:03 +0000718 unsigned NumOperands = MI->getInstrDescriptor()->numOperands;
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000719 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000720 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
721 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner76eb08b2005-08-23 22:49:55 +0000722 bool KillsOp0 = LV->KillsRegister(MI, X86::FP0+Op0);
723 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000724
725 // Make sure the first operand is on the top of stack, the other one can be
726 // anywhere.
727 moveToTop(Op0, I);
728
Chris Lattner58fe4592005-12-21 07:47:04 +0000729 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000730 MI->getOperand(0).setReg(getSTReg(Op1));
731 MI->RemoveOperand(1);
Evan Cheng12a44782006-11-30 07:12:03 +0000732 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner57790422004-06-11 05:22:44 +0000733
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000734 // If any of the operands are killed by this instruction, free them.
735 if (KillsOp0) freeStackSlotAfter(I, Op0);
736 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000737}
738
Chris Lattnerc1bab322004-03-31 22:02:36 +0000739/// handleCondMovFP - Handle two address conditional move instructions. These
740/// instructions move a st(i) register to st(0) iff a condition is true. These
741/// instructions require that the first operand is at the top of the stack, but
742/// otherwise don't modify the stack at all.
743void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
744 MachineInstr *MI = I;
745
746 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000747 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Chengddd2a452006-11-15 20:56:39 +0000748 bool KillsOp1 = LV->KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000749
750 // The first operand *must* be on the top of the stack.
751 moveToTop(Op0, I);
752
753 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000754 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000755 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000756 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000757 MI->getOperand(0).setReg(getSTReg(Op1));
Evan Cheng12a44782006-11-30 07:12:03 +0000758 MI->setInstrDescriptor(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000759
Chris Lattnerc1bab322004-03-31 22:02:36 +0000760 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000761 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000762 // Get this value off of the register stack.
763 freeStackSlotAfter(I, Op1);
764 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000765}
766
Chris Lattnera960d952003-01-13 01:01:59 +0000767
768/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000769/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000770/// instructions.
771///
772void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000773 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000774 switch (MI->getOpcode()) {
775 default: assert(0 && "Unknown SpecialFP instruction!");
776 case X86::FpGETRESULT: // Appears immediately after a call returning FP type!
777 assert(StackTop == 0 && "Stack should be empty after a call!");
778 pushReg(getFPReg(MI->getOperand(0)));
779 break;
780 case X86::FpSETRESULT:
781 assert(StackTop == 1 && "Stack should have one element on it to return!");
782 --StackTop; // "Forget" we have something on the top of stack!
783 break;
784 case X86::FpMOV: {
785 unsigned SrcReg = getFPReg(MI->getOperand(1));
786 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000787
Chris Lattner76eb08b2005-08-23 22:49:55 +0000788 if (LV->KillsRegister(MI, X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000789 // If the input operand is killed, we can just change the owner of the
790 // incoming stack slot into the result.
791 unsigned Slot = getSlot(SrcReg);
792 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
793 Stack[Slot] = DestReg;
794 RegMap[DestReg] = Slot;
795
796 } else {
797 // For FMOV we just duplicate the specified value to a new stack slot.
798 // This could be made better, but would require substantial changes.
799 duplicateToTop(SrcReg, DestReg, I);
800 }
801 break;
802 }
803 }
804
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000805 I = MBB->erase(I); // Remove the pseudo instruction
806 --I;
Chris Lattnera960d952003-01-13 01:01:59 +0000807}