blob: 6380a032230d8d9209bb39285dbefaaffc2fd865 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000027#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000028#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000029#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000030#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000031#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000032#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000036#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000079 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
80 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
81 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000229 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000230 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
231 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000233 setOperationAction(ISD::VAARG, MVT::i64, Custom);
234 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000236
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000237 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
239 setOperationAction(ISD::VAEND , MVT::Other, Expand);
240 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
241 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
242 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
243 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000244
Chris Lattner6d92cad2006-03-26 10:06:40 +0000245 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000247
Dale Johannesen53e4e442008-11-07 22:54:33 +0000248 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
250 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
251 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
252 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
253 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
254 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
255 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
256 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
257 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
258 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
259 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
260 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000261
Chris Lattnera7a58542006-06-16 17:34:12 +0000262 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000263 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
265 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
266 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
267 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000268 // This is just the low 32 bits of a (signed) fp->i64 conversion.
269 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000271
Chris Lattner7fbcef72006-03-24 07:53:47 +0000272 // FIXME: disable this lowered code. This generates 64-bit register values,
273 // and we don't model the fact that the top part is clobbered by calls. We
274 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000276 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000277 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000279 }
280
Chris Lattnera7a58542006-06-16 17:34:12 +0000281 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000282 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000284 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000286 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
288 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
289 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000290 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000291 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
293 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
294 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000295 }
Evan Chengd30bf012006-03-01 01:11:20 +0000296
Nate Begeman425a9692005-11-29 08:17:20 +0000297 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000298 // First set operation action for all vector types to expand. Then we
299 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
301 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
302 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000304 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::ADD , VT, Legal);
306 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000307
Chris Lattner7ff7e672006-04-04 17:25:31 +0000308 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000311
312 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000313 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000323 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000325
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000326 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::MUL , VT, Expand);
328 setOperationAction(ISD::SDIV, VT, Expand);
329 setOperationAction(ISD::SREM, VT, Expand);
330 setOperationAction(ISD::UDIV, VT, Expand);
331 setOperationAction(ISD::UREM, VT, Expand);
332 setOperationAction(ISD::FDIV, VT, Expand);
333 setOperationAction(ISD::FNEG, VT, Expand);
334 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
335 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
336 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
337 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
338 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
339 setOperationAction(ISD::UDIVREM, VT, Expand);
340 setOperationAction(ISD::SDIVREM, VT, Expand);
341 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
342 setOperationAction(ISD::FPOW, VT, Expand);
343 setOperationAction(ISD::CTPOP, VT, Expand);
344 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000345 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000346 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000347 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000348 }
349
Chris Lattner7ff7e672006-04-04 17:25:31 +0000350 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
351 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000353
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::AND , MVT::v4i32, Legal);
355 setOperationAction(ISD::OR , MVT::v4i32, Legal);
356 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
357 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
358 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
359 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
362 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
363 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
364 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
367 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
368 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
369 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000370
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
375 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
376 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
377 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000378 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Eli Friedman4db5aca2011-08-29 18:23:02 +0000380 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
381 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
382
Duncan Sands03228082008-11-23 15:47:28 +0000383 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000384 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Jim Laskey2ad9f172007-02-22 14:56:36 +0000386 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000387 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000388 setExceptionPointerRegister(PPC::X3);
389 setExceptionSelectorRegister(PPC::X4);
390 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000391 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000392 setExceptionPointerRegister(PPC::R3);
393 setExceptionSelectorRegister(PPC::R4);
394 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000395
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000396 // We have target-specific dag combine patterns for the following nodes:
397 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000398 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000399 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000400 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000401
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000402 // Darwin long double math library functions have $LDBL128 appended.
403 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000404 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000405 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
406 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000407 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
408 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000409 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
410 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
411 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
412 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
413 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000414 }
415
Hal Finkelc6129162011-10-17 18:53:03 +0000416 setMinFunctionAlignment(2);
417 if (PPCSubTarget.isDarwin())
418 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000419
Eli Friedman26689ac2011-08-03 21:06:02 +0000420 setInsertFencesForAtomic(true);
421
Hal Finkel768c65f2011-11-22 16:21:04 +0000422 setSchedulingPreference(Sched::Hybrid);
423
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000424 computeRegisterProperties();
425}
426
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000427/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
428/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000429unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000430 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000431 // Darwin passes everything on 4 byte boundary.
432 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
433 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000434 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000435 return 4;
436}
437
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000438const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
439 switch (Opcode) {
440 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000441 case PPCISD::FSEL: return "PPCISD::FSEL";
442 case PPCISD::FCFID: return "PPCISD::FCFID";
443 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
444 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
445 case PPCISD::STFIWX: return "PPCISD::STFIWX";
446 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
447 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
448 case PPCISD::VPERM: return "PPCISD::VPERM";
449 case PPCISD::Hi: return "PPCISD::Hi";
450 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000451 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000452 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
453 case PPCISD::LOAD: return "PPCISD::LOAD";
454 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000455 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
456 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
457 case PPCISD::SRL: return "PPCISD::SRL";
458 case PPCISD::SRA: return "PPCISD::SRA";
459 case PPCISD::SHL: return "PPCISD::SHL";
460 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
461 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000462 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
463 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000464 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000465 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000466 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
467 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000468 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
469 case PPCISD::MFCR: return "PPCISD::MFCR";
470 case PPCISD::VCMP: return "PPCISD::VCMP";
471 case PPCISD::VCMPo: return "PPCISD::VCMPo";
472 case PPCISD::LBRX: return "PPCISD::LBRX";
473 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000474 case PPCISD::LARX: return "PPCISD::LARX";
475 case PPCISD::STCX: return "PPCISD::STCX";
476 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
477 case PPCISD::MFFS: return "PPCISD::MFFS";
478 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
479 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
480 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
481 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000482 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000483 }
484}
485
Duncan Sands28b77e92011-09-06 19:07:46 +0000486EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000488}
489
Chris Lattner1a635d62006-04-14 06:01:58 +0000490//===----------------------------------------------------------------------===//
491// Node matching predicates, for use by the tblgen matching code.
492//===----------------------------------------------------------------------===//
493
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000494/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000495static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000496 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000497 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000498 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000499 // Maybe this has already been legalized into the constant pool?
500 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000501 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000502 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000503 }
504 return false;
505}
506
Chris Lattnerddb739e2006-04-06 17:23:16 +0000507/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
508/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509static bool isConstantOrUndef(int Op, int Val) {
510 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000511}
512
513/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
514/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000515bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000516 if (!isUnary) {
517 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000518 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000519 return false;
520 } else {
521 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000522 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000524 return false;
525 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000526 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000527}
528
529/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
530/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000531bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000532 if (!isUnary) {
533 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000534 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
535 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000536 return false;
537 } else {
538 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
540 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
541 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
542 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000543 return false;
544 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000545 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000546}
547
Chris Lattnercaad1632006-04-06 22:02:42 +0000548/// isVMerge - Common function, used to match vmrg* shuffles.
549///
Nate Begeman9008ca62009-04-27 18:41:29 +0000550static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000551 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000554 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
555 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000556
Chris Lattner116cc482006-04-06 21:11:54 +0000557 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
558 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000560 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000561 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000562 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000563 return false;
564 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000566}
567
568/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
569/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000570bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000571 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000572 if (!isUnary)
573 return isVMerge(N, UnitSize, 8, 24);
574 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000575}
576
577/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
578/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000579bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000581 if (!isUnary)
582 return isVMerge(N, UnitSize, 0, 16);
583 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000584}
585
586
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
588/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 "PPC only supports shuffles by bytes!");
592
593 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594
Chris Lattnerd0608e12006-04-06 18:26:28 +0000595 // Find the first non-undef value in the shuffle mask.
596 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000598 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000599
Chris Lattnerd0608e12006-04-06 18:26:28 +0000600 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000601
Nate Begeman9008ca62009-04-27 18:41:29 +0000602 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000603 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000604 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000605 if (ShiftAmt < i) return -1;
606 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000607
Chris Lattnerf24380e2006-04-06 22:28:36 +0000608 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000610 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000612 return -1;
613 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000614 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000615 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000617 return -1;
618 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000619 return ShiftAmt;
620}
Chris Lattneref819f82006-03-20 06:33:01 +0000621
622/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
623/// specifies a splat of a single element that is suitable for input to
624/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000625bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000628
Chris Lattner88a99ef2006-03-20 06:37:44 +0000629 // This is a splat operation if each element of the permute is the same, and
630 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000632
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 // FIXME: Handle UNDEF elements too!
634 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000635 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 // Check that the indices are consecutive, in the case of a multi-byte element
638 // splatted with a v16i8 mask.
639 for (unsigned i = 1; i != EltSize; ++i)
640 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000641 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000642
Chris Lattner7ff7e672006-04-04 17:25:31 +0000643 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000645 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000646 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000647 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000648 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000649 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000650}
651
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000652/// isAllNegativeZeroVector - Returns true if all elements of build_vector
653/// are -0.0.
654bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000655 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
656
657 APInt APVal, APUndef;
658 unsigned BitSize;
659 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000660
Dale Johannesen1e608812009-11-13 01:45:18 +0000661 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000663 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000664
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000665 return false;
666}
667
Chris Lattneref819f82006-03-20 06:33:01 +0000668/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
669/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
672 assert(isSplatShuffleMask(SVOp, EltSize));
673 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000674}
675
Chris Lattnere87192a2006-04-12 17:37:20 +0000676/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000677/// by using a vspltis[bhw] instruction of the specified element size, return
678/// the constant being splatted. The ByteSize field indicates the number of
679/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000680SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
681 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000682
683 // If ByteSize of the splat is bigger than the element size of the
684 // build_vector, then we have a case where we are checking for a splat where
685 // multiple elements of the buildvector are folded together into a single
686 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
687 unsigned EltSize = 16/N->getNumOperands();
688 if (EltSize < ByteSize) {
689 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000690 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000692
Chris Lattner79d9a882006-04-08 07:14:26 +0000693 // See if all of the elements in the buildvector agree across.
694 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
695 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
696 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000697 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000698
Scott Michelfdc40a02009-02-17 22:15:04 +0000699
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000701 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
702 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000703 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000705
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
707 // either constant or undef values that are identical for each chunk. See
708 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000709
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 // Check to see if all of the leading entries are either 0 or -1. If
711 // neither, then this won't fit into the immediate field.
712 bool LeadingZero = true;
713 bool LeadingOnes = true;
714 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000715 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner79d9a882006-04-08 07:14:26 +0000717 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
718 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
719 }
720 // Finally, check the least significant entry.
721 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000722 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000724 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000725 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000727 }
728 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000731 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000732 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000734 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000735
Dan Gohman475871a2008-07-27 21:46:04 +0000736 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000737 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000738
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 // Check to see if this buildvec has a single non-undef value in its elements.
740 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
741 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000742 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000743 OpVal = N->getOperand(i);
744 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000745 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Gabor Greifba36cb52008-08-28 21:40:38 +0000748 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000749
Eli Friedman1a8229b2009-05-24 02:03:36 +0000750 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000751 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000754 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000756 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000757 }
758
759 // If the splat value is larger than the element value, then we can never do
760 // this splat. The only case that we could fit the replicated bits into our
761 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000762 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764 // If the element value is larger than the splat value, cut it in half and
765 // check to see if the two halves are equal. Continue doing this until we
766 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
767 while (ValSizeInBytes > ByteSize) {
768 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000769
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000770 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000771 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
772 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000774 }
775
776 // Properly sign extend the value.
777 int ShAmt = (4-ByteSize)*8;
778 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000780 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000781 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782
Chris Lattner140a58f2006-04-08 06:46:53 +0000783 // Finally, if this value fits in a 5 bit sext field, return it
784 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000786 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000787}
788
Chris Lattner1a635d62006-04-14 06:01:58 +0000789//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000790// Addressing Mode Selection
791//===----------------------------------------------------------------------===//
792
793/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
794/// or 64-bit immediate, and if the value can be accurately represented as a
795/// sign extension from a 16-bit value. If so, this returns true and the
796/// immediate.
797static bool isIntS16Immediate(SDNode *N, short &Imm) {
798 if (N->getOpcode() != ISD::Constant)
799 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000801 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000803 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000805 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000806}
Dan Gohman475871a2008-07-27 21:46:04 +0000807static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000808 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000809}
810
811
812/// SelectAddressRegReg - Given the specified addressed, check to see if it
813/// can be represented as an indexed [r+r] operation. Returns false if it
814/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
816 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000817 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 short imm = 0;
819 if (N.getOpcode() == ISD::ADD) {
820 if (isIntS16Immediate(N.getOperand(1), imm))
821 return false; // r+i
822 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
823 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000824
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 Base = N.getOperand(0);
826 Index = N.getOperand(1);
827 return true;
828 } else if (N.getOpcode() == ISD::OR) {
829 if (isIntS16Immediate(N.getOperand(1), imm))
830 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000831
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 // If this is an or of disjoint bitfields, we can codegen this as an add
833 // (for better address arithmetic) if the LHS and RHS of the OR are provably
834 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000835 APInt LHSKnownZero, LHSKnownOne;
836 APInt RHSKnownZero, RHSKnownOne;
837 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000838 APInt::getAllOnesValue(N.getOperand(0)
839 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000840 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000841
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000842 if (LHSKnownZero.getBoolValue()) {
843 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000844 APInt::getAllOnesValue(N.getOperand(1)
845 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000846 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847 // If all of the bits are known zero on the LHS or RHS, the add won't
848 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000849 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 Base = N.getOperand(0);
851 Index = N.getOperand(1);
852 return true;
853 }
854 }
855 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 return false;
858}
859
860/// Returns true if the address N can be represented by a base register plus
861/// a signed 16-bit displacement [r+imm], and if it is not better
862/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000863bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000864 SDValue &Base,
865 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000866 // FIXME dl should come from parent load or store, not from address
867 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868 // If this can be more profitably realized as r+r, fail.
869 if (SelectAddressRegReg(N, Disp, Base, DAG))
870 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000871
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 if (N.getOpcode() == ISD::ADD) {
873 short imm = 0;
874 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000876 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
877 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
878 } else {
879 Base = N.getOperand(0);
880 }
881 return true; // [r+i]
882 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
883 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 && "Cannot handle constant offsets yet!");
886 Disp = N.getOperand(1).getOperand(0); // The global address.
887 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
888 Disp.getOpcode() == ISD::TargetConstantPool ||
889 Disp.getOpcode() == ISD::TargetJumpTable);
890 Base = N.getOperand(0);
891 return true; // [&g+r]
892 }
893 } else if (N.getOpcode() == ISD::OR) {
894 short imm = 0;
895 if (isIntS16Immediate(N.getOperand(1), imm)) {
896 // If this is an or of disjoint bitfields, we can codegen this as an add
897 // (for better address arithmetic) if the LHS and RHS of the OR are
898 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000899 APInt LHSKnownZero, LHSKnownOne;
900 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000901 APInt::getAllOnesValue(N.getOperand(0)
902 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000903 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000904
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000905 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 // If all of the bits are known zero on the LHS or RHS, the add won't
907 // carry.
908 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 return true;
911 }
912 }
913 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
914 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // If this address fits entirely in a 16-bit sext immediate field, codegen
917 // this as "d, 0"
918 short Imm;
919 if (isIntS16Immediate(CN, Imm)) {
920 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000921 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
922 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000923 return true;
924 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000925
926 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000928 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
929 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
935 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000936 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 return true;
938 }
939 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 Disp = DAG.getTargetConstant(0, getPointerTy());
942 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
943 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
944 else
945 Base = N;
946 return true; // [r+0]
947}
948
949/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
950/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000951bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
952 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000953 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000954 // Check to see if we can easily represent this as an [r+r] address. This
955 // will fail if it thinks that the address is more profitably represented as
956 // reg+imm, e.g. where imm = 0.
957 if (SelectAddressRegReg(N, Base, Index, DAG))
958 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000959
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // If the operand is an addition, always emit this as [r+r], since this is
961 // better (for code size, and execution, as the memop does the add for free)
962 // than emitting an explicit add.
963 if (N.getOpcode() == ISD::ADD) {
964 Base = N.getOperand(0);
965 Index = N.getOperand(1);
966 return true;
967 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000968
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000970 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
971 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 Index = N;
973 return true;
974}
975
976/// SelectAddressRegImmShift - Returns true if the address N can be
977/// represented by a base register plus a signed 14-bit displacement
978/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000979bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
980 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000981 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000982 // FIXME dl should come from the parent load or store, not the address
983 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 // If this can be more profitably realized as r+r, fail.
985 if (SelectAddressRegReg(N, Disp, Base, DAG))
986 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000987
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 if (N.getOpcode() == ISD::ADD) {
989 short imm = 0;
990 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
993 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
994 } else {
995 Base = N.getOperand(0);
996 }
997 return true; // [r+i]
998 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
999 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001000 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 && "Cannot handle constant offsets yet!");
1002 Disp = N.getOperand(1).getOperand(0); // The global address.
1003 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1004 Disp.getOpcode() == ISD::TargetConstantPool ||
1005 Disp.getOpcode() == ISD::TargetJumpTable);
1006 Base = N.getOperand(0);
1007 return true; // [&g+r]
1008 }
1009 } else if (N.getOpcode() == ISD::OR) {
1010 short imm = 0;
1011 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1012 // If this is an or of disjoint bitfields, we can codegen this as an add
1013 // (for better address arithmetic) if the LHS and RHS of the OR are
1014 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 APInt LHSKnownZero, LHSKnownOne;
1016 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001017 APInt::getAllOnesValue(N.getOperand(0)
1018 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001019 LHSKnownZero, LHSKnownOne);
1020 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // If all of the bits are known zero on the LHS or RHS, the add won't
1022 // carry.
1023 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 return true;
1026 }
1027 }
1028 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001029 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001030 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001031 // If this address fits entirely in a 14-bit sext immediate field, codegen
1032 // this as "d, 0"
1033 short Imm;
1034 if (isIntS16Immediate(CN, Imm)) {
1035 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001036 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1037 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001038 return true;
1039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001041 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001043 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1044 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001046 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1048 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1049 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001050 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001051 return true;
1052 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 }
1054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 Disp = DAG.getTargetConstant(0, getPointerTy());
1057 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1058 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1059 else
1060 Base = N;
1061 return true; // [r+0]
1062}
1063
1064
1065/// getPreIndexedAddressParts - returns true by value, base pointer and
1066/// offset pointer and addressing mode by reference if the node's address
1067/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001068bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1069 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001070 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001071 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001072 // Disabled by default for now.
1073 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Dan Gohman475871a2008-07-27 21:46:04 +00001075 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001076 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1078 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001079 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001082 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001083 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 } else
1085 return false;
1086
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001087 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001088 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001089 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattner0851b4f2006-11-15 19:55:13 +00001091 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattner0851b4f2006-11-15 19:55:13 +00001093 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001095 // reg + imm
1096 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1097 return false;
1098 } else {
1099 // reg + imm * 4.
1100 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1101 return false;
1102 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001103
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001104 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001105 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1106 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001108 LD->getExtensionType() == ISD::SEXTLOAD &&
1109 isa<ConstantSDNode>(Offset))
1110 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001111 }
1112
Chris Lattner4eab7142006-11-10 02:08:47 +00001113 AM = ISD::PRE_INC;
1114 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115}
1116
1117//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001118// LowerOperation implementation
1119//===----------------------------------------------------------------------===//
1120
Chris Lattner1e61e692010-11-15 02:46:57 +00001121/// GetLabelAccessInfo - Return true if we should reference labels using a
1122/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1123static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001124 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1125 HiOpFlags = PPCII::MO_HA16;
1126 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001127
Chris Lattner1e61e692010-11-15 02:46:57 +00001128 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1129 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001130 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001131 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001132 if (isPIC) {
1133 HiOpFlags |= PPCII::MO_PIC_FLAG;
1134 LoOpFlags |= PPCII::MO_PIC_FLAG;
1135 }
1136
1137 // If this is a reference to a global value that requires a non-lazy-ptr, make
1138 // sure that instruction lowering adds it.
1139 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1140 HiOpFlags |= PPCII::MO_NLP_FLAG;
1141 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Chris Lattner6d2ff122010-11-15 03:13:19 +00001143 if (GV->hasHiddenVisibility()) {
1144 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1145 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1146 }
1147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001148
Chris Lattner1e61e692010-11-15 02:46:57 +00001149 return isPIC;
1150}
1151
1152static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1153 SelectionDAG &DAG) {
1154 EVT PtrVT = HiPart.getValueType();
1155 SDValue Zero = DAG.getConstant(0, PtrVT);
1156 DebugLoc DL = HiPart.getDebugLoc();
1157
1158 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1159 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160
Chris Lattner1e61e692010-11-15 02:46:57 +00001161 // With PIC, the first instruction is actually "GR+hi(&G)".
1162 if (isPIC)
1163 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1164 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001165
Chris Lattner1e61e692010-11-15 02:46:57 +00001166 // Generate non-pic code that has direct accesses to the constant pool.
1167 // The address of the global is just (hi(&g)+lo(&g)).
1168 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1169}
1170
Scott Michelfdc40a02009-02-17 22:15:04 +00001171SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001172 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001173 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001175 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001176
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 unsigned MOHiFlag, MOLoFlag;
1178 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1179 SDValue CPIHi =
1180 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1181 SDValue CPILo =
1182 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1183 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001184}
1185
Dan Gohmand858e902010-04-17 15:26:15 +00001186SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001187 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001188 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 unsigned MOHiFlag, MOLoFlag;
1191 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1192 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1193 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1194 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001195}
1196
Dan Gohmand858e902010-04-17 15:26:15 +00001197SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1198 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001199 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001200
Dan Gohman46510a72010-04-15 01:51:59 +00001201 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202
Chris Lattner1e61e692010-11-15 02:46:57 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1205 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1206 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1207 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1208}
1209
1210SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1211 SelectionDAG &DAG) const {
1212 EVT PtrVT = Op.getValueType();
1213 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1214 DebugLoc DL = GSDN->getDebugLoc();
1215 const GlobalValue *GV = GSDN->getGlobal();
1216
Chris Lattner1e61e692010-11-15 02:46:57 +00001217 // 64-bit SVR4 ABI code is always position-independent.
1218 // The actual address of the GlobalValue is stored in the TOC.
1219 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1220 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1221 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1222 DAG.getRegister(PPC::X2, MVT::i64));
1223 }
1224
Chris Lattner6d2ff122010-11-15 03:13:19 +00001225 unsigned MOHiFlag, MOLoFlag;
1226 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001227
Chris Lattner6d2ff122010-11-15 03:13:19 +00001228 SDValue GAHi =
1229 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1230 SDValue GALo =
1231 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001232
Chris Lattner6d2ff122010-11-15 03:13:19 +00001233 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001234
Chris Lattner6d2ff122010-11-15 03:13:19 +00001235 // If the global reference is actually to a non-lazy-pointer, we have to do an
1236 // extra load to get the address of the global.
1237 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1238 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001239 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001240 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001241}
1242
Dan Gohmand858e902010-04-17 15:26:15 +00001243SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001244 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001245 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 // If we're comparing for equality to zero, expose the fact that this is
1248 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1249 // fold the new nodes.
1250 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1251 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001252 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 if (VT.bitsLT(MVT::i32)) {
1255 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001256 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001258 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001259 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1260 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 DAG.getConstant(Log2b, MVT::i32));
1262 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001265 // optimized. FIXME: revisit this when we can custom lower all setcc
1266 // optimizations.
1267 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001268 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Chris Lattner1a635d62006-04-14 06:01:58 +00001271 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001272 // by xor'ing the rhs with the lhs, which is faster than setting a
1273 // condition register, reading it back out, and masking the correct bit. The
1274 // normal approach here uses sub to do this instead of xor. Using xor exposes
1275 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001276 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001277 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001278 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001279 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001280 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001281 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001282 }
Dan Gohman475871a2008-07-27 21:46:04 +00001283 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001284}
1285
Dan Gohman475871a2008-07-27 21:46:04 +00001286SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001287 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001288 SDNode *Node = Op.getNode();
1289 EVT VT = Node->getValueType(0);
1290 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1291 SDValue InChain = Node->getOperand(0);
1292 SDValue VAListPtr = Node->getOperand(1);
1293 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1294 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Roman Divackybdb226e2011-06-28 15:30:42 +00001296 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1297
1298 // gpr_index
1299 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1300 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1301 false, false, 0);
1302 InChain = GprIndex.getValue(1);
1303
1304 if (VT == MVT::i64) {
1305 // Check if GprIndex is even
1306 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1307 DAG.getConstant(1, MVT::i32));
1308 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1309 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1310 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1311 DAG.getConstant(1, MVT::i32));
1312 // Align GprIndex to be even if it isn't
1313 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1314 GprIndex);
1315 }
1316
1317 // fpr index is 1 byte after gpr
1318 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1319 DAG.getConstant(1, MVT::i32));
1320
1321 // fpr
1322 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1323 FprPtr, MachinePointerInfo(SV), MVT::i8,
1324 false, false, 0);
1325 InChain = FprIndex.getValue(1);
1326
1327 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1328 DAG.getConstant(8, MVT::i32));
1329
1330 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1331 DAG.getConstant(4, MVT::i32));
1332
1333 // areas
1334 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001335 MachinePointerInfo(), false, false,
1336 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001337 InChain = OverflowArea.getValue(1);
1338
1339 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001340 MachinePointerInfo(), false, false,
1341 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001342 InChain = RegSaveArea.getValue(1);
1343
1344 // select overflow_area if index > 8
1345 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1346 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1347
Roman Divackybdb226e2011-06-28 15:30:42 +00001348 // adjustment constant gpr_index * 4/8
1349 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1350 VT.isInteger() ? GprIndex : FprIndex,
1351 DAG.getConstant(VT.isInteger() ? 4 : 8,
1352 MVT::i32));
1353
1354 // OurReg = RegSaveArea + RegConstant
1355 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1356 RegConstant);
1357
1358 // Floating types are 32 bytes into RegSaveArea
1359 if (VT.isFloatingPoint())
1360 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1361 DAG.getConstant(32, MVT::i32));
1362
1363 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1364 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1365 VT.isInteger() ? GprIndex : FprIndex,
1366 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1367 MVT::i32));
1368
1369 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1370 VT.isInteger() ? VAListPtr : FprPtr,
1371 MachinePointerInfo(SV),
1372 MVT::i8, false, false, 0);
1373
1374 // determine if we should load from reg_save_area or overflow_area
1375 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1376
1377 // increase overflow_area by 4/8 if gpr/fpr > 8
1378 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1379 DAG.getConstant(VT.isInteger() ? 4 : 8,
1380 MVT::i32));
1381
1382 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1383 OverflowAreaPlusN);
1384
1385 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1386 OverflowAreaPtr,
1387 MachinePointerInfo(),
1388 MVT::i32, false, false, 0);
1389
Pete Cooperd752e0f2011-11-08 18:42:53 +00001390 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1391 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001392}
1393
Duncan Sands4a544a72011-09-06 13:37:06 +00001394SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1395 SelectionDAG &DAG) const {
1396 return Op.getOperand(0);
1397}
1398
1399SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1400 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001401 SDValue Chain = Op.getOperand(0);
1402 SDValue Trmp = Op.getOperand(1); // trampoline
1403 SDValue FPtr = Op.getOperand(2); // nested function
1404 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001405 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001406
Owen Andersone50ed302009-08-10 22:56:29 +00001407 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001409 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001410 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1411 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001412
Scott Michelfdc40a02009-02-17 22:15:04 +00001413 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001414 TargetLowering::ArgListEntry Entry;
1415
1416 Entry.Ty = IntPtrTy;
1417 Entry.Node = Trmp; Args.push_back(Entry);
1418
1419 // TrampSize == (isPPC64 ? 48 : 40);
1420 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001422 Args.push_back(Entry);
1423
1424 Entry.Node = FPtr; Args.push_back(Entry);
1425 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001426
Bill Wendling77959322008-09-17 00:30:57 +00001427 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1428 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001429 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001430 false, false, false, false, 0, CallingConv::C,
1431 /*isTailCall=*/false,
1432 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001433 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001434 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001435
Duncan Sands4a544a72011-09-06 13:37:06 +00001436 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001437}
1438
Dan Gohman475871a2008-07-27 21:46:04 +00001439SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001440 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001441 MachineFunction &MF = DAG.getMachineFunction();
1442 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1443
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001444 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001445
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001446 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001447 // vastart just stores the address of the VarArgsFrameIndex slot into the
1448 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001449 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001450 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001451 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001452 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1453 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001454 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001455 }
1456
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001457 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001458 // We suppose the given va_list is already allocated.
1459 //
1460 // typedef struct {
1461 // char gpr; /* index into the array of 8 GPRs
1462 // * stored in the register save area
1463 // * gpr=0 corresponds to r3,
1464 // * gpr=1 to r4, etc.
1465 // */
1466 // char fpr; /* index into the array of 8 FPRs
1467 // * stored in the register save area
1468 // * fpr=0 corresponds to f1,
1469 // * fpr=1 to f2, etc.
1470 // */
1471 // char *overflow_arg_area;
1472 // /* location on stack that holds
1473 // * the next overflow argument
1474 // */
1475 // char *reg_save_area;
1476 // /* where r3:r10 and f1:f8 (if saved)
1477 // * are stored
1478 // */
1479 // } va_list[1];
1480
1481
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1483 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Nicolas Geoffray01119992007-04-03 13:59:52 +00001485
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1489 PtrVT);
1490 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1491 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Duncan Sands83ec4b62008-06-06 12:08:01 +00001493 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001495
Duncan Sands83ec4b62008-06-06 12:08:01 +00001496 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001498
1499 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001500 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Dan Gohman69de1932008-02-06 22:27:42 +00001502 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Nicolas Geoffray01119992007-04-03 13:59:52 +00001504 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001505 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001506 Op.getOperand(1),
1507 MachinePointerInfo(SV),
1508 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001509 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001511 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Nicolas Geoffray01119992007-04-03 13:59:52 +00001513 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001515 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1516 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001517 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001518 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001519 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001520
Nicolas Geoffray01119992007-04-03 13:59:52 +00001521 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001522 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001523 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1524 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001525 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001526 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001527 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001528
1529 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001530 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1531 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001532 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001533
Chris Lattner1a635d62006-04-14 06:01:58 +00001534}
1535
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001536#include "PPCGenCallingConv.inc"
1537
Duncan Sands1e96bab2010-11-04 10:49:57 +00001538static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001539 CCValAssign::LocInfo &LocInfo,
1540 ISD::ArgFlagsTy &ArgFlags,
1541 CCState &State) {
1542 return true;
1543}
1544
Duncan Sands1e96bab2010-11-04 10:49:57 +00001545static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001546 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001547 CCValAssign::LocInfo &LocInfo,
1548 ISD::ArgFlagsTy &ArgFlags,
1549 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001550 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001551 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1552 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1553 };
1554 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1557
1558 // Skip one register if the first unallocated register has an even register
1559 // number and there are still argument registers available which have not been
1560 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1561 // need to skip a register if RegNum is odd.
1562 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1563 State.AllocateReg(ArgRegs[RegNum]);
1564 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566 // Always return false here, as this function only makes sure that the first
1567 // unallocated register has an odd register number and does not actually
1568 // allocate a register for the current argument.
1569 return false;
1570}
1571
Duncan Sands1e96bab2010-11-04 10:49:57 +00001572static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001573 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001574 CCValAssign::LocInfo &LocInfo,
1575 ISD::ArgFlagsTy &ArgFlags,
1576 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001577 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1579 PPC::F8
1580 };
1581
1582 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583
Tilmann Schellerffd02002009-07-03 06:45:56 +00001584 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1585
1586 // If there is only one Floating-point register left we need to put both f64
1587 // values of a split ppc_fp128 value on the stack.
1588 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1589 State.AllocateReg(ArgRegs[RegNum]);
1590 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001591
Tilmann Schellerffd02002009-07-03 06:45:56 +00001592 // Always return false here, as this function only makes sure that the two f64
1593 // values a ppc_fp128 value is split into are both passed in registers or both
1594 // passed on the stack and does not actually allocate a register for the
1595 // current argument.
1596 return false;
1597}
1598
Chris Lattner9f0bc652007-02-25 05:34:32 +00001599/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001600/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001601static const uint16_t *GetFPR() {
1602 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001603 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001604 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001605 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001606
Chris Lattner9f0bc652007-02-25 05:34:32 +00001607 return FPR;
1608}
1609
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001610/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1611/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001612static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001613 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001614 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001615 if (Flags.isByVal())
1616 ArgSize = Flags.getByValSize();
1617 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1618
1619 return ArgSize;
1620}
1621
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 const SmallVectorImpl<ISD::InputArg>
1626 &Ins,
1627 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001628 SmallVectorImpl<SDValue> &InVals)
1629 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001630 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1632 dl, DAG, InVals);
1633 } else {
1634 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1635 dl, DAG, InVals);
1636 }
1637}
1638
1639SDValue
1640PPCTargetLowering::LowerFormalArguments_SVR4(
1641 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001642 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001643 const SmallVectorImpl<ISD::InputArg>
1644 &Ins,
1645 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001646 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001648 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 // +-----------------------------------+
1650 // +--> | Back chain |
1651 // | +-----------------------------------+
1652 // | | Floating-point register save area |
1653 // | +-----------------------------------+
1654 // | | General register save area |
1655 // | +-----------------------------------+
1656 // | | CR save word |
1657 // | +-----------------------------------+
1658 // | | VRSAVE save word |
1659 // | +-----------------------------------+
1660 // | | Alignment padding |
1661 // | +-----------------------------------+
1662 // | | Vector register save area |
1663 // | +-----------------------------------+
1664 // | | Local variable space |
1665 // | +-----------------------------------+
1666 // | | Parameter list area |
1667 // | +-----------------------------------+
1668 // | | LR save word |
1669 // | +-----------------------------------+
1670 // SP--> +--- | Back chain |
1671 // +-----------------------------------+
1672 //
1673 // Specifications:
1674 // System V Application Binary Interface PowerPC Processor Supplement
1675 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676
Tilmann Schellerffd02002009-07-03 06:45:56 +00001677 MachineFunction &MF = DAG.getMachineFunction();
1678 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001679 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680
Owen Andersone50ed302009-08-10 22:56:29 +00001681 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001683 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1684 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685 unsigned PtrByteSize = 4;
1686
1687 // Assign locations to all of the incoming arguments.
1688 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001689 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1690 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
1692 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001693 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001696
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1698 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001699
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 // Arguments stored in registers.
1701 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001702 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001704
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709 RC = PPC::GPRCRegisterClass;
1710 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 RC = PPC::F4RCRegisterClass;
1713 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715 RC = PPC::F8RCRegisterClass;
1716 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 case MVT::v16i8:
1718 case MVT::v8i16:
1719 case MVT::v4i32:
1720 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 RC = PPC::VRRCRegisterClass;
1722 break;
1723 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001724
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001726 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001730 } else {
1731 // Argument stored in memory.
1732 assert(VA.isMemLoc());
1733
1734 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1735 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001736 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737
1738 // Create load nodes to retrieve arguments from the stack.
1739 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001740 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1741 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001742 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743 }
1744 }
1745
1746 // Assign locations to all of the incoming aggregate by value arguments.
1747 // Aggregates passed by value are stored in the local variable space of the
1748 // caller's stack frame, right above the parameter list area.
1749 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001750 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1751 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752
1753 // Reserve stack space for the allocations in CCInfo.
1754 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1755
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757
1758 // Area that is at least reserved in the caller of this function.
1759 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 // Set the size that is at least reserved in caller of this function. Tail
1762 // call optimized function's reserved stack space needs to be aligned so that
1763 // taking the difference between two stack areas will result in an aligned
1764 // stack.
1765 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1766
1767 MinReservedArea =
1768 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001769 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001771 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772 getStackAlignment();
1773 unsigned AlignMask = TargetAlign-1;
1774 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 FI->setMinReservedArea(MinReservedArea);
1777
1778 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001779
Tilmann Schellerffd02002009-07-03 06:45:56 +00001780 // If the function takes variable number of arguments, make a frame index for
1781 // the start of the first vararg value... for expansion of llvm.va_start.
1782 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001783 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1785 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1786 };
1787 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1788
Craig Topperc5eaae42012-03-11 07:57:25 +00001789 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1791 PPC::F8
1792 };
1793 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1796 NumGPArgRegs));
1797 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1798 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799
1800 // Make room for NumGPArgRegs and NumFPArgRegs.
1801 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803
Dan Gohman1e93df62010-04-17 14:41:14 +00001804 FuncInfo->setVarArgsStackOffset(
1805 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001806 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001807
Dan Gohman1e93df62010-04-17 14:41:14 +00001808 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1809 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001810
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001811 // The fixed integer arguments of a variadic function are stored to the
1812 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1813 // the result of va_next.
1814 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1815 // Get an existing live-in vreg, or add a new one.
1816 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1817 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001818 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001821 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1822 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823 MemOps.push_back(Store);
1824 // Increment the address by four for the next argument to store
1825 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1826 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1827 }
1828
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001829 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1830 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001831 // The double arguments are stored to the VarArgsFrameIndex
1832 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001833 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1834 // Get an existing live-in vreg, or add a new one.
1835 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1836 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001837 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001840 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1841 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 MemOps.push_back(Store);
1843 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 PtrVT);
1846 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1847 }
1848 }
1849
1850 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855}
1856
1857SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858PPCTargetLowering::LowerFormalArguments_Darwin(
1859 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001860 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 const SmallVectorImpl<ISD::InputArg>
1862 &Ins,
1863 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001864 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001865 // TODO: add description of PPC stack frame format, or at least some docs.
1866 //
1867 MachineFunction &MF = DAG.getMachineFunction();
1868 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001869 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001873 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001874 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1875 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001876 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001877
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001878 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 // Area that is at least reserved in caller of this function.
1880 unsigned MinReservedArea = ArgOffset;
1881
Craig Topperb78ca422012-03-11 07:16:55 +00001882 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001883 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1884 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1885 };
Craig Topperb78ca422012-03-11 07:16:55 +00001886 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001887 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1888 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1889 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Craig Topperb78ca422012-03-11 07:16:55 +00001891 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Craig Topperb78ca422012-03-11 07:16:55 +00001893 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001894 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1895 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1896 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001897
Owen Anderson718cb662007-09-07 04:06:50 +00001898 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001899 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001900 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001901
1902 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Craig Topperb78ca422012-03-11 07:16:55 +00001904 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001906 // In 32-bit non-varargs functions, the stack space for vectors is after the
1907 // stack space for non-vectors. We do not use this space unless we have
1908 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001909 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001910 // that out...for the pathological case, compute VecArgOffset as the
1911 // start of the vector parameter area. Computing VecArgOffset is the
1912 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001913 unsigned VecArgOffset = ArgOffset;
1914 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001916 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001918 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001919
Duncan Sands276dcbd2008-03-21 09:14:45 +00001920 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001921 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001922 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001923 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001924 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1925 VecArgOffset += ArgSize;
1926 continue;
1927 }
1928
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001930 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 case MVT::i32:
1932 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001933 VecArgOffset += isPPC64 ? 8 : 4;
1934 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::i64: // PPC64
1936 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001937 VecArgOffset += 8;
1938 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 case MVT::v4f32:
1940 case MVT::v4i32:
1941 case MVT::v8i16:
1942 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001943 // Nothing to do, we're only looking at Nonvector args here.
1944 break;
1945 }
1946 }
1947 }
1948 // We've found where the vector parameter area in memory is. Skip the
1949 // first 12 parameters; these don't use that memory.
1950 VecArgOffset = ((VecArgOffset+15)/16)*16;
1951 VecArgOffset += 12*16;
1952
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001953 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001954 // entry to a function on PPC, the arguments start after the linkage area,
1955 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001958 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001961 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001962 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001963 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001964 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001966
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001967 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001968
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001969 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1971 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001972 if (isVarArg || isPPC64) {
1973 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001975 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001976 PtrByteSize);
1977 } else nAltivecParamsAtEnd++;
1978 } else
1979 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001981 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001982 PtrByteSize);
1983
Dale Johannesen8419dd62008-03-07 20:27:40 +00001984 // FIXME the codegen can be much improved in some cases.
1985 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001986 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001987 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001988 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001989 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001990 // Objects of size 1 and 2 are right justified, everything else is
1991 // left justified. This means the memory address is adjusted forwards.
1992 if (ObjSize==1 || ObjSize==2) {
1993 CurArgOffset = CurArgOffset + (4 - ObjSize);
1994 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001995 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001996 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001997 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001999 if (ObjSize==1 || ObjSize==2) {
2000 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002001 unsigned VReg;
2002 if (isPPC64)
2003 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2004 else
2005 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002008 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002009 ObjSize==1 ? MVT::i8 : MVT::i16,
2010 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002011 MemOps.push_back(Store);
2012 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002013 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002014
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002015 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002016
Dale Johannesen7f96f392008-03-08 01:41:42 +00002017 continue;
2018 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002019 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2020 // Store whatever pieces of the object are in registers
2021 // to memory. ArgVal will be address of the beginning of
2022 // the object.
2023 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002024 unsigned VReg;
2025 if (isPPC64)
2026 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2027 else
2028 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002029 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002030 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002032 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2033 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002034 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002035 MemOps.push_back(Store);
2036 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002037 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002038 } else {
2039 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2040 break;
2041 }
2042 }
2043 continue;
2044 }
2045
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002047 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002049 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002050 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002051 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002053 ++GPR_idx;
2054 } else {
2055 needsLoad = true;
2056 ArgSize = PtrByteSize;
2057 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002058 // All int arguments reserve stack space in the Darwin ABI.
2059 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002060 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002061 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002062 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002064 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002065 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002067
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002069 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002071 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002073 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002074 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002076 DAG.getValueType(ObjectVT));
2077
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002079 }
2080
Chris Lattnerc91a4752006-06-26 22:48:35 +00002081 ++GPR_idx;
2082 } else {
2083 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002084 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002085 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002086 // All int arguments reserve stack space in the Darwin ABI.
2087 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002088 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002089
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 case MVT::f32:
2091 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002092 // Every 4 bytes of argument space consumes one of the GPRs available for
2093 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002094 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002095 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002096 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002097 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002098 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002099 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002101
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002103 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002104 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002105 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002106
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002108 ++FPR_idx;
2109 } else {
2110 needsLoad = true;
2111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002112
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002113 // All FP arguments reserve stack space in the Darwin ABI.
2114 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002115 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 case MVT::v4f32:
2117 case MVT::v4i32:
2118 case MVT::v8i16:
2119 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002120 // Note that vector arguments in registers don't reserve stack space,
2121 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002122 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002123 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002125 if (isVarArg) {
2126 while ((ArgOffset % 16) != 0) {
2127 ArgOffset += PtrByteSize;
2128 if (GPR_idx != Num_GPR_Regs)
2129 GPR_idx++;
2130 }
2131 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002132 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002133 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002134 ++VR_idx;
2135 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002136 if (!isVarArg && !isPPC64) {
2137 // Vectors go after all the nonvectors.
2138 CurArgOffset = VecArgOffset;
2139 VecArgOffset += 16;
2140 } else {
2141 // Vectors are aligned.
2142 ArgOffset = ((ArgOffset+15)/16)*16;
2143 CurArgOffset = ArgOffset;
2144 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002145 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002146 needsLoad = true;
2147 }
2148 break;
2149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002150
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002151 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002152 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002153 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002154 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002156 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002157 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002158 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002159 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002163 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002164
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165 // Set the size that is at least reserved in caller of this function. Tail
2166 // call optimized function's reserved stack space needs to be aligned so that
2167 // taking the difference between two stack areas will result in an aligned
2168 // stack.
2169 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2170 // Add the Altivec parameters at the end, if needed.
2171 if (nAltivecParamsAtEnd) {
2172 MinReservedArea = ((MinReservedArea+15)/16)*16;
2173 MinReservedArea += 16*nAltivecParamsAtEnd;
2174 }
2175 MinReservedArea =
2176 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002177 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2178 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002179 getStackAlignment();
2180 unsigned AlignMask = TargetAlign-1;
2181 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2182 FI->setMinReservedArea(MinReservedArea);
2183
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002184 // If the function takes variable number of arguments, make a frame index for
2185 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002186 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002187 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002188
Dan Gohman1e93df62010-04-17 14:41:14 +00002189 FuncInfo->setVarArgsFrameIndex(
2190 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002191 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002192 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002193
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194 // If this function is vararg, store any remaining integer argument regs
2195 // to their spots on the stack so that they may be loaded by deferencing the
2196 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002197 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002198 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002199
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002200 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002201 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002202 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002203 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002204
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002206 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2207 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002208 MemOps.push_back(Store);
2209 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002211 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002212 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002214
Dale Johannesen8419dd62008-03-07 20:27:40 +00002215 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002218
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002220}
2221
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002223/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002224static unsigned
2225CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2226 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002227 bool isVarArg,
2228 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 const SmallVectorImpl<ISD::OutputArg>
2230 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002231 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 unsigned &nAltivecParamsAtEnd) {
2233 // Count how many bytes are to be pushed on the stack, including the linkage
2234 // area, and parameter passing area. We start with 24/48 bytes, which is
2235 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002236 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2239
2240 // Add up all the space actually used.
2241 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2242 // they all go in registers, but we must reserve stack space for them for
2243 // possible use by the caller. In varargs or 64-bit calls, parameters are
2244 // assigned stack space in order, with padding so Altivec parameters are
2245 // 16-byte aligned.
2246 nAltivecParamsAtEnd = 0;
2247 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002249 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002251 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2252 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253 if (!isVarArg && !isPPC64) {
2254 // Non-varargs Altivec parameters go after all the non-Altivec
2255 // parameters; handle those later so we know how much padding we need.
2256 nAltivecParamsAtEnd++;
2257 continue;
2258 }
2259 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2260 NumBytes = ((NumBytes+15)/16)*16;
2261 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002262 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 }
2264
2265 // Allow for Altivec parameters at the end, if needed.
2266 if (nAltivecParamsAtEnd) {
2267 NumBytes = ((NumBytes+15)/16)*16;
2268 NumBytes += 16*nAltivecParamsAtEnd;
2269 }
2270
2271 // The prolog code of the callee may store up to 8 GPR argument registers to
2272 // the stack, allowing va_start to index over them in memory if its varargs.
2273 // Because we cannot tell if this is needed on the caller side, we have to
2274 // conservatively assume that it is needed. As such, make sure we have at
2275 // least enough stack space for the caller to store the 8 GPRs.
2276 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002277 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278
2279 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002280 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2281 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2282 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 unsigned AlignMask = TargetAlign-1;
2284 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2285 }
2286
2287 return NumBytes;
2288}
2289
2290/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002291/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002292static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 unsigned ParamSize) {
2294
Dale Johannesenb60d5192009-11-24 01:09:07 +00002295 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296
2297 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2298 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2299 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2300 // Remember only if the new adjustement is bigger.
2301 if (SPDiff < FI->getTailCallSPDelta())
2302 FI->setTailCallSPDelta(SPDiff);
2303
2304 return SPDiff;
2305}
2306
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2308/// for tail call optimization. Targets which want to do tail call
2309/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002311PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002312 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 bool isVarArg,
2314 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002316 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002317 return false;
2318
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002319 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002321 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002322
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002324 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002325 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2326 // Functions containing by val parameters are not supported.
2327 for (unsigned i = 0; i != Ins.size(); i++) {
2328 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2329 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331
2332 // Non PIC/GOT tail calls are supported.
2333 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2334 return true;
2335
2336 // At the moment we can only do local tail calls (in same module, hidden
2337 // or protected) if we are generating PIC.
2338 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2339 return G->getGlobal()->hasHiddenVisibility()
2340 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002341 }
2342
2343 return false;
2344}
2345
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002346/// isCallCompatibleAddress - Return the immediate to use if the specified
2347/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002348static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002349 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2350 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002351
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002352 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002353 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2354 (Addr << 6 >> 6) != Addr)
2355 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002356
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002357 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002358 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002359}
2360
Dan Gohman844731a2008-05-13 00:00:25 +00002361namespace {
2362
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Arg;
2365 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 int FrameIdx;
2367
2368 TailCallArgumentInfo() : FrameIdx(0) {}
2369};
2370
Dan Gohman844731a2008-05-13 00:00:25 +00002371}
2372
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2374static void
2375StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002376 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002377 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002378 SmallVector<SDValue, 8> &MemOpChains,
2379 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002380 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue Arg = TailCallArgs[i].Arg;
2382 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 int FI = TailCallArgs[i].FrameIdx;
2384 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002385 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002386 MachinePointerInfo::getFixedStack(FI),
2387 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 }
2389}
2390
2391/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2392/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002393static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue Chain,
2396 SDValue OldRetAddr,
2397 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 int SPDiff,
2399 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002400 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002401 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 if (SPDiff) {
2403 // Calculate the new stack slot for the return address.
2404 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002405 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002406 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002408 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002410 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002411 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002412 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002413 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002414
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002415 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2416 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002417 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002418 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002419 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002420 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002421 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002422 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2423 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002424 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002425 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002426 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 }
2428 return Chain;
2429}
2430
2431/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2432/// the position of the argument.
2433static void
2434CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002435 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2437 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002438 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002439 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 TailCallArgumentInfo Info;
2443 Info.Arg = Arg;
2444 Info.FrameIdxOp = FIN;
2445 Info.FrameIdx = FI;
2446 TailCallArguments.push_back(Info);
2447}
2448
2449/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2450/// stack slot. Returns the chain as result and the loaded frame pointers in
2451/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002452SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002453 int SPDiff,
2454 SDValue Chain,
2455 SDValue &LROpOut,
2456 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002457 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002458 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 if (SPDiff) {
2460 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002462 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002463 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002464 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002465 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002466
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002467 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2468 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002469 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002470 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002471 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002472 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002473 Chain = SDValue(FPOpOut.getNode(), 1);
2474 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 }
2476 return Chain;
2477}
2478
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002479/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002480/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002481/// specified by the specific parameter attribute. The copy will be passed as
2482/// a byval function parameter.
2483/// Sometimes what we are copying is the end of a larger object, the part that
2484/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002485static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002486CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002487 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002488 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002489 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002490 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002491 false, false, MachinePointerInfo(0),
2492 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002493}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002494
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2496/// tail calls.
2497static void
Dan Gohman475871a2008-07-27 21:46:04 +00002498LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2499 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002501 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002502 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002503 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002505 if (!isTailCall) {
2506 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002507 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002508 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002512 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002513 DAG.getConstant(ArgOffset, PtrVT));
2514 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002515 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2516 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002517 // Calculate and remember argument location.
2518 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2519 TailCallArguments);
2520}
2521
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002522static
2523void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2524 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2525 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2526 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2527 MachineFunction &MF = DAG.getMachineFunction();
2528
2529 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2530 // might overwrite each other in case of tail call optimization.
2531 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002532 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002533 InFlag = SDValue();
2534 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2535 MemOpChains2, dl);
2536 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538 &MemOpChains2[0], MemOpChains2.size());
2539
2540 // Store the return address to the appropriate stack slot.
2541 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2542 isPPC64, isDarwinABI, dl);
2543
2544 // Emit callseq_end just before tailcall node.
2545 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2546 DAG.getIntPtrConstant(0, true), InFlag);
2547 InFlag = Chain.getValue(1);
2548}
2549
2550static
2551unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2552 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2553 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002554 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002555 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556
Chris Lattnerb9082582010-11-14 23:42:06 +00002557 bool isPPC64 = PPCSubTarget.isPPC64();
2558 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2559
Owen Andersone50ed302009-08-10 22:56:29 +00002560 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002561 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002562 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002563
2564 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2565
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002566 bool needIndirectCall = true;
2567 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002568 // If this is an absolute destination address, use the munged value.
2569 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002570 needIndirectCall = false;
2571 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572
Chris Lattnerb9082582010-11-14 23:42:06 +00002573 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2574 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2575 // Use indirect calls for ALL functions calls in JIT mode, since the
2576 // far-call stubs may be outside relocation limits for a BL instruction.
2577 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2578 unsigned OpFlags = 0;
2579 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002580 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002581 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002582 (G->getGlobal()->isDeclaration() ||
2583 G->getGlobal()->isWeakForLinker())) {
2584 // PC-relative references to external symbols should go through $stub,
2585 // unless we're building with the leopard linker or later, which
2586 // automatically synthesizes these stubs.
2587 OpFlags = PPCII::MO_DARWIN_STUB;
2588 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589
Chris Lattnerb9082582010-11-14 23:42:06 +00002590 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2591 // every direct call is) turn it into a TargetGlobalAddress /
2592 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002593 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002594 Callee.getValueType(),
2595 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002596 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002598 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002599
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002600 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002601 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602
Chris Lattnerb9082582010-11-14 23:42:06 +00002603 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002604 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002605 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002606 // PC-relative references to external symbols should go through $stub,
2607 // unless we're building with the leopard linker or later, which
2608 // automatically synthesizes these stubs.
2609 OpFlags = PPCII::MO_DARWIN_STUB;
2610 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002611
Chris Lattnerb9082582010-11-14 23:42:06 +00002612 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2613 OpFlags);
2614 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002615 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002616
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002617 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002618 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2619 // to do the call, we can't use PPCISD::CALL.
2620 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002621
2622 if (isSVR4ABI && isPPC64) {
2623 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2624 // entry point, but to the function descriptor (the function entry point
2625 // address is part of the function descriptor though).
2626 // The function descriptor is a three doubleword structure with the
2627 // following fields: function entry point, TOC base address and
2628 // environment pointer.
2629 // Thus for a call through a function pointer, the following actions need
2630 // to be performed:
2631 // 1. Save the TOC of the caller in the TOC save area of its stack
2632 // frame (this is done in LowerCall_Darwin()).
2633 // 2. Load the address of the function entry point from the function
2634 // descriptor.
2635 // 3. Load the TOC of the callee from the function descriptor into r2.
2636 // 4. Load the environment pointer from the function descriptor into
2637 // r11.
2638 // 5. Branch to the function entry point address.
2639 // 6. On return of the callee, the TOC of the caller needs to be
2640 // restored (this is done in FinishCall()).
2641 //
2642 // All those operations are flagged together to ensure that no other
2643 // operations can be scheduled in between. E.g. without flagging the
2644 // operations together, a TOC access in the caller could be scheduled
2645 // between the load of the callee TOC and the branch to the callee, which
2646 // results in the TOC access going through the TOC of the callee instead
2647 // of going through the TOC of the caller, which leads to incorrect code.
2648
2649 // Load the address of the function entry point from the function
2650 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002651 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002652 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2653 InFlag.getNode() ? 3 : 2);
2654 Chain = LoadFuncPtr.getValue(1);
2655 InFlag = LoadFuncPtr.getValue(2);
2656
2657 // Load environment pointer into r11.
2658 // Offset of the environment pointer within the function descriptor.
2659 SDValue PtrOff = DAG.getIntPtrConstant(16);
2660
2661 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2662 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2663 InFlag);
2664 Chain = LoadEnvPtr.getValue(1);
2665 InFlag = LoadEnvPtr.getValue(2);
2666
2667 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2668 InFlag);
2669 Chain = EnvVal.getValue(0);
2670 InFlag = EnvVal.getValue(1);
2671
2672 // Load TOC of the callee into r2. We are using a target-specific load
2673 // with r2 hard coded, because the result of a target-independent load
2674 // would never go directly into r2, since r2 is a reserved register (which
2675 // prevents the register allocator from allocating it), resulting in an
2676 // additional register being allocated and an unnecessary move instruction
2677 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002678 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002679 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2680 Callee, InFlag);
2681 Chain = LoadTOCPtr.getValue(0);
2682 InFlag = LoadTOCPtr.getValue(1);
2683
2684 MTCTROps[0] = Chain;
2685 MTCTROps[1] = LoadFuncPtr;
2686 MTCTROps[2] = InFlag;
2687 }
2688
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002689 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2690 2 + (InFlag.getNode() != 0));
2691 InFlag = Chain.getValue(1);
2692
2693 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002695 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002696 Ops.push_back(Chain);
2697 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2698 Callee.setNode(0);
2699 // Add CTR register as callee so a bctr can be emitted later.
2700 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002701 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002702 }
2703
2704 // If this is a direct call, pass the chain and the callee.
2705 if (Callee.getNode()) {
2706 Ops.push_back(Chain);
2707 Ops.push_back(Callee);
2708 }
2709 // If this is a tail call add stack pointer delta.
2710 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002711 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002712
2713 // Add argument registers to the end of the list so that they are known live
2714 // into the call.
2715 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2716 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2717 RegsToPass[i].second.getValueType()));
2718
2719 return CallOpc;
2720}
2721
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722SDValue
2723PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002724 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 const SmallVectorImpl<ISD::InputArg> &Ins,
2726 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002727 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002729 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002730 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2731 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002732 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002733
2734 // Copy all of the result registers out of their specified physreg.
2735 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2736 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002738 assert(VA.isRegLoc() && "Can only return in registers!");
2739 Chain = DAG.getCopyFromReg(Chain, dl,
2740 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002742 InFlag = Chain.getValue(2);
2743 }
2744
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002746}
2747
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002749PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2750 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002751 SelectionDAG &DAG,
2752 SmallVector<std::pair<unsigned, SDValue>, 8>
2753 &RegsToPass,
2754 SDValue InFlag, SDValue Chain,
2755 SDValue &Callee,
2756 int SPDiff, unsigned NumBytes,
2757 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002758 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002759 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002760 SmallVector<SDValue, 8> Ops;
2761 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2762 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002763 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002764
2765 // When performing tail call optimization the callee pops its arguments off
2766 // the stack. Account for this here so these bytes can be pushed back on in
2767 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2768 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002769 (CallConv == CallingConv::Fast &&
2770 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002771
Roman Divackye46137f2012-03-06 16:41:49 +00002772 // Add a register mask operand representing the call-preserved registers.
2773 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2774 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2775 assert(Mask && "Missing call preserved mask for calling convention");
2776 Ops.push_back(DAG.getRegisterMask(Mask));
2777
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002778 if (InFlag.getNode())
2779 Ops.push_back(InFlag);
2780
2781 // Emit tail call.
2782 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002783 // If this is the first return lowered for this function, add the regs
2784 // to the liveout set for the function.
2785 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2786 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002787 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2788 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002789 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2790 for (unsigned i = 0; i != RVLocs.size(); ++i)
2791 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2792 }
2793
2794 assert(((Callee.getOpcode() == ISD::Register &&
2795 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2796 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2797 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2798 isa<ConstantSDNode>(Callee)) &&
2799 "Expecting an global address, external symbol, absolute value or register");
2800
Owen Anderson825b72b2009-08-11 20:47:22 +00002801 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002802 }
2803
2804 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2805 InFlag = Chain.getValue(1);
2806
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002807 // Add a NOP immediately after the branch instruction when using the 64-bit
2808 // SVR4 ABI. At link time, if caller and callee are in a different module and
2809 // thus have a different TOC, the call will be replaced with a call to a stub
2810 // function which saves the current TOC, loads the TOC of the callee and
2811 // branches to the callee. The NOP will be replaced with a load instruction
2812 // which restores the TOC of the caller from the TOC save slot of the current
2813 // stack frame. If caller and callee belong to the same module (and have the
2814 // same TOC), the NOP will remain unchanged.
2815 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002816 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002817 if (CallOpc == PPCISD::BCTRL_SVR4) {
2818 // This is a call through a function pointer.
2819 // Restore the caller TOC from the save area into R2.
2820 // See PrepareCall() for more information about calls through function
2821 // pointers in the 64-bit SVR4 ABI.
2822 // We are using a target-specific load with r2 hard coded, because the
2823 // result of a target-independent load would never go directly into r2,
2824 // since r2 is a reserved register (which prevents the register allocator
2825 // from allocating it), resulting in an additional register being
2826 // allocated and an unnecessary move instruction being generated.
2827 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2828 InFlag = Chain.getValue(1);
2829 } else {
2830 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002831 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002832 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002833 }
2834
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002835 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2836 DAG.getIntPtrConstant(BytesCalleePops, true),
2837 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002839 InFlag = Chain.getValue(1);
2840
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2842 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843}
2844
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002846PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002847 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002848 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002850 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 const SmallVectorImpl<ISD::InputArg> &Ins,
2852 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002853 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002854 if (isTailCall)
2855 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2856 Ins, DAG);
2857
Chris Lattnerb9082582010-11-14 23:42:06 +00002858 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002860 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002861 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002862
2863 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2864 isTailCall, Outs, OutVals, Ins,
2865 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002866}
2867
2868SDValue
2869PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002870 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002871 bool isTailCall,
2872 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002873 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002874 const SmallVectorImpl<ISD::InputArg> &Ins,
2875 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002876 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002877 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002878 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 assert((CallConv == CallingConv::C ||
2881 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002882
Tilmann Schellerffd02002009-07-03 06:45:56 +00002883 unsigned PtrByteSize = 4;
2884
2885 MachineFunction &MF = DAG.getMachineFunction();
2886
2887 // Mark this function as potentially containing a function that contains a
2888 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2889 // and restoring the callers stack pointer in this functions epilog. This is
2890 // done because by tail calling the called function might overwrite the value
2891 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002892 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2893 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002895
Tilmann Schellerffd02002009-07-03 06:45:56 +00002896 // Count how many bytes are to be pushed on the stack, including the linkage
2897 // area, parameter list area and the part of the local variable space which
2898 // contains copies of aggregates which are passed by value.
2899
2900 // Assign locations to all of the outgoing arguments.
2901 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002902 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2903 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904
2905 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002906 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907
2908 if (isVarArg) {
2909 // Handle fixed and variable vector arguments differently.
2910 // Fixed vector arguments go into registers as long as registers are
2911 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002912 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002913
Tilmann Schellerffd02002009-07-03 06:45:56 +00002914 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002915 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002916 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002918
Dan Gohman98ca4f22009-08-05 01:29:28 +00002919 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2921 CCInfo);
2922 } else {
2923 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2924 ArgFlags, CCInfo);
2925 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002926
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002928#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002929 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002930 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002931#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002932 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002933 }
2934 }
2935 } else {
2936 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002939
Tilmann Schellerffd02002009-07-03 06:45:56 +00002940 // Assign locations to all of the outgoing aggregate by value arguments.
2941 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002942 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2943 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002944
2945 // Reserve stack space for the allocations in CCInfo.
2946 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2947
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002949
2950 // Size of the linkage area, parameter list area and the part of the local
2951 // space variable where copies of aggregates which are passed by value are
2952 // stored.
2953 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002954
Tilmann Schellerffd02002009-07-03 06:45:56 +00002955 // Calculate by how many bytes the stack has to be adjusted in case of tail
2956 // call optimization.
2957 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2958
2959 // Adjust the stack pointer for the new arguments...
2960 // These operations are automatically eliminated by the prolog/epilog pass
2961 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2962 SDValue CallSeqStart = Chain;
2963
2964 // Load the return address and frame pointer so it can be moved somewhere else
2965 // later.
2966 SDValue LROp, FPOp;
2967 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2968 dl);
2969
2970 // Set up a copy of the stack pointer for use loading and storing any
2971 // arguments that may not fit in the registers available for argument
2972 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002974
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2976 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2977 SmallVector<SDValue, 8> MemOpChains;
2978
Roman Divacky0aaa9192011-08-30 17:04:16 +00002979 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980 // Walk the register/memloc assignments, inserting copies/loads.
2981 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2982 i != e;
2983 ++i) {
2984 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002985 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002986 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988 if (Flags.isByVal()) {
2989 // Argument is an aggregate which is passed by value, thus we need to
2990 // create a copy of it in the local variable space of the current stack
2991 // frame (which is the stack frame of the caller) and pass the address of
2992 // this copy to the callee.
2993 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2994 CCValAssign &ByValVA = ByValArgLocs[j++];
2995 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002996
Tilmann Schellerffd02002009-07-03 06:45:56 +00002997 // Memory reserved in the local variable space of the callers stack frame.
2998 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3001 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003002
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 // Create a copy of the argument in the local area of the current
3004 // stack frame.
3005 SDValue MemcpyCall =
3006 CreateCopyOfByValArgument(Arg, PtrOff,
3007 CallSeqStart.getNode()->getOperand(0),
3008 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003009
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 // This must go outside the CALLSEQ_START..END.
3011 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3012 CallSeqStart.getNode()->getOperand(1));
3013 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3014 NewCallSeqStart.getNode());
3015 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003016
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 // Pass the address of the aggregate copy on the stack either in a
3018 // physical register or in the parameter list area of the current stack
3019 // frame to the callee.
3020 Arg = PtrOff;
3021 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Tilmann Schellerffd02002009-07-03 06:45:56 +00003023 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003024 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003025 // Put argument in a physical register.
3026 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3027 } else {
3028 // Put argument in the parameter list area of the current stack frame.
3029 assert(VA.isMemLoc());
3030 unsigned LocMemOffset = VA.getLocMemOffset();
3031
3032 if (!isTailCall) {
3033 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3034 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3035
3036 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003037 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003038 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039 } else {
3040 // Calculate and remember argument location.
3041 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3042 TailCallArguments);
3043 }
3044 }
3045 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003046
Tilmann Schellerffd02002009-07-03 06:45:56 +00003047 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003049 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003050
Roman Divacky0aaa9192011-08-30 17:04:16 +00003051 // Set CR6 to true if this is a vararg call with floating args passed in
3052 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003053 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003054 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3055 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003056 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3057 }
3058
Tilmann Schellerffd02002009-07-03 06:45:56 +00003059 // Build a sequence of copy-to-reg nodes chained together with token chain
3060 // and flag operands which copy the outgoing args into the appropriate regs.
3061 SDValue InFlag;
3062 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3063 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3064 RegsToPass[i].second, InFlag);
3065 InFlag = Chain.getValue(1);
3066 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067
Chris Lattnerb9082582010-11-14 23:42:06 +00003068 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003069 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3070 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003071
Dan Gohman98ca4f22009-08-05 01:29:28 +00003072 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3073 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3074 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003075}
3076
Dan Gohman98ca4f22009-08-05 01:29:28 +00003077SDValue
3078PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003079 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003080 bool isTailCall,
3081 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003082 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003083 const SmallVectorImpl<ISD::InputArg> &Ins,
3084 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003085 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003086
3087 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003088
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003091 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003092
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003093 MachineFunction &MF = DAG.getMachineFunction();
3094
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003095 // Mark this function as potentially containing a function that contains a
3096 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3097 // and restoring the callers stack pointer in this functions epilog. This is
3098 // done because by tail calling the called function might overwrite the value
3099 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003100 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3101 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003102 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3103
3104 unsigned nAltivecParamsAtEnd = 0;
3105
Chris Lattnerabde4602006-05-16 22:56:08 +00003106 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003107 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003108 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003109 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003110 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003111 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003112 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 // Calculate by how many bytes the stack has to be adjusted in case of tail
3115 // call optimization.
3116 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003117
Dan Gohman98ca4f22009-08-05 01:29:28 +00003118 // To protect arguments on the stack from being clobbered in a tail call,
3119 // force all the loads to happen before doing any other lowering.
3120 if (isTailCall)
3121 Chain = DAG.getStackArgumentTokenFactor(Chain);
3122
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003123 // Adjust the stack pointer for the new arguments...
3124 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003125 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003126 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003127
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003128 // Load the return address and frame pointer so it can be move somewhere else
3129 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003130 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003131 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3132 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003134 // Set up a copy of the stack pointer for use loading and storing any
3135 // arguments that may not fit in the registers available for argument
3136 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003137 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003138 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003140 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003142
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003143 // Figure out which arguments are going to go in registers, and which in
3144 // memory. Also, if this is a vararg function, floating point operations
3145 // must be stored to our stack, and loaded into integer regs as well, if
3146 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003147 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003148 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003149
Craig Topperb78ca422012-03-11 07:16:55 +00003150 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003151 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3152 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3153 };
Craig Topperb78ca422012-03-11 07:16:55 +00003154 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003155 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3156 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3157 };
Craig Topperb78ca422012-03-11 07:16:55 +00003158 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003159
Craig Topperb78ca422012-03-11 07:16:55 +00003160 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003161 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3162 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3163 };
Owen Anderson718cb662007-09-07 04:06:50 +00003164 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003165 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003166 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003167
Craig Topperb78ca422012-03-11 07:16:55 +00003168 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003169
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003170 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003171 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3172
Dan Gohman475871a2008-07-27 21:46:04 +00003173 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003174 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003175 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003177
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003178 // PtrOff will be used to store the current argument to the stack if a
3179 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003180 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003181
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003182 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003183
Dale Johannesen39355f92009-02-04 02:34:38 +00003184 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003185
3186 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003188 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3189 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003191 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003192
Dale Johannesen8419dd62008-03-07 20:27:40 +00003193 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003194 if (Flags.isByVal()) {
3195 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003196 if (Size==1 || Size==2) {
3197 // Very small objects are passed right-justified.
3198 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003200 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003201 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003202 MachinePointerInfo(), VT,
3203 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003204 MemOpChains.push_back(Load.getValue(1));
3205 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003206
3207 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003208 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003209 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003210 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003211 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003212 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003213 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003214 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003215 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003216 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003217 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3218 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003219 Chain = CallSeqStart = NewCallSeqStart;
3220 ArgOffset += PtrByteSize;
3221 }
3222 continue;
3223 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003224 // Copy entire object into memory. There are cases where gcc-generated
3225 // code assumes it is there, even if it could be put entirely into
3226 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003227 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003228 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003229 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003230 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003232 CallSeqStart.getNode()->getOperand(1));
3233 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003234 Chain = CallSeqStart = NewCallSeqStart;
3235 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003236 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003237 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003238 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003239 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003240 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3241 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003242 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003243 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003244 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003246 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003247 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003248 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003249 }
3250 }
3251 continue;
3252 }
3253
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003255 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 case MVT::i32:
3257 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003258 if (GPR_idx != NumGPRs) {
3259 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003260 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003261 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3262 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003263 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003264 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003265 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003266 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 case MVT::f32:
3268 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003269 if (FPR_idx != NumFPRs) {
3270 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3271
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003272 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003273 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3274 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003275 MemOpChains.push_back(Store);
3276
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003277 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003278 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003279 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003280 MachinePointerInfo(), false, false,
3281 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003282 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003283 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003284 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003286 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003287 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003288 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3289 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003290 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003291 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003293 }
3294 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003295 // If we have any FPRs remaining, we may also have GPRs remaining.
3296 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3297 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298 if (GPR_idx != NumGPRs)
3299 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003301 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3302 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003303 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003304 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003305 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3306 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003307 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003308 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003309 if (isPPC64)
3310 ArgOffset += 8;
3311 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003313 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 case MVT::v4f32:
3315 case MVT::v4i32:
3316 case MVT::v8i16:
3317 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003318 if (isVarArg) {
3319 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003320 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003321 // V registers; in fact gcc does this only for arguments that are
3322 // prototyped, not for those that match the ... We do it for all
3323 // arguments, seems to work.
3324 while (ArgOffset % 16 !=0) {
3325 ArgOffset += PtrByteSize;
3326 if (GPR_idx != NumGPRs)
3327 GPR_idx++;
3328 }
3329 // We could elide this store in the case where the object fits
3330 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003331 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003332 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003333 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3334 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003335 MemOpChains.push_back(Store);
3336 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003337 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003338 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003339 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003340 MemOpChains.push_back(Load.getValue(1));
3341 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3342 }
3343 ArgOffset += 16;
3344 for (unsigned i=0; i<16; i+=PtrByteSize) {
3345 if (GPR_idx == NumGPRs)
3346 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003347 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003348 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003349 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003350 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003351 MemOpChains.push_back(Load.getValue(1));
3352 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3353 }
3354 break;
3355 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003356
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003357 // Non-varargs Altivec params generally go in registers, but have
3358 // stack space allocated at the end.
3359 if (VR_idx != NumVRs) {
3360 // Doesn't have GPR space allocated.
3361 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3362 } else if (nAltivecParamsAtEnd==0) {
3363 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003364 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3365 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003366 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003367 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003368 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003369 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003370 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003371 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003372 // If all Altivec parameters fit in registers, as they usually do,
3373 // they get stack space following the non-Altivec parameters. We
3374 // don't track this here because nobody below needs it.
3375 // If there are more Altivec parameters than fit in registers emit
3376 // the stores here.
3377 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3378 unsigned j = 0;
3379 // Offset is aligned; skip 1st 12 params which go in V registers.
3380 ArgOffset = ((ArgOffset+15)/16)*16;
3381 ArgOffset += 12*16;
3382 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003383 SDValue Arg = OutVals[i];
3384 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3386 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003387 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003388 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003389 // We are emitting Altivec params in order.
3390 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3391 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003392 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003393 ArgOffset += 16;
3394 }
3395 }
3396 }
3397 }
3398
Chris Lattner9a2a4972006-05-17 06:01:33 +00003399 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003401 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003402
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003403 // Check if this is an indirect call (MTCTR/BCTRL).
3404 // See PrepareCall() for more information about calls through function
3405 // pointers in the 64-bit SVR4 ABI.
3406 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3407 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3408 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3409 !isBLACompatibleAddress(Callee, DAG)) {
3410 // Load r2 into a virtual register and store it to the TOC save area.
3411 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3412 // TOC save area offset.
3413 SDValue PtrOff = DAG.getIntPtrConstant(40);
3414 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003415 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003416 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003417 }
3418
Dale Johannesenf7b73042010-03-09 20:15:42 +00003419 // On Darwin, R12 must contain the address of an indirect callee. This does
3420 // not mean the MTCTR instruction must use R12; it's easier to model this as
3421 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003422 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003423 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3424 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3425 !isBLACompatibleAddress(Callee, DAG))
3426 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3427 PPC::R12), Callee));
3428
Chris Lattner9a2a4972006-05-17 06:01:33 +00003429 // Build a sequence of copy-to-reg nodes chained together with token chain
3430 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003431 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003432 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003433 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003434 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003435 InFlag = Chain.getValue(1);
3436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003437
Chris Lattnerb9082582010-11-14 23:42:06 +00003438 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003439 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3440 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003441
Dan Gohman98ca4f22009-08-05 01:29:28 +00003442 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3443 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3444 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003445}
3446
Hal Finkeld712f932011-10-14 19:51:36 +00003447bool
3448PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3449 MachineFunction &MF, bool isVarArg,
3450 const SmallVectorImpl<ISD::OutputArg> &Outs,
3451 LLVMContext &Context) const {
3452 SmallVector<CCValAssign, 16> RVLocs;
3453 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3454 RVLocs, Context);
3455 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3456}
3457
Dan Gohman98ca4f22009-08-05 01:29:28 +00003458SDValue
3459PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003460 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003462 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003463 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003464
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003465 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003466 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3467 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003468 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003469
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003470 // If this is the first return lowered for this function, add the regs to the
3471 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003472 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003473 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003474 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003475 }
3476
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003478
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003479 // Copy the result values into the output registers.
3480 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3481 CCValAssign &VA = RVLocs[i];
3482 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003483 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003484 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003485 Flag = Chain.getValue(1);
3486 }
3487
Gabor Greifba36cb52008-08-28 21:40:38 +00003488 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003490 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003492}
3493
Dan Gohman475871a2008-07-27 21:46:04 +00003494SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003495 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003496 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003497 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003498
Jim Laskeyefc7e522006-12-04 22:04:42 +00003499 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003500 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003501
3502 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003503 bool isPPC64 = Subtarget.isPPC64();
3504 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003505 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003506
3507 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003508 SDValue Chain = Op.getOperand(0);
3509 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Jim Laskeyefc7e522006-12-04 22:04:42 +00003511 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003512 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3513 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003514 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003515
Jim Laskeyefc7e522006-12-04 22:04:42 +00003516 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003517 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003518
Jim Laskeyefc7e522006-12-04 22:04:42 +00003519 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003520 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003521 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003522}
3523
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003524
3525
Dan Gohman475871a2008-07-27 21:46:04 +00003526SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003527PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003528 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003529 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003530 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003532
3533 // Get current frame pointer save index. The users of this index will be
3534 // primarily DYNALLOC instructions.
3535 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3536 int RASI = FI->getReturnAddrSaveIndex();
3537
3538 // If the frame pointer save index hasn't been defined yet.
3539 if (!RASI) {
3540 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003541 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003542 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003543 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003544 // Save the result.
3545 FI->setReturnAddrSaveIndex(RASI);
3546 }
3547 return DAG.getFrameIndex(RASI, PtrVT);
3548}
3549
Dan Gohman475871a2008-07-27 21:46:04 +00003550SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003551PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3552 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003553 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003554 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003555 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003556
3557 // Get current frame pointer save index. The users of this index will be
3558 // primarily DYNALLOC instructions.
3559 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3560 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003561
Jim Laskey2f616bf2006-11-16 22:43:37 +00003562 // If the frame pointer save index hasn't been defined yet.
3563 if (!FPSI) {
3564 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003565 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003566 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003567
Jim Laskey2f616bf2006-11-16 22:43:37 +00003568 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003569 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003570 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003571 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003572 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003573 return DAG.getFrameIndex(FPSI, PtrVT);
3574}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003575
Dan Gohman475871a2008-07-27 21:46:04 +00003576SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003577 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003578 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003579 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003580 SDValue Chain = Op.getOperand(0);
3581 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003582 DebugLoc dl = Op.getDebugLoc();
3583
Jim Laskey2f616bf2006-11-16 22:43:37 +00003584 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003585 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003586 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003587 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003588 DAG.getConstant(0, PtrVT), Size);
3589 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003590 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003591 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003594 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003595}
3596
Chris Lattner1a635d62006-04-14 06:01:58 +00003597/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3598/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003599SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003601 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3602 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003603 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003604
Chris Lattner1a635d62006-04-14 06:01:58 +00003605 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003606
Chris Lattner1a635d62006-04-14 06:01:58 +00003607 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003608 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003609
Owen Andersone50ed302009-08-10 22:56:29 +00003610 EVT ResVT = Op.getValueType();
3611 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3613 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003614 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003615
Chris Lattner1a635d62006-04-14 06:01:58 +00003616 // If the RHS of the comparison is a 0.0, we don't need to do the
3617 // subtraction at all.
3618 if (isFloatingPointZero(RHS))
3619 switch (CC) {
3620 default: break; // SETUO etc aren't handled by fsel.
3621 case ISD::SETULT:
3622 case ISD::SETLT:
3623 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003624 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003625 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3627 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003628 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 case ISD::SETUGT:
3630 case ISD::SETGT:
3631 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003632 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003633 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3635 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003636 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003639
Dan Gohman475871a2008-07-27 21:46:04 +00003640 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003641 switch (CC) {
3642 default: break; // SETUO etc aren't handled by fsel.
3643 case ISD::SETULT:
3644 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003645 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3647 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003648 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003649 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003651 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3653 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003654 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 case ISD::SETUGT:
3656 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003657 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3659 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003660 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003661 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003663 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3665 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003666 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003667 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003668 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003669}
3670
Chris Lattner1f873002007-11-28 18:44:47 +00003671// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003672SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003673 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003674 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 if (Src.getValueType() == MVT::f32)
3677 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003678
Dan Gohman475871a2008-07-27 21:46:04 +00003679 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003681 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003683 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003684 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003686 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 case MVT::i64:
3688 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003689 break;
3690 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003691
Chris Lattner1a635d62006-04-14 06:01:58 +00003692 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003694
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003695 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003696 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3697 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003698
3699 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3700 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003702 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003703 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003704 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003705 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003706}
3707
Dan Gohmand858e902010-04-17 15:26:15 +00003708SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3709 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003710 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003711 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003713 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003714
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003716 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3718 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003719 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 return FP;
3722 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003723
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003725 "Unhandled SINT_TO_FP type in custom expander!");
3726 // Since we only generate this in 64-bit mode, we can take advantage of
3727 // 64-bit registers. In particular, sign extend the input value into the
3728 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3729 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003730 MachineFunction &MF = DAG.getMachineFunction();
3731 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003732 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003733 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003734 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003735
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003737 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003738
Chris Lattner1a635d62006-04-14 06:01:58 +00003739 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003740 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003741 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003742 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003743 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3744 SDValue Store =
3745 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3746 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003747 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003748 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003749 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003750
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3753 if (Op.getValueType() == MVT::f32)
3754 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003755 return FP;
3756}
3757
Dan Gohmand858e902010-04-17 15:26:15 +00003758SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3759 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003760 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003761 /*
3762 The rounding mode is in bits 30:31 of FPSR, and has the following
3763 settings:
3764 00 Round to nearest
3765 01 Round to 0
3766 10 Round to +inf
3767 11 Round to -inf
3768
3769 FLT_ROUNDS, on the other hand, expects the following:
3770 -1 Undefined
3771 0 Round to 0
3772 1 Round to nearest
3773 2 Round to +inf
3774 3 Round to -inf
3775
3776 To perform the conversion, we do:
3777 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3778 */
3779
3780 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003781 EVT VT = Op.getValueType();
3782 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3783 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003784 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003785
3786 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003788 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003789 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003790
3791 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003792 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003794 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003795 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003796
3797 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003798 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003799 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003800 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003801 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003802
3803 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003804 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 DAG.getNode(ISD::AND, dl, MVT::i32,
3806 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 DAG.getNode(ISD::SRL, dl, MVT::i32,
3809 DAG.getNode(ISD::AND, dl, MVT::i32,
3810 DAG.getNode(ISD::XOR, dl, MVT::i32,
3811 CWD, DAG.getConstant(3, MVT::i32)),
3812 DAG.getConstant(3, MVT::i32)),
3813 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003814
Dan Gohman475871a2008-07-27 21:46:04 +00003815 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003817
Duncan Sands83ec4b62008-06-06 12:08:01 +00003818 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003819 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003820}
3821
Dan Gohmand858e902010-04-17 15:26:15 +00003822SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003823 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003824 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003825 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003826 assert(Op.getNumOperands() == 3 &&
3827 VT == Op.getOperand(1).getValueType() &&
3828 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003829
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003830 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003831 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003832 SDValue Lo = Op.getOperand(0);
3833 SDValue Hi = Op.getOperand(1);
3834 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003835 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003836
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003837 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003838 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003839 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3840 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3841 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3842 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003843 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003844 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3845 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3846 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003847 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003848 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003849}
3850
Dan Gohmand858e902010-04-17 15:26:15 +00003851SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003852 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003853 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003854 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003855 assert(Op.getNumOperands() == 3 &&
3856 VT == Op.getOperand(1).getValueType() &&
3857 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003858
Dan Gohman9ed06db2008-03-07 20:36:53 +00003859 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003860 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003861 SDValue Lo = Op.getOperand(0);
3862 SDValue Hi = Op.getOperand(1);
3863 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003864 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003865
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003866 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003867 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003868 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3869 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3870 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3871 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003872 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003873 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3874 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3875 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003876 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003877 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003878}
3879
Dan Gohmand858e902010-04-17 15:26:15 +00003880SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003881 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003882 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003883 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003884 assert(Op.getNumOperands() == 3 &&
3885 VT == Op.getOperand(1).getValueType() &&
3886 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003887
Dan Gohman9ed06db2008-03-07 20:36:53 +00003888 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003889 SDValue Lo = Op.getOperand(0);
3890 SDValue Hi = Op.getOperand(1);
3891 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003892 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003893
Dale Johannesenf5d97892009-02-04 01:48:28 +00003894 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003895 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003896 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3897 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3898 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3899 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003900 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003901 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3902 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3903 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003904 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003905 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003906 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003907}
3908
3909//===----------------------------------------------------------------------===//
3910// Vector related lowering.
3911//
3912
Chris Lattner4a998b92006-04-17 06:00:21 +00003913/// BuildSplatI - Build a canonical splati of Val with an element size of
3914/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003915static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003916 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003917 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003918
Owen Andersone50ed302009-08-10 22:56:29 +00003919 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003921 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003922
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Chris Lattner70fa4932006-12-01 01:45:39 +00003925 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3926 if (Val == -1)
3927 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003928
Owen Andersone50ed302009-08-10 22:56:29 +00003929 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003930
Chris Lattner4a998b92006-04-17 06:00:21 +00003931 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003933 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003934 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003935 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3936 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003937 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003938}
3939
Chris Lattnere7c768e2006-04-18 03:24:30 +00003940/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003941/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003942static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003943 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 EVT DestVT = MVT::Other) {
3945 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003946 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003948}
3949
Chris Lattnere7c768e2006-04-18 03:24:30 +00003950/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3951/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003952static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003953 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 DebugLoc dl, EVT DestVT = MVT::Other) {
3955 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003956 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003958}
3959
3960
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003961/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3962/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003963static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003964 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003965 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003966 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3967 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003968
Nate Begeman9008ca62009-04-27 18:41:29 +00003969 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003970 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003973 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003974}
3975
Chris Lattnerf1b47082006-04-14 05:19:18 +00003976// If this is a case we can't handle, return null and let the default
3977// expansion code take care of it. If we CAN select this case, and if it
3978// selects to a single instruction, return Op. Otherwise, if we can codegen
3979// this case more efficiently than a constant pool load, lower it to the
3980// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003981SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3982 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003983 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003984 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3985 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003986
Bob Wilson24e338e2009-03-02 23:24:16 +00003987 // Check if this is a splat of a constant value.
3988 APInt APSplatBits, APSplatUndef;
3989 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003990 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003991 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003992 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003993 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003994
Bob Wilsonf2950b02009-03-03 19:26:27 +00003995 unsigned SplatBits = APSplatBits.getZExtValue();
3996 unsigned SplatUndef = APSplatUndef.getZExtValue();
3997 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003998
Bob Wilsonf2950b02009-03-03 19:26:27 +00003999 // First, handle single instruction cases.
4000
4001 // All zeros?
4002 if (SplatBits == 0) {
4003 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4005 SDValue Z = DAG.getConstant(0, MVT::i32);
4006 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004007 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004008 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004009 return Op;
4010 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004011
Bob Wilsonf2950b02009-03-03 19:26:27 +00004012 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4013 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4014 (32-SplatBitSize));
4015 if (SextVal >= -16 && SextVal <= 15)
4016 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004017
4018
Bob Wilsonf2950b02009-03-03 19:26:27 +00004019 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004020
Bob Wilsonf2950b02009-03-03 19:26:27 +00004021 // If this value is in the range [-32,30] and is even, use:
4022 // tmp = VSPLTI[bhw], result = add tmp, tmp
4023 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004025 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004026 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004027 }
4028
4029 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4030 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4031 // for fneg/fabs.
4032 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4033 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004034 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004035
4036 // Make the VSLW intrinsic, computing 0x8000_0000.
4037 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4038 OnesV, DAG, dl);
4039
4040 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004042 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 }
4044
4045 // Check to see if this is a wide variety of vsplti*, binop self cases.
4046 static const signed char SplatCsts[] = {
4047 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4048 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4049 };
4050
4051 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4052 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4053 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4054 int i = SplatCsts[idx];
4055
4056 // Figure out what shift amount will be used by altivec if shifted by i in
4057 // this splat size.
4058 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4059
4060 // vsplti + shl self.
4061 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004063 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4064 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4065 Intrinsic::ppc_altivec_vslw
4066 };
4067 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004068 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004070
Bob Wilsonf2950b02009-03-03 19:26:27 +00004071 // vsplti + srl self.
4072 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4075 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4076 Intrinsic::ppc_altivec_vsrw
4077 };
4078 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004079 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004080 }
4081
Bob Wilsonf2950b02009-03-03 19:26:27 +00004082 // vsplti + sra self.
4083 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004085 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4086 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4087 Intrinsic::ppc_altivec_vsraw
4088 };
4089 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004092
Bob Wilsonf2950b02009-03-03 19:26:27 +00004093 // vsplti + rol self.
4094 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4095 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004097 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4098 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4099 Intrinsic::ppc_altivec_vrlw
4100 };
4101 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004102 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004104
Bob Wilsonf2950b02009-03-03 19:26:27 +00004105 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004106 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004108 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004109 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004110 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004111 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004113 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004114 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004115 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004116 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004118 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4119 }
4120 }
4121
4122 // Three instruction sequences.
4123
4124 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4125 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4127 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004128 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004130 }
4131 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4132 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4134 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004135 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004136 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004138
Dan Gohman475871a2008-07-27 21:46:04 +00004139 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004140}
4141
Chris Lattner59138102006-04-17 05:28:54 +00004142/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4143/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004144static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004145 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004146 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004147 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004148 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004149 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004150
Chris Lattner59138102006-04-17 05:28:54 +00004151 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004152 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004153 OP_VMRGHW,
4154 OP_VMRGLW,
4155 OP_VSPLTISW0,
4156 OP_VSPLTISW1,
4157 OP_VSPLTISW2,
4158 OP_VSPLTISW3,
4159 OP_VSLDOI4,
4160 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004161 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004162 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Chris Lattner59138102006-04-17 05:28:54 +00004164 if (OpNum == OP_COPY) {
4165 if (LHSID == (1*9+2)*9+3) return LHS;
4166 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4167 return RHS;
4168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Dan Gohman475871a2008-07-27 21:46:04 +00004170 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004171 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4172 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004173
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004175 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004176 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004177 case OP_VMRGHW:
4178 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4179 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4180 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4181 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4182 break;
4183 case OP_VMRGLW:
4184 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4185 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4186 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4187 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4188 break;
4189 case OP_VSPLTISW0:
4190 for (unsigned i = 0; i != 16; ++i)
4191 ShufIdxs[i] = (i&3)+0;
4192 break;
4193 case OP_VSPLTISW1:
4194 for (unsigned i = 0; i != 16; ++i)
4195 ShufIdxs[i] = (i&3)+4;
4196 break;
4197 case OP_VSPLTISW2:
4198 for (unsigned i = 0; i != 16; ++i)
4199 ShufIdxs[i] = (i&3)+8;
4200 break;
4201 case OP_VSPLTISW3:
4202 for (unsigned i = 0; i != 16; ++i)
4203 ShufIdxs[i] = (i&3)+12;
4204 break;
4205 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004206 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004207 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004208 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004209 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004210 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004211 }
Owen Andersone50ed302009-08-10 22:56:29 +00004212 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004213 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4214 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004216 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004217}
4218
Chris Lattnerf1b47082006-04-14 05:19:18 +00004219/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4220/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4221/// return the code it can be lowered into. Worst case, it can always be
4222/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004223SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004224 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004225 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue V1 = Op.getOperand(0);
4227 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004229 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Chris Lattnerf1b47082006-04-14 05:19:18 +00004231 // Cases that are handled by instructions that take permute immediates
4232 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4233 // selected by the instruction selector.
4234 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4236 PPC::isSplatShuffleMask(SVOp, 2) ||
4237 PPC::isSplatShuffleMask(SVOp, 4) ||
4238 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4239 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4240 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4241 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4242 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4243 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4244 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4245 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4246 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004247 return Op;
4248 }
4249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Chris Lattnerf1b47082006-04-14 05:19:18 +00004251 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4252 // and produce a fixed permutation. If any of these match, do not lower to
4253 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4255 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4256 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4257 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4258 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4259 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4260 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4261 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4262 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004263 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004264
Chris Lattner59138102006-04-17 05:28:54 +00004265 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4266 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004267 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004268
Chris Lattner59138102006-04-17 05:28:54 +00004269 unsigned PFIndexes[4];
4270 bool isFourElementShuffle = true;
4271 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4272 unsigned EltNo = 8; // Start out undef.
4273 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004275 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004276
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004278 if ((ByteSource & 3) != j) {
4279 isFourElementShuffle = false;
4280 break;
4281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004282
Chris Lattner59138102006-04-17 05:28:54 +00004283 if (EltNo == 8) {
4284 EltNo = ByteSource/4;
4285 } else if (EltNo != ByteSource/4) {
4286 isFourElementShuffle = false;
4287 break;
4288 }
4289 }
4290 PFIndexes[i] = EltNo;
4291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004292
4293 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004294 // perfect shuffle vector to determine if it is cost effective to do this as
4295 // discrete instructions, or whether we should use a vperm.
4296 if (isFourElementShuffle) {
4297 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004298 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004299 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Chris Lattner59138102006-04-17 05:28:54 +00004301 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4302 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004303
Chris Lattner59138102006-04-17 05:28:54 +00004304 // Determining when to avoid vperm is tricky. Many things affect the cost
4305 // of vperm, particularly how many times the perm mask needs to be computed.
4306 // For example, if the perm mask can be hoisted out of a loop or is already
4307 // used (perhaps because there are multiple permutes with the same shuffle
4308 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4309 // the loop requires an extra register.
4310 //
4311 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004312 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004313 // available, if this block is within a loop, we should avoid using vperm
4314 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004315 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004316 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004317 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004318
Chris Lattnerf1b47082006-04-14 05:19:18 +00004319 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4320 // vector that will get spilled to the constant pool.
4321 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004322
Chris Lattnerf1b47082006-04-14 05:19:18 +00004323 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4324 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004325 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004326 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Dan Gohman475871a2008-07-27 21:46:04 +00004328 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4330 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004331
Chris Lattnerf1b47082006-04-14 05:19:18 +00004332 for (unsigned j = 0; j != BytesPerElement; ++j)
4333 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004336
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004338 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004339 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004340}
4341
Chris Lattner90564f22006-04-18 17:59:36 +00004342/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4343/// altivec comparison. If it is, return true and fill in Opc/isDot with
4344/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004345static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004346 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004347 unsigned IntrinsicID =
4348 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004349 CompareOpc = -1;
4350 isDot = false;
4351 switch (IntrinsicID) {
4352 default: return false;
4353 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004354 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4355 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4356 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4357 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4358 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4359 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4360 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4361 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4362 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4363 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4364 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4365 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4366 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004367
Chris Lattner1a635d62006-04-14 06:01:58 +00004368 // Normal Comparisons.
4369 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4370 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4371 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4372 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4373 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4374 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4375 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4376 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4377 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4378 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4379 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4380 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4381 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4382 }
Chris Lattner90564f22006-04-18 17:59:36 +00004383 return true;
4384}
4385
4386/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4387/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004388SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004389 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004390 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4391 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004392 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004393 int CompareOpc;
4394 bool isDot;
4395 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004396 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004397
Chris Lattner90564f22006-04-18 17:59:36 +00004398 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004400 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004401 Op.getOperand(1), Op.getOperand(2),
4402 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004403 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004405
Chris Lattner1a635d62006-04-14 06:01:58 +00004406 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004407 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004408 Op.getOperand(2), // LHS
4409 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004411 };
Owen Andersone50ed302009-08-10 22:56:29 +00004412 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004413 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004414 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004415 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004416
Chris Lattner1a635d62006-04-14 06:01:58 +00004417 // Now that we have the comparison, emit a copy from the CR to a GPR.
4418 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4420 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004421 CompNode.getValue(1));
4422
Chris Lattner1a635d62006-04-14 06:01:58 +00004423 // Unpack the result based on how the target uses it.
4424 unsigned BitNo; // Bit # of CR6.
4425 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004426 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 default: // Can't happen, don't crash on invalid number though.
4428 case 0: // Return the value of the EQ bit of CR6.
4429 BitNo = 0; InvertBit = false;
4430 break;
4431 case 1: // Return the inverted value of the EQ bit of CR6.
4432 BitNo = 0; InvertBit = true;
4433 break;
4434 case 2: // Return the value of the LT bit of CR6.
4435 BitNo = 2; InvertBit = false;
4436 break;
4437 case 3: // Return the inverted value of the LT bit of CR6.
4438 BitNo = 2; InvertBit = true;
4439 break;
4440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004441
Chris Lattner1a635d62006-04-14 06:01:58 +00004442 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4444 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004445 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4447 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004448
Chris Lattner1a635d62006-04-14 06:01:58 +00004449 // If we are supposed to, toggle the bit.
4450 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4452 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004453 return Flags;
4454}
4455
Scott Michelfdc40a02009-02-17 22:15:04 +00004456SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004457 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004458 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004459 // Create a stack slot that is 16-byte aligned.
4460 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004461 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004462 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004463 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Chris Lattner1a635d62006-04-14 06:01:58 +00004465 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004466 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004467 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004468 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004469 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004470 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004471 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004472}
4473
Dan Gohmand858e902010-04-17 15:26:15 +00004474SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004475 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004476 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004477 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004478
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4480 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Dan Gohman475871a2008-07-27 21:46:04 +00004482 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004483 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004484
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004485 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004486 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4487 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4488 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004489
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004490 // Low parts multiplied together, generating 32-bit results (we ignore the
4491 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004492 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
Dan Gohman475871a2008-07-27 21:46:04 +00004495 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004497 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004498 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004499 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4501 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004502 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004505
Chris Lattnercea2aa72006-04-18 04:28:57 +00004506 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004507 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004508 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004510
Chris Lattner19a81522006-04-18 03:57:35 +00004511 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004514 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Chris Lattner19a81522006-04-18 03:57:35 +00004516 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004519 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner19a81522006-04-18 03:57:35 +00004521 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004523 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 Ops[i*2 ] = 2*i+1;
4525 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004526 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004527 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004528 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004529 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004530 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004531}
4532
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004533/// LowerOperation - Provide custom lowering hooks for some operations.
4534///
Dan Gohmand858e902010-04-17 15:26:15 +00004535SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004536 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004537 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004538 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004539 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004540 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004541 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004542 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004544 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4545 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004547 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004548
4549 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004550 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004551
Jim Laskeyefc7e522006-12-04 22:04:42 +00004552 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004553 case ISD::DYNAMIC_STACKALLOC:
4554 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004555
Chris Lattner1a635d62006-04-14 06:01:58 +00004556 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004557 case ISD::FP_TO_UINT:
4558 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004559 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004560 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004561 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004562
Chris Lattner1a635d62006-04-14 06:01:58 +00004563 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004564 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4565 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4566 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004567
Chris Lattner1a635d62006-04-14 06:01:58 +00004568 // Vector-related lowering.
4569 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4570 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4571 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4572 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004573 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004574
Chris Lattner3fc027d2007-12-08 06:59:59 +00004575 // Frame & Return address.
4576 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004577 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004578 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004579}
4580
Duncan Sands1607f052008-12-01 11:39:25 +00004581void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4582 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004583 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004584 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004586 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004587 default:
Craig Topperbc219812012-02-07 02:50:20 +00004588 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004589 case ISD::VAARG: {
4590 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4591 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4592 return;
4593
4594 EVT VT = N->getValueType(0);
4595
4596 if (VT == MVT::i64) {
4597 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4598
4599 Results.push_back(NewNode);
4600 Results.push_back(NewNode.getValue(1));
4601 }
4602 return;
4603 }
Duncan Sands1607f052008-12-01 11:39:25 +00004604 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004605 assert(N->getValueType(0) == MVT::ppcf128);
4606 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004607 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004609 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004610 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004611 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004612 DAG.getIntPtrConstant(1));
4613
4614 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4615 // of the long double, and puts FPSCR back the way it was. We do not
4616 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004617 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004618 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4619
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004621 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004622 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004623 MFFSreg = Result.getValue(0);
4624 InFlag = Result.getValue(1);
4625
4626 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004627 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004629 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004630 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004631 InFlag = Result.getValue(0);
4632
4633 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004634 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004636 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004637 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004638 InFlag = Result.getValue(0);
4639
4640 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004642 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004643 Ops[0] = Lo;
4644 Ops[1] = Hi;
4645 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004646 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004647 FPreg = Result.getValue(0);
4648 InFlag = Result.getValue(1);
4649
4650 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 NodeTys.push_back(MVT::f64);
4652 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004653 Ops[1] = MFFSreg;
4654 Ops[2] = FPreg;
4655 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004656 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004657 FPreg = Result.getValue(0);
4658
4659 // We know the low half is about to be thrown away, so just use something
4660 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004662 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004663 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004664 }
Duncan Sands1607f052008-12-01 11:39:25 +00004665 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004666 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004667 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004668 }
4669}
4670
4671
Chris Lattner1a635d62006-04-14 06:01:58 +00004672//===----------------------------------------------------------------------===//
4673// Other Lowering Code
4674//===----------------------------------------------------------------------===//
4675
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004676MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004677PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004678 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004679 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004680 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4681
4682 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4683 MachineFunction *F = BB->getParent();
4684 MachineFunction::iterator It = BB;
4685 ++It;
4686
4687 unsigned dest = MI->getOperand(0).getReg();
4688 unsigned ptrA = MI->getOperand(1).getReg();
4689 unsigned ptrB = MI->getOperand(2).getReg();
4690 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004691 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004692
4693 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4694 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4695 F->insert(It, loopMBB);
4696 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004697 exitMBB->splice(exitMBB->begin(), BB,
4698 llvm::next(MachineBasicBlock::iterator(MI)),
4699 BB->end());
4700 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004701
4702 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004703 unsigned TmpReg = (!BinOpcode) ? incr :
4704 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004705 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4706 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004707
4708 // thisMBB:
4709 // ...
4710 // fallthrough --> loopMBB
4711 BB->addSuccessor(loopMBB);
4712
4713 // loopMBB:
4714 // l[wd]arx dest, ptr
4715 // add r0, dest, incr
4716 // st[wd]cx. r0, ptr
4717 // bne- loopMBB
4718 // fallthrough --> exitMBB
4719 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004720 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004721 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004722 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004723 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4724 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004725 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004726 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004727 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004728 BB->addSuccessor(loopMBB);
4729 BB->addSuccessor(exitMBB);
4730
4731 // exitMBB:
4732 // ...
4733 BB = exitMBB;
4734 return BB;
4735}
4736
4737MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004738PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004739 MachineBasicBlock *BB,
4740 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004741 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004742 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004743 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4744 // In 64 bit mode we have to use 64 bits for addresses, even though the
4745 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4746 // registers without caring whether they're 32 or 64, but here we're
4747 // doing actual arithmetic on the addresses.
4748 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004749 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004750
4751 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4752 MachineFunction *F = BB->getParent();
4753 MachineFunction::iterator It = BB;
4754 ++It;
4755
4756 unsigned dest = MI->getOperand(0).getReg();
4757 unsigned ptrA = MI->getOperand(1).getReg();
4758 unsigned ptrB = MI->getOperand(2).getReg();
4759 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004760 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004761
4762 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4763 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4764 F->insert(It, loopMBB);
4765 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004766 exitMBB->splice(exitMBB->begin(), BB,
4767 llvm::next(MachineBasicBlock::iterator(MI)),
4768 BB->end());
4769 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004770
4771 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004772 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004773 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4774 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004775 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4776 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4777 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4778 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4779 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4780 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4781 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4782 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4783 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4784 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004785 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004786 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004787 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004788
4789 // thisMBB:
4790 // ...
4791 // fallthrough --> loopMBB
4792 BB->addSuccessor(loopMBB);
4793
4794 // The 4-byte load must be aligned, while a char or short may be
4795 // anywhere in the word. Hence all this nasty bookkeeping code.
4796 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4797 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004798 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004799 // rlwinm ptr, ptr1, 0, 0, 29
4800 // slw incr2, incr, shift
4801 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4802 // slw mask, mask2, shift
4803 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004804 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004805 // add tmp, tmpDest, incr2
4806 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004807 // and tmp3, tmp, mask
4808 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004809 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004810 // bne- loopMBB
4811 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004812 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004813 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004814 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004815 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004816 .addReg(ptrA).addReg(ptrB);
4817 } else {
4818 Ptr1Reg = ptrB;
4819 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004820 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004821 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004823 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4824 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004825 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004826 .addReg(Ptr1Reg).addImm(0).addImm(61);
4827 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004829 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004830 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004831 .addReg(incr).addReg(ShiftReg);
4832 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004833 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004834 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004835 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4836 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004837 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004838 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004839 .addReg(Mask2Reg).addReg(ShiftReg);
4840
4841 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004842 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004843 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004844 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004845 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004846 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004848 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004850 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004852 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004853 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004854 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004857 BB->addSuccessor(loopMBB);
4858 BB->addSuccessor(exitMBB);
4859
4860 // exitMBB:
4861 // ...
4862 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004863 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4864 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004865 return BB;
4866}
4867
4868MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004869PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004870 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004871 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004872
4873 // To "insert" these instructions we actually have to insert their
4874 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004875 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004876 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004877 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004878
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004879 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004880
4881 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4882 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4883 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4884 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4885 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4886
4887 // The incoming instruction knows the destination vreg to set, the
4888 // condition code register to branch on, the true/false values to
4889 // select between, and a branch opcode to use.
4890
4891 // thisMBB:
4892 // ...
4893 // TrueVal = ...
4894 // cmpTY ccX, r1, r2
4895 // bCC copy1MBB
4896 // fallthrough --> copy0MBB
4897 MachineBasicBlock *thisMBB = BB;
4898 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4899 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4900 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004901 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004902 F->insert(It, copy0MBB);
4903 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004904
4905 // Transfer the remainder of BB and its successor edges to sinkMBB.
4906 sinkMBB->splice(sinkMBB->begin(), BB,
4907 llvm::next(MachineBasicBlock::iterator(MI)),
4908 BB->end());
4909 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4910
Evan Cheng53301922008-07-12 02:23:19 +00004911 // Next, add the true and fallthrough blocks as its successors.
4912 BB->addSuccessor(copy0MBB);
4913 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004914
Dan Gohman14152b42010-07-06 20:24:04 +00004915 BuildMI(BB, dl, TII->get(PPC::BCC))
4916 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4917
Evan Cheng53301922008-07-12 02:23:19 +00004918 // copy0MBB:
4919 // %FalseValue = ...
4920 // # fallthrough to sinkMBB
4921 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004922
Evan Cheng53301922008-07-12 02:23:19 +00004923 // Update machine-CFG edges
4924 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004925
Evan Cheng53301922008-07-12 02:23:19 +00004926 // sinkMBB:
4927 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4928 // ...
4929 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004930 BuildMI(*BB, BB->begin(), dl,
4931 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004932 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4933 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4934 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4936 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4938 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4940 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4942 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004943
4944 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4945 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4946 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4947 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004948 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4949 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4950 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4951 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004952
4953 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4954 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4955 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4956 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004957 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4958 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4959 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4960 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004961
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4963 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4964 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4965 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004966 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4967 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4968 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4969 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004970
4971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004972 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004973 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004974 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004975 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004976 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004977 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004978 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004979
4980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4981 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4982 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4983 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004984 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4985 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4986 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4987 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004988
Dale Johannesen0e55f062008-08-29 18:29:46 +00004989 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4990 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4991 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4992 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4993 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4994 BB = EmitAtomicBinary(MI, BB, false, 0);
4995 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4996 BB = EmitAtomicBinary(MI, BB, true, 0);
4997
Evan Cheng53301922008-07-12 02:23:19 +00004998 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4999 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5000 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5001
5002 unsigned dest = MI->getOperand(0).getReg();
5003 unsigned ptrA = MI->getOperand(1).getReg();
5004 unsigned ptrB = MI->getOperand(2).getReg();
5005 unsigned oldval = MI->getOperand(3).getReg();
5006 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005007 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005008
Dale Johannesen65e39732008-08-25 18:53:26 +00005009 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5010 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5011 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005012 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005013 F->insert(It, loop1MBB);
5014 F->insert(It, loop2MBB);
5015 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005016 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005017 exitMBB->splice(exitMBB->begin(), BB,
5018 llvm::next(MachineBasicBlock::iterator(MI)),
5019 BB->end());
5020 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005021
5022 // thisMBB:
5023 // ...
5024 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005025 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005026
Dale Johannesen65e39732008-08-25 18:53:26 +00005027 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005028 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005029 // cmp[wd] dest, oldval
5030 // bne- midMBB
5031 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005032 // st[wd]cx. newval, ptr
5033 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005034 // b exitBB
5035 // midMBB:
5036 // st[wd]cx. dest, ptr
5037 // exitBB:
5038 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005039 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005040 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005041 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005042 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005043 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005044 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5045 BB->addSuccessor(loop2MBB);
5046 BB->addSuccessor(midMBB);
5047
5048 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005049 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005050 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005051 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005052 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005053 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005054 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005055 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005056
Dale Johannesen65e39732008-08-25 18:53:26 +00005057 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005058 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005059 .addReg(dest).addReg(ptrA).addReg(ptrB);
5060 BB->addSuccessor(exitMBB);
5061
Evan Cheng53301922008-07-12 02:23:19 +00005062 // exitMBB:
5063 // ...
5064 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005065 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5066 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5067 // We must use 64-bit registers for addresses when targeting 64-bit,
5068 // since we're actually doing arithmetic on them. Other registers
5069 // can be 32-bit.
5070 bool is64bit = PPCSubTarget.isPPC64();
5071 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5072
5073 unsigned dest = MI->getOperand(0).getReg();
5074 unsigned ptrA = MI->getOperand(1).getReg();
5075 unsigned ptrB = MI->getOperand(2).getReg();
5076 unsigned oldval = MI->getOperand(3).getReg();
5077 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005078 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005079
5080 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5081 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5082 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5083 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5084 F->insert(It, loop1MBB);
5085 F->insert(It, loop2MBB);
5086 F->insert(It, midMBB);
5087 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005088 exitMBB->splice(exitMBB->begin(), BB,
5089 llvm::next(MachineBasicBlock::iterator(MI)),
5090 BB->end());
5091 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005092
5093 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005094 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005095 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5096 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005097 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5098 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5099 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5100 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5101 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5102 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5103 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5104 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5105 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5106 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5107 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5108 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5109 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5110 unsigned Ptr1Reg;
5111 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005112 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005113 // thisMBB:
5114 // ...
5115 // fallthrough --> loopMBB
5116 BB->addSuccessor(loop1MBB);
5117
5118 // The 4-byte load must be aligned, while a char or short may be
5119 // anywhere in the word. Hence all this nasty bookkeeping code.
5120 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5121 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005122 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005123 // rlwinm ptr, ptr1, 0, 0, 29
5124 // slw newval2, newval, shift
5125 // slw oldval2, oldval,shift
5126 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5127 // slw mask, mask2, shift
5128 // and newval3, newval2, mask
5129 // and oldval3, oldval2, mask
5130 // loop1MBB:
5131 // lwarx tmpDest, ptr
5132 // and tmp, tmpDest, mask
5133 // cmpw tmp, oldval3
5134 // bne- midMBB
5135 // loop2MBB:
5136 // andc tmp2, tmpDest, mask
5137 // or tmp4, tmp2, newval3
5138 // stwcx. tmp4, ptr
5139 // bne- loop1MBB
5140 // b exitBB
5141 // midMBB:
5142 // stwcx. tmpDest, ptr
5143 // exitBB:
5144 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005145 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005146 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005147 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005148 .addReg(ptrA).addReg(ptrB);
5149 } else {
5150 Ptr1Reg = ptrB;
5151 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005154 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005155 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5156 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005157 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005158 .addReg(Ptr1Reg).addImm(0).addImm(61);
5159 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005160 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005161 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005164 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 .addReg(oldval).addReg(ShiftReg);
5166 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005167 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005168 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005169 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5170 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5171 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005172 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005174 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005175 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005176 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005177 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005178 .addReg(OldVal2Reg).addReg(MaskReg);
5179
5180 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005182 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5184 .addReg(TmpDestReg).addReg(MaskReg);
5185 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005187 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005188 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5189 BB->addSuccessor(loop2MBB);
5190 BB->addSuccessor(midMBB);
5191
5192 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005193 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5194 .addReg(TmpDestReg).addReg(MaskReg);
5195 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5196 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5197 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005198 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005199 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005200 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005201 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005202 BB->addSuccessor(loop1MBB);
5203 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005205 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005206 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005207 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005208 BB->addSuccessor(exitMBB);
5209
5210 // exitMBB:
5211 // ...
5212 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005213 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5214 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005215 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005216 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005217 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005218
Dan Gohman14152b42010-07-06 20:24:04 +00005219 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005220 return BB;
5221}
5222
Chris Lattner1a635d62006-04-14 06:01:58 +00005223//===----------------------------------------------------------------------===//
5224// Target Optimization Hooks
5225//===----------------------------------------------------------------------===//
5226
Duncan Sands25cf2272008-11-24 14:53:14 +00005227SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5228 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005229 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005230 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005231 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005232 switch (N->getOpcode()) {
5233 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005234 case PPCISD::SHL:
5235 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005236 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005237 return N->getOperand(0);
5238 }
5239 break;
5240 case PPCISD::SRL:
5241 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005242 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005243 return N->getOperand(0);
5244 }
5245 break;
5246 case PPCISD::SRA:
5247 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005248 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005249 C->isAllOnesValue()) // -1 >>s V -> -1.
5250 return N->getOperand(0);
5251 }
5252 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005254 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005255 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005256 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5257 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5258 // We allow the src/dst to be either f32/f64, but the intermediate
5259 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 if (N->getOperand(0).getValueType() == MVT::i64 &&
5261 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 if (Val.getValueType() == MVT::f32) {
5264 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005265 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005269 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005271 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 if (N->getValueType(0) == MVT::f32) {
5273 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005274 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005275 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005276 }
5277 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005278 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005279 // If the intermediate type is i32, we can avoid the load/store here
5280 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005281 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005282 }
5283 }
5284 break;
Chris Lattner51269842006-03-01 05:50:56 +00005285 case ISD::STORE:
5286 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5287 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005288 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005289 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005290 N->getOperand(1).getValueType() == MVT::i32 &&
5291 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (Val.getValueType() == MVT::f32) {
5294 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005295 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005296 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005298 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005299
Owen Anderson825b72b2009-08-11 20:47:22 +00005300 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005301 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005302 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005303 return Val;
5304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Chris Lattnerd9989382006-07-10 20:56:58 +00005306 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005307 if (cast<StoreSDNode>(N)->isUnindexed() &&
5308 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005309 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005310 (N->getOperand(1).getValueType() == MVT::i32 ||
5311 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005312 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005313 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 if (BSwapOp.getValueType() == MVT::i16)
5315 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005316
Dan Gohmanc76909a2009-09-25 20:36:54 +00005317 SDValue Ops[] = {
5318 N->getOperand(0), BSwapOp, N->getOperand(2),
5319 DAG.getValueType(N->getOperand(1).getValueType())
5320 };
5321 return
5322 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5323 Ops, array_lengthof(Ops),
5324 cast<StoreSDNode>(N)->getMemoryVT(),
5325 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005326 }
5327 break;
5328 case ISD::BSWAP:
5329 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005330 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005331 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005333 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005334 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005335 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005336 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005337 LD->getChain(), // Chain
5338 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005339 DAG.getValueType(N->getValueType(0)) // VT
5340 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005341 SDValue BSLoad =
5342 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5343 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5344 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005345
Scott Michelfdc40a02009-02-17 22:15:04 +00005346 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005347 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 if (N->getValueType(0) == MVT::i16)
5349 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005350
Chris Lattnerd9989382006-07-10 20:56:58 +00005351 // First, combine the bswap away. This makes the value produced by the
5352 // load dead.
5353 DCI.CombineTo(N, ResVal);
5354
5355 // Next, combine the load away, we give it a bogus result value but a real
5356 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005357 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005358
Chris Lattnerd9989382006-07-10 20:56:58 +00005359 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005360 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005361 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005362
Chris Lattner51269842006-03-01 05:50:56 +00005363 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005364 case PPCISD::VCMP: {
5365 // If a VCMPo node already exists with exactly the same operands as this
5366 // node, use its result instead of this node (VCMPo computes both a CR6 and
5367 // a normal output).
5368 //
5369 if (!N->getOperand(0).hasOneUse() &&
5370 !N->getOperand(1).hasOneUse() &&
5371 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005372
Chris Lattner4468c222006-03-31 06:02:07 +00005373 // Scan all of the users of the LHS, looking for VCMPo's that match.
5374 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Gabor Greifba36cb52008-08-28 21:40:38 +00005376 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005377 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5378 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005379 if (UI->getOpcode() == PPCISD::VCMPo &&
5380 UI->getOperand(1) == N->getOperand(1) &&
5381 UI->getOperand(2) == N->getOperand(2) &&
5382 UI->getOperand(0) == N->getOperand(0)) {
5383 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005384 break;
5385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattner00901202006-04-18 18:28:22 +00005387 // If there is no VCMPo node, or if the flag value has a single use, don't
5388 // transform this.
5389 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5390 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
5392 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005393 // chain, this transformation is more complex. Note that multiple things
5394 // could use the value result, which we should ignore.
5395 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005396 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005397 FlagUser == 0; ++UI) {
5398 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005399 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005400 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005401 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005402 FlagUser = User;
5403 break;
5404 }
5405 }
5406 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Chris Lattner00901202006-04-18 18:28:22 +00005408 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5409 // give up for right now.
5410 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005411 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005412 }
5413 break;
5414 }
Chris Lattner90564f22006-04-18 17:59:36 +00005415 case ISD::BR_CC: {
5416 // If this is a branch on an altivec predicate comparison, lower this so
5417 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5418 // lowering is done pre-legalize, because the legalizer lowers the predicate
5419 // compare down to code that is difficult to reassemble.
5420 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005422 int CompareOpc;
5423 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005424
Chris Lattner90564f22006-04-18 17:59:36 +00005425 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5426 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5427 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5428 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Chris Lattner90564f22006-04-18 17:59:36 +00005430 // If this is a comparison against something other than 0/1, then we know
5431 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005432 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005433 if (Val != 0 && Val != 1) {
5434 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5435 return N->getOperand(0);
5436 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005438 N->getOperand(0), N->getOperand(4));
5439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner90564f22006-04-18 17:59:36 +00005441 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner90564f22006-04-18 17:59:36 +00005443 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005444 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005446 LHS.getOperand(2), // LHS of compare
5447 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005449 };
Chris Lattner90564f22006-04-18 17:59:36 +00005450 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005451 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005452 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Chris Lattner90564f22006-04-18 17:59:36 +00005454 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005455 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005456 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005457 default: // Can't happen, don't crash on invalid number though.
5458 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005459 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005460 break;
5461 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005462 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005463 break;
5464 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005465 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005466 break;
5467 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005468 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005469 break;
5470 }
5471
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5473 DAG.getConstant(CompOpc, MVT::i32),
5474 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005475 N->getOperand(4), CompNode.getValue(1));
5476 }
5477 break;
5478 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Dan Gohman475871a2008-07-27 21:46:04 +00005481 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005482}
5483
Chris Lattner1a635d62006-04-14 06:01:58 +00005484//===----------------------------------------------------------------------===//
5485// Inline Assembly Support
5486//===----------------------------------------------------------------------===//
5487
Dan Gohman475871a2008-07-27 21:46:04 +00005488void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005489 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005490 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005491 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005492 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005493 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005494 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005495 switch (Op.getOpcode()) {
5496 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005497 case PPCISD::LBRX: {
5498 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005499 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005500 KnownZero = 0xFFFF0000;
5501 break;
5502 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005503 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005504 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005505 default: break;
5506 case Intrinsic::ppc_altivec_vcmpbfp_p:
5507 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5508 case Intrinsic::ppc_altivec_vcmpequb_p:
5509 case Intrinsic::ppc_altivec_vcmpequh_p:
5510 case Intrinsic::ppc_altivec_vcmpequw_p:
5511 case Intrinsic::ppc_altivec_vcmpgefp_p:
5512 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5513 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5514 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5515 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5516 case Intrinsic::ppc_altivec_vcmpgtub_p:
5517 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5518 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5519 KnownZero = ~1U; // All bits but the low one are known to be zero.
5520 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005521 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005522 }
5523 }
5524}
5525
5526
Chris Lattner4234f572007-03-25 02:14:49 +00005527/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005528/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005529PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005530PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5531 if (Constraint.size() == 1) {
5532 switch (Constraint[0]) {
5533 default: break;
5534 case 'b':
5535 case 'r':
5536 case 'f':
5537 case 'v':
5538 case 'y':
5539 return C_RegisterClass;
5540 }
5541 }
5542 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005543}
5544
John Thompson44ab89e2010-10-29 17:29:13 +00005545/// Examine constraint type and operand type and determine a weight value.
5546/// This object must already have been set up with the operand type
5547/// and the current alternative constraint selected.
5548TargetLowering::ConstraintWeight
5549PPCTargetLowering::getSingleConstraintMatchWeight(
5550 AsmOperandInfo &info, const char *constraint) const {
5551 ConstraintWeight weight = CW_Invalid;
5552 Value *CallOperandVal = info.CallOperandVal;
5553 // If we don't have a value, we can't do a match,
5554 // but allow it at the lowest weight.
5555 if (CallOperandVal == NULL)
5556 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005557 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005558 // Look at the constraint type.
5559 switch (*constraint) {
5560 default:
5561 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5562 break;
5563 case 'b':
5564 if (type->isIntegerTy())
5565 weight = CW_Register;
5566 break;
5567 case 'f':
5568 if (type->isFloatTy())
5569 weight = CW_Register;
5570 break;
5571 case 'd':
5572 if (type->isDoubleTy())
5573 weight = CW_Register;
5574 break;
5575 case 'v':
5576 if (type->isVectorTy())
5577 weight = CW_Register;
5578 break;
5579 case 'y':
5580 weight = CW_Register;
5581 break;
5582 }
5583 return weight;
5584}
5585
Scott Michelfdc40a02009-02-17 22:15:04 +00005586std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005587PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005588 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005589 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005590 // GCC RS6000 Constraint Letters
5591 switch (Constraint[0]) {
5592 case 'b': // R1-R31
5593 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005595 return std::make_pair(0U, PPC::G8RCRegisterClass);
5596 return std::make_pair(0U, PPC::GPRCRegisterClass);
5597 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005599 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005601 return std::make_pair(0U, PPC::F8RCRegisterClass);
5602 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005603 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005604 return std::make_pair(0U, PPC::VRRCRegisterClass);
5605 case 'y': // crrc
5606 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005607 }
5608 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005609
Chris Lattner331d1bc2006-11-02 01:44:04 +00005610 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005611}
Chris Lattner763317d2006-02-07 00:47:13 +00005612
Chris Lattner331d1bc2006-11-02 01:44:04 +00005613
Chris Lattner48884cd2007-08-25 00:47:38 +00005614/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005615/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005616void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005617 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005618 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005619 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005620 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005621
Eric Christopher100c8332011-06-02 23:16:42 +00005622 // Only support length 1 constraints.
5623 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005624
Eric Christopher100c8332011-06-02 23:16:42 +00005625 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005626 switch (Letter) {
5627 default: break;
5628 case 'I':
5629 case 'J':
5630 case 'K':
5631 case 'L':
5632 case 'M':
5633 case 'N':
5634 case 'O':
5635 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005636 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005637 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005638 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005639 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005640 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005641 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005642 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005643 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005644 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005645 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5646 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005647 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005648 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005649 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005650 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005651 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005652 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005653 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005654 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005655 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005656 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005657 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005658 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005659 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005660 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005661 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005662 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005663 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005664 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005665 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005666 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005667 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005668 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005669 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005670 }
5671 break;
5672 }
5673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005674
Gabor Greifba36cb52008-08-28 21:40:38 +00005675 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005676 Ops.push_back(Result);
5677 return;
5678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Chris Lattner763317d2006-02-07 00:47:13 +00005680 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005681 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005682}
Evan Chengc4c62572006-03-13 23:20:37 +00005683
Chris Lattnerc9addb72007-03-30 23:15:24 +00005684// isLegalAddressingMode - Return true if the addressing mode represented
5685// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005686bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005687 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005688 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Chris Lattnerc9addb72007-03-30 23:15:24 +00005690 // PPC allows a sign-extended 16-bit immediate field.
5691 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5692 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005693
Chris Lattnerc9addb72007-03-30 23:15:24 +00005694 // No global is ever allowed as a base.
5695 if (AM.BaseGV)
5696 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005697
5698 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005699 switch (AM.Scale) {
5700 case 0: // "r+i" or just "i", depending on HasBaseReg.
5701 break;
5702 case 1:
5703 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5704 return false;
5705 // Otherwise we have r+r or r+i.
5706 break;
5707 case 2:
5708 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5709 return false;
5710 // Allow 2*r as r+r.
5711 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005712 default:
5713 // No other scales are supported.
5714 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Chris Lattnerc9addb72007-03-30 23:15:24 +00005717 return true;
5718}
5719
Evan Chengc4c62572006-03-13 23:20:37 +00005720/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005721/// as the offset of the target addressing mode for load / store of the
5722/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005723bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005724 // PPC allows a sign-extended 16-bit immediate field.
5725 return (V > -(1 << 16) && V < (1 << 16)-1);
5726}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005727
5728bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005729 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005730}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005731
Dan Gohmand858e902010-04-17 15:26:15 +00005732SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5733 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005734 MachineFunction &MF = DAG.getMachineFunction();
5735 MachineFrameInfo *MFI = MF.getFrameInfo();
5736 MFI->setReturnAddressIsTaken(true);
5737
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005738 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005739 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005740
Dale Johannesen08673d22010-05-03 22:59:34 +00005741 // Make sure the function does not optimize away the store of the RA to
5742 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005743 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005744 FuncInfo->setLRStoreRequired();
5745 bool isPPC64 = PPCSubTarget.isPPC64();
5746 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5747
5748 if (Depth > 0) {
5749 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5750 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005751
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005752 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005753 isPPC64? MVT::i64 : MVT::i32);
5754 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5755 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5756 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005757 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005758 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005759
Chris Lattner3fc027d2007-12-08 06:59:59 +00005760 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005762 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005763 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005764}
5765
Dan Gohmand858e902010-04-17 15:26:15 +00005766SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5767 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005768 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005769 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005770
Owen Andersone50ed302009-08-10 22:56:29 +00005771 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005772 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005773
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005774 MachineFunction &MF = DAG.getMachineFunction();
5775 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005776 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005777 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5778 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005779 MFI->getStackSize() &&
5780 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5781 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5782 (is31 ? PPC::R31 : PPC::R1);
5783 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5784 PtrVT);
5785 while (Depth--)
5786 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005787 FrameAddr, MachinePointerInfo(), false, false,
5788 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005789 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005790}
Dan Gohman54aeea32008-10-21 03:41:46 +00005791
5792bool
5793PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5794 // The PowerPC target isn't yet aware of offsets.
5795 return false;
5796}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005797
Evan Cheng42642d02010-04-01 20:10:42 +00005798/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005799/// and store operations as a result of memset, memcpy, and memmove
5800/// lowering. If DstAlign is zero that means it's safe to destination
5801/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5802/// means there isn't a need to check it against alignment requirement,
5803/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005804/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005805/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005806/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5807/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005808/// It returns EVT::Other if the type should be determined using generic
5809/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005810EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5811 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005812 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005813 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005814 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005815 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005817 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005819 }
5820}