blob: 3793af077dbfb6521fbc93661195b8c5996a01df [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000032#include "llvm/ADT/Statistic.h"
33#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000034#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000035#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000036using namespace llvm;
37
Chris Lattnercd3245a2006-12-19 22:41:21 +000038STATISTIC(NumSpills, "Number of register spills");
Evan Chengc1f53c72008-03-11 21:34:46 +000039STATISTIC(NumPSpills,"Number of physical register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000040STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000041STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000042STATISTIC(NumStores, "Number of stores added");
43STATISTIC(NumLoads , "Number of loads added");
44STATISTIC(NumReused, "Number of values reused");
45STATISTIC(NumDSE , "Number of dead stores elided");
46STATISTIC(NumDCE , "Number of copies elided");
Evan Chengd3653122008-02-27 03:04:06 +000047STATISTIC(NumDSS , "Number of dead spill slots removed");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000048
Chris Lattnercd3245a2006-12-19 22:41:21 +000049namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000050 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000051}
52
Dan Gohman844731a2008-05-13 00:00:25 +000053static cl::opt<SpillerName>
54SpillerOpt("spiller",
55 cl::desc("Spiller to use: (default: local)"),
56 cl::Prefix,
57 cl::values(clEnumVal(simple, " simple spiller"),
58 clEnumVal(local, " local spiller"),
59 clEnumValEnd),
60 cl::init(local));
61
Chris Lattner8c4d88d2004-09-30 01:54:45 +000062//===----------------------------------------------------------------------===//
63// VirtRegMap implementation
64//===----------------------------------------------------------------------===//
65
Chris Lattner29268692006-09-05 02:12:02 +000066VirtRegMap::VirtRegMap(MachineFunction &mf)
67 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000068 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000069 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000070 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
71 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
72 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000073 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
74 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000075 grow();
76}
77
Chris Lattner8c4d88d2004-09-30 01:54:45 +000078void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000079 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000080 Virt2PhysMap.grow(LastVirtReg);
81 Virt2StackSlotMap.grow(LastVirtReg);
82 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000083 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000084 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000085 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000086 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000087}
88
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000090 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000091 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000092 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000093 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000094 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
95 RC->getAlignment());
96 if (LowSpillSlot == NO_STACK_SLOT)
97 LowSpillSlot = SS;
98 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
99 HighSpillSlot = SS;
100 unsigned Idx = SS-LowSpillSlot;
101 while (Idx >= SpillSlotToUsesMap.size())
102 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
103 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000104 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000105 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106}
107
Evan Chengd3653122008-02-27 03:04:06 +0000108void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000109 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000110 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000111 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000112 assert((SS >= 0 ||
113 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000114 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000115 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000116}
117
Evan Cheng2638e1a2007-03-20 08:13:50 +0000118int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000119 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000120 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000121 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000122 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123 return ReMatId++;
124}
125
Evan Cheng549f27d32007-08-13 23:45:17 +0000126void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000127 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000128 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
129 "attempt to assign re-mat id to already spilled register");
130 Virt2ReMatIdMap[virtReg] = id;
131}
132
Evan Cheng676dd7c2008-03-11 07:19:34 +0000133int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
134 std::map<const TargetRegisterClass*, int>::iterator I =
135 EmergencySpillSlots.find(RC);
136 if (I != EmergencySpillSlots.end())
137 return I->second;
138 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
139 RC->getAlignment());
140 if (LowSpillSlot == NO_STACK_SLOT)
141 LowSpillSlot = SS;
142 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
143 HighSpillSlot = SS;
144 I->second = SS;
145 return SS;
146}
147
Evan Chengd3653122008-02-27 03:04:06 +0000148void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
149 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
150 assert(FI >= 0 && "Spill slot index should not be negative!");
151 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
152 }
153}
154
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000155void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000156 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000157 // Move previous memory references folded to new instruction.
158 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000159 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000160 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
161 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000162 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000163 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000164
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000165 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000166 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000167}
168
Evan Cheng7f566252007-10-13 02:50:24 +0000169void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
170 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
171 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
172}
173
Evan Chengd3653122008-02-27 03:04:06 +0000174void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
175 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
176 MachineOperand &MO = MI->getOperand(i);
177 if (!MO.isFrameIndex())
178 continue;
179 int FI = MO.getIndex();
180 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
181 continue;
182 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
183 }
184 MI2VirtMap.erase(MI);
185 SpillPt2VirtMap.erase(MI);
186 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000187 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000188}
189
Chris Lattner7f690e62004-09-30 02:15:18 +0000190void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000191 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000192
Chris Lattner7f690e62004-09-30 02:15:18 +0000193 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000194 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000195 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000196 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000197 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000198 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000199 }
200
Dan Gohman6f0d0242008-02-10 18:45:23 +0000201 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000202 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000203 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
204 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
205 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000206}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000207
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000208void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000209 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000210}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000211
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000212
213//===----------------------------------------------------------------------===//
214// Simple Spiller Implementation
215//===----------------------------------------------------------------------===//
216
217Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000218
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000219namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000220 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000221 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000222 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000223}
224
Chris Lattner35f27052006-05-01 21:16:03 +0000225bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000226 DOUT << "********** REWRITE MACHINE CODE **********\n";
227 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000228 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000229 const TargetInstrInfo &TII = *TM.getInstrInfo();
230
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000231
Chris Lattner4ea1b822004-09-30 02:33:48 +0000232 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
233 // each vreg once (in the case where a spilled vreg is used by multiple
234 // operands). This is always smaller than the number of operands to the
235 // current machine instr, so it should be small.
236 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000237
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000238 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
239 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000240 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000241 MachineBasicBlock &MBB = *MBBI;
242 for (MachineBasicBlock::iterator MII = MBB.begin(),
243 E = MBB.end(); MII != E; ++MII) {
244 MachineInstr &MI = *MII;
245 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000246 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000247 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000248 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000249 unsigned VirtReg = MO.getReg();
250 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000251 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000252 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000253 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000254 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000255
Chris Lattner886dd912005-04-04 21:35:34 +0000256 if (MO.isUse() &&
257 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
258 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000259 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000260 MachineInstr *LoadMI = prior(MII);
261 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000262 LoadedRegs.push_back(VirtReg);
263 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000264 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000265 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000266
Chris Lattner886dd912005-04-04 21:35:34 +0000267 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000268 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000269 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000270 MachineInstr *StoreMI = next(MII);
271 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000272 ++NumStores;
273 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000274 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000275 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000276 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000277 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000278 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000279 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000280 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000281 }
Chris Lattner886dd912005-04-04 21:35:34 +0000282
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000283 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000284 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000285 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000286 }
287 return true;
288}
289
290//===----------------------------------------------------------------------===//
291// Local Spiller Implementation
292//===----------------------------------------------------------------------===//
293
294namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000295 class AvailableSpills;
296
Chris Lattner7fb64342004-10-01 19:04:51 +0000297 /// LocalSpiller - This spiller does a simple pass over the machine basic
298 /// block to attempt to keep spills in registers as much as possible for
299 /// blocks that have low register pressure (the vreg may be spilled due to
300 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000301 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000302 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000303 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000304 const TargetInstrInfo *TII;
Evan Cheng7a0f1852008-05-20 08:13:21 +0000305 DenseMap<MachineInstr*, unsigned> DistanceMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000306 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000307 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000308 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000309 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000310 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000311 DOUT << "\n**** Local spiller rewriting function '"
312 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000313 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
314 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000315 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000316
Chris Lattner7fb64342004-10-01 19:04:51 +0000317 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
318 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000319 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000320
Evan Chengd3653122008-02-27 03:04:06 +0000321 // Mark unused spill slots.
322 MachineFrameInfo *MFI = MF.getFrameInfo();
323 int SS = VRM.getLowSpillSlot();
324 if (SS != VirtRegMap::NO_STACK_SLOT)
325 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
326 if (!VRM.isSpillSlotUsed(SS)) {
327 MFI->RemoveStackObject(SS);
328 ++NumDSS;
329 }
330
David Greene04fa32f2007-09-06 16:36:39 +0000331 DOUT << "**** Post Machine Instrs ****\n";
332 DEBUG(MF.dump());
333
Chris Lattner7fb64342004-10-01 19:04:51 +0000334 return true;
335 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000336 private:
Evan Cheng7a0f1852008-05-20 08:13:21 +0000337 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
338 unsigned Reg, BitVector &RegKills,
339 std::vector<MachineOperand*> &KillOps);
Evan Cheng66f71632007-10-19 21:23:22 +0000340 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
341 MachineBasicBlock::iterator &MII,
342 std::vector<MachineInstr*> &MaybeDeadStores,
343 AvailableSpills &Spills, BitVector &RegKills,
344 std::vector<MachineOperand*> &KillOps,
345 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000346 void SpillRegToStackSlot(MachineBasicBlock &MBB,
347 MachineBasicBlock::iterator &MII,
348 int Idx, unsigned PhysReg, int StackSlot,
349 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000350 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000351 AvailableSpills &Spills,
352 SmallSet<MachineInstr*, 4> &ReMatDefs,
353 BitVector &RegKills,
354 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000355 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000356 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000357 };
358}
359
Chris Lattner66cf80f2006-02-03 23:13:58 +0000360/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000361/// top down, keep track of which spills slots or remat are available in each
362/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000363///
364/// Note that not all physregs are created equal here. In particular, some
365/// physregs are reloads that we are allowed to clobber or ignore at any time.
366/// Other physregs are values that the register allocated program is using that
367/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000368/// per-stack-slot / remat id basis as the low bit in the value of the
369/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
370/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000371namespace {
372class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000373 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000374 const TargetInstrInfo *TII;
375
Evan Cheng549f27d32007-08-13 23:45:17 +0000376 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
377 // or remat'ed virtual register values that are still available, due to being
378 // loaded or stored to, but not invalidated yet.
379 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000380
Evan Cheng549f27d32007-08-13 23:45:17 +0000381 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
382 // indicating which stack slot values are currently held by a physreg. This
383 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
384 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 std::multimap<unsigned, int> PhysRegsAvailable;
386
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000387 void disallowClobberPhysRegOnly(unsigned PhysReg);
388
Chris Lattner66cf80f2006-02-03 23:13:58 +0000389 void ClobberPhysRegOnly(unsigned PhysReg);
390public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000391 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
392 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000393 }
394
Dan Gohman6f0d0242008-02-10 18:45:23 +0000395 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000396
Evan Cheng549f27d32007-08-13 23:45:17 +0000397 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
398 /// available in a physical register, return that PhysReg, otherwise
399 /// return 0.
400 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
401 std::map<int, unsigned>::const_iterator I =
402 SpillSlotsOrReMatsAvailable.find(Slot);
403 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000404 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000405 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000406 return 0;
407 }
Evan Chengde4e9422007-02-25 09:51:27 +0000408
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 /// addAvailable - Mark that the specified stack slot / remat is available in
410 /// the specified physreg. If CanClobber is true, the physreg can be modified
411 /// at any time without changing the semantics of the program.
412 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000413 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000414 // If this stack slot is thought to be available in some other physreg,
415 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000416 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000417
Evan Cheng549f27d32007-08-13 23:45:17 +0000418 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000419 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000420
Evan Cheng549f27d32007-08-13 23:45:17 +0000421 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
422 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000423 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000424 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000425 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000426 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000427
Chris Lattner593c9582006-02-03 23:28:46 +0000428 /// canClobberPhysReg - Return true if the spiller is allowed to change the
429 /// value of the specified stackslot register if it desires. The specified
430 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000431 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000432 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
433 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000434 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000435 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000436
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000437 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
438 /// stackslot register. The register is still available but is no longer
439 /// allowed to be modifed.
440 void disallowClobberPhysReg(unsigned PhysReg);
441
Chris Lattner66cf80f2006-02-03 23:13:58 +0000442 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000443 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000444 /// it and any of its aliases.
445 void ClobberPhysReg(unsigned PhysReg);
446
Evan Cheng90a43c32007-08-15 20:20:34 +0000447 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
448 /// slot changes. This removes information about which register the previous
449 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000450 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000451};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000452}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000453
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000454/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
455/// stackslot register. The register is still available but is no longer
456/// allowed to be modifed.
457void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
458 std::multimap<unsigned, int>::iterator I =
459 PhysRegsAvailable.lower_bound(PhysReg);
460 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000461 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000462 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000463 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000464 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000465 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000466 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000467 << " copied, it is available for use but can no longer be modified\n";
468 }
469}
470
471/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
472/// stackslot register and its aliases. The register and its aliases may
473/// still available but is no longer allowed to be modifed.
474void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000475 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000476 disallowClobberPhysRegOnly(*AS);
477 disallowClobberPhysRegOnly(PhysReg);
478}
479
Chris Lattner66cf80f2006-02-03 23:13:58 +0000480/// ClobberPhysRegOnly - This is called when the specified physreg changes
481/// value. We use this to invalidate any info about stuff we thing lives in it.
482void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
483 std::multimap<unsigned, int>::iterator I =
484 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000485 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000486 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000487 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000488 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000489 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000490 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000491 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000492 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000493 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
494 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000495 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000496 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000497 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000498}
499
Chris Lattner66cf80f2006-02-03 23:13:58 +0000500/// ClobberPhysReg - This is called when the specified physreg changes
501/// value. We use this to invalidate any info about stuff we thing lives in
502/// it and any of its aliases.
503void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000504 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000505 ClobberPhysRegOnly(*AS);
506 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000507}
508
Evan Cheng90a43c32007-08-15 20:20:34 +0000509/// ModifyStackSlotOrReMat - This method is called when the value in a stack
510/// slot changes. This removes information about which register the previous
511/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000512void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000513 std::map<int, unsigned>::iterator It =
514 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000515 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000516 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000517 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000518
519 // This register may hold the value of multiple stack slots, only remove this
520 // stack slot from the set of values the register contains.
521 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
522 for (; ; ++I) {
523 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
524 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000525 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000526 }
527 PhysRegsAvailable.erase(I);
528}
529
530
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000531
Evan Cheng28bb4622007-07-11 19:17:18 +0000532/// InvalidateKills - MI is going to be deleted. If any of its operands are
533/// marked kill, then invalidate the information.
534static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000535 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000536 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000537 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
538 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000539 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000540 continue;
541 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000542 if (KillRegs)
543 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000544 if (KillOps[Reg] == &MO) {
545 RegKills.reset(Reg);
546 KillOps[Reg] = NULL;
547 }
548 }
549}
550
Evan Cheng39c883c2007-12-11 23:36:57 +0000551/// InvalidateKill - A MI that defines the specified register is being deleted,
552/// invalidate the register kill information.
553static void InvalidateKill(unsigned Reg, BitVector &RegKills,
554 std::vector<MachineOperand*> &KillOps) {
555 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000556 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000557 KillOps[Reg] = NULL;
558 RegKills.reset(Reg);
559 }
560}
561
Evan Chengb6ca4b32007-08-14 23:25:37 +0000562/// InvalidateRegDef - If the def operand of the specified def MI is now dead
563/// (since it's spill instruction is removed), mark it isDead. Also checks if
564/// the def MI has other definition operands that are not dead. Returns it by
565/// reference.
566static bool InvalidateRegDef(MachineBasicBlock::iterator I,
567 MachineInstr &NewDef, unsigned Reg,
568 bool &HasLiveDef) {
569 // Due to remat, it's possible this reg isn't being reused. That is,
570 // the def of this reg (by prev MI) is now dead.
571 MachineInstr *DefMI = I;
572 MachineOperand *DefOp = NULL;
573 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
574 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000575 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000576 if (MO.getReg() == Reg)
577 DefOp = &MO;
578 else if (!MO.isDead())
579 HasLiveDef = true;
580 }
581 }
582 if (!DefOp)
583 return false;
584
585 bool FoundUse = false, Done = false;
586 MachineBasicBlock::iterator E = NewDef;
587 ++I; ++E;
588 for (; !Done && I != E; ++I) {
589 MachineInstr *NMI = I;
590 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
591 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000592 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000593 continue;
594 if (MO.isUse())
595 FoundUse = true;
596 Done = true; // Stop after scanning all the operands of this MI.
597 }
598 }
599 if (!FoundUse) {
600 // Def is dead!
601 DefOp->setIsDead();
602 return true;
603 }
604 return false;
605}
606
Evan Cheng28bb4622007-07-11 19:17:18 +0000607/// UpdateKills - Track and update kill info. If a MI reads a register that is
608/// marked kill, then it must be due to register reuse. Transfer the kill info
609/// over.
610static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
611 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000612 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000613 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
614 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000615 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000616 continue;
617 unsigned Reg = MO.getReg();
618 if (Reg == 0)
619 continue;
620
Evan Cheng70366b92008-03-21 19:09:30 +0000621 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000622 // That can't be right. Register is killed but not re-defined and it's
623 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000624 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000625 KillOps[Reg] = NULL;
626 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000627 if (i < TID.getNumOperands() &&
628 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000629 // Unless it's a two-address operand, this is the new kill.
630 MO.setIsKill();
631 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000632 if (MO.isKill()) {
633 RegKills.set(Reg);
634 KillOps[Reg] = &MO;
635 }
636 }
637
638 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
639 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000640 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000641 continue;
642 unsigned Reg = MO.getReg();
643 RegKills.reset(Reg);
644 KillOps[Reg] = NULL;
645 }
646}
647
Evan Chengd70dbb52008-02-22 09:24:50 +0000648/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
649///
650static void ReMaterialize(MachineBasicBlock &MBB,
651 MachineBasicBlock::iterator &MII,
652 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000653 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000654 const TargetRegisterInfo *TRI,
655 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000656 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000657 MachineInstr *NewMI = prior(MII);
658 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
659 MachineOperand &MO = NewMI->getOperand(i);
660 if (!MO.isRegister() || MO.getReg() == 0)
661 continue;
662 unsigned VirtReg = MO.getReg();
663 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
664 continue;
665 assert(MO.isUse());
666 unsigned SubIdx = MO.getSubReg();
667 unsigned Phys = VRM.getPhys(VirtReg);
668 assert(Phys);
669 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
670 MO.setReg(RReg);
671 }
672 ++NumReMats;
673}
674
Evan Cheng28bb4622007-07-11 19:17:18 +0000675
Chris Lattner7fb64342004-10-01 19:04:51 +0000676// ReusedOp - For each reused operand, we keep track of a bit of information, in
677// case we need to rollback upon processing a new operand. See comments below.
678namespace {
679 struct ReusedOp {
680 // The MachineInstr operand that reused an available value.
681 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000682
Evan Cheng549f27d32007-08-13 23:45:17 +0000683 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
684 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000685
Chris Lattner7fb64342004-10-01 19:04:51 +0000686 // PhysRegReused - The physical register the value was available in.
687 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000688
Chris Lattner7fb64342004-10-01 19:04:51 +0000689 // AssignedPhysReg - The physreg that was assigned for use by the reload.
690 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000691
692 // VirtReg - The virtual register itself.
693 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000694
Chris Lattner8a61a752005-10-06 17:19:06 +0000695 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
696 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000697 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
698 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000699 };
Chris Lattner540fec62006-02-25 01:51:33 +0000700
701 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
702 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000703 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000704 MachineInstr &MI;
705 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000706 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000707 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000708 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
709 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000710 }
Chris Lattner540fec62006-02-25 01:51:33 +0000711
712 bool hasReuses() const {
713 return !Reuses.empty();
714 }
715
716 /// addReuse - If we choose to reuse a virtual register that is already
717 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000718 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000719 unsigned PhysRegReused, unsigned AssignedPhysReg,
720 unsigned VirtReg) {
721 // If the reload is to the assigned register anyway, no undo will be
722 // required.
723 if (PhysRegReused == AssignedPhysReg) return;
724
725 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000726 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000727 AssignedPhysReg, VirtReg));
728 }
Evan Chenge077ef62006-11-04 00:21:55 +0000729
730 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000731 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000732 }
733
734 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000735 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000736 }
Chris Lattner540fec62006-02-25 01:51:33 +0000737
738 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
739 /// is some other operand that is using the specified register, either pick
740 /// a new register to use, or evict the previous reload and use this reg.
741 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
742 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000743 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000744 SmallSet<unsigned, 8> &Rejected,
745 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000746 std::vector<MachineOperand*> &KillOps,
747 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000748 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
749 .getInstrInfo();
750
Chris Lattner540fec62006-02-25 01:51:33 +0000751 if (Reuses.empty()) return PhysReg; // This is most often empty.
752
753 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
754 ReusedOp &Op = Reuses[ro];
755 // If we find some other reuse that was supposed to use this register
756 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000757 // register. That is, unless its reload register has already been
758 // considered and subsequently rejected because it has also been reused
759 // by another operand.
760 if (Op.PhysRegReused == PhysReg &&
761 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000762 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000763 unsigned NewReg = Op.AssignedPhysReg;
764 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000765 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000766 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000767 } else {
768 // Otherwise, we might also have a problem if a previously reused
769 // value aliases the new register. If so, codegen the previous reload
770 // and use this one.
771 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000772 const TargetRegisterInfo *TRI = Spills.getRegInfo();
773 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000774 // Okay, we found out that an alias of a reused register
775 // was used. This isn't good because it means we have
776 // to undo a previous reuse.
777 MachineBasicBlock *MBB = MI->getParent();
778 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000779 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000780
781 // Copy Op out of the vector and remove it, we're going to insert an
782 // explicit load for it.
783 ReusedOp NewOp = Op;
784 Reuses.erase(Reuses.begin()+ro);
785
786 // Ok, we're going to try to reload the assigned physreg into the
787 // slot that we were supposed to in the first place. However, that
788 // register could hold a reuse. Check to see if it conflicts or
789 // would prefer us to use a different register.
790 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000791 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000792 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000793
Evan Chengd70dbb52008-02-22 09:24:50 +0000794 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000795 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000796 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000797 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000798 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000799 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000800 MachineInstr *LoadMI = prior(MII);
801 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000802 // Any stores to this stack slot are not dead anymore.
803 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000804 ++NumLoads;
805 }
Chris Lattner28bad082006-02-25 02:17:31 +0000806 Spills.ClobberPhysReg(NewPhysReg);
807 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000808
Chris Lattnere53f4a02006-05-04 17:52:23 +0000809 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000810
Evan Cheng549f27d32007-08-13 23:45:17 +0000811 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000812 --MII;
813 UpdateKills(*MII, RegKills, KillOps);
814 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000815
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000816 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000817 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000818
819 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000820 return PhysReg;
821 }
822 }
823 }
824 return PhysReg;
825 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000826
827 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
828 /// 'Rejected' set to remember which registers have been considered and
829 /// rejected for the reload. This avoids infinite looping in case like
830 /// this:
831 /// t1 := op t2, t3
832 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
833 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
834 /// t1 <- desires r1
835 /// sees r1 is taken by t2, tries t2's reload register r0
836 /// sees r0 is taken by t3, tries t3's reload register r1
837 /// sees r1 is taken by t2, tries t2's reload register r0 ...
838 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
839 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000840 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000841 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000842 std::vector<MachineOperand*> &KillOps,
843 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000844 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000845 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000846 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000847 }
Chris Lattner540fec62006-02-25 01:51:33 +0000848 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000849}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000850
Evan Cheng66f71632007-10-19 21:23:22 +0000851/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
852/// instruction. e.g.
853/// xorl %edi, %eax
854/// movl %eax, -32(%ebp)
855/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000856/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000857/// ==>
858/// xorl %edi, %eax
859/// orl -36(%ebp), %eax
860/// mov %eax, -32(%ebp)
861/// This enables unfolding optimization for a subsequent instruction which will
862/// also eliminate the newly introduced store instruction.
863bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
864 MachineBasicBlock::iterator &MII,
865 std::vector<MachineInstr*> &MaybeDeadStores,
866 AvailableSpills &Spills,
867 BitVector &RegKills,
868 std::vector<MachineOperand*> &KillOps,
869 VirtRegMap &VRM) {
870 MachineFunction &MF = *MBB.getParent();
871 MachineInstr &MI = *MII;
872 unsigned UnfoldedOpc = 0;
873 unsigned UnfoldPR = 0;
874 unsigned UnfoldVR = 0;
875 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
876 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000877 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000878 // Only transform a MI that folds a single register.
879 if (UnfoldedOpc)
880 return false;
881 UnfoldVR = I->second.first;
882 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000883 // MI2VirtMap be can updated which invalidate the iterator.
884 // Increment the iterator first.
885 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000886 if (VRM.isAssignedReg(UnfoldVR))
887 continue;
888 // If this reference is not a use, any previous store is now dead.
889 // Otherwise, the store to this stack slot is not dead anymore.
890 FoldedSS = VRM.getStackSlot(UnfoldVR);
891 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
892 if (DeadStore && (MR & VirtRegMap::isModRef)) {
893 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000894 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000895 continue;
896 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000897 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000898 false, true);
899 }
900 }
901
902 if (!UnfoldedOpc)
903 return false;
904
905 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
906 MachineOperand &MO = MI.getOperand(i);
907 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
908 continue;
909 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000910 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000911 continue;
912 if (VRM.isAssignedReg(VirtReg)) {
913 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000914 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000915 return false;
916 } else if (VRM.isReMaterialized(VirtReg))
917 continue;
918 int SS = VRM.getStackSlot(VirtReg);
919 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
920 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000921 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000922 return false;
923 continue;
924 }
925 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000926 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000927 continue;
928
929 // Ok, we'll need to reload the value into a register which makes
930 // it impossible to perform the store unfolding optimization later.
931 // Let's see if it is possible to fold the load if the store is
932 // unfolded. This allows us to perform the store unfolding
933 // optimization.
934 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000935 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000936 assert(NewMIs.size() == 1);
937 MachineInstr *NewMI = NewMIs.back();
938 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000939 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000940 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000941 SmallVector<unsigned, 2> Ops;
942 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000943 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000944 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000945 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000946 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000947 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000948 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
949 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +0000950 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +0000951 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000952 MBB.erase(&MI);
953 return true;
954 }
955 delete NewMI;
956 }
957 }
958 return false;
959}
Chris Lattner7fb64342004-10-01 19:04:51 +0000960
Evan Cheng7277a7d2007-11-02 17:35:08 +0000961/// findSuperReg - Find the SubReg's super-register of given register class
962/// where its SubIdx sub-register is SubReg.
963static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000964 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000965 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
966 I != E; ++I) {
967 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000968 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000969 return Reg;
970 }
971 return 0;
972}
973
Evan Cheng81a03822007-11-17 00:40:40 +0000974/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
975/// the last store to the same slot is now dead. If so, remove the last store.
976void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
977 MachineBasicBlock::iterator &MII,
978 int Idx, unsigned PhysReg, int StackSlot,
979 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000980 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000981 AvailableSpills &Spills,
982 SmallSet<MachineInstr*, 4> &ReMatDefs,
983 BitVector &RegKills,
984 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000985 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000986 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000987 MachineInstr *StoreMI = next(MII);
988 VRM.addSpillSlotUse(StackSlot, StoreMI);
989 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +0000990
991 // If there is a dead store to this stack slot, nuke it now.
992 if (LastStore) {
993 DOUT << "Removed dead store:\t" << *LastStore;
994 ++NumDSE;
995 SmallVector<unsigned, 2> KillRegs;
996 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
997 MachineBasicBlock::iterator PrevMII = LastStore;
998 bool CheckDef = PrevMII != MBB.begin();
999 if (CheckDef)
1000 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001001 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001002 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001003 if (CheckDef) {
1004 // Look at defs of killed registers on the store. Mark the defs
1005 // as dead since the store has been deleted and they aren't
1006 // being reused.
1007 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1008 bool HasOtherDef = false;
1009 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1010 MachineInstr *DeadDef = PrevMII;
1011 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1012 // FIXME: This assumes a remat def does not have side
1013 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001014 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001015 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001016 ++NumDRM;
1017 }
1018 }
1019 }
1020 }
1021 }
1022
Evan Chenge4b39002007-12-03 21:31:55 +00001023 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001024
1025 // If the stack slot value was previously available in some other
1026 // register, change it now. Otherwise, make the register available,
1027 // in PhysReg.
1028 Spills.ModifyStackSlotOrReMat(StackSlot);
1029 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001030 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001031 ++NumStores;
1032}
1033
Evan Cheng7a0f1852008-05-20 08:13:21 +00001034/// TransferDeadness - A identity copy definition is dead and it's being
1035/// removed. Find the last def or use and mark it as dead / kill.
1036void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1037 unsigned Reg, BitVector &RegKills,
1038 std::vector<MachineOperand*> &KillOps) {
1039 int LastUDDist = -1;
1040 MachineInstr *LastUDMI = NULL;
1041 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1042 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1043 MachineInstr *UDMI = &*RI;
1044 if (UDMI->getParent() != MBB)
1045 continue;
1046 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1047 if (DI == DistanceMap.end() || DI->second > CurDist)
1048 continue;
1049 if ((int)DI->second < LastUDDist)
1050 continue;
1051 LastUDDist = DI->second;
1052 LastUDMI = UDMI;
1053 }
1054
1055 if (LastUDMI) {
1056 const TargetInstrDesc &TID = LastUDMI->getDesc();
1057 MachineOperand *LastUD = NULL;
1058 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1059 MachineOperand &MO = LastUDMI->getOperand(i);
1060 if (!MO.isRegister() || MO.getReg() != Reg)
1061 continue;
1062 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1063 LastUD = &MO;
1064 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1065 return;
1066 }
1067 if (LastUD->isDef())
1068 LastUD->setIsDead();
1069 else {
1070 LastUD->setIsKill();
1071 RegKills.set(Reg);
1072 KillOps[Reg] = LastUD;
1073 }
1074 }
1075}
1076
Chris Lattner7fb64342004-10-01 19:04:51 +00001077/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001078/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001079void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001080 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001081
Evan Chengfff3e192007-08-14 09:11:18 +00001082 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001083
Chris Lattner66cf80f2006-02-03 23:13:58 +00001084 // Spills - Keep track of which spilled values are available in physregs so
1085 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001086 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001087
Chris Lattner52b25db2004-10-01 19:47:12 +00001088 // MaybeDeadStores - When we need to write a value back into a stack slot,
1089 // keep track of the inserted store. If the stack slot value is never read
1090 // (because the value was used from some available register, for example), and
1091 // subsequently stored to, the original store is dead. This map keeps track
1092 // of inserted stores that are not used. If we see a subsequent store to the
1093 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001094 std::vector<MachineInstr*> MaybeDeadStores;
1095 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001096
Evan Chengb6ca4b32007-08-14 23:25:37 +00001097 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1098 SmallSet<MachineInstr*, 4> ReMatDefs;
1099
Evan Cheng0c40d722007-07-11 05:28:39 +00001100 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001101 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001102 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001103 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001104
Evan Cheng7a0f1852008-05-20 08:13:21 +00001105 unsigned Dist = 0;
1106 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001107 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1108 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001109 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001110
Evan Cheng66f71632007-10-19 21:23:22 +00001111 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001112 bool Erased = false;
1113 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001114 if (PrepForUnfoldOpti(MBB, MII,
1115 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1116 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001117
Evan Cheng66f71632007-10-19 21:23:22 +00001118 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001119 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001120
Evan Cheng676dd7c2008-03-11 07:19:34 +00001121 if (VRM.hasEmergencySpills(&MI)) {
1122 // Spill physical register(s) in the rare case the allocator has run out
1123 // of registers to allocate.
1124 SmallSet<int, 4> UsedSS;
1125 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1126 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1127 unsigned PhysReg = EmSpills[i];
1128 const TargetRegisterClass *RC =
1129 TRI->getPhysicalRegisterRegClass(PhysReg);
1130 assert(RC && "Unable to determine register class!");
1131 int SS = VRM.getEmergencySpillSlot(RC);
1132 if (UsedSS.count(SS))
1133 assert(0 && "Need to spill more than one physical registers!");
1134 UsedSS.insert(SS);
1135 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1136 MachineInstr *StoreMI = prior(MII);
1137 VRM.addSpillSlotUse(SS, StoreMI);
1138 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1139 MachineInstr *LoadMI = next(MII);
1140 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001141 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001142 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001143 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001144 }
1145
Evan Cheng0cbb1162007-11-29 01:06:25 +00001146 // Insert restores here if asked to.
1147 if (VRM.isRestorePt(&MI)) {
1148 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1149 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001150 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001151 if (!VRM.getPreSplitReg(VirtReg))
1152 continue; // Split interval spilled again.
1153 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001154 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001155 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001156 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001157 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001158 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001159 int SS = VRM.getStackSlot(VirtReg);
1160 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1161 MachineInstr *LoadMI = prior(MII);
1162 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001163 ++NumLoads;
1164 }
1165 // This invalidates Phys.
1166 Spills.ClobberPhysReg(Phys);
1167 UpdateKills(*prior(MII), RegKills, KillOps);
1168 DOUT << '\t' << *prior(MII);
1169 }
1170 }
1171
Evan Cheng81a03822007-11-17 00:40:40 +00001172 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001173 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001174 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1175 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001176 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001177 unsigned VirtReg = SpillRegs[i].first;
1178 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001179 if (!VRM.getPreSplitReg(VirtReg))
1180 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001181 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001182 unsigned Phys = VRM.getPhys(VirtReg);
1183 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001184 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001185 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001186 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001187 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001188 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001189 }
Evan Chenge4b39002007-12-03 21:31:55 +00001190 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001191 }
1192
1193 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1194 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001195 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001196 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001197 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1198 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001199 if (!MO.isRegister() || MO.getReg() == 0)
1200 continue; // Ignore non-register operands.
1201
Evan Cheng32dfbea2007-10-12 08:50:34 +00001202 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001203 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001204 // Ignore physregs for spilling, but remember that it is used by this
1205 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001206 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001207 continue;
1208 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001209
1210 // We want to process implicit virtual register uses first.
1211 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001212 // If the virtual register is implicitly defined, emit a implicit_def
1213 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001214 VirtUseOps.insert(VirtUseOps.begin(), i);
1215 else
1216 VirtUseOps.push_back(i);
1217 }
1218
1219 // Process all of the spilled uses and all non spilled reg references.
1220 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1221 unsigned i = VirtUseOps[j];
1222 MachineOperand &MO = MI.getOperand(i);
1223 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001224 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001225 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001226
Evan Chengc498b022007-11-14 07:59:08 +00001227 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001228 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001229 // This virtual register was assigned a physreg!
1230 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001231 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001232 if (MO.isDef())
1233 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001234 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001235 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001236 if (VRM.isImplicitlyDefined(VirtReg))
1237 BuildMI(MBB, MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001238 continue;
1239 }
1240
1241 // This virtual register is now known to be a spilled value.
1242 if (!MO.isUse())
1243 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001244
Evan Cheng549f27d32007-08-13 23:45:17 +00001245 bool DoReMat = VRM.isReMaterialized(VirtReg);
1246 int SSorRMId = DoReMat
1247 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001248 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001249
Chris Lattner50ea01e2005-09-09 20:29:51 +00001250 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001251 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001252
1253 // If this is a sub-register use, make sure the reuse register is in the
1254 // right register class. For example, for x86 not all of the 32-bit
1255 // registers have accessible sub-registers.
1256 // Similarly so for EXTRACT_SUBREG. Consider this:
1257 // EDI = op
1258 // MOV32_mr fi#1, EDI
1259 // ...
1260 // = EXTRACT_SUBREG fi#1
1261 // fi#1 is available in EDI, but it cannot be reused because it's not in
1262 // the right register file.
1263 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001264 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001265 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001266 if (!RC->contains(PhysReg))
1267 PhysReg = 0;
1268 }
1269
Evan Chengdc6be192007-08-14 05:42:54 +00001270 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001271 // This spilled operand might be part of a two-address operand. If this
1272 // is the case, then changing it will necessarily require changing the
1273 // def part of the instruction as well. However, in some cases, we
1274 // aren't allowed to modify the reused register. If none of these cases
1275 // apply, reuse it.
1276 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001277 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001278 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001279 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001280 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001281 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001282 // long as we are allowed to clobber the value and there isn't an
1283 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001284 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001285 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001286 }
1287
1288 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001289 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001290 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1291 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001292 else
Evan Chengdc6be192007-08-14 05:42:54 +00001293 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001294 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001295 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001296 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001297 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001298 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001299 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001300
1301 // The only technical detail we have is that we don't know that
1302 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1303 // later in the instruction. In particular, consider 'op V1, V2'.
1304 // If V1 is available in physreg R0, we would choose to reuse it
1305 // here, instead of reloading it into the register the allocator
1306 // indicated (say R1). However, V2 might have to be reloaded
1307 // later, and it might indicate that it needs to live in R0. When
1308 // this occurs, we need to have information available that
1309 // indicates it is safe to use R1 for the reload instead of R0.
1310 //
1311 // To further complicate matters, we might conflict with an alias,
1312 // or R0 and R1 might not be compatible with each other. In this
1313 // case, we actually insert a reload for V1 in R1, ensuring that
1314 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001315 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001316 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001317 if (ti != -1)
1318 // Only mark it clobbered if this is a use&def operand.
1319 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001320 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001321
1322 if (MI.getOperand(i).isKill() &&
1323 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1324 // This was the last use and the spilled value is still available
1325 // for reuse. That means the spill was unnecessary!
1326 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1327 if (DeadStore) {
1328 DOUT << "Removed dead store:\t" << *DeadStore;
1329 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001330 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001331 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001332 MaybeDeadStores[ReuseSlot] = NULL;
1333 ++NumDSE;
1334 }
1335 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001336 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001337 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001338
1339 // Otherwise we have a situation where we have a two-address instruction
1340 // whose mod/ref operand needs to be reloaded. This reload is already
1341 // available in some register "PhysReg", but if we used PhysReg as the
1342 // operand to our 2-addr instruction, the instruction would modify
1343 // PhysReg. This isn't cool if something later uses PhysReg and expects
1344 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001345 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001346 // To avoid this problem, and to avoid doing a load right after a store,
1347 // we emit a copy from PhysReg into the designated register for this
1348 // operand.
1349 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1350 assert(DesignatedReg && "Must map virtreg to physreg!");
1351
1352 // Note that, if we reused a register for a previous operand, the
1353 // register we want to reload into might not actually be
1354 // available. If this occurs, use the register indicated by the
1355 // reuser.
1356 if (ReusedOperands.hasReuses())
1357 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001358 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001359
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001360 // If the mapped designated register is actually the physreg we have
1361 // incoming, we don't need to inserted a dead copy.
1362 if (DesignatedReg == PhysReg) {
1363 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001364 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1365 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001366 else
Evan Chengdc6be192007-08-14 05:42:54 +00001367 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001368 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001369 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001370 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001371 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001372 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001373 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001374 ++NumReused;
1375 continue;
1376 }
1377
Chris Lattner84bc5422007-12-31 04:13:23 +00001378 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1379 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001380 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001381 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001382
Evan Cheng6b448092007-03-02 08:52:00 +00001383 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001384 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001385
Chris Lattneraddc55a2006-04-28 01:46:50 +00001386 // This invalidates DesignatedReg.
1387 Spills.ClobberPhysReg(DesignatedReg);
1388
Evan Chengdc6be192007-08-14 05:42:54 +00001389 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001390 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001391 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001392 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001393 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001394 ++NumReused;
1395 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001396 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001397
1398 // Otherwise, reload it and remember that we have it.
1399 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001400 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001401
Chris Lattner50ea01e2005-09-09 20:29:51 +00001402 // Note that, if we reused a register for a previous operand, the
1403 // register we want to reload into might not actually be
1404 // available. If this occurs, use the register indicated by the
1405 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001406 if (ReusedOperands.hasReuses())
1407 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001408 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001409
Chris Lattner84bc5422007-12-31 04:13:23 +00001410 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001411 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001412 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001413 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001414 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001415 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001416 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001417 MachineInstr *LoadMI = prior(MII);
1418 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001419 ++NumLoads;
1420 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001421 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001422 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001423
1424 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001425 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001426 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001427 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001428 // Assumes this is the last use. IsKill will be unset if reg is reused
1429 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001430 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001431 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001432 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001433 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001434 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001435 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001436 }
1437
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001438 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001439
Evan Cheng81a03822007-11-17 00:40:40 +00001440
Chris Lattner7fb64342004-10-01 19:04:51 +00001441 // If we have folded references to memory operands, make sure we clear all
1442 // physical registers that may contain the value of the spilled virtual
1443 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001444 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001445 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001446 unsigned VirtReg = I->second.first;
1447 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001448 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001449
Evan Chengc17ba8a2008-03-14 20:44:01 +00001450 // MI2VirtMap be can updated which invalidate the iterator.
1451 // Increment the iterator first.
1452 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001453 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001454 if (SS == VirtRegMap::NO_STACK_SLOT)
1455 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001456 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001457 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001458
1459 // If this folded instruction is just a use, check to see if it's a
1460 // straight load from the virt reg slot.
1461 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1462 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001463 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1464 if (DestReg && FrameIdx == SS) {
1465 // If this spill slot is available, turn it into a copy (or nothing)
1466 // instead of leaving it as a load!
1467 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1468 DOUT << "Promoted Load To Copy: " << MI;
1469 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001470 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001471 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001472 // Revisit the copy so we make sure to notice the effects of the
1473 // operation on the destreg (either needing to RA it if it's
1474 // virtual or needing to clobber any values if it's physical).
1475 NextMII = &MI;
1476 --NextMII; // backtrack to the copy.
1477 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001478 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001479 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001480 // Unset last kill since it's being reused.
1481 InvalidateKill(InReg, RegKills, KillOps);
1482 }
Evan Chengde4e9422007-02-25 09:51:27 +00001483
Evan Cheng7a0f1852008-05-20 08:13:21 +00001484 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001485 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001486 MBB.erase(&MI);
1487 Erased = true;
1488 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001489 }
Evan Cheng7f566252007-10-13 02:50:24 +00001490 } else {
1491 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1492 SmallVector<MachineInstr*, 4> NewMIs;
1493 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001494 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001495 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001496 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001497 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001498 MBB.erase(&MI);
1499 Erased = true;
1500 --NextMII; // backtrack to the unfolded instruction.
1501 BackTracked = true;
1502 goto ProcessNextInst;
1503 }
Chris Lattnercea86882005-09-19 06:56:21 +00001504 }
1505 }
1506
1507 // If this reference is not a use, any previous store is now dead.
1508 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001509 MachineInstr* DeadStore = MaybeDeadStores[SS];
1510 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001511 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001512 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001513 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001514 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1515 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001516 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001517 // the value and there isn't an earlier def that has already clobbered
1518 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001519 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001520 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1521 MachineOperand *KillOpnd =
1522 DeadStore->findRegisterUseOperand(PhysReg, true);
1523 // Note, if the store is storing a sub-register, it's possible the
1524 // super-register is needed below.
1525 if (KillOpnd && !KillOpnd->getSubReg() &&
1526 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
1527 MBB.insert(MII, NewMIs[0]);
1528 NewStore = NewMIs[1];
1529 MBB.insert(MII, NewStore);
1530 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001531 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001532 VRM.RemoveMachineInstrFromMaps(&MI);
1533 MBB.erase(&MI);
1534 Erased = true;
1535 --NextMII;
1536 --NextMII; // backtrack to the unfolded instruction.
1537 BackTracked = true;
1538 isDead = true;
1539 }
Evan Cheng66f71632007-10-19 21:23:22 +00001540 }
Evan Cheng7f566252007-10-13 02:50:24 +00001541 }
1542
1543 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001544 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001545 DOUT << "Removed dead store:\t" << *DeadStore;
1546 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001547 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001548 MBB.erase(DeadStore);
1549 if (!NewStore)
1550 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001551 }
Evan Cheng7f566252007-10-13 02:50:24 +00001552
Evan Chengfff3e192007-08-14 09:11:18 +00001553 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001554 if (NewStore) {
1555 // Treat this store as a spill merged into a copy. That makes the
1556 // stack slot value available.
1557 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1558 goto ProcessNextInst;
1559 }
Chris Lattnercea86882005-09-19 06:56:21 +00001560 }
1561
1562 // If the spill slot value is available, and this is a new definition of
1563 // the value, the value is not available anymore.
1564 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001565 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001566 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001567
1568 // If this is *just* a mod of the value, check to see if this is just a
1569 // store to the spill slot (i.e. the spill got merged into the copy). If
1570 // so, realize that the vreg is available now, and add the store to the
1571 // MaybeDeadStore info.
1572 int StackSlot;
1573 if (!(MR & VirtRegMap::isRef)) {
1574 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001575 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001576 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001577 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001578 // this as a potentially dead store in case there is a subsequent
1579 // store into the stack slot without a read from it.
1580 MaybeDeadStores[StackSlot] = &MI;
1581
Chris Lattnercd816392006-02-02 23:29:36 +00001582 // If the stack slot value was previously available in some other
1583 // register, change it now. Otherwise, make the register available,
1584 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001585 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001586 }
1587 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001588 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001589 }
1590
Chris Lattner7fb64342004-10-01 19:04:51 +00001591 // Process all of the spilled defs.
1592 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1593 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001594 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1595 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001596
Evan Cheng66f71632007-10-19 21:23:22 +00001597 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001598 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001599 // Check to see if this is a noop copy. If so, eliminate the
1600 // instruction before considering the dest reg to be changed.
1601 unsigned Src, Dst;
1602 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1603 ++NumDCE;
1604 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001605 SmallVector<unsigned, 2> KillRegs;
1606 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1607 if (MO.isDead() && !KillRegs.empty()) {
1608 assert(KillRegs[0] == Dst);
1609 // Last def is now dead.
1610 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1611 }
Evan Chengd3653122008-02-27 03:04:06 +00001612 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001613 MBB.erase(&MI);
1614 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001615 Spills.disallowClobberPhysReg(VirtReg);
1616 goto ProcessNextInst;
1617 }
1618
1619 // If it's not a no-op copy, it clobbers the value in the destreg.
1620 Spills.ClobberPhysReg(VirtReg);
1621 ReusedOperands.markClobbered(VirtReg);
1622
1623 // Check to see if this instruction is a load from a stack slot into
1624 // a register. If so, this provides the stack slot value in the reg.
1625 int FrameIdx;
1626 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1627 assert(DestReg == VirtReg && "Unknown load situation!");
1628
1629 // If it is a folded reference, then it's not safe to clobber.
1630 bool Folded = FoldedSS.count(FrameIdx);
1631 // Otherwise, if it wasn't available, remember that it is now!
1632 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1633 goto ProcessNextInst;
1634 }
1635
1636 continue;
1637 }
1638
Evan Chengc498b022007-11-14 07:59:08 +00001639 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001640 bool DoReMat = VRM.isReMaterialized(VirtReg);
1641 if (DoReMat)
1642 ReMatDefs.insert(&MI);
1643
1644 // The only vregs left are stack slot definitions.
1645 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001646 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001647
1648 // If this def is part of a two-address operand, make sure to execute
1649 // the store from the correct physical register.
1650 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001651 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001652 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001653 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001654 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001655 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1656 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001657 "Can't find corresponding super-register!");
1658 PhysReg = SuperReg;
1659 }
1660 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001661 PhysReg = VRM.getPhys(VirtReg);
1662 if (ReusedOperands.isClobbered(PhysReg)) {
1663 // Another def has taken the assigned physreg. It must have been a
1664 // use&def which got it due to reuse. Undo the reuse!
1665 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1666 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1667 }
1668 }
1669
Evan Chenged70cbb32008-03-26 19:03:01 +00001670 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001671 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001672 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001673 ReusedOperands.markClobbered(RReg);
1674 MI.getOperand(i).setReg(RReg);
1675
Evan Cheng66f71632007-10-19 21:23:22 +00001676 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001677 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001678 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1679 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001680 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001681
1682 // Check to see if this is a noop copy. If so, eliminate the
1683 // instruction before considering the dest reg to be changed.
1684 {
Chris Lattner29268692006-09-05 02:12:02 +00001685 unsigned Src, Dst;
1686 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1687 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001688 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001689 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001690 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001691 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001692 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001693 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001694 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001695 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001696 }
Evan Cheng66f71632007-10-19 21:23:22 +00001697 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001698 }
Chris Lattnercea86882005-09-19 06:56:21 +00001699 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001700 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001701 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001702 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1703 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001704 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001705 MII = NextMII;
1706 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001707}
1708
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001709llvm::Spiller* llvm::createSpiller() {
1710 switch (SpillerOpt) {
1711 default: assert(0 && "Unreachable!");
1712 case local:
1713 return new LocalSpiller();
1714 case simple:
1715 return new SimpleSpiller();
1716 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001717}