blob: f1ff94ab8b39e96dda3520e521a37013afe8835a [file] [log] [blame]
Bill Wendling9a4d2e42010-12-21 01:54:40 +00001//===-- ARMConstantIslandPass.cpp - ARM constant islands ------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that splits the constant pool up into 'islands'
11// which are scattered through-out the function. This is required due to the
12// limited pc-relative displacements that ARM has.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "arm-cp-islands"
17#include "ARM.h"
Evan Chengaf5cbcb2007-01-25 03:12:46 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMInstrInfo.h"
Evan Cheng719510a2010-08-12 20:30:05 +000020#include "Thumb2InstrInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng5657c012009-07-29 02:18:14 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +000029#include "llvm/Support/Format.h"
Chris Lattner705e07f2009-08-23 03:41:05 +000030#include "llvm/Support/raw_ostream.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000031#include "llvm/ADT/SmallSet.h"
Evan Chengc99ef082007-02-09 20:54:44 +000032#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/ADT/STLExtras.h"
34#include "llvm/ADT/Statistic.h"
Jim Grosbach1fc7d712009-11-11 02:47:19 +000035#include "llvm/Support/CommandLine.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000036#include <algorithm>
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
Evan Chenga1efbbd2009-08-14 00:32:16 +000039STATISTIC(NumCPEs, "Number of constpool entries");
40STATISTIC(NumSplit, "Number of uncond branches inserted");
41STATISTIC(NumCBrFixed, "Number of cond branches fixed");
42STATISTIC(NumUBrFixed, "Number of uncond branches fixed");
43STATISTIC(NumTBs, "Number of table branches generated");
44STATISTIC(NumT2CPShrunk, "Number of Thumb2 constantpool instructions shrunk");
Evan Cheng31b99dd2009-08-14 18:31:44 +000045STATISTIC(NumT2BrShrunk, "Number of Thumb2 immediate branches shrunk");
Evan Chengde17fb62009-10-31 23:46:45 +000046STATISTIC(NumCBZ, "Number of CBZ / CBNZ formed");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000047STATISTIC(NumJTMoved, "Number of jump table destination blocks moved");
Jim Grosbach80697d12009-11-12 17:25:07 +000048STATISTIC(NumJTInserted, "Number of jump table intermediate blocks inserted");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000049
50
51static cl::opt<bool>
Jim Grosbachf04777b2009-11-17 21:24:11 +000052AdjustJumpTableBlocks("arm-adjust-jump-tables", cl::Hidden, cl::init(true),
Jim Grosbach1fc7d712009-11-11 02:47:19 +000053 cl::desc("Adjust basic block layout to better use TB[BH]"));
Evan Chenga8e29892007-01-19 07:51:42 +000054
Jakob Stoklund Olesenf5bb45f2011-12-16 16:07:41 +000055// FIXME: This option should be removed once it has received sufficient testing.
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +000056static cl::opt<bool>
Jakob Stoklund Olesenb6ff6ec2011-12-15 22:14:45 +000057AlignConstantIslands("arm-align-constant-islands", cl::Hidden, cl::init(true),
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +000058 cl::desc("Align constant islands in code"));
59
Jakob Stoklund Olesen77caaf02011-12-10 02:55:10 +000060/// UnknownPadding - Return the worst case padding that could result from
61/// unknown offset bits. This does not include alignment padding caused by
62/// known offset bits.
63///
64/// @param LogAlign log2(alignment)
65/// @param KnownBits Number of known low offset bits.
66static inline unsigned UnknownPadding(unsigned LogAlign, unsigned KnownBits) {
67 if (KnownBits < LogAlign)
68 return (1u << LogAlign) - (1u << KnownBits);
69 return 0;
70}
71
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +000072/// WorstCaseAlign - Assuming only the low KnownBits bits in Offset are exact,
73/// add padding such that:
74///
75/// 1. The result is aligned to 1 << LogAlign.
76///
77/// 2. No other value of the unknown bits would require more padding.
78///
79/// This may add more padding than is required to satisfy just one of the
80/// constraints. It is necessary to compute alignment this way to guarantee
81/// that we don't underestimate the padding before an aligned block. If the
82/// real padding before a block is larger than we think, constant pool entries
83/// may go out of range.
84static inline unsigned WorstCaseAlign(unsigned Offset, unsigned LogAlign,
85 unsigned KnownBits) {
86 // Add the worst possible padding that the unknown bits could cause.
Jakob Stoklund Olesen77caaf02011-12-10 02:55:10 +000087 Offset += UnknownPadding(LogAlign, KnownBits);
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +000088
89 // Then align the result.
90 return RoundUpToAlignment(Offset, 1u << LogAlign);
91}
92
Evan Chenga8e29892007-01-19 07:51:42 +000093namespace {
Dale Johannesen88e37ae2007-02-23 05:02:36 +000094 /// ARMConstantIslands - Due to limited PC-relative displacements, ARM
Evan Chenga8e29892007-01-19 07:51:42 +000095 /// requires constant pool entries to be scattered among the instructions
96 /// inside a function. To do this, it completely ignores the normal LLVM
Dale Johannesen88e37ae2007-02-23 05:02:36 +000097 /// constant pool; instead, it places constants wherever it feels like with
Evan Chenga8e29892007-01-19 07:51:42 +000098 /// special instructions.
99 ///
100 /// The terminology used in this pass includes:
101 /// Islands - Clumps of constants placed in the function.
102 /// Water - Potential places where an island could be formed.
103 /// CPE - A constant pool entry that has been placed somewhere, which
104 /// tracks a list of users.
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000105 class ARMConstantIslands : public MachineFunctionPass {
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000106 /// BasicBlockInfo - Information about the offset and size of a single
107 /// basic block.
108 struct BasicBlockInfo {
109 /// Offset - Distance from the beginning of the function to the beginning
110 /// of this basic block.
111 ///
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000112 /// The offset is always aligned as required by the basic block.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000113 unsigned Offset;
Bob Wilson84945262009-05-12 17:09:30 +0000114
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000115 /// Size - Size of the basic block in bytes. If the block contains
116 /// inline assembly, this is a worst case estimate.
117 ///
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000118 /// The size does not include any alignment padding whether from the
119 /// beginning of the block, or from an aligned jump table at the end.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000120 unsigned Size;
121
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000122 /// KnownBits - The number of low bits in Offset that are known to be
123 /// exact. The remaining bits of Offset are an upper bound.
124 uint8_t KnownBits;
125
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000126 /// Unalign - When non-zero, the block contains instructions (inline asm)
127 /// of unknown size. The real size may be smaller than Size bytes by a
128 /// multiple of 1 << Unalign.
129 uint8_t Unalign;
130
131 /// PostAlign - When non-zero, the block terminator contains a .align
132 /// directive, so the end of the block is aligned to 1 << PostAlign
133 /// bytes.
134 uint8_t PostAlign;
135
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000136 BasicBlockInfo() : Offset(0), Size(0), KnownBits(0), Unalign(0),
137 PostAlign(0) {}
Jakob Stoklund Olesen5bb32532011-12-07 01:22:52 +0000138
Jakob Stoklund Olesen77caaf02011-12-10 02:55:10 +0000139 /// Compute the number of known offset bits internally to this block.
140 /// This number should be used to predict worst case padding when
141 /// splitting the block.
142 unsigned internalKnownBits() const {
143 return Unalign ? Unalign : KnownBits;
144 }
145
Jakob Stoklund Olesen85528212011-12-12 19:25:54 +0000146 /// Compute the offset immediately following this block. If LogAlign is
147 /// specified, return the offset the successor block will get if it has
148 /// this alignment.
149 unsigned postOffset(unsigned LogAlign = 0) const {
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000150 unsigned PO = Offset + Size;
Jakob Stoklund Olesen85528212011-12-12 19:25:54 +0000151 unsigned LA = std::max(unsigned(PostAlign), LogAlign);
152 if (!LA)
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000153 return PO;
154 // Add alignment padding from the terminator.
Jakob Stoklund Olesen85528212011-12-12 19:25:54 +0000155 return WorstCaseAlign(PO, LA, internalKnownBits());
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000156 }
157
158 /// Compute the number of known low bits of postOffset. If this block
159 /// contains inline asm, the number of known bits drops to the
160 /// instruction alignment. An aligned terminator may increase the number
161 /// of know bits.
Jakob Stoklund Olesen85528212011-12-12 19:25:54 +0000162 /// If LogAlign is given, also consider the alignment of the next block.
163 unsigned postKnownBits(unsigned LogAlign = 0) const {
164 return std::max(std::max(unsigned(PostAlign), LogAlign),
165 internalKnownBits());
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000166 }
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000167 };
168
169 std::vector<BasicBlockInfo> BBInfo;
Dale Johannesen99c49a42007-02-25 00:47:03 +0000170
Evan Chenga8e29892007-01-19 07:51:42 +0000171 /// WaterList - A sorted list of basic blocks where islands could be placed
172 /// (i.e. blocks that don't fall through to the following block, due
173 /// to a return, unreachable, or unconditional branch).
Evan Chenge03cff62007-02-09 23:59:14 +0000174 std::vector<MachineBasicBlock*> WaterList;
Evan Chengc99ef082007-02-09 20:54:44 +0000175
Bob Wilsonb9239532009-10-15 20:49:47 +0000176 /// NewWaterList - The subset of WaterList that was created since the
177 /// previous iteration by inserting unconditional branches.
178 SmallSet<MachineBasicBlock*, 4> NewWaterList;
179
Bob Wilson034de5f2009-10-12 18:52:13 +0000180 typedef std::vector<MachineBasicBlock*>::iterator water_iterator;
181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 /// CPUser - One user of a constant pool, keeping the machine instruction
183 /// pointer, the constant pool being referenced, and the max displacement
Bob Wilson549dda92009-10-15 05:52:29 +0000184 /// allowed from the instruction to the CP. The HighWaterMark records the
185 /// highest basic block where a new CPEntry can be placed. To ensure this
186 /// pass terminates, the CP entries are initially placed at the end of the
187 /// function and then move monotonically to lower addresses. The
188 /// exception to this rule is when the current CP entry for a particular
189 /// CPUser is out of range, but there is another CP entry for the same
190 /// constant value in range. We want to use the existing in-range CP
191 /// entry, but if it later moves out of range, the search for new water
192 /// should resume where it left off. The HighWaterMark is used to record
193 /// that point.
Evan Chenga8e29892007-01-19 07:51:42 +0000194 struct CPUser {
195 MachineInstr *MI;
196 MachineInstr *CPEMI;
Bob Wilson549dda92009-10-15 05:52:29 +0000197 MachineBasicBlock *HighWaterMark;
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000198 private:
Evan Chenga8e29892007-01-19 07:51:42 +0000199 unsigned MaxDisp;
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000200 public:
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000201 bool NegOk;
Evan Chengd3d9d662009-07-23 18:27:47 +0000202 bool IsSoImm;
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000203 bool KnownAlignment;
Evan Chengd3d9d662009-07-23 18:27:47 +0000204 CPUser(MachineInstr *mi, MachineInstr *cpemi, unsigned maxdisp,
205 bool neg, bool soimm)
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000206 : MI(mi), CPEMI(cpemi), MaxDisp(maxdisp), NegOk(neg), IsSoImm(soimm),
207 KnownAlignment(false) {
Bob Wilson549dda92009-10-15 05:52:29 +0000208 HighWaterMark = CPEMI->getParent();
209 }
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000210 /// getMaxDisp - Returns the maximum displacement supported by MI.
211 /// Correct for unknown alignment.
212 unsigned getMaxDisp() const {
213 return KnownAlignment ? MaxDisp : MaxDisp - 2;
214 }
Evan Chenga8e29892007-01-19 07:51:42 +0000215 };
Bob Wilson84945262009-05-12 17:09:30 +0000216
Evan Chenga8e29892007-01-19 07:51:42 +0000217 /// CPUsers - Keep track of all of the machine instructions that use various
218 /// constant pools and their max displacement.
Evan Chenge03cff62007-02-09 23:59:14 +0000219 std::vector<CPUser> CPUsers;
Bob Wilson84945262009-05-12 17:09:30 +0000220
Evan Chengc99ef082007-02-09 20:54:44 +0000221 /// CPEntry - One per constant pool entry, keeping the machine instruction
222 /// pointer, the constpool index, and the number of CPUser's which
223 /// reference this entry.
224 struct CPEntry {
225 MachineInstr *CPEMI;
226 unsigned CPI;
227 unsigned RefCount;
228 CPEntry(MachineInstr *cpemi, unsigned cpi, unsigned rc = 0)
229 : CPEMI(cpemi), CPI(cpi), RefCount(rc) {}
230 };
231
232 /// CPEntries - Keep track of all of the constant pool entry machine
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000233 /// instructions. For each original constpool index (i.e. those that
234 /// existed upon entry to this pass), it keeps a vector of entries.
235 /// Original elements are cloned as we go along; the clones are
236 /// put in the vector of the original element, but have distinct CPIs.
Evan Chengc99ef082007-02-09 20:54:44 +0000237 std::vector<std::vector<CPEntry> > CPEntries;
Bob Wilson84945262009-05-12 17:09:30 +0000238
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000239 /// ImmBranch - One per immediate branch, keeping the machine instruction
240 /// pointer, conditional or unconditional, the max displacement,
241 /// and (if isCond is true) the corresponding unconditional branch
242 /// opcode.
243 struct ImmBranch {
244 MachineInstr *MI;
Evan Chengc2854142007-01-25 23:18:59 +0000245 unsigned MaxDisp : 31;
246 bool isCond : 1;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000247 int UncondBr;
Evan Chengc2854142007-01-25 23:18:59 +0000248 ImmBranch(MachineInstr *mi, unsigned maxdisp, bool cond, int ubr)
249 : MI(mi), MaxDisp(maxdisp), isCond(cond), UncondBr(ubr) {}
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000250 };
251
Evan Cheng2706f972007-05-16 05:14:06 +0000252 /// ImmBranches - Keep track of all the immediate branch instructions.
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000253 ///
Evan Chenge03cff62007-02-09 23:59:14 +0000254 std::vector<ImmBranch> ImmBranches;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000255
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000256 /// PushPopMIs - Keep track of all the Thumb push / pop instructions.
257 ///
Evan Chengc99ef082007-02-09 20:54:44 +0000258 SmallVector<MachineInstr*, 4> PushPopMIs;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000259
Evan Cheng5657c012009-07-29 02:18:14 +0000260 /// T2JumpTables - Keep track of all the Thumb2 jumptable instructions.
261 SmallVector<MachineInstr*, 4> T2JumpTables;
262
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000263 /// HasFarJump - True if any far jump instruction has been emitted during
264 /// the branch fix up pass.
265 bool HasFarJump;
266
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000267 MachineFunction *MF;
268 MachineConstantPool *MCP;
Chris Lattner20628752010-07-22 21:27:00 +0000269 const ARMInstrInfo *TII;
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000270 const ARMSubtarget *STI;
Dale Johannesen8593e412007-04-29 19:19:30 +0000271 ARMFunctionInfo *AFI;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000272 bool isThumb;
Evan Chengd3d9d662009-07-23 18:27:47 +0000273 bool isThumb1;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000274 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +0000275 public:
Devang Patel19974732007-05-03 01:11:54 +0000276 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +0000277 ARMConstantIslands() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +0000278
Evan Cheng5657c012009-07-29 02:18:14 +0000279 virtual bool runOnMachineFunction(MachineFunction &MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000280
281 virtual const char *getPassName() const {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000282 return "ARM constant island placement and branch shortening pass";
Evan Chenga8e29892007-01-19 07:51:42 +0000283 }
Bob Wilson84945262009-05-12 17:09:30 +0000284
Evan Chenga8e29892007-01-19 07:51:42 +0000285 private:
Jim Grosbach7a465252012-03-23 23:07:03 +0000286 void doInitialPlacement(std::vector<MachineInstr*> &CPEMIs);
Evan Chengc99ef082007-02-09 20:54:44 +0000287 CPEntry *findConstPoolEntry(unsigned CPI, const MachineInstr *CPEMI);
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +0000288 unsigned getCPELogAlign(const MachineInstr *CPEMI);
Jim Grosbach7a465252012-03-23 23:07:03 +0000289 void scanFunctionJumpTables();
290 void initializeFunctionInfo(const std::vector<MachineInstr*> &CPEMIs);
291 MachineBasicBlock *splitBlockBeforeInstr(MachineInstr *MI);
292 void updateForInsertedWaterBlock(MachineBasicBlock *NewBB);
293 void adjustBBOffsetsAfter(MachineBasicBlock *BB);
294 bool decrementCPEReferenceCount(unsigned CPI, MachineInstr* CPEMI);
295 int findInRangeCPEntry(CPUser& U, unsigned UserOffset);
296 bool findAvailableWater(CPUser&U, unsigned UserOffset,
297 water_iterator &WaterIter);
298 void createNewWater(unsigned CPUserIndex, unsigned UserOffset,
Bob Wilson757652c2009-10-12 21:39:43 +0000299 MachineBasicBlock *&NewMBB);
Jim Grosbach7a465252012-03-23 23:07:03 +0000300 bool handleConstantPoolUser(unsigned CPUserIndex);
301 void removeDeadCPEMI(MachineInstr *CPEMI);
302 bool removeUnusedCPEntries();
303 bool isCPEntryInRange(MachineInstr *MI, unsigned UserOffset,
304 MachineInstr *CPEMI, unsigned Disp, bool NegOk,
305 bool DoDump = false);
306 bool isWaterInRange(unsigned UserOffset, MachineBasicBlock *Water,
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +0000307 CPUser &U, unsigned &Growth);
Jim Grosbach7a465252012-03-23 23:07:03 +0000308 bool isBBInRange(MachineInstr *MI, MachineBasicBlock *BB, unsigned Disp);
309 bool fixupImmediateBr(ImmBranch &Br);
310 bool fixupConditionalBr(ImmBranch &Br);
311 bool fixupUnconditionalBr(ImmBranch &Br);
312 bool undoLRSpillRestore();
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +0000313 bool mayOptimizeThumb2Instruction(const MachineInstr *MI) const;
Jim Grosbach7a465252012-03-23 23:07:03 +0000314 bool optimizeThumb2Instructions();
315 bool optimizeThumb2Branches();
316 bool reorderThumb2JumpTables();
317 bool optimizeThumb2JumpTables();
318 MachineBasicBlock *adjustJTTargetBlockForward(MachineBasicBlock *BB,
Jim Grosbach1fc7d712009-11-11 02:47:19 +0000319 MachineBasicBlock *JTBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jim Grosbach7a465252012-03-23 23:07:03 +0000321 void computeBlockSize(MachineBasicBlock *MBB);
322 unsigned getOffsetOf(MachineInstr *MI) const;
323 unsigned getUserOffset(CPUser&) const;
Dale Johannesen8593e412007-04-29 19:19:30 +0000324 void dumpBBs();
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000325 void verify();
Jakob Stoklund Olesen493ad6b2011-12-09 19:44:39 +0000326
Jim Grosbach7a465252012-03-23 23:07:03 +0000327 bool isOffsetInRange(unsigned UserOffset, unsigned TrialOffset,
Jakob Stoklund Olesen493ad6b2011-12-09 19:44:39 +0000328 unsigned Disp, bool NegativeOK, bool IsSoImm = false);
Jim Grosbach7a465252012-03-23 23:07:03 +0000329 bool isOffsetInRange(unsigned UserOffset, unsigned TrialOffset,
Jakob Stoklund Olesen493ad6b2011-12-09 19:44:39 +0000330 const CPUser &U) {
Jim Grosbach7a465252012-03-23 23:07:03 +0000331 return isOffsetInRange(UserOffset, TrialOffset,
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000332 U.getMaxDisp(), U.NegOk, U.IsSoImm);
Jakob Stoklund Olesen493ad6b2011-12-09 19:44:39 +0000333 }
Evan Chenga8e29892007-01-19 07:51:42 +0000334 };
Devang Patel19974732007-05-03 01:11:54 +0000335 char ARMConstantIslands::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000336}
337
Dale Johannesen8593e412007-04-29 19:19:30 +0000338/// verify - check BBOffsets, BBSizes, alignment of islands
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000339void ARMConstantIslands::verify() {
Evan Chengd3d9d662009-07-23 18:27:47 +0000340#ifndef NDEBUG
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000341 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Evan Chengd3d9d662009-07-23 18:27:47 +0000342 MBBI != E; ++MBBI) {
343 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen99486be2011-12-08 01:10:05 +0000344 unsigned Align = MBB->getAlignment();
345 unsigned MBBId = MBB->getNumber();
346 assert(BBInfo[MBBId].Offset % (1u << Align) == 0);
347 assert(!MBBId || BBInfo[MBBId - 1].postOffset() <= BBInfo[MBBId].Offset);
Dale Johannesen8593e412007-04-29 19:19:30 +0000348 }
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000349 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
350 CPUser &U = CPUsers[i];
Jim Grosbach7a465252012-03-23 23:07:03 +0000351 unsigned UserOffset = getUserOffset(U);
352 assert(isCPEntryInRange(U.MI, UserOffset, U.CPEMI, U.getMaxDisp(),
353 U.NegOk) && "Constant pool entry out of range!");
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000354 }
Jim Grosbacha9562562009-11-20 19:37:38 +0000355#endif
Dale Johannesen8593e412007-04-29 19:19:30 +0000356}
357
358/// print block size and offset information - debugging
359void ARMConstantIslands::dumpBBs() {
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +0000360 DEBUG({
361 for (unsigned J = 0, E = BBInfo.size(); J !=E; ++J) {
362 const BasicBlockInfo &BBI = BBInfo[J];
363 dbgs() << format("%08x BB#%u\t", BBI.Offset, J)
364 << " kb=" << unsigned(BBI.KnownBits)
365 << " ua=" << unsigned(BBI.Unalign)
366 << " pa=" << unsigned(BBI.PostAlign)
367 << format(" size=%#x\n", BBInfo[J].Size);
368 }
369 });
Dale Johannesen8593e412007-04-29 19:19:30 +0000370}
371
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000372/// createARMConstantIslandPass - returns an instance of the constpool
373/// island pass.
Evan Chenga8e29892007-01-19 07:51:42 +0000374FunctionPass *llvm::createARMConstantIslandPass() {
375 return new ARMConstantIslands();
376}
377
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000378bool ARMConstantIslands::runOnMachineFunction(MachineFunction &mf) {
379 MF = &mf;
380 MCP = mf.getConstantPool();
Bob Wilson84945262009-05-12 17:09:30 +0000381
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +0000382 DEBUG(dbgs() << "***** ARMConstantIslands: "
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000383 << MCP->getConstants().size() << " CP entries, aligned to "
384 << MCP->getConstantPoolAlignment() << " bytes *****\n");
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +0000385
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000386 TII = (const ARMInstrInfo*)MF->getTarget().getInstrInfo();
387 AFI = MF->getInfo<ARMFunctionInfo>();
388 STI = &MF->getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000389
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000390 isThumb = AFI->isThumbFunction();
Evan Chengd3d9d662009-07-23 18:27:47 +0000391 isThumb1 = AFI->isThumb1OnlyFunction();
David Goodwin5e47a9a2009-06-30 18:04:13 +0000392 isThumb2 = AFI->isThumb2Function();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000393
394 HasFarJump = false;
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396 // Renumber all of the machine basic blocks in the function, guaranteeing that
397 // the numbers agree with the position of the block in the function.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000398 MF->RenumberBlocks();
Evan Chenga8e29892007-01-19 07:51:42 +0000399
Jim Grosbach80697d12009-11-12 17:25:07 +0000400 // Try to reorder and otherwise adjust the block layout to make good use
401 // of the TB[BH] instructions.
402 bool MadeChange = false;
403 if (isThumb2 && AdjustJumpTableBlocks) {
Jim Grosbach7a465252012-03-23 23:07:03 +0000404 scanFunctionJumpTables();
405 MadeChange |= reorderThumb2JumpTables();
Jim Grosbach80697d12009-11-12 17:25:07 +0000406 // Data is out of date, so clear it. It'll be re-computed later.
Jim Grosbach80697d12009-11-12 17:25:07 +0000407 T2JumpTables.clear();
408 // Blocks may have shifted around. Keep the numbering up to date.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000409 MF->RenumberBlocks();
Jim Grosbach80697d12009-11-12 17:25:07 +0000410 }
411
Evan Chengd26b14c2009-07-31 18:28:05 +0000412 // Thumb1 functions containing constant pools get 4-byte alignment.
Evan Chengd3d9d662009-07-23 18:27:47 +0000413 // This is so we can keep exact track of where the alignment padding goes.
414
Chris Lattner7d7dab02010-01-27 23:37:36 +0000415 // ARM and Thumb2 functions need to be 4-byte aligned.
416 if (!isThumb1)
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000417 MF->EnsureAlignment(2); // 2 = log2(4)
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000418
Evan Chenga8e29892007-01-19 07:51:42 +0000419 // Perform the initial placement of the constant pool entries. To start with,
420 // we put them all at the end of the function.
Evan Chenge03cff62007-02-09 23:59:14 +0000421 std::vector<MachineInstr*> CPEMIs;
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +0000422 if (!MCP->isEmpty())
Jim Grosbach7a465252012-03-23 23:07:03 +0000423 doInitialPlacement(CPEMIs);
Bob Wilson84945262009-05-12 17:09:30 +0000424
Evan Chenga8e29892007-01-19 07:51:42 +0000425 /// The next UID to take is the first unused one.
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000426 AFI->initPICLabelUId(CPEMIs.size());
Bob Wilson84945262009-05-12 17:09:30 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // Do the initial scan of the function, building up information about the
429 // sizes of each block, the location of all the water, and finding all of the
430 // constant pool users.
Jim Grosbach7a465252012-03-23 23:07:03 +0000431 initializeFunctionInfo(CPEMIs);
Evan Chenga8e29892007-01-19 07:51:42 +0000432 CPEMIs.clear();
Dale Johannesen8086d582010-07-23 22:50:23 +0000433 DEBUG(dumpBBs());
434
Bob Wilson84945262009-05-12 17:09:30 +0000435
Evan Chenged884f32007-04-03 23:39:48 +0000436 /// Remove dead constant pool entries.
Jim Grosbach7a465252012-03-23 23:07:03 +0000437 MadeChange |= removeUnusedCPEntries();
Evan Chenged884f32007-04-03 23:39:48 +0000438
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000439 // Iteratively place constant pool entries and fix up branches until there
440 // is no change.
Evan Chengb6879b22009-08-07 07:35:21 +0000441 unsigned NoCPIters = 0, NoBRIters = 0;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000442 while (true) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +0000443 DEBUG(dbgs() << "Beginning CP iteration #" << NoCPIters << '\n');
Evan Chengb6879b22009-08-07 07:35:21 +0000444 bool CPChange = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000445 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i)
Jim Grosbach7a465252012-03-23 23:07:03 +0000446 CPChange |= handleConstantPoolUser(i);
Evan Chengb6879b22009-08-07 07:35:21 +0000447 if (CPChange && ++NoCPIters > 30)
Jakob Stoklund Olesen169db152012-01-09 22:16:24 +0000448 report_fatal_error("Constant Island pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000449 DEBUG(dumpBBs());
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000450
Bob Wilsonb9239532009-10-15 20:49:47 +0000451 // Clear NewWaterList now. If we split a block for branches, it should
452 // appear as "new water" for the next iteration of constant pool placement.
453 NewWaterList.clear();
Evan Chengb6879b22009-08-07 07:35:21 +0000454
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +0000455 DEBUG(dbgs() << "Beginning BR iteration #" << NoBRIters << '\n');
Evan Chengb6879b22009-08-07 07:35:21 +0000456 bool BRChange = false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000457 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i)
Jim Grosbach7a465252012-03-23 23:07:03 +0000458 BRChange |= fixupImmediateBr(ImmBranches[i]);
Evan Chengb6879b22009-08-07 07:35:21 +0000459 if (BRChange && ++NoBRIters > 30)
Jakob Stoklund Olesen169db152012-01-09 22:16:24 +0000460 report_fatal_error("Branch Fix Up pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000461 DEBUG(dumpBBs());
Evan Chengb6879b22009-08-07 07:35:21 +0000462
463 if (!CPChange && !BRChange)
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000464 break;
465 MadeChange = true;
466 }
Evan Chenged884f32007-04-03 23:39:48 +0000467
Evan Chenga1efbbd2009-08-14 00:32:16 +0000468 // Shrink 32-bit Thumb2 branch, load, and store instructions.
Evan Chenge44be632010-08-09 18:35:19 +0000469 if (isThumb2 && !STI->prefers32BitThumb())
Jim Grosbach7a465252012-03-23 23:07:03 +0000470 MadeChange |= optimizeThumb2Instructions();
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000471
Dale Johannesen8593e412007-04-29 19:19:30 +0000472 // After a while, this might be made debug-only, but it is not expensive.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000473 verify();
Dale Johannesen8593e412007-04-29 19:19:30 +0000474
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000475 // If LR has been forced spilled and no far jump (i.e. BL) has been issued,
476 // undo the spill / restore of LR if possible.
Evan Cheng5657c012009-07-29 02:18:14 +0000477 if (isThumb && !HasFarJump && AFI->isLRSpilledForFarJump())
Jim Grosbach7a465252012-03-23 23:07:03 +0000478 MadeChange |= undoLRSpillRestore();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000479
Anton Korobeynikov98b928e2011-01-30 22:07:39 +0000480 // Save the mapping between original and cloned constpool entries.
481 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
482 for (unsigned j = 0, je = CPEntries[i].size(); j != je; ++j) {
483 const CPEntry & CPE = CPEntries[i][j];
484 AFI->recordCPEClone(i, CPE.CPI);
485 }
486 }
487
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +0000488 DEBUG(dbgs() << '\n'; dumpBBs());
Evan Chengb1c857b2010-07-22 02:09:47 +0000489
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000490 BBInfo.clear();
Evan Chenga8e29892007-01-19 07:51:42 +0000491 WaterList.clear();
492 CPUsers.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000493 CPEntries.clear();
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000494 ImmBranches.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000495 PushPopMIs.clear();
Evan Cheng5657c012009-07-29 02:18:14 +0000496 T2JumpTables.clear();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000497
498 return MadeChange;
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
Jim Grosbach7a465252012-03-23 23:07:03 +0000501/// doInitialPlacement - Perform the initial placement of the constant pool
Evan Chenga8e29892007-01-19 07:51:42 +0000502/// entries. To start with, we put them all at the end of the function.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000503void
Jim Grosbach7a465252012-03-23 23:07:03 +0000504ARMConstantIslands::doInitialPlacement(std::vector<MachineInstr*> &CPEMIs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000505 // Create the basic block to hold the CPE's.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000506 MachineBasicBlock *BB = MF->CreateMachineBasicBlock();
507 MF->push_back(BB);
Bob Wilson84945262009-05-12 17:09:30 +0000508
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000509 // MachineConstantPool measures alignment in bytes. We measure in log2(bytes).
Jakob Stoklund Olesen5e46dcb2011-12-14 18:49:13 +0000510 unsigned MaxAlign = Log2_32(MCP->getConstantPoolAlignment());
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000511
512 // Mark the basic block as required by the const-pool.
513 // If AlignConstantIslands isn't set, use 4-byte alignment for everything.
514 BB->setAlignment(AlignConstantIslands ? MaxAlign : 2);
515
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +0000516 // The function needs to be as aligned as the basic blocks. The linker may
517 // move functions around based on their alignment.
518 MF->EnsureAlignment(BB->getAlignment());
519
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000520 // Order the entries in BB by descending alignment. That ensures correct
521 // alignment of all entries as long as BB is sufficiently aligned. Keep
522 // track of the insertion point for each alignment. We are going to bucket
523 // sort the entries as they are created.
524 SmallVector<MachineBasicBlock::iterator, 8> InsPoint(MaxAlign + 1, BB->end());
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +0000525
Evan Chenga8e29892007-01-19 07:51:42 +0000526 // Add all of the constants from the constant pool to the end block, use an
527 // identity mapping of CPI's to CPE's.
Jakob Stoklund Olesen5e46dcb2011-12-14 18:49:13 +0000528 const std::vector<MachineConstantPoolEntry> &CPs = MCP->getConstants();
Bob Wilson84945262009-05-12 17:09:30 +0000529
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000530 const TargetData &TD = *MF->getTarget().getTargetData();
Evan Chenga8e29892007-01-19 07:51:42 +0000531 for (unsigned i = 0, e = CPs.size(); i != e; ++i) {
Duncan Sands777d2302009-05-09 07:06:46 +0000532 unsigned Size = TD.getTypeAllocSize(CPs[i].getType());
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000533 assert(Size >= 4 && "Too small constant pool entry");
534 unsigned Align = CPs[i].getAlignment();
535 assert(isPowerOf2_32(Align) && "Invalid alignment");
536 // Verify that all constant pool entries are a multiple of their alignment.
537 // If not, we would have to pad them out so that instructions stay aligned.
538 assert((Size % Align) == 0 && "CP Entry not multiple of 4 bytes!");
539
540 // Insert CONSTPOOL_ENTRY before entries with a smaller alignment.
541 unsigned LogAlign = Log2_32(Align);
542 MachineBasicBlock::iterator InsAt = InsPoint[LogAlign];
Evan Chenga8e29892007-01-19 07:51:42 +0000543 MachineInstr *CPEMI =
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000544 BuildMI(*BB, InsAt, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000545 .addImm(i).addConstantPoolIndex(i).addImm(Size);
Evan Chenga8e29892007-01-19 07:51:42 +0000546 CPEMIs.push_back(CPEMI);
Evan Chengc99ef082007-02-09 20:54:44 +0000547
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000548 // Ensure that future entries with higher alignment get inserted before
549 // CPEMI. This is bucket sort with iterators.
Jakob Stoklund Olesenb076fb72011-12-16 23:00:05 +0000550 for (unsigned a = LogAlign + 1; a <= MaxAlign; ++a)
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000551 if (InsPoint[a] == InsAt)
552 InsPoint[a] = CPEMI;
553
Evan Chengc99ef082007-02-09 20:54:44 +0000554 // Add a new CPEntry, but no corresponding CPUser yet.
555 std::vector<CPEntry> CPEs;
556 CPEs.push_back(CPEntry(CPEMI, i));
557 CPEntries.push_back(CPEs);
Dan Gohmanfe601042010-06-22 15:08:57 +0000558 ++NumCPEs;
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000559 DEBUG(dbgs() << "Moved CPI#" << i << " to end of function, size = "
560 << Size << ", align = " << Align <<'\n');
Evan Chenga8e29892007-01-19 07:51:42 +0000561 }
Jakob Stoklund Olesenb813f922011-12-12 16:49:37 +0000562 DEBUG(BB->dump());
Evan Chenga8e29892007-01-19 07:51:42 +0000563}
564
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000565/// BBHasFallthrough - Return true if the specified basic block can fallthrough
Evan Chenga8e29892007-01-19 07:51:42 +0000566/// into the block immediately after it.
567static bool BBHasFallthrough(MachineBasicBlock *MBB) {
568 // Get the next machine basic block in the function.
569 MachineFunction::iterator MBBI = MBB;
Jim Grosbach18f30e62010-06-02 21:53:11 +0000570 // Can't fall off end of function.
571 if (llvm::next(MBBI) == MBB->getParent()->end())
Evan Chenga8e29892007-01-19 07:51:42 +0000572 return false;
Bob Wilson84945262009-05-12 17:09:30 +0000573
Chris Lattner7896c9f2009-12-03 00:50:42 +0000574 MachineBasicBlock *NextBB = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000575 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
576 E = MBB->succ_end(); I != E; ++I)
577 if (*I == NextBB)
578 return true;
Bob Wilson84945262009-05-12 17:09:30 +0000579
Evan Chenga8e29892007-01-19 07:51:42 +0000580 return false;
581}
582
Evan Chengc99ef082007-02-09 20:54:44 +0000583/// findConstPoolEntry - Given the constpool index and CONSTPOOL_ENTRY MI,
584/// look up the corresponding CPEntry.
585ARMConstantIslands::CPEntry
586*ARMConstantIslands::findConstPoolEntry(unsigned CPI,
587 const MachineInstr *CPEMI) {
588 std::vector<CPEntry> &CPEs = CPEntries[CPI];
589 // Number of entries per constpool index should be small, just do a
590 // linear search.
591 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
592 if (CPEs[i].CPEMI == CPEMI)
593 return &CPEs[i];
594 }
595 return NULL;
596}
597
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +0000598/// getCPELogAlign - Returns the required alignment of the constant pool entry
Jakob Stoklund Olesenbd1ec172011-12-12 19:25:51 +0000599/// represented by CPEMI. Alignment is measured in log2(bytes) units.
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +0000600unsigned ARMConstantIslands::getCPELogAlign(const MachineInstr *CPEMI) {
601 assert(CPEMI && CPEMI->getOpcode() == ARM::CONSTPOOL_ENTRY);
602
603 // Everything is 4-byte aligned unless AlignConstantIslands is set.
604 if (!AlignConstantIslands)
605 return 2;
606
607 unsigned CPI = CPEMI->getOperand(1).getIndex();
608 assert(CPI < MCP->getConstants().size() && "Invalid constant pool index.");
609 unsigned Align = MCP->getConstants()[CPI].getAlignment();
610 assert(isPowerOf2_32(Align) && "Invalid CPE alignment");
611 return Log2_32(Align);
612}
613
Jim Grosbach7a465252012-03-23 23:07:03 +0000614/// scanFunctionJumpTables - Do a scan of the function, building up
Jim Grosbach80697d12009-11-12 17:25:07 +0000615/// information about the sizes of each block and the locations of all
616/// the jump tables.
Jim Grosbach7a465252012-03-23 23:07:03 +0000617void ARMConstantIslands::scanFunctionJumpTables() {
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000618 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Jim Grosbach80697d12009-11-12 17:25:07 +0000619 MBBI != E; ++MBBI) {
620 MachineBasicBlock &MBB = *MBBI;
621
Jim Grosbach80697d12009-11-12 17:25:07 +0000622 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Jim Grosbach08cbda52009-11-16 18:58:52 +0000623 I != E; ++I)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000624 if (I->isBranch() && I->getOpcode() == ARM::t2BR_JT)
Jim Grosbach08cbda52009-11-16 18:58:52 +0000625 T2JumpTables.push_back(I);
Jim Grosbach80697d12009-11-12 17:25:07 +0000626 }
627}
628
Jim Grosbach7a465252012-03-23 23:07:03 +0000629/// initializeFunctionInfo - Do the initial scan of the function, building up
Evan Chenga8e29892007-01-19 07:51:42 +0000630/// information about the sizes of each block, the location of all the water,
631/// and finding all of the constant pool users.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000632void ARMConstantIslands::
Jim Grosbach7a465252012-03-23 23:07:03 +0000633initializeFunctionInfo(const std::vector<MachineInstr*> &CPEMIs) {
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000634 BBInfo.clear();
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000635 BBInfo.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000636
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000637 // First thing, compute the size of all basic blocks, and see if the function
638 // has any inline assembly in it. If so, we have to be conservative about
639 // alignment assumptions, as we don't know for sure the size of any
640 // instructions in the inline assembly.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000641 for (MachineFunction::iterator I = MF->begin(), E = MF->end(); I != E; ++I)
Jim Grosbach7a465252012-03-23 23:07:03 +0000642 computeBlockSize(I);
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000643
644 // The known bits of the entry block offset are determined by the function
645 // alignment.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000646 BBInfo.front().KnownBits = MF->getAlignment();
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000647
648 // Compute block offsets and known bits.
Jim Grosbach7a465252012-03-23 23:07:03 +0000649 adjustBBOffsetsAfter(MF->begin());
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000650
Bill Wendling9a4d2e42010-12-21 01:54:40 +0000651 // Now go back through the instructions and build up our data structures.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000652 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Evan Chenga8e29892007-01-19 07:51:42 +0000653 MBBI != E; ++MBBI) {
654 MachineBasicBlock &MBB = *MBBI;
Bob Wilson84945262009-05-12 17:09:30 +0000655
Evan Chenga8e29892007-01-19 07:51:42 +0000656 // If this block doesn't fall through into the next MBB, then this is
657 // 'water' that a constant pool island could be placed.
658 if (!BBHasFallthrough(&MBB))
659 WaterList.push_back(&MBB);
Bob Wilson84945262009-05-12 17:09:30 +0000660
Evan Chenga8e29892007-01-19 07:51:42 +0000661 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
662 I != E; ++I) {
Jim Grosbach9cfcfeb2010-06-21 17:49:23 +0000663 if (I->isDebugValue())
664 continue;
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000665
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000666 int Opc = I->getOpcode();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000667 if (I->isBranch()) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000668 bool isCond = false;
669 unsigned Bits = 0;
670 unsigned Scale = 1;
671 int UOpc = Opc;
672 switch (Opc) {
Evan Cheng5657c012009-07-29 02:18:14 +0000673 default:
674 continue; // Ignore other JT branches
Evan Cheng5657c012009-07-29 02:18:14 +0000675 case ARM::t2BR_JT:
676 T2JumpTables.push_back(I);
677 continue; // Does not get an entry in ImmBranches
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000678 case ARM::Bcc:
679 isCond = true;
680 UOpc = ARM::B;
681 // Fallthrough
682 case ARM::B:
683 Bits = 24;
684 Scale = 4;
685 break;
686 case ARM::tBcc:
687 isCond = true;
688 UOpc = ARM::tB;
689 Bits = 8;
690 Scale = 2;
691 break;
692 case ARM::tB:
693 Bits = 11;
694 Scale = 2;
695 break;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000696 case ARM::t2Bcc:
697 isCond = true;
698 UOpc = ARM::t2B;
699 Bits = 20;
700 Scale = 2;
701 break;
702 case ARM::t2B:
703 Bits = 24;
704 Scale = 2;
705 break;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000706 }
Evan Chengb43216e2007-02-01 10:16:15 +0000707
708 // Record this immediate branch.
Evan Chengbd5d3db2007-02-03 02:08:34 +0000709 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
Evan Chengb43216e2007-02-01 10:16:15 +0000710 ImmBranches.push_back(ImmBranch(I, MaxOffs, isCond, UOpc));
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000711 }
712
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000713 if (Opc == ARM::tPUSH || Opc == ARM::tPOP_RET)
714 PushPopMIs.push_back(I);
715
Evan Chengd3d9d662009-07-23 18:27:47 +0000716 if (Opc == ARM::CONSTPOOL_ENTRY)
717 continue;
718
Evan Chenga8e29892007-01-19 07:51:42 +0000719 // Scan the instructions for constant pool operands.
720 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op)
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (I->getOperand(op).isCPI()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000722 // We found one. The addressing mode tells us the max displacement
723 // from the PC that this instruction permits.
Bob Wilson84945262009-05-12 17:09:30 +0000724
Evan Chenga8e29892007-01-19 07:51:42 +0000725 // Basic size info comes from the TSFlags field.
Evan Chengb43216e2007-02-01 10:16:15 +0000726 unsigned Bits = 0;
727 unsigned Scale = 1;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000728 bool NegOk = false;
Evan Chengd3d9d662009-07-23 18:27:47 +0000729 bool IsSoImm = false;
730
731 switch (Opc) {
Bob Wilson84945262009-05-12 17:09:30 +0000732 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000733 llvm_unreachable("Unknown addressing mode for CP reference!");
Evan Chengd3d9d662009-07-23 18:27:47 +0000734
735 // Taking the address of a CP entry.
736 case ARM::LEApcrel:
737 // This takes a SoImm, which is 8 bit immediate rotated. We'll
738 // pretend the maximum offset is 255 * 4. Since each instruction
Jim Grosbachdec6de92009-11-19 18:23:19 +0000739 // 4 byte wide, this is always correct. We'll check for other
Evan Chengd3d9d662009-07-23 18:27:47 +0000740 // displacements that fits in a SoImm as well.
Evan Chengb43216e2007-02-01 10:16:15 +0000741 Bits = 8;
Evan Chengd3d9d662009-07-23 18:27:47 +0000742 Scale = 4;
743 NegOk = true;
744 IsSoImm = true;
745 break;
Owen Anderson6b8719f2010-12-13 22:51:08 +0000746 case ARM::t2LEApcrel:
Evan Chengd3d9d662009-07-23 18:27:47 +0000747 Bits = 12;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000748 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000749 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000750 case ARM::tLEApcrel:
751 Bits = 8;
752 Scale = 4;
753 break;
754
Jim Grosbach3e556122010-10-26 22:37:02 +0000755 case ARM::LDRi12:
Evan Chengd3d9d662009-07-23 18:27:47 +0000756 case ARM::LDRcp:
Owen Anderson971b83b2011-02-08 22:39:40 +0000757 case ARM::t2LDRpci:
Evan Cheng556f33c2007-02-01 20:44:52 +0000758 Bits = 12; // +-offset_12
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000759 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000760 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000761
762 case ARM::tLDRpci:
Evan Chengb43216e2007-02-01 10:16:15 +0000763 Bits = 8;
764 Scale = 4; // +(offset_8*4)
Evan Cheng012f2d92007-01-24 08:53:17 +0000765 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000766
Jim Grosbache5165492009-11-09 00:11:35 +0000767 case ARM::VLDRD:
768 case ARM::VLDRS:
Evan Chengd3d9d662009-07-23 18:27:47 +0000769 Bits = 8;
770 Scale = 4; // +-(offset_8*4)
771 NegOk = true;
Evan Cheng055b0312009-06-29 07:51:04 +0000772 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000773 }
Evan Chengb43216e2007-02-01 10:16:15 +0000774
Evan Chenga8e29892007-01-19 07:51:42 +0000775 // Remember that this is a user of a CP entry.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000776 unsigned CPI = I->getOperand(op).getIndex();
Evan Chengc99ef082007-02-09 20:54:44 +0000777 MachineInstr *CPEMI = CPEMIs[CPI];
Evan Cheng31b99dd2009-08-14 18:31:44 +0000778 unsigned MaxOffs = ((1 << Bits)-1) * Scale;
Evan Chengd3d9d662009-07-23 18:27:47 +0000779 CPUsers.push_back(CPUser(I, CPEMI, MaxOffs, NegOk, IsSoImm));
Evan Chengc99ef082007-02-09 20:54:44 +0000780
781 // Increment corresponding CPEntry reference count.
782 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
783 assert(CPE && "Cannot find a corresponding CPEntry!");
784 CPE->RefCount++;
Bob Wilson84945262009-05-12 17:09:30 +0000785
Evan Chenga8e29892007-01-19 07:51:42 +0000786 // Instructions can only use one CP entry, don't bother scanning the
787 // rest of the operands.
788 break;
789 }
790 }
Evan Chenga8e29892007-01-19 07:51:42 +0000791 }
792}
793
Jim Grosbach7a465252012-03-23 23:07:03 +0000794/// computeBlockSize - Compute the size and some alignment information for MBB.
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000795/// This function updates BBInfo directly.
Jim Grosbach7a465252012-03-23 23:07:03 +0000796void ARMConstantIslands::computeBlockSize(MachineBasicBlock *MBB) {
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000797 BasicBlockInfo &BBI = BBInfo[MBB->getNumber()];
798 BBI.Size = 0;
799 BBI.Unalign = 0;
800 BBI.PostAlign = 0;
801
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000802 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E;
803 ++I) {
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000804 BBI.Size += TII->GetInstSizeInBytes(I);
805 // For inline asm, GetInstSizeInBytes returns a conservative estimate.
806 // The actual size may be smaller, but still a multiple of the instr size.
Jakob Stoklund Olesene6f9e9d2011-12-08 01:22:39 +0000807 if (I->isInlineAsm())
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000808 BBI.Unalign = isThumb ? 1 : 2;
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +0000809 // Also consider instructions that may be shrunk later.
810 else if (isThumb && mayOptimizeThumb2Instruction(I))
811 BBI.Unalign = 1;
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000812 }
813
814 // tBR_JTr contains a .align 2 directive.
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000815 if (!MBB->empty() && MBB->back().getOpcode() == ARM::tBR_JTr) {
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000816 BBI.PostAlign = 2;
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +0000817 MBB->getParent()->EnsureAlignment(2);
818 }
Jakob Stoklund Olesena26811e2011-12-07 04:17:35 +0000819}
820
Jim Grosbach7a465252012-03-23 23:07:03 +0000821/// getOffsetOf - Return the current offset of the specified machine instruction
Evan Chenga8e29892007-01-19 07:51:42 +0000822/// from the start of the function. This offset changes as stuff is moved
823/// around inside the function.
Jim Grosbach7a465252012-03-23 23:07:03 +0000824unsigned ARMConstantIslands::getOffsetOf(MachineInstr *MI) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000825 MachineBasicBlock *MBB = MI->getParent();
Bob Wilson84945262009-05-12 17:09:30 +0000826
Evan Chenga8e29892007-01-19 07:51:42 +0000827 // The offset is composed of two things: the sum of the sizes of all MBB's
828 // before this instruction's block, and the offset from the start of the block
829 // it is in.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000830 unsigned Offset = BBInfo[MBB->getNumber()].Offset;
Evan Chenga8e29892007-01-19 07:51:42 +0000831
832 // Sum instructions before MI in MBB.
Jim Grosbach0c3cfef2012-01-31 20:56:55 +0000833 for (MachineBasicBlock::iterator I = MBB->begin(); &*I != MI; ++I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000834 assert(I != MBB->end() && "Didn't find MI in its own basic block?");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000835 Offset += TII->GetInstSizeInBytes(I);
Evan Chenga8e29892007-01-19 07:51:42 +0000836 }
Jim Grosbach0c3cfef2012-01-31 20:56:55 +0000837 return Offset;
Evan Chenga8e29892007-01-19 07:51:42 +0000838}
839
840/// CompareMBBNumbers - Little predicate function to sort the WaterList by MBB
841/// ID.
842static bool CompareMBBNumbers(const MachineBasicBlock *LHS,
843 const MachineBasicBlock *RHS) {
844 return LHS->getNumber() < RHS->getNumber();
845}
846
Jim Grosbach7a465252012-03-23 23:07:03 +0000847/// updateForInsertedWaterBlock - When a block is newly inserted into the
Evan Chenga8e29892007-01-19 07:51:42 +0000848/// machine function, it upsets all of the block numbers. Renumber the blocks
849/// and update the arrays that parallel this numbering.
Jim Grosbach7a465252012-03-23 23:07:03 +0000850void ARMConstantIslands::updateForInsertedWaterBlock(MachineBasicBlock *NewBB) {
Duncan Sandsab4c3662011-02-15 09:23:02 +0000851 // Renumber the MBB's to keep them consecutive.
Evan Chenga8e29892007-01-19 07:51:42 +0000852 NewBB->getParent()->RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000853
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000854 // Insert an entry into BBInfo to align it properly with the (newly
Evan Chenga8e29892007-01-19 07:51:42 +0000855 // renumbered) block numbers.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000856 BBInfo.insert(BBInfo.begin() + NewBB->getNumber(), BasicBlockInfo());
Bob Wilson84945262009-05-12 17:09:30 +0000857
858 // Next, update WaterList. Specifically, we need to add NewMBB as having
Evan Chenga8e29892007-01-19 07:51:42 +0000859 // available water after it.
Bob Wilson034de5f2009-10-12 18:52:13 +0000860 water_iterator IP =
Evan Chenga8e29892007-01-19 07:51:42 +0000861 std::lower_bound(WaterList.begin(), WaterList.end(), NewBB,
862 CompareMBBNumbers);
863 WaterList.insert(IP, NewBB);
864}
865
866
867/// Split the basic block containing MI into two blocks, which are joined by
Bob Wilsonb9239532009-10-15 20:49:47 +0000868/// an unconditional branch. Update data structures and renumber blocks to
Evan Cheng0c615842007-01-31 02:22:22 +0000869/// account for this change and returns the newly created block.
Jim Grosbach7a465252012-03-23 23:07:03 +0000870MachineBasicBlock *ARMConstantIslands::splitBlockBeforeInstr(MachineInstr *MI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000871 MachineBasicBlock *OrigBB = MI->getParent();
872
873 // Create a new MBB for the code after the OrigBB.
Bob Wilson84945262009-05-12 17:09:30 +0000874 MachineBasicBlock *NewBB =
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000875 MF->CreateMachineBasicBlock(OrigBB->getBasicBlock());
Evan Chenga8e29892007-01-19 07:51:42 +0000876 MachineFunction::iterator MBBI = OrigBB; ++MBBI;
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000877 MF->insert(MBBI, NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000878
Evan Chenga8e29892007-01-19 07:51:42 +0000879 // Splice the instructions starting with MI over to NewBB.
880 NewBB->splice(NewBB->end(), OrigBB, MI, OrigBB->end());
Bob Wilson84945262009-05-12 17:09:30 +0000881
Evan Chenga8e29892007-01-19 07:51:42 +0000882 // Add an unconditional branch from OrigBB to NewBB.
Evan Chenga9b8b8d2007-01-31 18:29:27 +0000883 // Note the new unconditional branch is not being recorded.
Dale Johannesenb6728402009-02-13 02:25:56 +0000884 // There doesn't seem to be meaningful DebugInfo available; this doesn't
885 // correspond to anything in the source.
Evan Cheng58541fd2009-07-07 01:16:41 +0000886 unsigned Opc = isThumb ? (isThumb2 ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000887 if (!isThumb)
888 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB);
889 else
890 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB)
891 .addImm(ARMCC::AL).addReg(0);
Dan Gohmanfe601042010-06-22 15:08:57 +0000892 ++NumSplit;
Bob Wilson84945262009-05-12 17:09:30 +0000893
Evan Chenga8e29892007-01-19 07:51:42 +0000894 // Update the CFG. All succs of OrigBB are now succs of NewBB.
Jakob Stoklund Olesene80fba02011-12-06 00:51:12 +0000895 NewBB->transferSuccessors(OrigBB);
Bob Wilson84945262009-05-12 17:09:30 +0000896
Evan Chenga8e29892007-01-19 07:51:42 +0000897 // OrigBB branches to NewBB.
898 OrigBB->addSuccessor(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000899
Evan Chenga8e29892007-01-19 07:51:42 +0000900 // Update internal data structures to account for the newly inserted MBB.
Jim Grosbach7a465252012-03-23 23:07:03 +0000901 // This is almost the same as updateForInsertedWaterBlock, except that
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000902 // the Water goes after OrigBB, not NewBB.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +0000903 MF->RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000904
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000905 // Insert an entry into BBInfo to align it properly with the (newly
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000906 // renumbered) block numbers.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +0000907 BBInfo.insert(BBInfo.begin() + NewBB->getNumber(), BasicBlockInfo());
Dale Johannesen99c49a42007-02-25 00:47:03 +0000908
Bob Wilson84945262009-05-12 17:09:30 +0000909 // Next, update WaterList. Specifically, we need to add OrigMBB as having
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000910 // available water after it (but not if it's already there, which happens
911 // when splitting before a conditional branch that is followed by an
912 // unconditional branch - in that case we want to insert NewBB).
Bob Wilson034de5f2009-10-12 18:52:13 +0000913 water_iterator IP =
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000914 std::lower_bound(WaterList.begin(), WaterList.end(), OrigBB,
915 CompareMBBNumbers);
916 MachineBasicBlock* WaterBB = *IP;
917 if (WaterBB == OrigBB)
Chris Lattner7896c9f2009-12-03 00:50:42 +0000918 WaterList.insert(llvm::next(IP), NewBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000919 else
920 WaterList.insert(IP, OrigBB);
Bob Wilsonb9239532009-10-15 20:49:47 +0000921 NewWaterList.insert(OrigBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000922
Dale Johannesen8086d582010-07-23 22:50:23 +0000923 // Figure out how large the OrigBB is. As the first half of the original
924 // block, it cannot contain a tablejump. The size includes
925 // the new jump we added. (It should be possible to do this without
926 // recounting everything, but it's very confusing, and this is rarely
927 // executed.)
Jim Grosbach7a465252012-03-23 23:07:03 +0000928 computeBlockSize(OrigBB);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000929
Dale Johannesen8086d582010-07-23 22:50:23 +0000930 // Figure out how large the NewMBB is. As the second half of the original
931 // block, it may contain a tablejump.
Jim Grosbach7a465252012-03-23 23:07:03 +0000932 computeBlockSize(NewBB);
Dale Johannesen8086d582010-07-23 22:50:23 +0000933
Dale Johannesen99c49a42007-02-25 00:47:03 +0000934 // All BBOffsets following these blocks must be modified.
Jim Grosbach7a465252012-03-23 23:07:03 +0000935 adjustBBOffsetsAfter(OrigBB);
Evan Cheng0c615842007-01-31 02:22:22 +0000936
937 return NewBB;
Evan Chenga8e29892007-01-19 07:51:42 +0000938}
939
Jim Grosbach7a465252012-03-23 23:07:03 +0000940/// getUserOffset - Compute the offset of U.MI as seen by the hardware
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000941/// displacement computation. Update U.KnownAlignment to match its current
942/// basic block location.
Jim Grosbach7a465252012-03-23 23:07:03 +0000943unsigned ARMConstantIslands::getUserOffset(CPUser &U) const {
944 unsigned UserOffset = getOffsetOf(U.MI);
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000945 const BasicBlockInfo &BBI = BBInfo[U.MI->getParent()->getNumber()];
946 unsigned KnownBits = BBI.internalKnownBits();
947
948 // The value read from PC is offset from the actual instruction address.
949 UserOffset += (isThumb ? 4 : 8);
950
951 // Because of inline assembly, we may not know the alignment (mod 4) of U.MI.
952 // Make sure U.getMaxDisp() returns a constrained range.
953 U.KnownAlignment = (KnownBits >= 2);
954
955 // On Thumb, offsets==2 mod 4 are rounded down by the hardware for
956 // purposes of the displacement computation; compensate for that here.
957 // For unknown alignments, getMaxDisp() constrains the range instead.
958 if (isThumb && U.KnownAlignment)
959 UserOffset &= ~3u;
960
961 return UserOffset;
962}
963
Jim Grosbach7a465252012-03-23 23:07:03 +0000964/// isOffsetInRange - Checks whether UserOffset (the location of a constant pool
Bob Wilson84945262009-05-12 17:09:30 +0000965/// reference) is within MaxDisp of TrialOffset (a proposed location of a
Dale Johannesen8593e412007-04-29 19:19:30 +0000966/// constant pool entry).
Jim Grosbach7a465252012-03-23 23:07:03 +0000967/// UserOffset is computed by getUserOffset above to include PC adjustments. If
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +0000968/// the mod 4 alignment of UserOffset is not known, the uncertainty must be
969/// subtracted from MaxDisp instead. CPUser::getMaxDisp() does that.
Jim Grosbach7a465252012-03-23 23:07:03 +0000970bool ARMConstantIslands::isOffsetInRange(unsigned UserOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +0000971 unsigned TrialOffset, unsigned MaxDisp,
972 bool NegativeOK, bool IsSoImm) {
Dale Johannesen99c49a42007-02-25 00:47:03 +0000973 if (UserOffset <= TrialOffset) {
974 // User before the Trial.
Evan Chengd3d9d662009-07-23 18:27:47 +0000975 if (TrialOffset - UserOffset <= MaxDisp)
976 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000977 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000978 } else if (NegativeOK) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000979 if (UserOffset - TrialOffset <= MaxDisp)
980 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000981 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000982 }
983 return false;
984}
985
Jim Grosbach7a465252012-03-23 23:07:03 +0000986/// isWaterInRange - Returns true if a CPE placed after the specified
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000987/// Water (a basic block) will be in range for the specific MI.
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +0000988///
989/// Compute how much the function will grow by inserting a CPE after Water.
Jim Grosbach7a465252012-03-23 23:07:03 +0000990bool ARMConstantIslands::isWaterInRange(unsigned UserOffset,
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +0000991 MachineBasicBlock* Water, CPUser &U,
992 unsigned &Growth) {
993 unsigned CPELogAlign = getCPELogAlign(U.CPEMI);
994 unsigned CPEOffset = BBInfo[Water->getNumber()].postOffset(CPELogAlign);
995 unsigned NextBlockOffset, NextBlockAlignment;
996 MachineFunction::const_iterator NextBlock = Water;
997 if (++NextBlock == MF->end()) {
998 NextBlockOffset = BBInfo[Water->getNumber()].postOffset();
999 NextBlockAlignment = 0;
1000 } else {
1001 NextBlockOffset = BBInfo[NextBlock->getNumber()].Offset;
1002 NextBlockAlignment = NextBlock->getAlignment();
1003 }
1004 unsigned Size = U.CPEMI->getOperand(2).getImm();
1005 unsigned CPEEnd = CPEOffset + Size;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001006
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001007 // The CPE may be able to hide in the alignment padding before the next
1008 // block. It may also cause more padding to be required if it is more aligned
1009 // that the next block.
1010 if (CPEEnd > NextBlockOffset) {
1011 Growth = CPEEnd - NextBlockOffset;
1012 // Compute the padding that would go at the end of the CPE to align the next
1013 // block.
1014 Growth += OffsetToAlignment(CPEEnd, 1u << NextBlockAlignment);
1015
1016 // If the CPE is to be inserted before the instruction, that will raise
Jim Grosbach7a465252012-03-23 23:07:03 +00001017 // the offset of the instruction. Also account for unknown alignment padding
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001018 // in blocks between CPE and the user.
1019 if (CPEOffset < UserOffset)
1020 UserOffset += Growth + UnknownPadding(MF->getAlignment(), CPELogAlign);
1021 } else
1022 // CPE fits in existing padding.
1023 Growth = 0;
Dale Johannesend959aa42007-04-02 20:31:06 +00001024
Jim Grosbach7a465252012-03-23 23:07:03 +00001025 return isOffsetInRange(UserOffset, CPEOffset, U);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001026}
1027
Jim Grosbach7a465252012-03-23 23:07:03 +00001028/// isCPEntryInRange - Returns true if the distance between specific MI and
Evan Chengc0dbec72007-01-31 19:57:44 +00001029/// specific ConstPool entry instruction can fit in MI's displacement field.
Jim Grosbach7a465252012-03-23 23:07:03 +00001030bool ARMConstantIslands::isCPEntryInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +00001031 MachineInstr *CPEMI, unsigned MaxDisp,
1032 bool NegOk, bool DoDump) {
Jim Grosbach7a465252012-03-23 23:07:03 +00001033 unsigned CPEOffset = getOffsetOf(CPEMI);
Jakob Stoklund Olesene6f9e9d2011-12-08 01:22:39 +00001034 assert(CPEOffset % 4 == 0 && "Misaligned CPE");
Evan Cheng2021abe2007-02-01 01:09:47 +00001035
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001036 if (DoDump) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001037 DEBUG({
1038 unsigned Block = MI->getParent()->getNumber();
1039 const BasicBlockInfo &BBI = BBInfo[Block];
1040 dbgs() << "User of CPE#" << CPEMI->getOperand(0).getImm()
1041 << " max delta=" << MaxDisp
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +00001042 << format(" insn address=%#x", UserOffset)
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001043 << " in BB#" << Block << ": "
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +00001044 << format("%#x-%x\t", BBI.Offset, BBI.postOffset()) << *MI
1045 << format("CPE address=%#x offset=%+d: ", CPEOffset,
1046 int(CPEOffset-UserOffset));
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001047 });
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001048 }
Evan Chengc0dbec72007-01-31 19:57:44 +00001049
Jim Grosbach7a465252012-03-23 23:07:03 +00001050 return isOffsetInRange(UserOffset, CPEOffset, MaxDisp, NegOk);
Evan Chengc0dbec72007-01-31 19:57:44 +00001051}
1052
Evan Chengd1e7d9a2009-01-28 00:53:34 +00001053#ifndef NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +00001054/// BBIsJumpedOver - Return true of the specified basic block's only predecessor
1055/// unconditionally branches to its only successor.
1056static bool BBIsJumpedOver(MachineBasicBlock *MBB) {
1057 if (MBB->pred_size() != 1 || MBB->succ_size() != 1)
1058 return false;
1059
1060 MachineBasicBlock *Succ = *MBB->succ_begin();
1061 MachineBasicBlock *Pred = *MBB->pred_begin();
1062 MachineInstr *PredMI = &Pred->back();
David Goodwin5e47a9a2009-06-30 18:04:13 +00001063 if (PredMI->getOpcode() == ARM::B || PredMI->getOpcode() == ARM::tB
1064 || PredMI->getOpcode() == ARM::t2B)
Evan Chengc99ef082007-02-09 20:54:44 +00001065 return PredMI->getOperand(0).getMBB() == Succ;
1066 return false;
1067}
Evan Chengd1e7d9a2009-01-28 00:53:34 +00001068#endif // NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +00001069
Jim Grosbach7a465252012-03-23 23:07:03 +00001070void ARMConstantIslands::adjustBBOffsetsAfter(MachineBasicBlock *BB) {
Jakob Stoklund Olesen59ecaae2012-01-06 21:40:15 +00001071 unsigned BBNum = BB->getNumber();
1072 for(unsigned i = BBNum + 1, e = MF->getNumBlockIDs(); i < e; ++i) {
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +00001073 // Get the offset and known bits at the end of the layout predecessor.
Jakob Stoklund Olesen85528212011-12-12 19:25:54 +00001074 // Include the alignment of the current block.
1075 unsigned LogAlign = MF->getBlockNumbered(i)->getAlignment();
1076 unsigned Offset = BBInfo[i - 1].postOffset(LogAlign);
1077 unsigned KnownBits = BBInfo[i - 1].postKnownBits(LogAlign);
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +00001078
Jakob Stoklund Olesen59ecaae2012-01-06 21:40:15 +00001079 // This is where block i begins. Stop if the offset is already correct,
1080 // and we have updated 2 blocks. This is the maximum number of blocks
1081 // changed before calling this function.
1082 if (i > BBNum + 2 &&
1083 BBInfo[i].Offset == Offset &&
1084 BBInfo[i].KnownBits == KnownBits)
1085 break;
1086
Jakob Stoklund Olesen540c6d92011-12-08 00:55:02 +00001087 BBInfo[i].Offset = Offset;
1088 BBInfo[i].KnownBits = KnownBits;
Dale Johannesen8593e412007-04-29 19:19:30 +00001089 }
Dale Johannesen99c49a42007-02-25 00:47:03 +00001090}
1091
Jim Grosbach7a465252012-03-23 23:07:03 +00001092/// decrementCPEReferenceCount - find the constant pool entry with index CPI
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001093/// and instruction CPEMI, and decrement its refcount. If the refcount
Bob Wilson84945262009-05-12 17:09:30 +00001094/// becomes 0 remove the entry and instruction. Returns true if we removed
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001095/// the entry, false if we didn't.
Evan Chenga8e29892007-01-19 07:51:42 +00001096
Jim Grosbach7a465252012-03-23 23:07:03 +00001097bool ARMConstantIslands::decrementCPEReferenceCount(unsigned CPI,
1098 MachineInstr *CPEMI) {
Evan Chengc99ef082007-02-09 20:54:44 +00001099 // Find the old entry. Eliminate it if it is no longer used.
Evan Chenged884f32007-04-03 23:39:48 +00001100 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
1101 assert(CPE && "Unexpected!");
1102 if (--CPE->RefCount == 0) {
Jim Grosbach7a465252012-03-23 23:07:03 +00001103 removeDeadCPEMI(CPEMI);
Evan Chenged884f32007-04-03 23:39:48 +00001104 CPE->CPEMI = NULL;
Dan Gohmanfe601042010-06-22 15:08:57 +00001105 --NumCPEs;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001106 return true;
1107 }
1108 return false;
1109}
1110
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001111/// LookForCPEntryInRange - see if the currently referenced CPE is in range;
1112/// if not, see if an in-range clone of the CPE is in range, and if so,
1113/// change the data structures so the user references the clone. Returns:
1114/// 0 = no existing entry found
1115/// 1 = entry found, and there were no code insertions or deletions
1116/// 2 = entry found, and there were code insertions or deletions
Jim Grosbach7a465252012-03-23 23:07:03 +00001117int ARMConstantIslands::findInRangeCPEntry(CPUser& U, unsigned UserOffset)
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001118{
1119 MachineInstr *UserMI = U.MI;
1120 MachineInstr *CPEMI = U.CPEMI;
1121
1122 // Check to see if the CPE is already in-range.
Jim Grosbach7a465252012-03-23 23:07:03 +00001123 if (isCPEntryInRange(UserMI, UserOffset, CPEMI, U.getMaxDisp(), U.NegOk,
1124 true)) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001125 DEBUG(dbgs() << "In range\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001126 return 1;
Evan Chengc99ef082007-02-09 20:54:44 +00001127 }
1128
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001129 // No. Look for previously created clones of the CPE that are in range.
Chris Lattner8aa797a2007-12-30 23:10:15 +00001130 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001131 std::vector<CPEntry> &CPEs = CPEntries[CPI];
1132 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
1133 // We already tried this one
1134 if (CPEs[i].CPEMI == CPEMI)
1135 continue;
1136 // Removing CPEs can leave empty entries, skip
1137 if (CPEs[i].CPEMI == NULL)
1138 continue;
Jim Grosbach7a465252012-03-23 23:07:03 +00001139 if (isCPEntryInRange(UserMI, UserOffset, CPEs[i].CPEMI, U.getMaxDisp(),
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +00001140 U.NegOk)) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001141 DEBUG(dbgs() << "Replacing CPE#" << CPI << " with CPE#"
Chris Lattner893e1c92009-08-23 06:49:22 +00001142 << CPEs[i].CPI << "\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001143 // Point the CPUser node to the replacement
1144 U.CPEMI = CPEs[i].CPEMI;
1145 // Change the CPI in the instruction operand to refer to the clone.
1146 for (unsigned j = 0, e = UserMI->getNumOperands(); j != e; ++j)
Dan Gohmand735b802008-10-03 15:45:36 +00001147 if (UserMI->getOperand(j).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001148 UserMI->getOperand(j).setIndex(CPEs[i].CPI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001149 break;
1150 }
1151 // Adjust the refcount of the clone...
1152 CPEs[i].RefCount++;
1153 // ...and the original. If we didn't remove the old entry, none of the
1154 // addresses changed, so we don't need another pass.
Jim Grosbach7a465252012-03-23 23:07:03 +00001155 return decrementCPEReferenceCount(CPI, CPEMI) ? 2 : 1;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001156 }
1157 }
1158 return 0;
1159}
1160
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001161/// getUnconditionalBrDisp - Returns the maximum displacement that can fit in
1162/// the specific unconditional branch instruction.
1163static inline unsigned getUnconditionalBrDisp(int Opc) {
David Goodwin5e47a9a2009-06-30 18:04:13 +00001164 switch (Opc) {
1165 case ARM::tB:
1166 return ((1<<10)-1)*2;
1167 case ARM::t2B:
1168 return ((1<<23)-1)*2;
1169 default:
1170 break;
1171 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001172
David Goodwin5e47a9a2009-06-30 18:04:13 +00001173 return ((1<<23)-1)*4;
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001174}
1175
Jim Grosbach7a465252012-03-23 23:07:03 +00001176/// findAvailableWater - Look for an existing entry in the WaterList in which
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001177/// we can place the CPE referenced from U so it's within range of U's MI.
Bob Wilsonb9239532009-10-15 20:49:47 +00001178/// Returns true if found, false if not. If it returns true, WaterIter
Bob Wilsonf98032e2009-10-12 21:23:15 +00001179/// is set to the WaterList entry. For Thumb, prefer water that will not
1180/// introduce padding to water that will. To ensure that this pass
1181/// terminates, the CPE location for a particular CPUser is only allowed to
1182/// move to a lower address, so search backward from the end of the list and
1183/// prefer the first water that is in range.
Jim Grosbach7a465252012-03-23 23:07:03 +00001184bool ARMConstantIslands::findAvailableWater(CPUser &U, unsigned UserOffset,
Bob Wilsonb9239532009-10-15 20:49:47 +00001185 water_iterator &WaterIter) {
Bob Wilson3b757352009-10-12 19:04:03 +00001186 if (WaterList.empty())
1187 return false;
1188
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001189 unsigned BestGrowth = ~0u;
1190 for (water_iterator IP = prior(WaterList.end()), B = WaterList.begin();;
1191 --IP) {
Bob Wilson3b757352009-10-12 19:04:03 +00001192 MachineBasicBlock* WaterBB = *IP;
Bob Wilsonb9239532009-10-15 20:49:47 +00001193 // Check if water is in range and is either at a lower address than the
1194 // current "high water mark" or a new water block that was created since
1195 // the previous iteration by inserting an unconditional branch. In the
1196 // latter case, we want to allow resetting the high water mark back to
1197 // this new water since we haven't seen it before. Inserting branches
1198 // should be relatively uncommon and when it does happen, we want to be
1199 // sure to take advantage of it for all the CPEs near that block, so that
1200 // we don't insert more branches than necessary.
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001201 unsigned Growth;
Jim Grosbach7a465252012-03-23 23:07:03 +00001202 if (isWaterInRange(UserOffset, WaterBB, U, Growth) &&
Bob Wilsonb9239532009-10-15 20:49:47 +00001203 (WaterBB->getNumber() < U.HighWaterMark->getNumber() ||
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001204 NewWaterList.count(WaterBB)) && Growth < BestGrowth) {
1205 // This is the least amount of required padding seen so far.
1206 BestGrowth = Growth;
1207 WaterIter = IP;
1208 DEBUG(dbgs() << "Found water after BB#" << WaterBB->getNumber()
1209 << " Growth=" << Growth << '\n');
1210
1211 // Keep looking unless it is perfect.
1212 if (BestGrowth == 0)
Bob Wilson3b757352009-10-12 19:04:03 +00001213 return true;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001214 }
Bob Wilson3b757352009-10-12 19:04:03 +00001215 if (IP == B)
1216 break;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001217 }
Jakob Stoklund Olesen2e290242011-12-13 00:44:30 +00001218 return BestGrowth != ~0u;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001219}
1220
Jim Grosbach7a465252012-03-23 23:07:03 +00001221/// createNewWater - No existing WaterList entry will work for
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001222/// CPUsers[CPUserIndex], so create a place to put the CPE. The end of the
1223/// block is used if in range, and the conditional branch munged so control
1224/// flow is correct. Otherwise the block is split to create a hole with an
Bob Wilson757652c2009-10-12 21:39:43 +00001225/// unconditional branch around it. In either case NewMBB is set to a
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001226/// block following which the new island can be inserted (the WaterList
1227/// is not adjusted).
Jim Grosbach7a465252012-03-23 23:07:03 +00001228void ARMConstantIslands::createNewWater(unsigned CPUserIndex,
Bob Wilson757652c2009-10-12 21:39:43 +00001229 unsigned UserOffset,
1230 MachineBasicBlock *&NewMBB) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001231 CPUser &U = CPUsers[CPUserIndex];
1232 MachineInstr *UserMI = U.MI;
1233 MachineInstr *CPEMI = U.CPEMI;
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001234 unsigned CPELogAlign = getCPELogAlign(CPEMI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001235 MachineBasicBlock *UserMBB = UserMI->getParent();
Jakob Stoklund Olesen77caaf02011-12-10 02:55:10 +00001236 const BasicBlockInfo &UserBBI = BBInfo[UserMBB->getNumber()];
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001237
Bob Wilson36fa5322009-10-15 05:10:36 +00001238 // If the block does not end in an unconditional branch already, and if the
1239 // end of the block is within range, make new water there. (The addition
1240 // below is for the unconditional branch we will be adding: 4 bytes on ARM +
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +00001241 // Thumb2, 2 on Thumb1.
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001242 if (BBHasFallthrough(UserMBB)) {
1243 // Size of branch to insert.
1244 unsigned Delta = isThumb1 ? 2 : 4;
1245 // End of UserBlock after adding a branch.
1246 unsigned UserBlockEnd = UserBBI.postOffset() + Delta;
1247 // Compute the offset where the CPE will begin.
1248 unsigned CPEOffset = WorstCaseAlign(UserBlockEnd, CPELogAlign,
1249 UserBBI.postKnownBits());
Dale Johannesen8593e412007-04-29 19:19:30 +00001250
Jim Grosbach7a465252012-03-23 23:07:03 +00001251 if (isOffsetInRange(UserOffset, CPEOffset, U)) {
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001252 DEBUG(dbgs() << "Split at end of BB#" << UserMBB->getNumber()
1253 << format(", expected CPE offset %#x\n", CPEOffset));
1254 NewMBB = llvm::next(MachineFunction::iterator(UserMBB));
1255 // Add an unconditional branch from UserMBB to fallthrough block. Record
1256 // it for branch lengthening; this new branch will not get out of range,
1257 // but if the preceding conditional branch is out of range, the targets
1258 // will be exchanged, and the altered branch may be out of range, so the
1259 // machinery has to know about it.
1260 int UncondBr = isThumb ? ((isThumb2) ? ARM::t2B : ARM::tB) : ARM::B;
1261 if (!isThumb)
1262 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB);
1263 else
1264 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB)
1265 .addImm(ARMCC::AL).addReg(0);
1266 unsigned MaxDisp = getUnconditionalBrDisp(UncondBr);
1267 ImmBranches.push_back(ImmBranch(&UserMBB->back(),
1268 MaxDisp, false, UncondBr));
1269 BBInfo[UserMBB->getNumber()].Size += Delta;
Jim Grosbach7a465252012-03-23 23:07:03 +00001270 adjustBBOffsetsAfter(UserMBB);
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001271 return;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001272 }
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001273 }
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001274
1275 // What a big block. Find a place within the block to split it. This is a
1276 // little tricky on Thumb1 since instructions are 2 bytes and constant pool
1277 // entries are 4 bytes: if instruction I references island CPE, and
1278 // instruction I+1 references CPE', it will not work well to put CPE as far
1279 // forward as possible, since then CPE' cannot immediately follow it (that
1280 // location is 2 bytes farther away from I+1 than CPE was from I) and we'd
1281 // need to create a new island. So, we make a first guess, then walk through
1282 // the instructions between the one currently being looked at and the
1283 // possible insertion point, and make sure any other instructions that
1284 // reference CPEs will be able to use the same island area; if not, we back
1285 // up the insertion point.
1286
1287 // Try to split the block so it's fully aligned. Compute the latest split
1288 // point where we can add a 4-byte branch instruction, and then
1289 // WorstCaseAlign to LogAlign.
1290 unsigned LogAlign = MF->getAlignment();
1291 assert(LogAlign >= CPELogAlign && "Over-aligned constant pool entry");
1292 unsigned KnownBits = UserBBI.internalKnownBits();
1293 unsigned UPad = UnknownPadding(LogAlign, KnownBits);
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +00001294 unsigned BaseInsertOffset = UserOffset + U.getMaxDisp();
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001295 DEBUG(dbgs() << format("Split in middle of big block before %#x",
1296 BaseInsertOffset));
1297
1298 // Account for alignment and unknown padding.
1299 BaseInsertOffset &= ~((1u << LogAlign) - 1);
1300 BaseInsertOffset -= UPad;
1301
1302 // The 4 in the following is for the unconditional branch we'll be inserting
1303 // (allows for long branch on Thumb1). Alignment of the island is handled
Jim Grosbach7a465252012-03-23 23:07:03 +00001304 // inside isOffsetInRange.
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001305 BaseInsertOffset -= 4;
1306
1307 DEBUG(dbgs() << format(", adjusted to %#x", BaseInsertOffset)
1308 << " la=" << LogAlign
1309 << " kb=" << KnownBits
1310 << " up=" << UPad << '\n');
1311
1312 // This could point off the end of the block if we've already got constant
1313 // pool entries following this block; only the last one is in the water list.
1314 // Back past any possible branches (allow for a conditional and a maximally
1315 // long unconditional).
1316 if (BaseInsertOffset >= BBInfo[UserMBB->getNumber()+1].Offset)
1317 BaseInsertOffset = BBInfo[UserMBB->getNumber()+1].Offset -
1318 (isThumb1 ? 6 : 8);
1319 unsigned EndInsertOffset =
1320 WorstCaseAlign(BaseInsertOffset + 4, LogAlign, KnownBits) +
1321 CPEMI->getOperand(2).getImm();
1322 MachineBasicBlock::iterator MI = UserMI;
1323 ++MI;
1324 unsigned CPUIndex = CPUserIndex+1;
1325 unsigned NumCPUsers = CPUsers.size();
1326 MachineInstr *LastIT = 0;
1327 for (unsigned Offset = UserOffset+TII->GetInstSizeInBytes(UserMI);
1328 Offset < BaseInsertOffset;
1329 Offset += TII->GetInstSizeInBytes(MI),
1330 MI = llvm::next(MI)) {
1331 if (CPUIndex < NumCPUsers && CPUsers[CPUIndex].MI == MI) {
1332 CPUser &U = CPUsers[CPUIndex];
Jim Grosbach7a465252012-03-23 23:07:03 +00001333 if (!isOffsetInRange(Offset, EndInsertOffset, U)) {
Jakob Stoklund Olesen299b0592011-12-14 23:48:54 +00001334 // Shift intertion point by one unit of alignment so it is within reach.
1335 BaseInsertOffset -= 1u << LogAlign;
1336 EndInsertOffset -= 1u << LogAlign;
1337 }
1338 // This is overly conservative, as we don't account for CPEMIs being
1339 // reused within the block, but it doesn't matter much. Also assume CPEs
1340 // are added in order with alignment padding. We may eventually be able
1341 // to pack the aligned CPEs better.
1342 EndInsertOffset = RoundUpToAlignment(EndInsertOffset,
1343 1u << getCPELogAlign(U.CPEMI)) +
1344 U.CPEMI->getOperand(2).getImm();
1345 CPUIndex++;
1346 }
1347
1348 // Remember the last IT instruction.
1349 if (MI->getOpcode() == ARM::t2IT)
1350 LastIT = MI;
1351 }
1352
1353 --MI;
1354
1355 // Avoid splitting an IT block.
1356 if (LastIT) {
1357 unsigned PredReg = 0;
1358 ARMCC::CondCodes CC = llvm::getITInstrPredicate(MI, PredReg);
1359 if (CC != ARMCC::AL)
1360 MI = LastIT;
1361 }
Jim Grosbach7a465252012-03-23 23:07:03 +00001362 NewMBB = splitBlockBeforeInstr(MI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001363}
1364
Jim Grosbach7a465252012-03-23 23:07:03 +00001365/// handleConstantPoolUser - Analyze the specified user, checking to see if it
Bob Wilson39bf0512009-05-12 17:35:29 +00001366/// is out-of-range. If so, pick up the constant pool value and move it some
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001367/// place in-range. Return true if we changed any addresses (thus must run
1368/// another pass of branch lengthening), false otherwise.
Jim Grosbach7a465252012-03-23 23:07:03 +00001369bool ARMConstantIslands::handleConstantPoolUser(unsigned CPUserIndex) {
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001370 CPUser &U = CPUsers[CPUserIndex];
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001371 MachineInstr *UserMI = U.MI;
1372 MachineInstr *CPEMI = U.CPEMI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001373 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001374 unsigned Size = CPEMI->getOperand(2).getImm();
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +00001375 // Compute this only once, it's expensive.
Jim Grosbach7a465252012-03-23 23:07:03 +00001376 unsigned UserOffset = getUserOffset(U);
Evan Cheng768c9f72007-04-27 08:14:15 +00001377
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001378 // See if the current entry is within range, or there is a clone of it
1379 // in range.
Jim Grosbach7a465252012-03-23 23:07:03 +00001380 int result = findInRangeCPEntry(U, UserOffset);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001381 if (result==1) return false;
1382 else if (result==2) return true;
1383
1384 // No existing clone of this CPE is within range.
1385 // We will be generating a new clone. Get a UID for it.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001386 unsigned ID = AFI->createPICLabelUId();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001387
Bob Wilsonf98032e2009-10-12 21:23:15 +00001388 // Look for water where we can place this CPE.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00001389 MachineBasicBlock *NewIsland = MF->CreateMachineBasicBlock();
Bob Wilsonb9239532009-10-15 20:49:47 +00001390 MachineBasicBlock *NewMBB;
1391 water_iterator IP;
Jim Grosbach7a465252012-03-23 23:07:03 +00001392 if (findAvailableWater(U, UserOffset, IP)) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001393 DEBUG(dbgs() << "Found water in range\n");
Bob Wilsonb9239532009-10-15 20:49:47 +00001394 MachineBasicBlock *WaterBB = *IP;
1395
1396 // If the original WaterList entry was "new water" on this iteration,
1397 // propagate that to the new island. This is just keeping NewWaterList
1398 // updated to match the WaterList, which will be updated below.
1399 if (NewWaterList.count(WaterBB)) {
1400 NewWaterList.erase(WaterBB);
1401 NewWaterList.insert(NewIsland);
1402 }
1403 // The new CPE goes before the following block (NewMBB).
Chris Lattner7896c9f2009-12-03 00:50:42 +00001404 NewMBB = llvm::next(MachineFunction::iterator(WaterBB));
Bob Wilsonb9239532009-10-15 20:49:47 +00001405
1406 } else {
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001407 // No water found.
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001408 DEBUG(dbgs() << "No water found\n");
Jim Grosbach7a465252012-03-23 23:07:03 +00001409 createNewWater(CPUserIndex, UserOffset, NewMBB);
Bob Wilsonb9239532009-10-15 20:49:47 +00001410
Jim Grosbach7a465252012-03-23 23:07:03 +00001411 // splitBlockBeforeInstr adds to WaterList, which is important when it is
Bob Wilsonb9239532009-10-15 20:49:47 +00001412 // called while handling branches so that the water will be seen on the
1413 // next iteration for constant pools, but in this context, we don't want
1414 // it. Check for this so it will be removed from the WaterList.
1415 // Also remove any entry from NewWaterList.
1416 MachineBasicBlock *WaterBB = prior(MachineFunction::iterator(NewMBB));
1417 IP = std::find(WaterList.begin(), WaterList.end(), WaterBB);
1418 if (IP != WaterList.end())
1419 NewWaterList.erase(WaterBB);
1420
1421 // We are adding new water. Update NewWaterList.
1422 NewWaterList.insert(NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001423 }
1424
Bob Wilsonb9239532009-10-15 20:49:47 +00001425 // Remove the original WaterList entry; we want subsequent insertions in
1426 // this vicinity to go after the one we're about to insert. This
1427 // considerably reduces the number of times we have to move the same CPE
1428 // more than once and is also important to ensure the algorithm terminates.
1429 if (IP != WaterList.end())
1430 WaterList.erase(IP);
1431
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001432 // Okay, we know we can put an island before NewMBB now, do it!
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00001433 MF->insert(NewMBB, NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001434
1435 // Update internal data structures to account for the newly inserted MBB.
Jim Grosbach7a465252012-03-23 23:07:03 +00001436 updateForInsertedWaterBlock(NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001437
1438 // Decrement the old entry, and remove it if refcount becomes 0.
Jim Grosbach7a465252012-03-23 23:07:03 +00001439 decrementCPEReferenceCount(CPI, CPEMI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001440
1441 // Now that we have an island to add the CPE to, clone the original CPE and
1442 // add it to the island.
Bob Wilson549dda92009-10-15 05:52:29 +00001443 U.HighWaterMark = NewIsland;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001444 U.CPEMI = BuildMI(NewIsland, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
Evan Chenga8e29892007-01-19 07:51:42 +00001445 .addImm(ID).addConstantPoolIndex(CPI).addImm(Size);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001446 CPEntries[CPI].push_back(CPEntry(U.CPEMI, ID, 1));
Dan Gohmanfe601042010-06-22 15:08:57 +00001447 ++NumCPEs;
Evan Chengc99ef082007-02-09 20:54:44 +00001448
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +00001449 // Mark the basic block as aligned as required by the const-pool entry.
1450 NewIsland->setAlignment(getCPELogAlign(U.CPEMI));
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001451
Evan Chenga8e29892007-01-19 07:51:42 +00001452 // Increase the size of the island block to account for the new entry.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001453 BBInfo[NewIsland->getNumber()].Size += Size;
Jim Grosbach7a465252012-03-23 23:07:03 +00001454 adjustBBOffsetsAfter(llvm::prior(MachineFunction::iterator(NewIsland)));
Bob Wilson84945262009-05-12 17:09:30 +00001455
Evan Chenga8e29892007-01-19 07:51:42 +00001456 // Finally, change the CPI in the instruction operand to be ID.
1457 for (unsigned i = 0, e = UserMI->getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +00001458 if (UserMI->getOperand(i).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001459 UserMI->getOperand(i).setIndex(ID);
Evan Chenga8e29892007-01-19 07:51:42 +00001460 break;
1461 }
Bob Wilson84945262009-05-12 17:09:30 +00001462
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001463 DEBUG(dbgs() << " Moved CPE to #" << ID << " CPI=" << CPI
Jakob Stoklund Olesen2d5023b2011-12-10 02:55:06 +00001464 << format(" offset=%#x\n", BBInfo[NewIsland->getNumber()].Offset));
Bob Wilson84945262009-05-12 17:09:30 +00001465
Evan Chenga8e29892007-01-19 07:51:42 +00001466 return true;
1467}
1468
Jim Grosbach7a465252012-03-23 23:07:03 +00001469/// removeDeadCPEMI - Remove a dead constant pool entry instruction. Update
Evan Chenged884f32007-04-03 23:39:48 +00001470/// sizes and offsets of impacted basic blocks.
Jim Grosbach7a465252012-03-23 23:07:03 +00001471void ARMConstantIslands::removeDeadCPEMI(MachineInstr *CPEMI) {
Evan Chenged884f32007-04-03 23:39:48 +00001472 MachineBasicBlock *CPEBB = CPEMI->getParent();
Dale Johannesen8593e412007-04-29 19:19:30 +00001473 unsigned Size = CPEMI->getOperand(2).getImm();
1474 CPEMI->eraseFromParent();
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001475 BBInfo[CPEBB->getNumber()].Size -= Size;
Dale Johannesen8593e412007-04-29 19:19:30 +00001476 // All succeeding offsets have the current size value added in, fix this.
Evan Chenged884f32007-04-03 23:39:48 +00001477 if (CPEBB->empty()) {
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +00001478 BBInfo[CPEBB->getNumber()].Size = 0;
Jakob Stoklund Olesen305e5fe2011-12-06 21:55:35 +00001479
1480 // This block no longer needs to be aligned. <rdar://problem/10534709>.
1481 CPEBB->setAlignment(0);
Jakob Stoklund Olesencca33a32011-12-12 18:45:45 +00001482 } else
1483 // Entries are sorted by descending alignment, so realign from the front.
1484 CPEBB->setAlignment(getCPELogAlign(CPEBB->begin()));
1485
Jim Grosbach7a465252012-03-23 23:07:03 +00001486 adjustBBOffsetsAfter(CPEBB);
Dale Johannesen8593e412007-04-29 19:19:30 +00001487 // An island has only one predecessor BB and one successor BB. Check if
1488 // this BB's predecessor jumps directly to this BB's successor. This
1489 // shouldn't happen currently.
1490 assert(!BBIsJumpedOver(CPEBB) && "How did this happen?");
1491 // FIXME: remove the empty blocks after all the work is done?
Evan Chenged884f32007-04-03 23:39:48 +00001492}
1493
Jim Grosbach7a465252012-03-23 23:07:03 +00001494/// removeUnusedCPEntries - Remove constant pool entries whose refcounts
Evan Chenged884f32007-04-03 23:39:48 +00001495/// are zero.
Jim Grosbach7a465252012-03-23 23:07:03 +00001496bool ARMConstantIslands::removeUnusedCPEntries() {
Evan Chenged884f32007-04-03 23:39:48 +00001497 unsigned MadeChange = false;
1498 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
1499 std::vector<CPEntry> &CPEs = CPEntries[i];
1500 for (unsigned j = 0, ee = CPEs.size(); j != ee; ++j) {
1501 if (CPEs[j].RefCount == 0 && CPEs[j].CPEMI) {
Jim Grosbach7a465252012-03-23 23:07:03 +00001502 removeDeadCPEMI(CPEs[j].CPEMI);
Evan Chenged884f32007-04-03 23:39:48 +00001503 CPEs[j].CPEMI = NULL;
1504 MadeChange = true;
1505 }
1506 }
Bob Wilson84945262009-05-12 17:09:30 +00001507 }
Evan Chenged884f32007-04-03 23:39:48 +00001508 return MadeChange;
1509}
1510
Jim Grosbach7a465252012-03-23 23:07:03 +00001511/// isBBInRange - Returns true if the distance between specific MI and
Evan Cheng43aeab62007-01-26 20:38:26 +00001512/// specific BB can fit in MI's displacement field.
Jim Grosbach7a465252012-03-23 23:07:03 +00001513bool ARMConstantIslands::isBBInRange(MachineInstr *MI,MachineBasicBlock *DestBB,
Evan Chengc0dbec72007-01-31 19:57:44 +00001514 unsigned MaxDisp) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001515 unsigned PCAdj = isThumb ? 4 : 8;
Jim Grosbach7a465252012-03-23 23:07:03 +00001516 unsigned BrOffset = getOffsetOf(MI) + PCAdj;
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001517 unsigned DestOffset = BBInfo[DestBB->getNumber()].Offset;
Evan Cheng43aeab62007-01-26 20:38:26 +00001518
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001519 DEBUG(dbgs() << "Branch of destination BB#" << DestBB->getNumber()
Chris Lattner705e07f2009-08-23 03:41:05 +00001520 << " from BB#" << MI->getParent()->getNumber()
1521 << " max delta=" << MaxDisp
Jim Grosbach7a465252012-03-23 23:07:03 +00001522 << " from " << getOffsetOf(MI) << " to " << DestOffset
Chris Lattner705e07f2009-08-23 03:41:05 +00001523 << " offset " << int(DestOffset-BrOffset) << "\t" << *MI);
Evan Chengc0dbec72007-01-31 19:57:44 +00001524
Dale Johannesen8593e412007-04-29 19:19:30 +00001525 if (BrOffset <= DestOffset) {
1526 // Branch before the Dest.
1527 if (DestOffset-BrOffset <= MaxDisp)
1528 return true;
1529 } else {
1530 if (BrOffset-DestOffset <= MaxDisp)
1531 return true;
1532 }
1533 return false;
Evan Cheng43aeab62007-01-26 20:38:26 +00001534}
1535
Jim Grosbach7a465252012-03-23 23:07:03 +00001536/// fixupImmediateBr - Fix up an immediate branch whose destination is too far
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001537/// away to fit in its displacement field.
Jim Grosbach7a465252012-03-23 23:07:03 +00001538bool ARMConstantIslands::fixupImmediateBr(ImmBranch &Br) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001539 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001540 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001541
Evan Chengc0dbec72007-01-31 19:57:44 +00001542 // Check to see if the DestBB is already in-range.
Jim Grosbach7a465252012-03-23 23:07:03 +00001543 if (isBBInRange(MI, DestBB, Br.MaxDisp))
Evan Cheng43aeab62007-01-26 20:38:26 +00001544 return false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001545
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001546 if (!Br.isCond)
Jim Grosbach7a465252012-03-23 23:07:03 +00001547 return fixupUnconditionalBr(Br);
1548 return fixupConditionalBr(Br);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001549}
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001550
Jim Grosbach7a465252012-03-23 23:07:03 +00001551/// fixupUnconditionalBr - Fix up an unconditional branch whose destination is
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001552/// too far away to fit in its displacement field. If the LR register has been
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001553/// spilled in the epilogue, then we can use BL to implement a far jump.
Bob Wilson39bf0512009-05-12 17:35:29 +00001554/// Otherwise, add an intermediate branch instruction to a branch.
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001555bool
Jim Grosbach7a465252012-03-23 23:07:03 +00001556ARMConstantIslands::fixupUnconditionalBr(ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001557 MachineInstr *MI = Br.MI;
1558 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng53c67c02009-08-07 05:45:07 +00001559 if (!isThumb1)
Jim Grosbach7a465252012-03-23 23:07:03 +00001560 llvm_unreachable("fixupUnconditionalBr is Thumb1 only!");
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001561
1562 // Use BL to implement far jump.
1563 Br.MaxDisp = (1 << 21) * 2;
Chris Lattner5080f4d2008-01-11 18:10:50 +00001564 MI->setDesc(TII->get(ARM::tBfar));
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001565 BBInfo[MBB->getNumber()].Size += 2;
Jim Grosbach7a465252012-03-23 23:07:03 +00001566 adjustBBOffsetsAfter(MBB);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001567 HasFarJump = true;
Dan Gohmanfe601042010-06-22 15:08:57 +00001568 ++NumUBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001569
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001570 DEBUG(dbgs() << " Changed B to long jump " << *MI);
Evan Chengbd5d3db2007-02-03 02:08:34 +00001571
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001572 return true;
1573}
1574
Jim Grosbach7a465252012-03-23 23:07:03 +00001575/// fixupConditionalBr - Fix up a conditional branch whose destination is too
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001576/// far away to fit in its displacement field. It is converted to an inverse
1577/// conditional branch + an unconditional branch to the destination.
1578bool
Jim Grosbach7a465252012-03-23 23:07:03 +00001579ARMConstantIslands::fixupConditionalBr(ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001580 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001581 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001582
Bob Wilson39bf0512009-05-12 17:35:29 +00001583 // Add an unconditional branch to the destination and invert the branch
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001584 // condition to jump over it:
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001585 // blt L1
1586 // =>
1587 // bge L2
1588 // b L1
1589 // L2:
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001590 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(1).getImm();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001591 CC = ARMCC::getOppositeCondition(CC);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001592 unsigned CCReg = MI->getOperand(2).getReg();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001593
1594 // If the branch is at the end of its MBB and that has a fall-through block,
1595 // direct the updated conditional branch to the fall-through block. Otherwise,
1596 // split the MBB before the next instruction.
1597 MachineBasicBlock *MBB = MI->getParent();
Evan Chengbd5d3db2007-02-03 02:08:34 +00001598 MachineInstr *BMI = &MBB->back();
1599 bool NeedSplit = (BMI != MI) || !BBHasFallthrough(MBB);
Evan Cheng43aeab62007-01-26 20:38:26 +00001600
Dan Gohmanfe601042010-06-22 15:08:57 +00001601 ++NumCBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001602 if (BMI != MI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001603 if (llvm::next(MachineBasicBlock::iterator(MI)) == prior(MBB->end()) &&
Evan Chengbd5d3db2007-02-03 02:08:34 +00001604 BMI->getOpcode() == Br.UncondBr) {
Bob Wilson39bf0512009-05-12 17:35:29 +00001605 // Last MI in the BB is an unconditional branch. Can we simply invert the
Evan Cheng43aeab62007-01-26 20:38:26 +00001606 // condition and swap destinations:
1607 // beq L1
1608 // b L2
1609 // =>
1610 // bne L2
1611 // b L1
Chris Lattner8aa797a2007-12-30 23:10:15 +00001612 MachineBasicBlock *NewDest = BMI->getOperand(0).getMBB();
Jim Grosbach7a465252012-03-23 23:07:03 +00001613 if (isBBInRange(MI, NewDest, Br.MaxDisp)) {
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001614 DEBUG(dbgs() << " Invert Bcc condition and swap its destination with "
Chris Lattner705e07f2009-08-23 03:41:05 +00001615 << *BMI);
Chris Lattner8aa797a2007-12-30 23:10:15 +00001616 BMI->getOperand(0).setMBB(DestBB);
1617 MI->getOperand(0).setMBB(NewDest);
Evan Cheng43aeab62007-01-26 20:38:26 +00001618 MI->getOperand(1).setImm(CC);
1619 return true;
1620 }
1621 }
1622 }
1623
1624 if (NeedSplit) {
Jim Grosbach7a465252012-03-23 23:07:03 +00001625 splitBlockBeforeInstr(MI);
Bob Wilson39bf0512009-05-12 17:35:29 +00001626 // No need for the branch to the next block. We're adding an unconditional
Evan Chengdd353b82007-01-26 02:02:39 +00001627 // branch to the destination.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001628 int delta = TII->GetInstSizeInBytes(&MBB->back());
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001629 BBInfo[MBB->getNumber()].Size -= delta;
Evan Chengdd353b82007-01-26 02:02:39 +00001630 MBB->back().eraseFromParent();
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001631 // BBInfo[SplitBB].Offset is wrong temporarily, fixed below
Evan Chengdd353b82007-01-26 02:02:39 +00001632 }
Chris Lattner7896c9f2009-12-03 00:50:42 +00001633 MachineBasicBlock *NextBB = llvm::next(MachineFunction::iterator(MBB));
Bob Wilson84945262009-05-12 17:09:30 +00001634
Jakob Stoklund Olesen3c4615e2011-12-09 18:20:35 +00001635 DEBUG(dbgs() << " Insert B to BB#" << DestBB->getNumber()
Chris Lattner893e1c92009-08-23 06:49:22 +00001636 << " also invert condition and change dest. to BB#"
1637 << NextBB->getNumber() << "\n");
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001638
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001639 // Insert a new conditional branch and a new unconditional branch.
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001640 // Also update the ImmBranch as well as adding a new entry for the new branch.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001641 BuildMI(MBB, DebugLoc(), TII->get(MI->getOpcode()))
Dale Johannesenb6728402009-02-13 02:25:56 +00001642 .addMBB(NextBB).addImm(CC).addReg(CCReg);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001643 Br.MI = &MBB->back();
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001644 BBInfo[MBB->getNumber()].Size += TII->GetInstSizeInBytes(&MBB->back());
Owen Andersoncd4338f2011-09-09 23:05:14 +00001645 if (isThumb)
1646 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB)
1647 .addImm(ARMCC::AL).addReg(0);
1648 else
1649 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB);
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001650 BBInfo[MBB->getNumber()].Size += TII->GetInstSizeInBytes(&MBB->back());
Evan Chenga9b8b8d2007-01-31 18:29:27 +00001651 unsigned MaxDisp = getUnconditionalBrDisp(Br.UncondBr);
Evan Chenga0bf7942007-01-25 23:31:04 +00001652 ImmBranches.push_back(ImmBranch(&MBB->back(), MaxDisp, false, Br.UncondBr));
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001653
1654 // Remove the old conditional branch. It may or may not still be in MBB.
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001655 BBInfo[MI->getParent()->getNumber()].Size -= TII->GetInstSizeInBytes(MI);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001656 MI->eraseFromParent();
Jim Grosbach7a465252012-03-23 23:07:03 +00001657 adjustBBOffsetsAfter(MBB);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001658 return true;
1659}
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001660
Jim Grosbach7a465252012-03-23 23:07:03 +00001661/// undoLRSpillRestore - Remove Thumb push / pop instructions that only spills
Evan Cheng4b322e52009-08-11 21:11:32 +00001662/// LR / restores LR to pc. FIXME: This is done here because it's only possible
1663/// to do this if tBfar is not used.
Jim Grosbach7a465252012-03-23 23:07:03 +00001664bool ARMConstantIslands::undoLRSpillRestore() {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001665 bool MadeChange = false;
1666 for (unsigned i = 0, e = PushPopMIs.size(); i != e; ++i) {
1667 MachineInstr *MI = PushPopMIs[i];
Bob Wilson815baeb2010-03-13 01:08:20 +00001668 // First two operands are predicates.
Evan Cheng44bec522007-05-15 01:29:07 +00001669 if (MI->getOpcode() == ARM::tPOP_RET &&
Bob Wilson815baeb2010-03-13 01:08:20 +00001670 MI->getOperand(2).getReg() == ARM::PC &&
1671 MI->getNumExplicitOperands() == 3) {
Jim Grosbach25e6d482011-07-08 21:50:04 +00001672 // Create the new insn and copy the predicate from the old.
1673 BuildMI(MI->getParent(), MI->getDebugLoc(), TII->get(ARM::tBX_RET))
1674 .addOperand(MI->getOperand(0))
1675 .addOperand(MI->getOperand(1));
Evan Cheng44bec522007-05-15 01:29:07 +00001676 MI->eraseFromParent();
1677 MadeChange = true;
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001678 }
1679 }
1680 return MadeChange;
1681}
Evan Cheng5657c012009-07-29 02:18:14 +00001682
Jim Grosbach7a465252012-03-23 23:07:03 +00001683// mayOptimizeThumb2Instruction - Returns true if optimizeThumb2Instructions
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +00001684// below may shrink MI.
1685bool
1686ARMConstantIslands::mayOptimizeThumb2Instruction(const MachineInstr *MI) const {
1687 switch(MI->getOpcode()) {
Jim Grosbach7a465252012-03-23 23:07:03 +00001688 // optimizeThumb2Instructions.
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +00001689 case ARM::t2LEApcrel:
1690 case ARM::t2LDRpci:
Jim Grosbach7a465252012-03-23 23:07:03 +00001691 // optimizeThumb2Branches.
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +00001692 case ARM::t2B:
1693 case ARM::t2Bcc:
1694 case ARM::tBcc:
Jim Grosbach7a465252012-03-23 23:07:03 +00001695 // optimizeThumb2JumpTables.
Jakob Stoklund Olesen19d0bf32012-01-10 22:32:14 +00001696 case ARM::t2BR_JT:
1697 return true;
1698 }
1699 return false;
1700}
1701
Jim Grosbach7a465252012-03-23 23:07:03 +00001702bool ARMConstantIslands::optimizeThumb2Instructions() {
Evan Chenga1efbbd2009-08-14 00:32:16 +00001703 bool MadeChange = false;
1704
1705 // Shrink ADR and LDR from constantpool.
1706 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
1707 CPUser &U = CPUsers[i];
1708 unsigned Opcode = U.MI->getOpcode();
1709 unsigned NewOpc = 0;
1710 unsigned Scale = 1;
1711 unsigned Bits = 0;
1712 switch (Opcode) {
1713 default: break;
Owen Anderson6b8719f2010-12-13 22:51:08 +00001714 case ARM::t2LEApcrel:
Evan Chenga1efbbd2009-08-14 00:32:16 +00001715 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1716 NewOpc = ARM::tLEApcrel;
1717 Bits = 8;
1718 Scale = 4;
1719 }
1720 break;
1721 case ARM::t2LDRpci:
1722 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1723 NewOpc = ARM::tLDRpci;
1724 Bits = 8;
1725 Scale = 4;
1726 }
1727 break;
1728 }
1729
1730 if (!NewOpc)
1731 continue;
1732
Jim Grosbach7a465252012-03-23 23:07:03 +00001733 unsigned UserOffset = getUserOffset(U);
Evan Chenga1efbbd2009-08-14 00:32:16 +00001734 unsigned MaxOffs = ((1 << Bits) - 1) * Scale;
Jakob Stoklund Olesendae412b2012-01-10 01:34:59 +00001735
1736 // Be conservative with inline asm.
1737 if (!U.KnownAlignment)
1738 MaxOffs -= 2;
1739
Evan Chenga1efbbd2009-08-14 00:32:16 +00001740 // FIXME: Check if offset is multiple of scale if scale is not 4.
Jim Grosbach7a465252012-03-23 23:07:03 +00001741 if (isCPEntryInRange(U.MI, UserOffset, U.CPEMI, MaxOffs, false, true)) {
Evan Chenga1efbbd2009-08-14 00:32:16 +00001742 U.MI->setDesc(TII->get(NewOpc));
1743 MachineBasicBlock *MBB = U.MI->getParent();
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001744 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach7a465252012-03-23 23:07:03 +00001745 adjustBBOffsetsAfter(MBB);
Evan Chenga1efbbd2009-08-14 00:32:16 +00001746 ++NumT2CPShrunk;
1747 MadeChange = true;
1748 }
1749 }
1750
Jim Grosbach7a465252012-03-23 23:07:03 +00001751 MadeChange |= optimizeThumb2Branches();
1752 MadeChange |= optimizeThumb2JumpTables();
Evan Chenga1efbbd2009-08-14 00:32:16 +00001753 return MadeChange;
1754}
1755
Jim Grosbach7a465252012-03-23 23:07:03 +00001756bool ARMConstantIslands::optimizeThumb2Branches() {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001757 bool MadeChange = false;
1758
1759 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i) {
1760 ImmBranch &Br = ImmBranches[i];
1761 unsigned Opcode = Br.MI->getOpcode();
1762 unsigned NewOpc = 0;
1763 unsigned Scale = 1;
1764 unsigned Bits = 0;
1765 switch (Opcode) {
1766 default: break;
1767 case ARM::t2B:
1768 NewOpc = ARM::tB;
1769 Bits = 11;
1770 Scale = 2;
1771 break;
Evan Chengde17fb62009-10-31 23:46:45 +00001772 case ARM::t2Bcc: {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001773 NewOpc = ARM::tBcc;
1774 Bits = 8;
Evan Chengde17fb62009-10-31 23:46:45 +00001775 Scale = 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001776 break;
1777 }
Evan Chengde17fb62009-10-31 23:46:45 +00001778 }
1779 if (NewOpc) {
1780 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
1781 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Jim Grosbach7a465252012-03-23 23:07:03 +00001782 if (isBBInRange(Br.MI, DestBB, MaxOffs)) {
Evan Chengde17fb62009-10-31 23:46:45 +00001783 Br.MI->setDesc(TII->get(NewOpc));
1784 MachineBasicBlock *MBB = Br.MI->getParent();
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001785 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach7a465252012-03-23 23:07:03 +00001786 adjustBBOffsetsAfter(MBB);
Evan Chengde17fb62009-10-31 23:46:45 +00001787 ++NumT2BrShrunk;
1788 MadeChange = true;
1789 }
1790 }
1791
1792 Opcode = Br.MI->getOpcode();
1793 if (Opcode != ARM::tBcc)
Evan Cheng31b99dd2009-08-14 18:31:44 +00001794 continue;
1795
Evan Chengbfe8afa2012-01-14 01:53:46 +00001796 // If the conditional branch doesn't kill CPSR, then CPSR can be liveout
1797 // so this transformation is not safe.
1798 if (!Br.MI->killsRegister(ARM::CPSR))
1799 continue;
1800
Evan Chengde17fb62009-10-31 23:46:45 +00001801 NewOpc = 0;
1802 unsigned PredReg = 0;
1803 ARMCC::CondCodes Pred = llvm::getInstrPredicate(Br.MI, PredReg);
1804 if (Pred == ARMCC::EQ)
1805 NewOpc = ARM::tCBZ;
1806 else if (Pred == ARMCC::NE)
1807 NewOpc = ARM::tCBNZ;
1808 if (!NewOpc)
1809 continue;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001810 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Evan Chengde17fb62009-10-31 23:46:45 +00001811 // Check if the distance is within 126. Subtract starting offset by 2
1812 // because the cmp will be eliminated.
Jim Grosbach7a465252012-03-23 23:07:03 +00001813 unsigned BrOffset = getOffsetOf(Br.MI) + 4 - 2;
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001814 unsigned DestOffset = BBInfo[DestBB->getNumber()].Offset;
Evan Chengde17fb62009-10-31 23:46:45 +00001815 if (BrOffset < DestOffset && (DestOffset - BrOffset) <= 126) {
Evan Cheng0539c152011-04-01 22:09:28 +00001816 MachineBasicBlock::iterator CmpMI = Br.MI;
1817 if (CmpMI != Br.MI->getParent()->begin()) {
1818 --CmpMI;
1819 if (CmpMI->getOpcode() == ARM::tCMPi8) {
1820 unsigned Reg = CmpMI->getOperand(0).getReg();
1821 Pred = llvm::getInstrPredicate(CmpMI, PredReg);
1822 if (Pred == ARMCC::AL &&
1823 CmpMI->getOperand(1).getImm() == 0 &&
1824 isARMLowRegister(Reg)) {
1825 MachineBasicBlock *MBB = Br.MI->getParent();
1826 MachineInstr *NewBR =
1827 BuildMI(*MBB, CmpMI, Br.MI->getDebugLoc(), TII->get(NewOpc))
1828 .addReg(Reg).addMBB(DestBB,Br.MI->getOperand(0).getTargetFlags());
1829 CmpMI->eraseFromParent();
1830 Br.MI->eraseFromParent();
1831 Br.MI = NewBR;
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001832 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach7a465252012-03-23 23:07:03 +00001833 adjustBBOffsetsAfter(MBB);
Evan Cheng0539c152011-04-01 22:09:28 +00001834 ++NumCBZ;
1835 MadeChange = true;
1836 }
Evan Chengde17fb62009-10-31 23:46:45 +00001837 }
1838 }
Evan Cheng31b99dd2009-08-14 18:31:44 +00001839 }
1840 }
1841
1842 return MadeChange;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001843}
1844
Jim Grosbach7a465252012-03-23 23:07:03 +00001845/// optimizeThumb2JumpTables - Use tbb / tbh instructions to generate smaller
Evan Chenga1efbbd2009-08-14 00:32:16 +00001846/// jumptables when it's possible.
Jim Grosbach7a465252012-03-23 23:07:03 +00001847bool ARMConstantIslands::optimizeThumb2JumpTables() {
Evan Cheng5657c012009-07-29 02:18:14 +00001848 bool MadeChange = false;
1849
1850 // FIXME: After the tables are shrunk, can we get rid some of the
1851 // constantpool tables?
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00001852 MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001853 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001854
Evan Cheng5657c012009-07-29 02:18:14 +00001855 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1856 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1857 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001858 const MCInstrDesc &MCID = MI->getDesc();
1859 unsigned NumOps = MCID.getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001860 unsigned JTOpIdx = NumOps - (MI->isPredicable() ? 3 : 2);
Evan Cheng5657c012009-07-29 02:18:14 +00001861 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1862 unsigned JTI = JTOP.getIndex();
1863 assert(JTI < JT.size());
1864
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001865 bool ByteOk = true;
1866 bool HalfWordOk = true;
Jim Grosbach7a465252012-03-23 23:07:03 +00001867 unsigned JTOffset = getOffsetOf(MI) + 4;
Jim Grosbach80697d12009-11-12 17:25:07 +00001868 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001869 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1870 MachineBasicBlock *MBB = JTBBs[j];
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001871 unsigned DstOffset = BBInfo[MBB->getNumber()].Offset;
Evan Cheng8770f742009-07-29 23:20:20 +00001872 // Negative offset is not ok. FIXME: We should change BB layout to make
1873 // sure all the branches are forward.
Evan Chengd26b14c2009-07-31 18:28:05 +00001874 if (ByteOk && (DstOffset - JTOffset) > ((1<<8)-1)*2)
Evan Cheng5657c012009-07-29 02:18:14 +00001875 ByteOk = false;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001876 unsigned TBHLimit = ((1<<16)-1)*2;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001877 if (HalfWordOk && (DstOffset - JTOffset) > TBHLimit)
Evan Cheng5657c012009-07-29 02:18:14 +00001878 HalfWordOk = false;
1879 if (!ByteOk && !HalfWordOk)
1880 break;
1881 }
1882
1883 if (ByteOk || HalfWordOk) {
1884 MachineBasicBlock *MBB = MI->getParent();
1885 unsigned BaseReg = MI->getOperand(0).getReg();
1886 bool BaseRegKill = MI->getOperand(0).isKill();
1887 if (!BaseRegKill)
1888 continue;
1889 unsigned IdxReg = MI->getOperand(1).getReg();
1890 bool IdxRegKill = MI->getOperand(1).isKill();
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001891
1892 // Scan backwards to find the instruction that defines the base
1893 // register. Due to post-RA scheduling, we can't count on it
1894 // immediately preceding the branch instruction.
Evan Cheng5657c012009-07-29 02:18:14 +00001895 MachineBasicBlock::iterator PrevI = MI;
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001896 MachineBasicBlock::iterator B = MBB->begin();
1897 while (PrevI != B && !PrevI->definesRegister(BaseReg))
1898 --PrevI;
1899
1900 // If for some reason we didn't find it, we can't do anything, so
1901 // just skip this one.
1902 if (!PrevI->definesRegister(BaseReg))
Evan Cheng5657c012009-07-29 02:18:14 +00001903 continue;
1904
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001905 MachineInstr *AddrMI = PrevI;
Evan Cheng5657c012009-07-29 02:18:14 +00001906 bool OptOk = true;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001907 // Examine the instruction that calculates the jumptable entry address.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001908 // Make sure it only defines the base register and kills any uses
1909 // other than the index register.
Evan Cheng5657c012009-07-29 02:18:14 +00001910 for (unsigned k = 0, eee = AddrMI->getNumOperands(); k != eee; ++k) {
1911 const MachineOperand &MO = AddrMI->getOperand(k);
1912 if (!MO.isReg() || !MO.getReg())
1913 continue;
1914 if (MO.isDef() && MO.getReg() != BaseReg) {
1915 OptOk = false;
1916 break;
1917 }
1918 if (MO.isUse() && !MO.isKill() && MO.getReg() != IdxReg) {
1919 OptOk = false;
1920 break;
1921 }
1922 }
1923 if (!OptOk)
1924 continue;
1925
Owen Anderson6b8719f2010-12-13 22:51:08 +00001926 // Now scan back again to find the tLEApcrel or t2LEApcrelJT instruction
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001927 // that gave us the initial base register definition.
1928 for (--PrevI; PrevI != B && !PrevI->definesRegister(BaseReg); --PrevI)
1929 ;
1930
Owen Anderson6b8719f2010-12-13 22:51:08 +00001931 // The instruction should be a tLEApcrel or t2LEApcrelJT; we want
Evan Chenga1efbbd2009-08-14 00:32:16 +00001932 // to delete it as well.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001933 MachineInstr *LeaMI = PrevI;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001934 if ((LeaMI->getOpcode() != ARM::tLEApcrelJT &&
Owen Anderson6b8719f2010-12-13 22:51:08 +00001935 LeaMI->getOpcode() != ARM::t2LEApcrelJT) ||
Evan Cheng5657c012009-07-29 02:18:14 +00001936 LeaMI->getOperand(0).getReg() != BaseReg)
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001937 OptOk = false;
Evan Cheng5657c012009-07-29 02:18:14 +00001938
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001939 if (!OptOk)
1940 continue;
1941
Jim Grosbachd092a872010-11-29 21:28:32 +00001942 unsigned Opc = ByteOk ? ARM::t2TBB_JT : ARM::t2TBH_JT;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001943 MachineInstr *NewJTMI = BuildMI(MBB, MI->getDebugLoc(), TII->get(Opc))
1944 .addReg(IdxReg, getKillRegState(IdxRegKill))
1945 .addJumpTableIndex(JTI, JTOP.getTargetFlags())
1946 .addImm(MI->getOperand(JTOpIdx+1).getImm());
1947 // FIXME: Insert an "ALIGN" instruction to ensure the next instruction
1948 // is 2-byte aligned. For now, asm printer will fix it up.
1949 unsigned NewSize = TII->GetInstSizeInBytes(NewJTMI);
1950 unsigned OrigSize = TII->GetInstSizeInBytes(AddrMI);
1951 OrigSize += TII->GetInstSizeInBytes(LeaMI);
1952 OrigSize += TII->GetInstSizeInBytes(MI);
1953
1954 AddrMI->eraseFromParent();
1955 LeaMI->eraseFromParent();
1956 MI->eraseFromParent();
1957
1958 int delta = OrigSize - NewSize;
Jakob Stoklund Olesena3f331b2011-12-07 01:08:25 +00001959 BBInfo[MBB->getNumber()].Size -= delta;
Jim Grosbach7a465252012-03-23 23:07:03 +00001960 adjustBBOffsetsAfter(MBB);
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001961
1962 ++NumTBs;
1963 MadeChange = true;
Evan Cheng5657c012009-07-29 02:18:14 +00001964 }
1965 }
1966
1967 return MadeChange;
1968}
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001969
Jim Grosbach7a465252012-03-23 23:07:03 +00001970/// reorderThumb2JumpTables - Adjust the function's block layout to ensure that
Jim Grosbach9249efe2009-11-16 18:55:47 +00001971/// jump tables always branch forwards, since that's what tbb and tbh need.
Jim Grosbach7a465252012-03-23 23:07:03 +00001972bool ARMConstantIslands::reorderThumb2JumpTables() {
Jim Grosbach80697d12009-11-12 17:25:07 +00001973 bool MadeChange = false;
1974
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00001975 MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001976 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001977
Jim Grosbach80697d12009-11-12 17:25:07 +00001978 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1979 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1980 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001981 const MCInstrDesc &MCID = MI->getDesc();
1982 unsigned NumOps = MCID.getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001983 unsigned JTOpIdx = NumOps - (MI->isPredicable() ? 3 : 2);
Jim Grosbach80697d12009-11-12 17:25:07 +00001984 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1985 unsigned JTI = JTOP.getIndex();
1986 assert(JTI < JT.size());
1987
1988 // We prefer if target blocks for the jump table come after the jump
1989 // instruction so we can use TB[BH]. Loop through the target blocks
1990 // and try to adjust them such that that's true.
Jim Grosbach08cbda52009-11-16 18:58:52 +00001991 int JTNumber = MI->getParent()->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001992 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1993 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1994 MachineBasicBlock *MBB = JTBBs[j];
Jim Grosbach08cbda52009-11-16 18:58:52 +00001995 int DTNumber = MBB->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001996
Jim Grosbach08cbda52009-11-16 18:58:52 +00001997 if (DTNumber < JTNumber) {
Jim Grosbach80697d12009-11-12 17:25:07 +00001998 // The destination precedes the switch. Try to move the block forward
1999 // so we have a positive offset.
2000 MachineBasicBlock *NewBB =
Jim Grosbach7a465252012-03-23 23:07:03 +00002001 adjustJTTargetBlockForward(MBB, MI->getParent());
Jim Grosbach80697d12009-11-12 17:25:07 +00002002 if (NewBB)
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00002003 MJTI->ReplaceMBBInJumpTable(JTI, JTBBs[j], NewBB);
Jim Grosbach80697d12009-11-12 17:25:07 +00002004 MadeChange = true;
2005 }
2006 }
2007 }
2008
2009 return MadeChange;
2010}
2011
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002012MachineBasicBlock *ARMConstantIslands::
Jim Grosbach7a465252012-03-23 23:07:03 +00002013adjustJTTargetBlockForward(MachineBasicBlock *BB, MachineBasicBlock *JTBB) {
Jim Grosbach03e2d442010-07-07 22:53:35 +00002014 // If the destination block is terminated by an unconditional branch,
Jim Grosbach80697d12009-11-12 17:25:07 +00002015 // try to move it; otherwise, create a new block following the jump
Jim Grosbach08cbda52009-11-16 18:58:52 +00002016 // table that branches back to the actual target. This is a very simple
2017 // heuristic. FIXME: We can definitely improve it.
Jim Grosbach80697d12009-11-12 17:25:07 +00002018 MachineBasicBlock *TBB = 0, *FBB = 0;
2019 SmallVector<MachineOperand, 4> Cond;
Jim Grosbacha0a95a32009-11-17 01:21:04 +00002020 SmallVector<MachineOperand, 4> CondPrior;
2021 MachineFunction::iterator BBi = BB;
2022 MachineFunction::iterator OldPrior = prior(BBi);
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00002023
Jim Grosbachca215e72009-11-16 17:10:56 +00002024 // If the block terminator isn't analyzable, don't try to move the block
Jim Grosbacha0a95a32009-11-17 01:21:04 +00002025 bool B = TII->AnalyzeBranch(*BB, TBB, FBB, Cond);
Jim Grosbachca215e72009-11-16 17:10:56 +00002026
Jim Grosbacha0a95a32009-11-17 01:21:04 +00002027 // If the block ends in an unconditional branch, move it. The prior block
2028 // has to have an analyzable terminator for us to move this one. Be paranoid
Jim Grosbach08cbda52009-11-16 18:58:52 +00002029 // and make sure we're not trying to move the entry block of the function.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00002030 if (!B && Cond.empty() && BB != MF->begin() &&
Jim Grosbacha0a95a32009-11-17 01:21:04 +00002031 !TII->AnalyzeBranch(*OldPrior, TBB, FBB, CondPrior)) {
Jim Grosbach80697d12009-11-12 17:25:07 +00002032 BB->moveAfter(JTBB);
2033 OldPrior->updateTerminator();
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00002034 BB->updateTerminator();
Jim Grosbach08cbda52009-11-16 18:58:52 +00002035 // Update numbering to account for the block being moved.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00002036 MF->RenumberBlocks();
Jim Grosbach80697d12009-11-12 17:25:07 +00002037 ++NumJTMoved;
2038 return NULL;
2039 }
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002040
2041 // Create a new MBB for the code after the jump BB.
2042 MachineBasicBlock *NewBB =
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00002043 MF->CreateMachineBasicBlock(JTBB->getBasicBlock());
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002044 MachineFunction::iterator MBBI = JTBB; ++MBBI;
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00002045 MF->insert(MBBI, NewBB);
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002046
2047 // Add an unconditional branch from NewBB to BB.
2048 // There doesn't seem to be meaningful DebugInfo available; this doesn't
2049 // correspond directly to anything in the source.
2050 assert (isThumb2 && "Adjusting for TB[BH] but not in Thumb2?");
Owen Anderson51f6a7a2011-09-09 21:48:23 +00002051 BuildMI(NewBB, DebugLoc(), TII->get(ARM::t2B)).addMBB(BB)
2052 .addImm(ARMCC::AL).addReg(0);
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002053
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00002054 // Update internal data structures to account for the newly inserted MBB.
Jakob Stoklund Olesendbf350a2011-12-12 18:16:53 +00002055 MF->RenumberBlocks(NewBB);
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00002056
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002057 // Update the CFG.
2058 NewBB->addSuccessor(BB);
2059 JTBB->removeSuccessor(BB);
2060 JTBB->addSuccessor(NewBB);
2061
Jim Grosbach80697d12009-11-12 17:25:07 +00002062 ++NumJTInserted;
Jim Grosbach1fc7d712009-11-11 02:47:19 +00002063 return NewBB;
2064}