blob: e134696f7581d9fbc1429c6243429886d8ff627f [file] [log] [blame]
Nate Begeman3b78e3b2004-11-24 00:16:37 +00001
Misha Brukman8c02c1c2004-07-27 23:29:16 +00002//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003//
4// The LLVM Compiler Infrastructure
5//
6// This file was developed by the LLVM research group and is distributed under
7// the University of Illinois Open Source License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000011// This file describes the subset of the 32-bit PowerPC instruction set, as used
12// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013//
14//===----------------------------------------------------------------------===//
15
Misha Brukman28791dd2004-08-02 16:54:54 +000016include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017
Misha Brukman145a5a32004-11-15 21:20:09 +000018let isTerminator = 1 in {
19 let isReturn = 1 in
Chris Lattner6f407892004-11-23 22:06:24 +000020 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, 0, 0, (ops), "blr">;
21 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000022}
Chris Lattner7bb424f2004-08-14 23:27:29 +000023
Nate Begemanc3306122004-08-21 05:56:39 +000024def u5imm : Operand<i8> {
25 let PrintMethod = "printU5ImmOperand";
26}
Nate Begeman07aada82004-08-30 02:28:06 +000027def u6imm : Operand<i8> {
28 let PrintMethod = "printU6ImmOperand";
29}
Nate Begemaned428532004-09-04 05:00:00 +000030def s16imm : Operand<i16> {
31 let PrintMethod = "printS16ImmOperand";
32}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000033def u16imm : Operand<i16> {
34 let PrintMethod = "printU16ImmOperand";
35}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000036def target : Operand<i32> {
37 let PrintMethod = "printBranchOperand";
38}
39def piclabel: Operand<i32> {
40 let PrintMethod = "printPICLabel";
41}
Nate Begemaned428532004-09-04 05:00:00 +000042def symbolHi: Operand<i32> {
43 let PrintMethod = "printSymbolHi";
44}
45def symbolLo: Operand<i32> {
46 let PrintMethod = "printSymbolLo";
47}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000048
Misha Brukman5dfe3a92004-06-21 16:55:25 +000049// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000050def PHI : Pseudo<(ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000051let isLoad = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000052def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
53def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000054}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000055def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
56def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000057
Misha Brukmanb2edb442004-06-28 18:23:35 +000058let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000059 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Misha Brukman40a55e12004-10-23 20:29:24 +000060 def B : IForm<18, 0, 0, 0, 0, (ops target:$func), "b $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000061//def BA : IForm<18, 1, 0, 0, 0, (ops target:$func), "ba $func">;
Misha Brukman40a55e12004-10-23 20:29:24 +000062 def BL : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +000063//def BLA : IForm<18, 1, 1, 0, 0, (ops target:$func), "bla $func">;
64
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000065 // FIXME: 4*CR# needs to be added to the BI field!
66 // This will only work for CR0 as it stands now
Nate Begemaned428532004-09-04 05:00:00 +000067 def BLT : BForm_ext<16, 0, 0, 12, 0, 0, 0, (ops CRRC:$crS, target:$block),
68 "blt $block">;
69 def BLE : BForm_ext<16, 0, 0, 4, 1, 0, 0, (ops CRRC:$crS, target:$block),
70 "ble $block">;
71 def BEQ : BForm_ext<16, 0, 0, 12, 2, 0, 0, (ops CRRC:$crS, target:$block),
72 "beq $block">;
73 def BGE : BForm_ext<16, 0, 0, 4, 0, 0, 0, (ops CRRC:$crS, target:$block),
74 "bge $block">;
75 def BGT : BForm_ext<16, 0, 0, 12, 1, 0, 0, (ops CRRC:$crS, target:$block),
76 "bgt $block">;
77 def BNE : BForm_ext<16, 0, 0, 4, 2, 0, 0, (ops CRRC:$crS, target:$block),
78 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000079}
80
Misha Brukman5fa2b022004-06-29 23:37:36 +000081let isBranch = 1, isTerminator = 1, isCall = 1,
82 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000083 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
84 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
85 LR,XER,CTR,
86 CR0,CR1,CR5,CR6,CR7] in {
87 // Convenient aliases for call instructions
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000088 def CALLpcrel : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
Nate Begeman3b78e3b2004-11-24 00:16:37 +000089 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1, 0, 0, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +000090}
91
Nate Begeman07aada82004-08-30 02:28:06 +000092// D-Form instructions. Most instructions that perform an operation on a
93// register and an immediate are of this type.
94//
Nate Begemanb816f022004-10-07 22:30:03 +000095let isLoad = 1 in {
Chris Lattner943f4522004-11-23 19:23:18 +000096def LBZ : DForm_1<34, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +000097 "lbz $rD, $disp($rA)">;
98def LHA : DForm_1<42, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
99 "lha $rD, $disp($rA)">;
100def LHZ : DForm_1<40, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
101 "lhz $rD, $disp($rA)">;
102def LMW : DForm_1<46, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
103 "lmw $rD, $disp($rA)">;
104def LWZ : DForm_1<32, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
105 "lwz $rD, $disp($rA)">;
Chris Lattner943f4522004-11-23 19:23:18 +0000106def LWZU : DForm_1<35, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000107 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000108}
Nate Begemaned428532004-09-04 05:00:00 +0000109def ADDI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
110 "addi $rD, $rA, $imm">;
111def ADDIC : DForm_2<12, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
112 "addic $rD, $rA, $imm">;
113def ADDICo : DForm_2<13, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
114 "addic. $rD, $rA, $imm">;
115def ADDIS : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
116 "addis $rD, $rA, $imm">;
Chris Lattner6540c6c2004-11-23 05:54:25 +0000117def LA : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000118 "la $rD, $sym($rA)">;
119def LOADHiAddr : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
120 "addis $rD, $rA, $sym">;
121def MULLI : DForm_2< 7, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
122 "mulli $rD, $rA, $imm">;
123def SUBFIC : DForm_2< 8, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
124 "subfic $rD, $rA, $imm">;
Nate Begemaned428532004-09-04 05:00:00 +0000125def LI : DForm_2_r0<14, 0, 0, (ops GPRC:$rD, s16imm:$imm),
126 "li $rD, $imm">;
127def LIS : DForm_2_r0<15, 0, 0, (ops GPRC:$rD, s16imm:$imm),
128 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000129let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000130def STMW : DForm_3<47, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
131 "stmw $rS, $disp($rA)">;
132def STB : DForm_3<38, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
133 "stb $rS, $disp($rA)">;
Nate Begemaned428532004-09-04 05:00:00 +0000134def STH : DForm_3<44, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
135 "sth $rS, $disp($rA)">;
Nate Begemaned428532004-09-04 05:00:00 +0000136def STW : DForm_3<36, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
137 "stw $rS, $disp($rA)">;
138def STWU : DForm_3<37, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
139 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000140}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000141def ANDIo : DForm_4<28, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000142 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
143 "andi. $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000144def ANDISo : DForm_4<29, 0, 0,
145 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
146 "andis. $dst, $src1, $src2">;
Nate Begeman07aada82004-08-30 02:28:06 +0000147def ORI : DForm_4<24, 0, 0,
148 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
149 "ori $dst, $src1, $src2">;
150def ORIS : DForm_4<25, 0, 0,
151 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
152 "oris $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000153def XORI : DForm_4<26, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000154 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
155 "xori $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000156def XORIS : DForm_4<27, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000157 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
158 "xoris $dst, $src1, $src2">;
Nate Begemaned428532004-09-04 05:00:00 +0000159def NOP : DForm_4_zero<24, 0, 0, (ops), "nop">;
160def CMPI : DForm_5<11, 0, 0, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
161 "cmpi $crD, $L, $rA, $imm">;
162def CMPWI : DForm_5_ext<11, 0, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
163 "cmpwi $crD, $rA, $imm">;
164def CMPDI : DForm_5_ext<11, 1, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
165 "cmpdi $crD, $rA, $imm">;
Nate Begeman07aada82004-08-30 02:28:06 +0000166def CMPLI : DForm_6<10, 0, 0,
Nate Begemaned428532004-09-04 05:00:00 +0000167 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
168 "cmpli $dst, $size, $src1, $src2">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000169def CMPLWI : DForm_6_ext<10, 0, 0,
170 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
171 "cmplwi $dst, $src1, $src2">;
172def CMPLDI : DForm_6_ext<10, 1, 0,
173 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
174 "cmpldi $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000175let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000176def LFS : DForm_8<48, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
177 "lfs $rD, $disp($rA)">;
178def LFD : DForm_8<50, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
179 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000180}
181let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000182def STFS : DForm_9<52, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
183 "stfs $rS, $disp($rA)">;
184def STFD : DForm_9<54, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
185 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000186}
Nate Begemaned428532004-09-04 05:00:00 +0000187
188// DS-Form instructions. Load/Store instructions available in PPC-64
189//
Nate Begemanb816f022004-10-07 22:30:03 +0000190let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000191def LWA : DSForm_1<58, 2, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
192 "lwa $rT, $DS($rA)">;
193def LD : DSForm_2<58, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
194 "ld $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000195}
196let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000197def STD : DSForm_2<62, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
198 "std $rT, $DS($rA)">;
199def STDU : DSForm_2<62, 1, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
200 "stdu $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000201}
Nate Begemanc3306122004-08-21 05:56:39 +0000202
Nate Begeman07aada82004-08-30 02:28:06 +0000203// X-Form instructions. Most instructions that perform an operation on a
204// register and another register are of this type.
205//
Nate Begemanb816f022004-10-07 22:30:03 +0000206let isLoad = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000207def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
208 "lbzx $dst, $base, $index">;
209def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
210 "lhax $dst, $base, $index">;
211def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
212 "lhzx $dst, $base, $index">;
213def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
214 "lwax $dst, $base, $index">;
215def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
216 "lwzx $dst, $base, $index">;
217def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
218 "ldx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000219}
Nate Begemanc3306122004-08-21 05:56:39 +0000220def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
221def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
222 "and $rA, $rS, $rB">;
223def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
224 "andc $rA, $rS, $rB">;
225def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
226 "eqv $rA, $rS, $rB">;
227def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
228 "nand $rA, $rS, $rB">;
229def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
230 "nor $rA, $rS, $rB">;
231def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
232 "or $rA, $rS, $rB">;
233def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
234 "or. $rA, $rS, $rB">;
235def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
236 "orc $rA, $rS, $rB">;
237def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
238 "sld $rA, $rS, $rB">;
239def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
240 "slw $rA, $rS, $rB">;
241def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
242 "srd $rA, $rS, $rB">;
243def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
244 "srw $rA, $rS, $rB">;
245def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
246 "srad $rA, $rS, $rB">;
247def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
248 "sraw $rA, $rS, $rB">;
249def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
250 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000251let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000252def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
253 "stbx $rS, $rA, $rB">;
254def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
255 "sthx $rS, $rA, $rB">;
256def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
257 "stwx $rS, $rA, $rB">;
258def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
259 "stwux $rS, $rA, $rB">;
260def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
261 "stdx $rS, $rA, $rB">;
262def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
263 "stdux $rS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000264}
Nate Begemanc3306122004-08-21 05:56:39 +0000265def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
266 "srawi $rA, $rS, $SH">;
267def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
268 "cntlzw $rA, $rS">;
269def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
270 "extsb $rA, $rS">;
271def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
272 "extsh $rA, $rS">;
Nate Begemand332fd52004-08-29 22:02:43 +0000273def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS),
274 "extsw $rA, $rS">;
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000275def CMP : XForm_16<31, 0, 0, 0,
276 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
277 "cmp $crD, $long, $rA, $rB">;
278def CMPL : XForm_16<31, 32, 0, 0,
279 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
280 "cmpl $crD, $long, $rA, $rB">;
281def CMPW : XForm_16_ext<31, 0, 0, 0,
282 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
283 "cmpw $crD, $rA, $rB">;
284def CMPD : XForm_16_ext<31, 0, 1, 0,
285 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
286 "cmpd $crD, $rA, $rB">;
287def CMPLW : XForm_16_ext<31, 32, 0, 0,
288 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
289 "cmplw $crD, $rA, $rB">;
290def CMPLD : XForm_16_ext<31, 32, 1, 0,
291 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
292 "cmpld $crD, $rA, $rB">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000293def FCMPU : XForm_17<63, 0, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
294 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000295let isLoad = 1 in {
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000296def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
297 "lfsx $dst, $base, $index">;
298def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
299 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000300}
Nate Begemand332fd52004-08-29 22:02:43 +0000301def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
302 "fcfid $frD, $frB">;
303def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
304 "fctidz $frD, $frB">;
305def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
306 "fctiwz $frD, $frB">;
Nate Begemanc3306122004-08-21 05:56:39 +0000307def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
308 "fmr $frD, $frB">;
Chris Lattnera1ab4512004-11-25 03:53:44 +0000309def FNEG : XForm_26<63, 40, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000310 "fneg $frD, $frB">;
311def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
312 "frsp $frD, $frB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000313let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000314def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
315 "stfsx $frS, $rA, $rB">;
316def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
317 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000318}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000319
Nate Begeman07aada82004-08-30 02:28:06 +0000320// XL-Form instructions. condition register logical ops.
321//
Nate Begemanc3306122004-08-21 05:56:39 +0000322def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
323 "crand $D, $A, $B">;
324def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
325 "crandc $D, $A, $B">;
326def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
327 "crnor $D, $A, $B">;
328def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
329 "cror $D, $A, $B">;
Nate Begeman07aada82004-08-30 02:28:06 +0000330
331// XFX-Form instructions. Instructions that deal with SPRs
332//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000333// Note that although LR should be listed as `8' and CTR as `9' in the SPR
334// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
335// which means the SPR value needs to be multiplied by a factor of 32.
336def MFCTR : XFXForm_1_ext<31, 339, 288, 0, 0, (ops GPRC:$rT), "mfctr $rT">;
337def MFLR : XFXForm_1_ext<31, 339, 256, 0, 0, (ops GPRC:$rT), "mflr $rT">;
338def MTCTR : XFXForm_7_ext<31, 467, 288, 0, 0, (ops GPRC:$rS), "mtctr $rS">;
339def MTLR : XFXForm_7_ext<31, 467, 256, 0, 0, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000340
341
342// XS-Form instructions. Just 'sradi'
343//
344def SRADI : XSForm_1<31, 413, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
345 "sradi $rA, $rS, $SH">;
346
347// XO-Form instructions. Arithmetic instructions that can set overflow bit
348//
349def ADD : XOForm_1<31, 266, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
350 "add $rT, $rA, $rB">;
351def ADDC : XOForm_1<31, 10, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
352 "addc $rT, $rA, $rB">;
353def ADDE : XOForm_1<31, 138, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
354 "adde $rT, $rA, $rB">;
Nate Begeman20136a22004-09-06 18:46:59 +0000355def DIVD : XOForm_1<31, 489, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
356 "divd $rT, $rA, $rB">;
357def DIVDU : XOForm_1<31, 457, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
358 "divdu $rT, $rA, $rB">;
Nate Begeman07aada82004-08-30 02:28:06 +0000359def DIVW : XOForm_1<31, 491, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
360 "divw $rT, $rA, $rB">;
361def DIVWU : XOForm_1<31, 459, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
362 "divwu $rT, $rA, $rB">;
363def MULHWU : XOForm_1<31, 11, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
364 "mulhwu $rT, $rA, $rB">;
365def MULLD : XOForm_1<31, 233, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
366 "mulld $rT, $rA, $rB">;
367def MULLW : XOForm_1<31, 235, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
368 "mullw $rT, $rA, $rB">;
369def SUBF : XOForm_1<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
370 "subf $rT, $rA, $rB">;
371def SUBFC : XOForm_1<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
372 "subfc $rT, $rA, $rB">;
373def SUBFE : XOForm_1<31, 136, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
374 "subfe $rT, $rA, $rB">;
375def SUB : XOForm_1r<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
376 "sub $rT, $rA, $rB">;
377def SUBC : XOForm_1r<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
378 "subc $rT, $rA, $rB">;
Nate Begemana2de1022004-09-22 04:40:25 +0000379def ADDME : XOForm_3<31, 234, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
380 "addme $rT, $rA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000381def ADDZE : XOForm_3<31, 202, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
382 "addze $rT, $rA">;
383def NEG : XOForm_3<31, 104, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
384 "neg $rT, $rA">;
385def SUBFZE : XOForm_3<31, 200, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
386 "subfze $rT, $rA">;
387
388// A-Form instructions. Most of the instructions executed in the FPU are of
389// this type.
390//
391def FMADD : AForm_1<63, 29, 0, 0, 0,
392 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
393 "fmadd $FRT, $FRA, $FRC, $FRB">;
394def FSEL : AForm_1<63, 23, 0, 0, 0,
395 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
396 "fsel $FRT, $FRA, $FRC, $FRB">;
397def FADD : AForm_2<63, 21, 0, 0, 0,
398 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
399 "fadd $FRT, $FRA, $FRB">;
400def FADDS : AForm_2<59, 21, 0, 0, 0,
401 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
402 "fadds $FRT, $FRA, $FRB">;
403def FDIV : AForm_2<63, 18, 0, 0, 0,
404 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
405 "fdiv $FRT, $FRA, $FRB">;
406def FDIVS : AForm_2<59, 18, 0, 0, 0,
407 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
408 "fdivs $FRT, $FRA, $FRB">;
409def FMUL : AForm_3<63, 25, 0, 0, 0,
410 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
411 "fmul $FRT, $FRA, $FRB">;
412def FMULS : AForm_3<59, 25, 0, 0, 0,
413 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
414 "fmuls $FRT, $FRA, $FRB">;
415def FSUB : AForm_2<63, 20, 0, 0, 0,
416 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
417 "fsub $FRT, $FRA, $FRB">;
418def FSUBS : AForm_2<59, 20, 0, 0, 0,
419 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
420 "fsubs $FRT, $FRA, $FRB">;
421
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000422// M-Form instructions. rotate and mask instructions.
423//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000424let isTwoAddress = 1 in {
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000425def RLWIMI : MForm_2<20, 0, 0, 0,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000426 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
427 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
428}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000429def RLWINM : MForm_2<21, 0, 0, 0,
430 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
431 "rlwinm $rA, $rS, $SH, $MB, $ME">;
432
433
434// MD-Form instructions. 64 bit rotate instructions.
435//
436def RLDICL : MDForm_1<30, 0, 0, 1, 0,
437 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
438 "rldicl $rA, $rS, $SH, $MB">;
439def RLDICR : MDForm_1<30, 1, 0, 1, 0,
440 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
441 "rldicr $rA, $rS, $SH, $ME">;
442
Chris Lattnerbe686a82004-12-16 16:31:57 +0000443def PowerPCInstrInfo : InstrInfo {
444 let PHIInst = PHI;
445
446 let TSFlagsFields = [ "VMX", "PPC64" ];
447 let TSFlagsShifts = [ 0, 1 ];
448
449 let isLittleEndianEncoding = 1;
450}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000451