blob: e369fc1e7d487a629c384ee2b2f013e784854bc4 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach862019c2011-10-18 23:02:30 +0000136
Jim Grosbach98b05a52011-11-30 01:09:44 +0000137// Register list of one D register, with "all lanes" subscripting.
138def VecListOneDAllLanesAsmOperand : AsmOperandClass {
139 let Name = "VecListOneDAllLanes";
140 let ParserMethod = "parseVectorList";
141 let RenderMethod = "addVecListOperands";
142}
143def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
144 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
145}
Jim Grosbach13af2222011-11-30 18:21:25 +0000146// Register list of two D registers, with "all lanes" subscripting.
147def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListTwoDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
153 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
154}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000155// Register list of two D registers spaced by 2 (two sequential Q registers).
156def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListTwoQAllLanes";
158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
161def VecListTwoQAllLanes : RegisterOperand<DPR,
162 "printVectorListTwoSpacedAllLanes"> {
163 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
164}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000165
Jim Grosbach7636bf62011-12-02 00:35:16 +0000166// Register list of one D register, with byte lane subscripting.
167def VecListOneDByteIndexAsmOperand : AsmOperandClass {
168 let Name = "VecListOneDByteIndexed";
169 let ParserMethod = "parseVectorList";
170 let RenderMethod = "addVecListIndexedOperands";
171}
172def VecListOneDByteIndexed : Operand<i32> {
173 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
174 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
175}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000176// ...with half-word lane subscripting.
177def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
178 let Name = "VecListOneDHWordIndexed";
179 let ParserMethod = "parseVectorList";
180 let RenderMethod = "addVecListIndexedOperands";
181}
182def VecListOneDHWordIndexed : Operand<i32> {
183 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
184 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
185}
186// ...with word lane subscripting.
187def VecListOneDWordIndexAsmOperand : AsmOperandClass {
188 let Name = "VecListOneDWordIndexed";
189 let ParserMethod = "parseVectorList";
190 let RenderMethod = "addVecListIndexedOperands";
191}
192def VecListOneDWordIndexed : Operand<i32> {
193 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
194 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
195}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000196
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000197// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000198def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
199 let Name = "VecListTwoDByteIndexed";
200 let ParserMethod = "parseVectorList";
201 let RenderMethod = "addVecListIndexedOperands";
202}
203def VecListTwoDByteIndexed : Operand<i32> {
204 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
205 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
206}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000207// ...with half-word lane subscripting.
208def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
209 let Name = "VecListTwoDHWordIndexed";
210 let ParserMethod = "parseVectorList";
211 let RenderMethod = "addVecListIndexedOperands";
212}
213def VecListTwoDHWordIndexed : Operand<i32> {
214 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
215 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
216}
217// ...with word lane subscripting.
218def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
219 let Name = "VecListTwoDWordIndexed";
220 let ParserMethod = "parseVectorList";
221 let RenderMethod = "addVecListIndexedOperands";
222}
223def VecListTwoDWordIndexed : Operand<i32> {
224 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
225 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
226}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000227// Register list of two Q registers with half-word lane subscripting.
228def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
229 let Name = "VecListTwoQHWordIndexed";
230 let ParserMethod = "parseVectorList";
231 let RenderMethod = "addVecListIndexedOperands";
232}
233def VecListTwoQHWordIndexed : Operand<i32> {
234 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
235 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
236}
237// ...with word lane subscripting.
238def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
239 let Name = "VecListTwoQWordIndexed";
240 let ParserMethod = "parseVectorList";
241 let RenderMethod = "addVecListIndexedOperands";
242}
243def VecListTwoQWordIndexed : Operand<i32> {
244 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
245 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
246}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000247
Jim Grosbach3a678af2012-01-23 21:53:26 +0000248
249// Register list of three D registers with byte lane subscripting.
250def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
251 let Name = "VecListThreeDByteIndexed";
252 let ParserMethod = "parseVectorList";
253 let RenderMethod = "addVecListIndexedOperands";
254}
255def VecListThreeDByteIndexed : Operand<i32> {
256 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
257 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
258}
259// ...with half-word lane subscripting.
260def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
261 let Name = "VecListThreeDHWordIndexed";
262 let ParserMethod = "parseVectorList";
263 let RenderMethod = "addVecListIndexedOperands";
264}
265def VecListThreeDHWordIndexed : Operand<i32> {
266 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
267 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
268}
269// ...with word lane subscripting.
270def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
271 let Name = "VecListThreeDWordIndexed";
272 let ParserMethod = "parseVectorList";
273 let RenderMethod = "addVecListIndexedOperands";
274}
275def VecListThreeDWordIndexed : Operand<i32> {
276 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
277 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
278}
279// Register list of three Q registers with half-word lane subscripting.
280def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
281 let Name = "VecListThreeQHWordIndexed";
282 let ParserMethod = "parseVectorList";
283 let RenderMethod = "addVecListIndexedOperands";
284}
285def VecListThreeQHWordIndexed : Operand<i32> {
286 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
287 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
288}
289// ...with word lane subscripting.
290def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
291 let Name = "VecListThreeQWordIndexed";
292 let ParserMethod = "parseVectorList";
293 let RenderMethod = "addVecListIndexedOperands";
294}
295def VecListThreeQWordIndexed : Operand<i32> {
296 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
297 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
298}
299
300
Bob Wilson5bafff32009-06-22 23:27:02 +0000301//===----------------------------------------------------------------------===//
302// NEON-specific DAG Nodes.
303//===----------------------------------------------------------------------===//
304
305def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000306def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000307
308def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000309def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000310def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000311def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
312def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000313def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
314def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000315def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
316def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000317def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
318def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
319
320// Types for vector shift by immediates. The "SHX" version is for long and
321// narrow operations where the source and destination vectors have different
322// types. The "SHINS" version is for shift and insert operations.
323def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
324 SDTCisVT<2, i32>]>;
325def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
326 SDTCisVT<2, i32>]>;
327def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
328 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
329
330def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
331def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
332def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
333def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
334def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
335def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
336def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
337
338def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
339def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
340def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
341
342def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
343def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
344def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
345def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
346def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
347def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
348
349def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
350def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
351def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
352
353def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
354def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
355
356def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
357 SDTCisVT<2, i32>]>;
358def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
359def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
360
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000361def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
362def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
363def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000364def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000365
Owen Andersond9668172010-11-03 22:44:51 +0000366def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
367 SDTCisVT<2, i32>]>;
368def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000369def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000370
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000371def NEONvbsl : SDNode<"ARMISD::VBSL",
372 SDTypeProfile<1, 3, [SDTCisVec<0>,
373 SDTCisSameAs<0, 1>,
374 SDTCisSameAs<0, 2>,
375 SDTCisSameAs<0, 3>]>>;
376
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000377def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
378
Bob Wilson0ce37102009-08-14 05:08:32 +0000379// VDUPLANE can produce a quad-register result from a double-register source,
380// so the result is not constrained to match the source.
381def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
382 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
383 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000384
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000385def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
386 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
387def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
388
Bob Wilsond8e17572009-08-12 22:31:50 +0000389def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
390def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
391def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
392def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
393
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000394def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000395 SDTCisSameAs<0, 2>,
396 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000397def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
398def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
399def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000400
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000401def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
402 SDTCisSameAs<1, 2>]>;
403def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
404def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
405
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000406def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
407 SDTCisSameAs<0, 2>]>;
408def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
409def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
410
Bob Wilsoncba270d2010-07-13 21:16:48 +0000411def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
412 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000413 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000414 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
415 return (EltBits == 32 && EltVal == 0);
416}]>;
417
418def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
419 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000420 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000421 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
422 return (EltBits == 8 && EltVal == 0xff);
423}]>;
424
Bob Wilson5bafff32009-06-22 23:27:02 +0000425//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000426// NEON load / store instructions
427//===----------------------------------------------------------------------===//
428
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000429// Use VLDM to load a Q register as a D register pair.
430// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000431def VLDMQIA
432 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
433 IIC_fpLoad_m, "",
434 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000435
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000436// Use VSTM to store a Q register as a D register pair.
437// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000438def VSTMQIA
439 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
440 IIC_fpStore_m, "",
441 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000442
Bob Wilsonffde0802010-09-02 16:00:54 +0000443// Classes for VLD* pseudo-instructions with multi-register operands.
444// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000445class VLDQPseudo<InstrItinClass itin>
446 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
447class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000448 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000449 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000450 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000451class VLDQWBfixedPseudo<InstrItinClass itin>
452 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
453 (ins addrmode6:$addr), itin,
454 "$addr.addr = $wb">;
455class VLDQWBregisterPseudo<InstrItinClass itin>
456 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
457 (ins addrmode6:$addr, rGPR:$offset), itin,
458 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000459
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460class VLDQQPseudo<InstrItinClass itin>
461 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
462class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000463 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000465 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000466class VLDQQWBfixedPseudo<InstrItinClass itin>
467 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
468 (ins addrmode6:$addr), itin,
469 "$addr.addr = $wb">;
470class VLDQQWBregisterPseudo<InstrItinClass itin>
471 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
472 (ins addrmode6:$addr, rGPR:$offset), itin,
473 "$addr.addr = $wb">;
474
475
Bob Wilson7de68142011-02-07 17:43:15 +0000476class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000477 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
478 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000479class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000480 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000482 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000483
Bob Wilson2a0e9742010-11-27 06:35:16 +0000484let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
485
Bob Wilson205a5ca2009-07-08 18:11:30 +0000486// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000487class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000488 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000489 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000490 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000491 let Rm = 0b1111;
492 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000494}
Bob Wilson621f1952010-03-23 05:25:43 +0000495class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000496 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000498 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 let Rm = 0b1111;
500 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000502}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000503
Owen Andersond9aa7d32010-11-02 00:05:05 +0000504def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
505def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
506def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
507def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000508
Owen Andersond9aa7d32010-11-02 00:05:05 +0000509def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
510def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
511def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
512def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000513
Evan Chengd2ca8132010-10-09 01:03:04 +0000514def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
515def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
516def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
517def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000518
Bob Wilson99493b22010-03-20 17:59:03 +0000519// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000520multiclass VLD1DWB<bits<4> op7_4, string Dt> {
521 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
522 (ins addrmode6:$Rn), IIC_VLD1u,
523 "vld1", Dt, "$Vd, $Rn!",
524 "$Rn.addr = $wb", []> {
525 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
526 let Inst{4} = Rn{4};
527 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000528 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000529 }
530 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
531 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
532 "vld1", Dt, "$Vd, $Rn, $Rm",
533 "$Rn.addr = $wb", []> {
534 let Inst{4} = Rn{4};
535 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000536 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000537 }
Owen Andersone85bd772010-11-02 00:24:52 +0000538}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000539multiclass VLD1QWB<bits<4> op7_4, string Dt> {
540 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
541 (ins addrmode6:$Rn), IIC_VLD1x2u,
542 "vld1", Dt, "$Vd, $Rn!",
543 "$Rn.addr = $wb", []> {
544 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
545 let Inst{5-4} = Rn{5-4};
546 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000547 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000548 }
549 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
550 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
551 "vld1", Dt, "$Vd, $Rn, $Rm",
552 "$Rn.addr = $wb", []> {
553 let Inst{5-4} = Rn{5-4};
554 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000555 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000556 }
Owen Andersone85bd772010-11-02 00:24:52 +0000557}
Bob Wilson99493b22010-03-20 17:59:03 +0000558
Jim Grosbach10b90a92011-10-24 21:45:13 +0000559defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
560defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
561defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
562defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
563defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
564defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
565defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
566defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000567
Jim Grosbach10b90a92011-10-24 21:45:13 +0000568def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
569def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
570def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
571def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
572def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
573def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
574def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
575def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000576
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000577// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000578class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000579 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000580 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000581 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000584 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000585}
Jim Grosbach59216752011-10-24 23:26:05 +0000586multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
587 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
588 (ins addrmode6:$Rn), IIC_VLD1x2u,
589 "vld1", Dt, "$Vd, $Rn!",
590 "$Rn.addr = $wb", []> {
591 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000592 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000593 let DecoderMethod = "DecodeVLDInstruction";
594 let AsmMatchConverter = "cvtVLDwbFixed";
595 }
596 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
597 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
598 "vld1", Dt, "$Vd, $Rn, $Rm",
599 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000600 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000601 let DecoderMethod = "DecodeVLDInstruction";
602 let AsmMatchConverter = "cvtVLDwbRegister";
603 }
Owen Andersone85bd772010-11-02 00:24:52 +0000604}
Bob Wilson052ba452010-03-22 18:22:06 +0000605
Owen Andersone85bd772010-11-02 00:24:52 +0000606def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
607def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
608def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
609def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000610
Jim Grosbach59216752011-10-24 23:26:05 +0000611defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
612defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
613defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
614defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000615
Jim Grosbach59216752011-10-24 23:26:05 +0000616def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000617
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000618// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000619class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000620 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000622 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000623 let Rm = 0b1111;
624 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000626}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000627multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
628 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
629 (ins addrmode6:$Rn), IIC_VLD1x2u,
630 "vld1", Dt, "$Vd, $Rn!",
631 "$Rn.addr = $wb", []> {
632 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
633 let Inst{5-4} = Rn{5-4};
634 let DecoderMethod = "DecodeVLDInstruction";
635 let AsmMatchConverter = "cvtVLDwbFixed";
636 }
637 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
638 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
639 "vld1", Dt, "$Vd, $Rn, $Rm",
640 "$Rn.addr = $wb", []> {
641 let Inst{5-4} = Rn{5-4};
642 let DecoderMethod = "DecodeVLDInstruction";
643 let AsmMatchConverter = "cvtVLDwbRegister";
644 }
Owen Andersone85bd772010-11-02 00:24:52 +0000645}
Johnny Chend7283d92010-02-23 20:51:23 +0000646
Owen Andersone85bd772010-11-02 00:24:52 +0000647def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
648def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
649def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
650def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000651
Jim Grosbach399cdca2011-10-25 00:14:01 +0000652defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
653defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
654defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
655defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000656
Jim Grosbach399cdca2011-10-25 00:14:01 +0000657def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000658
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000659// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000660class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
661 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000662 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000663 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000664 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 let Rm = 0b1111;
666 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000667 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000668}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000669
Jim Grosbach2af50d92011-12-09 19:07:20 +0000670def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
671def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
672def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000673
Jim Grosbach2af50d92011-12-09 19:07:20 +0000674def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
675def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
676def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000677
Bob Wilson9d84fb32010-09-14 20:59:49 +0000678def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
679def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
680def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000681
Evan Chengd2ca8132010-10-09 01:03:04 +0000682def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
683def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
684def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000685
Bob Wilson92cb9322010-03-20 20:10:51 +0000686// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000687multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
688 RegisterOperand VdTy, InstrItinClass itin> {
689 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
690 (ins addrmode6:$Rn), itin,
691 "vld2", Dt, "$Vd, $Rn!",
692 "$Rn.addr = $wb", []> {
693 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
694 let Inst{5-4} = Rn{5-4};
695 let DecoderMethod = "DecodeVLDInstruction";
696 let AsmMatchConverter = "cvtVLDwbFixed";
697 }
698 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
699 (ins addrmode6:$Rn, rGPR:$Rm), itin,
700 "vld2", Dt, "$Vd, $Rn, $Rm",
701 "$Rn.addr = $wb", []> {
702 let Inst{5-4} = Rn{5-4};
703 let DecoderMethod = "DecodeVLDInstruction";
704 let AsmMatchConverter = "cvtVLDwbRegister";
705 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000706}
Bob Wilson92cb9322010-03-20 20:10:51 +0000707
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000708defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
709defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
710defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000711
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000712defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
713defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
714defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000715
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000716def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
717def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
718def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
719def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
720def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
721def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000722
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000723def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
724def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
725def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
726def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
727def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
728def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000729
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000730// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000731def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
732def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
733def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
734defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
735defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
736defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000737
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000738// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000739class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000740 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000741 (ins addrmode6:$Rn), IIC_VLD3,
742 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
743 let Rm = 0b1111;
744 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000745 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000746}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000747
Owen Andersoncf667be2010-11-02 01:24:55 +0000748def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
749def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
750def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000751
Bob Wilson9d84fb32010-09-14 20:59:49 +0000752def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
753def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
754def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000755
Bob Wilson92cb9322010-03-20 20:10:51 +0000756// ...with address register writeback:
757class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
758 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000759 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
761 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
762 "$Rn.addr = $wb", []> {
763 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000764 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000765}
Bob Wilson92cb9322010-03-20 20:10:51 +0000766
Owen Andersoncf667be2010-11-02 01:24:55 +0000767def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
768def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
769def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000770
Evan Cheng84f69e82010-10-09 01:45:34 +0000771def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
772def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
773def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000774
Bob Wilson7de68142011-02-07 17:43:15 +0000775// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000776def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
777def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
778def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
779def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
780def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
781def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000782
Evan Cheng84f69e82010-10-09 01:45:34 +0000783def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
784def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
785def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000786
Bob Wilson92cb9322010-03-20 20:10:51 +0000787// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000788def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
789def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
790def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
791
Evan Cheng84f69e82010-10-09 01:45:34 +0000792def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
793def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
794def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000795
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000796// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000797class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
798 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000799 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000800 (ins addrmode6:$Rn), IIC_VLD4,
801 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
802 let Rm = 0b1111;
803 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000805}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000806
Owen Andersoncf667be2010-11-02 01:24:55 +0000807def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
808def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
809def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000810
Bob Wilson9d84fb32010-09-14 20:59:49 +0000811def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
812def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
813def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000814
Bob Wilson92cb9322010-03-20 20:10:51 +0000815// ...with address register writeback:
816class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
817 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000818 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000819 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000820 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
821 "$Rn.addr = $wb", []> {
822 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000823 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000824}
Bob Wilson92cb9322010-03-20 20:10:51 +0000825
Owen Andersoncf667be2010-11-02 01:24:55 +0000826def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
827def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
828def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000829
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000830def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
831def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
832def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000833
Bob Wilson7de68142011-02-07 17:43:15 +0000834// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000835def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
836def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
837def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
838def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
839def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
840def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000841
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000842def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
843def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
844def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000845
Bob Wilson92cb9322010-03-20 20:10:51 +0000846// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000847def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
848def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
849def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
850
851def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
852def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
853def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000854
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000855} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
856
Bob Wilson8466fa12010-09-13 23:01:35 +0000857// Classes for VLD*LN pseudo-instructions with multi-register operands.
858// These are expanded to real instructions after register allocation.
859class VLDQLNPseudo<InstrItinClass itin>
860 : PseudoNLdSt<(outs QPR:$dst),
861 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
862 itin, "$src = $dst">;
863class VLDQLNWBPseudo<InstrItinClass itin>
864 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
865 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
866 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
867class VLDQQLNPseudo<InstrItinClass itin>
868 : PseudoNLdSt<(outs QQPR:$dst),
869 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
870 itin, "$src = $dst">;
871class VLDQQLNWBPseudo<InstrItinClass itin>
872 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
873 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
874 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
875class VLDQQQQLNPseudo<InstrItinClass itin>
876 : PseudoNLdSt<(outs QQQQPR:$dst),
877 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
878 itin, "$src = $dst">;
879class VLDQQQQLNWBPseudo<InstrItinClass itin>
880 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
881 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
882 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
883
Bob Wilsonb07c1712009-10-07 21:53:04 +0000884// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000885class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
886 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000887 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000888 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
889 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000890 "$src = $Vd",
891 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000894 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000895 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000896}
Mon P Wang183c6272011-05-09 17:47:27 +0000897class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
898 PatFrag LoadOp>
899 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
900 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
901 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
902 "$src = $Vd",
903 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
904 (i32 (LoadOp addrmode6oneL32:$Rn)),
905 imm:$lane))]> {
906 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000907 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000908}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000909class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
910 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
911 (i32 (LoadOp addrmode6:$addr)),
912 imm:$lane))];
913}
914
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000915def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
916 let Inst{7-5} = lane{2-0};
917}
918def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
919 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000920 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000921}
Mon P Wang183c6272011-05-09 17:47:27 +0000922def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000923 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000924 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000925}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000926
927def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
928def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
929def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
930
Bob Wilson746fa172010-12-10 22:13:32 +0000931def : Pat<(vector_insert (v2f32 DPR:$src),
932 (f32 (load addrmode6:$addr)), imm:$lane),
933 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
934def : Pat<(vector_insert (v4f32 QPR:$src),
935 (f32 (load addrmode6:$addr)), imm:$lane),
936 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
937
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000938let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
939
940// ...with address register writeback:
941class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000943 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000944 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000946 "$src = $Vd, $Rn.addr = $wb", []> {
947 let DecoderMethod = "DecodeVLD1LN";
948}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000949
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000950def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
951 let Inst{7-5} = lane{2-0};
952}
953def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
954 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000956}
957def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
958 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000959 let Inst{5} = Rn{4};
960 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000961}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000962
963def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
964def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
965def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000966
Bob Wilson243fcc52009-09-01 04:26:28 +0000967// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000968class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000969 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
971 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000972 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 let Rm = 0b1111;
974 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000975 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000976}
Bob Wilson243fcc52009-09-01 04:26:28 +0000977
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000978def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
979 let Inst{7-5} = lane{2-0};
980}
981def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
982 let Inst{7-6} = lane{1-0};
983}
984def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
985 let Inst{7} = lane{0};
986}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000987
Evan Chengd2ca8132010-10-09 01:03:04 +0000988def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
989def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
990def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000991
Bob Wilson41315282010-03-20 20:39:53 +0000992// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000993def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
994 let Inst{7-6} = lane{1-0};
995}
996def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
997 let Inst{7} = lane{0};
998}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000999
Evan Chengd2ca8132010-10-09 01:03:04 +00001000def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1001def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001002
Bob Wilsona1023642010-03-20 20:47:18 +00001003// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001004class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001005 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001006 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001007 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001008 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1009 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1010 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001011 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001012}
Bob Wilsona1023642010-03-20 20:47:18 +00001013
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001014def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1015 let Inst{7-5} = lane{2-0};
1016}
1017def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1018 let Inst{7-6} = lane{1-0};
1019}
1020def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1021 let Inst{7} = lane{0};
1022}
Bob Wilsona1023642010-03-20 20:47:18 +00001023
Evan Chengd2ca8132010-10-09 01:03:04 +00001024def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1025def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1026def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001027
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001028def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1029 let Inst{7-6} = lane{1-0};
1030}
1031def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1032 let Inst{7} = lane{0};
1033}
Bob Wilsona1023642010-03-20 20:47:18 +00001034
Evan Chengd2ca8132010-10-09 01:03:04 +00001035def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1036def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001037
Bob Wilson243fcc52009-09-01 04:26:28 +00001038// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001039class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001040 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001041 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001042 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001043 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001044 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001045 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001046 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001047}
Bob Wilson243fcc52009-09-01 04:26:28 +00001048
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001049def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1050 let Inst{7-5} = lane{2-0};
1051}
1052def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1053 let Inst{7-6} = lane{1-0};
1054}
1055def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1056 let Inst{7} = lane{0};
1057}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001058
Evan Cheng84f69e82010-10-09 01:45:34 +00001059def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1060def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1061def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001062
Bob Wilson41315282010-03-20 20:39:53 +00001063// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001064def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1065 let Inst{7-6} = lane{1-0};
1066}
1067def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1068 let Inst{7} = lane{0};
1069}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001070
Evan Cheng84f69e82010-10-09 01:45:34 +00001071def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1072def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001073
Bob Wilsona1023642010-03-20 20:47:18 +00001074// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001075class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001076 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001077 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001078 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001079 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001080 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1082 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001083 []> {
1084 let DecoderMethod = "DecodeVLD3LN";
1085}
Bob Wilsona1023642010-03-20 20:47:18 +00001086
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001087def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1088 let Inst{7-5} = lane{2-0};
1089}
1090def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1091 let Inst{7-6} = lane{1-0};
1092}
1093def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001094 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001095}
Bob Wilsona1023642010-03-20 20:47:18 +00001096
Evan Cheng84f69e82010-10-09 01:45:34 +00001097def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1098def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1099def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001100
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001101def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1102 let Inst{7-6} = lane{1-0};
1103}
1104def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001105 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001106}
Bob Wilsona1023642010-03-20 20:47:18 +00001107
Evan Cheng84f69e82010-10-09 01:45:34 +00001108def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1109def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001110
Bob Wilson243fcc52009-09-01 04:26:28 +00001111// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001112class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001113 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001114 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001115 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001116 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001118 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001119 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001120 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001121 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001122}
Bob Wilson243fcc52009-09-01 04:26:28 +00001123
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001124def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1125 let Inst{7-5} = lane{2-0};
1126}
1127def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1128 let Inst{7-6} = lane{1-0};
1129}
1130def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001131 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001132 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001133}
Bob Wilson62e053e2009-10-08 22:53:57 +00001134
Evan Cheng10dc63f2010-10-09 04:07:58 +00001135def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1136def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1137def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001138
Bob Wilson41315282010-03-20 20:39:53 +00001139// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001140def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1141 let Inst{7-6} = lane{1-0};
1142}
1143def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001144 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001146}
Bob Wilson62e053e2009-10-08 22:53:57 +00001147
Evan Cheng10dc63f2010-10-09 04:07:58 +00001148def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1149def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001150
Bob Wilsona1023642010-03-20 20:47:18 +00001151// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001152class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001153 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001154 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001156 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001157 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001158"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1159"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001160 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001161 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001162 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001163}
Bob Wilsona1023642010-03-20 20:47:18 +00001164
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001165def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1166 let Inst{7-5} = lane{2-0};
1167}
1168def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1169 let Inst{7-6} = lane{1-0};
1170}
1171def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001172 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001173 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001174}
Bob Wilsona1023642010-03-20 20:47:18 +00001175
Evan Cheng10dc63f2010-10-09 04:07:58 +00001176def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1177def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1178def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001179
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001180def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1181 let Inst{7-6} = lane{1-0};
1182}
1183def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001184 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001185 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001186}
Bob Wilsona1023642010-03-20 20:47:18 +00001187
Evan Cheng10dc63f2010-10-09 04:07:58 +00001188def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1189def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001190
Bob Wilson2a0e9742010-11-27 06:35:16 +00001191} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1192
Bob Wilsonb07c1712009-10-07 21:53:04 +00001193// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001194class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001195 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1196 (ins addrmode6dup:$Rn),
1197 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1198 [(set VecListOneDAllLanes:$Vd,
1199 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001200 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001201 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001202 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001203}
1204class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1205 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001206 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001207}
1208
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001209def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1210def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1211def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001212
1213def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1214def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1215def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1216
Bob Wilson746fa172010-12-10 22:13:32 +00001217def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1218 (VLD1DUPd32 addrmode6:$addr)>;
1219def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1220 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1221
Bob Wilson2a0e9742010-11-27 06:35:16 +00001222let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1223
Bob Wilson20d55152010-12-10 22:13:24 +00001224class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001225 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001226 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001227 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001228 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001229 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001231}
1232
Bob Wilson20d55152010-12-10 22:13:24 +00001233def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1234def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1235def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001236
1237// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001238multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1239 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1240 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1241 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1242 "vld1", Dt, "$Vd, $Rn!",
1243 "$Rn.addr = $wb", []> {
1244 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1245 let Inst{4} = Rn{4};
1246 let DecoderMethod = "DecodeVLD1DupInstruction";
1247 let AsmMatchConverter = "cvtVLDwbFixed";
1248 }
1249 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1250 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1251 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1252 "vld1", Dt, "$Vd, $Rn, $Rm",
1253 "$Rn.addr = $wb", []> {
1254 let Inst{4} = Rn{4};
1255 let DecoderMethod = "DecodeVLD1DupInstruction";
1256 let AsmMatchConverter = "cvtVLDwbRegister";
1257 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001258}
Jim Grosbach096334e2011-11-30 19:35:44 +00001259multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1260 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1261 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1262 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1263 "vld1", Dt, "$Vd, $Rn!",
1264 "$Rn.addr = $wb", []> {
1265 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1266 let Inst{4} = Rn{4};
1267 let DecoderMethod = "DecodeVLD1DupInstruction";
1268 let AsmMatchConverter = "cvtVLDwbFixed";
1269 }
1270 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1271 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1272 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1273 "vld1", Dt, "$Vd, $Rn, $Rm",
1274 "$Rn.addr = $wb", []> {
1275 let Inst{4} = Rn{4};
1276 let DecoderMethod = "DecodeVLD1DupInstruction";
1277 let AsmMatchConverter = "cvtVLDwbRegister";
1278 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001279}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001280
Jim Grosbach096334e2011-11-30 19:35:44 +00001281defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1282defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1283defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001284
Jim Grosbach096334e2011-11-30 19:35:44 +00001285defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1286defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1287defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001288
Jim Grosbach096334e2011-11-30 19:35:44 +00001289def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1290def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1291def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1292def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1293def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1294def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001295
Bob Wilsonb07c1712009-10-07 21:53:04 +00001296// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001297class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1298 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001299 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001300 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001301 let Rm = 0b1111;
1302 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001303 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001304}
1305
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001306def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1307def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1308def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001309
1310def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1311def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1312def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1313
1314// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001315def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1316def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1317def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001318
1319// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001320multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1321 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1322 (outs VdTy:$Vd, GPR:$wb),
1323 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1324 "vld2", Dt, "$Vd, $Rn!",
1325 "$Rn.addr = $wb", []> {
1326 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1327 let Inst{4} = Rn{4};
1328 let DecoderMethod = "DecodeVLD2DupInstruction";
1329 let AsmMatchConverter = "cvtVLDwbFixed";
1330 }
1331 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1332 (outs VdTy:$Vd, GPR:$wb),
1333 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1334 "vld2", Dt, "$Vd, $Rn, $Rm",
1335 "$Rn.addr = $wb", []> {
1336 let Inst{4} = Rn{4};
1337 let DecoderMethod = "DecodeVLD2DupInstruction";
1338 let AsmMatchConverter = "cvtVLDwbRegister";
1339 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001340}
1341
Jim Grosbache6949b12011-12-21 19:40:55 +00001342defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1343defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1344defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001345
Jim Grosbache6949b12011-12-21 19:40:55 +00001346defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1347defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1348defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001349
Jim Grosbache6949b12011-12-21 19:40:55 +00001350def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1351def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1352def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1353def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1354def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1355def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001356
Bob Wilsonb07c1712009-10-07 21:53:04 +00001357// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001358class VLD3DUP<bits<4> op7_4, string Dt>
1359 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001360 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001361 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1362 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001363 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001364 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001365}
1366
1367def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1368def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1369def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1370
1371def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1372def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1373def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1374
1375// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001376def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1377def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1378def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001379
1380// ...with address register writeback:
1381class VLD3DUPWB<bits<4> op7_4, string Dt>
1382 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001383 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001384 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1385 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001386 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001387 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001388}
1389
1390def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1391def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1392def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1393
Bob Wilson173fb142010-11-30 00:00:38 +00001394def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1395def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1396def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001397
1398def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1399def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1400def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1401
Bob Wilsonb07c1712009-10-07 21:53:04 +00001402// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001403class VLD4DUP<bits<4> op7_4, string Dt>
1404 : NLdSt<1, 0b10, 0b1111, op7_4,
1405 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001406 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001407 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1408 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001409 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001410 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001411}
1412
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001413def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1414def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1415def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001416
1417def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1418def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1419def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1420
1421// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001422def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1423def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1424def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001425
1426// ...with address register writeback:
1427class VLD4DUPWB<bits<4> op7_4, string Dt>
1428 : NLdSt<1, 0b10, 0b1111, op7_4,
1429 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001430 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001431 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001432 "$Rn.addr = $wb", []> {
1433 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001434 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001435}
1436
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001437def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1438def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1439def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1440
1441def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1442def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1443def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001444
1445def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1446def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1447def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1448
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001449} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001450
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001451let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001452
Bob Wilson709d5922010-08-25 23:27:42 +00001453// Classes for VST* pseudo-instructions with multi-register operands.
1454// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001455class VSTQPseudo<InstrItinClass itin>
1456 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1457class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001458 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001459 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001460 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001461class VSTQWBfixedPseudo<InstrItinClass itin>
1462 : PseudoNLdSt<(outs GPR:$wb),
1463 (ins addrmode6:$addr, QPR:$src), itin,
1464 "$addr.addr = $wb">;
1465class VSTQWBregisterPseudo<InstrItinClass itin>
1466 : PseudoNLdSt<(outs GPR:$wb),
1467 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1468 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001469class VSTQQPseudo<InstrItinClass itin>
1470 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1471class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001472 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001473 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001474 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001475class VSTQQWBfixedPseudo<InstrItinClass itin>
1476 : PseudoNLdSt<(outs GPR:$wb),
1477 (ins addrmode6:$addr, QQPR:$src), itin,
1478 "$addr.addr = $wb">;
1479class VSTQQWBregisterPseudo<InstrItinClass itin>
1480 : PseudoNLdSt<(outs GPR:$wb),
1481 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1482 "$addr.addr = $wb">;
1483
Bob Wilson7de68142011-02-07 17:43:15 +00001484class VSTQQQQPseudo<InstrItinClass itin>
1485 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001486class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001487 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001488 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001489 "$addr.addr = $wb">;
1490
Bob Wilson11d98992010-03-23 06:20:33 +00001491// VST1 : Vector Store (multiple single elements)
1492class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001493 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1494 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001495 let Rm = 0b1111;
1496 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001497 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001498}
Bob Wilson11d98992010-03-23 06:20:33 +00001499class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001500 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1501 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001502 let Rm = 0b1111;
1503 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001504 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001505}
Bob Wilson11d98992010-03-23 06:20:33 +00001506
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001507def VST1d8 : VST1D<{0,0,0,?}, "8">;
1508def VST1d16 : VST1D<{0,1,0,?}, "16">;
1509def VST1d32 : VST1D<{1,0,0,?}, "32">;
1510def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001511
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001512def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1513def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1514def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1515def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001516
Evan Cheng60ff8792010-10-11 22:03:18 +00001517def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1518def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1519def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1520def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001521
Bob Wilson25eb5012010-03-20 20:54:36 +00001522// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001523multiclass VST1DWB<bits<4> op7_4, string Dt> {
1524 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1525 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1526 "vst1", Dt, "$Vd, $Rn!",
1527 "$Rn.addr = $wb", []> {
1528 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1529 let Inst{4} = Rn{4};
1530 let DecoderMethod = "DecodeVSTInstruction";
1531 let AsmMatchConverter = "cvtVSTwbFixed";
1532 }
1533 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1534 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1535 IIC_VLD1u,
1536 "vst1", Dt, "$Vd, $Rn, $Rm",
1537 "$Rn.addr = $wb", []> {
1538 let Inst{4} = Rn{4};
1539 let DecoderMethod = "DecodeVSTInstruction";
1540 let AsmMatchConverter = "cvtVSTwbRegister";
1541 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001542}
Jim Grosbach4334e032011-10-31 21:50:31 +00001543multiclass VST1QWB<bits<4> op7_4, string Dt> {
1544 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1545 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1546 "vst1", Dt, "$Vd, $Rn!",
1547 "$Rn.addr = $wb", []> {
1548 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1549 let Inst{5-4} = Rn{5-4};
1550 let DecoderMethod = "DecodeVSTInstruction";
1551 let AsmMatchConverter = "cvtVSTwbFixed";
1552 }
1553 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1554 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1555 IIC_VLD1x2u,
1556 "vst1", Dt, "$Vd, $Rn, $Rm",
1557 "$Rn.addr = $wb", []> {
1558 let Inst{5-4} = Rn{5-4};
1559 let DecoderMethod = "DecodeVSTInstruction";
1560 let AsmMatchConverter = "cvtVSTwbRegister";
1561 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001562}
Bob Wilson25eb5012010-03-20 20:54:36 +00001563
Jim Grosbach4334e032011-10-31 21:50:31 +00001564defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1565defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1566defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1567defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001568
Jim Grosbach4334e032011-10-31 21:50:31 +00001569defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1570defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1571defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1572defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001573
Jim Grosbach4334e032011-10-31 21:50:31 +00001574def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1575def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1576def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1577def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1578def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1579def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1580def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1581def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001582
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001583// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001584class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001585 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001586 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1587 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001588 let Rm = 0b1111;
1589 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001590 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001591}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001592multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1593 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1594 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1595 "vst1", Dt, "$Vd, $Rn!",
1596 "$Rn.addr = $wb", []> {
1597 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1598 let Inst{5-4} = Rn{5-4};
1599 let DecoderMethod = "DecodeVSTInstruction";
1600 let AsmMatchConverter = "cvtVSTwbFixed";
1601 }
1602 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1603 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1604 IIC_VLD1x3u,
1605 "vst1", Dt, "$Vd, $Rn, $Rm",
1606 "$Rn.addr = $wb", []> {
1607 let Inst{5-4} = Rn{5-4};
1608 let DecoderMethod = "DecodeVSTInstruction";
1609 let AsmMatchConverter = "cvtVSTwbRegister";
1610 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001611}
Bob Wilson052ba452010-03-22 18:22:06 +00001612
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001613def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1614def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1615def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1616def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001617
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001618defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1619defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1620defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1621defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001622
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001623def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1624def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1625def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001626
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001627// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001628class VST1D4<bits<4> op7_4, string Dt>
1629 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001630 (ins addrmode6:$Rn, VecListFourD:$Vd),
1631 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001632 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001633 let Rm = 0b1111;
1634 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001635 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001636}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001637multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1638 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1639 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1640 "vst1", Dt, "$Vd, $Rn!",
1641 "$Rn.addr = $wb", []> {
1642 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1643 let Inst{5-4} = Rn{5-4};
1644 let DecoderMethod = "DecodeVSTInstruction";
1645 let AsmMatchConverter = "cvtVSTwbFixed";
1646 }
1647 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1648 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1649 IIC_VLD1x4u,
1650 "vst1", Dt, "$Vd, $Rn, $Rm",
1651 "$Rn.addr = $wb", []> {
1652 let Inst{5-4} = Rn{5-4};
1653 let DecoderMethod = "DecodeVSTInstruction";
1654 let AsmMatchConverter = "cvtVSTwbRegister";
1655 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001656}
Bob Wilson25eb5012010-03-20 20:54:36 +00001657
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001658def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1659def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1660def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1661def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001662
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001663defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1664defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1665defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1666defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001667
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001668def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1669def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1670def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001671
Bob Wilsonb36ec862009-08-06 18:47:44 +00001672// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001673class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1674 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001675 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001676 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001677 let Rm = 0b1111;
1678 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001679 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001680}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001681
Jim Grosbach20accfc2011-12-14 20:59:15 +00001682def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1683def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1684def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001685
Jim Grosbach20accfc2011-12-14 20:59:15 +00001686def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1687def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1688def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001689
Evan Cheng60ff8792010-10-11 22:03:18 +00001690def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1691def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1692def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001693
Evan Cheng60ff8792010-10-11 22:03:18 +00001694def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1695def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1696def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001697
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001698// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001699multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1700 RegisterOperand VdTy> {
1701 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1702 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1703 "vst2", Dt, "$Vd, $Rn!",
1704 "$Rn.addr = $wb", []> {
1705 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001706 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001707 let DecoderMethod = "DecodeVSTInstruction";
1708 let AsmMatchConverter = "cvtVSTwbFixed";
1709 }
1710 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1711 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1712 "vst2", Dt, "$Vd, $Rn, $Rm",
1713 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001714 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001715 let DecoderMethod = "DecodeVSTInstruction";
1716 let AsmMatchConverter = "cvtVSTwbRegister";
1717 }
Owen Andersond2f37942010-11-02 21:16:58 +00001718}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001719multiclass VST2QWB<bits<4> op7_4, string Dt> {
1720 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1721 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1722 "vst2", Dt, "$Vd, $Rn!",
1723 "$Rn.addr = $wb", []> {
1724 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001725 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001726 let DecoderMethod = "DecodeVSTInstruction";
1727 let AsmMatchConverter = "cvtVSTwbFixed";
1728 }
1729 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1730 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1731 IIC_VLD1u,
1732 "vst2", Dt, "$Vd, $Rn, $Rm",
1733 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001734 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001735 let DecoderMethod = "DecodeVSTInstruction";
1736 let AsmMatchConverter = "cvtVSTwbRegister";
1737 }
Owen Andersond2f37942010-11-02 21:16:58 +00001738}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001739
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001740defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1741defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1742defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001743
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001744defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1745defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1746defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001747
Jim Grosbachf1f16c82012-01-10 21:11:12 +00001748def VST2d8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1749def VST2d16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1750def VST2d32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1751def VST2d8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1752def VST2d16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1753def VST2d32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001754
Jim Grosbach6d567302012-01-20 19:16:00 +00001755def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1756def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1757def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1758def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1759def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1760def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001761
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001762// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001763def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1764def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1765def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001766defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1767defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1768defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001769
Bob Wilsonb36ec862009-08-06 18:47:44 +00001770// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001771class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1772 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001773 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1774 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1775 let Rm = 0b1111;
1776 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001777 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001778}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001779
Owen Andersona1a45fd2010-11-02 21:47:03 +00001780def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1781def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1782def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001783
Evan Cheng60ff8792010-10-11 22:03:18 +00001784def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1785def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1786def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001787
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001788// ...with address register writeback:
1789class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1790 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001791 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001792 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1794 "$Rn.addr = $wb", []> {
1795 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001796 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001797}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001798
Owen Andersona1a45fd2010-11-02 21:47:03 +00001799def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1800def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1801def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001802
Evan Cheng60ff8792010-10-11 22:03:18 +00001803def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1804def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1805def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001806
Bob Wilson7de68142011-02-07 17:43:15 +00001807// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001808def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1809def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1810def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1811def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1812def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1813def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001814
Evan Cheng60ff8792010-10-11 22:03:18 +00001815def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1816def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1817def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001818
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001819// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001820def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1821def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1822def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1823
Evan Cheng60ff8792010-10-11 22:03:18 +00001824def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1825def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1826def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001827
Bob Wilsonb36ec862009-08-06 18:47:44 +00001828// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001829class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1830 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001831 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1832 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001833 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001834 let Rm = 0b1111;
1835 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001836 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001837}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001838
Owen Andersona1a45fd2010-11-02 21:47:03 +00001839def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1840def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1841def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001842
Evan Cheng60ff8792010-10-11 22:03:18 +00001843def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1844def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1845def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001846
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001847// ...with address register writeback:
1848class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1849 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001850 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001851 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001852 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1853 "$Rn.addr = $wb", []> {
1854 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001855 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001856}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001857
Owen Andersona1a45fd2010-11-02 21:47:03 +00001858def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1859def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1860def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001861
Evan Cheng60ff8792010-10-11 22:03:18 +00001862def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1863def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1864def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001865
Bob Wilson7de68142011-02-07 17:43:15 +00001866// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001867def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1868def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1869def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1870def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1871def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1872def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001873
Evan Cheng60ff8792010-10-11 22:03:18 +00001874def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1875def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1876def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001877
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001878// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001879def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1880def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1881def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1882
Evan Cheng60ff8792010-10-11 22:03:18 +00001883def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1884def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1885def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001886
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001887} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1888
Bob Wilson8466fa12010-09-13 23:01:35 +00001889// Classes for VST*LN pseudo-instructions with multi-register operands.
1890// These are expanded to real instructions after register allocation.
1891class VSTQLNPseudo<InstrItinClass itin>
1892 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1893 itin, "">;
1894class VSTQLNWBPseudo<InstrItinClass itin>
1895 : PseudoNLdSt<(outs GPR:$wb),
1896 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1897 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1898class VSTQQLNPseudo<InstrItinClass itin>
1899 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1900 itin, "">;
1901class VSTQQLNWBPseudo<InstrItinClass itin>
1902 : PseudoNLdSt<(outs GPR:$wb),
1903 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1904 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1905class VSTQQQQLNPseudo<InstrItinClass itin>
1906 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1907 itin, "">;
1908class VSTQQQQLNWBPseudo<InstrItinClass itin>
1909 : PseudoNLdSt<(outs GPR:$wb),
1910 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1911 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1912
Bob Wilsonb07c1712009-10-07 21:53:04 +00001913// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001914class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1915 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001916 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001917 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001918 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1919 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001920 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001921 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001922}
Mon P Wang183c6272011-05-09 17:47:27 +00001923class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1924 PatFrag StoreOp, SDNode ExtractOp>
1925 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1926 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1927 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001928 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001929 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001930 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001931}
Bob Wilsond168cef2010-11-03 16:24:53 +00001932class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1933 : VSTQLNPseudo<IIC_VST1ln> {
1934 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1935 addrmode6:$addr)];
1936}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001937
Bob Wilsond168cef2010-11-03 16:24:53 +00001938def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1939 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001940 let Inst{7-5} = lane{2-0};
1941}
Bob Wilsond168cef2010-11-03 16:24:53 +00001942def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1943 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001944 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001945 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001946}
Mon P Wang183c6272011-05-09 17:47:27 +00001947
1948def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001949 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001950 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001951}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001952
Bob Wilsond168cef2010-11-03 16:24:53 +00001953def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1954def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1955def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001956
Bob Wilson746fa172010-12-10 22:13:32 +00001957def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1958 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1959def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1960 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1961
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001962// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001963class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1964 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001965 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001966 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001967 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001968 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001969 "$Rn.addr = $wb",
1970 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001971 addrmode6:$Rn, am6offset:$Rm))]> {
1972 let DecoderMethod = "DecodeVST1LN";
1973}
Bob Wilsonda525062011-02-25 06:42:42 +00001974class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1975 : VSTQLNWBPseudo<IIC_VST1lnu> {
1976 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1977 addrmode6:$addr, am6offset:$offset))];
1978}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001979
Bob Wilsonda525062011-02-25 06:42:42 +00001980def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1981 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001982 let Inst{7-5} = lane{2-0};
1983}
Bob Wilsonda525062011-02-25 06:42:42 +00001984def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1985 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001986 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001987 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001988}
Bob Wilsonda525062011-02-25 06:42:42 +00001989def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1990 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001991 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001992 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001993}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001994
Bob Wilsonda525062011-02-25 06:42:42 +00001995def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1996def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1997def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1998
1999let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002000
Bob Wilson8a3198b2009-09-01 18:51:56 +00002001// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002002class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002003 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002004 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2005 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002006 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002007 let Rm = 0b1111;
2008 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002009 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002010}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002011
Owen Andersonb20594f2010-11-02 22:18:18 +00002012def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2013 let Inst{7-5} = lane{2-0};
2014}
2015def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2016 let Inst{7-6} = lane{1-0};
2017}
2018def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2019 let Inst{7} = lane{0};
2020}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002021
Evan Cheng60ff8792010-10-11 22:03:18 +00002022def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2023def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2024def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002025
Bob Wilson41315282010-03-20 20:39:53 +00002026// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002027def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2028 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002029 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002030}
2031def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2032 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002033 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002034}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002035
Evan Cheng60ff8792010-10-11 22:03:18 +00002036def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2037def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002038
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002039// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002040class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002041 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002042 (ins addrmode6:$Rn, am6offset:$Rm,
2043 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2044 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2045 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002046 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002047 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002048}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002049
Owen Andersonb20594f2010-11-02 22:18:18 +00002050def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2051 let Inst{7-5} = lane{2-0};
2052}
2053def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2054 let Inst{7-6} = lane{1-0};
2055}
2056def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2057 let Inst{7} = lane{0};
2058}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002059
Evan Cheng60ff8792010-10-11 22:03:18 +00002060def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2061def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2062def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002063
Owen Andersonb20594f2010-11-02 22:18:18 +00002064def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2065 let Inst{7-6} = lane{1-0};
2066}
2067def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2068 let Inst{7} = lane{0};
2069}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002070
Evan Cheng60ff8792010-10-11 22:03:18 +00002071def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2072def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002073
Bob Wilson8a3198b2009-09-01 18:51:56 +00002074// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002075class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002076 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002077 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002078 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002079 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2080 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002081 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002082}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002083
Owen Andersonb20594f2010-11-02 22:18:18 +00002084def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2085 let Inst{7-5} = lane{2-0};
2086}
2087def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2088 let Inst{7-6} = lane{1-0};
2089}
2090def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2091 let Inst{7} = lane{0};
2092}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002093
Evan Cheng60ff8792010-10-11 22:03:18 +00002094def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2095def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2096def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002097
Bob Wilson41315282010-03-20 20:39:53 +00002098// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002099def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2100 let Inst{7-6} = lane{1-0};
2101}
2102def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2103 let Inst{7} = lane{0};
2104}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002105
Evan Cheng60ff8792010-10-11 22:03:18 +00002106def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2107def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002108
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002109// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002110class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002111 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002112 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002113 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002114 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002115 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002116 "$Rn.addr = $wb", []> {
2117 let DecoderMethod = "DecodeVST3LN";
2118}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002119
Owen Andersonb20594f2010-11-02 22:18:18 +00002120def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2121 let Inst{7-5} = lane{2-0};
2122}
2123def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2124 let Inst{7-6} = lane{1-0};
2125}
2126def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2127 let Inst{7} = lane{0};
2128}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002129
Evan Cheng60ff8792010-10-11 22:03:18 +00002130def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2131def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2132def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002133
Owen Andersonb20594f2010-11-02 22:18:18 +00002134def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2135 let Inst{7-6} = lane{1-0};
2136}
2137def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2138 let Inst{7} = lane{0};
2139}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002140
Evan Cheng60ff8792010-10-11 22:03:18 +00002141def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2142def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002143
Bob Wilson8a3198b2009-09-01 18:51:56 +00002144// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002145class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002146 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002147 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002148 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002149 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002150 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002151 let Rm = 0b1111;
2152 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002153 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002154}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002155
Owen Andersonb20594f2010-11-02 22:18:18 +00002156def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2157 let Inst{7-5} = lane{2-0};
2158}
2159def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2160 let Inst{7-6} = lane{1-0};
2161}
2162def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2163 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002164 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002165}
Bob Wilson56311392009-10-09 00:01:36 +00002166
Evan Cheng60ff8792010-10-11 22:03:18 +00002167def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2168def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2169def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002170
Bob Wilson41315282010-03-20 20:39:53 +00002171// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002172def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2173 let Inst{7-6} = lane{1-0};
2174}
2175def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2176 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002177 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002178}
Bob Wilson56311392009-10-09 00:01:36 +00002179
Evan Cheng60ff8792010-10-11 22:03:18 +00002180def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2181def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002182
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002183// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002184class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002185 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002186 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002187 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002188 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002189 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2190 "$Rn.addr = $wb", []> {
2191 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002192 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002193}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002194
Owen Andersonb20594f2010-11-02 22:18:18 +00002195def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2196 let Inst{7-5} = lane{2-0};
2197}
2198def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2199 let Inst{7-6} = lane{1-0};
2200}
2201def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2202 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002203 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002204}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002205
Evan Cheng60ff8792010-10-11 22:03:18 +00002206def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2207def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2208def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002209
Owen Andersonb20594f2010-11-02 22:18:18 +00002210def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2211 let Inst{7-6} = lane{1-0};
2212}
2213def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2214 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002215 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002216}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002217
Evan Cheng60ff8792010-10-11 22:03:18 +00002218def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2219def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002220
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002221} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002222
Bob Wilson205a5ca2009-07-08 18:11:30 +00002223
Bob Wilson5bafff32009-06-22 23:27:02 +00002224//===----------------------------------------------------------------------===//
2225// NEON pattern fragments
2226//===----------------------------------------------------------------------===//
2227
2228// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002229def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002230 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2231 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002232}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002233def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002234 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2235 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002236}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002237def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002238 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2239 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002240}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002241def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002242 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2243 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002244}]>;
2245
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002246// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002247def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002248 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2249 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002250}]>;
2251
Bob Wilson5bafff32009-06-22 23:27:02 +00002252// Translate lane numbers from Q registers to D subregs.
2253def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002254 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002255}]>;
2256def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002257 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002258}]>;
2259def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002261}]>;
2262
2263//===----------------------------------------------------------------------===//
2264// Instruction Classes
2265//===----------------------------------------------------------------------===//
2266
Bob Wilson4711d5c2010-12-13 23:02:37 +00002267// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002268class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002269 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2270 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002271 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2272 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2273 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002275 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2276 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002277 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2278 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2279 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002280
Bob Wilson69bfbd62010-02-17 22:42:54 +00002281// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002282class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002283 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002284 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002286 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2287 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2288 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002290 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002291 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002292 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2294 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2295 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002296
Bob Wilson973a0742010-08-30 20:02:30 +00002297// Narrow 2-register operations.
2298class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2299 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2300 InstrItinClass itin, string OpcodeStr, string Dt,
2301 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002302 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2303 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2304 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002305
Bob Wilson5bafff32009-06-22 23:27:02 +00002306// Narrow 2-register intrinsics.
2307class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2308 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002310 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002311 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2312 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2313 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002315// Long 2-register operations (currently only used for VMOVL).
2316class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2317 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2318 InstrItinClass itin, string OpcodeStr, string Dt,
2319 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002320 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2321 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2322 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002323
Bob Wilson04063562010-12-15 22:14:12 +00002324// Long 2-register intrinsics.
2325class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2326 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2327 InstrItinClass itin, string OpcodeStr, string Dt,
2328 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2330 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2331 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2332
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002333// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002334class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002335 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002336 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 OpcodeStr, Dt, "$Vd, $Vm",
2338 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002339class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2342 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2343 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002344
Bob Wilson4711d5c2010-12-13 23:02:37 +00002345// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002346class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002348 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002349 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002350 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2351 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2352 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002353 let isCommutable = Commutable;
2354}
2355// Same as N3VD but no data type.
2356class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2357 InstrItinClass itin, string OpcodeStr,
2358 ValueType ResTy, ValueType OpTy,
2359 SDNode OpNode, bit Commutable>
2360 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002361 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2362 OpcodeStr, "$Vd, $Vn, $Vm", "",
2363 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002364 let isCommutable = Commutable;
2365}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002366
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002367class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 InstrItinClass itin, string OpcodeStr, string Dt,
2369 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002370 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002371 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2372 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002373 [(set (Ty DPR:$Vd),
2374 (Ty (ShOp (Ty DPR:$Vn),
2375 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002376 let isCommutable = 0;
2377}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002378class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002380 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002381 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2382 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 [(set (Ty DPR:$Vd),
2384 (Ty (ShOp (Ty DPR:$Vn),
2385 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002386 let isCommutable = 0;
2387}
2388
Bob Wilson5bafff32009-06-22 23:27:02 +00002389class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002391 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2394 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2395 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002396 let isCommutable = Commutable;
2397}
2398class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2399 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002400 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002401 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002402 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2403 OpcodeStr, "$Vd, $Vn, $Vm", "",
2404 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 let isCommutable = Commutable;
2406}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002407class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002409 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002410 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002411 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2412 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002413 [(set (ResTy QPR:$Vd),
2414 (ResTy (ShOp (ResTy QPR:$Vn),
2415 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002416 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002417 let isCommutable = 0;
2418}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002419class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002421 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002422 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2423 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002424 [(set (ResTy QPR:$Vd),
2425 (ResTy (ShOp (ResTy QPR:$Vn),
2426 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002427 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002428 let isCommutable = 0;
2429}
Bob Wilson5bafff32009-06-22 23:27:02 +00002430
2431// Basic 3-register intrinsics, both double- and quad-register.
2432class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002433 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002434 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002435 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002436 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2437 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2438 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002439 let isCommutable = Commutable;
2440}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002441class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002442 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002443 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002444 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2445 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002446 [(set (Ty DPR:$Vd),
2447 (Ty (IntOp (Ty DPR:$Vn),
2448 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002449 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002450 let isCommutable = 0;
2451}
David Goodwin658ea602009-09-25 18:38:29 +00002452class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002454 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002455 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2456 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002457 [(set (Ty DPR:$Vd),
2458 (Ty (IntOp (Ty DPR:$Vn),
2459 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002460 let isCommutable = 0;
2461}
Owen Anderson3557d002010-10-26 20:56:57 +00002462class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2463 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002464 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002465 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2466 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2467 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2468 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002469 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002470}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002471
Bob Wilson5bafff32009-06-22 23:27:02 +00002472class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002473 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002474 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002475 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002476 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2477 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2478 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 let isCommutable = Commutable;
2480}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002481class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 string OpcodeStr, string Dt,
2483 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002484 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002485 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2486 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002487 [(set (ResTy QPR:$Vd),
2488 (ResTy (IntOp (ResTy QPR:$Vn),
2489 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002490 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002491 let isCommutable = 0;
2492}
David Goodwin658ea602009-09-25 18:38:29 +00002493class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002494 string OpcodeStr, string Dt,
2495 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002496 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002497 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2498 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002499 [(set (ResTy QPR:$Vd),
2500 (ResTy (IntOp (ResTy QPR:$Vn),
2501 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002502 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002503 let isCommutable = 0;
2504}
Owen Anderson3557d002010-10-26 20:56:57 +00002505class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2506 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002507 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002508 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2509 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2510 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2511 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002512 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002513}
Bob Wilson5bafff32009-06-22 23:27:02 +00002514
Bob Wilson4711d5c2010-12-13 23:02:37 +00002515// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002516class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002517 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002518 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002520 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2521 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2522 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2523 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2524
David Goodwin658ea602009-09-25 18:38:29 +00002525class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002526 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002527 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002528 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002529 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002530 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002531 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002532 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002534 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 (Ty (MulOp DPR:$Vn,
2536 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002537 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002538class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002539 string OpcodeStr, string Dt,
2540 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002541 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002542 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002543 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002544 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002545 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002546 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002547 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002548 (Ty (MulOp DPR:$Vn,
2549 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002550 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002551
Bob Wilson5bafff32009-06-22 23:27:02 +00002552class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002554 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002555 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002556 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2557 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2558 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2559 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002560class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002562 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002563 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002564 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002565 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002566 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002567 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002568 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002569 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002570 (ResTy (MulOp QPR:$Vn,
2571 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002572 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002573class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 string OpcodeStr, string Dt,
2575 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002576 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002577 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002578 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002579 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002580 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002581 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002582 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002583 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002584 (ResTy (MulOp QPR:$Vn,
2585 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002586 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002588// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2589class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2590 InstrItinClass itin, string OpcodeStr, string Dt,
2591 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2592 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002593 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2594 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2595 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2596 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002597class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2598 InstrItinClass itin, string OpcodeStr, string Dt,
2599 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2600 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002601 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2602 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2603 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2604 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002605
Bob Wilson5bafff32009-06-22 23:27:02 +00002606// Neon 3-argument intrinsics, both double- and quad-register.
2607// The destination register is also used as the first source operand register.
2608class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002610 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002612 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2613 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2614 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2615 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002616class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002617 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002618 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002620 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2621 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2622 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2623 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002625// Long Multiply-Add/Sub operations.
2626class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2627 InstrItinClass itin, string OpcodeStr, string Dt,
2628 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2629 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002630 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2631 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2632 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2633 (TyQ (MulOp (TyD DPR:$Vn),
2634 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002635class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2636 InstrItinClass itin, string OpcodeStr, string Dt,
2637 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002638 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002639 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002640 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002641 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002643 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 (TyQ (MulOp (TyD DPR:$Vn),
2645 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002646 imm:$lane))))))]>;
2647class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2648 InstrItinClass itin, string OpcodeStr, string Dt,
2649 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002650 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002651 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002652 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002653 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002654 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002655 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 (TyQ (MulOp (TyD DPR:$Vn),
2657 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002658 imm:$lane))))))]>;
2659
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002660// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2661class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2662 InstrItinClass itin, string OpcodeStr, string Dt,
2663 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2664 SDNode OpNode>
2665 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002666 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2667 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2668 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2669 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2670 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002671
Bob Wilson5bafff32009-06-22 23:27:02 +00002672// Neon Long 3-argument intrinsic. The destination register is
2673// a quad-register and is also used as the first source operand register.
2674class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002676 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002677 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002678 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2679 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2680 [(set QPR:$Vd,
2681 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002682class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002683 string OpcodeStr, string Dt,
2684 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002685 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002686 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002687 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002688 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002689 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002690 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002691 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 (OpTy DPR:$Vn),
2693 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002694 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002695class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2696 InstrItinClass itin, string OpcodeStr, string Dt,
2697 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002698 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002699 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002700 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002701 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002702 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002703 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002704 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002705 (OpTy DPR:$Vn),
2706 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002707 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002708
Bob Wilson5bafff32009-06-22 23:27:02 +00002709// Narrowing 3-register intrinsics.
2710class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 Intrinsic IntOp, bit Commutable>
2713 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002714 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2715 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2716 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 let isCommutable = Commutable;
2718}
2719
Bob Wilson04d6c282010-08-29 05:57:34 +00002720// Long 3-register operations.
2721class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2722 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002723 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2724 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002725 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2726 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2727 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002728 let isCommutable = Commutable;
2729}
2730class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2731 InstrItinClass itin, string OpcodeStr, string Dt,
2732 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002733 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002734 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2735 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002736 [(set QPR:$Vd,
2737 (TyQ (OpNode (TyD DPR:$Vn),
2738 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002739class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2740 InstrItinClass itin, string OpcodeStr, string Dt,
2741 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002742 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002743 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2744 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002745 [(set QPR:$Vd,
2746 (TyQ (OpNode (TyD DPR:$Vn),
2747 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002748
2749// Long 3-register operations with explicitly extended operands.
2750class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2751 InstrItinClass itin, string OpcodeStr, string Dt,
2752 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2753 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002754 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002755 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2756 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2757 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2758 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002759 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002760}
2761
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002762// Long 3-register intrinsics with explicit extend (VABDL).
2763class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2764 InstrItinClass itin, string OpcodeStr, string Dt,
2765 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2766 bit Commutable>
2767 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002768 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2769 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2770 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2771 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002772 let isCommutable = Commutable;
2773}
2774
Bob Wilson5bafff32009-06-22 23:27:02 +00002775// Long 3-register intrinsics.
2776class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 InstrItinClass itin, string OpcodeStr, string Dt,
2778 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002779 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002780 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2781 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2782 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002783 let isCommutable = Commutable;
2784}
David Goodwin658ea602009-09-25 18:38:29 +00002785class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 string OpcodeStr, string Dt,
2787 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002788 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002789 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2790 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002791 [(set (ResTy QPR:$Vd),
2792 (ResTy (IntOp (OpTy DPR:$Vn),
2793 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002794 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2796 InstrItinClass itin, string OpcodeStr, string Dt,
2797 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002798 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002799 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2800 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002801 [(set (ResTy QPR:$Vd),
2802 (ResTy (IntOp (OpTy DPR:$Vn),
2803 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002804 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002805
Bob Wilson04d6c282010-08-29 05:57:34 +00002806// Wide 3-register operations.
2807class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2808 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2809 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002811 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2812 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2813 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2814 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002815 let isCommutable = Commutable;
2816}
2817
2818// Pairwise long 2-register intrinsics, both double- and quad-register.
2819class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 bits<2> op17_16, bits<5> op11_7, bit op4,
2821 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002823 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2824 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2825 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002826class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 bits<2> op17_16, bits<5> op11_7, bit op4,
2828 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002830 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2831 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2832 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833
2834// Pairwise long 2-register accumulate intrinsics,
2835// both double- and quad-register.
2836// The destination register is also used as the first source operand register.
2837class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002838 bits<2> op17_16, bits<5> op11_7, bit op4,
2839 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2841 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002842 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2843 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2844 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 bits<2> op17_16, bits<5> op11_7, bit op4,
2847 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2849 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002850 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2851 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2852 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
2854// Shift by immediate,
2855// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002856class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002857 Format f, InstrItinClass itin, Operand ImmTy,
2858 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002859 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002860 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002861 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2862 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002863class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002864 Format f, InstrItinClass itin, Operand ImmTy,
2865 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002866 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002867 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002868 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2869 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002870
Johnny Chen6c8648b2010-03-17 23:26:50 +00002871// Long shift by immediate.
2872class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2873 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002874 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002875 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002876 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002877 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2878 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002879 (i32 imm:$SIMM))))]>;
2880
Bob Wilson5bafff32009-06-22 23:27:02 +00002881// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002882class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002884 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002885 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002886 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002887 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2888 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002889 (i32 imm:$SIMM))))]>;
2890
2891// Shift right by immediate and accumulate,
2892// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002893class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002894 Operand ImmTy, string OpcodeStr, string Dt,
2895 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002896 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002897 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002898 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2899 [(set DPR:$Vd, (Ty (add DPR:$src1,
2900 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002901class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002902 Operand ImmTy, string OpcodeStr, string Dt,
2903 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002904 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002905 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002906 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2907 [(set QPR:$Vd, (Ty (add QPR:$src1,
2908 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909
2910// Shift by immediate and insert,
2911// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002912class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002913 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2914 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002915 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002916 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002917 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2918 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002919class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002920 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2921 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002922 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002923 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002924 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2925 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002926
2927// Convert, with fractional bits immediate,
2928// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002929class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002930 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002932 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002933 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2934 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2935 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002936class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002937 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002938 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002939 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002940 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2941 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2942 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943
2944//===----------------------------------------------------------------------===//
2945// Multiclasses
2946//===----------------------------------------------------------------------===//
2947
Bob Wilson916ac5b2009-10-03 04:44:16 +00002948// Abbreviations used in multiclass suffixes:
2949// Q = quarter int (8 bit) elements
2950// H = half int (16 bit) elements
2951// S = single int (32 bit) elements
2952// D = double int (64 bit) elements
2953
Bob Wilson094dd802010-12-18 00:42:58 +00002954// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002955
Bob Wilson094dd802010-12-18 00:42:58 +00002956// Neon 2-register comparisons.
2957// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002958multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2959 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002960 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002961 // 64-bit vector types.
2962 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002963 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002964 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002965 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002966 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002967 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002968 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002969 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002970 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002971 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002972 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002973 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002974 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002975 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002976 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002977 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002978 let Inst{10} = 1; // overwrite F = 1
2979 }
2980
2981 // 128-bit vector types.
2982 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002983 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002984 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002985 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002986 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002987 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002988 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002989 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002990 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002991 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002992 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002993 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002994 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002995 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002996 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002997 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002998 let Inst{10} = 1; // overwrite F = 1
2999 }
3000}
3001
Bob Wilson094dd802010-12-18 00:42:58 +00003002
3003// Neon 2-register vector intrinsics,
3004// element sizes of 8, 16 and 32 bits:
3005multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3006 bits<5> op11_7, bit op4,
3007 InstrItinClass itinD, InstrItinClass itinQ,
3008 string OpcodeStr, string Dt, Intrinsic IntOp> {
3009 // 64-bit vector types.
3010 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3011 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3012 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3013 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3014 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3015 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3016
3017 // 128-bit vector types.
3018 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3019 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3020 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3021 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3022 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3023 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3024}
3025
3026
3027// Neon Narrowing 2-register vector operations,
3028// source operand element sizes of 16, 32 and 64 bits:
3029multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3030 bits<5> op11_7, bit op6, bit op4,
3031 InstrItinClass itin, string OpcodeStr, string Dt,
3032 SDNode OpNode> {
3033 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3034 itin, OpcodeStr, !strconcat(Dt, "16"),
3035 v8i8, v8i16, OpNode>;
3036 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3037 itin, OpcodeStr, !strconcat(Dt, "32"),
3038 v4i16, v4i32, OpNode>;
3039 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3040 itin, OpcodeStr, !strconcat(Dt, "64"),
3041 v2i32, v2i64, OpNode>;
3042}
3043
3044// Neon Narrowing 2-register vector intrinsics,
3045// source operand element sizes of 16, 32 and 64 bits:
3046multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3047 bits<5> op11_7, bit op6, bit op4,
3048 InstrItinClass itin, string OpcodeStr, string Dt,
3049 Intrinsic IntOp> {
3050 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3051 itin, OpcodeStr, !strconcat(Dt, "16"),
3052 v8i8, v8i16, IntOp>;
3053 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3054 itin, OpcodeStr, !strconcat(Dt, "32"),
3055 v4i16, v4i32, IntOp>;
3056 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3057 itin, OpcodeStr, !strconcat(Dt, "64"),
3058 v2i32, v2i64, IntOp>;
3059}
3060
3061
3062// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3063// source operand element sizes of 16, 32 and 64 bits:
3064multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3065 string OpcodeStr, string Dt, SDNode OpNode> {
3066 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3067 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3068 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3069 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3070 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3071 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3072}
3073
3074
Bob Wilson5bafff32009-06-22 23:27:02 +00003075// Neon 3-register vector operations.
3076
3077// First with only element sizes of 8, 16 and 32 bits:
3078multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003079 InstrItinClass itinD16, InstrItinClass itinD32,
3080 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003081 string OpcodeStr, string Dt,
3082 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003083 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003084 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003085 OpcodeStr, !strconcat(Dt, "8"),
3086 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003087 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003088 OpcodeStr, !strconcat(Dt, "16"),
3089 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003090 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003091 OpcodeStr, !strconcat(Dt, "32"),
3092 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003093
3094 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003095 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003096 OpcodeStr, !strconcat(Dt, "8"),
3097 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003098 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003099 OpcodeStr, !strconcat(Dt, "16"),
3100 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003101 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003102 OpcodeStr, !strconcat(Dt, "32"),
3103 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003104}
3105
Jim Grosbach45755a72011-12-05 20:09:44 +00003106multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003107 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3108 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003109 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003110 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003111 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003112}
3113
Bob Wilson5bafff32009-06-22 23:27:02 +00003114// ....then also with element size 64 bits:
3115multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003116 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 string OpcodeStr, string Dt,
3118 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003119 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003120 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003121 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, !strconcat(Dt, "64"),
3123 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003124 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 OpcodeStr, !strconcat(Dt, "64"),
3126 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003127}
3128
3129
Bob Wilson5bafff32009-06-22 23:27:02 +00003130// Neon 3-register vector intrinsics.
3131
3132// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003133multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003134 InstrItinClass itinD16, InstrItinClass itinD32,
3135 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 string OpcodeStr, string Dt,
3137 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003139 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003142 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 v2i32, v2i32, IntOp, Commutable>;
3145
3146 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003147 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003148 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003150 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 v4i32, v4i32, IntOp, Commutable>;
3153}
Owen Anderson3557d002010-10-26 20:56:57 +00003154multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3155 InstrItinClass itinD16, InstrItinClass itinD32,
3156 InstrItinClass itinQ16, InstrItinClass itinQ32,
3157 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003158 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003159 // 64-bit vector types.
3160 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3161 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003162 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003163 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3164 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003165 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003166
3167 // 128-bit vector types.
3168 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3169 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003170 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003171 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3172 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003173 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003174}
Bob Wilson5bafff32009-06-22 23:27:02 +00003175
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003176multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003177 InstrItinClass itinD16, InstrItinClass itinD32,
3178 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003180 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003182 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003184 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003185 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003186 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003188}
3189
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003191multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003192 InstrItinClass itinD16, InstrItinClass itinD32,
3193 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 string OpcodeStr, string Dt,
3195 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003196 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003198 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003199 OpcodeStr, !strconcat(Dt, "8"),
3200 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003201 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, !strconcat(Dt, "8"),
3203 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003204}
Owen Anderson3557d002010-10-26 20:56:57 +00003205multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3206 InstrItinClass itinD16, InstrItinClass itinD32,
3207 InstrItinClass itinQ16, InstrItinClass itinQ32,
3208 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003209 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003210 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003211 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003212 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3213 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003214 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003215 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3216 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003217 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003218}
3219
Bob Wilson5bafff32009-06-22 23:27:02 +00003220
3221// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003222multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003223 InstrItinClass itinD16, InstrItinClass itinD32,
3224 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 string OpcodeStr, string Dt,
3226 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003227 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003228 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003229 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003230 OpcodeStr, !strconcat(Dt, "64"),
3231 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003232 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003233 OpcodeStr, !strconcat(Dt, "64"),
3234 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003235}
Owen Anderson3557d002010-10-26 20:56:57 +00003236multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3237 InstrItinClass itinD16, InstrItinClass itinD32,
3238 InstrItinClass itinQ16, InstrItinClass itinQ32,
3239 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003240 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003241 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003242 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003243 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3244 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003245 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003246 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3247 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003248 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003249}
Bob Wilson5bafff32009-06-22 23:27:02 +00003250
Bob Wilson5bafff32009-06-22 23:27:02 +00003251// Neon Narrowing 3-register vector intrinsics,
3252// source operand element sizes of 16, 32 and 64 bits:
3253multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 string OpcodeStr, string Dt,
3255 Intrinsic IntOp, bit Commutable = 0> {
3256 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3257 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003258 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003259 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3260 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003261 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003262 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3263 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 v2i32, v2i64, IntOp, Commutable>;
3265}
3266
3267
Bob Wilson04d6c282010-08-29 05:57:34 +00003268// Neon Long 3-register vector operations.
3269
3270multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3271 InstrItinClass itin16, InstrItinClass itin32,
3272 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003273 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003274 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3275 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003276 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003277 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003278 OpcodeStr, !strconcat(Dt, "16"),
3279 v4i32, v4i16, OpNode, Commutable>;
3280 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3281 OpcodeStr, !strconcat(Dt, "32"),
3282 v2i64, v2i32, OpNode, Commutable>;
3283}
3284
3285multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3286 InstrItinClass itin, string OpcodeStr, string Dt,
3287 SDNode OpNode> {
3288 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3289 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3290 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3291 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3292}
3293
3294multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3295 InstrItinClass itin16, InstrItinClass itin32,
3296 string OpcodeStr, string Dt,
3297 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3298 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3299 OpcodeStr, !strconcat(Dt, "8"),
3300 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003301 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003302 OpcodeStr, !strconcat(Dt, "16"),
3303 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3304 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3305 OpcodeStr, !strconcat(Dt, "32"),
3306 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003307}
3308
Bob Wilson5bafff32009-06-22 23:27:02 +00003309// Neon Long 3-register vector intrinsics.
3310
3311// First with only element sizes of 16 and 32 bits:
3312multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003313 InstrItinClass itin16, InstrItinClass itin32,
3314 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003315 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003316 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003317 OpcodeStr, !strconcat(Dt, "16"),
3318 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003319 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 OpcodeStr, !strconcat(Dt, "32"),
3321 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003322}
3323
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003324multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003325 InstrItinClass itin, string OpcodeStr, string Dt,
3326 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003327 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003329 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003330 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003331}
3332
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// ....then also with element size of 8 bits:
3334multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003335 InstrItinClass itin16, InstrItinClass itin32,
3336 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003337 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003338 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003340 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003341 OpcodeStr, !strconcat(Dt, "8"),
3342 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003343}
3344
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003345// ....with explicit extend (VABDL).
3346multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3347 InstrItinClass itin, string OpcodeStr, string Dt,
3348 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3349 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3350 OpcodeStr, !strconcat(Dt, "8"),
3351 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003352 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003353 OpcodeStr, !strconcat(Dt, "16"),
3354 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3355 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3356 OpcodeStr, !strconcat(Dt, "32"),
3357 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3358}
3359
Bob Wilson5bafff32009-06-22 23:27:02 +00003360
3361// Neon Wide 3-register vector intrinsics,
3362// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003363multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3364 string OpcodeStr, string Dt,
3365 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3366 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3367 OpcodeStr, !strconcat(Dt, "8"),
3368 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3369 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3370 OpcodeStr, !strconcat(Dt, "16"),
3371 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3372 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3373 OpcodeStr, !strconcat(Dt, "32"),
3374 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003375}
3376
3377
3378// Neon Multiply-Op vector operations,
3379// element sizes of 8, 16 and 32 bits:
3380multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003381 InstrItinClass itinD16, InstrItinClass itinD32,
3382 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003383 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003384 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003385 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003387 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003389 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003391
3392 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003393 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003394 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003395 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003397 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399}
3400
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003401multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003402 InstrItinClass itinD16, InstrItinClass itinD32,
3403 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003404 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003405 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003406 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003407 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003408 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003409 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003410 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3411 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003412 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003413 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3414 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003415}
Bob Wilson5bafff32009-06-22 23:27:02 +00003416
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003417// Neon Intrinsic-Op vector operations,
3418// element sizes of 8, 16 and 32 bits:
3419multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3420 InstrItinClass itinD, InstrItinClass itinQ,
3421 string OpcodeStr, string Dt, Intrinsic IntOp,
3422 SDNode OpNode> {
3423 // 64-bit vector types.
3424 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3425 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3426 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3427 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3428 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3429 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3430
3431 // 128-bit vector types.
3432 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3433 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3434 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3435 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3436 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3437 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3438}
3439
Bob Wilson5bafff32009-06-22 23:27:02 +00003440// Neon 3-argument intrinsics,
3441// element sizes of 8, 16 and 32 bits:
3442multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003443 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003445 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003446 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003447 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003448 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003449 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003450 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003451 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452
3453 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003454 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003455 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003456 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003457 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003458 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003459 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003460}
3461
3462
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003463// Neon Long Multiply-Op vector operations,
3464// element sizes of 8, 16 and 32 bits:
3465multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3466 InstrItinClass itin16, InstrItinClass itin32,
3467 string OpcodeStr, string Dt, SDNode MulOp,
3468 SDNode OpNode> {
3469 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3470 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3471 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3472 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3473 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3474 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3475}
3476
3477multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3478 string Dt, SDNode MulOp, SDNode OpNode> {
3479 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3480 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3481 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3482 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3483}
3484
3485
Bob Wilson5bafff32009-06-22 23:27:02 +00003486// Neon Long 3-argument intrinsics.
3487
3488// First with only element sizes of 16 and 32 bits:
3489multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003490 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003492 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003493 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003494 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003496}
3497
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003498multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003499 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003500 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003501 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003502 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003503 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504}
3505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// ....then also with element size of 8 bits:
3507multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003508 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003509 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003510 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3511 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003512 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003513}
3514
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003515// ....with explicit extend (VABAL).
3516multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3517 InstrItinClass itin, string OpcodeStr, string Dt,
3518 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3519 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3520 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3521 IntOp, ExtOp, OpNode>;
3522 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3523 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3524 IntOp, ExtOp, OpNode>;
3525 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3526 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3527 IntOp, ExtOp, OpNode>;
3528}
3529
Bob Wilson5bafff32009-06-22 23:27:02 +00003530
Bob Wilson5bafff32009-06-22 23:27:02 +00003531// Neon Pairwise long 2-register intrinsics,
3532// element sizes of 8, 16 and 32 bits:
3533multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3534 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003535 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003536 // 64-bit vector types.
3537 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003539 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003540 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003541 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003542 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543
3544 // 128-bit vector types.
3545 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003546 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003547 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003548 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003549 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003550 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003551}
3552
3553
3554// Neon Pairwise long 2-register accumulate intrinsics,
3555// element sizes of 8, 16 and 32 bits:
3556multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3557 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003559 // 64-bit vector types.
3560 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003561 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003564 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003565 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003566
3567 // 128-bit vector types.
3568 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003570 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003571 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003572 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003573 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003574}
3575
3576
3577// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003578// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003579// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003580multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3581 InstrItinClass itin, string OpcodeStr, string Dt,
3582 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003583 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003584 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003585 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003586 let Inst{21-19} = 0b001; // imm6 = 001xxx
3587 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003588 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003590 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3591 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003592 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003593 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003594 let Inst{21} = 0b1; // imm6 = 1xxxxx
3595 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003596 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003598 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003599
3600 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003601 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003602 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21-19} = 0b001; // imm6 = 001xxx
3604 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003605 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003606 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003607 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3608 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003609 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21} = 0b1; // imm6 = 1xxxxx
3612 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003613 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3614 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3615 // imm6 = xxxxxx
3616}
3617multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3618 InstrItinClass itin, string OpcodeStr, string Dt,
3619 SDNode OpNode> {
3620 // 64-bit vector types.
3621 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3622 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3623 let Inst{21-19} = 0b001; // imm6 = 001xxx
3624 }
3625 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3626 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3627 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3628 }
3629 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3630 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3631 let Inst{21} = 0b1; // imm6 = 1xxxxx
3632 }
3633 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3634 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3635 // imm6 = xxxxxx
3636
3637 // 128-bit vector types.
3638 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3639 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3640 let Inst{21-19} = 0b001; // imm6 = 001xxx
3641 }
3642 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3643 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3644 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3645 }
3646 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3647 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3648 let Inst{21} = 0b1; // imm6 = 1xxxxx
3649 }
3650 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003651 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003652 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003653}
3654
Bob Wilson5bafff32009-06-22 23:27:02 +00003655// Neon Shift-Accumulate vector operations,
3656// element sizes of 8, 16, 32 and 64 bits:
3657multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003658 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003660 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003661 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003662 let Inst{21-19} = 0b001; // imm6 = 001xxx
3663 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003664 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003665 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003666 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3667 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003668 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003670 let Inst{21} = 0b1; // imm6 = 1xxxxx
3671 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003672 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003673 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003674 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003675
3676 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003677 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003678 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003679 let Inst{21-19} = 0b001; // imm6 = 001xxx
3680 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003681 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003682 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003683 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3684 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003685 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003686 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003687 let Inst{21} = 0b1; // imm6 = 1xxxxx
3688 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003689 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003690 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003691 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003692}
3693
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003695// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003696// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003697multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3698 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003699 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003700 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3701 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003702 let Inst{21-19} = 0b001; // imm6 = 001xxx
3703 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003704 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3705 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003706 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3707 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003708 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3709 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003710 let Inst{21} = 0b1; // imm6 = 1xxxxx
3711 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003712 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3713 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003714 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003715
3716 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003717 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3718 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003719 let Inst{21-19} = 0b001; // imm6 = 001xxx
3720 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003721 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3722 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003723 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3724 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003725 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3726 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003727 let Inst{21} = 0b1; // imm6 = 1xxxxx
3728 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003729 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3730 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3731 // imm6 = xxxxxx
3732}
3733multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3734 string OpcodeStr> {
3735 // 64-bit vector types.
3736 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3737 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3738 let Inst{21-19} = 0b001; // imm6 = 001xxx
3739 }
3740 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3741 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3742 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3743 }
3744 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3745 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3746 let Inst{21} = 0b1; // imm6 = 1xxxxx
3747 }
3748 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3749 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3750 // imm6 = xxxxxx
3751
3752 // 128-bit vector types.
3753 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3754 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3755 let Inst{21-19} = 0b001; // imm6 = 001xxx
3756 }
3757 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3758 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3759 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3760 }
3761 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3762 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3763 let Inst{21} = 0b1; // imm6 = 1xxxxx
3764 }
3765 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3766 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003767 // imm6 = xxxxxx
3768}
3769
3770// Neon Shift Long operations,
3771// element sizes of 8, 16, 32 bits:
3772multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003773 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003774 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003775 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003776 let Inst{21-19} = 0b001; // imm6 = 001xxx
3777 }
3778 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003779 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003780 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3781 }
3782 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003783 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003784 let Inst{21} = 0b1; // imm6 = 1xxxxx
3785 }
3786}
3787
3788// Neon Shift Narrow operations,
3789// element sizes of 16, 32, 64 bits:
3790multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003791 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003792 SDNode OpNode> {
3793 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003794 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003795 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003796 let Inst{21-19} = 0b001; // imm6 = 001xxx
3797 }
3798 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003799 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003800 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003801 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3802 }
3803 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003804 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003805 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003806 let Inst{21} = 0b1; // imm6 = 1xxxxx
3807 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003808}
3809
3810//===----------------------------------------------------------------------===//
3811// Instruction Definitions.
3812//===----------------------------------------------------------------------===//
3813
3814// Vector Add Operations.
3815
3816// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003817defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003818 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003819def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003820 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003821def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003822 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003823// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003824defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3825 "vaddl", "s", add, sext, 1>;
3826defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3827 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003828// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003829defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3830defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003831// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003832defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3833 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3834 "vhadd", "s", int_arm_neon_vhadds, 1>;
3835defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3836 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3837 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003838// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003839defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3840 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3841 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3842defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3843 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3844 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003845// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003846defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3847 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3848 "vqadd", "s", int_arm_neon_vqadds, 1>;
3849defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3850 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3851 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003852// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003853defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3854 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003855// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003856defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3857 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003858
3859// Vector Multiply Operations.
3860
3861// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003862defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003863 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003864def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3865 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3866def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3867 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003868def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003869 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003870def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003871 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003872defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003873def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3874def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3875 v2f32, fmul>;
3876
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003877def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3878 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3879 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3880 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003881 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003882 (SubReg_i16_lane imm:$lane)))>;
3883def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3884 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3885 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3886 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003887 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003888 (SubReg_i32_lane imm:$lane)))>;
3889def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3890 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3891 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3892 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003893 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003894 (SubReg_i32_lane imm:$lane)))>;
3895
Bob Wilson5bafff32009-06-22 23:27:02 +00003896// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003897defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003898 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003899 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003900defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3901 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003902 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003903def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003904 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3905 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003906 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3907 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003908 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003909 (SubReg_i16_lane imm:$lane)))>;
3910def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003911 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3912 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003913 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3914 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003915 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003916 (SubReg_i32_lane imm:$lane)))>;
3917
Bob Wilson5bafff32009-06-22 23:27:02 +00003918// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003919defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3920 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003921 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003922defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3923 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003924 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003925def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003926 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3927 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003928 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3929 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003930 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003931 (SubReg_i16_lane imm:$lane)))>;
3932def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003933 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3934 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003935 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3936 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003937 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003938 (SubReg_i32_lane imm:$lane)))>;
3939
Bob Wilson5bafff32009-06-22 23:27:02 +00003940// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003941defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3942 "vmull", "s", NEONvmulls, 1>;
3943defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3944 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003945def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003946 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003947defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3948defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003949
Bob Wilson5bafff32009-06-22 23:27:02 +00003950// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003951defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3952 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3953defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3954 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003955
3956// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3957
3958// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003959defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003960 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3961def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003962 v2f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003963 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003964def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003965 v4f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00003966 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00003967defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003968 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3969def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003970 v2f32, fmul_su, fadd_mlx>,
3971 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003972def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003973 v4f32, v2f32, fmul_su, fadd_mlx>,
3974 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003975
3976def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003977 (mul (v8i16 QPR:$src2),
3978 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3979 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003980 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003981 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003982 (SubReg_i16_lane imm:$lane)))>;
3983
3984def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003985 (mul (v4i32 QPR:$src2),
3986 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3987 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003988 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003989 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003990 (SubReg_i32_lane imm:$lane)))>;
3991
Evan Cheng48575f62010-12-05 22:04:16 +00003992def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3993 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003994 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003995 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3996 (v4f32 QPR:$src2),
3997 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003998 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003999 (SubReg_i32_lane imm:$lane)))>,
4000 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004001
Bob Wilson5bafff32009-06-22 23:27:02 +00004002// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004003defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4004 "vmlal", "s", NEONvmulls, add>;
4005defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4006 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004007
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004008defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4009defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004010
Bob Wilson5bafff32009-06-22 23:27:02 +00004011// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004012defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004013 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004014defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004015
Bob Wilson5bafff32009-06-22 23:27:02 +00004016// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004017defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004018 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4019def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004020 v2f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004021 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004022def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004023 v4f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004024 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00004025defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004026 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4027def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004028 v2f32, fmul_su, fsub_mlx>,
4029 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004030def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004031 v4f32, v2f32, fmul_su, fsub_mlx>,
4032 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004033
4034def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004035 (mul (v8i16 QPR:$src2),
4036 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4037 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004038 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004039 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004040 (SubReg_i16_lane imm:$lane)))>;
4041
4042def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004043 (mul (v4i32 QPR:$src2),
4044 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4045 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004046 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004047 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004048 (SubReg_i32_lane imm:$lane)))>;
4049
Evan Cheng48575f62010-12-05 22:04:16 +00004050def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4051 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004052 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4053 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004054 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004055 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004056 (SubReg_i32_lane imm:$lane)))>,
4057 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004058
Bob Wilson5bafff32009-06-22 23:27:02 +00004059// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004060defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4061 "vmlsl", "s", NEONvmulls, sub>;
4062defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4063 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004064
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004065defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4066defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004067
Bob Wilson5bafff32009-06-22 23:27:02 +00004068// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004069defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004070 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004071defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004072
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004073
4074// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4075def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4076 v2f32, fmul_su, fadd_mlx>,
4077 Requires<[HasNEONVFP4]>;
4078
4079def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4080 v4f32, fmul_su, fadd_mlx>,
4081 Requires<[HasNEONVFP4]>;
4082
4083// Fused Vector Multiply Subtract (floating-point)
4084def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4085 v2f32, fmul_su, fsub_mlx>,
4086 Requires<[HasNEONVFP4]>;
4087def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4088 v4f32, fmul_su, fsub_mlx>,
4089 Requires<[HasNEONVFP4]>;
4090
Bob Wilson5bafff32009-06-22 23:27:02 +00004091// Vector Subtract Operations.
4092
4093// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004094defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004095 "vsub", "i", sub, 0>;
4096def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004097 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004098def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004099 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004100// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004101defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4102 "vsubl", "s", sub, sext, 0>;
4103defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4104 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004105// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004106defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4107defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004108// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004109defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004110 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004111 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004112defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004113 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004114 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004115// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004116defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004117 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004118 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004119defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004120 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004121 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004123defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4124 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004125// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004126defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4127 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004128
4129// Vector Comparisons.
4130
4131// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004132defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4133 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004134def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004135 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004136def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004137 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004138
Johnny Chen363ac582010-02-23 01:42:58 +00004139defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004140 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004141
Bob Wilson5bafff32009-06-22 23:27:02 +00004142// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004143defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4144 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004145defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004146 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004147def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4148 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004149def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004150 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004151
Johnny Chen363ac582010-02-23 01:42:58 +00004152defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004153 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004154defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004155 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004156
Bob Wilson5bafff32009-06-22 23:27:02 +00004157// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004158defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4159 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4160defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4161 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004162def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004163 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004164def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004165 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004166
Johnny Chen363ac582010-02-23 01:42:58 +00004167defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004168 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004169defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004170 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004171
Bob Wilson5bafff32009-06-22 23:27:02 +00004172// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4174 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4175def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4176 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004177// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004178def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4179 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4180def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4181 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004182// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004183defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004184 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// Vector Bitwise Operations.
4187
Bob Wilsoncba270d2010-07-13 21:16:48 +00004188def vnotd : PatFrag<(ops node:$in),
4189 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4190def vnotq : PatFrag<(ops node:$in),
4191 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004192
4193
Bob Wilson5bafff32009-06-22 23:27:02 +00004194// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004195def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4196 v2i32, v2i32, and, 1>;
4197def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4198 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004199
4200// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004201def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4202 v2i32, v2i32, xor, 1>;
4203def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4204 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004207def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4208 v2i32, v2i32, or, 1>;
4209def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4210 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
Owen Andersond9668172010-11-03 22:44:51 +00004212def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004213 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004214 IIC_VMOVImm,
4215 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4216 [(set DPR:$Vd,
4217 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4218 let Inst{9} = SIMM{9};
4219}
4220
Owen Anderson080c0922010-11-05 19:27:46 +00004221def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004222 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004223 IIC_VMOVImm,
4224 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4225 [(set DPR:$Vd,
4226 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004227 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004228}
4229
4230def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004231 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004232 IIC_VMOVImm,
4233 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4234 [(set QPR:$Vd,
4235 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4236 let Inst{9} = SIMM{9};
4237}
4238
Owen Anderson080c0922010-11-05 19:27:46 +00004239def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004240 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004241 IIC_VMOVImm,
4242 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4243 [(set QPR:$Vd,
4244 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004245 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004246}
4247
4248
Bob Wilson5bafff32009-06-22 23:27:02 +00004249// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004250def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4251 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4252 "vbic", "$Vd, $Vn, $Vm", "",
4253 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4254 (vnotd DPR:$Vm))))]>;
4255def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4256 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4257 "vbic", "$Vd, $Vn, $Vm", "",
4258 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4259 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004260
Owen Anderson080c0922010-11-05 19:27:46 +00004261def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004262 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004263 IIC_VMOVImm,
4264 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4265 [(set DPR:$Vd,
4266 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4267 let Inst{9} = SIMM{9};
4268}
4269
4270def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004271 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004272 IIC_VMOVImm,
4273 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4274 [(set DPR:$Vd,
4275 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4276 let Inst{10-9} = SIMM{10-9};
4277}
4278
4279def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004280 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004281 IIC_VMOVImm,
4282 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4283 [(set QPR:$Vd,
4284 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4285 let Inst{9} = SIMM{9};
4286}
4287
4288def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004289 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004290 IIC_VMOVImm,
4291 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4292 [(set QPR:$Vd,
4293 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4294 let Inst{10-9} = SIMM{10-9};
4295}
4296
Bob Wilson5bafff32009-06-22 23:27:02 +00004297// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004298def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4299 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4300 "vorn", "$Vd, $Vn, $Vm", "",
4301 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4302 (vnotd DPR:$Vm))))]>;
4303def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4304 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4305 "vorn", "$Vd, $Vn, $Vm", "",
4306 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4307 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004308
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004309// VMVN : Vector Bitwise NOT (Immediate)
4310
4311let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004312
Owen Andersonca6945e2010-12-01 00:28:25 +00004313def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004314 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004315 "vmvn", "i16", "$Vd, $SIMM", "",
4316 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004317 let Inst{9} = SIMM{9};
4318}
4319
Owen Andersonca6945e2010-12-01 00:28:25 +00004320def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004321 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004322 "vmvn", "i16", "$Vd, $SIMM", "",
4323 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004324 let Inst{9} = SIMM{9};
4325}
4326
Owen Andersonca6945e2010-12-01 00:28:25 +00004327def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004328 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004329 "vmvn", "i32", "$Vd, $SIMM", "",
4330 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004331 let Inst{11-8} = SIMM{11-8};
4332}
4333
Owen Andersonca6945e2010-12-01 00:28:25 +00004334def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004335 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004336 "vmvn", "i32", "$Vd, $SIMM", "",
4337 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004338 let Inst{11-8} = SIMM{11-8};
4339}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004340}
4341
Bob Wilson5bafff32009-06-22 23:27:02 +00004342// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004343def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004344 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4345 "vmvn", "$Vd, $Vm", "",
4346 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004347def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004348 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4349 "vmvn", "$Vd, $Vm", "",
4350 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004351def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4352def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004353
4354// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004355def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4356 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004357 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004358 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004359 [(set DPR:$Vd,
4360 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004361
4362def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4363 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4364 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4365
Owen Anderson4110b432010-10-25 20:13:13 +00004366def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4367 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004368 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004369 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004370 [(set QPR:$Vd,
4371 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004372
4373def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4374 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4375 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004376
4377// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004378// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004379// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004380def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004381 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004382 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004383 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004384 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004385def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004386 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004387 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004388 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004389 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004390
Bob Wilson5bafff32009-06-22 23:27:02 +00004391// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004392// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004393// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004394def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004395 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004396 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004397 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004398 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004399def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004400 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004401 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004402 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004403 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004404
4405// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004406// for equivalent operations with different register constraints; it just
4407// inserts copies.
4408
4409// Vector Absolute Differences.
4410
4411// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004412defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004413 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004414 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004415defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004416 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004417 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004418def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004419 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004420def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004421 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422
4423// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004424defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4425 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4426defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4427 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004428
4429// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004430defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4431 "vaba", "s", int_arm_neon_vabds, add>;
4432defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4433 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004434
4435// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004436defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4437 "vabal", "s", int_arm_neon_vabds, zext, add>;
4438defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4439 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004440
4441// Vector Maximum and Minimum.
4442
4443// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004444defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004445 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004446 "vmax", "s", int_arm_neon_vmaxs, 1>;
4447defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004448 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004449 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004450def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4451 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004452 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004453def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4454 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004455 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4456
4457// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004458defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4459 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4460 "vmin", "s", int_arm_neon_vmins, 1>;
4461defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4462 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4463 "vmin", "u", int_arm_neon_vminu, 1>;
4464def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4465 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004466 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004467def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4468 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004469 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004470
4471// Vector Pairwise Operations.
4472
4473// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004474def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4475 "vpadd", "i8",
4476 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4477def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4478 "vpadd", "i16",
4479 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4480def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4481 "vpadd", "i32",
4482 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004483def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004484 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004485 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
4487// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004488defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004489 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004490defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004491 int_arm_neon_vpaddlu>;
4492
4493// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004494defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004495 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004496defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004497 int_arm_neon_vpadalu>;
4498
4499// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004500def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004501 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004502def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004503 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004504def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004505 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004506def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004507 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004508def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004509 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004510def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004511 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004512def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004513 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004514
4515// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004516def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004517 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004518def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004519 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004520def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004521 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004522def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004523 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004524def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004525 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004526def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004527 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004528def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004529 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004530
4531// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4532
4533// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004534def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004535 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004536 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004537def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004538 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004539 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004540def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004541 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004542 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004543def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004544 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004545 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004548def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004549 IIC_VRECSD, "vrecps", "f32",
4550 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004551def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004552 IIC_VRECSQ, "vrecps", "f32",
4553 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004554
4555// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004556def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004557 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004558 v2i32, v2i32, int_arm_neon_vrsqrte>;
4559def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004560 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004561 v4i32, v4i32, int_arm_neon_vrsqrte>;
4562def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004563 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004564 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004565def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004566 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004567 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004568
4569// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004570def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004571 IIC_VRECSD, "vrsqrts", "f32",
4572 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004573def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004574 IIC_VRECSQ, "vrsqrts", "f32",
4575 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004576
4577// Vector Shifts.
4578
4579// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004580defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004581 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004582 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004583defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004584 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004585 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004586
Bob Wilson5bafff32009-06-22 23:27:02 +00004587// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004588defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4589
Bob Wilson5bafff32009-06-22 23:27:02 +00004590// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004591defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4592defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004593
4594// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004595defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4596defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
4598// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004599class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004600 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004601 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004602 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004603 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004604 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004605 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004606}
Evan Chengf81bf152009-11-23 21:57:23 +00004607def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004608 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004609def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004610 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004611def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004612 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004613
4614// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004615defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004616 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004617
4618// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004619defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004620 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004621 "vrshl", "s", int_arm_neon_vrshifts>;
4622defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004623 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004624 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004625// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004626defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4627defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004628
4629// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004630defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004631 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
4633// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004634defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004635 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004636 "vqshl", "s", int_arm_neon_vqshifts>;
4637defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004638 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004639 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004640// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004641defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4642defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4643
Bob Wilson5bafff32009-06-22 23:27:02 +00004644// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004645defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004646
4647// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004648defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004649 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004650defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004651 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004652
4653// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004654defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004655 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004656
4657// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004658defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004659 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004660 "vqrshl", "s", int_arm_neon_vqrshifts>;
4661defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004662 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004663 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004664
4665// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004666defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004667 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004668defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004669 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004670
4671// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004672defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004673 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004674
4675// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004676defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4677defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004678// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004679defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4680defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004681
4682// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004683defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4684
Bob Wilson5bafff32009-06-22 23:27:02 +00004685// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004686defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004687
4688// Vector Absolute and Saturating Absolute.
4689
4690// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004691defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004692 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004693 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004694def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004695 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004696 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004697def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004698 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004699 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004700
4701// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004702defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004703 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004704 int_arm_neon_vqabs>;
4705
4706// Vector Negate.
4707
Bob Wilsoncba270d2010-07-13 21:16:48 +00004708def vnegd : PatFrag<(ops node:$in),
4709 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4710def vnegq : PatFrag<(ops node:$in),
4711 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004712
Evan Chengf81bf152009-11-23 21:57:23 +00004713class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004714 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4715 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4716 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004717class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004718 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4719 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4720 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004721
Chris Lattner0a00ed92010-03-28 08:39:10 +00004722// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004723def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4724def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4725def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4726def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4727def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4728def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004729
4730// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004731def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004732 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4733 "vneg", "f32", "$Vd, $Vm", "",
4734 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004735def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004736 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4737 "vneg", "f32", "$Vd, $Vm", "",
4738 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004739
Bob Wilsoncba270d2010-07-13 21:16:48 +00004740def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4741def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4742def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4743def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4744def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4745def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004746
4747// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004748defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004749 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004750 int_arm_neon_vqneg>;
4751
4752// Vector Bit Counting Operations.
4753
4754// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004755defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004756 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 int_arm_neon_vcls>;
4758// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004759defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004760 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 int_arm_neon_vclz>;
4762// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004763def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004764 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004765 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004766def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004767 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004768 v16i8, v16i8, int_arm_neon_vcnt>;
4769
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004770// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004771def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004772 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4773 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004774def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004775 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4776 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004777
Bob Wilson5bafff32009-06-22 23:27:02 +00004778// Vector Move Operations.
4779
4780// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004781def : InstAlias<"vmov${p} $Vd, $Vm",
4782 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4783def : InstAlias<"vmov${p} $Vd, $Vm",
4784 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004785
Bob Wilson5bafff32009-06-22 23:27:02 +00004786// VMOV : Vector Move (Immediate)
4787
Evan Cheng47006be2010-05-17 21:54:50 +00004788let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004789def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004790 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004791 "vmov", "i8", "$Vd, $SIMM", "",
4792 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4793def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004794 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004795 "vmov", "i8", "$Vd, $SIMM", "",
4796 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004797
Owen Andersonca6945e2010-12-01 00:28:25 +00004798def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004799 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004800 "vmov", "i16", "$Vd, $SIMM", "",
4801 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004802 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004803}
4804
Owen Andersonca6945e2010-12-01 00:28:25 +00004805def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004806 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004807 "vmov", "i16", "$Vd, $SIMM", "",
4808 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004809 let Inst{9} = SIMM{9};
4810}
Bob Wilson5bafff32009-06-22 23:27:02 +00004811
Owen Andersonca6945e2010-12-01 00:28:25 +00004812def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004813 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004814 "vmov", "i32", "$Vd, $SIMM", "",
4815 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004816 let Inst{11-8} = SIMM{11-8};
4817}
4818
Owen Andersonca6945e2010-12-01 00:28:25 +00004819def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004820 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004821 "vmov", "i32", "$Vd, $SIMM", "",
4822 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004823 let Inst{11-8} = SIMM{11-8};
4824}
Bob Wilson5bafff32009-06-22 23:27:02 +00004825
Owen Andersonca6945e2010-12-01 00:28:25 +00004826def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004827 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004828 "vmov", "i64", "$Vd, $SIMM", "",
4829 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4830def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004831 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004832 "vmov", "i64", "$Vd, $SIMM", "",
4833 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004834
4835def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4836 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4837 "vmov", "f32", "$Vd, $SIMM", "",
4838 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4839def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4840 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4841 "vmov", "f32", "$Vd, $SIMM", "",
4842 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004843} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004844
4845// VMOV : Vector Get Lane (move scalar to ARM core register)
4846
Johnny Chen131c4a52009-11-23 17:48:17 +00004847def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004848 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4849 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004850 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4851 imm:$lane))]> {
4852 let Inst{21} = lane{2};
4853 let Inst{6-5} = lane{1-0};
4854}
Johnny Chen131c4a52009-11-23 17:48:17 +00004855def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004856 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4857 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004858 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4859 imm:$lane))]> {
4860 let Inst{21} = lane{1};
4861 let Inst{6} = lane{0};
4862}
Johnny Chen131c4a52009-11-23 17:48:17 +00004863def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004864 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4865 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004866 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4867 imm:$lane))]> {
4868 let Inst{21} = lane{2};
4869 let Inst{6-5} = lane{1-0};
4870}
Johnny Chen131c4a52009-11-23 17:48:17 +00004871def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004872 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4873 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004874 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4875 imm:$lane))]> {
4876 let Inst{21} = lane{1};
4877 let Inst{6} = lane{0};
4878}
Johnny Chen131c4a52009-11-23 17:48:17 +00004879def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004880 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4881 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004882 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4883 imm:$lane))]> {
4884 let Inst{21} = lane{0};
4885}
Bob Wilson5bafff32009-06-22 23:27:02 +00004886// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4887def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4888 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004889 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004890 (SubReg_i8_lane imm:$lane))>;
4891def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4892 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004893 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004894 (SubReg_i16_lane imm:$lane))>;
4895def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4896 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004897 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004898 (SubReg_i8_lane imm:$lane))>;
4899def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4900 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004901 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004902 (SubReg_i16_lane imm:$lane))>;
4903def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4904 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004905 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004906 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004907def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004908 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004909 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004910def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004911 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004912 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004913//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004914// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004915def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004916 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004917
4918
4919// VMOV : Vector Set Lane (move ARM core register to scalar)
4920
Owen Andersond2fbdb72010-10-27 21:28:09 +00004921let Constraints = "$src1 = $V" in {
4922def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004923 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4924 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004925 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4926 GPR:$R, imm:$lane))]> {
4927 let Inst{21} = lane{2};
4928 let Inst{6-5} = lane{1-0};
4929}
4930def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004931 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4932 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004933 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4934 GPR:$R, imm:$lane))]> {
4935 let Inst{21} = lane{1};
4936 let Inst{6} = lane{0};
4937}
4938def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004939 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4940 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004941 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4942 GPR:$R, imm:$lane))]> {
4943 let Inst{21} = lane{0};
4944}
Bob Wilson5bafff32009-06-22 23:27:02 +00004945}
4946def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004947 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004948 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004949 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004950 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004951 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004952def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004953 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004954 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004955 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004956 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004957 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004958def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004959 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004960 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004961 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004962 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004963 (DSubReg_i32_reg imm:$lane)))>;
4964
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004965def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004966 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4967 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004968def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004969 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4970 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004971
4972//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004973// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004974def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004975 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004976
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004977def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004978 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004979def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004980 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004981def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004982 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004983
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004984def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4985 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4986def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4987 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4988def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4989 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4990
4991def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4992 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4993 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004994 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004995def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4996 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4997 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004998 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004999def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5000 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5001 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005002 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005003
Bob Wilson5bafff32009-06-22 23:27:02 +00005004// VDUP : Vector Duplicate (from ARM core register to all elements)
5005
Evan Chengf81bf152009-11-23 21:57:23 +00005006class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005007 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5008 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5009 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005010class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005011 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5012 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5013 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005014
Evan Chengf81bf152009-11-23 21:57:23 +00005015def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5016def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5017def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5018def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5019def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5020def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005021
Jim Grosbach958108a2011-03-11 20:44:08 +00005022def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5023def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005024
5025// VDUP : Vector Duplicate Lane (from scalar to all elements)
5026
Johnny Chene4614f72010-03-25 17:01:27 +00005027class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005028 ValueType Ty, Operand IdxTy>
5029 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5030 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005031 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005032
Johnny Chene4614f72010-03-25 17:01:27 +00005033class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005034 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5035 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5036 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005037 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005038 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005039
Bob Wilson507df402009-10-21 02:15:46 +00005040// Inst{19-16} is partially specified depending on the element size.
5041
Jim Grosbach460a9052011-10-07 23:56:00 +00005042def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5043 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005044 let Inst{19-17} = lane{2-0};
5045}
Jim Grosbach460a9052011-10-07 23:56:00 +00005046def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5047 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005048 let Inst{19-18} = lane{1-0};
5049}
Jim Grosbach460a9052011-10-07 23:56:00 +00005050def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5051 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005052 let Inst{19} = lane{0};
5053}
Jim Grosbach460a9052011-10-07 23:56:00 +00005054def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5055 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005056 let Inst{19-17} = lane{2-0};
5057}
Jim Grosbach460a9052011-10-07 23:56:00 +00005058def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5059 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005060 let Inst{19-18} = lane{1-0};
5061}
Jim Grosbach460a9052011-10-07 23:56:00 +00005062def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5063 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005064 let Inst{19} = lane{0};
5065}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005066
5067def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5068 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5069
5070def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5071 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005072
Bob Wilson0ce37102009-08-14 05:08:32 +00005073def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5074 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5075 (DSubReg_i8_reg imm:$lane))),
5076 (SubReg_i8_lane imm:$lane)))>;
5077def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5078 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5079 (DSubReg_i16_reg imm:$lane))),
5080 (SubReg_i16_lane imm:$lane)))>;
5081def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5082 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5083 (DSubReg_i32_reg imm:$lane))),
5084 (SubReg_i32_lane imm:$lane)))>;
5085def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005086 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005087 (DSubReg_i32_reg imm:$lane))),
5088 (SubReg_i32_lane imm:$lane)))>;
5089
Jim Grosbach65dc3032010-10-06 21:16:16 +00005090def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005091 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005092def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005093 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005094
Bob Wilson5bafff32009-06-22 23:27:02 +00005095// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005096defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005097 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005098// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005099defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5100 "vqmovn", "s", int_arm_neon_vqmovns>;
5101defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5102 "vqmovn", "u", int_arm_neon_vqmovnu>;
5103defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5104 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005105// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005106defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5107defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005108def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5109def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5110def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005111
5112// Vector Conversions.
5113
Johnny Chen9e088762010-03-17 17:52:21 +00005114// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005115def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5116 v2i32, v2f32, fp_to_sint>;
5117def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5118 v2i32, v2f32, fp_to_uint>;
5119def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5120 v2f32, v2i32, sint_to_fp>;
5121def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5122 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005123
Johnny Chen6c8648b2010-03-17 23:26:50 +00005124def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5125 v4i32, v4f32, fp_to_sint>;
5126def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5127 v4i32, v4f32, fp_to_uint>;
5128def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5129 v4f32, v4i32, sint_to_fp>;
5130def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5131 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005132
5133// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005134let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005135def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005136 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005137def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005138 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005139def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005140 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005141def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005142 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005143}
Bob Wilson5bafff32009-06-22 23:27:02 +00005144
Owen Andersonb589be92011-11-15 19:55:00 +00005145let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005146def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005147 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005148def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005149 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005150def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005151 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005152def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005153 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005154}
Bob Wilson5bafff32009-06-22 23:27:02 +00005155
Bob Wilson04063562010-12-15 22:14:12 +00005156// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5157def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5158 IIC_VUNAQ, "vcvt", "f16.f32",
5159 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5160 Requires<[HasNEON, HasFP16]>;
5161def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5162 IIC_VUNAQ, "vcvt", "f32.f16",
5163 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5164 Requires<[HasNEON, HasFP16]>;
5165
Bob Wilsond8e17572009-08-12 22:31:50 +00005166// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005167
5168// VREV64 : Vector Reverse elements within 64-bit doublewords
5169
Evan Chengf81bf152009-11-23 21:57:23 +00005170class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005171 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5172 (ins DPR:$Vm), IIC_VMOVD,
5173 OpcodeStr, Dt, "$Vd, $Vm", "",
5174 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005175class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005176 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5177 (ins QPR:$Vm), IIC_VMOVQ,
5178 OpcodeStr, Dt, "$Vd, $Vm", "",
5179 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005180
Evan Chengf81bf152009-11-23 21:57:23 +00005181def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5182def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5183def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005184def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005185
Evan Chengf81bf152009-11-23 21:57:23 +00005186def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5187def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5188def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005189def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005190
5191// VREV32 : Vector Reverse elements within 32-bit words
5192
Evan Chengf81bf152009-11-23 21:57:23 +00005193class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005194 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5195 (ins DPR:$Vm), IIC_VMOVD,
5196 OpcodeStr, Dt, "$Vd, $Vm", "",
5197 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005198class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005199 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5200 (ins QPR:$Vm), IIC_VMOVQ,
5201 OpcodeStr, Dt, "$Vd, $Vm", "",
5202 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005203
Evan Chengf81bf152009-11-23 21:57:23 +00005204def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5205def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005206
Evan Chengf81bf152009-11-23 21:57:23 +00005207def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5208def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005209
5210// VREV16 : Vector Reverse elements within 16-bit halfwords
5211
Evan Chengf81bf152009-11-23 21:57:23 +00005212class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005213 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5214 (ins DPR:$Vm), IIC_VMOVD,
5215 OpcodeStr, Dt, "$Vd, $Vm", "",
5216 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005217class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005218 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5219 (ins QPR:$Vm), IIC_VMOVQ,
5220 OpcodeStr, Dt, "$Vd, $Vm", "",
5221 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005222
Evan Chengf81bf152009-11-23 21:57:23 +00005223def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5224def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005225
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005226// Other Vector Shuffles.
5227
Bob Wilson5e8b8332011-01-07 04:59:04 +00005228// Aligned extractions: really just dropping registers
5229
5230class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5231 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5232 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5233
5234def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5235
5236def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5237
5238def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5239
5240def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5241
5242def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5243
5244
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005245// VEXT : Vector Extract
5246
Jim Grosbach587f5062011-12-02 23:34:39 +00005247class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005248 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005249 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005250 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5251 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005252 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005253 bits<4> index;
5254 let Inst{11-8} = index{3-0};
5255}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005256
Jim Grosbach587f5062011-12-02 23:34:39 +00005257class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005258 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005259 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005260 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5261 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005262 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005263 bits<4> index;
5264 let Inst{11-8} = index{3-0};
5265}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005266
Jim Grosbach587f5062011-12-02 23:34:39 +00005267def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005268 let Inst{11-8} = index{3-0};
5269}
Jim Grosbach587f5062011-12-02 23:34:39 +00005270def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005271 let Inst{11-9} = index{2-0};
5272 let Inst{8} = 0b0;
5273}
Jim Grosbach587f5062011-12-02 23:34:39 +00005274def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005275 let Inst{11-10} = index{1-0};
5276 let Inst{9-8} = 0b00;
5277}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005278def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5279 (v2f32 DPR:$Vm),
5280 (i32 imm:$index))),
5281 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005282
Jim Grosbach587f5062011-12-02 23:34:39 +00005283def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005284 let Inst{11-8} = index{3-0};
5285}
Jim Grosbach587f5062011-12-02 23:34:39 +00005286def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005287 let Inst{11-9} = index{2-0};
5288 let Inst{8} = 0b0;
5289}
Jim Grosbach587f5062011-12-02 23:34:39 +00005290def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005291 let Inst{11-10} = index{1-0};
5292 let Inst{9-8} = 0b00;
5293}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005294def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005295 let Inst{11} = index{0};
5296 let Inst{10-8} = 0b000;
5297}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005298def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5299 (v4f32 QPR:$Vm),
5300 (i32 imm:$index))),
5301 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005302
Bob Wilson64efd902009-08-08 05:53:00 +00005303// VTRN : Vector Transpose
5304
Evan Chengf81bf152009-11-23 21:57:23 +00005305def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5306def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5307def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005308
Evan Chengf81bf152009-11-23 21:57:23 +00005309def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5310def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5311def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005312
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005313// VUZP : Vector Unzip (Deinterleave)
5314
Evan Chengf81bf152009-11-23 21:57:23 +00005315def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5316def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5317def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005318
Evan Chengf81bf152009-11-23 21:57:23 +00005319def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5320def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5321def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005322
5323// VZIP : Vector Zip (Interleave)
5324
Evan Chengf81bf152009-11-23 21:57:23 +00005325def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5326def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5327def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005328
Evan Chengf81bf152009-11-23 21:57:23 +00005329def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5330def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5331def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005332
Bob Wilson114a2662009-08-12 20:51:55 +00005333// Vector Table Lookup and Table Extension.
5334
5335// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005336let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005337def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005338 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005339 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5340 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5341 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005342let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005343def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005344 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005345 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5346 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005347def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005348 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005349 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5350 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005351def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005352 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005353 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005354 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005355 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005356} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005357
Bob Wilsonbd916c52010-09-13 23:55:10 +00005358def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005359 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005360def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005361 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005362def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005363 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005364
Bob Wilson114a2662009-08-12 20:51:55 +00005365// VTBX : Vector Table Extension
5366def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005367 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005368 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5369 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005370 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005371 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005372let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005373def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005374 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005375 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5376 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005377def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005378 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005379 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005380 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005381 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005382 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005383def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005384 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5385 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5386 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005387 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005388} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005389
Bob Wilsonbd916c52010-09-13 23:55:10 +00005390def VTBX2Pseudo
5391 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005392 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005393def VTBX3Pseudo
5394 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005395 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005396def VTBX4Pseudo
5397 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005398 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005399} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005400
Bob Wilson5bafff32009-06-22 23:27:02 +00005401//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005402// NEON instructions for single-precision FP math
5403//===----------------------------------------------------------------------===//
5404
Bob Wilson0e6d5402010-12-13 23:02:31 +00005405class N2VSPat<SDNode OpNode, NeonI Inst>
5406 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005407 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005408 (v2f32 (COPY_TO_REGCLASS (Inst
5409 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005410 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5411 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005412
5413class N3VSPat<SDNode OpNode, NeonI Inst>
5414 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005415 (EXTRACT_SUBREG
5416 (v2f32 (COPY_TO_REGCLASS (Inst
5417 (INSERT_SUBREG
5418 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5419 SPR:$a, ssub_0),
5420 (INSERT_SUBREG
5421 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5422 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005423
5424class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5425 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005426 (EXTRACT_SUBREG
5427 (v2f32 (COPY_TO_REGCLASS (Inst
5428 (INSERT_SUBREG
5429 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5430 SPR:$acc, ssub_0),
5431 (INSERT_SUBREG
5432 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5433 SPR:$a, ssub_0),
5434 (INSERT_SUBREG
5435 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5436 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005437
Bob Wilson4711d5c2010-12-13 23:02:37 +00005438def : N3VSPat<fadd, VADDfd>;
5439def : N3VSPat<fsub, VSUBfd>;
5440def : N3VSPat<fmul, VMULfd>;
5441def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005442 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005443def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005444 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
5445def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
5446 Requires<[HasNEONVFP4, UseNEONForFP]>;
5447def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
5448 Requires<[HasNEONVFP4, UseNEONForFP]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005449def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005450def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005451def : N3VSPat<NEONfmax, VMAXfd>;
5452def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005453def : N2VSPat<arm_ftosi, VCVTf2sd>;
5454def : N2VSPat<arm_ftoui, VCVTf2ud>;
5455def : N2VSPat<arm_sitof, VCVTs2fd>;
5456def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005457
Evan Cheng1d2426c2009-08-07 19:30:41 +00005458//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005459// Non-Instruction Patterns
5460//===----------------------------------------------------------------------===//
5461
5462// bit_convert
5463def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5464def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5465def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5466def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5467def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5468def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5469def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5470def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5471def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5472def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5473def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5474def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5475def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5476def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5477def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5478def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5479def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5480def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5481def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5482def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5483def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5484def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5485def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5486def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5487def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5488def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5489def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5490def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5491def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5492def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5493
5494def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5495def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5496def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5497def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5498def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5499def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5500def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5501def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5502def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5503def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5504def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5505def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5506def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5507def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5508def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5509def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5510def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5511def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5512def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5513def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5514def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5515def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5516def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5517def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5518def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5519def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5520def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5521def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5522def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5523def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005524
5525
5526//===----------------------------------------------------------------------===//
5527// Assembler aliases
5528//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005529
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005530def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5531 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5532def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5533 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5534
Jim Grosbachef448762011-11-14 23:11:19 +00005535
Jim Grosbachd9004412011-12-07 22:52:54 +00005536// VADD two-operand aliases.
5537def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5538 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5539def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5540 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5541def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5542 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5543def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5544 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5545
5546def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5547 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5548def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5549 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5550def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5551 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5552def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5553 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5554
5555def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5556 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5557def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5558 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5559
Jim Grosbach12031342011-12-08 20:56:26 +00005560// VSUB two-operand aliases.
5561def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5562 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5563def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5564 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5565def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5566 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5567def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5568 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5569
5570def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5571 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5572def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5573 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5574def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5575 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5576def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5577 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5578
5579def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5580 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5581def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5582 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5583
Jim Grosbach30a264e2011-12-07 23:01:10 +00005584// VADDW two-operand aliases.
5585def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5586 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5587def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5588 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5589def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5590 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5591def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5592 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5593def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5594 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5595def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5596 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5597
Jim Grosbach43329832011-12-09 21:46:04 +00005598// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005599defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5600 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5601defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5602 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005603defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5604 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5605defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5606 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005607defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5608 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5609defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5610 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5611defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5612 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5613defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5614 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005615// ... two-operand aliases
5616def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5617 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5618def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5619 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005620def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5621 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5622def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5623 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005624def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5625 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5626def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5627 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005628def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005629 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005630def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005631 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5632
5633defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5634 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5635defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5636 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5637defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5638 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5639defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5640 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5641defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5642 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5643defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5644 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005645
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005646// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005647def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5648 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5649def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5650 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5651def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5652 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5653def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5654 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5655
5656def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5657 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5658def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5659 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5660def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5661 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5662def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5663 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5664
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005665def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5666 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5667def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5668 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5669
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005670def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5671 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5672 VectorIndex16:$lane, pred:$p)>;
5673def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5674 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5675 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005676
5677def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5678 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5679 VectorIndex32:$lane, pred:$p)>;
5680def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5681 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5682 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005683
5684def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5685 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5686 VectorIndex32:$lane, pred:$p)>;
5687def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5688 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5689 VectorIndex32:$lane, pred:$p)>;
5690
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005691// VQADD (register) two-operand aliases.
5692def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5693 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5694def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5695 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5696def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5697 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5698def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5699 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5700def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5701 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5702def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5703 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5704def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5705 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5706def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5707 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5708
5709def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5710 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5711def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5712 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5713def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5714 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5715def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5716 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5717def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5718 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5719def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5720 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5721def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5722 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5723def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5724 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5725
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005726// VSHL (immediate) two-operand aliases.
5727def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5728 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5729def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5730 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5731def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5732 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5733def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5734 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5735
5736def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5737 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5738def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5739 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5740def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5741 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5742def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5743 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5744
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005745// VSHL (register) two-operand aliases.
5746def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5747 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5748def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5749 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5750def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5751 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5752def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5753 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5754def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5755 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5756def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5757 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5758def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5759 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5760def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5761 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5762
5763def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5764 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5765def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5766 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5767def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5768 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5769def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5770 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5771def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5772 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5773def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5774 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5775def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5776 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5777def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5778 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5779
Jim Grosbach6b044c22011-12-08 22:06:06 +00005780// VSHL (immediate) two-operand aliases.
5781def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5782 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5783def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5784 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5785def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5786 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5787def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5788 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5789
5790def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5791 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5792def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5793 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5794def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5795 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5796def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5797 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5798
5799def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5800 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5801def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5802 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5803def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5804 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5805def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5806 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5807
5808def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5809 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5810def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5811 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5812def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5813 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5814def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5815 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5816
Jim Grosbach872eedb2011-12-02 22:01:52 +00005817// VLD1 single-lane pseudo-instructions. These need special handling for
5818// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005819def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005820 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005821def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005822 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005823def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005824 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005825
Jim Grosbach8b31f952012-01-23 19:39:08 +00005826def VLD1LNdWB_fixed_Asm_8 :
5827 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005828 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005829def VLD1LNdWB_fixed_Asm_16 :
5830 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005831 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005832def VLD1LNdWB_fixed_Asm_32 :
5833 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005834 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005835def VLD1LNdWB_register_Asm_8 :
5836 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005837 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5838 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005839def VLD1LNdWB_register_Asm_16 :
5840 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005841 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005842 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005843def VLD1LNdWB_register_Asm_32 :
5844 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005845 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005846 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005847
5848
5849// VST1 single-lane pseudo-instructions. These need special handling for
5850// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005851def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005852 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005853def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005854 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005855def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005856 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005857
Jim Grosbach8b31f952012-01-23 19:39:08 +00005858def VST1LNdWB_fixed_Asm_8 :
5859 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005860 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005861def VST1LNdWB_fixed_Asm_16 :
5862 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005863 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005864def VST1LNdWB_fixed_Asm_32 :
5865 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005866 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005867def VST1LNdWB_register_Asm_8 :
5868 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005869 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5870 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005871def VST1LNdWB_register_Asm_16 :
5872 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005873 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005874 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005875def VST1LNdWB_register_Asm_32 :
5876 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005877 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005878 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005879
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005880// VLD2 single-lane pseudo-instructions. These need special handling for
5881// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005882def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005883 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005884def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005885 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005886def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005887 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005888def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005889 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005890def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005891 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005892
Jim Grosbach8b31f952012-01-23 19:39:08 +00005893def VLD2LNdWB_fixed_Asm_8 :
5894 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005895 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005896def VLD2LNdWB_fixed_Asm_16 :
5897 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005898 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005899def VLD2LNdWB_fixed_Asm_32 :
5900 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005901 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005902def VLD2LNqWB_fixed_Asm_16 :
5903 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005904 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005905def VLD2LNqWB_fixed_Asm_32 :
5906 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005907 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005908def VLD2LNdWB_register_Asm_8 :
5909 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005910 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5911 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005912def VLD2LNdWB_register_Asm_16 :
5913 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005914 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005915 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005916def VLD2LNdWB_register_Asm_32 :
5917 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005918 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005919 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005920def VLD2LNqWB_register_Asm_16 :
5921 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005922 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5923 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005924def VLD2LNqWB_register_Asm_32 :
5925 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005926 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5927 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005928
5929
5930// VST2 single-lane pseudo-instructions. These need special handling for
5931// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005932def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005933 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005934def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005935 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005936def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005937 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005938def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005939 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005940def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005941 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005942
Jim Grosbach8b31f952012-01-23 19:39:08 +00005943def VST2LNdWB_fixed_Asm_8 :
5944 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005945 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005946def VST2LNdWB_fixed_Asm_16 :
5947 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005948 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005949def VST2LNdWB_fixed_Asm_32 :
5950 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005951 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005952def VST2LNqWB_fixed_Asm_16 :
5953 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005954 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005955def VST2LNqWB_fixed_Asm_32 :
5956 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00005957 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005958def VST2LNdWB_register_Asm_8 :
5959 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005960 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5961 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005962def VST2LNdWB_register_Asm_16 :
5963 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005964 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005965 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005966def VST2LNdWB_register_Asm_32 :
5967 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005968 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005969 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005970def VST2LNqWB_register_Asm_16 :
5971 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005972 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5973 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005974def VST2LNqWB_register_Asm_32 :
5975 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00005976 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5977 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005978
Jim Grosbach8b31f952012-01-23 19:39:08 +00005979
Jim Grosbach3a678af2012-01-23 21:53:26 +00005980// VLD3 single-lane pseudo-instructions. These need special handling for
5981// the lane index that an InstAlias can't handle, so we use these instead.
5982def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
5983 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5984def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
5985 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5986def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
5987 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5988def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
5989 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5990def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
5991 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5992
5993def VLD3LNdWB_fixed_Asm_8 :
5994 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
5995 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
5996def VLD3LNdWB_fixed_Asm_16 :
5997 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
5998 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
5999def VLD3LNdWB_fixed_Asm_32 :
6000 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6001 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6002def VLD3LNqWB_fixed_Asm_16 :
6003 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6004 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6005def VLD3LNqWB_fixed_Asm_32 :
6006 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6007 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6008def VLD3LNdWB_register_Asm_8 :
6009 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6010 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6011 rGPR:$Rm, pred:$p)>;
6012def VLD3LNdWB_register_Asm_16 :
6013 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6014 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6015 rGPR:$Rm, pred:$p)>;
6016def VLD3LNdWB_register_Asm_32 :
6017 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6018 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6019 rGPR:$Rm, pred:$p)>;
6020def VLD3LNqWB_register_Asm_16 :
6021 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6022 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6023 rGPR:$Rm, pred:$p)>;
6024def VLD3LNqWB_register_Asm_32 :
6025 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6026 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6027 rGPR:$Rm, pred:$p)>;
6028
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006029// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006030// the vector operands that the normal instructions don't yet model.
6031// FIXME: Remove these when the register classes and instructions are updated.
6032def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6033 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6034def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6035 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6036def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6037 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6038def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6039 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6040def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6041 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6042def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6043 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6044
6045def VLD3dWB_fixed_Asm_8 :
6046 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6047 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6048def VLD3dWB_fixed_Asm_16 :
6049 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6050 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6051def VLD3dWB_fixed_Asm_32 :
6052 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6053 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6054def VLD3qWB_fixed_Asm_8 :
6055 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6056 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6057def VLD3qWB_fixed_Asm_16 :
6058 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6059 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6060def VLD3qWB_fixed_Asm_32 :
6061 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6062 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6063def VLD3dWB_register_Asm_8 :
6064 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6065 (ins VecListThreeD:$list, addrmode6:$addr,
6066 rGPR:$Rm, pred:$p)>;
6067def VLD3dWB_register_Asm_16 :
6068 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6069 (ins VecListThreeD:$list, addrmode6:$addr,
6070 rGPR:$Rm, pred:$p)>;
6071def VLD3dWB_register_Asm_32 :
6072 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6073 (ins VecListThreeD:$list, addrmode6:$addr,
6074 rGPR:$Rm, pred:$p)>;
6075def VLD3qWB_register_Asm_8 :
6076 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6077 (ins VecListThreeQ:$list, addrmode6:$addr,
6078 rGPR:$Rm, pred:$p)>;
6079def VLD3qWB_register_Asm_16 :
6080 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6081 (ins VecListThreeQ:$list, addrmode6:$addr,
6082 rGPR:$Rm, pred:$p)>;
6083def VLD3qWB_register_Asm_32 :
6084 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6085 (ins VecListThreeQ:$list, addrmode6:$addr,
6086 rGPR:$Rm, pred:$p)>;
6087
Jim Grosbach4adb1822012-01-24 00:07:41 +00006088// VST3 single-lane pseudo-instructions. These need special handling for
6089// the lane index that an InstAlias can't handle, so we use these instead.
6090def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6091 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6092def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6093 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6094def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6095 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6096def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6097 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6098def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6099 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6100
6101def VST3LNdWB_fixed_Asm_8 :
6102 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6103 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6104def VST3LNdWB_fixed_Asm_16 :
6105 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6106 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6107def VST3LNdWB_fixed_Asm_32 :
6108 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6109 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6110def VST3LNqWB_fixed_Asm_16 :
6111 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6112 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6113def VST3LNqWB_fixed_Asm_32 :
6114 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6115 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6116def VST3LNdWB_register_Asm_8 :
6117 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6118 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6119 rGPR:$Rm, pred:$p)>;
6120def VST3LNdWB_register_Asm_16 :
6121 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6122 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6123 rGPR:$Rm, pred:$p)>;
6124def VST3LNdWB_register_Asm_32 :
6125 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6126 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6127 rGPR:$Rm, pred:$p)>;
6128def VST3LNqWB_register_Asm_16 :
6129 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6130 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6131 rGPR:$Rm, pred:$p)>;
6132def VST3LNqWB_register_Asm_32 :
6133 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6134 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6135 rGPR:$Rm, pred:$p)>;
6136
6137
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006138// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006139// the vector operands that the normal instructions don't yet model.
6140// FIXME: Remove these when the register classes and instructions are updated.
6141def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6142 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6143def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6144 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6145def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6146 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6147def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6148 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6149def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6150 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6151def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6152 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6153
6154def VST3dWB_fixed_Asm_8 :
6155 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6156 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6157def VST3dWB_fixed_Asm_16 :
6158 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6159 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6160def VST3dWB_fixed_Asm_32 :
6161 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6162 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6163def VST3qWB_fixed_Asm_8 :
6164 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6165 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6166def VST3qWB_fixed_Asm_16 :
6167 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6168 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6169def VST3qWB_fixed_Asm_32 :
6170 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6171 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6172def VST3dWB_register_Asm_8 :
6173 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6174 (ins VecListThreeD:$list, addrmode6:$addr,
6175 rGPR:$Rm, pred:$p)>;
6176def VST3dWB_register_Asm_16 :
6177 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6178 (ins VecListThreeD:$list, addrmode6:$addr,
6179 rGPR:$Rm, pred:$p)>;
6180def VST3dWB_register_Asm_32 :
6181 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6182 (ins VecListThreeD:$list, addrmode6:$addr,
6183 rGPR:$Rm, pred:$p)>;
6184def VST3qWB_register_Asm_8 :
6185 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6186 (ins VecListThreeQ:$list, addrmode6:$addr,
6187 rGPR:$Rm, pred:$p)>;
6188def VST3qWB_register_Asm_16 :
6189 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6190 (ins VecListThreeQ:$list, addrmode6:$addr,
6191 rGPR:$Rm, pred:$p)>;
6192def VST3qWB_register_Asm_32 :
6193 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6194 (ins VecListThreeQ:$list, addrmode6:$addr,
6195 rGPR:$Rm, pred:$p)>;
6196
Jim Grosbachc387fc62012-01-23 23:20:46 +00006197
6198
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006199// VMOV takes an optional datatype suffix
6200defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
6201 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
6202defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
6203 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6204
Jim Grosbach470855b2011-12-07 17:51:15 +00006205// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6206// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006207def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6208 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6209def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6210 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6211def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6212 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6213def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6214 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6215def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6216 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6217def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6218 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6219def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6220 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6221// Q-register versions.
6222def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6223 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6224def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6225 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6226def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6227 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6228def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6229 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6230def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6231 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6232def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6233 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6234def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6235 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6236
6237// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6238// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006239def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6240 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6241def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6242 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6243def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6244 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6245def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6246 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6247def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6248 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6249def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6250 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6251def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6252 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6253// Q-register versions.
6254def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6255 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6256def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6257 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6258def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6259 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6260def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6261 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6262def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6263 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6264def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6265 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6266def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6267 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006268
6269// Two-operand variants for VEXT
6270def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6271 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6272def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6273 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6274def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6275 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6276
6277def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6278 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6279def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6280 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6281def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6282 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6283def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6284 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006285
Jim Grosbach0f293de2011-12-13 20:40:37 +00006286// Two-operand variants for VQDMULH
6287def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6288 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6289def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6290 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6291
6292def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6293 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6294def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6295 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6296
Jim Grosbach61b74b42011-12-19 18:57:38 +00006297// Two-operand variants for VMAX.
6298def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6299 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6300def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6301 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6302def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6303 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6304def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6305 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6306def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6307 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6308def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6309 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6310def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6311 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6312
6313def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6314 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6315def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6316 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6317def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6318 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6319def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6320 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6321def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6322 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6323def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6324 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6325def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6326 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6327
6328// Two-operand variants for VMIN.
6329def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6330 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6331def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6332 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6333def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6334 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6335def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6336 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6337def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6338 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6339def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6340 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6341def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6342 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6343
6344def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6345 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6346def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6347 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6348def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6349 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6350def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6351 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6352def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6353 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6354def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6355 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6356def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6357 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6358
Jim Grosbachd22170e2011-12-19 19:51:03 +00006359// Two-operand variants for VPADD.
6360def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6361 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6362def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6363 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6364def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6365 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6366def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6367 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6368
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006369// VSWP allows, but does not require, a type suffix.
6370defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6371 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
6372defm : VFPDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
6373 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6374
Jim Grosbach9b087852011-12-19 23:51:07 +00006375// "vmov Rd, #-imm" can be handled via "vmvn".
6376def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6377 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6378def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6379 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6380def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6381 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6382def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6383 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6384
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006385// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6386// these should restrict to just the Q register variants, but the register
6387// classes are enough to match correctly regardless, so we keep it simple
6388// and just use MnemonicAlias.
6389def : NEONMnemonicAlias<"vbicq", "vbic">;
6390def : NEONMnemonicAlias<"vandq", "vand">;
6391def : NEONMnemonicAlias<"veorq", "veor">;
6392def : NEONMnemonicAlias<"vorrq", "vorr">;
6393
6394def : NEONMnemonicAlias<"vmovq", "vmov">;
6395def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006396// Explicit versions for floating point so that the FPImm variants get
6397// handled early. The parser gets confused otherwise.
6398def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6399def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006400
6401def : NEONMnemonicAlias<"vaddq", "vadd">;
6402def : NEONMnemonicAlias<"vsubq", "vsub">;
6403
6404def : NEONMnemonicAlias<"vminq", "vmin">;
6405def : NEONMnemonicAlias<"vmaxq", "vmax">;
6406
6407def : NEONMnemonicAlias<"vmulq", "vmul">;
6408
6409def : NEONMnemonicAlias<"vabsq", "vabs">;
6410
6411def : NEONMnemonicAlias<"vshlq", "vshl">;
6412def : NEONMnemonicAlias<"vshrq", "vshr">;
6413
6414def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6415
6416def : NEONMnemonicAlias<"vcleq", "vcle">;
6417def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006418
6419def : NEONMnemonicAlias<"vzipq", "vzip">;
6420def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006421
6422def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6423def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006424
6425
6426// Alias for loading floating point immediates that aren't representable
6427// using the vmov.f32 encoding but the bitpattern is representable using
6428// the .i32 encoding.
6429def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6430 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6431def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6432 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;