blob: 365ca94c6b4b30ed05f89a0b4827abe2ad2ac2f5 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM VP instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM VFP Instruction templates.
16//
17
18// ARM Float Instruction
Evan Chengb783fa32007-07-19 01:14:50 +000019class ASI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000020 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021 // TODO: Mark the instructions with the appropriate subtarget info.
22}
23
Evan Chengb783fa32007-07-19 01:14:50 +000024class ASI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000025 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
26 VFPFrm, opc, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027 // TODO: Mark the instructions with the appropriate subtarget info.
28}
29
30// ARM Double Instruction
Evan Chengb783fa32007-07-19 01:14:50 +000031class ADI<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000032 : AI<0x0, outs, ins, VFPFrm, opc, asm, pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033 // TODO: Mark the instructions with the appropriate subtarget info.
34}
35
Evan Chengb783fa32007-07-19 01:14:50 +000036class ADI5<dag outs, dag ins, string opc, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000037 : I<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
38 VFPFrm, opc, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039 // TODO: Mark the instructions with the appropriate subtarget info.
40}
41
42// Special cases.
Evan Chengb783fa32007-07-19 01:14:50 +000043class AXSI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000044 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
45 VFPFrm, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 // TODO: Mark the instructions with the appropriate subtarget info.
47}
48
Evan Chengb783fa32007-07-19 01:14:50 +000049class AXSI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000050 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
51 VFPFrm, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 // TODO: Mark the instructions with the appropriate subtarget info.
53}
54
Evan Chengb783fa32007-07-19 01:14:50 +000055class AXDI<dag outs, dag ins, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000056 : XI<0x0, outs, ins, AddrModeNone, Size4Bytes, IndexModeNone,
57 VFPFrm, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058 // TODO: Mark the instructions with the appropriate subtarget info.
59}
60
Evan Chengb783fa32007-07-19 01:14:50 +000061class AXDI5<dag outs, dag ins, string asm, list<dag> pattern>
Evan Chenga7b3e7c2007-08-07 01:37:15 +000062 : XI<0x0, outs, ins, AddrMode5, Size4Bytes, IndexModeNone,
63 VFPFrm, asm, "", pattern> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 // TODO: Mark the instructions with the appropriate subtarget info.
65}
66
67
68def SDT_FTOI :
69SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
70def SDT_ITOF :
71SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
72def SDT_CMPFP0 :
73SDTypeProfile<0, 1, [SDTCisFP<0>]>;
74def SDT_FMDRR :
75SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
76 SDTCisSameAs<1, 2>]>;
77
78def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
79def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
80def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
81def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
82def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTRet, [SDNPInFlag,SDNPOutFlag]>;
83def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
84def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutFlag]>;
85def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
86
87//===----------------------------------------------------------------------===//
88// Load / store Instructions.
89//
90
Chris Lattner1a1932c2008-01-06 23:38:27 +000091let isSimpleLoad = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000092def FLDD : ADI5<(outs DPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093 "fldd", " $dst, $addr",
94 [(set DPR:$dst, (load addrmode5:$addr))]>;
95
Evan Chengb783fa32007-07-19 01:14:50 +000096def FLDS : ASI5<(outs SPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 "flds", " $dst, $addr",
98 [(set SPR:$dst, (load addrmode5:$addr))]>;
Chris Lattner1a1932c2008-01-06 23:38:27 +000099} // isSimpleLoad
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100
Evan Chengb783fa32007-07-19 01:14:50 +0000101def FSTD : ADI5<(outs), (ins DPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 "fstd", " $src, $addr",
103 [(store DPR:$src, addrmode5:$addr)]>;
104
Evan Chengb783fa32007-07-19 01:14:50 +0000105def FSTS : ASI5<(outs), (ins SPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106 "fsts", " $src, $addr",
107 [(store SPR:$src, addrmode5:$addr)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109//===----------------------------------------------------------------------===//
110// Load / store multiple Instructions.
111//
112
Evan Chengb783fa32007-07-19 01:14:50 +0000113def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
114 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
116 []>;
117
Evan Chengb783fa32007-07-19 01:14:50 +0000118def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
119 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
121 []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
Chris Lattner6887b142008-01-06 08:36:04 +0000123let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000124def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
125 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 "fstm${addr:submode}d${p} ${addr:base}, $src1",
127 []>;
128
Evan Chengb783fa32007-07-19 01:14:50 +0000129def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
130 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 "fstm${addr:submode}s${p} ${addr:base}, $src1",
132 []>;
Chris Lattner6887b142008-01-06 08:36:04 +0000133} // mayStore
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
135// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
136
137//===----------------------------------------------------------------------===//
138// FP Binary Operations.
139//
140
Evan Chengb783fa32007-07-19 01:14:50 +0000141def FADDD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 "faddd", " $dst, $a, $b",
143 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
144
Evan Chengb783fa32007-07-19 01:14:50 +0000145def FADDS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 "fadds", " $dst, $a, $b",
147 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
148
Evan Chengb783fa32007-07-19 01:14:50 +0000149def FCMPED : ADI<(outs), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 "fcmped", " $a, $b",
151 [(arm_cmpfp DPR:$a, DPR:$b)]>;
152
Evan Chengb783fa32007-07-19 01:14:50 +0000153def FCMPES : ASI<(outs), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154 "fcmpes", " $a, $b",
155 [(arm_cmpfp SPR:$a, SPR:$b)]>;
156
Evan Chengb783fa32007-07-19 01:14:50 +0000157def FDIVD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 "fdivd", " $dst, $a, $b",
159 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
160
Evan Chengb783fa32007-07-19 01:14:50 +0000161def FDIVS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162 "fdivs", " $dst, $a, $b",
163 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
164
Evan Chengb783fa32007-07-19 01:14:50 +0000165def FMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 "fmuld", " $dst, $a, $b",
167 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
168
Evan Chengb783fa32007-07-19 01:14:50 +0000169def FMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 "fmuls", " $dst, $a, $b",
171 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
172
Evan Chengb783fa32007-07-19 01:14:50 +0000173def FNMULD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 "fnmuld", " $dst, $a, $b",
175 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]>;
176
Evan Chengb783fa32007-07-19 01:14:50 +0000177def FNMULS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 "fnmuls", " $dst, $a, $b",
179 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
180
181// Match reassociated forms only if not sign dependent rounding.
182def : Pat<(fmul (fneg DPR:$a), DPR:$b),
183 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
184def : Pat<(fmul (fneg SPR:$a), SPR:$b),
185 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
186
187
Evan Chengb783fa32007-07-19 01:14:50 +0000188def FSUBD : ADI<(outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189 "fsubd", " $dst, $a, $b",
190 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
191
Evan Chengb783fa32007-07-19 01:14:50 +0000192def FSUBS : ASI<(outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 "fsubs", " $dst, $a, $b",
194 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
195
196//===----------------------------------------------------------------------===//
197// FP Unary Operations.
198//
199
Evan Chengb783fa32007-07-19 01:14:50 +0000200def FABSD : ADI<(outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201 "fabsd", " $dst, $a",
202 [(set DPR:$dst, (fabs DPR:$a))]>;
203
Evan Chengb783fa32007-07-19 01:14:50 +0000204def FABSS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 "fabss", " $dst, $a",
206 [(set SPR:$dst, (fabs SPR:$a))]>;
207
Evan Chengb783fa32007-07-19 01:14:50 +0000208def FCMPEZD : ADI<(outs), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209 "fcmpezd", " $a",
210 [(arm_cmpfp0 DPR:$a)]>;
211
Evan Chengb783fa32007-07-19 01:14:50 +0000212def FCMPEZS : ASI<(outs), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 "fcmpezs", " $a",
214 [(arm_cmpfp0 SPR:$a)]>;
215
Evan Chengb783fa32007-07-19 01:14:50 +0000216def FCVTDS : ADI<(outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000217 "fcvtds", " $dst, $a",
218 [(set DPR:$dst, (fextend SPR:$a))]>;
219
Evan Chengb783fa32007-07-19 01:14:50 +0000220def FCVTSD : ADI<(outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 "fcvtsd", " $dst, $a",
222 [(set SPR:$dst, (fround DPR:$a))]>;
223
Evan Chengb783fa32007-07-19 01:14:50 +0000224def FCPYD : ADI<(outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 "fcpyd", " $dst, $a", []>;
226
Evan Chengb783fa32007-07-19 01:14:50 +0000227def FCPYS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 "fcpys", " $dst, $a", []>;
229
Evan Chengb783fa32007-07-19 01:14:50 +0000230def FNEGD : ADI<(outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 "fnegd", " $dst, $a",
232 [(set DPR:$dst, (fneg DPR:$a))]>;
233
Evan Chengb783fa32007-07-19 01:14:50 +0000234def FNEGS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 "fnegs", " $dst, $a",
236 [(set SPR:$dst, (fneg SPR:$a))]>;
237
Evan Chengb783fa32007-07-19 01:14:50 +0000238def FSQRTD : ADI<(outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 "fsqrtd", " $dst, $a",
240 [(set DPR:$dst, (fsqrt DPR:$a))]>;
241
Evan Chengb783fa32007-07-19 01:14:50 +0000242def FSQRTS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 "fsqrts", " $dst, $a",
244 [(set SPR:$dst, (fsqrt SPR:$a))]>;
245
246//===----------------------------------------------------------------------===//
247// FP <-> GPR Copies. Int <-> FP Conversions.
248//
249
Evan Chenge399fbb2007-12-12 23:12:09 +0000250let isImplicitDef = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000251def IMPLICIT_DEF_SPR : PseudoInst<(outs SPR:$rD), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252 "@ IMPLICIT_DEF_SPR $rD",
253 [(set SPR:$rD, (undef))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000254def IMPLICIT_DEF_DPR : PseudoInst<(outs DPR:$rD), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 "@ IMPLICIT_DEF_DPR $rD",
256 [(set DPR:$rD, (undef))]>;
Evan Chenge399fbb2007-12-12 23:12:09 +0000257}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
Evan Chengb783fa32007-07-19 01:14:50 +0000259def FMRS : ASI<(outs GPR:$dst), (ins SPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 "fmrs", " $dst, $src",
261 [(set GPR:$dst, (bitconvert SPR:$src))]>;
262
Evan Chengb783fa32007-07-19 01:14:50 +0000263def FMSR : ASI<(outs SPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 "fmsr", " $dst, $src",
265 [(set SPR:$dst, (bitconvert GPR:$src))]>;
266
267
Evan Chengb783fa32007-07-19 01:14:50 +0000268def FMRRD : ADI<(outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 "fmrrd", " $dst1, $dst2, $src",
270 [/* FIXME: Can't write pattern for multiple result instr*/]>;
271
272// FMDHR: GPR -> SPR
273// FMDLR: GPR -> SPR
274
Evan Chengb783fa32007-07-19 01:14:50 +0000275def FMDRR : ADI<(outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 "fmdrr", " $dst, $src1, $src2",
277 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
278
279// FMRDH: SPR -> GPR
280// FMRDL: SPR -> GPR
281// FMRRS: SPR -> GPR
282// FMRX : SPR system reg -> GPR
283
284// FMSRR: GPR -> SPR
285
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000286let Defs = [CPSR] in
287def FMSTAT : ASI<(outs), (ins), "fmstat", "", [(arm_fmstat)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288
289// FMXR: GPR -> VFP Sstem reg
290
291
292// Int to FP:
293
Evan Chengb783fa32007-07-19 01:14:50 +0000294def FSITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "fsitod", " $dst, $a",
296 [(set DPR:$dst, (arm_sitof SPR:$a))]>;
297
Evan Chengb783fa32007-07-19 01:14:50 +0000298def FSITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 "fsitos", " $dst, $a",
300 [(set SPR:$dst, (arm_sitof SPR:$a))]>;
301
Evan Chengb783fa32007-07-19 01:14:50 +0000302def FUITOD : ADI<(outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 "fuitod", " $dst, $a",
304 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
305
Evan Chengb783fa32007-07-19 01:14:50 +0000306def FUITOS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 "fuitos", " $dst, $a",
308 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
309
310// FP to Int:
311// Always set Z bit in the instruction, i.e. "round towards zero" variants.
312
Evan Chengb783fa32007-07-19 01:14:50 +0000313def FTOSIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 "ftosizd", " $dst, $a",
315 [(set SPR:$dst, (arm_ftosi DPR:$a))]>;
316
Evan Chengb783fa32007-07-19 01:14:50 +0000317def FTOSIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 "ftosizs", " $dst, $a",
319 [(set SPR:$dst, (arm_ftosi SPR:$a))]>;
320
Evan Chengb783fa32007-07-19 01:14:50 +0000321def FTOUIZD : ADI<(outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 "ftouizd", " $dst, $a",
323 [(set SPR:$dst, (arm_ftoui DPR:$a))]>;
324
Evan Chengb783fa32007-07-19 01:14:50 +0000325def FTOUIZS : ASI<(outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000326 "ftouizs", " $dst, $a",
327 [(set SPR:$dst, (arm_ftoui SPR:$a))]>;
328
329//===----------------------------------------------------------------------===//
330// FP FMA Operations.
331//
332
Evan Chengb783fa32007-07-19 01:14:50 +0000333def FMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 "fmacd", " $dst, $a, $b",
335 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
336 RegConstraint<"$dstin = $dst">;
337
Evan Chengb783fa32007-07-19 01:14:50 +0000338def FMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 "fmacs", " $dst, $a, $b",
340 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
341 RegConstraint<"$dstin = $dst">;
342
Evan Chengb783fa32007-07-19 01:14:50 +0000343def FMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 "fmscd", " $dst, $a, $b",
345 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
346 RegConstraint<"$dstin = $dst">;
347
Evan Chengb783fa32007-07-19 01:14:50 +0000348def FMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 "fmscs", " $dst, $a, $b",
350 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
351 RegConstraint<"$dstin = $dst">;
352
Evan Chengb783fa32007-07-19 01:14:50 +0000353def FNMACD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 "fnmacd", " $dst, $a, $b",
355 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
356 RegConstraint<"$dstin = $dst">;
357
Evan Chengb783fa32007-07-19 01:14:50 +0000358def FNMACS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 "fnmacs", " $dst, $a, $b",
360 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
361 RegConstraint<"$dstin = $dst">;
362
Evan Chengb783fa32007-07-19 01:14:50 +0000363def FNMSCD : ADI<(outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 "fnmscd", " $dst, $a, $b",
365 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
366 RegConstraint<"$dstin = $dst">;
367
Evan Chengb783fa32007-07-19 01:14:50 +0000368def FNMSCS : ASI<(outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 "fnmscs", " $dst, $a, $b",
370 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
371 RegConstraint<"$dstin = $dst">;
372
373//===----------------------------------------------------------------------===//
374// FP Conditional moves.
375//
376
Evan Chengb783fa32007-07-19 01:14:50 +0000377def FCPYDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 "fcpyd", " $dst, $true",
379 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
380 RegConstraint<"$false = $dst">;
381
Evan Chengb783fa32007-07-19 01:14:50 +0000382def FCPYScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 "fcpys", " $dst, $true",
384 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
385 RegConstraint<"$false = $dst">;
386
Evan Chengb783fa32007-07-19 01:14:50 +0000387def FNEGDcc : ADI<(outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 "fnegd", " $dst, $true",
389 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
390 RegConstraint<"$false = $dst">;
391
Evan Chengb783fa32007-07-19 01:14:50 +0000392def FNEGScc : ASI<(outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 "fnegs", " $dst, $true",
394 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
395 RegConstraint<"$false = $dst">;