blob: b220d55f548977a65117007a2e1b0f56ce8d290c [file] [log] [blame]
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001//===-- SelectionDAGBuild.cpp - Selection-DAG building --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "SelectionDAGBuild.h"
16#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000017#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000018#include "llvm/Analysis/AliasAnalysis.h"
19#include "llvm/Constants.h"
Dan Gohman98ca4f22009-08-05 01:29:28 +000020#include "llvm/Constants.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000029#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000030#include "llvm/CodeGen/FastISel.h"
31#include "llvm/CodeGen/GCStrategy.h"
32#include "llvm/CodeGen/GCMetadata.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
36#include "llvm/CodeGen/MachineJumpTableInfo.h"
37#include "llvm/CodeGen/MachineModuleInfo.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000040#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000041#include "llvm/CodeGen/DwarfWriter.h"
42#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000043#include "llvm/Target/TargetRegisterInfo.h"
44#include "llvm/Target/TargetData.h"
45#include "llvm/Target/TargetFrameInfo.h"
46#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000047#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetOptions.h"
50#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000051#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000053#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000055#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include <algorithm>
57using namespace llvm;
58
Dale Johannesen601d3c02008-09-05 01:48:15 +000059/// LimitFloatPrecision - Generate low-precision inline sequences for
60/// some float libcalls (6, 8 or 12 bits).
61static unsigned LimitFloatPrecision;
62
63static cl::opt<unsigned, true>
64LimitFPPrecision("limit-float-precision",
65 cl::desc("Generate low-precision inline sequences "
66 "for some float libcalls"),
67 cl::location(LimitFloatPrecision),
68 cl::init(0));
69
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000070/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
Dan Gohman2c91d102009-01-06 22:53:52 +000071/// of insertvalue or extractvalue indices that identify a member, return
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072/// the linearized index of the start of the member.
73///
74static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
75 const unsigned *Indices,
76 const unsigned *IndicesEnd,
77 unsigned CurIndex = 0) {
78 // Base case: We're done.
79 if (Indices && Indices == IndicesEnd)
80 return CurIndex;
81
82 // Given a struct type, recursively traverse the elements.
83 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
84 for (StructType::element_iterator EB = STy->element_begin(),
85 EI = EB,
86 EE = STy->element_end();
87 EI != EE; ++EI) {
88 if (Indices && *Indices == unsigned(EI - EB))
89 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
90 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
91 }
Dan Gohman2c91d102009-01-06 22:53:52 +000092 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093 }
94 // Given an array type, recursively traverse the elements.
95 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
96 const Type *EltTy = ATy->getElementType();
97 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
98 if (Indices && *Indices == i)
99 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
100 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
101 }
Dan Gohman2c91d102009-01-06 22:53:52 +0000102 return CurIndex;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000103 }
104 // We haven't found the type we're looking for, so keep searching.
105 return CurIndex + 1;
106}
107
108/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
Owen Andersone50ed302009-08-10 22:56:29 +0000109/// EVTs that represent all the individual underlying
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110/// non-aggregate types that comprise it.
111///
112/// If Offsets is non-null, it points to a vector to be filled in
113/// with the in-memory offsets of each of the individual values.
114///
115static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 SmallVectorImpl<EVT> &ValueVTs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000117 SmallVectorImpl<uint64_t> *Offsets = 0,
118 uint64_t StartingOffset = 0) {
119 // Given a struct type, recursively traverse the elements.
120 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
121 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
122 for (StructType::element_iterator EB = STy->element_begin(),
123 EI = EB,
124 EE = STy->element_end();
125 EI != EE; ++EI)
126 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
127 StartingOffset + SL->getElementOffset(EI - EB));
128 return;
129 }
130 // Given an array type, recursively traverse the elements.
131 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
132 const Type *EltTy = ATy->getElementType();
Duncan Sands777d2302009-05-09 07:06:46 +0000133 uint64_t EltSize = TLI.getTargetData()->getTypeAllocSize(EltTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
135 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
136 StartingOffset + i * EltSize);
137 return;
138 }
Dan Gohman5e5558b2009-04-23 22:50:03 +0000139 // Interpret void as zero return values.
Owen Anderson1d0be152009-08-13 21:58:54 +0000140 if (Ty == Type::getVoidTy(Ty->getContext()))
Dan Gohman5e5558b2009-04-23 22:50:03 +0000141 return;
Owen Andersone50ed302009-08-10 22:56:29 +0000142 // Base case: we can get an EVT for this LLVM IR type.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 ValueVTs.push_back(TLI.getValueType(Ty));
144 if (Offsets)
145 Offsets->push_back(StartingOffset);
146}
147
Dan Gohman2a7c6712008-09-03 23:18:39 +0000148namespace llvm {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149 /// RegsForValue - This struct represents the registers (physical or virtual)
150 /// that a particular set of values is assigned, and the type information about
151 /// the value. The most common situation is to represent one value at a time,
152 /// but struct or array values are handled element-wise as multiple values.
153 /// The splitting of aggregates is performed recursively, so that we never
154 /// have aggregate-typed registers. The values at this point do not necessarily
155 /// have legal types, so each value may require one or more registers of some
156 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000157 ///
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 struct VISIBILITY_HIDDEN RegsForValue {
159 /// TLI - The TargetLowering object.
160 ///
161 const TargetLowering *TLI;
162
163 /// ValueVTs - The value types of the values, which may not be legal, and
164 /// may need be promoted or synthesized from one or more registers.
165 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000166 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// RegVTs - The value types of the registers. This is the same size as
169 /// ValueVTs and it records, for each value, what the type of the assigned
170 /// register or registers are. (Individual values are never synthesized
171 /// from more than one type of register.)
172 ///
173 /// With virtual registers, the contents of RegVTs is redundant with TLI's
174 /// getRegisterType member function, however when with physical registers
175 /// it is necessary to have a separate record of the types.
176 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000177 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000179 /// Regs - This list holds the registers assigned to the values.
180 /// Each legal or promoted value requires one register, and each
181 /// expanded value requires multiple registers.
182 ///
183 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000188 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
191 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000192 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000193 const SmallVector<EVT, 4> &regvts,
194 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000196 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 unsigned Reg, const Type *Ty) : TLI(&tli) {
198 ComputeValueVTs(tli, Ty, ValueVTs);
199
200 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000201 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000202 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
203 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 for (unsigned i = 0; i != NumRegs; ++i)
205 Regs.push_back(Reg + i);
206 RegVTs.push_back(RegisterVT);
207 Reg += NumRegs;
208 }
209 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211 /// append - Add the specified values to this one.
212 void append(const RegsForValue &RHS) {
213 TLI = RHS.TLI;
214 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
215 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
216 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000218
219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000221 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 /// Chain/Flag as the input and updates them for the output Chain/Flag.
223 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000224 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 SDValue &Chain, SDValue *Flag) const;
226
227 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000228 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 /// Chain/Flag as the input and updates them for the output Chain/Flag.
230 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000231 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000232 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000234 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000235 /// operand list. This adds the code marker, matching input operand index
236 /// (if applicable), and includes the number of values added into it.
237 void AddInlineAsmOperands(unsigned Code,
238 bool HasMatching, unsigned MatchingIdx,
239 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 };
241}
242
243/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000244/// PHI nodes or outside of the basic block that defines it, or used by a
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000245/// switch or atomic instruction, which may expand to multiple basic blocks.
246static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
247 if (isa<PHINode>(I)) return true;
248 BasicBlock *BB = I->getParent();
249 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Dan Gohman8e5c0da2009-04-09 02:33:36 +0000250 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000251 return true;
252 return false;
253}
254
255/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
256/// entry block, return true. This includes arguments used by switches, since
257/// the switch may expand into multiple basic blocks.
258static bool isOnlyUsedInEntryBlock(Argument *A, bool EnableFastISel) {
259 // With FastISel active, we may be splitting blocks, so force creation
260 // of virtual registers for all non-dead arguments.
Dan Gohman33134c42008-09-25 17:05:24 +0000261 // Don't force virtual registers for byval arguments though, because
262 // fast-isel can't handle those in all cases.
263 if (EnableFastISel && !A->hasByValAttr())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000264 return A->use_empty();
265
266 BasicBlock *Entry = A->getParent()->begin();
267 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
268 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
269 return false; // Use not in entry block.
270 return true;
271}
272
273FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli)
274 : TLI(tli) {
275}
276
277void FunctionLoweringInfo::set(Function &fn, MachineFunction &mf,
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000278 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 bool EnableFastISel) {
280 Fn = &fn;
281 MF = &mf;
282 RegInfo = &MF->getRegInfo();
283
284 // Create a vreg for each argument register that is not dead and is used
285 // outside of the entry block for the function.
286 for (Function::arg_iterator AI = Fn->arg_begin(), E = Fn->arg_end();
287 AI != E; ++AI)
288 if (!isOnlyUsedInEntryBlock(AI, EnableFastISel))
289 InitializeRegForValue(AI);
290
291 // Initialize the mapping of values to registers. This is only set up for
292 // instruction values that are used outside of the block that defines
293 // them.
294 Function::iterator BB = Fn->begin(), EB = Fn->end();
295 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
296 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
297 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
298 const Type *Ty = AI->getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +0000299 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000300 unsigned Align =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000301 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
302 AI->getAlignment());
303
304 TySize *= CUI->getZExtValue(); // Get total allocated size.
305 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
306 StaticAllocaMap[AI] =
307 MF->getFrameInfo()->CreateStackObject(TySize, Align);
308 }
309
310 for (; BB != EB; ++BB)
311 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
312 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
313 if (!isa<AllocaInst>(I) ||
314 !StaticAllocaMap.count(cast<AllocaInst>(I)))
315 InitializeRegForValue(I);
316
317 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
318 // also creates the initial PHI MachineInstrs, though none of the input
319 // operands are populated.
320 for (BB = Fn->begin(), EB = Fn->end(); BB != EB; ++BB) {
321 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
322 MBBMap[BB] = MBB;
323 MF->push_back(MBB);
324
325 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
326 // appropriate.
327 PHINode *PN;
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000328 DebugLoc DL;
329 for (BasicBlock::iterator
330 I = BB->begin(), E = BB->end(); I != E; ++I) {
331 if (CallInst *CI = dyn_cast<CallInst>(I)) {
332 if (Function *F = CI->getCalledFunction()) {
333 switch (F->getIntrinsicID()) {
334 default: break;
335 case Intrinsic::dbg_stoppoint: {
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000336 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000337 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::Default))
338 DL = ExtractDebugLocation(*SPI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000339 break;
340 }
341 case Intrinsic::dbg_func_start: {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000342 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000343 if (isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::Default))
344 DL = ExtractDebugLocation(*FSI, MF->getDebugLocInfo());
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000345 break;
346 }
347 }
348 }
349 }
350
351 PN = dyn_cast<PHINode>(I);
352 if (!PN || PN->use_empty()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000354 unsigned PHIReg = ValueMap[PN];
355 assert(PHIReg && "PHI node does not have an assigned virtual register!");
356
Owen Andersone50ed302009-08-10 22:56:29 +0000357 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
359 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +0000360 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +0000361 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman6448d912008-09-04 15:39:15 +0000362 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 for (unsigned i = 0; i != NumRegisters; ++i)
Bill Wendling6a8a0d72009-02-03 02:20:52 +0000364 BuildMI(MBB, DL, TII->get(TargetInstrInfo::PHI), PHIReg + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 PHIReg += NumRegisters;
366 }
367 }
368 }
369}
370
Owen Andersone50ed302009-08-10 22:56:29 +0000371unsigned FunctionLoweringInfo::MakeReg(EVT VT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000372 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
373}
374
375/// CreateRegForValue - Allocate the appropriate number of virtual registers of
376/// the correctly promoted or expanded types. Assign these registers
377/// consecutive vreg numbers and return the first assigned number.
378///
379/// In the case that the given value has struct or array type, this function
380/// will assign registers for each member or element.
381///
382unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000383 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 ComputeValueVTs(TLI, V->getType(), ValueVTs);
385
386 unsigned FirstReg = 0;
387 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000388 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000389 EVT RegisterVT = TLI.getRegisterType(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000390
Owen Anderson23b9b192009-08-12 00:36:31 +0000391 unsigned NumRegs = TLI.getNumRegisters(V->getContext(), ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000392 for (unsigned i = 0; i != NumRegs; ++i) {
393 unsigned R = MakeReg(RegisterVT);
394 if (!FirstReg) FirstReg = R;
395 }
396 }
397 return FirstReg;
398}
399
400/// getCopyFromParts - Create a value that contains the specified legal parts
401/// combined into the value they represent. If the parts combine to a type
402/// larger then ValueVT then AssertOp can be used to specify whether the extra
403/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
404/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000405static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
406 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000407 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000408 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000409 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000410 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000411 SDValue Val = Parts[0];
412
413 if (NumParts > 1) {
414 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000415 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000416 unsigned PartBits = PartVT.getSizeInBits();
417 unsigned ValueBits = ValueVT.getSizeInBits();
418
419 // Assemble the power of 2 part.
420 unsigned RoundParts = NumParts & (NumParts - 1) ?
421 1 << Log2_32(NumParts) : NumParts;
422 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000423 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000424 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000425 SDValue Lo, Hi;
426
Owen Anderson23b9b192009-08-12 00:36:31 +0000427 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000429 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000430 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
431 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000432 PartVT, HalfVT);
433 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000434 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
435 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000436 }
437 if (TLI.isBigEndian())
438 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000439 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000440
441 if (RoundParts < NumParts) {
442 // Assemble the trailing non-power-of-2 part.
443 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000444 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000445 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000446 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000447
448 // Combine the round and odd parts.
449 Lo = Val;
450 if (TLI.isBigEndian())
451 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000452 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000453 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
454 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000455 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000456 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000457 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
458 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000459 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000460 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000461 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000462 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 unsigned NumIntermediates;
464 unsigned NumRegs =
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
466 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
468 NumParts = NumRegs; // Silence a compiler warning.
469 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
470 assert(RegisterVT == Parts[0].getValueType() &&
471 "Part type doesn't match part!");
472
473 // Assemble the parts into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 if (NumIntermediates == NumParts) {
476 // If the register was not expanded, truncate or copy the value,
477 // as appropriate.
478 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000479 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 PartVT, IntermediateVT);
481 } else if (NumParts > 0) {
482 // If the intermediate type was expanded, build the intermediate operands
483 // from the parts.
484 assert(NumParts % NumIntermediates == 0 &&
485 "Must expand into a divisible number of parts!");
486 unsigned Factor = NumParts / NumIntermediates;
487 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000488 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 PartVT, IntermediateVT);
490 }
491
492 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
493 // operands.
494 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000495 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000497 } else if (PartVT.isFloatingPoint()) {
498 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000500 "Unexpected split");
501 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
503 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000504 if (TLI.isBigEndian())
505 std::swap(Lo, Hi);
506 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
507 } else {
508 // FP split into integer parts (soft fp)
509 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
510 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000511 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Eli Friedman2ac8b322009-05-20 06:02:09 +0000512 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000513 }
514 }
515
516 // There is now one part, held in Val. Correct it to match ValueVT.
517 PartVT = Val.getValueType();
518
519 if (PartVT == ValueVT)
520 return Val;
521
522 if (PartVT.isVector()) {
523 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000524 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000525 }
526
527 if (ValueVT.isVector()) {
528 assert(ValueVT.getVectorElementType() == PartVT &&
529 ValueVT.getVectorNumElements() == 1 &&
530 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000531 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 }
533
534 if (PartVT.isInteger() &&
535 ValueVT.isInteger()) {
536 if (ValueVT.bitsLT(PartVT)) {
537 // For a truncate, see if we have any information to
538 // indicate whether the truncated bits will always be
539 // zero or sign-extension.
540 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000541 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000542 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000543 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000545 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000546 }
547 }
548
549 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
550 if (ValueVT.bitsLT(Val.getValueType()))
551 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000552 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000553 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000554 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 }
556
557 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000558 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000559
Torok Edwinc23197a2009-07-14 16:55:14 +0000560 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000561 return SDValue();
562}
563
564/// getCopyToParts - Create a series of nodes that contain the specified value
565/// split into legal parts. If the parts contain more bits than Val, then, for
566/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000567static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Owen Andersone50ed302009-08-10 22:56:29 +0000568 SDValue *Parts, unsigned NumParts, EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000569 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000570 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000571 EVT PtrVT = TLI.getPointerTy();
572 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000573 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000574 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000575 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
576
577 if (!NumParts)
578 return;
579
580 if (!ValueVT.isVector()) {
581 if (PartVT == ValueVT) {
582 assert(NumParts == 1 && "No-op copy with multiple parts!");
583 Parts[0] = Val;
584 return;
585 }
586
587 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
588 // If the parts cover more bits than the value has, promote the value.
589 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
590 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000591 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000592 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000593 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000594 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000595 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000597 }
598 } else if (PartBits == ValueVT.getSizeInBits()) {
599 // Different types of the same size.
600 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000601 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000602 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
603 // If the parts cover less bits than value has, truncate the value.
604 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000605 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000606 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000608 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609 }
610 }
611
612 // The value may have changed - recompute ValueVT.
613 ValueVT = Val.getValueType();
614 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
615 "Failed to tile the value with PartVT!");
616
617 if (NumParts == 1) {
618 assert(PartVT == ValueVT && "Type conversion failed!");
619 Parts[0] = Val;
620 return;
621 }
622
623 // Expand the value into multiple parts.
624 if (NumParts & (NumParts - 1)) {
625 // The number of parts is not a power of 2. Split off and copy the tail.
626 assert(PartVT.isInteger() && ValueVT.isInteger() &&
627 "Do not know what to expand to!");
628 unsigned RoundParts = 1 << Log2_32(NumParts);
629 unsigned RoundBits = RoundParts * PartBits;
630 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000631 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000632 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000633 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000634 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000635 if (TLI.isBigEndian())
636 // The odd parts were reversed by getCopyToParts - unreverse them.
637 std::reverse(Parts + RoundParts, Parts + NumParts);
638 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000639 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000640 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 }
642
643 // The number of parts is a power of 2. Repeatedly bisect the value using
644 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000645 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson23b9b192009-08-12 00:36:31 +0000646 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000647 Val);
648 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
649 for (unsigned i = 0; i < NumParts; i += StepSize) {
650 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000651 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000652 SDValue &Part0 = Parts[i];
653 SDValue &Part1 = Parts[i+StepSize/2];
654
Scott Michelfdc40a02009-02-17 22:15:04 +0000655 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000656 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000658 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000659 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000660 DAG.getConstant(0, PtrVT));
661
662 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000663 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000664 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000665 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000666 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000667 }
668 }
669 }
670
671 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000672 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673
674 return;
675 }
676
677 // Vector ValueVT.
678 if (NumParts == 1) {
679 if (PartVT != ValueVT) {
680 if (PartVT.isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000681 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682 } else {
683 assert(ValueVT.getVectorElementType() == PartVT &&
684 ValueVT.getVectorNumElements() == 1 &&
685 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000686 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000687 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 DAG.getConstant(0, PtrVT));
689 }
690 }
691
692 Parts[0] = Val;
693 return;
694 }
695
696 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000697 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000698 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000699 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
700 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000701 unsigned NumElements = ValueVT.getVectorNumElements();
702
703 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
704 NumParts = NumRegs; // Silence a compiler warning.
705 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
706
707 // Split the vector into intermediate operands.
708 SmallVector<SDValue, 8> Ops(NumIntermediates);
709 for (unsigned i = 0; i != NumIntermediates; ++i)
710 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000711 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000712 IntermediateVT, Val,
713 DAG.getConstant(i * (NumElements / NumIntermediates),
714 PtrVT));
715 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000716 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000717 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000718 DAG.getConstant(i, PtrVT));
719
720 // Split the intermediate operands into legal parts.
721 if (NumParts == NumIntermediates) {
722 // If the register was not expanded, promote or copy the value,
723 // as appropriate.
724 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000725 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 } else if (NumParts > 0) {
727 // If the intermediate type was expanded, split each the value into
728 // legal parts.
729 assert(NumParts % NumIntermediates == 0 &&
730 "Must expand into a divisible number of parts!");
731 unsigned Factor = NumParts / NumIntermediates;
732 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000733 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 }
735}
736
737
738void SelectionDAGLowering::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
739 AA = &aa;
740 GFI = gfi;
741 TD = DAG.getTarget().getTargetData();
742}
743
744/// clear - Clear out the curret SelectionDAG and the associated
745/// state and prepare this SelectionDAGLowering object to be used
746/// for a new block. This doesn't clear out information about
747/// additional blocks that are needed to complete switch lowering
748/// or PHI node updating; that information is cleared out as it is
749/// consumed.
750void SelectionDAGLowering::clear() {
751 NodeMap.clear();
752 PendingLoads.clear();
753 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000754 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000755 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000756 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000757 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000758}
759
760/// getRoot - Return the current virtual root of the Selection DAG,
761/// flushing any PendingLoad items. This must be done before emitting
762/// a store or any other node that may need to be ordered after any
763/// prior load instructions.
764///
765SDValue SelectionDAGLowering::getRoot() {
766 if (PendingLoads.empty())
767 return DAG.getRoot();
768
769 if (PendingLoads.size() == 1) {
770 SDValue Root = PendingLoads[0];
771 DAG.setRoot(Root);
772 PendingLoads.clear();
773 return Root;
774 }
775
776 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 &PendingLoads[0], PendingLoads.size());
779 PendingLoads.clear();
780 DAG.setRoot(Root);
781 return Root;
782}
783
784/// getControlRoot - Similar to getRoot, but instead of flushing all the
785/// PendingLoad items, flush all the PendingExports items. It is necessary
786/// to do this before emitting a terminator instruction.
787///
788SDValue SelectionDAGLowering::getControlRoot() {
789 SDValue Root = DAG.getRoot();
790
791 if (PendingExports.empty())
792 return Root;
793
794 // Turn all of the CopyToReg chains into one factored node.
795 if (Root.getOpcode() != ISD::EntryToken) {
796 unsigned i = 0, e = PendingExports.size();
797 for (; i != e; ++i) {
798 assert(PendingExports[i].getNode()->getNumOperands() > 1);
799 if (PendingExports[i].getNode()->getOperand(0) == Root)
800 break; // Don't add the root if we already indirectly depend on it.
801 }
802
803 if (i == e)
804 PendingExports.push_back(Root);
805 }
806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000808 &PendingExports[0],
809 PendingExports.size());
810 PendingExports.clear();
811 DAG.setRoot(Root);
812 return Root;
813}
814
815void SelectionDAGLowering::visit(Instruction &I) {
816 visit(I.getOpcode(), I);
817}
818
819void SelectionDAGLowering::visit(unsigned Opcode, User &I) {
820 // Note: this doesn't use InstVisitor, because it has to work with
821 // ConstantExpr's in addition to instructions.
822 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000823 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 // Build the switch statement using the Instruction.def file.
825#define HANDLE_INST(NUM, OPCODE, CLASS) \
826 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
827#include "llvm/Instruction.def"
828 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000829}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000831SDValue SelectionDAGLowering::getValue(const Value *V) {
832 SDValue &N = NodeMap[V];
833 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000836 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000839 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840
841 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
842 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 if (isa<ConstantPointerNull>(C))
845 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000847 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000848 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000849
Nate Begeman9008ca62009-04-27 18:41:29 +0000850 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000851 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000852
853 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
854 visit(CE->getOpcode(), *CE);
855 SDValue N1 = NodeMap[V];
856 assert(N1.getNode() && "visit didn't populate the ValueMap!");
857 return N1;
858 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000859
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000860 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
861 SmallVector<SDValue, 4> Constants;
862 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
863 OI != OE; ++OI) {
864 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000865 // If the operand is an empty aggregate, there are no values.
866 if (!Val) continue;
867 // Add each leaf value from the operand to the Constants list
868 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
870 Constants.push_back(SDValue(Val, i));
871 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000872 return DAG.getMergeValues(&Constants[0], Constants.size(),
873 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 }
875
876 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
877 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
878 "Unknown struct or array constant!");
879
Owen Andersone50ed302009-08-10 22:56:29 +0000880 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881 ComputeValueVTs(TLI, C->getType(), ValueVTs);
882 unsigned NumElts = ValueVTs.size();
883 if (NumElts == 0)
884 return SDValue(); // empty struct
885 SmallVector<SDValue, 4> Constants(NumElts);
886 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000887 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000888 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000889 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000890 else if (EltVT.isFloatingPoint())
891 Constants[i] = DAG.getConstantFP(0, EltVT);
892 else
893 Constants[i] = DAG.getConstant(0, EltVT);
894 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000895 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 }
897
898 const VectorType *VecTy = cast<VectorType>(V->getType());
899 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000901 // Now that we know the number and type of the elements, get that number of
902 // elements into the Ops array based on what kind of constant it is.
903 SmallVector<SDValue, 16> Ops;
904 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
905 for (unsigned i = 0; i != NumElements; ++i)
906 Ops.push_back(getValue(CP->getOperand(i)));
907 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000908 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000909 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000910
911 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000912 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 Op = DAG.getConstantFP(0, EltVT);
914 else
915 Op = DAG.getConstant(0, EltVT);
916 Ops.assign(NumElements, Op);
917 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000919 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000920 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
921 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000924 // If this is a static alloca, generate it as the frameindex instead of
925 // computation.
926 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
927 DenseMap<const AllocaInst*, int>::iterator SI =
928 FuncInfo.StaticAllocaMap.find(AI);
929 if (SI != FuncInfo.StaticAllocaMap.end())
930 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
931 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933 unsigned InReg = FuncInfo.ValueMap[V];
934 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000935
Owen Anderson23b9b192009-08-12 00:36:31 +0000936 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000938 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939}
940
941
942void SelectionDAGLowering::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000943 SDValue Chain = getControlRoot();
944 SmallVector<ISD::OutputArg, 8> Outs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000945 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000946 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000948 unsigned NumValues = ValueVTs.size();
949 if (NumValues == 0) continue;
950
951 SDValue RetOp = getValue(I.getOperand(i));
952 for (unsigned j = 0, f = NumValues; j != f; ++j) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000957 const Function *F = I.getParent()->getParent();
Devang Patel05988662008-09-25 21:00:45 +0000958 if (F->paramHasAttr(0, Attribute::SExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000959 ExtendKind = ISD::SIGN_EXTEND;
Devang Patel05988662008-09-25 21:00:45 +0000960 else if (F->paramHasAttr(0, Attribute::ZExt))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000961 ExtendKind = ISD::ZERO_EXTEND;
962
Evan Cheng3927f432009-03-25 20:20:11 +0000963 // FIXME: C calling convention requires the return type to be promoted to
964 // at least 32-bit. But this is not necessary for non-C calling
965 // conventions. The frontend should mark functions whose return values
966 // require promoting with signext or zeroext attributes.
967 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000968 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
Evan Cheng3927f432009-03-25 20:20:11 +0000969 if (VT.bitsLT(MinVT))
970 VT = MinVT;
971 }
972
Owen Anderson23b9b192009-08-12 00:36:31 +0000973 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
974 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Evan Cheng3927f432009-03-25 20:20:11 +0000975 SmallVector<SDValue, 4> Parts(NumParts);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000976 getCopyToParts(DAG, getCurDebugLoc(),
977 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 &Parts[0], NumParts, PartVT, ExtendKind);
979
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000980 // 'inreg' on function refers to return value
981 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Devang Patel05988662008-09-25 21:00:45 +0000982 if (F->paramHasAttr(0, Attribute::InReg))
Dale Johannesenc9c6da62008-09-25 20:47:45 +0000983 Flags.setInReg();
Anton Korobeynikov0692fab2009-07-16 13:35:48 +0000984
985 // Propagate extension type if any
986 if (F->paramHasAttr(0, Attribute::SExt))
987 Flags.setSExt();
988 else if (F->paramHasAttr(0, Attribute::ZExt))
989 Flags.setZExt();
990
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991 for (unsigned i = 0; i < NumParts; ++i)
992 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 }
994 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995
996 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000997 CallingConv::ID CallConv =
998 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
1000 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001001
1002 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001003 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001004 "LowerReturn didn't return a valid chain!");
1005
1006 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008}
1009
Dan Gohmanad62f532009-04-23 23:13:24 +00001010/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1011/// created for it, emit nodes to copy the value into the virtual
1012/// registers.
1013void SelectionDAGLowering::CopyToExportRegsIfNeeded(Value *V) {
1014 if (!V->use_empty()) {
1015 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1016 if (VMI != FuncInfo.ValueMap.end())
1017 CopyValueToVirtualRegister(V, VMI->second);
1018 }
1019}
1020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001021/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1022/// the current basic block, add it to ValueMap now so that we'll get a
1023/// CopyTo/FromReg.
1024void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1025 // No need to export constants.
1026 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 // Already exported?
1029 if (FuncInfo.isExportedInst(V)) return;
1030
1031 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1032 CopyValueToVirtualRegister(V, Reg);
1033}
1034
1035bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1036 const BasicBlock *FromBB) {
1037 // The operands of the setcc have to be in this block. We don't know
1038 // how to export them from some other block.
1039 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1040 // Can export from current BB.
1041 if (VI->getParent() == FromBB)
1042 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 // Is already exported, noop.
1045 return FuncInfo.isExportedInst(V);
1046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 // If this is an argument, we can export it if the BB is the entry block or
1049 // if it is already exported.
1050 if (isa<Argument>(V)) {
1051 if (FromBB == &FromBB->getParent()->getEntryBlock())
1052 return true;
1053
1054 // Otherwise, can only export this if it is already exported.
1055 return FuncInfo.isExportedInst(V);
1056 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 // Otherwise, constants can always be exported.
1059 return true;
1060}
1061
1062static bool InBlock(const Value *V, const BasicBlock *BB) {
1063 if (const Instruction *I = dyn_cast<Instruction>(V))
1064 return I->getParent() == BB;
1065 return true;
1066}
1067
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001068/// getFCmpCondCode - Return the ISD condition code corresponding to
1069/// the given LLVM IR floating-point condition code. This includes
1070/// consideration of global floating-point math flags.
1071///
1072static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
1073 ISD::CondCode FPC, FOC;
1074 switch (Pred) {
1075 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1076 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1077 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1078 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1079 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1080 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1081 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1082 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1083 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
1084 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1085 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1086 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1087 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1088 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1089 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1090 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1091 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001092 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001093 FOC = FPC = ISD::SETFALSE;
1094 break;
1095 }
1096 if (FiniteOnlyFPMath())
1097 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001098 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001099 return FPC;
1100}
1101
1102/// getICmpCondCode - Return the ISD condition code corresponding to
1103/// the given LLVM IR integer condition code.
1104///
1105static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1106 switch (Pred) {
1107 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1108 case ICmpInst::ICMP_NE: return ISD::SETNE;
1109 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1110 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1111 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1112 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1113 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1114 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1115 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1116 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1117 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001118 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001119 return ISD::SETNE;
1120 }
1121}
1122
Dan Gohmanc2277342008-10-17 21:16:08 +00001123/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1124/// This function emits a branch and is used at the leaves of an OR or an
1125/// AND operator tree.
1126///
1127void
1128SelectionDAGLowering::EmitBranchForMergedCondition(Value *Cond,
1129 MachineBasicBlock *TBB,
1130 MachineBasicBlock *FBB,
1131 MachineBasicBlock *CurBB) {
1132 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133
Dan Gohmanc2277342008-10-17 21:16:08 +00001134 // If the leaf of the tree is a comparison, merge the condition into
1135 // the caseblock.
1136 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1137 // The operands of the cmp have to be in this block. We don't know
1138 // how to export them from some other block. If this is the first block
1139 // of the sequence, no exporting is needed.
1140 if (CurBB == CurMBB ||
1141 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1142 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001143 ISD::CondCode Condition;
1144 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001145 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001146 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001147 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 } else {
1149 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001150 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001151 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001152
1153 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1155 SwitchCases.push_back(CB);
1156 return;
1157 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001158 }
1159
1160 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001161 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001162 NULL, TBB, FBB, CurBB);
1163 SwitchCases.push_back(CB);
1164}
1165
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001166/// FindMergedConditions - If Cond is an expression like
Dan Gohmanc2277342008-10-17 21:16:08 +00001167void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1168 MachineBasicBlock *TBB,
1169 MachineBasicBlock *FBB,
1170 MachineBasicBlock *CurBB,
1171 unsigned Opc) {
1172 // If this node is not part of the or/and tree, emit it as a branch.
1173 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001174 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001175 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1176 BOp->getParent() != CurBB->getBasicBlock() ||
1177 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1178 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1179 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 return;
1181 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001183 // Create TmpBB after CurBB.
1184 MachineFunction::iterator BBI = CurBB;
1185 MachineFunction &MF = DAG.getMachineFunction();
1186 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1187 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001189 if (Opc == Instruction::Or) {
1190 // Codegen X | Y as:
1191 // jmp_if_X TBB
1192 // jmp TmpBB
1193 // TmpBB:
1194 // jmp_if_Y TBB
1195 // jmp FBB
1196 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198 // Emit the LHS condition.
1199 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001200
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // Emit the RHS condition into TmpBB.
1202 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1203 } else {
1204 assert(Opc == Instruction::And && "Unknown merge op!");
1205 // Codegen X & Y as:
1206 // jmp_if_X TmpBB
1207 // jmp FBB
1208 // TmpBB:
1209 // jmp_if_Y TBB
1210 // jmp FBB
1211 //
1212 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Emit the LHS condition.
1215 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 // Emit the RHS condition into TmpBB.
1218 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1219 }
1220}
1221
1222/// If the set of cases should be emitted as a series of branches, return true.
1223/// If we should emit this as a bunch of and/or'd together conditions, return
1224/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001225bool
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226SelectionDAGLowering::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
1227 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229 // If this is two comparisons of the same values or'd or and'd together, they
1230 // will get folded into a single comparison, so don't emit two blocks.
1231 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1232 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1233 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1234 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1235 return false;
1236 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 return true;
1239}
1240
1241void SelectionDAGLowering::visitBr(BranchInst &I) {
1242 // Update machine-CFG edges.
1243 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1244
1245 // Figure out which block is immediately after the current one.
1246 MachineBasicBlock *NextBlock = 0;
1247 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001248 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 NextBlock = BBI;
1250
1251 if (I.isUnconditional()) {
1252 // Update machine-CFG edges.
1253 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 // If this is not a fall-through branch, emit the branch.
1256 if (Succ0MBB != NextBlock)
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 DAG.getBasicBlock(Succ0MBB)));
1260 return;
1261 }
1262
1263 // If this condition is one of the special cases we handle, do special stuff
1264 // now.
1265 Value *CondVal = I.getCondition();
1266 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1267
1268 // If this is a series of conditions that are or'd or and'd together, emit
1269 // this as a sequence of branches instead of setcc's with and/or operations.
1270 // For example, instead of something like:
1271 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001272 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // or C, F
1276 // jnz foo
1277 // Emit:
1278 // cmp A, B
1279 // je foo
1280 // cmp D, E
1281 // jle foo
1282 //
1283 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 (BOp->getOpcode() == Instruction::And ||
1286 BOp->getOpcode() == Instruction::Or)) {
1287 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1288 // If the compares in later blocks need to use values not currently
1289 // exported from this block, export them now. This block should always
1290 // be the first entry.
1291 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Allow some cases to be rejected.
1294 if (ShouldEmitAsBranches(SwitchCases)) {
1295 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1296 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1297 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1298 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 // Emit the branch for this block.
1301 visitSwitchCase(SwitchCases[0]);
1302 SwitchCases.erase(SwitchCases.begin());
1303 return;
1304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // Okay, we decided not to do this, remove any inserted MBB's and clear
1307 // SwitchCases.
1308 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001309 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 SwitchCases.clear();
1312 }
1313 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001316 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 NULL, Succ0MBB, Succ1MBB, CurMBB);
1318 // Use visitSwitchCase to actually insert the fast branch sequence for this
1319 // cond branch.
1320 visitSwitchCase(CB);
1321}
1322
1323/// visitSwitchCase - Emits the necessary code to represent a single node in
1324/// the binary search tree resulting from lowering a switch instruction.
1325void SelectionDAGLowering::visitSwitchCase(CaseBlock &CB) {
1326 SDValue Cond;
1327 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001328 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001329
1330 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 if (CB.CmpMHS == NULL) {
1332 // Fold "(X == true)" to X and "(X == false)" to !X to
1333 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001334 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001335 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001337 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001338 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001340 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001342 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 } else {
1344 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1345
Anton Korobeynikov23218582008-12-23 22:25:27 +00001346 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1347 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348
1349 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001350 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351
1352 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001354 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001355 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001356 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001357 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001358 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 DAG.getConstant(High-Low, VT), ISD::SETULE);
1360 }
1361 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001363 // Update successor info
1364 CurMBB->addSuccessor(CB.TrueBB);
1365 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001366
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 // Set NextBlock to be the MBB immediately after the current one, if any.
1368 // This is used to avoid emitting unnecessary branches to the next block.
1369 MachineBasicBlock *NextBlock = 0;
1370 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001371 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // If the lhs block is the next block, invert the condition so that we can
1375 // fall through to the lhs instead of the rhs block.
1376 if (CB.TrueBB == NextBlock) {
1377 std::swap(CB.TrueBB, CB.FalseBB);
1378 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001379 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 }
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001383 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 // If the branch was constant folded, fix up the CFG.
1386 if (BrCond.getOpcode() == ISD::BR) {
1387 CurMBB->removeSuccessor(CB.FalseBB);
1388 DAG.setRoot(BrCond);
1389 } else {
1390 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001391 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 if (CB.FalseBB == NextBlock)
1395 DAG.setRoot(BrCond);
1396 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 DAG.getBasicBlock(CB.FalseBB)));
1399 }
1400}
1401
1402/// visitJumpTable - Emit JumpTable node in the current MBB
1403void SelectionDAGLowering::visitJumpTable(JumpTable &JT) {
1404 // Emit the code for the jump table
1405 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001406 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001407 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1408 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Scott Michelfdc40a02009-02-17 22:15:04 +00001410 DAG.setRoot(DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 MVT::Other, Index.getValue(1),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 Table, Index));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413}
1414
1415/// visitJumpTableHeader - This function emits necessary code to produce index
1416/// in the JumpTable from switch case.
1417void SelectionDAGLowering::visitJumpTableHeader(JumpTable &JT,
1418 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001419 // Subtract the lowest switch case value from the value being switched on and
1420 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // difference between smallest and largest cases.
1422 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001423 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001424 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001425 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001426
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001427 // The SDNode we just created, which holds the value being switched on minus
1428 // the the smallest case value, needs to be copied to a virtual register so it
1429 // can be used as an index into the jump table in a subsequent basic block.
1430 // This value may be smaller or larger than the target's pointer type, and
1431 // therefore require extension or truncating.
Duncan Sands3a66a682009-10-13 21:04:12 +00001432 SwitchOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001435 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1436 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 JT.Reg = JumpTableReg;
1438
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001439 // Emit the range check for the jump table, and branch to the default block
1440 // for the switch statement if the value being switched on exceeds the largest
1441 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001442 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1443 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001451 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 NextBlock = BBI;
1453
Dale Johannesen66978ee2009-01-31 02:22:37 +00001454 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001456 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457
1458 if (JT.MBB == NextBlock)
1459 DAG.setRoot(BrCond);
1460 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 DAG.getBasicBlock(JT.MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitBitTestHeader - This function emits necessary code to produce value
1466/// suitable for "bit tests"
1467void SelectionDAGLowering::visitBitTestHeader(BitTestBlock &B) {
1468 // Subtract the minimum value
1469 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001471 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001472 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473
1474 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1476 TLI.getSetCCResultType(SUB.getValueType()),
1477 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001478 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
Duncan Sands3a66a682009-10-13 21:04:12 +00001480 SDValue ShiftOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481
Duncan Sands92abc622009-01-31 15:50:11 +00001482 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001483 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1484 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485
1486 // Set NextBlock to be the MBB immediately after the current one, if any.
1487 // This is used to avoid emitting unnecessary branches to the next block.
1488 MachineBasicBlock *NextBlock = 0;
1489 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001490 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 NextBlock = BBI;
1492
1493 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1494
1495 CurMBB->addSuccessor(B.Default);
1496 CurMBB->addSuccessor(MBB);
1497
Dale Johannesen66978ee2009-01-31 02:22:37 +00001498 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001500 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 if (MBB == NextBlock)
1503 DAG.setRoot(BrRange);
1504 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001505 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 DAG.getBasicBlock(MBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507}
1508
1509/// visitBitTestCase - this function produces one "bit test"
1510void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1511 unsigned Reg,
1512 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001513 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001514 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001515 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001516 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001517 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001518 DAG.getConstant(1, TLI.getPointerTy()),
1519 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001520
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001521 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001522 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001523 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001524 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001525 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1526 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001527 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001528 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529
1530 CurMBB->addSuccessor(B.TargetBB);
1531 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001532
Dale Johannesen66978ee2009-01-31 02:22:37 +00001533 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001535 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536
1537 // Set NextBlock to be the MBB immediately after the current one, if any.
1538 // This is used to avoid emitting unnecessary branches to the next block.
1539 MachineBasicBlock *NextBlock = 0;
1540 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001541 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 NextBlock = BBI;
1543
1544 if (NextMBB == NextBlock)
1545 DAG.setRoot(BrAnd);
1546 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001549}
1550
1551void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1552 // Retrieve successors.
1553 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1554 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1555
Gabor Greifb67e6b32009-01-15 11:10:44 +00001556 const Value *Callee(I.getCalledValue());
1557 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 visitInlineAsm(&I);
1559 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001560 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001561
1562 // If the value of the invoke is used outside of its defining block, make it
1563 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001564 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565
1566 // Update successor info
1567 CurMBB->addSuccessor(Return);
1568 CurMBB->addSuccessor(LandingPad);
1569
1570 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001571 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 DAG.getBasicBlock(Return)));
1574}
1575
1576void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1577}
1578
1579/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1580/// small case ranges).
1581bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
1582 CaseRecVector& WorkList,
1583 Value* SV,
1584 MachineBasicBlock* Default) {
1585 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001586
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001588 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001590 return false;
1591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 // Get the MachineFunction which holds the current MBB. This is used when
1593 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001594 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595
1596 // Figure out which block is immediately after the current one.
1597 MachineBasicBlock *NextBlock = 0;
1598 MachineFunction::iterator BBI = CR.CaseBB;
1599
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001600 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 NextBlock = BBI;
1602
1603 // TODO: If any two of the cases has the same destination, and if one value
1604 // is the same as the other, but has one bit unset that the other has set,
1605 // use bit manipulation to do two compares at once. For example:
1606 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001607
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 // Rearrange the case blocks so that the last one falls through if possible.
1609 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1610 // The last case block won't fall through into 'NextBlock' if we emit the
1611 // branches in this order. See if rearranging a case value would help.
1612 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1613 if (I->BB == NextBlock) {
1614 std::swap(*I, BackCase);
1615 break;
1616 }
1617 }
1618 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001619
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620 // Create a CaseBlock record representing a conditional branch to
1621 // the Case's target mbb if the value being switched on SV is equal
1622 // to C.
1623 MachineBasicBlock *CurBlock = CR.CaseBB;
1624 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1625 MachineBasicBlock *FallThrough;
1626 if (I != E-1) {
1627 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1628 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001629
1630 // Put SV in a virtual register to make it available from the new blocks.
1631 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632 } else {
1633 // If the last case doesn't match, go to the default block.
1634 FallThrough = Default;
1635 }
1636
1637 Value *RHS, *LHS, *MHS;
1638 ISD::CondCode CC;
1639 if (I->High == I->Low) {
1640 // This is just small small case range :) containing exactly 1 case
1641 CC = ISD::SETEQ;
1642 LHS = SV; RHS = I->High; MHS = NULL;
1643 } else {
1644 CC = ISD::SETLE;
1645 LHS = I->Low; MHS = SV; RHS = I->High;
1646 }
1647 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001648
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 // If emitting the first comparison, just call visitSwitchCase to emit the
1650 // code into the current block. Otherwise, push the CaseBlock onto the
1651 // vector to be later processed by SDISel, and insert the node's MBB
1652 // before the next MBB.
1653 if (CurBlock == CurMBB)
1654 visitSwitchCase(CB);
1655 else
1656 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 CurBlock = FallThrough;
1659 }
1660
1661 return true;
1662}
1663
1664static inline bool areJTsAllowed(const TargetLowering &TLI) {
1665 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1667 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001670static APInt ComputeRange(const APInt &First, const APInt &Last) {
1671 APInt LastExt(Last), FirstExt(First);
1672 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1673 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1674 return (LastExt - FirstExt + 1ULL);
1675}
1676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001677/// handleJTSwitchCase - Emit jumptable for current switch case range
1678bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
1679 CaseRecVector& WorkList,
1680 Value* SV,
1681 MachineBasicBlock* Default) {
1682 Case& FrontCase = *CR.Range.first;
1683 Case& BackCase = *(CR.Range.second-1);
1684
Anton Korobeynikov23218582008-12-23 22:25:27 +00001685 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1686 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687
Anton Korobeynikov23218582008-12-23 22:25:27 +00001688 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001689 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1690 I!=E; ++I)
1691 TSize += I->size();
1692
1693 if (!areJTsAllowed(TLI) || TSize <= 3)
1694 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001696 APInt Range = ComputeRange(First, Last);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001697 double Density = (double)TSize / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698 if (Density < 0.4)
1699 return false;
1700
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001701 DEBUG(errs() << "Lowering jump table\n"
1702 << "First entry: " << First << ". Last entry: " << Last << '\n'
1703 << "Range: " << Range
1704 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705
1706 // Get the MachineFunction which holds the current MBB. This is used when
1707 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001708 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709
1710 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001712 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1715
1716 // Create a new basic block to hold the code for loading the address
1717 // of the jump table, and jumping to it. Update successor information;
1718 // we will either branch to the default case for the switch, or the jump
1719 // table.
1720 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1721 CurMF->insert(BBI, JumpTableBB);
1722 CR.CaseBB->addSuccessor(Default);
1723 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001725 // Build a vector of destination BBs, corresponding to each target
1726 // of the jump table. If the value of the jump table slot corresponds to
1727 // a case statement, push the case's BB onto the vector, otherwise, push
1728 // the default BB.
1729 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001730 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001732 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1733 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1734
1735 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736 DestBBs.push_back(I->BB);
1737 if (TEI==High)
1738 ++I;
1739 } else {
1740 DestBBs.push_back(Default);
1741 }
1742 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001745 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1746 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747 E = DestBBs.end(); I != E; ++I) {
1748 if (!SuccsHandled[(*I)->getNumber()]) {
1749 SuccsHandled[(*I)->getNumber()] = true;
1750 JumpTableBB->addSuccessor(*I);
1751 }
1752 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 // Create a jump table index for this jump table, or return an existing
1755 // one.
1756 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 // Set the jump table information so that we can codegen it as a second
1759 // MachineBasicBlock
1760 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1761 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1762 if (CR.CaseBB == CurMBB)
1763 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001765 JTCases.push_back(JumpTableBlock(JTH, JT));
1766
1767 return true;
1768}
1769
1770/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1771/// 2 subtrees.
1772bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
1773 CaseRecVector& WorkList,
1774 Value* SV,
1775 MachineBasicBlock* Default) {
1776 // Get the MachineFunction which holds the current MBB. This is used when
1777 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001778 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779
1780 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001782 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783
1784 Case& FrontCase = *CR.Range.first;
1785 Case& BackCase = *(CR.Range.second-1);
1786 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1787
1788 // Size is the number of Cases represented by this range.
1789 unsigned Size = CR.Range.second - CR.Range.first;
1790
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791 const APInt& First = cast<ConstantInt>(FrontCase.Low)->getValue();
1792 const APInt& Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 double FMetric = 0;
1794 CaseItr Pivot = CR.Range.first + Size/2;
1795
1796 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1797 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001798 size_t TSize = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1800 I!=E; ++I)
1801 TSize += I->size();
1802
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803 size_t LSize = FrontCase.size();
1804 size_t RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001805 DEBUG(errs() << "Selecting best pivot: \n"
1806 << "First: " << First << ", Last: " << Last <<'\n'
1807 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1809 J!=E; ++I, ++J) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001810 const APInt& LEnd = cast<ConstantInt>(I->High)->getValue();
1811 const APInt& RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001812 APInt Range = ComputeRange(LEnd, RBegin);
1813 assert((Range - 2ULL).isNonNegative() &&
1814 "Invalid case distance");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001815 double LDensity = (double)LSize / (LEnd - First + 1ULL).roundToDouble();
1816 double RDensity = (double)RSize / (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001817 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001819 DEBUG(errs() <<"=>Step\n"
1820 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1821 << "LDensity: " << LDensity
1822 << ", RDensity: " << RDensity << '\n'
1823 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 if (FMetric < Metric) {
1825 Pivot = J;
1826 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001827 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828 }
1829
1830 LSize += J->size();
1831 RSize -= J->size();
1832 }
1833 if (areJTsAllowed(TLI)) {
1834 // If our case is dense we *really* should handle it earlier!
1835 assert((FMetric > 0) && "Should handle dense range earlier!");
1836 } else {
1837 Pivot = CR.Range.first + Size/2;
1838 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001839
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840 CaseRange LHSR(CR.Range.first, Pivot);
1841 CaseRange RHSR(Pivot, CR.Range.second);
1842 Constant *C = Pivot->Low;
1843 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001846 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001848 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 // Pivot's Value, then we can branch directly to the LHS's Target,
1850 // rather than creating a leaf node for it.
1851 if ((LHSR.second - LHSR.first) == 1 &&
1852 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001853 cast<ConstantInt>(C)->getValue() ==
1854 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 TrueBB = LHSR.first->BB;
1856 } else {
1857 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1858 CurMF->insert(BBI, TrueBB);
1859 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001860
1861 // Put SV in a virtual register to make it available from the new blocks.
1862 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Similar to the optimization above, if the Value being switched on is
1866 // known to be less than the Constant CR.LT, and the current Case Value
1867 // is CR.LT - 1, then we can branch directly to the target block for
1868 // the current Case Value, rather than emitting a RHS leaf node for it.
1869 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1871 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 FalseBB = RHSR.first->BB;
1873 } else {
1874 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1875 CurMF->insert(BBI, FalseBB);
1876 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001877
1878 // Put SV in a virtual register to make it available from the new blocks.
1879 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 }
1881
1882 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001883 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 // Otherwise, branch to LHS.
1885 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1886
1887 if (CR.CaseBB == CurMBB)
1888 visitSwitchCase(CB);
1889 else
1890 SwitchCases.push_back(CB);
1891
1892 return true;
1893}
1894
1895/// handleBitTestsSwitchCase - if current case range has few destination and
1896/// range span less, than machine word bitwidth, encode case range into series
1897/// of masks and emit bit tests with these masks.
1898bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1899 CaseRecVector& WorkList,
1900 Value* SV,
1901 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001902 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001903 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904
1905 Case& FrontCase = *CR.Range.first;
1906 Case& BackCase = *(CR.Range.second-1);
1907
1908 // Get the MachineFunction which holds the current MBB. This is used when
1909 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001910 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001912 // If target does not have legal shift left, do not emit bit tests at all.
1913 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1914 return false;
1915
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1918 I!=E; ++I) {
1919 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001920 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // Count unique destinations
1924 SmallSet<MachineBasicBlock*, 4> Dests;
1925 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1926 Dests.insert(I->BB);
1927 if (Dests.size() > 3)
1928 // Don't bother the code below, if there are too much unique destinations
1929 return false;
1930 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001931 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1932 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001935 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1936 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001937 APInt cmpRange = maxValue - minValue;
1938
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001939 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1940 << "Low bound: " << minValue << '\n'
1941 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
1943 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 (!(Dests.size() == 1 && numCmps >= 3) &&
1945 !(Dests.size() == 2 && numCmps >= 5) &&
1946 !(Dests.size() >= 3 && numCmps >= 6)))
1947 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001949 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 // Optimize the case where all the case values fit in a
1953 // word without having to subtract minValue. In this case,
1954 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955 if (minValue.isNonNegative() &&
1956 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1957 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 CaseBitsVector CasesBits;
1963 unsigned i, count = 0;
1964
1965 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1966 MachineBasicBlock* Dest = I->BB;
1967 for (i = 0; i < count; ++i)
1968 if (Dest == CasesBits[i].BB)
1969 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 if (i == count) {
1972 assert((count < 3) && "Too much destinations to test!");
1973 CasesBits.push_back(CaseBits(0, Dest, 0));
1974 count++;
1975 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
1977 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1978 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1979
1980 uint64_t lo = (lowValue - lowBound).getZExtValue();
1981 uint64_t hi = (highValue - lowBound).getZExtValue();
1982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 for (uint64_t j = lo; j <= hi; j++) {
1984 CasesBits[i].Mask |= 1ULL << j;
1985 CasesBits[i].Bits++;
1986 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 }
1989 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991 BitTestInfo BTC;
1992
1993 // Figure out which block is immediately after the current one.
1994 MachineFunction::iterator BBI = CR.CaseBB;
1995 ++BBI;
1996
1997 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1998
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001999 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002001 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
2002 << ", Bits: " << CasesBits[i].Bits
2003 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004
2005 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2006 CurMF->insert(BBI, CaseBB);
2007 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2008 CaseBB,
2009 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002010
2011 // Put SV in a virtual register to make it available from the new blocks.
2012 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
2015 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 -1U, (CR.CaseBB == CurMBB),
2017 CR.CaseBB, Default, BTC);
2018
2019 if (CR.CaseBB == CurMBB)
2020 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 BitTestCases.push_back(BTB);
2023
2024 return true;
2025}
2026
2027
2028/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov23218582008-12-23 22:25:27 +00002029size_t SelectionDAGLowering::Clusterify(CaseVector& Cases,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002031 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032
2033 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002034 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2036 Cases.push_back(Case(SI.getSuccessorValue(i),
2037 SI.getSuccessorValue(i),
2038 SMBB));
2039 }
2040 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2041
2042 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002043 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 // Must recompute end() each iteration because it may be
2045 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2047 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2048 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 MachineBasicBlock* nextBB = J->BB;
2050 MachineBasicBlock* currentBB = I->BB;
2051
2052 // If the two neighboring cases go to the same destination, merge them
2053 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 I->High = J->High;
2056 J = Cases.erase(J);
2057 } else {
2058 I = J++;
2059 }
2060 }
2061
2062 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2063 if (I->Low != I->High)
2064 // A range counts double, since it requires two compares.
2065 ++numCmps;
2066 }
2067
2068 return numCmps;
2069}
2070
Anton Korobeynikov23218582008-12-23 22:25:27 +00002071void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 // Figure out which block is immediately after the current one.
2073 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074
2075 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2076
2077 // If there is only the default destination, branch to it if it is not the
2078 // next basic block. Otherwise, just fall through.
2079 if (SI.getNumOperands() == 2) {
2080 // Update machine-CFG edges.
2081
2082 // If this is not a fall-through branch, emit the branch.
2083 CurMBB->addSuccessor(Default);
2084 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002085 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 return;
2089 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // If there are any non-default case statements, create a vector of Cases
2092 // representing each one, and sort the vector so that we can efficiently
2093 // create a binary search tree from them.
2094 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002096 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
2097 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002098 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099
2100 // Get the Value to be switched on and default basic blocks, which will be
2101 // inserted into CaseBlock records, representing basic blocks in the binary
2102 // search tree.
2103 Value *SV = SI.getOperand(0);
2104
2105 // Push the initial CaseRec onto the worklist
2106 CaseRecVector WorkList;
2107 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2108
2109 while (!WorkList.empty()) {
2110 // Grab a record representing a case range to process off the worklist
2111 CaseRec CR = WorkList.back();
2112 WorkList.pop_back();
2113
2114 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2115 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 // If the range has few cases (two or less) emit a series of specific
2118 // tests.
2119 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2120 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002122 // If the switch has more than 5 blocks, and at least 40% dense, and the
2123 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 // lowering the switch to a binary tree of conditional branches.
2125 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2126 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2129 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2130 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2131 }
2132}
2133
2134
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002135void SelectionDAGLowering::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 // -0.0 - X --> fneg
2137 const Type *Ty = I.getType();
2138 if (isa<VectorType>(Ty)) {
2139 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2140 const VectorType *DestTy = cast<VectorType>(I.getType());
2141 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002142 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002143 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002144 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002145 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002148 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 return;
2150 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002151 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002153 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002154 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002155 SDValue Op2 = getValue(I.getOperand(1));
2156 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2157 Op2.getValueType(), Op2));
2158 return;
2159 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002161 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162}
2163
2164void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
2165 SDValue Op1 = getValue(I.getOperand(0));
2166 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002167
Scott Michelfdc40a02009-02-17 22:15:04 +00002168 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002169 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170}
2171
2172void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2173 SDValue Op1 = getValue(I.getOperand(0));
2174 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002175 if (!isa<VectorType>(I.getType()) &&
2176 Op2.getValueType() != TLI.getShiftAmountTy()) {
2177 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002178 EVT PTy = TLI.getPointerTy();
2179 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002180 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002181 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2182 TLI.getShiftAmountTy(), Op2);
2183 // If the operand is larger than the shift count type but the shift
2184 // count type has enough bits to represent any shift value, truncate
2185 // it now. This is a common case and it exposes the truncate to
2186 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002187 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002188 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2189 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2190 TLI.getShiftAmountTy(), Op2);
2191 // Otherwise we'll need to temporarily settle for some other
2192 // convenient type; type legalization will make adjustments as
2193 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002194 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002195 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002196 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002197 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002198 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002199 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002201
Scott Michelfdc40a02009-02-17 22:15:04 +00002202 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002203 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204}
2205
2206void SelectionDAGLowering::visitICmp(User &I) {
2207 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2208 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2209 predicate = IC->getPredicate();
2210 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2211 predicate = ICmpInst::Predicate(IC->getPredicate());
2212 SDValue Op1 = getValue(I.getOperand(0));
2213 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002214 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002215
Owen Andersone50ed302009-08-10 22:56:29 +00002216 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002217 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218}
2219
2220void SelectionDAGLowering::visitFCmp(User &I) {
2221 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2222 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2223 predicate = FC->getPredicate();
2224 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2225 predicate = FCmpInst::Predicate(FC->getPredicate());
2226 SDValue Op1 = getValue(I.getOperand(0));
2227 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002228 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002229 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002230 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231}
2232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233void SelectionDAGLowering::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002234 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002235 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2236 unsigned NumValues = ValueVTs.size();
2237 if (NumValues != 0) {
2238 SmallVector<SDValue, 4> Values(NumValues);
2239 SDValue Cond = getValue(I.getOperand(0));
2240 SDValue TrueVal = getValue(I.getOperand(1));
2241 SDValue FalseVal = getValue(I.getOperand(2));
2242
2243 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002244 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002245 TrueVal.getValueType(), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002246 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2247 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2248
Scott Michelfdc40a02009-02-17 22:15:04 +00002249 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002250 DAG.getVTList(&ValueVTs[0], NumValues),
2251 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002252 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253}
2254
2255
2256void SelectionDAGLowering::visitTrunc(User &I) {
2257 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2258 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002259 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002260 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261}
2262
2263void SelectionDAGLowering::visitZExt(User &I) {
2264 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2265 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2266 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002267 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002268 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269}
2270
2271void SelectionDAGLowering::visitSExt(User &I) {
2272 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2273 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2274 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002275 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002276 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277}
2278
2279void SelectionDAGLowering::visitFPTrunc(User &I) {
2280 // FPTrunc is never a no-op cast, no need to check
2281 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002282 EVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002283 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002284 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285}
2286
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002287void SelectionDAGLowering::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // FPTrunc is never a no-op cast, no need to check
2289 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002290 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002291 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292}
2293
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002294void SelectionDAGLowering::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 // FPToUI is never a no-op cast, no need to check
2296 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002297 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002298 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299}
2300
2301void SelectionDAGLowering::visitFPToSI(User &I) {
2302 // FPToSI is never a no-op cast, no need to check
2303 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002304 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002305 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306}
2307
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002308void SelectionDAGLowering::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // UIToFP is never a no-op cast, no need to check
2310 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002311 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002312 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002313}
2314
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002315void SelectionDAGLowering::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002316 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002318 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002319 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320}
2321
2322void SelectionDAGLowering::visitPtrToInt(User &I) {
2323 // What to do depends on the size of the integer and the size of the pointer.
2324 // We can either truncate, zero extend, or no-op, accordingly.
2325 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002326 EVT SrcVT = N.getValueType();
2327 EVT DestVT = TLI.getValueType(I.getType());
Duncan Sands3a66a682009-10-13 21:04:12 +00002328 SDValue Result = DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329 setValue(&I, Result);
2330}
2331
2332void SelectionDAGLowering::visitIntToPtr(User &I) {
2333 // What to do depends on the size of the integer and the size of the pointer.
2334 // We can either truncate, zero extend, or no-op, accordingly.
2335 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002336 EVT SrcVT = N.getValueType();
2337 EVT DestVT = TLI.getValueType(I.getType());
Duncan Sands3a66a682009-10-13 21:04:12 +00002338 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339}
2340
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002341void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002343 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002345 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 // is either a BIT_CONVERT or a no-op.
2347 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002348 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002349 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 else
2351 setValue(&I, N); // noop cast.
2352}
2353
2354void SelectionDAGLowering::visitInsertElement(User &I) {
2355 SDValue InVec = getValue(I.getOperand(0));
2356 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002357 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002358 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 getValue(I.getOperand(2)));
2360
Scott Michelfdc40a02009-02-17 22:15:04 +00002361 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 TLI.getValueType(I.getType()),
2363 InVec, InVal, InIdx));
2364}
2365
2366void SelectionDAGLowering::visitExtractElement(User &I) {
2367 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002368 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002369 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002371 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 TLI.getValueType(I.getType()), InVec, InIdx));
2373}
2374
Mon P Wangaeb06d22008-11-10 04:46:22 +00002375
2376// Utility for visitShuffleVector - Returns true if the mask is mask starting
2377// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002378static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2379 unsigned MaskNumElts = Mask.size();
2380 for (unsigned i = 0; i != MaskNumElts; ++i)
2381 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002383 return true;
2384}
2385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386void SelectionDAGLowering::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002387 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002388 SDValue Src1 = getValue(I.getOperand(0));
2389 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 // Convert the ConstantVector mask operand into an array of ints, with -1
2392 // representing undef values.
2393 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002394 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2395 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002396 unsigned MaskNumElts = MaskElts.size();
2397 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002398 if (isa<UndefValue>(MaskElts[i]))
2399 Mask.push_back(-1);
2400 else
2401 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2402 }
2403
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT VT = TLI.getValueType(I.getType());
2405 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002406 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002407
Mon P Wangc7849c22008-11-16 05:06:27 +00002408 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2410 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002411 return;
2412 }
2413
2414 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002415 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2416 // Mask is longer than the source vectors and is a multiple of the source
2417 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002418 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002419 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2420 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002421 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002422 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002423 return;
2424 }
2425
Mon P Wangc7849c22008-11-16 05:06:27 +00002426 // Pad both vectors with undefs to make them the same length as the mask.
2427 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2429 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002430 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002431
Nate Begeman9008ca62009-04-27 18:41:29 +00002432 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2433 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002434 MOps1[0] = Src1;
2435 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002436
2437 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2438 getCurDebugLoc(), VT,
2439 &MOps1[0], NumConcat);
2440 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2441 getCurDebugLoc(), VT,
2442 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002443
Mon P Wangaeb06d22008-11-10 04:46:22 +00002444 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002445 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002446 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002448 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002449 MappedOps.push_back(Idx);
2450 else
2451 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002452 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002453 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2454 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002455 return;
2456 }
2457
Mon P Wangc7849c22008-11-16 05:06:27 +00002458 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002459 // Analyze the access pattern of the vector to see if we can extract
2460 // two subvectors and do the shuffle. The analysis is done by calculating
2461 // the range of elements the mask access on both vectors.
2462 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2463 int MaxRange[2] = {-1, -1};
2464
Nate Begeman5a5ca152009-04-29 05:20:52 +00002465 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002466 int Idx = Mask[i];
2467 int Input = 0;
2468 if (Idx < 0)
2469 continue;
2470
Nate Begeman5a5ca152009-04-29 05:20:52 +00002471 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002472 Input = 1;
2473 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002474 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002475 if (Idx > MaxRange[Input])
2476 MaxRange[Input] = Idx;
2477 if (Idx < MinRange[Input])
2478 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002479 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002480
Mon P Wangc7849c22008-11-16 05:06:27 +00002481 // Check if the access is smaller than the vector size and can we find
2482 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002483 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002484 int StartIdx[2]; // StartIdx to extract from
2485 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002486 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002487 RangeUse[Input] = 0; // Unused
2488 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002489 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002490 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002491 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002492 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002493 RangeUse[Input] = 1; // Extract from beginning of the vector
2494 StartIdx[Input] = 0;
2495 } else {
2496 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002497 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002498 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002499 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002500 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002501 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002502 }
2503
Bill Wendling636e2582009-08-21 18:16:06 +00002504 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002505 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002506 return;
2507 }
2508 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2509 // Extract appropriate subvector and generate a vector shuffle
2510 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002511 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002512 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002513 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002514 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002515 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002516 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002517 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002518 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002519 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002521 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002522 int Idx = Mask[i];
2523 if (Idx < 0)
2524 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002525 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 MappedOps.push_back(Idx - StartIdx[0]);
2527 else
2528 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002529 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002530 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2531 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002532 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002533 }
2534 }
2535
Mon P Wangc7849c22008-11-16 05:06:27 +00002536 // We can't use either concat vectors or extract subvectors so fall back to
2537 // replacing the shuffle with extract and build vector.
2538 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT EltVT = VT.getVectorElementType();
2540 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002541 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002542 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002544 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002545 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002546 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002547 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002548 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002549 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002550 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002551 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002552 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002553 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002554 }
2555 }
Evan Chenga87008d2009-02-25 22:49:59 +00002556 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2557 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558}
2559
2560void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2561 const Value *Op0 = I.getOperand(0);
2562 const Value *Op1 = I.getOperand(1);
2563 const Type *AggTy = I.getType();
2564 const Type *ValTy = Op1->getType();
2565 bool IntoUndef = isa<UndefValue>(Op0);
2566 bool FromUndef = isa<UndefValue>(Op1);
2567
2568 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2569 I.idx_begin(), I.idx_end());
2570
Owen Andersone50ed302009-08-10 22:56:29 +00002571 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002573 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2575
2576 unsigned NumAggValues = AggValueVTs.size();
2577 unsigned NumValValues = ValValueVTs.size();
2578 SmallVector<SDValue, 4> Values(NumAggValues);
2579
2580 SDValue Agg = getValue(Op0);
2581 SDValue Val = getValue(Op1);
2582 unsigned i = 0;
2583 // Copy the beginning value(s) from the original aggregate.
2584 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002585 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002586 SDValue(Agg.getNode(), Agg.getResNo() + i);
2587 // Copy values from the inserted value(s).
2588 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002589 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2591 // Copy remaining value(s) from the original aggregate.
2592 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002593 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 SDValue(Agg.getNode(), Agg.getResNo() + i);
2595
Scott Michelfdc40a02009-02-17 22:15:04 +00002596 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002597 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2598 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599}
2600
2601void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2602 const Value *Op0 = I.getOperand(0);
2603 const Type *AggTy = Op0->getType();
2604 const Type *ValTy = I.getType();
2605 bool OutOfUndef = isa<UndefValue>(Op0);
2606
2607 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2608 I.idx_begin(), I.idx_end());
2609
Owen Andersone50ed302009-08-10 22:56:29 +00002610 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2612
2613 unsigned NumValValues = ValValueVTs.size();
2614 SmallVector<SDValue, 4> Values(NumValValues);
2615
2616 SDValue Agg = getValue(Op0);
2617 // Copy out the selected value(s).
2618 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2619 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002620 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002621 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002622 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623
Scott Michelfdc40a02009-02-17 22:15:04 +00002624 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002625 DAG.getVTList(&ValValueVTs[0], NumValValues),
2626 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627}
2628
2629
2630void SelectionDAGLowering::visitGetElementPtr(User &I) {
2631 SDValue N = getValue(I.getOperand(0));
2632 const Type *Ty = I.getOperand(0)->getType();
2633
2634 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2635 OI != E; ++OI) {
2636 Value *Idx = *OI;
2637 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2638 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2639 if (Field) {
2640 // N = N + Offset
2641 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002642 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002643 DAG.getIntPtrConstant(Offset));
2644 }
2645 Ty = StTy->getElementType(Field);
2646 } else {
2647 Ty = cast<SequentialType>(Ty)->getElementType();
2648
2649 // If this is a constant subscript, handle it quickly.
2650 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2651 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002652 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002653 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002654 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002655 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002656 unsigned PtrBits = PTy.getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002657 if (PtrBits < 64) {
2658 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2659 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 DAG.getConstant(Offs, MVT::i64));
Evan Cheng65b52df2009-02-09 21:01:06 +00002661 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002662 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002663 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002664 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 continue;
2666 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002667
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002668 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002669 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2670 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671 SDValue IdxN = getValue(Idx);
2672
2673 // If the index is smaller or larger than intptr_t, truncate or extend
2674 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002675 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002676
2677 // If this is a multiply by a power of two, turn it into a shl
2678 // immediately. This is a very common case.
2679 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002680 if (ElementSize.isPowerOf2()) {
2681 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002682 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002683 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002684 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002685 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002686 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002687 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002688 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 }
2690 }
2691
Scott Michelfdc40a02009-02-17 22:15:04 +00002692 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002693 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002694 }
2695 }
2696 setValue(&I, N);
2697}
2698
2699void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2700 // If this is a fixed sized alloca in the entry block of the function,
2701 // allocate it statically on the stack.
2702 if (FuncInfo.StaticAllocaMap.count(&I))
2703 return; // getValue will auto-populate this.
2704
2705 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002706 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707 unsigned Align =
2708 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2709 I.getAlignment());
2710
2711 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002712
2713 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2714 AllocSize,
2715 DAG.getConstant(TySize, AllocSize.getValueType()));
2716
2717
2718
Owen Andersone50ed302009-08-10 22:56:29 +00002719 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002720 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722 // Handle alignment. If the requested alignment is less than or equal to
2723 // the stack alignment, ignore it. If the size is greater than or equal to
2724 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2725 unsigned StackAlign =
2726 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2727 if (Align <= StackAlign)
2728 Align = 0;
2729
2730 // Round the size of the allocation up to the stack alignment size
2731 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002732 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002733 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734 DAG.getIntPtrConstant(StackAlign-1));
2735 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002736 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002737 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2739
2740 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002742 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002743 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 setValue(&I, DSA);
2745 DAG.setRoot(DSA.getValue(1));
2746
2747 // Inform the Frame Information that we have just allocated a variable-sized
2748 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002749 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750}
2751
2752void SelectionDAGLowering::visitLoad(LoadInst &I) {
2753 const Value *SV = I.getOperand(0);
2754 SDValue Ptr = getValue(SV);
2755
2756 const Type *Ty = I.getType();
2757 bool isVolatile = I.isVolatile();
2758 unsigned Alignment = I.getAlignment();
2759
Owen Andersone50ed302009-08-10 22:56:29 +00002760 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761 SmallVector<uint64_t, 4> Offsets;
2762 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2763 unsigned NumValues = ValueVTs.size();
2764 if (NumValues == 0)
2765 return;
2766
2767 SDValue Root;
2768 bool ConstantMemory = false;
2769 if (I.isVolatile())
2770 // Serialize volatile loads with other side effects.
2771 Root = getRoot();
2772 else if (AA->pointsToConstantMemory(SV)) {
2773 // Do not serialize (non-volatile) loads of constant memory with anything.
2774 Root = DAG.getEntryNode();
2775 ConstantMemory = true;
2776 } else {
2777 // Do not serialize non-volatile loads against each other.
2778 Root = DAG.getRoot();
2779 }
2780
2781 SmallVector<SDValue, 4> Values(NumValues);
2782 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002783 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002785 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Nate Begemane6798372009-09-15 00:13:12 +00002786 DAG.getNode(ISD::ADD, getCurDebugLoc(),
2787 PtrVT, Ptr,
2788 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002789 SV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790 Values[i] = L;
2791 Chains[i] = L.getValue(1);
2792 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002793
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002795 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797 &Chains[0], NumValues);
2798 if (isVolatile)
2799 DAG.setRoot(Chain);
2800 else
2801 PendingLoads.push_back(Chain);
2802 }
2803
Scott Michelfdc40a02009-02-17 22:15:04 +00002804 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002805 DAG.getVTList(&ValueVTs[0], NumValues),
2806 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807}
2808
2809
2810void SelectionDAGLowering::visitStore(StoreInst &I) {
2811 Value *SrcV = I.getOperand(0);
2812 Value *PtrV = I.getOperand(1);
2813
Owen Andersone50ed302009-08-10 22:56:29 +00002814 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 SmallVector<uint64_t, 4> Offsets;
2816 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2817 unsigned NumValues = ValueVTs.size();
2818 if (NumValues == 0)
2819 return;
2820
2821 // Get the lowered operands. Note that we do this after
2822 // checking if NumResults is zero, because with zero results
2823 // the operands won't have values in the map.
2824 SDValue Src = getValue(SrcV);
2825 SDValue Ptr = getValue(PtrV);
2826
2827 SDValue Root = getRoot();
2828 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002829 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 bool isVolatile = I.isVolatile();
2831 unsigned Alignment = I.getAlignment();
2832 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002833 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002834 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002835 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002836 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002838 PtrV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839
Scott Michelfdc40a02009-02-17 22:15:04 +00002840 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002841 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842}
2843
2844/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2845/// node.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002846void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 unsigned Intrinsic) {
2848 bool HasChain = !I.doesNotAccessMemory();
2849 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2850
2851 // Build the operand list.
2852 SmallVector<SDValue, 8> Ops;
2853 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2854 if (OnlyLoad) {
2855 // We don't need to serialize loads against other loads.
2856 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002857 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858 Ops.push_back(getRoot());
2859 }
2860 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002861
2862 // Info is set by getTgtMemInstrinsic
2863 TargetLowering::IntrinsicInfo Info;
2864 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2865
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002866 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002867 if (!IsTgtIntrinsic)
2868 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869
2870 // Add all operands of the call to the operand list.
2871 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2872 SDValue Op = getValue(I.getOperand(i));
2873 assert(TLI.isTypeLegal(Op.getValueType()) &&
2874 "Intrinsic uses a non-legal type?");
2875 Ops.push_back(Op);
2876 }
2877
Owen Andersone50ed302009-08-10 22:56:29 +00002878 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002879 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2880#ifndef NDEBUG
2881 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2882 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2883 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 }
Bob Wilson8d919552009-07-31 22:41:21 +00002885#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002887 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888
Bob Wilson8d919552009-07-31 22:41:21 +00002889 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002890
2891 // Create the node.
2892 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002893 if (IsTgtIntrinsic) {
2894 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002895 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002896 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002897 Info.memVT, Info.ptrVal, Info.offset,
2898 Info.align, Info.vol,
2899 Info.readMem, Info.writeMem);
2900 }
2901 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002902 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002903 VTs, &Ops[0], Ops.size());
Owen Anderson1d0be152009-08-13 21:58:54 +00002904 else if (I.getType() != Type::getVoidTy(*DAG.getContext()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002905 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002906 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002907 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002908 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002909 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910
2911 if (HasChain) {
2912 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2913 if (OnlyLoad)
2914 PendingLoads.push_back(Chain);
2915 else
2916 DAG.setRoot(Chain);
2917 }
Owen Anderson1d0be152009-08-13 21:58:54 +00002918 if (I.getType() != Type::getVoidTy(*DAG.getContext())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002920 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002921 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002922 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 setValue(&I, Result);
2924 }
2925}
2926
2927/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
2928static GlobalVariable *ExtractTypeInfo(Value *V) {
2929 V = V->stripPointerCasts();
2930 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
2931 assert ((GV || isa<ConstantPointerNull>(V)) &&
2932 "TypeInfo must be a global variable or NULL");
2933 return GV;
2934}
2935
2936namespace llvm {
2937
2938/// AddCatchInfo - Extract the personality and type infos from an eh.selector
2939/// call, and add them to the specified machine basic block.
2940void AddCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2941 MachineBasicBlock *MBB) {
2942 // Inform the MachineModuleInfo of the personality for this landing pad.
2943 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2944 assert(CE->getOpcode() == Instruction::BitCast &&
2945 isa<Function>(CE->getOperand(0)) &&
2946 "Personality should be a function");
2947 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2948
2949 // Gather all the type infos for this landing pad and pass them along to
2950 // MachineModuleInfo.
2951 std::vector<GlobalVariable *> TyInfo;
2952 unsigned N = I.getNumOperands();
2953
2954 for (unsigned i = N - 1; i > 2; --i) {
2955 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2956 unsigned FilterLength = CI->getZExtValue();
2957 unsigned FirstCatch = i + FilterLength + !FilterLength;
2958 assert (FirstCatch <= N && "Invalid filter length");
2959
2960 if (FirstCatch < N) {
2961 TyInfo.reserve(N - FirstCatch);
2962 for (unsigned j = FirstCatch; j < N; ++j)
2963 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2964 MMI->addCatchTypeInfo(MBB, TyInfo);
2965 TyInfo.clear();
2966 }
2967
2968 if (!FilterLength) {
2969 // Cleanup.
2970 MMI->addCleanup(MBB);
2971 } else {
2972 // Filter.
2973 TyInfo.reserve(FilterLength - 1);
2974 for (unsigned j = i + 1; j < FirstCatch; ++j)
2975 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2976 MMI->addFilterTypeInfo(MBB, TyInfo);
2977 TyInfo.clear();
2978 }
2979
2980 N = i;
2981 }
2982 }
2983
2984 if (N > 3) {
2985 TyInfo.reserve(N - 3);
2986 for (unsigned j = 3; j < N; ++j)
2987 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2988 MMI->addCatchTypeInfo(MBB, TyInfo);
2989 }
2990}
2991
2992}
2993
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002994/// GetSignificand - Get the significand and build it into a floating-point
2995/// number with exponent of 1:
2996///
2997/// Op = (Op & 0x007fffff) | 0x3f800000;
2998///
2999/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003000static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003001GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003002 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3003 DAG.getConstant(0x007fffff, MVT::i32));
3004 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3005 DAG.getConstant(0x3f800000, MVT::i32));
3006 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003007}
3008
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003009/// GetExponent - Get the exponent:
3010///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003011/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003012///
3013/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003014static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003015GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
3016 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3018 DAG.getConstant(0x7f800000, MVT::i32));
3019 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003020 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3022 DAG.getConstant(127, MVT::i32));
3023 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003024}
3025
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003026/// getF32Constant - Get 32-bit floating point constant.
3027static SDValue
3028getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003030}
3031
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003032/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033/// visitIntrinsicCall: I is a call instruction
3034/// Op is the associated NodeType for I
3035const char *
3036SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003037 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003038 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003039 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003040 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003041 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003042 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003043 getValue(I.getOperand(2)),
3044 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 setValue(&I, L);
3046 DAG.setRoot(L.getValue(1));
3047 return 0;
3048}
3049
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003050// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003051const char *
3052SelectionDAGLowering::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003053 SDValue Op1 = getValue(I.getOperand(1));
3054 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00003055
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Dan Gohmanfc166572009-04-09 23:54:40 +00003057 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00003058
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003059 setValue(&I, Result);
3060 return 0;
3061}
Bill Wendling74c37652008-12-09 22:08:41 +00003062
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003063/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3064/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003065void
3066SelectionDAGLowering::visitExp(CallInst &I) {
3067 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003068 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003069
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003071 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3072 SDValue Op = getValue(I.getOperand(1));
3073
3074 // Put the exponent in the right bit position for later addition to the
3075 // final result:
3076 //
3077 // #define LOG2OFe 1.4426950f
3078 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003080 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003082
3083 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3085 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003086
3087 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003089 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003090
3091 if (LimitFloatPrecision <= 6) {
3092 // For floating-point precision of 6:
3093 //
3094 // TwoToFractionalPartOfX =
3095 // 0.997535578f +
3096 // (0.735607626f + 0.252464424f * x) * x;
3097 //
3098 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003099 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003100 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003102 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003103 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3104 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003105 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003107
3108 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003110 TwoToFracPartOfX, IntegerPartOfX);
3111
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003113 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3114 // For floating-point precision of 12:
3115 //
3116 // TwoToFractionalPartOfX =
3117 // 0.999892986f +
3118 // (0.696457318f +
3119 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3120 //
3121 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003123 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003125 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3127 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003128 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3130 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003133
3134 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003136 TwoToFracPartOfX, IntegerPartOfX);
3137
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003139 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3140 // For floating-point precision of 18:
3141 //
3142 // TwoToFractionalPartOfX =
3143 // 0.999999982f +
3144 // (0.693148872f +
3145 // (0.240227044f +
3146 // (0.554906021e-1f +
3147 // (0.961591928e-2f +
3148 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3149 //
3150 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003152 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003154 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3156 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003157 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3159 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003160 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3162 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003163 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3165 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003166 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3168 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003169 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003170 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003172
3173 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003175 TwoToFracPartOfX, IntegerPartOfX);
3176
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003178 }
3179 } else {
3180 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003181 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003182 getValue(I.getOperand(1)).getValueType(),
3183 getValue(I.getOperand(1)));
3184 }
3185
Dale Johannesen59e577f2008-09-05 18:38:42 +00003186 setValue(&I, result);
3187}
3188
Bill Wendling39150252008-09-09 20:39:27 +00003189/// visitLog - Lower a log intrinsic. Handles the special sequences for
3190/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003191void
3192SelectionDAGLowering::visitLog(CallInst &I) {
3193 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003194 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003195
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003197 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3198 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003200
3201 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003202 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003204 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003205
3206 // Get the significand and build it into a floating-point number with
3207 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003208 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003209
3210 if (LimitFloatPrecision <= 6) {
3211 // For floating-point precision of 6:
3212 //
3213 // LogofMantissa =
3214 // -1.1609546f +
3215 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003216 //
Bill Wendling39150252008-09-09 20:39:27 +00003217 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003221 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3223 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003225
Scott Michelfdc40a02009-02-17 22:15:04 +00003226 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003228 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3229 // For floating-point precision of 12:
3230 //
3231 // LogOfMantissa =
3232 // -1.7417939f +
3233 // (2.8212026f +
3234 // (-1.4699568f +
3235 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3236 //
3237 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003239 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3243 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3246 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3249 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003251
Scott Michelfdc40a02009-02-17 22:15:04 +00003252 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003254 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3255 // For floating-point precision of 18:
3256 //
3257 // LogOfMantissa =
3258 // -2.1072184f +
3259 // (4.2372794f +
3260 // (-3.7029485f +
3261 // (2.2781945f +
3262 // (-0.87823314f +
3263 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3264 //
3265 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003267 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003269 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003270 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3271 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3274 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3277 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3280 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3283 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003285
Scott Michelfdc40a02009-02-17 22:15:04 +00003286 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003288 }
3289 } else {
3290 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003291 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003292 getValue(I.getOperand(1)).getValueType(),
3293 getValue(I.getOperand(1)));
3294 }
3295
Dale Johannesen59e577f2008-09-05 18:38:42 +00003296 setValue(&I, result);
3297}
3298
Bill Wendling3eb59402008-09-09 00:28:24 +00003299/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3300/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003301void
3302SelectionDAGLowering::visitLog2(CallInst &I) {
3303 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003304 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003305
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003307 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3308 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003310
Bill Wendling39150252008-09-09 20:39:27 +00003311 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003312 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003313
3314 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003315 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003316 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003317
Bill Wendling3eb59402008-09-09 00:28:24 +00003318 // Different possible minimax approximations of significand in
3319 // floating-point for various degrees of accuracy over [1,2].
3320 if (LimitFloatPrecision <= 6) {
3321 // For floating-point precision of 6:
3322 //
3323 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3324 //
3325 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003329 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3331 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003332 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003333
Scott Michelfdc40a02009-02-17 22:15:04 +00003334 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003336 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3337 // For floating-point precision of 12:
3338 //
3339 // Log2ofMantissa =
3340 // -2.51285454f +
3341 // (4.07009056f +
3342 // (-2.12067489f +
3343 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003344 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003345 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3351 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3354 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3357 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003359
Scott Michelfdc40a02009-02-17 22:15:04 +00003360 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003362 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3363 // For floating-point precision of 18:
3364 //
3365 // Log2ofMantissa =
3366 // -3.0400495f +
3367 // (6.1129976f +
3368 // (-5.3420409f +
3369 // (3.2865683f +
3370 // (-1.2669343f +
3371 // (0.27515199f -
3372 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3373 //
3374 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3380 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3383 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3386 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3389 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3392 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003394
Scott Michelfdc40a02009-02-17 22:15:04 +00003395 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003397 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003398 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003399 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003400 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003401 getValue(I.getOperand(1)).getValueType(),
3402 getValue(I.getOperand(1)));
3403 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003404
Dale Johannesen59e577f2008-09-05 18:38:42 +00003405 setValue(&I, result);
3406}
3407
Bill Wendling3eb59402008-09-09 00:28:24 +00003408/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3409/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003410void
3411SelectionDAGLowering::visitLog10(CallInst &I) {
3412 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003413 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003414
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003416 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3417 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003419
Bill Wendling39150252008-09-09 20:39:27 +00003420 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003421 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003424
3425 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003426 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003427 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003428
3429 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003430 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003431 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003432 // Log10ofMantissa =
3433 // -0.50419619f +
3434 // (0.60948995f - 0.10380950f * x) * x;
3435 //
3436 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003439 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003440 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3442 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003443 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003444
Scott Michelfdc40a02009-02-17 22:15:04 +00003445 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003447 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3448 // For floating-point precision of 12:
3449 //
3450 // Log10ofMantissa =
3451 // -0.64831180f +
3452 // (0.91751397f +
3453 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3454 //
3455 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3461 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3464 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003466
Scott Michelfdc40a02009-02-17 22:15:04 +00003467 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003469 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003470 // For floating-point precision of 18:
3471 //
3472 // Log10ofMantissa =
3473 // -0.84299375f +
3474 // (1.5327582f +
3475 // (-1.0688956f +
3476 // (0.49102474f +
3477 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3478 //
3479 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3485 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3488 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3491 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3494 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003496
Scott Michelfdc40a02009-02-17 22:15:04 +00003497 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003499 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003500 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003501 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003502 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003503 getValue(I.getOperand(1)).getValueType(),
3504 getValue(I.getOperand(1)));
3505 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003506
Dale Johannesen59e577f2008-09-05 18:38:42 +00003507 setValue(&I, result);
3508}
3509
Bill Wendlinge10c8142008-09-09 22:39:21 +00003510/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3511/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003512void
3513SelectionDAGLowering::visitExp2(CallInst &I) {
3514 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003515 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003516
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003518 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3519 SDValue Op = getValue(I.getOperand(1));
3520
Owen Anderson825b72b2009-08-11 20:47:22 +00003521 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003522
3523 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3525 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003526
3527 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003529 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003530
3531 if (LimitFloatPrecision <= 6) {
3532 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003533 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003534 // TwoToFractionalPartOfX =
3535 // 0.997535578f +
3536 // (0.735607626f + 0.252464424f * x) * x;
3537 //
3538 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3544 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003547 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003549
Scott Michelfdc40a02009-02-17 22:15:04 +00003550 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003552 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3553 // For floating-point precision of 12:
3554 //
3555 // TwoToFractionalPartOfX =
3556 // 0.999892986f +
3557 // (0.696457318f +
3558 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3559 //
3560 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3566 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3569 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003572 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003574
Scott Michelfdc40a02009-02-17 22:15:04 +00003575 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003577 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3578 // For floating-point precision of 18:
3579 //
3580 // TwoToFractionalPartOfX =
3581 // 0.999999982f +
3582 // (0.693148872f +
3583 // (0.240227044f +
3584 // (0.554906021e-1f +
3585 // (0.961591928e-2f +
3586 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3587 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3593 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3596 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3599 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3602 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3605 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003608 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003610
Scott Michelfdc40a02009-02-17 22:15:04 +00003611 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003613 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003614 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003615 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003616 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003617 getValue(I.getOperand(1)).getValueType(),
3618 getValue(I.getOperand(1)));
3619 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003620
Dale Johannesen601d3c02008-09-05 01:48:15 +00003621 setValue(&I, result);
3622}
3623
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003624/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3625/// limited-precision mode with x == 10.0f.
3626void
3627SelectionDAGLowering::visitPow(CallInst &I) {
3628 SDValue result;
3629 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003630 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003631 bool IsExp10 = false;
3632
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 if (getValue(Val).getValueType() == MVT::f32 &&
3634 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003635 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3636 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3637 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3638 APFloat Ten(10.0f);
3639 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3640 }
3641 }
3642 }
3643
3644 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3645 SDValue Op = getValue(I.getOperand(2));
3646
3647 // Put the exponent in the right bit position for later addition to the
3648 // final result:
3649 //
3650 // #define LOG2OF10 3.3219281f
3651 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003655
3656 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3658 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003659
3660 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003662 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003663
3664 if (LimitFloatPrecision <= 6) {
3665 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003666 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003667 // twoToFractionalPartOfX =
3668 // 0.997535578f +
3669 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003670 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003671 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3677 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003680 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003682
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003683 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003685 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3686 // For floating-point precision of 12:
3687 //
3688 // TwoToFractionalPartOfX =
3689 // 0.999892986f +
3690 // (0.696457318f +
3691 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3692 //
3693 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3699 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3702 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003705 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003707
Scott Michelfdc40a02009-02-17 22:15:04 +00003708 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003710 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3711 // For floating-point precision of 18:
3712 //
3713 // TwoToFractionalPartOfX =
3714 // 0.999999982f +
3715 // (0.693148872f +
3716 // (0.240227044f +
3717 // (0.554906021e-1f +
3718 // (0.961591928e-2f +
3719 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3720 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3726 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3729 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003730 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3732 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003733 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3735 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3738 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003741 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003743
Scott Michelfdc40a02009-02-17 22:15:04 +00003744 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746 }
3747 } else {
3748 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003749 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003750 getValue(I.getOperand(1)).getValueType(),
3751 getValue(I.getOperand(1)),
3752 getValue(I.getOperand(2)));
3753 }
3754
3755 setValue(&I, result);
3756}
3757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003758/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3759/// we want to emit this as a call to a named external function, return the name
3760/// otherwise lower it and return null.
3761const char *
3762SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003763 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003764 switch (Intrinsic) {
3765 default:
3766 // By default, turn this into a target intrinsic node.
3767 visitTargetIntrinsic(I, Intrinsic);
3768 return 0;
3769 case Intrinsic::vastart: visitVAStart(I); return 0;
3770 case Intrinsic::vaend: visitVAEnd(I); return 0;
3771 case Intrinsic::vacopy: visitVACopy(I); return 0;
3772 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003773 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003774 getValue(I.getOperand(1))));
3775 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003776 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003777 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003778 getValue(I.getOperand(1))));
3779 return 0;
3780 case Intrinsic::setjmp:
3781 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3782 break;
3783 case Intrinsic::longjmp:
3784 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3785 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003786 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003787 SDValue Op1 = getValue(I.getOperand(1));
3788 SDValue Op2 = getValue(I.getOperand(2));
3789 SDValue Op3 = getValue(I.getOperand(3));
3790 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003791 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003792 I.getOperand(1), 0, I.getOperand(2), 0));
3793 return 0;
3794 }
Chris Lattner824b9582008-11-21 16:42:48 +00003795 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003796 SDValue Op1 = getValue(I.getOperand(1));
3797 SDValue Op2 = getValue(I.getOperand(2));
3798 SDValue Op3 = getValue(I.getOperand(3));
3799 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003800 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003801 I.getOperand(1), 0));
3802 return 0;
3803 }
Chris Lattner824b9582008-11-21 16:42:48 +00003804 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003805 SDValue Op1 = getValue(I.getOperand(1));
3806 SDValue Op2 = getValue(I.getOperand(2));
3807 SDValue Op3 = getValue(I.getOperand(3));
3808 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3809
3810 // If the source and destination are known to not be aliases, we can
3811 // lower memmove as memcpy.
3812 uint64_t Size = -1ULL;
3813 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003814 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003815 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3816 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003817 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003818 I.getOperand(1), 0, I.getOperand(2), 0));
3819 return 0;
3820 }
3821
Dale Johannesena04b7572009-02-03 23:04:43 +00003822 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003823 I.getOperand(1), 0, I.getOperand(2), 0));
3824 return 0;
3825 }
3826 case Intrinsic::dbg_stoppoint: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003827 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003828 if (isValidDebugInfoIntrinsic(SPI, CodeGenOpt::Default)) {
Evan Chenge3d42322009-02-25 07:04:34 +00003829 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003830 DebugLoc Loc = ExtractDebugLocation(SPI, MF.getDebugLocInfo());
Chris Lattneraf29a522009-05-04 22:10:05 +00003831 setCurDebugLoc(Loc);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003832
Bill Wendling98a366d2009-04-29 23:29:43 +00003833 if (OptLevel == CodeGenOpt::None)
Chris Lattneraf29a522009-05-04 22:10:05 +00003834 DAG.setRoot(DAG.getDbgStopPoint(Loc, getRoot(),
Dale Johannesenbeaec4c2009-03-25 17:36:08 +00003835 SPI.getLine(),
3836 SPI.getColumn(),
3837 SPI.getContext()));
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003838 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003839 return 0;
3840 }
3841 case Intrinsic::dbg_region_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003842 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003843 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003844 if (isValidDebugInfoIntrinsic(RSI, OptLevel) && DW
3845 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +00003846 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003847 DW->RecordRegionStart(RSI.getContext());
Devang Patel48c7fa22009-04-13 18:13:16 +00003848 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3849 getRoot(), LabelID));
Bill Wendling92c1e122009-02-13 02:16:35 +00003850 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003851 return 0;
3852 }
3853 case Intrinsic::dbg_region_end: {
Devang Patel83489bb2009-01-13 00:35:13 +00003854 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003855 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Devang Patel0f7fef32009-04-13 17:02:03 +00003856
Devang Patel7e1e31f2009-07-02 22:43:26 +00003857 if (!isValidDebugInfoIntrinsic(REI, OptLevel) || !DW
3858 || !DW->ShouldEmitDwarfDebug())
3859 return 0;
Bill Wendling6c4311d2009-05-08 21:14:49 +00003860
Devang Patel7e1e31f2009-07-02 22:43:26 +00003861 MachineFunction &MF = DAG.getMachineFunction();
Devang Patele4b27562009-08-28 23:24:31 +00003862 DISubprogram Subprogram(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003863
3864 if (isInlinedFnEnd(REI, MF.getFunction())) {
3865 // This is end of inlined function. Debugging information for inlined
3866 // function is not handled yet (only supported by FastISel).
3867 if (OptLevel == CodeGenOpt::None) {
3868 unsigned ID = DW->RecordInlinedFnEnd(Subprogram);
3869 if (ID != 0)
3870 // Returned ID is 0 if this is unbalanced "end of inlined
3871 // scope". This could happen if optimizer eats dbg intrinsics or
3872 // "beginning of inlined scope" is not recoginized due to missing
3873 // location info. In such cases, do ignore this region.end.
3874 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3875 getRoot(), ID));
Devang Patel0f7fef32009-04-13 17:02:03 +00003876 }
Devang Patel7e1e31f2009-07-02 22:43:26 +00003877 return 0;
3878 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003879
Devang Patel7e1e31f2009-07-02 22:43:26 +00003880 unsigned LabelID =
Devang Patele4b27562009-08-28 23:24:31 +00003881 DW->RecordRegionEnd(REI.getContext());
Devang Patel7e1e31f2009-07-02 22:43:26 +00003882 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3883 getRoot(), LabelID));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003884 return 0;
3885 }
3886 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +00003887 DwarfWriter *DW = DAG.getDwarfWriter();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003888 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003889 if (!isValidDebugInfoIntrinsic(FSI, CodeGenOpt::None))
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003890 return 0;
Devang Patel16f2ffd2009-04-16 02:33:41 +00003891
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +00003892 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel7e1e31f2009-07-02 22:43:26 +00003893 // This is a beginning of an inlined function.
3894 if (isInlinedFnStart(FSI, MF.getFunction())) {
3895 if (OptLevel != CodeGenOpt::None)
3896 // FIXME: Debugging informaation for inlined function is only
3897 // supported at CodeGenOpt::Node.
3898 return 0;
3899
Bill Wendlingc677fe52009-05-10 00:10:50 +00003900 DebugLoc PrevLoc = CurDebugLoc;
Devang Patel07b0ec02009-07-02 00:08:09 +00003901 // If llvm.dbg.func.start is seen in a new block before any
3902 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
3903 // FIXME : Why DebugLoc is reset at the beginning of each block ?
3904 if (PrevLoc.isUnknown())
3905 return 0;
Devang Patel07b0ec02009-07-02 00:08:09 +00003906
Devang Patel7e1e31f2009-07-02 22:43:26 +00003907 // Record the source line.
3908 setCurDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
3909
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003910 if (!DW || !DW->ShouldEmitDwarfDebug())
3911 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003912 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
Devang Patele4b27562009-08-28 23:24:31 +00003913 DISubprogram SP(FSI.getSubprogram());
Devang Patel1619dc32009-10-13 23:28:53 +00003914 DICompileUnit CU(PrevLocTpl.Scope);
Devang Patel7e1e31f2009-07-02 22:43:26 +00003915 unsigned LabelID = DW->RecordInlinedFnStart(SP, CU,
3916 PrevLocTpl.Line,
3917 PrevLocTpl.Col);
3918 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getCurDebugLoc(),
3919 getRoot(), LabelID));
Devang Patel07b0ec02009-07-02 00:08:09 +00003920 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003921 }
3922
Devang Patel07b0ec02009-07-02 00:08:09 +00003923 // This is a beginning of a new function.
Devang Patel7e1e31f2009-07-02 22:43:26 +00003924 MF.setDefaultDebugLoc(ExtractDebugLocation(FSI, MF.getDebugLocInfo()));
Jeffrey Yasskin32360a72009-07-16 21:07:26 +00003925
3926 if (!DW || !DW->ShouldEmitDwarfDebug())
3927 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003928 // llvm.dbg.func_start also defines beginning of function scope.
Devang Patele4b27562009-08-28 23:24:31 +00003929 DW->RecordRegionStart(FSI.getSubprogram());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003930 return 0;
3931 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003932 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003933 if (OptLevel != CodeGenOpt::None)
3934 // FIXME: Variable debug info is not supported here.
3935 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003936 DwarfWriter *DW = DAG.getDwarfWriter();
3937 if (!DW)
3938 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003939 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3940 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3941 return 0;
3942
Devang Patelac1ceb32009-10-09 22:42:28 +00003943 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003944 Value *Address = DI.getAddress();
3945 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3946 Address = BCI->getOperand(0);
3947 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3948 // Don't handle byval struct arguments or VLAs, for example.
3949 if (!AI)
3950 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003951 DenseMap<const AllocaInst*, int>::iterator SI =
3952 FuncInfo.StaticAllocaMap.find(AI);
3953 if (SI == FuncInfo.StaticAllocaMap.end())
3954 return 0; // VLAs.
3955 int FI = SI->second;
Devang Patelac1ceb32009-10-09 22:42:28 +00003956#ifdef ATTACH_DEBUG_INFO_TO_AN_INSN
3957 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3958 if (MMI)
3959 MMI->setVariableDbgInfo(Variable, FI);
3960#else
3961 DW->RecordVariable(Variable, FI);
3962#endif
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003963 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003964 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003965 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003966 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003967 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003969 SDValue Ops[1];
3970 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003971 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003972 setValue(&I, Op);
3973 DAG.setRoot(Op.getValue(1));
3974 return 0;
3975 }
3976
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003977 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003978 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003979
Chris Lattner3a5815f2009-09-17 23:54:54 +00003980 if (CurMBB->isLandingPad())
3981 AddCatchInfo(I, MMI, CurMBB);
3982 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003984 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003985#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003986 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3987 unsigned Reg = TLI.getExceptionSelectorRegister();
3988 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003989 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003990
Chris Lattner3a5815f2009-09-17 23:54:54 +00003991 // Insert the EHSELECTION instruction.
3992 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3993 SDValue Ops[2];
3994 Ops[0] = getValue(I.getOperand(1));
3995 Ops[1] = getRoot();
3996 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
3997
3998 DAG.setRoot(Op.getValue(1));
3999
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004000 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004001 return 0;
4002 }
4003
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004004 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004005 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004007 if (MMI) {
4008 // Find the type id for the given typeinfo.
4009 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
4010
4011 unsigned TypeID = MMI->getTypeIDFor(GV);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004012 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004013 } else {
4014 // Return something different to eh_selector.
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004015 setValue(&I, DAG.getConstant(1, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004016 }
4017
4018 return 0;
4019 }
4020
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004021 case Intrinsic::eh_return_i32:
4022 case Intrinsic::eh_return_i64:
4023 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004024 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004025 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004027 getControlRoot(),
4028 getValue(I.getOperand(1)),
4029 getValue(I.getOperand(2))));
4030 } else {
4031 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
4032 }
4033
4034 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004035 case Intrinsic::eh_unwind_init:
4036 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
4037 MMI->setCallsUnwindInit(true);
4038 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004039
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004040 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004041
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004042 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00004043 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00004044 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
4045 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004046
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004047 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004048 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004049 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004050 TLI.getPointerTy()),
4051 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004052 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004053 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004054 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004055 TLI.getPointerTy(),
4056 DAG.getConstant(0,
4057 TLI.getPointerTy())),
4058 Offset));
4059 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004060 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004061 case Intrinsic::convertff:
4062 case Intrinsic::convertfsi:
4063 case Intrinsic::convertfui:
4064 case Intrinsic::convertsif:
4065 case Intrinsic::convertuif:
4066 case Intrinsic::convertss:
4067 case Intrinsic::convertsu:
4068 case Intrinsic::convertus:
4069 case Intrinsic::convertuu: {
4070 ISD::CvtCode Code = ISD::CVT_INVALID;
4071 switch (Intrinsic) {
4072 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4073 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4074 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4075 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4076 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4077 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4078 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4079 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4080 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4081 }
Owen Andersone50ed302009-08-10 22:56:29 +00004082 EVT DestVT = TLI.getValueType(I.getType());
Mon P Wang77cdf302008-11-10 20:54:11 +00004083 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00004084 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00004085 DAG.getValueType(DestVT),
4086 DAG.getValueType(getValue(Op1).getValueType()),
4087 getValue(I.getOperand(2)),
4088 getValue(I.getOperand(3)),
4089 Code));
4090 return 0;
4091 }
4092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004093 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004094 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004095 getValue(I.getOperand(1)).getValueType(),
4096 getValue(I.getOperand(1))));
4097 return 0;
4098 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004099 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004100 getValue(I.getOperand(1)).getValueType(),
4101 getValue(I.getOperand(1)),
4102 getValue(I.getOperand(2))));
4103 return 0;
4104 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004105 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004106 getValue(I.getOperand(1)).getValueType(),
4107 getValue(I.getOperand(1))));
4108 return 0;
4109 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004110 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004111 getValue(I.getOperand(1)).getValueType(),
4112 getValue(I.getOperand(1))));
4113 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004114 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004115 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004116 return 0;
4117 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004118 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004119 return 0;
4120 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004121 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004122 return 0;
4123 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004124 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004125 return 0;
4126 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004127 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004128 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004130 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004131 return 0;
4132 case Intrinsic::pcmarker: {
4133 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135 return 0;
4136 }
4137 case Intrinsic::readcyclecounter: {
4138 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004139 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 DAG.getVTList(MVT::i64, MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004141 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004142 setValue(&I, Tmp);
4143 DAG.setRoot(Tmp.getValue(1));
4144 return 0;
4145 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004146 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004147 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148 getValue(I.getOperand(1)).getValueType(),
4149 getValue(I.getOperand(1))));
4150 return 0;
4151 case Intrinsic::cttz: {
4152 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004153 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004154 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004155 setValue(&I, result);
4156 return 0;
4157 }
4158 case Intrinsic::ctlz: {
4159 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004160 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004161 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004162 setValue(&I, result);
4163 return 0;
4164 }
4165 case Intrinsic::ctpop: {
4166 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004167 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004168 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 setValue(&I, result);
4170 return 0;
4171 }
4172 case Intrinsic::stacksave: {
4173 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004174 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004176 setValue(&I, Tmp);
4177 DAG.setRoot(Tmp.getValue(1));
4178 return 0;
4179 }
4180 case Intrinsic::stackrestore: {
4181 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 return 0;
4184 }
Bill Wendling57344502008-11-18 11:01:33 +00004185 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004186 // Emit code into the DAG to store the stack guard onto the stack.
4187 MachineFunction &MF = DAG.getMachineFunction();
4188 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004189 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004190
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004191 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4192 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004193
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004194 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004195 MFI->setStackProtectorIndex(FI);
4196
4197 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4198
4199 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004200 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00004201 PseudoSourceValue::getFixedStack(FI),
4202 0, true);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004203 setValue(&I, Result);
4204 DAG.setRoot(Result);
4205 return 0;
4206 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004207 case Intrinsic::objectsize: {
4208 // If we don't know by now, we're never going to know.
4209 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
4210
4211 assert(CI && "Non-constant type in __builtin_object_size?");
4212
4213 if (CI->getZExtValue() < 2)
4214 setValue(&I, DAG.getConstant(-1, MVT::i32));
4215 else
4216 setValue(&I, DAG.getConstant(0, MVT::i32));
4217 return 0;
4218 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004219 case Intrinsic::var_annotation:
4220 // Discard annotate attributes
4221 return 0;
4222
4223 case Intrinsic::init_trampoline: {
4224 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4225
4226 SDValue Ops[6];
4227 Ops[0] = getRoot();
4228 Ops[1] = getValue(I.getOperand(1));
4229 Ops[2] = getValue(I.getOperand(2));
4230 Ops[3] = getValue(I.getOperand(3));
4231 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4232 Ops[5] = DAG.getSrcValue(F);
4233
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004234 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00004236 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004237
4238 setValue(&I, Tmp);
4239 DAG.setRoot(Tmp.getValue(1));
4240 return 0;
4241 }
4242
4243 case Intrinsic::gcroot:
4244 if (GFI) {
4245 Value *Alloca = I.getOperand(1);
4246 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4249 GFI->addStackRoot(FI->getIndex(), TypeMap);
4250 }
4251 return 0;
4252
4253 case Intrinsic::gcread:
4254 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004255 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 return 0;
4257
4258 case Intrinsic::flt_rounds: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004260 return 0;
4261 }
4262
4263 case Intrinsic::trap: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004265 return 0;
4266 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004267
Bill Wendlingef375462008-11-21 02:38:44 +00004268 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004269 return implVisitAluOverflow(I, ISD::UADDO);
4270 case Intrinsic::sadd_with_overflow:
4271 return implVisitAluOverflow(I, ISD::SADDO);
4272 case Intrinsic::usub_with_overflow:
4273 return implVisitAluOverflow(I, ISD::USUBO);
4274 case Intrinsic::ssub_with_overflow:
4275 return implVisitAluOverflow(I, ISD::SSUBO);
4276 case Intrinsic::umul_with_overflow:
4277 return implVisitAluOverflow(I, ISD::UMULO);
4278 case Intrinsic::smul_with_overflow:
4279 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004281 case Intrinsic::prefetch: {
4282 SDValue Ops[4];
4283 Ops[0] = getRoot();
4284 Ops[1] = getValue(I.getOperand(1));
4285 Ops[2] = getValue(I.getOperand(2));
4286 Ops[3] = getValue(I.getOperand(3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004288 return 0;
4289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004291 case Intrinsic::memory_barrier: {
4292 SDValue Ops[6];
4293 Ops[0] = getRoot();
4294 for (int x = 1; x < 6; ++x)
4295 Ops[x] = getValue(I.getOperand(x));
4296
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004298 return 0;
4299 }
4300 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004301 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004302 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004303 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004304 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4305 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004306 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004307 getValue(I.getOperand(2)),
4308 getValue(I.getOperand(3)),
4309 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004310 setValue(&I, L);
4311 DAG.setRoot(L.getValue(1));
4312 return 0;
4313 }
4314 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004315 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004317 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004318 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004319 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004321 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004323 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004325 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004326 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004327 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004328 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004329 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004331 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004333 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004335 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 }
4337}
4338
Dan Gohman98ca4f22009-08-05 01:29:28 +00004339/// Test if the given instruction is in a position to be optimized
4340/// with a tail-call. This roughly means that it's in a block with
4341/// a return and there's nothing that needs to be scheduled
4342/// between it and the return.
4343///
4344/// This function only tests target-independent requirements.
4345/// For target-dependent requirements, a target should override
4346/// TargetLowering::IsEligibleForTailCallOptimization.
4347///
4348static bool
4349isInTailCallPosition(const Instruction *I, Attributes RetAttr,
4350 const TargetLowering &TLI) {
4351 const BasicBlock *ExitBB = I->getParent();
4352 const TerminatorInst *Term = ExitBB->getTerminator();
4353 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4354 const Function *F = ExitBB->getParent();
4355
4356 // The block must end in a return statement or an unreachable.
4357 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4358
4359 // If I will have a chain, make sure no other instruction that will have a
4360 // chain interposes between I and the return.
4361 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4362 !I->isSafeToSpeculativelyExecute())
4363 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4364 --BBI) {
4365 if (&*BBI == I)
4366 break;
4367 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4368 !BBI->isSafeToSpeculativelyExecute())
4369 return false;
4370 }
4371
4372 // If the block ends with a void return or unreachable, it doesn't matter
4373 // what the call's return type is.
4374 if (!Ret || Ret->getNumOperands() == 0) return true;
4375
4376 // Conservatively require the attributes of the call to match those of
4377 // the return.
4378 if (F->getAttributes().getRetAttributes() != RetAttr)
4379 return false;
4380
4381 // Otherwise, make sure the unmodified return value of I is the return value.
4382 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4383 U = dyn_cast<Instruction>(U->getOperand(0))) {
4384 if (!U)
4385 return false;
4386 if (!U->hasOneUse())
4387 return false;
4388 if (U == I)
4389 break;
4390 // Check for a truly no-op truncate.
4391 if (isa<TruncInst>(U) &&
4392 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4393 continue;
4394 // Check for a truly no-op bitcast.
4395 if (isa<BitCastInst>(U) &&
4396 (U->getOperand(0)->getType() == U->getType() ||
4397 (isa<PointerType>(U->getOperand(0)->getType()) &&
4398 isa<PointerType>(U->getType()))))
4399 continue;
4400 // Otherwise it's not a true no-op.
4401 return false;
4402 }
4403
4404 return true;
4405}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004406
4407void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004408 bool isTailCall,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 MachineBasicBlock *LandingPad) {
4410 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4411 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
4412 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4413 unsigned BeginLabel = 0, EndLabel = 0;
4414
4415 TargetLowering::ArgListTy Args;
4416 TargetLowering::ArgListEntry Entry;
4417 Args.reserve(CS.arg_size());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004418 unsigned j = 1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004419 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004420 i != e; ++i, ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004421 SDValue ArgNode = getValue(*i);
4422 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4423
4424 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004425 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4426 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4427 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4428 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4429 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4430 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 Entry.Alignment = CS.getParamAlignment(attrInd);
4432 Args.push_back(Entry);
4433 }
4434
4435 if (LandingPad && MMI) {
4436 // Insert a label before the invoke call to mark the try range. This can be
4437 // used to detect deletion of the invoke via the MachineModuleInfo.
4438 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004440 // Both PendingLoads and PendingExports must be flushed here;
4441 // this call might not return.
4442 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004443 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4444 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 }
4446
Dan Gohman98ca4f22009-08-05 01:29:28 +00004447 // Check if target-independent constraints permit a tail call here.
4448 // Target-dependent constraints are checked within TLI.LowerCallTo.
4449 if (isTailCall &&
4450 !isInTailCallPosition(CS.getInstruction(),
4451 CS.getAttributes().getRetAttributes(),
4452 TLI))
4453 isTailCall = false;
4454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004455 std::pair<SDValue,SDValue> Result =
4456 TLI.LowerCallTo(getRoot(), CS.getType(),
Devang Patel05988662008-09-25 21:00:45 +00004457 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004458 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004459 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004460 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004461 isTailCall,
4462 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004463 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004464 assert((isTailCall || Result.second.getNode()) &&
4465 "Non-null chain expected with non-tail call!");
4466 assert((Result.second.getNode() || !Result.first.getNode()) &&
4467 "Null value expected with tail call!");
4468 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004469 setValue(CS.getInstruction(), Result.first);
Dan Gohman98ca4f22009-08-05 01:29:28 +00004470 // As a special case, a null chain means that a tail call has
4471 // been emitted and the DAG root is already updated.
4472 if (Result.second.getNode())
4473 DAG.setRoot(Result.second);
4474 else
4475 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004476
4477 if (LandingPad && MMI) {
4478 // Insert a label at the end of the invoke call to mark the try range. This
4479 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4480 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004481 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4482 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483
4484 // Inform MachineModuleInfo of range.
4485 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4486 }
4487}
4488
4489
4490void SelectionDAGLowering::visitCall(CallInst &I) {
4491 const char *RenameFn = 0;
4492 if (Function *F = I.getCalledFunction()) {
4493 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004494 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4495 if (II) {
4496 if (unsigned IID = II->getIntrinsicID(F)) {
4497 RenameFn = visitIntrinsicCall(I, IID);
4498 if (!RenameFn)
4499 return;
4500 }
4501 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 if (unsigned IID = F->getIntrinsicID()) {
4503 RenameFn = visitIntrinsicCall(I, IID);
4504 if (!RenameFn)
4505 return;
4506 }
4507 }
4508
4509 // Check for well-known libc/libm calls. If the function is internal, it
4510 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004511 if (!F->hasLocalLinkage() && F->hasName()) {
4512 StringRef Name = F->getName();
4513 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 if (I.getNumOperands() == 3 && // Basic sanity checks.
4515 I.getOperand(1)->getType()->isFloatingPoint() &&
4516 I.getType() == I.getOperand(1)->getType() &&
4517 I.getType() == I.getOperand(2)->getType()) {
4518 SDValue LHS = getValue(I.getOperand(1));
4519 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004520 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004521 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 return;
4523 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004524 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 if (I.getNumOperands() == 2 && // Basic sanity checks.
4526 I.getOperand(1)->getType()->isFloatingPoint() &&
4527 I.getType() == I.getOperand(1)->getType()) {
4528 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004530 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 return;
4532 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004533 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004534 if (I.getNumOperands() == 2 && // Basic sanity checks.
4535 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004536 I.getType() == I.getOperand(1)->getType() &&
4537 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004539 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004540 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004541 return;
4542 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004543 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 if (I.getNumOperands() == 2 && // Basic sanity checks.
4545 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004546 I.getType() == I.getOperand(1)->getType() &&
4547 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004549 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004550 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 return;
4552 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004553 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4554 if (I.getNumOperands() == 2 && // Basic sanity checks.
4555 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004556 I.getType() == I.getOperand(1)->getType() &&
4557 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004558 SDValue Tmp = getValue(I.getOperand(1));
4559 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4560 Tmp.getValueType(), Tmp));
4561 return;
4562 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 }
4564 }
4565 } else if (isa<InlineAsm>(I.getOperand(0))) {
4566 visitInlineAsm(&I);
4567 return;
4568 }
4569
4570 SDValue Callee;
4571 if (!RenameFn)
4572 Callee = getValue(I.getOperand(0));
4573 else
Bill Wendling056292f2008-09-16 21:48:12 +00004574 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575
Dan Gohman98ca4f22009-08-05 01:29:28 +00004576 // Check if we can potentially perform a tail call. More detailed
4577 // checking is be done within LowerCallTo, after more information
4578 // about the call is known.
4579 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4580
4581 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582}
4583
4584
4585/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004586/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587/// Chain/Flag as the input and updates them for the output Chain/Flag.
4588/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004589SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 SDValue &Chain,
4591 SDValue *Flag) const {
4592 // Assemble the legal parts into the final values.
4593 SmallVector<SDValue, 4> Values(ValueVTs.size());
4594 SmallVector<SDValue, 8> Parts;
4595 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4596 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004597 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004598 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004599 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600
4601 Parts.resize(NumRegs);
4602 for (unsigned i = 0; i != NumRegs; ++i) {
4603 SDValue P;
4604 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004605 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004607 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 *Flag = P.getValue(2);
4609 }
4610 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004611
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004612 // If the source register was virtual and if we know something about it,
4613 // add an assert node.
4614 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4615 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4616 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4617 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4618 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4619 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004620
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004621 unsigned RegSize = RegisterVT.getSizeInBits();
4622 unsigned NumSignBits = LOI.NumSignBits;
4623 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004624
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004625 // FIXME: We capture more information than the dag can represent. For
4626 // now, just use the tightest assertzext/assertsext possible.
4627 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004631 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004633 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004634 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004635 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004639 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004642 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004643 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004645
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004647 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004648 RegisterVT, P, DAG.getValueType(FromVT));
4649
4650 }
4651 }
4652 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 Parts[i] = P;
4655 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004656
Scott Michelfdc40a02009-02-17 22:15:04 +00004657 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004658 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 Part += NumRegs;
4660 Parts.clear();
4661 }
4662
Dale Johannesen66978ee2009-01-31 02:22:37 +00004663 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004664 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4665 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666}
4667
4668/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004669/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670/// Chain/Flag as the input and updates them for the output Chain/Flag.
4671/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004672void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 SDValue &Chain, SDValue *Flag) const {
4674 // Get the list of the values's legal parts.
4675 unsigned NumRegs = Regs.size();
4676 SmallVector<SDValue, 8> Parts(NumRegs);
4677 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004678 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004679 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004680 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681
Dale Johannesen66978ee2009-01-31 02:22:37 +00004682 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 &Parts[Part], NumParts, RegisterVT);
4684 Part += NumParts;
4685 }
4686
4687 // Copy the parts into the registers.
4688 SmallVector<SDValue, 8> Chains(NumRegs);
4689 for (unsigned i = 0; i != NumRegs; ++i) {
4690 SDValue Part;
4691 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004692 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004693 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004694 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 *Flag = Part.getValue(1);
4696 }
4697 Chains[i] = Part.getValue(0);
4698 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004701 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 // flagged to it. That is the CopyToReg nodes and the user are considered
4703 // a single scheduling unit. If we create a TokenFactor and return it as
4704 // chain, then the TokenFactor is both a predecessor (operand) of the
4705 // user as well as a successor (the TF operands are flagged to the user).
4706 // c1, f1 = CopyToReg
4707 // c2, f2 = CopyToReg
4708 // c3 = TokenFactor c1, c2
4709 // ...
4710 // = op c3, ..., f2
4711 Chain = Chains[NumRegs-1];
4712 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714}
4715
4716/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004717/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004719void RegsForValue::AddInlineAsmOperands(unsigned Code,
4720 bool HasMatching,unsigned MatchingIdx,
4721 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 std::vector<SDValue> &Ops) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004723 EVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004724 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4725 unsigned Flag = Code | (Regs.size() << 3);
4726 if (HasMatching)
4727 Flag |= 0x80000000 | (MatchingIdx << 16);
4728 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004730 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004731 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004732 for (unsigned i = 0; i != NumRegs; ++i) {
4733 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 }
4737}
4738
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004739/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740/// i.e. it isn't a stack pointer or some other special register, return the
4741/// register class for the register. Otherwise, return null.
4742static const TargetRegisterClass *
4743isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4744 const TargetLowering &TLI,
4745 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 const TargetRegisterClass *FoundRC = 0;
4748 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4749 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751
4752 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004753 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4755 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4756 I != E; ++I) {
4757 if (TLI.isTypeLegal(*I)) {
4758 // If we have already found this register in a different register class,
4759 // choose the one with the largest VT specified. For example, on
4760 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 ThisVT = *I;
4763 break;
4764 }
4765 }
4766 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004767
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 // NOTE: This isn't ideal. In particular, this might allocate the
4771 // frame pointer in functions that need it (due to them not being taken
4772 // out of allocation, because a variable sized allocation hasn't been seen
4773 // yet). This is a slight code pessimization, but should still work.
4774 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4775 E = RC->allocation_order_end(MF); I != E; ++I)
4776 if (*I == Reg) {
4777 // We found a matching register class. Keep looking at others in case
4778 // we find one with larger registers that this physreg is also in.
4779 FoundRC = RC;
4780 FoundVT = ThisVT;
4781 break;
4782 }
4783 }
4784 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004785}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786
4787
4788namespace llvm {
4789/// AsmOperandInfo - This contains information for each constraint that we are
4790/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004791class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004792 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004793public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004794 /// CallOperand - If this is the result output operand or a clobber
4795 /// this is null, otherwise it is the incoming operand to the CallInst.
4796 /// This gets modified as the asm is processed.
4797 SDValue CallOperand;
4798
4799 /// AssignedRegs - If this is a register or register class operand, this
4800 /// contains the set of register corresponding to the operand.
4801 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004803 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4804 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004807 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4808 /// busy in OutputRegs/InputRegs.
4809 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004810 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004811 std::set<unsigned> &InputRegs,
4812 const TargetRegisterInfo &TRI) const {
4813 if (isOutReg) {
4814 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4815 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4816 }
4817 if (isInReg) {
4818 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4819 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4820 }
4821 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004822
Owen Andersone50ed302009-08-10 22:56:29 +00004823 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004824 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 /// MVT::Other.
Owen Anderson1d0be152009-08-13 21:58:54 +00004826 EVT getCallOperandValEVT(LLVMContext &Context,
4827 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004828 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004830
Chris Lattner81249c92008-10-17 17:05:25 +00004831 if (isa<BasicBlock>(CallOperandVal))
4832 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004833
Chris Lattner81249c92008-10-17 17:05:25 +00004834 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004835
Chris Lattner81249c92008-10-17 17:05:25 +00004836 // If this is an indirect operand, the operand is a pointer to the
4837 // accessed type.
4838 if (isIndirect)
4839 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004840
Chris Lattner81249c92008-10-17 17:05:25 +00004841 // If OpTy is not a single value, it may be a struct/union that we
4842 // can tile with integers.
4843 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4844 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4845 switch (BitSize) {
4846 default: break;
4847 case 1:
4848 case 8:
4849 case 16:
4850 case 32:
4851 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004852 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004853 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004854 break;
4855 }
4856 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004857
Chris Lattner81249c92008-10-17 17:05:25 +00004858 return TLI.getValueType(OpTy, true);
4859 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861private:
4862 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4863 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004864 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004865 const TargetRegisterInfo &TRI) {
4866 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4867 Regs.insert(Reg);
4868 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4869 for (; *Aliases; ++Aliases)
4870 Regs.insert(*Aliases);
4871 }
4872};
4873} // end llvm namespace.
4874
4875
4876/// GetRegistersForValue - Assign registers (virtual or physical) for the
4877/// specified operand. We prefer to assign virtual registers, to allow the
4878/// register allocator handle the assignment process. However, if the asm uses
4879/// features that we can't model on machineinstrs, we have SDISel do the
4880/// allocation. This produces generally horrible, but correct, code.
4881///
4882/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004883/// Input and OutputRegs are the set of already allocated physical registers.
4884///
4885void SelectionDAGLowering::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004886GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004887 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004888 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00004889 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00004890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 // Compute whether this value requires an input register, an output register,
4892 // or both.
4893 bool isOutReg = false;
4894 bool isInReg = false;
4895 switch (OpInfo.Type) {
4896 case InlineAsm::isOutput:
4897 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004898
4899 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004900 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004901 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004902 break;
4903 case InlineAsm::isInput:
4904 isInReg = true;
4905 isOutReg = false;
4906 break;
4907 case InlineAsm::isClobber:
4908 isOutReg = true;
4909 isInReg = true;
4910 break;
4911 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004912
4913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004914 MachineFunction &MF = DAG.getMachineFunction();
4915 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004916
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 // If this is a constraint for a single physreg, or a constraint for a
4918 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004919 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004920 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4921 OpInfo.ConstraintVT);
4922
4923 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00004925 // If this is a FP input in an integer register (or visa versa) insert a bit
4926 // cast of the input value. More generally, handle any case where the input
4927 // value disagrees with the register class we plan to stick this in.
4928 if (OpInfo.Type == InlineAsm::isInput &&
4929 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00004930 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00004931 // types are identical size, use a bitcast to convert (e.g. two differing
4932 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00004933 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00004934 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004935 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004936 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004937 OpInfo.ConstraintVT = RegVT;
4938 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4939 // If the input is a FP value and we want it in FP registers, do a
4940 // bitcast to the corresponding integer type. This turns an f64 value
4941 // into i64, which can be passed with two i32 values on a 32-bit
4942 // machine.
Owen Anderson23b9b192009-08-12 00:36:31 +00004943 RegVT = EVT::getIntegerVT(Context,
4944 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004945 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004946 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004947 OpInfo.ConstraintVT = RegVT;
4948 }
4949 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004950
Owen Anderson23b9b192009-08-12 00:36:31 +00004951 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004953
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT RegVT;
4955 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004956
4957 // If this is a constraint for a specific physical register, like {r17},
4958 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004959 if (unsigned AssignedReg = PhysReg.first) {
4960 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004962 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004964 // Get the actual register value type. This is important, because the user
4965 // may have asked for (e.g.) the AX register in i32 type. We need to
4966 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004967 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004970 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004971
4972 // If this is an expanded reference, add the rest of the regs to Regs.
4973 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004974 TargetRegisterClass::iterator I = RC->begin();
4975 for (; *I != AssignedReg; ++I)
4976 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 // Already added the first reg.
4979 --NumRegs; ++I;
4980 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004981 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 Regs.push_back(*I);
4983 }
4984 }
4985 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4986 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4987 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4988 return;
4989 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 // Otherwise, if this was a reference to an LLVM register class, create vregs
4992 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00004993 if (const TargetRegisterClass *RC = PhysReg.second) {
4994 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00004996 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997
Evan Chengfb112882009-03-23 08:01:15 +00004998 // Create the appropriate number of virtual registers.
4999 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5000 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005001 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005002
Evan Chengfb112882009-03-23 08:01:15 +00005003 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5004 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005006
5007 // This is a reference to a register class that doesn't directly correspond
5008 // to an LLVM register class. Allocate NumRegs consecutive, available,
5009 // registers from the class.
5010 std::vector<unsigned> RegClassRegs
5011 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5012 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5015 unsigned NumAllocated = 0;
5016 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5017 unsigned Reg = RegClassRegs[i];
5018 // See if this register is available.
5019 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5020 (isInReg && InputRegs.count(Reg))) { // Already used.
5021 // Make sure we find consecutive registers.
5022 NumAllocated = 0;
5023 continue;
5024 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005026 // Check to see if this register is allocatable (i.e. don't give out the
5027 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005028 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5029 if (!RC) { // Couldn't allocate this register.
5030 // Reset NumAllocated to make sure we return consecutive registers.
5031 NumAllocated = 0;
5032 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005035 // Okay, this register is good, we can use it.
5036 ++NumAllocated;
5037
5038 // If we allocated enough consecutive registers, succeed.
5039 if (NumAllocated == NumRegs) {
5040 unsigned RegStart = (i-NumAllocated)+1;
5041 unsigned RegEnd = i+1;
5042 // Mark all of the allocated registers used.
5043 for (unsigned i = RegStart; i != RegEnd; ++i)
5044 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005045
5046 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047 OpInfo.ConstraintVT);
5048 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5049 return;
5050 }
5051 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005053 // Otherwise, we couldn't allocate enough registers for this.
5054}
5055
Evan Chengda43bcf2008-09-24 00:05:32 +00005056/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5057/// processed uses a memory 'm' constraint.
5058static bool
5059hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005060 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005061 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5062 InlineAsm::ConstraintInfo &CI = CInfos[i];
5063 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5064 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5065 if (CType == TargetLowering::C_Memory)
5066 return true;
5067 }
Chris Lattner6c147292009-04-30 00:48:50 +00005068
5069 // Indirect operand accesses access memory.
5070 if (CI.isIndirect)
5071 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005072 }
5073
5074 return false;
5075}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005076
5077/// visitInlineAsm - Handle a call to an InlineAsm object.
5078///
5079void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
5080 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5081
5082 /// ConstraintOperands - Information about all of the constraints.
5083 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005084
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 std::set<unsigned> OutputRegs, InputRegs;
5086
5087 // Do a prepass over the constraints, canonicalizing them, and building up the
5088 // ConstraintOperands list.
5089 std::vector<InlineAsm::ConstraintInfo>
5090 ConstraintInfos = IA->ParseConstraints();
5091
Evan Chengda43bcf2008-09-24 00:05:32 +00005092 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00005093
5094 SDValue Chain, Flag;
5095
5096 // We won't need to flush pending loads if this asm doesn't touch
5097 // memory and is nonvolatile.
5098 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005099 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005100 else
5101 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5104 unsigned ResNo = 0; // ResNo - The result number of the next output.
5105 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5106 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5107 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005108
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005110
5111 // Compute the value type for each operand.
5112 switch (OpInfo.Type) {
5113 case InlineAsm::isOutput:
5114 // Indirect outputs just consume an argument.
5115 if (OpInfo.isIndirect) {
5116 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5117 break;
5118 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 // The return value of the call is this value. As such, there is no
5121 // corresponding argument.
Owen Anderson1d0be152009-08-13 21:58:54 +00005122 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5123 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5125 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5126 } else {
5127 assert(ResNo == 0 && "Asm only has one result!");
5128 OpVT = TLI.getValueType(CS.getType());
5129 }
5130 ++ResNo;
5131 break;
5132 case InlineAsm::isInput:
5133 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5134 break;
5135 case InlineAsm::isClobber:
5136 // Nothing to do.
5137 break;
5138 }
5139
5140 // If this is an input or an indirect output, process the call argument.
5141 // BasicBlocks are labels, currently appearing only in asm's.
5142 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005143 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005144 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5145
Chris Lattner81249c92008-10-17 17:05:25 +00005146 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005148 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005149 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005151
Owen Anderson1d0be152009-08-13 21:58:54 +00005152 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005153 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005156 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005157
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005158 // Second pass over the constraints: compute which constraint option to use
5159 // and assign registers to constraints that want a specific physreg.
5160 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5161 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005162
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005163 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005164 // matching input. If their types mismatch, e.g. one is an integer, the
5165 // other is floating point, or their sizes are different, flag it as an
5166 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005167 if (OpInfo.hasMatchingInput()) {
5168 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5169 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005170 if ((OpInfo.ConstraintVT.isInteger() !=
5171 Input.ConstraintVT.isInteger()) ||
5172 (OpInfo.ConstraintVT.getSizeInBits() !=
5173 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005174 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005175 " with a matching output constraint of incompatible"
5176 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005177 }
5178 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005179 }
5180 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005183 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185 // If this is a memory input, and if the operand is not indirect, do what we
5186 // need to to provide an address for the memory input.
5187 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5188 !OpInfo.isIndirect) {
5189 assert(OpInfo.Type == InlineAsm::isInput &&
5190 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 // Memory operands really want the address of the value. If we don't have
5193 // an indirect input, put it in the constpool if we can, otherwise spill
5194 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 // If the operand is a float, integer, or vector constant, spill to a
5197 // constant pool entry to get its address.
5198 Value *OpVal = OpInfo.CallOperandVal;
5199 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5200 isa<ConstantVector>(OpVal)) {
5201 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5202 TLI.getPointerTy());
5203 } else {
5204 // Otherwise, create a stack slot and emit a store to it before the
5205 // asm.
5206 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005207 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5209 MachineFunction &MF = DAG.getMachineFunction();
5210 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
5211 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005212 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005213 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 OpInfo.CallOperand = StackSlot;
5215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 // There is no longer a Value* corresponding to this operand.
5218 OpInfo.CallOperandVal = 0;
5219 // It is now an indirect operand.
5220 OpInfo.isIndirect = true;
5221 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 // If this constraint is for a specific register, allocate it before
5224 // anything else.
5225 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005226 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005227 }
5228 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005229
5230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005232 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5234 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 // C_Register operands have already been allocated, Other/Memory don't need
5237 // to be.
5238 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005239 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240 }
5241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5243 std::vector<SDValue> AsmNodeOperands;
5244 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5245 AsmNodeOperands.push_back(
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247
5248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005249 // Loop over all of the inputs, copying the operand values into the
5250 // appropriate registers and processing the output regs.
5251 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5254 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5257 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5258
5259 switch (OpInfo.Type) {
5260 case InlineAsm::isOutput: {
5261 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5262 OpInfo.ConstraintType != TargetLowering::C_Register) {
5263 // Memory output, or 'other' output (e.g. 'X' constraint).
5264 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5265
5266 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005267 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5268 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005269 TLI.getPointerTy()));
5270 AsmNodeOperands.push_back(OpInfo.CallOperand);
5271 break;
5272 }
5273
5274 // Otherwise, this is a register or register class output.
5275
5276 // Copy the output from the appropriate register. Find a register that
5277 // we can use.
5278 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005279 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005280 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005281 }
5282
5283 // If this is an indirect operand, store through the pointer after the
5284 // asm.
5285 if (OpInfo.isIndirect) {
5286 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5287 OpInfo.CallOperandVal));
5288 } else {
5289 // This is the result value of the call.
Owen Anderson1d0be152009-08-13 21:58:54 +00005290 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5291 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292 // Concatenate this output onto the outputs list.
5293 RetValRegs.append(OpInfo.AssignedRegs);
5294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296 // Add information to the INLINEASM node to know that this register is
5297 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005298 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5299 6 /* EARLYCLOBBER REGDEF */ :
5300 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005301 false,
5302 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005303 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304 break;
5305 }
5306 case InlineAsm::isInput: {
5307 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005308
Chris Lattner6bdcda32008-10-17 16:47:46 +00005309 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310 // If this is required to match an output register we have already set,
5311 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005312 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 // Scan until we find the definition we already emitted of this operand.
5315 // When we find it, create a RegsForValue operand.
5316 unsigned CurOp = 2; // The first operand.
5317 for (; OperandNo; --OperandNo) {
5318 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005319 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005320 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005321 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5322 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5323 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005325 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005326 }
5327
Evan Cheng697cbbf2009-03-20 18:03:34 +00005328 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005329 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005330 if ((OpFlag & 7) == 2 /*REGDEF*/
5331 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5332 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005333 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005334 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005335 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005336 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337 RegsForValue MatchedRegs;
5338 MatchedRegs.TLI = &TLI;
5339 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005340 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005341 MatchedRegs.RegVTs.push_back(RegVT);
5342 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005343 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005344 i != e; ++i)
5345 MatchedRegs.Regs.
5346 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005347
5348 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005349 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5350 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005351 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5352 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005353 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354 break;
5355 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005356 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5357 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5358 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005360 // See InlineAsm.h isUseOperandTiedToDef.
5361 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005362 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363 TLI.getPointerTy()));
5364 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5365 break;
5366 }
5367 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005370 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373 std::vector<SDValue> Ops;
5374 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005375 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005377 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005378 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005379 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381 // Add information to the INLINEASM node to know about this input.
5382 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005383 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 TLI.getPointerTy()));
5385 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5386 break;
5387 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5388 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5389 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5390 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005393 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5394 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 TLI.getPointerTy()));
5396 AsmNodeOperands.push_back(InOperandVal);
5397 break;
5398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5401 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5402 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005403 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 "Don't know how to handle indirect register inputs yet!");
5405
5406 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005407 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005408 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005409 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005410 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005411
Dale Johannesen66978ee2009-01-31 02:22:37 +00005412 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5413 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005414
Evan Cheng697cbbf2009-03-20 18:03:34 +00005415 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005416 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 break;
5418 }
5419 case InlineAsm::isClobber: {
5420 // Add the clobbered value to the operand list, so that the register
5421 // allocator is aware that the physreg got clobbered.
5422 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005423 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005424 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 break;
5426 }
5427 }
5428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 // Finish up input operands.
5431 AsmNodeOperands[0] = Chain;
5432 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005433
Dale Johannesen66978ee2009-01-31 02:22:37 +00005434 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436 &AsmNodeOperands[0], AsmNodeOperands.size());
5437 Flag = Chain.getValue(1);
5438
5439 // If this asm returns a register value, copy the result from that register
5440 // and set it as the value of the call.
5441 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005442 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005443 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005445 // FIXME: Why don't we do this for inline asms with MRVs?
5446 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005447 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005449 // If any of the results of the inline asm is a vector, it may have the
5450 // wrong width/num elts. This can happen for register classes that can
5451 // contain multiple different value types. The preg or vreg allocated may
5452 // not have the same VT as was expected. Convert it to the right type
5453 // with bit_convert.
5454 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005455 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005456 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005457
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005459 ResultType.isInteger() && Val.getValueType().isInteger()) {
5460 // If a result value was tied to an input value, the computed result may
5461 // have a wider width than the expected result. Extract the relevant
5462 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005463 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005464 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005465
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005466 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005467 }
Dan Gohman95915732008-10-18 01:03:45 +00005468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005470 // Don't need to use this as a chain in this case.
5471 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5472 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005473 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477 // Process indirect outputs, first output all of the flagged copies out of
5478 // physregs.
5479 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5480 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5481 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005482 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5483 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005486 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005488 // Emit the non-flagged stores from the physregs.
5489 SmallVector<SDValue, 8> OutChains;
5490 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005491 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005492 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 getValue(StoresToEmit[i].second),
5494 StoresToEmit[i].second, 0));
5495 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 &OutChains[0], OutChains.size());
5498 DAG.setRoot(Chain);
5499}
5500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501void SelectionDAGLowering::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005502 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005504 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 DAG.getSrcValue(I.getOperand(1))));
5506}
5507
5508void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005509 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5510 getRoot(), getValue(I.getOperand(0)),
5511 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 setValue(&I, V);
5513 DAG.setRoot(V.getValue(1));
5514}
5515
5516void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005517 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005519 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 DAG.getSrcValue(I.getOperand(1))));
5521}
5522
5523void SelectionDAGLowering::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005524 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005526 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 getValue(I.getOperand(2)),
5528 DAG.getSrcValue(I.getOperand(1)),
5529 DAG.getSrcValue(I.getOperand(2))));
5530}
5531
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005533/// implementation, which just calls LowerCall.
5534/// FIXME: When all targets are
5535/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005536std::pair<SDValue, SDValue>
5537TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5538 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005539 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005540 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005541 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005543 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005544
Dan Gohman1937e2f2008-09-16 01:42:28 +00005545 assert((!isTailCall || PerformTailCallOpt) &&
5546 "isTailCall set when tail-call optimizations are disabled!");
5547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005549 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005551 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5553 for (unsigned Value = 0, NumValues = ValueVTs.size();
5554 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005555 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005556 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005557 SDValue Op = SDValue(Args[i].Node.getNode(),
5558 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 ISD::ArgFlagsTy Flags;
5560 unsigned OriginalAlignment =
5561 getTargetData()->getABITypeAlignment(ArgTy);
5562
5563 if (Args[i].isZExt)
5564 Flags.setZExt();
5565 if (Args[i].isSExt)
5566 Flags.setSExt();
5567 if (Args[i].isInReg)
5568 Flags.setInReg();
5569 if (Args[i].isSRet)
5570 Flags.setSRet();
5571 if (Args[i].isByVal) {
5572 Flags.setByVal();
5573 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5574 const Type *ElementTy = Ty->getElementType();
5575 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005576 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 // For ByVal, alignment should come from FE. BE will guess if this
5578 // info is not there but there are cases it cannot get right.
5579 if (Args[i].Alignment)
5580 FrameAlign = Args[i].Alignment;
5581 Flags.setByValAlign(FrameAlign);
5582 Flags.setByValSize(FrameSize);
5583 }
5584 if (Args[i].isNest)
5585 Flags.setNest();
5586 Flags.setOrigAlign(OriginalAlignment);
5587
Owen Anderson23b9b192009-08-12 00:36:31 +00005588 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5589 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 SmallVector<SDValue, 4> Parts(NumParts);
5591 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5592
5593 if (Args[i].isSExt)
5594 ExtendKind = ISD::SIGN_EXTEND;
5595 else if (Args[i].isZExt)
5596 ExtendKind = ISD::ZERO_EXTEND;
5597
Dale Johannesen66978ee2009-01-31 02:22:37 +00005598 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599
Dan Gohman98ca4f22009-08-05 01:29:28 +00005600 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005602 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5603 if (NumParts > 1 && j == 0)
5604 MyFlags.Flags.setSplit();
5605 else if (j != 0)
5606 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607
Dan Gohman98ca4f22009-08-05 01:29:28 +00005608 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 }
5610 }
5611 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Dan Gohman98ca4f22009-08-05 01:29:28 +00005613 // Handle the incoming return values from the call.
5614 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005615 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005618 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005619 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5620 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005621 for (unsigned i = 0; i != NumRegs; ++i) {
5622 ISD::InputArg MyFlags;
5623 MyFlags.VT = RegisterVT;
5624 MyFlags.Used = isReturnValueUsed;
5625 if (RetSExt)
5626 MyFlags.Flags.setSExt();
5627 if (RetZExt)
5628 MyFlags.Flags.setZExt();
5629 if (isInreg)
5630 MyFlags.Flags.setInReg();
5631 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 }
5634
Dan Gohman98ca4f22009-08-05 01:29:28 +00005635 // Check if target-dependent constraints permit a tail call here.
5636 // Target-independent constraints should be checked by the caller.
5637 if (isTailCall &&
5638 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5639 isTailCall = false;
5640
5641 SmallVector<SDValue, 4> InVals;
5642 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5643 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005644
5645 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005647 "LowerCall didn't return a valid chain!");
5648 assert((!isTailCall || InVals.empty()) &&
5649 "LowerCall emitted a return value for a tail call!");
5650 assert((isTailCall || InVals.size() == Ins.size()) &&
5651 "LowerCall didn't emit the correct number of values!");
5652 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5653 assert(InVals[i].getNode() &&
5654 "LowerCall emitted a null value!");
5655 assert(Ins[i].VT == InVals[i].getValueType() &&
5656 "LowerCall emitted a value with the wrong type!");
5657 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005658
5659 // For a tail call, the return value is merely live-out and there aren't
5660 // any nodes in the DAG representing it. Return a special value to
5661 // indicate that a tail call has been emitted and no more Instructions
5662 // should be processed in the current block.
5663 if (isTailCall) {
5664 DAG.setRoot(Chain);
5665 return std::make_pair(SDValue(), SDValue());
5666 }
5667
5668 // Collect the legal value parts into potentially illegal values
5669 // that correspond to the original function's return values.
5670 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5671 if (RetSExt)
5672 AssertOp = ISD::AssertSext;
5673 else if (RetZExt)
5674 AssertOp = ISD::AssertZext;
5675 SmallVector<SDValue, 4> ReturnValues;
5676 unsigned CurReg = 0;
5677 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005678 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005679 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5680 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005681
5682 SDValue ReturnValue =
5683 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5684 AssertOp);
5685 ReturnValues.push_back(ReturnValue);
5686 CurReg += NumRegs;
5687 }
5688
5689 // For a function returning void, there is no return value. We can't create
5690 // such a node, so we just return a null return value in that case. In
5691 // that case, nothing will actualy look at the value.
5692 if (ReturnValues.empty())
5693 return std::make_pair(SDValue(), Chain);
5694
5695 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5696 DAG.getVTList(&RetTys[0], RetTys.size()),
5697 &ReturnValues[0], ReturnValues.size());
5698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 return std::make_pair(Res, Chain);
5700}
5701
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005702void TargetLowering::LowerOperationWrapper(SDNode *N,
5703 SmallVectorImpl<SDValue> &Results,
5704 SelectionDAG &DAG) {
5705 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005706 if (Res.getNode())
5707 Results.push_back(Res);
5708}
5709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005710SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005711 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005712 return SDValue();
5713}
5714
5715
5716void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
5717 SDValue Op = getValue(V);
5718 assert((Op.getOpcode() != ISD::CopyFromReg ||
5719 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5720 "Copy from a reg to the same reg!");
5721 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5722
Owen Anderson23b9b192009-08-12 00:36:31 +00005723 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005725 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 PendingExports.push_back(Chain);
5727}
5728
5729#include "llvm/CodeGen/SelectionDAGISel.h"
5730
5731void SelectionDAGISel::
5732LowerArguments(BasicBlock *LLVMBB) {
5733 // If this is the entry block, emit arguments.
5734 Function &F = *LLVMBB->getParent();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005735 SelectionDAG &DAG = SDL->DAG;
5736 SDValue OldRoot = DAG.getRoot();
5737 DebugLoc dl = SDL->getCurDebugLoc();
5738 const TargetData *TD = TLI.getTargetData();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739
Dan Gohman98ca4f22009-08-05 01:29:28 +00005740 // Set up the incoming argument description vector.
5741 SmallVector<ISD::InputArg, 16> Ins;
5742 unsigned Idx = 1;
5743 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5744 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005745 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005746 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5747 bool isArgValueUsed = !I->use_empty();
5748 for (unsigned Value = 0, NumValues = ValueVTs.size();
5749 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005750 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005751 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005752 ISD::ArgFlagsTy Flags;
5753 unsigned OriginalAlignment =
5754 TD->getABITypeAlignment(ArgTy);
5755
5756 if (F.paramHasAttr(Idx, Attribute::ZExt))
5757 Flags.setZExt();
5758 if (F.paramHasAttr(Idx, Attribute::SExt))
5759 Flags.setSExt();
5760 if (F.paramHasAttr(Idx, Attribute::InReg))
5761 Flags.setInReg();
5762 if (F.paramHasAttr(Idx, Attribute::StructRet))
5763 Flags.setSRet();
5764 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5765 Flags.setByVal();
5766 const PointerType *Ty = cast<PointerType>(I->getType());
5767 const Type *ElementTy = Ty->getElementType();
5768 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5769 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5770 // For ByVal, alignment should be passed from FE. BE will guess if
5771 // this info is not there but there are cases it cannot get right.
5772 if (F.getParamAlignment(Idx))
5773 FrameAlign = F.getParamAlignment(Idx);
5774 Flags.setByValAlign(FrameAlign);
5775 Flags.setByValSize(FrameSize);
5776 }
5777 if (F.paramHasAttr(Idx, Attribute::Nest))
5778 Flags.setNest();
5779 Flags.setOrigAlign(OriginalAlignment);
5780
Owen Anderson23b9b192009-08-12 00:36:31 +00005781 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5782 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005783 for (unsigned i = 0; i != NumRegs; ++i) {
5784 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5785 if (NumRegs > 1 && i == 0)
5786 MyFlags.Flags.setSplit();
5787 // if it isn't first piece, alignment must be 1
5788 else if (i > 0)
5789 MyFlags.Flags.setOrigAlign(1);
5790 Ins.push_back(MyFlags);
5791 }
5792 }
5793 }
5794
5795 // Call the target to set up the argument values.
5796 SmallVector<SDValue, 8> InVals;
5797 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5798 F.isVarArg(), Ins,
5799 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005800
5801 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005803 "LowerFormalArguments didn't return a valid chain!");
5804 assert(InVals.size() == Ins.size() &&
5805 "LowerFormalArguments didn't emit the correct number of values!");
5806 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5807 assert(InVals[i].getNode() &&
5808 "LowerFormalArguments emitted a null value!");
5809 assert(Ins[i].VT == InVals[i].getValueType() &&
5810 "LowerFormalArguments emitted a value with the wrong type!");
5811 });
5812
5813 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005814 DAG.setRoot(NewRoot);
5815
5816 // Set up the argument values.
5817 unsigned i = 0;
5818 Idx = 1;
5819 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5820 ++I, ++Idx) {
5821 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005822 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005823 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005825 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005826 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005827 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5828 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005829
5830 if (!I->use_empty()) {
5831 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5832 if (F.paramHasAttr(Idx, Attribute::SExt))
5833 AssertOp = ISD::AssertSext;
5834 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5835 AssertOp = ISD::AssertZext;
5836
5837 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5838 PartVT, VT, AssertOp));
5839 }
5840 i += NumParts;
5841 }
5842 if (!I->use_empty()) {
5843 SDL->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5844 SDL->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // If this argument is live outside of the entry block, insert a copy from
5846 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005847 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005850 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851
5852 // Finally, if the target has anything special to do, allow it to do so.
5853 // FIXME: this should insert code into the DAG!
5854 EmitFunctionEntryCode(F, SDL->DAG.getMachineFunction());
5855}
5856
5857/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5858/// ensure constants are generated when needed. Remember the virtual registers
5859/// that need to be added to the Machine PHI nodes as input. We cannot just
5860/// directly add them, because expansion might result in multiple MBB's for one
5861/// BB. As such, the start of the BB might correspond to a different MBB than
5862/// the end.
5863///
5864void
5865SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5866 TerminatorInst *TI = LLVMBB->getTerminator();
5867
5868 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5869
5870 // Check successor nodes' PHI nodes that expect a constant to be available
5871 // from this block.
5872 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5873 BasicBlock *SuccBB = TI->getSuccessor(succ);
5874 if (!isa<PHINode>(SuccBB->begin())) continue;
5875 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 // If this terminator has multiple identical successors (common for
5878 // switches), only handle each succ once.
5879 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5882 PHINode *PN;
5883
5884 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5885 // nodes and Machine PHI nodes, but the incoming operands have not been
5886 // emitted yet.
5887 for (BasicBlock::iterator I = SuccBB->begin();
5888 (PN = dyn_cast<PHINode>(I)); ++I) {
5889 // Ignore dead phi's.
5890 if (PN->use_empty()) continue;
5891
5892 unsigned Reg;
5893 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5894
5895 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5896 unsigned &RegOut = SDL->ConstantsOut[C];
5897 if (RegOut == 0) {
5898 RegOut = FuncInfo->CreateRegForValue(C);
5899 SDL->CopyValueToVirtualRegister(C, RegOut);
5900 }
5901 Reg = RegOut;
5902 } else {
5903 Reg = FuncInfo->ValueMap[PHIOp];
5904 if (Reg == 0) {
5905 assert(isa<AllocaInst>(PHIOp) &&
5906 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5907 "Didn't codegen value into a register!??");
5908 Reg = FuncInfo->CreateRegForValue(PHIOp);
5909 SDL->CopyValueToVirtualRegister(PHIOp, Reg);
5910 }
5911 }
5912
5913 // Remember that this register needs to added to the machine PHI node as
5914 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00005915 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5917 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00005918 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00005919 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
5921 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5922 Reg += NumRegisters;
5923 }
5924 }
5925 }
5926 SDL->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927}
5928
Dan Gohman3df24e62008-09-03 23:12:08 +00005929/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5930/// supports legal types, and it emits MachineInstrs directly instead of
5931/// creating SelectionDAG nodes.
5932///
5933bool
5934SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5935 FastISel *F) {
5936 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005937
Dan Gohman3df24e62008-09-03 23:12:08 +00005938 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5939 unsigned OrigNumPHINodesToUpdate = SDL->PHINodesToUpdate.size();
5940
5941 // Check successor nodes' PHI nodes that expect a constant to be available
5942 // from this block.
5943 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5944 BasicBlock *SuccBB = TI->getSuccessor(succ);
5945 if (!isa<PHINode>(SuccBB->begin())) continue;
5946 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005947
Dan Gohman3df24e62008-09-03 23:12:08 +00005948 // If this terminator has multiple identical successors (common for
5949 // switches), only handle each succ once.
5950 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005951
Dan Gohman3df24e62008-09-03 23:12:08 +00005952 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5953 PHINode *PN;
5954
5955 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5956 // nodes and Machine PHI nodes, but the incoming operands have not been
5957 // emitted yet.
5958 for (BasicBlock::iterator I = SuccBB->begin();
5959 (PN = dyn_cast<PHINode>(I)); ++I) {
5960 // Ignore dead phi's.
5961 if (PN->use_empty()) continue;
5962
5963 // Only handle legal types. Two interesting things to note here. First,
5964 // by bailing out early, we may leave behind some dead instructions,
5965 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
5966 // own moves. Second, this check is necessary becuase FastISel doesn't
5967 // use CreateRegForValue to create registers, so it always creates
5968 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
5971 // Promote MVT::i1.
5972 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00005973 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00005974 else {
5975 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5976 return false;
5977 }
Dan Gohman3df24e62008-09-03 23:12:08 +00005978 }
5979
5980 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5981
5982 unsigned Reg = F->getRegForValue(PHIOp);
5983 if (Reg == 0) {
5984 SDL->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
5985 return false;
5986 }
5987 SDL->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
5988 }
5989 }
5990
5991 return true;
5992}