blob: 3f58e43ea1523071525e2f8c01224b7731f8c870 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar2761fc42010-12-16 03:20:06 +000016#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000017#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000018#include "llvm/MC/MCObjectFormat.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerdfd30182010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000027#include "llvm/Target/TargetRegistry.h"
28#include "llvm/Target/TargetAsmBackend.h"
29using namespace llvm;
30
Daniel Dunbar87190c42010-03-19 09:28:12 +000031static unsigned getFixupKindLog2Size(unsigned Kind) {
32 switch (Kind) {
33 default: assert(0 && "invalid fixup kind!");
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000034 case FK_PCRel_1:
Daniel Dunbar87190c42010-03-19 09:28:12 +000035 case FK_Data_1: return 0;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000036 case FK_PCRel_2:
Daniel Dunbar87190c42010-03-19 09:28:12 +000037 case FK_Data_2: return 1;
Rafael Espindolae04ed7e2010-11-28 14:17:56 +000038 case FK_PCRel_4:
Daniel Dunbar87190c42010-03-19 09:28:12 +000039 case X86::reloc_riprel_4byte:
40 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000041 case X86::reloc_signed_4byte:
Rafael Espindola24ba4f72010-10-24 17:35:42 +000042 case X86::reloc_global_offset_table:
Daniel Dunbar87190c42010-03-19 09:28:12 +000043 case FK_Data_4: return 2;
44 case FK_Data_8: return 3;
45 }
46}
47
Chris Lattner9fc05222010-07-07 22:27:31 +000048namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000049class X86MachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000050public:
51 X86MachObjectWriter(bool Is64Bit, uint32_t CPUType,
52 uint32_t CPUSubtype)
53 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000054};
55
Daniel Dunbar12783d12010-02-21 21:54:14 +000056class X86AsmBackend : public TargetAsmBackend {
57public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000058 X86AsmBackend(const Target &T)
Rafael Espindolafd467972010-11-26 04:24:21 +000059 : TargetAsmBackend() {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000060
Daniel Dunbar2761fc42010-12-16 03:20:06 +000061 unsigned getNumFixupKinds() const {
62 return X86::NumTargetFixupKinds;
63 }
64
65 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
66 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
67 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
68 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
69 { "reloc_signed_4byte", 0, 4 * 8, 0},
70 { "reloc_global_offset_table", 0, 4 * 8, 0}
71 };
72
73 if (Kind < FirstTargetFixupKind)
74 return TargetAsmBackend::getFixupKindInfo(Kind);
75
76 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
77 "Invalid kind!");
78 return Infos[Kind - FirstTargetFixupKind];
79 }
80
Rafael Espindola179821a2010-12-06 19:08:48 +000081 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbar87190c42010-03-19 09:28:12 +000082 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000083 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000084
Rafael Espindola179821a2010-12-06 19:08:48 +000085 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000086 "Invalid fixup offset!");
87 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola179821a2010-12-06 19:08:48 +000088 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000089 }
Daniel Dunbar82968002010-03-23 01:39:09 +000090
Daniel Dunbar84882522010-05-26 17:45:29 +000091 bool MayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000092
Daniel Dunbar95506d42010-05-26 18:15:06 +000093 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000094
95 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000096};
Michael J. Spencerec38de22010-10-10 22:04:20 +000097} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +000098
Rafael Espindolae4f506f2010-10-26 14:09:12 +000099static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000100 switch (Op) {
101 default:
102 return Op;
103
104 case X86::JAE_1: return X86::JAE_4;
105 case X86::JA_1: return X86::JA_4;
106 case X86::JBE_1: return X86::JBE_4;
107 case X86::JB_1: return X86::JB_4;
108 case X86::JE_1: return X86::JE_4;
109 case X86::JGE_1: return X86::JGE_4;
110 case X86::JG_1: return X86::JG_4;
111 case X86::JLE_1: return X86::JLE_4;
112 case X86::JL_1: return X86::JL_4;
113 case X86::JMP_1: return X86::JMP_4;
114 case X86::JNE_1: return X86::JNE_4;
115 case X86::JNO_1: return X86::JNO_4;
116 case X86::JNP_1: return X86::JNP_4;
117 case X86::JNS_1: return X86::JNS_4;
118 case X86::JO_1: return X86::JO_4;
119 case X86::JP_1: return X86::JP_4;
120 case X86::JS_1: return X86::JS_4;
121 }
122}
123
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000124static unsigned getRelaxedOpcodeArith(unsigned Op) {
125 switch (Op) {
126 default:
127 return Op;
128
129 // IMUL
130 case X86::IMUL16rri8: return X86::IMUL16rri;
131 case X86::IMUL16rmi8: return X86::IMUL16rmi;
132 case X86::IMUL32rri8: return X86::IMUL32rri;
133 case X86::IMUL32rmi8: return X86::IMUL32rmi;
134 case X86::IMUL64rri8: return X86::IMUL64rri32;
135 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
136
137 // AND
138 case X86::AND16ri8: return X86::AND16ri;
139 case X86::AND16mi8: return X86::AND16mi;
140 case X86::AND32ri8: return X86::AND32ri;
141 case X86::AND32mi8: return X86::AND32mi;
142 case X86::AND64ri8: return X86::AND64ri32;
143 case X86::AND64mi8: return X86::AND64mi32;
144
145 // OR
146 case X86::OR16ri8: return X86::OR16ri;
147 case X86::OR16mi8: return X86::OR16mi;
148 case X86::OR32ri8: return X86::OR32ri;
149 case X86::OR32mi8: return X86::OR32mi;
150 case X86::OR64ri8: return X86::OR64ri32;
151 case X86::OR64mi8: return X86::OR64mi32;
152
153 // XOR
154 case X86::XOR16ri8: return X86::XOR16ri;
155 case X86::XOR16mi8: return X86::XOR16mi;
156 case X86::XOR32ri8: return X86::XOR32ri;
157 case X86::XOR32mi8: return X86::XOR32mi;
158 case X86::XOR64ri8: return X86::XOR64ri32;
159 case X86::XOR64mi8: return X86::XOR64mi32;
160
161 // ADD
162 case X86::ADD16ri8: return X86::ADD16ri;
163 case X86::ADD16mi8: return X86::ADD16mi;
164 case X86::ADD32ri8: return X86::ADD32ri;
165 case X86::ADD32mi8: return X86::ADD32mi;
166 case X86::ADD64ri8: return X86::ADD64ri32;
167 case X86::ADD64mi8: return X86::ADD64mi32;
168
169 // SUB
170 case X86::SUB16ri8: return X86::SUB16ri;
171 case X86::SUB16mi8: return X86::SUB16mi;
172 case X86::SUB32ri8: return X86::SUB32ri;
173 case X86::SUB32mi8: return X86::SUB32mi;
174 case X86::SUB64ri8: return X86::SUB64ri32;
175 case X86::SUB64mi8: return X86::SUB64mi32;
176
177 // CMP
178 case X86::CMP16ri8: return X86::CMP16ri;
179 case X86::CMP16mi8: return X86::CMP16mi;
180 case X86::CMP32ri8: return X86::CMP32ri;
181 case X86::CMP32mi8: return X86::CMP32mi;
182 case X86::CMP64ri8: return X86::CMP64ri32;
183 case X86::CMP64mi8: return X86::CMP64mi32;
184 }
185}
186
187static unsigned getRelaxedOpcode(unsigned Op) {
188 unsigned R = getRelaxedOpcodeArith(Op);
189 if (R != Op)
190 return R;
191 return getRelaxedOpcodeBranch(Op);
192}
193
Daniel Dunbar84882522010-05-26 17:45:29 +0000194bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000195 // Branches can always be relaxed.
196 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
197 return true;
198
Daniel Dunbar84882522010-05-26 17:45:29 +0000199 // Check if this instruction is ever relaxable.
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000200 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbar84882522010-05-26 17:45:29 +0000201 return false;
Daniel Dunbar482ad802010-05-26 15:18:31 +0000202
Rafael Espindolae4f506f2010-10-26 14:09:12 +0000203
204 // Check if it has an expression and is not RIP relative.
205 bool hasExp = false;
206 bool hasRIP = false;
207 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
208 const MCOperand &Op = Inst.getOperand(i);
209 if (Op.isExpr())
210 hasExp = true;
211
212 if (Op.isReg() && Op.getReg() == X86::RIP)
213 hasRIP = true;
214 }
215
216 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
217 // how we do relaxations?
218 return hasExp && !hasRIP;
Daniel Dunbar337055e2010-03-23 03:13:05 +0000219}
220
Daniel Dunbar82968002010-03-23 01:39:09 +0000221// FIXME: Can tblgen help at all here to verify there aren't other instructions
222// we can relax?
Daniel Dunbar95506d42010-05-26 18:15:06 +0000223void X86AsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbar82968002010-03-23 01:39:09 +0000224 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar95506d42010-05-26 18:15:06 +0000225 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbar82968002010-03-23 01:39:09 +0000226
Daniel Dunbar95506d42010-05-26 18:15:06 +0000227 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbar82968002010-03-23 01:39:09 +0000228 SmallString<256> Tmp;
229 raw_svector_ostream OS(Tmp);
Daniel Dunbar95506d42010-05-26 18:15:06 +0000230 Inst.dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000231 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000232 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000233 }
234
Daniel Dunbar95506d42010-05-26 18:15:06 +0000235 Res = Inst;
Daniel Dunbar82968002010-03-23 01:39:09 +0000236 Res.setOpcode(RelaxedOp);
237}
238
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000239/// WriteNopData - Write optimal nops to the output file for the \arg Count
240/// bytes. This returns the number of bytes written. It may return 0 if
241/// the \arg Count is more than the maximum optimal nops.
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000242bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000243 static const uint8_t Nops[10][10] = {
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000244 // nop
245 {0x90},
246 // xchg %ax,%ax
247 {0x66, 0x90},
248 // nopl (%[re]ax)
249 {0x0f, 0x1f, 0x00},
250 // nopl 0(%[re]ax)
251 {0x0f, 0x1f, 0x40, 0x00},
252 // nopl 0(%[re]ax,%[re]ax,1)
253 {0x0f, 0x1f, 0x44, 0x00, 0x00},
254 // nopw 0(%[re]ax,%[re]ax,1)
255 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
256 // nopl 0L(%[re]ax)
257 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
258 // nopl 0L(%[re]ax,%[re]ax,1)
259 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
260 // nopw 0L(%[re]ax,%[re]ax,1)
261 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
262 // nopw %cs:0L(%[re]ax,%[re]ax,1)
263 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000264 };
265
266 // Write an optimal sequence for the first 15 bytes.
Rafael Espindola2ace1b62010-11-25 17:14:16 +0000267 const uint64_t OptimalCount = (Count < 16) ? Count : 15;
268 const uint64_t Prefixes = OptimalCount <= 10 ? 0 : OptimalCount - 10;
269 for (uint64_t i = 0, e = Prefixes; i != e; i++)
270 OW->Write8(0x66);
271 const uint64_t Rest = OptimalCount - Prefixes;
272 for (uint64_t i = 0, e = Rest; i != e; i++)
273 OW->Write8(Nops[Rest - 1][i]);
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000274
275 // Finish with single byte nops.
276 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
277 OW->Write8(0x90);
278
279 return true;
280}
281
Daniel Dunbar82968002010-03-23 01:39:09 +0000282/* *** */
283
Chris Lattner9fc05222010-07-07 22:27:31 +0000284namespace {
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000285class ELFX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000286 MCELFObjectFormat Format;
287
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000288public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000289 Triple::OSType OSType;
290 ELFX86AsmBackend(const Target &T, Triple::OSType _OSType)
291 : X86AsmBackend(T), OSType(_OSType) {
Rafael Espindola73ffea42010-09-25 05:42:19 +0000292 HasReliableSymbolDifference = true;
293 }
294
Rafael Espindolaf230df92010-10-16 18:23:53 +0000295 virtual const MCObjectFormat &getObjectFormat() const {
296 return Format;
297 }
298
Rafael Espindola73ffea42010-09-25 05:42:19 +0000299 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
300 const MCSectionELF &ES = static_cast<const MCSectionELF&>(Section);
301 return ES.getFlags() & MCSectionELF::SHF_MERGE;
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000302 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000303};
304
Matt Fleming7efaef62010-05-21 11:39:07 +0000305class ELFX86_32AsmBackend : public ELFX86AsmBackend {
306public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000307 ELFX86_32AsmBackend(const Target &T, Triple::OSType OSType)
308 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000309
310 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000311 return createELFObjectWriter(OS, /*Is64Bit=*/false,
312 OSType, ELF::EM_386,
313 /*IsLittleEndian=*/true,
314 /*HasRelocationAddend=*/false);
Matt Fleming453db502010-08-16 18:36:14 +0000315 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000316};
317
318class ELFX86_64AsmBackend : public ELFX86AsmBackend {
319public:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000320 ELFX86_64AsmBackend(const Target &T, Triple::OSType OSType)
321 : ELFX86AsmBackend(T, OSType) {}
Matt Fleming453db502010-08-16 18:36:14 +0000322
323 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000324 return createELFObjectWriter(OS, /*Is64Bit=*/true,
325 OSType, ELF::EM_X86_64,
326 /*IsLittleEndian=*/true,
327 /*HasRelocationAddend=*/true);
Matt Fleming453db502010-08-16 18:36:14 +0000328 }
Matt Fleming7efaef62010-05-21 11:39:07 +0000329};
330
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000331class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000332 bool Is64Bit;
Rafael Espindolaf230df92010-10-16 18:23:53 +0000333 MCCOFFObjectFormat Format;
334
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000335public:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000336 WindowsX86AsmBackend(const Target &T, bool is64Bit)
337 : X86AsmBackend(T)
338 , Is64Bit(is64Bit) {
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000339 }
340
Rafael Espindolaf230df92010-10-16 18:23:53 +0000341 virtual const MCObjectFormat &getObjectFormat() const {
342 return Format;
343 }
344
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000345 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000346 return createWinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000347 }
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000348};
349
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000350class DarwinX86AsmBackend : public X86AsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000351 MCMachOObjectFormat Format;
352
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000353public:
354 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000355 : X86AsmBackend(T) { }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000356
Rafael Espindolaf230df92010-10-16 18:23:53 +0000357 virtual const MCObjectFormat &getObjectFormat() const {
358 return Format;
359 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000360};
361
Daniel Dunbard6e59082010-03-15 21:56:50 +0000362class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
363public:
364 DarwinX86_32AsmBackend(const Target &T)
365 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000366
367 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000368 return createMachObjectWriter(new X86MachObjectWriter(
369 /*Is64Bit=*/false,
370 object::mach::CTM_i386,
371 object::mach::CSX86_ALL),
372 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000373 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000374};
375
376class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
377public:
378 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000379 : DarwinX86AsmBackend(T) {
380 HasReliableSymbolDifference = true;
381 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000382
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000383 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000384 return createMachObjectWriter(new X86MachObjectWriter(
385 /*Is64Bit=*/true,
386 object::mach::CTM_x86_64,
387 object::mach::CSX86_ALL),
388 OS, /*IsLittleEndian=*/true);
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000389 }
390
Daniel Dunbard6e59082010-03-15 21:56:50 +0000391 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
392 // Temporary labels in the string literals sections require symbols. The
393 // issue is that the x86_64 relocation format does not allow symbol +
394 // offset, and so the linker does not have enough information to resolve the
395 // access to the appropriate atom unless an external relocation is used. For
396 // non-cstring sections, we expect the compiler to use a non-temporary label
397 // for anything that could have an addend pointing outside the symbol.
398 //
399 // See <rdar://problem/4765733>.
400 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
401 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
402 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000403
404 virtual bool isSectionAtomizable(const MCSection &Section) const {
405 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
406 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
407 switch (SMO.getType()) {
408 default:
409 return true;
410
411 case MCSectionMachO::S_4BYTE_LITERALS:
412 case MCSectionMachO::S_8BYTE_LITERALS:
413 case MCSectionMachO::S_16BYTE_LITERALS:
414 case MCSectionMachO::S_LITERAL_POINTERS:
415 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
416 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
417 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
418 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
419 case MCSectionMachO::S_INTERPOSING:
420 return false;
421 }
422 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000423};
424
Michael J. Spencerec38de22010-10-10 22:04:20 +0000425} // end anonymous namespace
Daniel Dunbar12783d12010-02-21 21:54:14 +0000426
427TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000428 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000429 switch (Triple(TT).getOS()) {
430 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000431 return new DarwinX86_32AsmBackend(T);
Benjamin Kramer56d23942010-08-04 15:32:40 +0000432 case Triple::MinGW32:
433 case Triple::Cygwin:
Michael J. Spencerdfd30182010-07-27 06:46:15 +0000434 case Triple::Win32:
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000435 return new WindowsX86AsmBackend(T, false);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000436 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000437 return new ELFX86_32AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000438 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000439}
440
441TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000442 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000443 switch (Triple(TT).getOS()) {
444 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000445 return new DarwinX86_64AsmBackend(T);
Michael J. Spencerda0bfcd2010-08-21 05:58:13 +0000446 case Triple::MinGW64:
447 case Triple::Cygwin:
448 case Triple::Win32:
449 return new WindowsX86AsmBackend(T, true);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000450 default:
Roman Divacky5baf79e2010-09-09 17:57:50 +0000451 return new ELFX86_64AsmBackend(T, Triple(TT).getOS());
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000452 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000453}