blob: 7f1f9c4e7be1c83cdf996f9e0c8b2d35f6ba75cc [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
Andrew Trick8b1496c2012-11-28 05:13:28 +000015#define DEBUG_TYPE "misched"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000016#include "llvm/CodeGen/ScheduleDAGInstrs.h"
17#include "llvm/ADT/MapVector.h"
18#include "llvm/ADT/SmallPtrSet.h"
19#include "llvm/ADT/SmallSet.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000020#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000021#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000027#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000028#include "llvm/CodeGen/ScheduleDFS.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000029#include "llvm/IR/Operator.h"
Evan Chengab8be962011-06-29 01:14:12 +000030#include "llvm/MC/MCInstrItineraries.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000031#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000032#include "llvm/Support/Debug.h"
Andrew Trick1e94e982012-10-15 18:02:27 +000033#include "llvm/Support/Format.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000034#include "llvm/Support/raw_ostream.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000035#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
37#include "llvm/Target/TargetRegisterInfo.h"
38#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickea574332013-08-23 17:48:43 +000039#include <queue>
40
Dan Gohman343f0c02008-11-19 23:18:57 +000041using namespace llvm;
42
Andrew Trickeb05b972012-05-15 18:59:41 +000043static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
44 cl::ZeroOrMore, cl::init(false),
45 cl::desc("Enable use of AA during MI GAD construction"));
46
Dan Gohman79ce2762009-01-15 19:20:50 +000047ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000048 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000049 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000050 bool IsPostRAFlag,
51 LiveIntervals *lis)
Andrew Trick412cd2f2012-10-10 05:43:09 +000052 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()), LIS(lis),
Andrew Trick714973e2012-10-09 23:44:23 +000053 IsPostRA(IsPostRAFlag), CanHandleTerminators(false), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000054 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000055 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000056 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000057 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000058
59 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
60 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000061}
Dan Gohman343f0c02008-11-19 23:18:57 +000062
Dan Gohman3311a1f2009-01-30 02:49:14 +000063/// getUnderlyingObjectFromInt - This is the function that does the work of
64/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
65static const Value *getUnderlyingObjectFromInt(const Value *V) {
66 do {
Dan Gohman8906f952009-07-17 20:58:59 +000067 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000068 // If we find a ptrtoint, we can transfer control back to the
69 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000070 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000071 return U->getOperand(0);
Andrew Trick8f82a082012-11-28 03:42:49 +000072 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman3311a1f2009-01-30 02:49:14 +000073 // likely that the other operand will lead us to the base
74 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000075 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000076 // because our callers only care when the result is an
Nick Lewycky6b0db5f2012-10-26 04:27:49 +000077 // identifiable object.
Dan Gohman8906f952009-07-17 20:58:59 +000078 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000079 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick8f82a082012-11-28 03:42:49 +000080 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
81 !isa<PHINode>(U->getOperand(1))))
Dan Gohman3311a1f2009-01-30 02:49:14 +000082 return V;
83 V = U->getOperand(0);
84 } else {
85 return V;
86 }
Duncan Sands1df98592010-02-16 11:11:14 +000087 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000088 } while (1);
89}
90
Hal Finkelf2183102012-12-10 18:49:16 +000091/// getUnderlyingObjects - This is a wrapper around GetUnderlyingObjects
Dan Gohman3311a1f2009-01-30 02:49:14 +000092/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
Hal Finkelf2183102012-12-10 18:49:16 +000093static void getUnderlyingObjects(const Value *V,
94 SmallVectorImpl<Value *> &Objects) {
95 SmallPtrSet<const Value*, 16> Visited;
96 SmallVector<const Value *, 4> Working(1, V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000097 do {
Hal Finkelf2183102012-12-10 18:49:16 +000098 V = Working.pop_back_val();
99
100 SmallVector<Value *, 4> Objs;
101 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
102
Craig Topperf22fd3f2013-07-03 05:11:49 +0000103 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
Hal Finkelf2183102012-12-10 18:49:16 +0000104 I != IE; ++I) {
105 V = *I;
106 if (!Visited.insert(V))
107 continue;
108 if (Operator::getOpcode(V) == Instruction::IntToPtr) {
109 const Value *O =
110 getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
111 if (O->getType()->isPointerTy()) {
112 Working.push_back(O);
113 continue;
114 }
115 }
116 Objects.push_back(const_cast<Value *>(V));
117 }
118 } while (!Working.empty());
Dan Gohman3311a1f2009-01-30 02:49:14 +0000119}
120
Benjamin Kramer04d56132013-06-29 18:41:17 +0000121typedef SmallVector<PointerIntPair<const Value *, 1, bool>, 4>
122UnderlyingObjectsVector;
123
Hal Finkelf2183102012-12-10 18:49:16 +0000124/// getUnderlyingObjectsForInstr - If this machine instr has memory reference
Dan Gohman3311a1f2009-01-30 02:49:14 +0000125/// information and it can be tracked to a normal reference to a known
Hal Finkelf2183102012-12-10 18:49:16 +0000126/// object, return the Value for that object.
127static void getUnderlyingObjectsForInstr(const MachineInstr *MI,
Benjamin Kramer04d56132013-06-29 18:41:17 +0000128 const MachineFrameInfo *MFI,
129 UnderlyingObjectsVector &Objects) {
Dan Gohman3311a1f2009-01-30 02:49:14 +0000130 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000131 !(*MI->memoperands_begin())->getValue() ||
132 (*MI->memoperands_begin())->isVolatile())
Hal Finkelf2183102012-12-10 18:49:16 +0000133 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000134
Dan Gohmanc76909a2009-09-25 20:36:54 +0000135 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000136 if (!V)
Hal Finkelf2183102012-12-10 18:49:16 +0000137 return;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000138
Hal Finkelf2183102012-12-10 18:49:16 +0000139 SmallVector<Value *, 4> Objs;
140 getUnderlyingObjects(V, Objs);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000141
Craig Topperf22fd3f2013-07-03 05:11:49 +0000142 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), IE = Objs.end();
143 I != IE; ++I) {
Hal Finkelf2183102012-12-10 18:49:16 +0000144 bool MayAlias = true;
145 V = *I;
146
147 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
148 // For now, ignore PseudoSourceValues which may alias LLVM IR values
149 // because the code that uses this function has no way to cope with
150 // such aliases.
151
152 if (PSV->isAliased(MFI)) {
153 Objects.clear();
154 return;
155 }
156
157 MayAlias = PSV->mayAlias(MFI);
158 } else if (!isIdentifiedObject(V)) {
159 Objects.clear();
160 return;
161 }
162
Benjamin Kramer04d56132013-06-29 18:41:17 +0000163 Objects.push_back(UnderlyingObjectsVector::value_type(V, MayAlias));
Evan Chengff89dcb2009-10-18 18:16:27 +0000164 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000165}
166
Andrew Trick918f38a2012-04-20 20:05:21 +0000167void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
168 BB = bb;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000169}
170
Andrew Trick953be892012-03-07 23:00:49 +0000171void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000172 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000173 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000174}
175
Andrew Trick47c14452012-03-07 05:21:52 +0000176/// Initialize the DAG and common scheduler state for the current scheduling
177/// region. This does not actually create the DAG, only clears it. The
178/// scheduling driver may call BuildSchedGraph multiple times per scheduling
179/// region.
180void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
181 MachineBasicBlock::iterator begin,
182 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000183 unsigned regioninstrs) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000184 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000185 RegionBegin = begin;
186 RegionEnd = end;
Andrew Trickd2763f62013-08-23 17:48:33 +0000187 NumRegionInstrs = regioninstrs;
Andrew Trick47c14452012-03-07 05:21:52 +0000188}
189
190/// Close the current scheduling region. Don't clear any state in case the
191/// driver wants to refer to the previous scheduling region.
192void ScheduleDAGInstrs::exitRegion() {
193 // Nothing to do.
194}
195
Andrew Trick953be892012-03-07 23:00:49 +0000196/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000197/// list of instructions being scheduled to scheduling barrier by adding
198/// the exit SU to the register defs and use list. This is because we want to
199/// make sure instructions which define registers that are either used by
200/// the terminator or are live-out are properly scheduled. This is
201/// especially important when the definition latency of the return value(s)
202/// are too high to be hidden by the branch or when the liveout registers
203/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000204void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000205 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000206 ExitSU.setInstr(ExitMI);
207 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000208 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000209 if (ExitMI && AllDepKnown) {
210 // If it's a call or a barrier, add dependencies on the defs and uses of
211 // instruction.
212 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
213 const MachineOperand &MO = ExitMI->getOperand(i);
214 if (!MO.isReg() || MO.isDef()) continue;
215 unsigned Reg = MO.getReg();
216 if (Reg == 0) continue;
217
Andrew Trick3c58ba82012-01-14 02:17:18 +0000218 if (TRI->isPhysicalRegister(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000219 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Andrew Trickd3a74862012-03-16 05:04:25 +0000220 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000221 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trick177d87a2012-12-01 01:22:44 +0000222 if (MO.readsReg()) // ignore undef operands
223 addVRegUseDeps(&ExitSU, i);
Andrew Trickd3a74862012-03-16 05:04:25 +0000224 }
Evan Chengec6906b2010-10-23 02:10:46 +0000225 }
226 } else {
227 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000228 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000229 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000230 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
231 SE = BB->succ_end(); SI != SE; ++SI)
232 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000233 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000234 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000235 if (!Uses.contains(Reg))
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000236 Uses.insert(PhysRegSUOper(&ExitSU, -1, Reg));
Evan Chengde5fa932010-10-27 23:17:17 +0000237 }
Evan Chengec6906b2010-10-23 02:10:46 +0000238 }
239}
240
Andrew Trick81a682a2012-02-23 01:52:38 +0000241/// MO is an operand of SU's instruction that defines a physical register. Add
242/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000243void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
244 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000245 assert(MO.isDef() && "expect physreg def");
246
247 // Ask the target if address-backscheduling is desirable, and if so how much.
248 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000249
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000250 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
251 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000252 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000253 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000254 for (Reg2SUnitsMap::iterator I = Uses.find(*Alias); I != Uses.end(); ++I) {
255 SUnit *UseSU = I->SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000256 if (UseSU == SU)
257 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000258
Andrew Trick39817f92012-10-08 18:54:00 +0000259 // Adjust the dependence latency using operand def/use information,
260 // then allow the target to perform its own adjustments.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000261 int UseOp = I->OpIdx;
Andrew Trickae692f22012-11-12 19:28:57 +0000262 MachineInstr *RegUse = 0;
263 SDep Dep;
264 if (UseOp < 0)
265 Dep = SDep(SU, SDep::Artificial);
266 else {
Andrew Trick4392f0f2013-04-13 06:07:40 +0000267 // Set the hasPhysRegDefs only for physreg defs that have a use within
268 // the scheduling region.
269 SU->hasPhysRegDefs = true;
Andrew Trickae692f22012-11-12 19:28:57 +0000270 Dep = SDep(SU, SDep::Data, *Alias);
271 RegUse = UseSU->getInstr();
Andrew Trickae692f22012-11-12 19:28:57 +0000272 }
273 Dep.setLatency(
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000274 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx, RegUse,
275 UseOp));
Andrew Trickb7e02892012-06-05 21:11:27 +0000276
Andrew Trickae692f22012-11-12 19:28:57 +0000277 ST.adjustSchedDependency(SU, UseSU, Dep);
278 UseSU->addPred(Dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000279 }
280 }
281}
282
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000283/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
284/// this SUnit to following instructions in the same scheduling region that
285/// depend the physical register referenced at OperIdx.
286void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
287 const MachineInstr *MI = SU->getInstr();
288 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000289
290 // Optionally add output and anti dependencies. For anti
291 // dependencies we use a latency of 0 because for a multi-issue
292 // target we want to allow the defining instruction to issue
293 // in the same cycle as the using instruction.
294 // TODO: Using a latency of 1 here for output dependencies assumes
295 // there's no cost for reusing registers.
296 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000297 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
298 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000299 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000300 continue;
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000301 for (Reg2SUnitsMap::iterator I = Defs.find(*Alias); I != Defs.end(); ++I) {
302 SUnit *DefSU = I->SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000303 if (DefSU == &ExitSU)
304 continue;
305 if (DefSU != SU &&
306 (Kind != SDep::Output || !MO.isDead() ||
307 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
308 if (Kind == SDep::Anti)
Andrew Tricka78d3222012-11-06 03:13:46 +0000309 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000310 else {
Andrew Tricka78d3222012-11-06 03:13:46 +0000311 SDep Dep(SU, Kind, /*Reg=*/*Alias);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000312 Dep.setLatency(
313 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Tricka78d3222012-11-06 03:13:46 +0000314 DefSU->addPred(Dep);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000315 }
316 }
317 }
318 }
319
Andrew Trick81a682a2012-02-23 01:52:38 +0000320 if (!MO.isDef()) {
Andrew Trick4392f0f2013-04-13 06:07:40 +0000321 SU->hasPhysRegUses = true;
Andrew Trick81a682a2012-02-23 01:52:38 +0000322 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
323 // retrieve the existing SUnits list for this register's uses.
324 // Push this SUnit on the use list.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000325 Uses.insert(PhysRegSUOper(SU, OperIdx, MO.getReg()));
Andrew Trick81a682a2012-02-23 01:52:38 +0000326 }
327 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000328 addPhysRegDataDeps(SU, OperIdx);
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000329 unsigned Reg = MO.getReg();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000330
Andrew Trick81a682a2012-02-23 01:52:38 +0000331 // clear this register's use list
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000332 if (Uses.contains(Reg))
333 Uses.eraseAll(Reg);
Andrew Trick81a682a2012-02-23 01:52:38 +0000334
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000335 if (!MO.isDead()) {
336 Defs.eraseAll(Reg);
337 } else if (SU->isCall) {
338 // Calls will not be reordered because of chain dependencies (see
339 // below). Since call operands are dead, calls may continue to be added
340 // to the DefList making dependence checking quadratic in the size of
341 // the block. Instead, we leave only one call at the back of the
342 // DefList.
343 Reg2SUnitsMap::RangePair P = Defs.equal_range(Reg);
344 Reg2SUnitsMap::iterator B = P.first;
345 Reg2SUnitsMap::iterator I = P.second;
346 for (bool isBegin = I == B; !isBegin; /* empty */) {
347 isBegin = (--I) == B;
348 if (!I->SU->isCall)
349 break;
350 I = Defs.erase(I);
351 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000352 }
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000353
Andrew Trick81a682a2012-02-23 01:52:38 +0000354 // Defs are pushed in the order they are visited and never reordered.
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000355 Defs.insert(PhysRegSUOper(SU, OperIdx, Reg));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000356 }
357}
358
Andrew Trick3c58ba82012-01-14 02:17:18 +0000359/// addVRegDefDeps - Add register output and data dependencies from this SUnit
360/// to instructions that occur later in the same scheduling region if they read
361/// from or write to the virtual register defined at OperIdx.
362///
363/// TODO: Hoist loop induction variable increments. This has to be
364/// reevaluated. Generally, IV scheduling should be done before coalescing.
365void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
366 const MachineInstr *MI = SU->getInstr();
367 unsigned Reg = MI->getOperand(OperIdx).getReg();
368
Andrew Trick4b72ada2012-07-28 01:48:15 +0000369 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000370 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000371 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000372 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000373 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000374
Andrew Trick3c58ba82012-01-14 02:17:18 +0000375 // Add output dependence to the next nearest def of this vreg.
376 //
377 // Unless this definition is dead, the output dependence should be
378 // transitively redundant with antidependencies from this definition's
379 // uses. We're conservative for now until we have a way to guarantee the uses
380 // are not eliminated sometime during scheduling. The output dependence edge
381 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000382 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000383 if (DefI == VRegDefs.end())
384 VRegDefs.insert(VReg2SUnit(Reg, SU));
385 else {
386 SUnit *DefSU = DefI->SU;
387 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000388 SDep Dep(SU, SDep::Output, Reg);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000389 Dep.setLatency(
390 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr()));
Andrew Tricka78d3222012-11-06 03:13:46 +0000391 DefSU->addPred(Dep);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000392 }
393 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000394 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000395}
396
Andrew Trickb4566a92012-02-22 06:08:11 +0000397/// addVRegUseDeps - Add a register data dependency if the instruction that
398/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
399/// register antidependency from this SUnit to instructions that occur later in
400/// the same scheduling region if they write the virtual register.
401///
402/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000403void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000404 MachineInstr *MI = SU->getInstr();
405 unsigned Reg = MI->getOperand(OperIdx).getReg();
406
Andrew Trick99093632013-08-23 17:48:39 +0000407 // Record this local VReg use.
Andrew Trick663bd992013-08-30 04:36:57 +0000408 VReg2UseMap::iterator UI = VRegUses.find(Reg);
409 for (; UI != VRegUses.end(); ++UI) {
410 if (UI->SU == SU)
411 break;
412 }
413 if (UI == VRegUses.end())
414 VRegUses.insert(VReg2SUnit(Reg, SU));
Andrew Trick99093632013-08-23 17:48:39 +0000415
Andrew Trickb4566a92012-02-22 06:08:11 +0000416 // Lookup this operand's reaching definition.
417 assert(LIS && "vreg dependencies requires LiveIntervals");
Matthias Braun5649e252013-10-10 21:28:52 +0000418 LiveQueryResult LRQ
419 = LIS->getInterval(Reg).Query(LIS->getInstructionIndex(MI));
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000420 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000421
Andrew Trick63d578b2012-02-23 03:16:24 +0000422 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000423 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000424 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000425 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000426 if (Def) {
427 SUnit *DefSU = getSUnit(Def);
428 if (DefSU) {
429 // The reaching Def lives within this scheduling region.
430 // Create a data dependence.
Andrew Tricka78d3222012-11-06 03:13:46 +0000431 SDep dep(DefSU, SDep::Data, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000432 // Adjust the dependence latency using operand def/use information, then
433 // allow the target to perform its own adjustments.
434 int DefOp = Def->findRegisterDefOperandIdx(Reg);
Andrew Trickb86a0cd2013-06-15 04:49:57 +0000435 dep.setLatency(SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx));
Andrew Trickb7e02892012-06-05 21:11:27 +0000436
Andrew Tricka98f6002012-10-08 18:53:57 +0000437 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
438 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000439 SU->addPred(dep);
440 }
441 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000442
443 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000444 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000445 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Tricka78d3222012-11-06 03:13:46 +0000446 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000447}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000448
Andrew Trickeb05b972012-05-15 18:59:41 +0000449/// Return true if MI is an instruction we are unable to reason about
450/// (like a call or something with unmodeled side effects).
451static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
452 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000453 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000454 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
455 return true;
456 return false;
457}
458
459// This MI might have either incomplete info, or known to be unsafe
460// to deal with (i.e. volatile object).
461static inline bool isUnsafeMemoryObject(MachineInstr *MI,
462 const MachineFrameInfo *MFI) {
463 if (!MI || MI->memoperands_empty())
464 return true;
465 // We purposefully do no check for hasOneMemOperand() here
466 // in hope to trigger an assert downstream in order to
467 // finish implementation.
468 if ((*MI->memoperands_begin())->isVolatile() ||
469 MI->hasUnmodeledSideEffects())
470 return true;
Andrew Trickeb05b972012-05-15 18:59:41 +0000471 const Value *V = (*MI->memoperands_begin())->getValue();
472 if (!V)
473 return true;
474
Hal Finkelf2183102012-12-10 18:49:16 +0000475 SmallVector<Value *, 4> Objs;
476 getUnderlyingObjects(V, Objs);
Craig Topperf22fd3f2013-07-03 05:11:49 +0000477 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(),
478 IE = Objs.end(); I != IE; ++I) {
Hal Finkelf2183102012-12-10 18:49:16 +0000479 V = *I;
480
481 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
482 // Similarly to getUnderlyingObjectForInstr:
483 // For now, ignore PseudoSourceValues which may alias LLVM IR values
484 // because the code that uses this function has no way to cope with
485 // such aliases.
486 if (PSV->isAliased(MFI))
487 return true;
488 }
489
490 // Does this pointer refer to a distinct and identifiable object?
491 if (!isIdentifiedObject(V))
Andrew Trickeb05b972012-05-15 18:59:41 +0000492 return true;
493 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000494
495 return false;
496}
497
498/// This returns true if the two MIs need a chain edge betwee them.
499/// If these are not even memory operations, we still may need
500/// chain deps between them. The question really is - could
501/// these two MIs be reordered during scheduling from memory dependency
502/// point of view.
503static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
504 MachineInstr *MIa,
505 MachineInstr *MIb) {
506 // Cover a trivial case - no edge is need to itself.
507 if (MIa == MIb)
508 return false;
509
510 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
511 return true;
512
513 // If we are dealing with two "normal" loads, we do not need an edge
514 // between them - they could be reordered.
515 if (!MIa->mayStore() && !MIb->mayStore())
516 return false;
517
518 // To this point analysis is generic. From here on we do need AA.
519 if (!AA)
520 return true;
521
522 MachineMemOperand *MMOa = *MIa->memoperands_begin();
523 MachineMemOperand *MMOb = *MIb->memoperands_begin();
524
525 // FIXME: Need to handle multiple memory operands to support all targets.
526 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
527 llvm_unreachable("Multiple memory operands.");
528
529 // The following interface to AA is fashioned after DAGCombiner::isAlias
530 // and operates with MachineMemOperand offset with some important
531 // assumptions:
532 // - LLVM fundamentally assumes flat address spaces.
533 // - MachineOperand offset can *only* result from legalization and
534 // cannot affect queries other than the trivial case of overlap
535 // checking.
536 // - These offsets never wrap and never step outside
537 // of allocated objects.
538 // - There should never be any negative offsets here.
539 //
540 // FIXME: Modify API to hide this math from "user"
541 // FIXME: Even before we go to AA we can reason locally about some
542 // memory objects. It can save compile time, and possibly catch some
543 // corner cases not currently covered.
544
545 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
546 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
547
548 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
549 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
550 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
551
552 AliasAnalysis::AliasResult AAResult = AA->alias(
553 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
554 MMOa->getTBAAInfo()),
555 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
556 MMOb->getTBAAInfo()));
557
558 return (AAResult != AliasAnalysis::NoAlias);
559}
560
561/// This recursive function iterates over chain deps of SUb looking for
562/// "latest" node that needs a chain edge to SUa.
563static unsigned
564iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
565 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
566 SmallPtrSet<const SUnit*, 16> &Visited) {
567 if (!SUa || !SUb || SUb == ExitSU)
568 return *Depth;
569
570 // Remember visited nodes.
571 if (!Visited.insert(SUb))
572 return *Depth;
573 // If there is _some_ dependency already in place, do not
574 // descend any further.
575 // TODO: Need to make sure that if that dependency got eliminated or ignored
576 // for any reason in the future, we would not violate DAG topology.
577 // Currently it does not happen, but makes an implicit assumption about
578 // future implementation.
579 //
580 // Independently, if we encounter node that is some sort of global
581 // object (like a call) we already have full set of dependencies to it
582 // and we can stop descending.
583 if (SUa->isSucc(SUb) ||
584 isGlobalMemoryObject(AA, SUb->getInstr()))
585 return *Depth;
586
587 // If we do need an edge, or we have exceeded depth budget,
588 // add that edge to the predecessors chain of SUb,
589 // and stop descending.
590 if (*Depth > 200 ||
591 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000592 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickeb05b972012-05-15 18:59:41 +0000593 return *Depth;
594 }
595 // Track current depth.
596 (*Depth)++;
597 // Iterate over chain dependencies only.
598 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
599 I != E; ++I)
600 if (I->isCtrl())
601 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
602 return *Depth;
603}
604
605/// This function assumes that "downward" from SU there exist
606/// tail/leaf of already constructed DAG. It iterates downward and
607/// checks whether SU can be aliasing any node dominated
608/// by it.
609static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000610 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
611 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000612 if (!SU)
613 return;
614
615 SmallPtrSet<const SUnit*, 16> Visited;
616 unsigned Depth = 0;
617
618 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
619 I != IE; ++I) {
620 if (SU == *I)
621 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000622 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000623 SDep Dep(SU, SDep::MayAliasMem);
624 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
625 (*I)->addPred(Dep);
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000626 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000627 // Now go through all the chain successors and iterate from them.
628 // Keep track of visited nodes.
629 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
630 JE = (*I)->Succs.end(); J != JE; ++J)
631 if (J->isCtrl())
632 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
633 ExitSU, &Depth, Visited);
634 }
635}
636
637/// Check whether two objects need a chain edge, if so, add it
638/// otherwise remember the rejected SU.
639static inline
640void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
641 SUnit *SUa, SUnit *SUb,
642 std::set<SUnit *> &RejectList,
643 unsigned TrueMemOrderLatency = 0,
644 bool isNormalMemory = false) {
645 // If this is a false dependency,
646 // do not add the edge, but rememeber the rejected node.
Hal Finkel738073c2013-08-29 03:25:05 +0000647 if (!AA || MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000648 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
649 Dep.setLatency(TrueMemOrderLatency);
650 SUb->addPred(Dep);
651 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000652 else {
653 // Duplicate entries should be ignored.
654 RejectList.insert(SUb);
655 DEBUG(dbgs() << "\tReject chain dep between SU("
656 << SUa->NodeNum << ") and SU("
657 << SUb->NodeNum << ")\n");
658 }
659}
660
Andrew Trickb4566a92012-02-22 06:08:11 +0000661/// Create an SUnit for each real instruction, numbered in top-down toplological
662/// order. The instruction order A < B, implies that no edge exists from B to A.
663///
664/// Map each real instruction to its SUnit.
665///
Andrew Trick17d35e52012-03-14 04:00:41 +0000666/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
667/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
668/// instead of pointers.
669///
670/// MachineScheduler relies on initSUnits numbering the nodes by their order in
671/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000672void ScheduleDAGInstrs::initSUnits() {
673 // We'll be allocating one SUnit for each real instruction in the region,
674 // which is contained within a basic block.
Andrew Trickd2763f62013-08-23 17:48:33 +0000675 SUnits.reserve(NumRegionInstrs);
Andrew Trickb4566a92012-02-22 06:08:11 +0000676
Andrew Trick68675c62012-03-09 04:29:02 +0000677 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000678 MachineInstr *MI = I;
679 if (MI->isDebugValue())
680 continue;
681
Andrew Trick953be892012-03-07 23:00:49 +0000682 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000683 MISUnitMap[MI] = SU;
684
685 SU->isCall = MI->isCall();
686 SU->isCommutable = MI->isCommutable();
687
688 // Assign the Latency field of SU using target-provided information.
Andrew Trick412cd2f2012-10-10 05:43:09 +0000689 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Andrew Trickb4566a92012-02-22 06:08:11 +0000690 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000691}
692
Andrew Trick006e1ab2012-04-24 17:56:43 +0000693/// If RegPressure is non null, compute register pressure as a side effect. The
694/// DAG builder is an efficient place to do it because it already visits
695/// operands.
696void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000697 RegPressureTracker *RPTracker,
698 PressureDiffs *PDiffs) {
Hal Finkel738073c2013-08-29 03:25:05 +0000699 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
700 bool UseAA = EnableAASchedMI.getNumOccurrences() > 0 ? EnableAASchedMI
701 : ST.useAA();
702 AliasAnalysis *AAForDep = UseAA ? AA : 0;
703
Andrew Trick40b52bb2013-09-04 21:00:02 +0000704 MISUnitMap.clear();
705 ScheduleDAG::clearDAG();
706
Andrew Trickb4566a92012-02-22 06:08:11 +0000707 // Create an SUnit for each real instruction.
708 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000709
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000710 if (PDiffs)
711 PDiffs->init(SUnits.size());
712
Dan Gohman6a9041e2008-12-04 01:35:46 +0000713 // We build scheduling units by walking a block's instruction list from bottom
714 // to top.
715
David Goodwin980d4942009-11-09 19:22:17 +0000716 // Remember where a generic side-effecting instruction is as we procede.
717 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000718
David Goodwin980d4942009-11-09 19:22:17 +0000719 // Memory references to specific known memory locations are tracked
720 // so that they can be given more precise dependencies. We track
721 // separately the known memory locations that may alias and those
722 // that are known not to alias
Sergei Larin009cf9e2012-11-15 17:45:50 +0000723 MapVector<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
724 MapVector<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000725 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000726
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000727 // Remove any stale debug info; sometimes BuildSchedGraph is called again
728 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000729 DbgValues.clear();
730 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000731
Andrew Trick81a682a2012-02-23 01:52:38 +0000732 assert(Defs.empty() && Uses.empty() &&
733 "Only BuildGraph should update Defs/Uses");
Michael Ilsemanafe77f32013-01-21 18:18:53 +0000734 Defs.setUniverse(TRI->getNumRegs());
735 Uses.setUniverse(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000736
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000737 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
Andrew Trick99093632013-08-23 17:48:39 +0000738 VRegUses.clear();
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000739 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick99093632013-08-23 17:48:39 +0000740 VRegUses.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000741
Andrew Trick81a682a2012-02-23 01:52:38 +0000742 // Model data dependencies between instructions being scheduled and the
743 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000744 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000745
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000746 // Walk the list of instructions, from bottom moving up.
Andrew Trick657b75b2012-12-01 01:22:49 +0000747 MachineInstr *DbgMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000748 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000749 MII != MIE; --MII) {
750 MachineInstr *MI = prior(MII);
Andrew Trick657b75b2012-12-01 01:22:49 +0000751 if (MI && DbgMI) {
752 DbgValues.push_back(std::make_pair(DbgMI, MI));
753 DbgMI = NULL;
Devang Patelcf4cc842011-06-02 20:07:12 +0000754 }
755
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000756 if (MI->isDebugValue()) {
Andrew Trick657b75b2012-12-01 01:22:49 +0000757 DbgMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000758 continue;
759 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000760 SUnit *SU = MISUnitMap[MI];
761 assert(SU && "No SUnit mapped to this MI");
762
Andrew Trick006e1ab2012-04-24 17:56:43 +0000763 if (RPTracker) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000764 PressureDiff *PDiff = PDiffs ? &(*PDiffs)[SU->NodeNum] : 0;
Andrew Trick663bd992013-08-30 04:36:57 +0000765 RPTracker->recede(/*LiveUses=*/0, PDiff);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000766 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
767 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000768
Sergei Larin91231a62013-02-12 16:36:03 +0000769 assert((CanHandleTerminators || (!MI->isTerminator() && !MI->isLabel())) &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000770 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000771
Dan Gohman6a9041e2008-12-04 01:35:46 +0000772 // Add register-based dependencies (data, anti, and output).
Andrew Trick04f52e12012-12-18 20:53:01 +0000773 bool HasVRegDef = false;
Dan Gohman343f0c02008-11-19 23:18:57 +0000774 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
775 const MachineOperand &MO = MI->getOperand(j);
776 if (!MO.isReg()) continue;
777 unsigned Reg = MO.getReg();
778 if (Reg == 0) continue;
779
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000780 if (TRI->isPhysicalRegister(Reg))
781 addPhysRegDeps(SU, j);
782 else {
783 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick04f52e12012-12-18 20:53:01 +0000784 if (MO.isDef()) {
785 HasVRegDef = true;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000786 addVRegDefDeps(SU, j);
Andrew Trick04f52e12012-12-18 20:53:01 +0000787 }
Andrew Trick63d578b2012-02-23 03:16:24 +0000788 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000789 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000790 }
791 }
Andrew Trick04f52e12012-12-18 20:53:01 +0000792 // If we haven't seen any uses in this scheduling region, create a
793 // dependence edge to ExitSU to model the live-out latency. This is required
794 // for vreg defs with no in-region use, and prefetches with no vreg def.
795 //
796 // FIXME: NumDataSuccs would be more precise than NumSuccs here. This
797 // check currently relies on being called before adding chain deps.
798 if (SU->NumSuccs == 0 && SU->Latency > 1
799 && (HasVRegDef || MI->mayLoad())) {
800 SDep Dep(SU, SDep::Artificial);
801 Dep.setLatency(SU->Latency - 1);
802 ExitSU.addPred(Dep);
803 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000804
805 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000806 // Chain dependencies used to enforce memory order should have
807 // latency of 0 (except for true dependency of Store followed by
808 // aliased Load... we estimate that with a single cycle of latency
809 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000810 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
811 // after stack slots are lowered to actual addresses.
812 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
813 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000814 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000815 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000816 // Be conservative with these and add dependencies on all memory
817 // references, even those that are known to not alias.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000818 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000819 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000820 I->second->addPred(SDep(SU, SDep::Barrier));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000821 }
Sergei Larin009cf9e2012-11-15 17:45:50 +0000822 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000823 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000824 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
825 SDep Dep(SU, SDep::Barrier);
826 Dep.setLatency(TrueMemOrderLatency);
827 I->second[i]->addPred(Dep);
828 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000829 }
David Goodwin980d4942009-11-09 19:22:17 +0000830 // Add SU to the barrier chain.
831 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000832 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwin980d4942009-11-09 19:22:17 +0000833 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000834 // This is a barrier event that acts as a pivotal node in the DAG,
835 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000836 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
837 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000838 RejectMemNodes.clear();
839 NonAliasMemDefs.clear();
840 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000841
842 // fall-through
843 new_alias_chain:
844 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000845 if (AliasChain) {
846 unsigned ChainLatency = 0;
847 if (AliasChain->getInstr()->mayLoad())
848 ChainLatency = TrueMemOrderLatency;
Hal Finkel738073c2013-08-29 03:25:05 +0000849 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000850 ChainLatency);
851 }
David Goodwin980d4942009-11-09 19:22:17 +0000852 AliasChain = SU;
853 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkel738073c2013-08-29 03:25:05 +0000854 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000855 TrueMemOrderLatency);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000856 for (MapVector<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000857 E = AliasMemDefs.end(); I != E; ++I)
Hal Finkel738073c2013-08-29 03:25:05 +0000858 addChainDependency(AAForDep, MFI, SU, I->second, RejectMemNodes);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000859 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000860 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
861 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Hal Finkel738073c2013-08-29 03:25:05 +0000862 addChainDependency(AAForDep, MFI, SU, I->second[i], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000863 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000864 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000865 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
866 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000867 PendingLoads.clear();
868 AliasMemDefs.clear();
869 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000870 } else if (MI->mayStore()) {
Benjamin Kramer04d56132013-06-29 18:41:17 +0000871 UnderlyingObjectsVector Objs;
Hal Finkelf2183102012-12-10 18:49:16 +0000872 getUnderlyingObjectsForInstr(MI, MFI, Objs);
873
874 if (Objs.empty()) {
875 // Treat all other stores conservatively.
876 goto new_alias_chain;
877 }
878
879 bool MayAlias = false;
Benjamin Kramer04d56132013-06-29 18:41:17 +0000880 for (UnderlyingObjectsVector::iterator K = Objs.begin(), KE = Objs.end();
881 K != KE; ++K) {
882 const Value *V = K->getPointer();
883 bool ThisMayAlias = K->getInt();
Hal Finkelf2183102012-12-10 18:49:16 +0000884 if (ThisMayAlias)
885 MayAlias = true;
886
Dan Gohman6a9041e2008-12-04 01:35:46 +0000887 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000888 // Record the def in MemDefs, first adding a dep if there is
889 // an existing def.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000890 MapVector<const Value *, SUnit *>::iterator I =
Hal Finkelf2183102012-12-10 18:49:16 +0000891 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000892 MapVector<const Value *, SUnit *>::iterator IE =
Hal Finkelf2183102012-12-10 18:49:16 +0000893 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
David Goodwin980d4942009-11-09 19:22:17 +0000894 if (I != IE) {
Hal Finkel738073c2013-08-29 03:25:05 +0000895 addChainDependency(AAForDep, MFI, SU, I->second, RejectMemNodes,
896 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000897 I->second = SU;
898 } else {
Hal Finkelf2183102012-12-10 18:49:16 +0000899 if (ThisMayAlias)
David Goodwin980d4942009-11-09 19:22:17 +0000900 AliasMemDefs[V] = SU;
901 else
902 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000903 }
904 // Handle the uses in MemUses, if there are any.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000905 MapVector<const Value *, std::vector<SUnit *> >::iterator J =
Hal Finkelf2183102012-12-10 18:49:16 +0000906 ((ThisMayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000907 MapVector<const Value *, std::vector<SUnit *> >::iterator JE =
Hal Finkelf2183102012-12-10 18:49:16 +0000908 ((ThisMayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
David Goodwin980d4942009-11-09 19:22:17 +0000909 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000910 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Hal Finkel738073c2013-08-29 03:25:05 +0000911 addChainDependency(AAForDep, MFI, SU, J->second[i], RejectMemNodes,
Andrew Trickeb05b972012-05-15 18:59:41 +0000912 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000913 J->second.clear();
914 }
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000915 }
Hal Finkelf2183102012-12-10 18:49:16 +0000916 if (MayAlias) {
917 // Add dependencies from all the PendingLoads, i.e. loads
918 // with no underlying object.
919 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Hal Finkel738073c2013-08-29 03:25:05 +0000920 addChainDependency(AAForDep, MFI, SU, PendingLoads[k], RejectMemNodes,
Hal Finkelf2183102012-12-10 18:49:16 +0000921 TrueMemOrderLatency);
922 // Add dependence on alias chain, if needed.
923 if (AliasChain)
Hal Finkel738073c2013-08-29 03:25:05 +0000924 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
Hal Finkelf2183102012-12-10 18:49:16 +0000925 // But we also should check dependent instructions for the
926 // SU in question.
927 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
928 TrueMemOrderLatency);
929 }
930 // Add dependence on barrier chain, if needed.
931 // There is no point to check aliasing on barrier event. Even if
932 // SU and barrier _could_ be reordered, they should not. In addition,
933 // we have lost all RejectMemNodes below barrier.
934 if (BarrierChain)
935 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Evan Chengec6906b2010-10-23 02:10:46 +0000936
937 if (!ExitSU.isPred(SU))
938 // Push store's up a bit to avoid them getting in between cmp
939 // and branches.
Andrew Tricka78d3222012-11-06 03:13:46 +0000940 ExitSU.addPred(SDep(SU, SDep::Artificial));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000941 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000942 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000943 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000944 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000945 } else {
Benjamin Kramer04d56132013-06-29 18:41:17 +0000946 UnderlyingObjectsVector Objs;
Hal Finkelf2183102012-12-10 18:49:16 +0000947 getUnderlyingObjectsForInstr(MI, MFI, Objs);
948
949 if (Objs.empty()) {
David Goodwin980d4942009-11-09 19:22:17 +0000950 // A load with no underlying object. Depend on all
951 // potentially aliasing stores.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000952 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000953 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Hal Finkel738073c2013-08-29 03:25:05 +0000954 addChainDependency(AAForDep, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000955
David Goodwin980d4942009-11-09 19:22:17 +0000956 PendingLoads.push_back(SU);
957 MayAlias = true;
Hal Finkelf2183102012-12-10 18:49:16 +0000958 } else {
959 MayAlias = false;
960 }
961
Benjamin Kramer04d56132013-06-29 18:41:17 +0000962 for (UnderlyingObjectsVector::iterator
Hal Finkelf2183102012-12-10 18:49:16 +0000963 J = Objs.begin(), JE = Objs.end(); J != JE; ++J) {
Benjamin Kramer04d56132013-06-29 18:41:17 +0000964 const Value *V = J->getPointer();
965 bool ThisMayAlias = J->getInt();
Hal Finkelf2183102012-12-10 18:49:16 +0000966
967 if (ThisMayAlias)
968 MayAlias = true;
969
970 // A load from a specific PseudoSourceValue. Add precise dependencies.
971 MapVector<const Value *, SUnit *>::iterator I =
972 ((ThisMayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
973 MapVector<const Value *, SUnit *>::iterator IE =
974 ((ThisMayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
975 if (I != IE)
Hal Finkel738073c2013-08-29 03:25:05 +0000976 addChainDependency(AAForDep, MFI, SU, I->second, RejectMemNodes,
977 0, true);
Hal Finkelf2183102012-12-10 18:49:16 +0000978 if (ThisMayAlias)
979 AliasMemUses[V].push_back(SU);
980 else
981 NonAliasMemUses[V].push_back(SU);
David Goodwina9e61072009-11-03 20:15:00 +0000982 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000983 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000984 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +0000985 // Add dependencies on alias and barrier chains, if needed.
986 if (MayAlias && AliasChain)
Hal Finkel738073c2013-08-29 03:25:05 +0000987 addChainDependency(AAForDep, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000988 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000989 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000990 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000991 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000992 }
Andrew Trick657b75b2012-12-01 01:22:49 +0000993 if (DbgMI)
994 FirstDbgValue = DbgMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000995
Andrew Trick81a682a2012-02-23 01:52:38 +0000996 Defs.clear();
997 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000998 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000999 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +00001000}
1001
Dan Gohman343f0c02008-11-19 23:18:57 +00001002void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +00001003#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +00001004 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +00001005#endif
Dan Gohman343f0c02008-11-19 23:18:57 +00001006}
1007
1008std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
1009 std::string s;
1010 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +00001011 if (SU == &EntrySU)
1012 oss << "<entry>";
1013 else if (SU == &ExitSU)
1014 oss << "<exit>";
1015 else
Andrew Trickc6ada8e2013-01-25 07:45:25 +00001016 SU->getInstr()->print(oss, &TM, /*SkipOpers=*/true);
Dan Gohman343f0c02008-11-19 23:18:57 +00001017 return oss.str();
1018}
1019
Andrew Trick56b94c52012-03-07 00:18:22 +00001020/// Return the basic block label. It is not necessarilly unique because a block
1021/// contains multiple scheduling regions. But it is fine for visualization.
1022std::string ScheduleDAGInstrs::getDAGName() const {
1023 return "dag." + BB->getFullName();
1024}
Andrew Trick1e94e982012-10-15 18:02:27 +00001025
Andrew Trick8b1496c2012-11-28 05:13:28 +00001026//===----------------------------------------------------------------------===//
1027// SchedDFSResult Implementation
1028//===----------------------------------------------------------------------===//
1029
1030namespace llvm {
1031/// \brief Internal state used to compute SchedDFSResult.
1032class SchedDFSImpl {
1033 SchedDFSResult &R;
1034
1035 /// Join DAG nodes into equivalence classes by their subtree.
1036 IntEqClasses SubtreeClasses;
1037 /// List PredSU, SuccSU pairs that represent data edges between subtrees.
1038 std::vector<std::pair<const SUnit*, const SUnit*> > ConnectionPairs;
1039
Andrew Trick988d06b2013-01-25 06:52:27 +00001040 struct RootData {
1041 unsigned NodeID;
1042 unsigned ParentNodeID; // Parent node (member of the parent subtree).
1043 unsigned SubInstrCount; // Instr count in this tree only, not children.
1044
1045 RootData(unsigned id): NodeID(id),
1046 ParentNodeID(SchedDFSResult::InvalidSubtreeID),
1047 SubInstrCount(0) {}
1048
1049 unsigned getSparseSetIndex() const { return NodeID; }
1050 };
1051
1052 SparseSet<RootData> RootSet;
1053
Andrew Trick8b1496c2012-11-28 05:13:28 +00001054public:
Andrew Trick988d06b2013-01-25 06:52:27 +00001055 SchedDFSImpl(SchedDFSResult &r): R(r), SubtreeClasses(R.DFSNodeData.size()) {
1056 RootSet.setUniverse(R.DFSNodeData.size());
1057 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001058
Andrew Trickbfb82232013-01-25 06:02:44 +00001059 /// Return true if this node been visited by the DFS traversal.
1060 ///
1061 /// During visitPostorderNode the Node's SubtreeID is assigned to the Node
1062 /// ID. Later, SubtreeID is updated but remains valid.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001063 bool isVisited(const SUnit *SU) const {
Andrew Trick988d06b2013-01-25 06:52:27 +00001064 return R.DFSNodeData[SU->NodeNum].SubtreeID
1065 != SchedDFSResult::InvalidSubtreeID;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001066 }
1067
1068 /// Initialize this node's instruction count. We don't need to flag the node
1069 /// visited until visitPostorder because the DAG cannot have cycles.
1070 void visitPreorder(const SUnit *SU) {
Andrew Trick988d06b2013-01-25 06:52:27 +00001071 R.DFSNodeData[SU->NodeNum].InstrCount =
1072 SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trickbfb82232013-01-25 06:02:44 +00001073 }
1074
1075 /// Called once for each node after all predecessors are visited. Revisit this
1076 /// node's predecessors and potentially join them now that we know the ILP of
1077 /// the other predecessors.
1078 void visitPostorderNode(const SUnit *SU) {
1079 // Mark this node as the root of a subtree. It may be joined with its
1080 // successors later.
Andrew Trick988d06b2013-01-25 06:52:27 +00001081 R.DFSNodeData[SU->NodeNum].SubtreeID = SU->NodeNum;
1082 RootData RData(SU->NodeNum);
1083 RData.SubInstrCount = SU->getInstr()->isTransient() ? 0 : 1;
Andrew Trick8b1496c2012-11-28 05:13:28 +00001084
Andrew Trickbfb82232013-01-25 06:02:44 +00001085 // If any predecessors are still in their own subtree, they either cannot be
1086 // joined or are large enough to remain separate. If this parent node's
1087 // total instruction count is not greater than a child subtree by at least
1088 // the subtree limit, then try to join it now since splitting subtrees is
1089 // only useful if multiple high-pressure paths are possible.
Andrew Trick988d06b2013-01-25 06:52:27 +00001090 unsigned InstrCount = R.DFSNodeData[SU->NodeNum].InstrCount;
Andrew Trickbfb82232013-01-25 06:02:44 +00001091 for (SUnit::const_pred_iterator
1092 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1093 if (PI->getKind() != SDep::Data)
1094 continue;
1095 unsigned PredNum = PI->getSUnit()->NodeNum;
Andrew Trick988d06b2013-01-25 06:52:27 +00001096 if ((InstrCount - R.DFSNodeData[PredNum].InstrCount) < R.SubtreeLimit)
Andrew Trickbfb82232013-01-25 06:02:44 +00001097 joinPredSubtree(*PI, SU, /*CheckLimit=*/false);
Andrew Trick988d06b2013-01-25 06:52:27 +00001098
1099 // Either link or merge the TreeData entry from the child to the parent.
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001100 if (R.DFSNodeData[PredNum].SubtreeID == PredNum) {
1101 // If the predecessor's parent is invalid, this is a tree edge and the
1102 // current node is the parent.
1103 if (RootSet[PredNum].ParentNodeID == SchedDFSResult::InvalidSubtreeID)
1104 RootSet[PredNum].ParentNodeID = SU->NodeNum;
1105 }
1106 else if (RootSet.count(PredNum)) {
1107 // The predecessor is not a root, but is still in the root set. This
1108 // must be the new parent that it was just joined to. Note that
1109 // RootSet[PredNum].ParentNodeID may either be invalid or may still be
1110 // set to the original parent.
Andrew Trick988d06b2013-01-25 06:52:27 +00001111 RData.SubInstrCount += RootSet[PredNum].SubInstrCount;
1112 RootSet.erase(PredNum);
1113 }
Andrew Trickbfb82232013-01-25 06:02:44 +00001114 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001115 RootSet[SU->NodeNum] = RData;
1116 }
1117
1118 /// Called once for each tree edge after calling visitPostOrderNode on the
1119 /// predecessor. Increment the parent node's instruction count and
1120 /// preemptively join this subtree to its parent's if it is small enough.
1121 void visitPostorderEdge(const SDep &PredDep, const SUnit *Succ) {
1122 R.DFSNodeData[Succ->NodeNum].InstrCount
1123 += R.DFSNodeData[PredDep.getSUnit()->NodeNum].InstrCount;
1124 joinPredSubtree(PredDep, Succ);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001125 }
1126
Andrew Trickbfb82232013-01-25 06:02:44 +00001127 /// Add a connection for cross edges.
1128 void visitCrossEdge(const SDep &PredDep, const SUnit *Succ) {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001129 ConnectionPairs.push_back(std::make_pair(PredDep.getSUnit(), Succ));
1130 }
1131
1132 /// Set each node's subtree ID to the representative ID and record connections
1133 /// between trees.
1134 void finalize() {
1135 SubtreeClasses.compress();
Andrew Trick988d06b2013-01-25 06:52:27 +00001136 R.DFSTreeData.resize(SubtreeClasses.getNumClasses());
1137 assert(SubtreeClasses.getNumClasses() == RootSet.size()
1138 && "number of roots should match trees");
1139 for (SparseSet<RootData>::const_iterator
1140 RI = RootSet.begin(), RE = RootSet.end(); RI != RE; ++RI) {
1141 unsigned TreeID = SubtreeClasses[RI->NodeID];
1142 if (RI->ParentNodeID != SchedDFSResult::InvalidSubtreeID)
1143 R.DFSTreeData[TreeID].ParentTreeID = SubtreeClasses[RI->ParentNodeID];
1144 R.DFSTreeData[TreeID].SubInstrCount = RI->SubInstrCount;
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001145 // Note that SubInstrCount may be greater than InstrCount if we joined
1146 // subtrees across a cross edge. InstrCount will be attributed to the
1147 // original parent, while SubInstrCount will be attributed to the joined
1148 // parent.
Andrew Trick988d06b2013-01-25 06:52:27 +00001149 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001150 R.SubtreeConnections.resize(SubtreeClasses.getNumClasses());
1151 R.SubtreeConnectLevels.resize(SubtreeClasses.getNumClasses());
1152 DEBUG(dbgs() << R.getNumSubtrees() << " subtrees:\n");
Andrew Trick988d06b2013-01-25 06:52:27 +00001153 for (unsigned Idx = 0, End = R.DFSNodeData.size(); Idx != End; ++Idx) {
1154 R.DFSNodeData[Idx].SubtreeID = SubtreeClasses[Idx];
Andrew Trick8b1496c2012-11-28 05:13:28 +00001155 DEBUG(dbgs() << " SU(" << Idx << ") in tree "
Andrew Trick988d06b2013-01-25 06:52:27 +00001156 << R.DFSNodeData[Idx].SubtreeID << '\n');
Andrew Trick8b1496c2012-11-28 05:13:28 +00001157 }
1158 for (std::vector<std::pair<const SUnit*, const SUnit*> >::const_iterator
1159 I = ConnectionPairs.begin(), E = ConnectionPairs.end();
1160 I != E; ++I) {
1161 unsigned PredTree = SubtreeClasses[I->first->NodeNum];
1162 unsigned SuccTree = SubtreeClasses[I->second->NodeNum];
1163 if (PredTree == SuccTree)
1164 continue;
1165 unsigned Depth = I->first->getDepth();
1166 addConnection(PredTree, SuccTree, Depth);
1167 addConnection(SuccTree, PredTree, Depth);
1168 }
1169 }
1170
1171protected:
Andrew Trickbfb82232013-01-25 06:02:44 +00001172 /// Join the predecessor subtree with the successor that is its DFS
1173 /// parent. Apply some heuristics before joining.
1174 bool joinPredSubtree(const SDep &PredDep, const SUnit *Succ,
1175 bool CheckLimit = true) {
1176 assert(PredDep.getKind() == SDep::Data && "Subtrees are for data edges");
1177
1178 // Check if the predecessor is already joined.
1179 const SUnit *PredSU = PredDep.getSUnit();
1180 unsigned PredNum = PredSU->NodeNum;
Andrew Trick988d06b2013-01-25 06:52:27 +00001181 if (R.DFSNodeData[PredNum].SubtreeID != PredNum)
Andrew Trickbfb82232013-01-25 06:02:44 +00001182 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001183
1184 // Four is the magic number of successors before a node is considered a
1185 // pinch point.
1186 unsigned NumDataSucs = 0;
Andrew Trickb12a7712013-01-25 00:12:57 +00001187 for (SUnit::const_succ_iterator SI = PredSU->Succs.begin(),
1188 SE = PredSU->Succs.end(); SI != SE; ++SI) {
1189 if (SI->getKind() == SDep::Data) {
1190 if (++NumDataSucs >= 4)
Andrew Trickbfb82232013-01-25 06:02:44 +00001191 return false;
Andrew Trickb12a7712013-01-25 00:12:57 +00001192 }
1193 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001194 if (CheckLimit && R.DFSNodeData[PredNum].InstrCount > R.SubtreeLimit)
Andrew Trickbfb82232013-01-25 06:02:44 +00001195 return false;
Andrew Trick988d06b2013-01-25 06:52:27 +00001196 R.DFSNodeData[PredNum].SubtreeID = Succ->NodeNum;
Andrew Trickbfb82232013-01-25 06:02:44 +00001197 SubtreeClasses.join(Succ->NodeNum, PredNum);
1198 return true;
Andrew Trickb12a7712013-01-25 00:12:57 +00001199 }
1200
Andrew Trick8b1496c2012-11-28 05:13:28 +00001201 /// Called by finalize() to record a connection between trees.
1202 void addConnection(unsigned FromTree, unsigned ToTree, unsigned Depth) {
1203 if (!Depth)
1204 return;
1205
Andrew Trick988d06b2013-01-25 06:52:27 +00001206 do {
1207 SmallVectorImpl<SchedDFSResult::Connection> &Connections =
1208 R.SubtreeConnections[FromTree];
1209 for (SmallVectorImpl<SchedDFSResult::Connection>::iterator
1210 I = Connections.begin(), E = Connections.end(); I != E; ++I) {
1211 if (I->TreeID == ToTree) {
1212 I->Level = std::max(I->Level, Depth);
1213 return;
1214 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001215 }
Andrew Trick988d06b2013-01-25 06:52:27 +00001216 Connections.push_back(SchedDFSResult::Connection(ToTree, Depth));
1217 FromTree = R.DFSTreeData[FromTree].ParentTreeID;
1218 } while (FromTree != SchedDFSResult::InvalidSubtreeID);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001219 }
1220};
1221} // namespace llvm
1222
Andrew Trick1e94e982012-10-15 18:02:27 +00001223namespace {
1224/// \brief Manage the stack used by a reverse depth-first search over the DAG.
1225class SchedDAGReverseDFS {
1226 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
1227public:
1228 bool isComplete() const { return DFSStack.empty(); }
1229
1230 void follow(const SUnit *SU) {
1231 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
1232 }
1233 void advance() { ++DFSStack.back().second; }
1234
Andrew Trick8b1496c2012-11-28 05:13:28 +00001235 const SDep *backtrack() {
1236 DFSStack.pop_back();
1237 return DFSStack.empty() ? 0 : llvm::prior(DFSStack.back().second);
1238 }
Andrew Trick1e94e982012-10-15 18:02:27 +00001239
1240 const SUnit *getCurr() const { return DFSStack.back().first; }
1241
1242 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
1243
1244 SUnit::const_pred_iterator getPredEnd() const {
1245 return getCurr()->Preds.end();
1246 }
1247};
1248} // anonymous
1249
Andrew Trickbfb82232013-01-25 06:02:44 +00001250static bool hasDataSucc(const SUnit *SU) {
1251 for (SUnit::const_succ_iterator
1252 SI = SU->Succs.begin(), SE = SU->Succs.end(); SI != SE; ++SI) {
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001253 if (SI->getKind() == SDep::Data && !SI->getSUnit()->isBoundaryNode())
Andrew Trickbfb82232013-01-25 06:02:44 +00001254 return true;
1255 }
1256 return false;
1257}
1258
Andrew Trick1e94e982012-10-15 18:02:27 +00001259/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
1260/// search from this root.
Andrew Trick4e1fb182013-01-25 06:33:57 +00001261void SchedDFSResult::compute(ArrayRef<SUnit> SUnits) {
Andrew Trick1e94e982012-10-15 18:02:27 +00001262 if (!IsBottomUp)
1263 llvm_unreachable("Top-down ILP metric is unimplemnted");
1264
Andrew Trick8b1496c2012-11-28 05:13:28 +00001265 SchedDFSImpl Impl(*this);
Andrew Trick4e1fb182013-01-25 06:33:57 +00001266 for (ArrayRef<SUnit>::const_iterator
1267 SI = SUnits.begin(), SE = SUnits.end(); SI != SE; ++SI) {
1268 const SUnit *SU = &*SI;
1269 if (Impl.isVisited(SU) || hasDataSucc(SU))
1270 continue;
1271
Andrew Trick8b1496c2012-11-28 05:13:28 +00001272 SchedDAGReverseDFS DFS;
Andrew Trick4e1fb182013-01-25 06:33:57 +00001273 Impl.visitPreorder(SU);
1274 DFS.follow(SU);
Andrew Trick8b1496c2012-11-28 05:13:28 +00001275 for (;;) {
1276 // Traverse the leftmost path as far as possible.
1277 while (DFS.getPred() != DFS.getPredEnd()) {
1278 const SDep &PredDep = *DFS.getPred();
1279 DFS.advance();
Andrew Trickbfb82232013-01-25 06:02:44 +00001280 // Ignore non-data edges.
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001281 if (PredDep.getKind() != SDep::Data
1282 || PredDep.getSUnit()->isBoundaryNode()) {
Andrew Trickbfb82232013-01-25 06:02:44 +00001283 continue;
Andrew Tricka5a73ad2013-01-25 06:52:30 +00001284 }
Andrew Trickbfb82232013-01-25 06:02:44 +00001285 // An already visited edge is a cross edge, assuming an acyclic DAG.
Andrew Trick8b1496c2012-11-28 05:13:28 +00001286 if (Impl.isVisited(PredDep.getSUnit())) {
Andrew Trickbfb82232013-01-25 06:02:44 +00001287 Impl.visitCrossEdge(PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001288 continue;
1289 }
1290 Impl.visitPreorder(PredDep.getSUnit());
1291 DFS.follow(PredDep.getSUnit());
1292 }
1293 // Visit the top of the stack in postorder and backtrack.
1294 const SUnit *Child = DFS.getCurr();
1295 const SDep *PredDep = DFS.backtrack();
Andrew Trickbfb82232013-01-25 06:02:44 +00001296 Impl.visitPostorderNode(Child);
1297 if (PredDep)
1298 Impl.visitPostorderEdge(*PredDep, DFS.getCurr());
Andrew Trick8b1496c2012-11-28 05:13:28 +00001299 if (DFS.isComplete())
1300 break;
Andrew Trick1e94e982012-10-15 18:02:27 +00001301 }
Andrew Trick8b1496c2012-11-28 05:13:28 +00001302 }
1303 Impl.finalize();
1304}
1305
1306/// The root of the given SubtreeID was just scheduled. For all subtrees
1307/// connected to this tree, record the depth of the connection so that the
1308/// nearest connected subtrees can be prioritized.
1309void SchedDFSResult::scheduleTree(unsigned SubtreeID) {
1310 for (SmallVectorImpl<Connection>::const_iterator
1311 I = SubtreeConnections[SubtreeID].begin(),
1312 E = SubtreeConnections[SubtreeID].end(); I != E; ++I) {
1313 SubtreeConnectLevels[I->TreeID] =
1314 std::max(SubtreeConnectLevels[I->TreeID], I->Level);
1315 DEBUG(dbgs() << " Tree: " << I->TreeID
1316 << " @" << SubtreeConnectLevels[I->TreeID] << '\n');
Andrew Trick1e94e982012-10-15 18:02:27 +00001317 }
1318}
1319
1320#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1321void ILPValue::print(raw_ostream &OS) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00001322 OS << InstrCount << " / " << Length << " = ";
1323 if (!Length)
Andrew Trick1e94e982012-10-15 18:02:27 +00001324 OS << "BADILP";
Andrew Trick8b1496c2012-11-28 05:13:28 +00001325 else
1326 OS << format("%g", ((double)InstrCount / Length));
Andrew Trick1e94e982012-10-15 18:02:27 +00001327}
1328
1329void ILPValue::dump() const {
1330 dbgs() << *this << '\n';
1331}
1332
1333namespace llvm {
1334
1335raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1336 Val.print(OS);
1337 return OS;
1338}
1339
1340} // namespace llvm
1341#endif // !NDEBUG || LLVM_ENABLE_DUMP