blob: 16a6107fe24c8f74739021eed34ae6b7aa50edd5 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000201 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 return SDValue();
211}
212
Chris Lattner3ac18842010-08-24 23:20:40 +0000213/// getCopyFromParts - Create a value that contains the specified legal parts
214/// combined into the value they represent. If the parts combine to a type
215/// larger then ValueVT then AssertOp can be used to specify whether the extra
216/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
217/// (ISD::AssertSext).
218static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
219 const SDValue *Parts, unsigned NumParts,
220 EVT PartVT, EVT ValueVT) {
221 assert(ValueVT.isVector() && "Not a vector value");
222 assert(NumParts > 0 && "No parts to assemble!");
223 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
224 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000225
Chris Lattner3ac18842010-08-24 23:20:40 +0000226 // Handle a multi-element vector.
227 if (NumParts > 1) {
228 EVT IntermediateVT, RegisterVT;
229 unsigned NumIntermediates;
230 unsigned NumRegs =
231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000238
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
245 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate
249 // operands from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
254 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
255 PartVT, IntermediateVT);
256 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000257
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
259 // intermediate operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
262 ValueVT, &Ops[0], NumIntermediates);
263 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000264
Chris Lattner3ac18842010-08-24 23:20:40 +0000265 // There is now one part, held in Val. Correct it to match ValueVT.
266 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 if (PartVT == ValueVT)
269 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattnere6f7c262010-08-25 22:49:25 +0000271 if (PartVT.isVector()) {
272 // If the element type of the source/dest vectors are the same, but the
273 // parts vector has more elements than the value vector, then we have a
274 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
275 // elements we want.
276 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
277 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
278 "Cannot narrow, it would be a lossy transformation");
279 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
280 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000281 }
282
Chris Lattnere6f7c262010-08-25 22:49:25 +0000283 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000286
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 assert(ValueVT.getVectorElementType() == PartVT &&
288 ValueVT.getVectorNumElements() == 1 &&
289 "Only trivial scalar-to-vector conversions should get here!");
290 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
291}
292
293
294
Chris Lattnera13b8602010-08-24 23:10:06 +0000295
296static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
297 SDValue Val, SDValue *Parts, unsigned NumParts,
298 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300/// getCopyToParts - Create a series of nodes that contain the specified value
301/// split into legal parts. If the parts contain more bits than Val, then, for
302/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000303static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000304 SDValue Val, SDValue *Parts, unsigned NumParts,
305 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000306 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000307 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000308
Chris Lattnera13b8602010-08-24 23:10:06 +0000309 // Handle the vector case separately.
310 if (ValueVT.isVector())
311 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000312
Chris Lattnera13b8602010-08-24 23:10:06 +0000313 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000314 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000315 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
317
Chris Lattnera13b8602010-08-24 23:10:06 +0000318 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 return;
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
322 if (PartVT == ValueVT) {
323 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000324 Parts[0] = Val;
325 return;
326 }
327
Chris Lattnera13b8602010-08-24 23:10:06 +0000328 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
329 // If the parts cover more bits than the value has, promote the value.
330 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
331 assert(NumParts == 1 && "Do not know what to promote to!");
332 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
333 } else {
334 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000335 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000336 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
337 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
338 }
339 } else if (PartBits == ValueVT.getSizeInBits()) {
340 // Different types of the same size.
341 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000342 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
344 // If the parts cover less bits than value has, truncate the value.
345 assert(PartVT.isInteger() && ValueVT.isInteger() &&
346 "Unknown mismatch!");
347 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
348 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
349 }
350
351 // The value may have changed - recompute ValueVT.
352 ValueVT = Val.getValueType();
353 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
354 "Failed to tile the value with PartVT!");
355
356 if (NumParts == 1) {
357 assert(PartVT == ValueVT && "Type conversion failed!");
358 Parts[0] = Val;
359 return;
360 }
361
362 // Expand the value into multiple parts.
363 if (NumParts & (NumParts - 1)) {
364 // The number of parts is not a power of 2. Split off and copy the tail.
365 assert(PartVT.isInteger() && ValueVT.isInteger() &&
366 "Do not know what to expand to!");
367 unsigned RoundParts = 1 << Log2_32(NumParts);
368 unsigned RoundBits = RoundParts * PartBits;
369 unsigned OddParts = NumParts - RoundParts;
370 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
371 DAG.getIntPtrConstant(RoundBits));
372 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
373
374 if (TLI.isBigEndian())
375 // The odd parts were reversed by getCopyToParts - unreverse them.
376 std::reverse(Parts + RoundParts, Parts + NumParts);
377
378 NumParts = RoundParts;
379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
380 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
381 }
382
383 // The number of parts is a power of 2. Repeatedly bisect the value using
384 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000385 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000386 EVT::getIntegerVT(*DAG.getContext(),
387 ValueVT.getSizeInBits()),
388 Val);
389
390 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
391 for (unsigned i = 0; i < NumParts; i += StepSize) {
392 unsigned ThisBits = StepSize * PartBits / 2;
393 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
394 SDValue &Part0 = Parts[i];
395 SDValue &Part1 = Parts[i+StepSize/2];
396
397 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
398 ThisVT, Part0, DAG.getIntPtrConstant(1));
399 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(0));
401
402 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000403 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
404 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000405 }
406 }
407 }
408
409 if (TLI.isBigEndian())
410 std::reverse(Parts, Parts + OrigNumParts);
411}
412
413
414/// getCopyToPartsVector - Create a series of nodes that contain the specified
415/// value split into legal parts.
416static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
417 SDValue Val, SDValue *Parts, unsigned NumParts,
418 EVT PartVT) {
419 EVT ValueVT = Val.getValueType();
420 assert(ValueVT.isVector() && "Not a vector");
421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000422
Chris Lattnera13b8602010-08-24 23:10:06 +0000423 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000424 if (PartVT == ValueVT) {
425 // Nothing to do.
426 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
427 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000428 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000429 } else if (PartVT.isVector() &&
430 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
431 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
432 EVT ElementVT = PartVT.getVectorElementType();
433 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
434 // undef elements.
435 SmallVector<SDValue, 16> Ops;
436 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
437 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
438 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000439
Chris Lattnere6f7c262010-08-25 22:49:25 +0000440 for (unsigned i = ValueVT.getVectorNumElements(),
441 e = PartVT.getVectorNumElements(); i != e; ++i)
442 Ops.push_back(DAG.getUNDEF(ElementVT));
443
444 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
445
446 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000447
Chris Lattnere6f7c262010-08-25 22:49:25 +0000448 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
449 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
450 } else {
451 // Vector -> scalar conversion.
452 assert(ValueVT.getVectorElementType() == PartVT &&
453 ValueVT.getVectorNumElements() == 1 &&
454 "Only trivial vector-to-scalar conversions should get here!");
455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
456 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000457 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000458
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 Parts[0] = Val;
460 return;
461 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000464 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000466 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000467 IntermediateVT,
468 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000469 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
472 NumParts = NumRegs; // Silence a compiler warning.
473 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000475 // Split the vector into intermediate operands.
476 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000477 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000479 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000485 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000487 // Split the intermediate operands into legal parts.
488 if (NumParts == NumIntermediates) {
489 // If the register was not expanded, promote or copy the value,
490 // as appropriate.
491 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 } else if (NumParts > 0) {
494 // If the intermediate type was expanded, split each the value into
495 // legal parts.
496 assert(NumParts % NumIntermediates == 0 &&
497 "Must expand into a divisible number of parts!");
498 unsigned Factor = NumParts / NumIntermediates;
499 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000500 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 }
502}
503
Chris Lattnera13b8602010-08-24 23:10:06 +0000504
505
506
Dan Gohman462f6b52010-05-29 17:53:24 +0000507namespace {
508 /// RegsForValue - This struct represents the registers (physical or virtual)
509 /// that a particular set of values is assigned, and the type information
510 /// about the value. The most common situation is to represent one value at a
511 /// time, but struct or array values are handled element-wise as multiple
512 /// values. The splitting of aggregates is performed recursively, so that we
513 /// never have aggregate-typed registers. The values at this point do not
514 /// necessarily have legal types, so each value may require one or more
515 /// registers of some legal type.
516 ///
517 struct RegsForValue {
518 /// ValueVTs - The value types of the values, which may not be legal, and
519 /// may need be promoted or synthesized from one or more registers.
520 ///
521 SmallVector<EVT, 4> ValueVTs;
522
523 /// RegVTs - The value types of the registers. This is the same size as
524 /// ValueVTs and it records, for each value, what the type of the assigned
525 /// register or registers are. (Individual values are never synthesized
526 /// from more than one type of register.)
527 ///
528 /// With virtual registers, the contents of RegVTs is redundant with TLI's
529 /// getRegisterType member function, however when with physical registers
530 /// it is necessary to have a separate record of the types.
531 ///
532 SmallVector<EVT, 4> RegVTs;
533
534 /// Regs - This list holds the registers assigned to the values.
535 /// Each legal or promoted value requires one register, and each
536 /// expanded value requires multiple registers.
537 ///
538 SmallVector<unsigned, 4> Regs;
539
540 RegsForValue() {}
541
542 RegsForValue(const SmallVector<unsigned, 4> &regs,
543 EVT regvt, EVT valuevt)
544 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
547 unsigned Reg, const Type *Ty) {
548 ComputeValueVTs(tli, Ty, ValueVTs);
549
550 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
551 EVT ValueVT = ValueVTs[Value];
552 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
553 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
554 for (unsigned i = 0; i != NumRegs; ++i)
555 Regs.push_back(Reg + i);
556 RegVTs.push_back(RegisterVT);
557 Reg += NumRegs;
558 }
559 }
560
561 /// areValueTypesLegal - Return true if types of all the values are legal.
562 bool areValueTypesLegal(const TargetLowering &TLI) {
563 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
564 EVT RegisterVT = RegVTs[Value];
565 if (!TLI.isTypeLegal(RegisterVT))
566 return false;
567 }
568 return true;
569 }
570
571 /// append - Add the specified values to this one.
572 void append(const RegsForValue &RHS) {
573 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
574 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
575 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
576 }
577
578 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
579 /// this value and returns the result as a ValueVTs value. This uses
580 /// Chain/Flag as the input and updates them for the output Chain/Flag.
581 /// If the Flag pointer is NULL, no flag is used.
582 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
583 DebugLoc dl,
584 SDValue &Chain, SDValue *Flag) const;
585
586 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
587 /// specified value into the registers specified by this object. This uses
588 /// Chain/Flag as the input and updates them for the output Chain/Flag.
589 /// If the Flag pointer is NULL, no flag is used.
590 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
591 SDValue &Chain, SDValue *Flag) const;
592
593 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
594 /// operand list. This adds the code marker, matching input operand index
595 /// (if applicable), and includes the number of values added into it.
596 void AddInlineAsmOperands(unsigned Kind,
597 bool HasMatching, unsigned MatchingIdx,
598 SelectionDAG &DAG,
599 std::vector<SDValue> &Ops) const;
600 };
601}
602
603/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
604/// this value and returns the result as a ValueVT value. This uses
605/// Chain/Flag as the input and updates them for the output Chain/Flag.
606/// If the Flag pointer is NULL, no flag is used.
607SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
608 FunctionLoweringInfo &FuncInfo,
609 DebugLoc dl,
610 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000611 // A Value with type {} or [0 x %t] needs no registers.
612 if (ValueVTs.empty())
613 return SDValue();
614
Dan Gohman462f6b52010-05-29 17:53:24 +0000615 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
616
617 // Assemble the legal parts into the final values.
618 SmallVector<SDValue, 4> Values(ValueVTs.size());
619 SmallVector<SDValue, 8> Parts;
620 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
621 // Copy the legal parts from the registers.
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 Parts.resize(NumRegs);
627 for (unsigned i = 0; i != NumRegs; ++i) {
628 SDValue P;
629 if (Flag == 0) {
630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
631 } else {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
633 *Flag = P.getValue(2);
634 }
635
636 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000637 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000638
639 // If the source register was virtual and if we know something about it,
640 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000641 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000642 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000644
645 const FunctionLoweringInfo::LiveOutInfo *LOI =
646 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
647 if (!LOI)
648 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000649
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000650 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000651 unsigned NumSignBits = LOI->NumSignBits;
652 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674 else
675 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000676
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 // Add an assertion node.
678 assert(FromVT != MVT::Other);
679 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
680 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 }
682
683 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
684 NumRegs, RegisterVT, ValueVT);
685 Part += NumRegs;
686 Parts.clear();
687 }
688
689 return DAG.getNode(ISD::MERGE_VALUES, dl,
690 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
691 &Values[0], ValueVTs.size());
692}
693
694/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
695/// specified value into the registers specified by this object. This uses
696/// Chain/Flag as the input and updates them for the output Chain/Flag.
697/// If the Flag pointer is NULL, no flag is used.
698void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
699 SDValue &Chain, SDValue *Flag) const {
700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
701
702 // Get the list of the values's legal parts.
703 unsigned NumRegs = Regs.size();
704 SmallVector<SDValue, 8> Parts(NumRegs);
705 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
706 EVT ValueVT = ValueVTs[Value];
707 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
708 EVT RegisterVT = RegVTs[Value];
709
Chris Lattner3ac18842010-08-24 23:20:40 +0000710 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000711 &Parts[Part], NumParts, RegisterVT);
712 Part += NumParts;
713 }
714
715 // Copy the parts into the registers.
716 SmallVector<SDValue, 8> Chains(NumRegs);
717 for (unsigned i = 0; i != NumRegs; ++i) {
718 SDValue Part;
719 if (Flag == 0) {
720 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
721 } else {
722 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
723 *Flag = Part.getValue(1);
724 }
725
726 Chains[i] = Part.getValue(0);
727 }
728
729 if (NumRegs == 1 || Flag)
730 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
731 // flagged to it. That is the CopyToReg nodes and the user are considered
732 // a single scheduling unit. If we create a TokenFactor and return it as
733 // chain, then the TokenFactor is both a predecessor (operand) of the
734 // user as well as a successor (the TF operands are flagged to the user).
735 // c1, f1 = CopyToReg
736 // c2, f2 = CopyToReg
737 // c3 = TokenFactor c1, c2
738 // ...
739 // = op c3, ..., f2
740 Chain = Chains[NumRegs-1];
741 else
742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
743}
744
745/// AddInlineAsmOperands - Add this value to the specified inlineasm node
746/// operand list. This adds the code marker and includes the number of
747/// values added into it.
748void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
749 unsigned MatchingIdx,
750 SelectionDAG &DAG,
751 std::vector<SDValue> &Ops) const {
752 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
753
754 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
755 if (HasMatching)
756 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
757 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
758 Ops.push_back(Res);
759
760 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
761 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
762 EVT RegisterVT = RegVTs[Value];
763 for (unsigned i = 0; i != NumRegs; ++i) {
764 assert(Reg < Regs.size() && "Mismatch in # registers expected");
765 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
766 }
767 }
768}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000769
Dan Gohman2048b852009-11-23 18:04:58 +0000770void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771 AA = &aa;
772 GFI = gfi;
773 TD = DAG.getTarget().getTargetData();
774}
775
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000776/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000777/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778/// for a new block. This doesn't clear out information about
779/// additional blocks that are needed to complete switch lowering
780/// or PHI node updating; that information is cleared out as it is
781/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000782void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000783 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000784 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000785 PendingLoads.clear();
786 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000787 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000788 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000790}
791
792/// getRoot - Return the current virtual root of the Selection DAG,
793/// flushing any PendingLoad items. This must be done before emitting
794/// a store or any other node that may need to be ordered after any
795/// prior load instructions.
796///
Dan Gohman2048b852009-11-23 18:04:58 +0000797SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798 if (PendingLoads.empty())
799 return DAG.getRoot();
800
801 if (PendingLoads.size() == 1) {
802 SDValue Root = PendingLoads[0];
803 DAG.setRoot(Root);
804 PendingLoads.clear();
805 return Root;
806 }
807
808 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810 &PendingLoads[0], PendingLoads.size());
811 PendingLoads.clear();
812 DAG.setRoot(Root);
813 return Root;
814}
815
816/// getControlRoot - Similar to getRoot, but instead of flushing all the
817/// PendingLoad items, flush all the PendingExports items. It is necessary
818/// to do this before emitting a terminator instruction.
819///
Dan Gohman2048b852009-11-23 18:04:58 +0000820SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 SDValue Root = DAG.getRoot();
822
823 if (PendingExports.empty())
824 return Root;
825
826 // Turn all of the CopyToReg chains into one factored node.
827 if (Root.getOpcode() != ISD::EntryToken) {
828 unsigned i = 0, e = PendingExports.size();
829 for (; i != e; ++i) {
830 assert(PendingExports[i].getNode()->getNumOperands() > 1);
831 if (PendingExports[i].getNode()->getOperand(0) == Root)
832 break; // Don't add the root if we already indirectly depend on it.
833 }
834
835 if (i == e)
836 PendingExports.push_back(Root);
837 }
838
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 &PendingExports[0],
841 PendingExports.size());
842 PendingExports.clear();
843 DAG.setRoot(Root);
844 return Root;
845}
846
Bill Wendling4533cac2010-01-28 21:51:40 +0000847void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
848 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
849 DAG.AssignOrdering(Node, SDNodeOrder);
850
851 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
852 AssignOrderingToNode(Node->getOperand(I).getNode());
853}
854
Dan Gohman46510a72010-04-15 01:51:59 +0000855void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000856 // Set up outgoing PHI node register values before emitting the terminator.
857 if (isa<TerminatorInst>(&I))
858 HandlePHINodesInSuccessorBlocks(I.getParent());
859
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000860 CurDebugLoc = I.getDebugLoc();
861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000863
Dan Gohman92884f72010-04-20 15:03:56 +0000864 if (!isa<TerminatorInst>(&I) && !HasTailCall)
865 CopyToExportRegsIfNeeded(&I);
866
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868}
869
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000870void SelectionDAGBuilder::visitPHI(const PHINode &) {
871 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
872}
873
Dan Gohman46510a72010-04-15 01:51:59 +0000874void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 // Note: this doesn't use InstVisitor, because it has to work with
876 // ConstantExpr's in addition to instructions.
877 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000878 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Build the switch statement using the Instruction.def file.
880#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000881 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882#include "llvm/Instruction.def"
883 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000884
885 // Assign the ordering to the freshly created DAG nodes.
886 if (NodeMap.count(&I)) {
887 ++SDNodeOrder;
888 AssignOrderingToNode(getValue(&I).getNode());
889 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000890}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000892// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
893// generate the debug data structures now that we've seen its definition.
894void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
895 SDValue Val) {
896 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000897 if (DDI.getDI()) {
898 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000899 DebugLoc dl = DDI.getdl();
900 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 MDNode *Variable = DI->getVariable();
902 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 SDDbgValue *SDV;
904 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000905 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000906 SDV = DAG.getDbgValue(Variable, Val.getNode(),
907 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
908 DAG.AddDbgValue(SDV, Val.getNode(), false);
909 }
Owen Anderson95771af2011-02-25 21:41:48 +0000910 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000911 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000912 DanglingDebugInfoMap[V] = DanglingDebugInfo();
913 }
914}
915
Dan Gohman28a17352010-07-01 01:59:43 +0000916// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000917SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000918 // If we already have an SDValue for this value, use it. It's important
919 // to do this first, so that we don't create a CopyFromReg if we already
920 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 SDValue &N = NodeMap[V];
922 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000923
Dan Gohman28a17352010-07-01 01:59:43 +0000924 // If there's a virtual register allocated and initialized for this
925 // value, use it.
926 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
927 if (It != FuncInfo.ValueMap.end()) {
928 unsigned InReg = It->second;
929 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
930 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000931 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
932 resolveDanglingDebugInfo(V, N);
933 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000934 }
935
936 // Otherwise create a new SDValue and remember it.
937 SDValue Val = getValueImpl(V);
938 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000939 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000940 return Val;
941}
942
943/// getNonRegisterValue - Return an SDValue for the given Value, but
944/// don't look in FuncInfo.ValueMap for a virtual register.
945SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
946 // If we already have an SDValue for this value, use it.
947 SDValue &N = NodeMap[V];
948 if (N.getNode()) return N;
949
950 // Otherwise create a new SDValue and remember it.
951 SDValue Val = getValueImpl(V);
952 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000953 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000954 return Val;
955}
956
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000958/// Create an SDValue for the given value.
959SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000960 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000961 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000962
Dan Gohman383b5f62010-04-17 15:32:28 +0000963 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000964 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965
Dan Gohman383b5f62010-04-17 15:32:28 +0000966 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000967 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000970 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000971
Dan Gohman383b5f62010-04-17 15:32:28 +0000972 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000973 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000974
Nate Begeman9008ca62009-04-27 18:41:29 +0000975 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000976 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977
Dan Gohman383b5f62010-04-17 15:32:28 +0000978 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 visit(CE->getOpcode(), *CE);
980 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000981 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000982 return N1;
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
986 SmallVector<SDValue, 4> Constants;
987 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
988 OI != OE; ++OI) {
989 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000990 // If the operand is an empty aggregate, there are no values.
991 if (!Val) continue;
992 // Add each leaf value from the operand to the Constants list
993 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
995 Constants.push_back(SDValue(Val, i));
996 }
Bill Wendling87710f02009-12-21 23:47:40 +0000997
Bill Wendling4533cac2010-01-28 21:51:40 +0000998 return DAG.getMergeValues(&Constants[0], Constants.size(),
999 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 }
1001
Duncan Sands1df98592010-02-16 11:11:14 +00001002 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1004 "Unknown struct or array constant!");
1005
Owen Andersone50ed302009-08-10 22:56:29 +00001006 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1008 unsigned NumElts = ValueVTs.size();
1009 if (NumElts == 0)
1010 return SDValue(); // empty struct
1011 SmallVector<SDValue, 4> Constants(NumElts);
1012 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001013 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001014 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001015 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 else if (EltVT.isFloatingPoint())
1017 Constants[i] = DAG.getConstantFP(0, EltVT);
1018 else
1019 Constants[i] = DAG.getConstant(0, EltVT);
1020 }
Bill Wendling87710f02009-12-21 23:47:40 +00001021
Bill Wendling4533cac2010-01-28 21:51:40 +00001022 return DAG.getMergeValues(&Constants[0], NumElts,
1023 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 }
1025
Dan Gohman383b5f62010-04-17 15:32:28 +00001026 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001027 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029 const VectorType *VecTy = cast<VectorType>(V->getType());
1030 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 // Now that we know the number and type of the elements, get that number of
1033 // elements into the Ops array based on what kind of constant it is.
1034 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 for (unsigned i = 0; i != NumElements; ++i)
1037 Ops.push_back(getValue(CP->getOperand(i)));
1038 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001040 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
1042 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001043 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 Op = DAG.getConstantFP(0, EltVT);
1045 else
1046 Op = DAG.getConstant(0, EltVT);
1047 Ops.assign(NumElements, Op);
1048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001051 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1052 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // If this is a static alloca, generate it as the frameindex instead of
1056 // computation.
1057 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1058 DenseMap<const AllocaInst*, int>::iterator SI =
1059 FuncInfo.StaticAllocaMap.find(AI);
1060 if (SI != FuncInfo.StaticAllocaMap.end())
1061 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001063
Dan Gohman28a17352010-07-01 01:59:43 +00001064 // If this is an instruction which fast-isel has deferred, select it now.
1065 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001066 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1067 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1068 SDValue Chain = DAG.getEntryNode();
1069 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001071
Dan Gohman28a17352010-07-01 01:59:43 +00001072 llvm_unreachable("Can't get register for value!");
1073 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074}
1075
Dan Gohman46510a72010-04-15 01:51:59 +00001076void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 SDValue Chain = getControlRoot();
1078 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001079 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001080
Dan Gohman7451d3e2010-05-29 17:03:36 +00001081 if (!FuncInfo.CanLowerReturn) {
1082 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 const Function *F = I.getParent()->getParent();
1084
1085 // Emit a store of the return value through the virtual register.
1086 // Leave Outs empty so that LowerReturn won't try to load return
1087 // registers the usual way.
1088 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001089 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001090 PtrValueVTs);
1091
1092 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1093 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001094
Owen Andersone50ed302009-08-10 22:56:29 +00001095 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001096 SmallVector<uint64_t, 4> Offsets;
1097 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001099
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001100 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001101 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001102 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1103 RetPtr.getValueType(), RetPtr,
1104 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001105 Chains[i] =
1106 DAG.getStore(Chain, getCurDebugLoc(),
1107 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001108 // FIXME: better loc info would be nice.
1109 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001110 }
1111
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001112 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1113 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001114 } else if (I.getNumOperands() != 0) {
1115 SmallVector<EVT, 4> ValueVTs;
1116 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1117 unsigned NumValues = ValueVTs.size();
1118 if (NumValues) {
1119 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001120 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1121 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001123 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 const Function *F = I.getParent()->getParent();
1126 if (F->paramHasAttr(0, Attribute::SExt))
1127 ExtendKind = ISD::SIGN_EXTEND;
1128 else if (F->paramHasAttr(0, Attribute::ZExt))
1129 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001131 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1132 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133
1134 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1135 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1136 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001137 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001138 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1139 &Parts[0], NumParts, PartVT, ExtendKind);
1140
1141 // 'inreg' on function refers to return value
1142 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1143 if (F->paramHasAttr(0, Attribute::InReg))
1144 Flags.setInReg();
1145
1146 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001147 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001148 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001149 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001150 Flags.setZExt();
1151
Dan Gohmanc9403652010-07-07 15:54:55 +00001152 for (unsigned i = 0; i < NumParts; ++i) {
1153 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1154 /*isfixed=*/true));
1155 OutVals.push_back(Parts[i]);
1156 }
Evan Cheng3927f432009-03-25 20:20:11 +00001157 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001158 }
1159 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160
1161 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001162 CallingConv::ID CallConv =
1163 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001165 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001166
1167 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001169 "LowerReturn didn't return a valid chain!");
1170
1171 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173}
1174
Dan Gohmanad62f532009-04-23 23:13:24 +00001175/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1176/// created for it, emit nodes to copy the value into the virtual
1177/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001178void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001179 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1180 if (VMI != FuncInfo.ValueMap.end()) {
1181 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1182 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001183 }
1184}
1185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001186/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1187/// the current basic block, add it to ValueMap now so that we'll get a
1188/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 // No need to export constants.
1191 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // Already exported?
1194 if (FuncInfo.isExportedInst(V)) return;
1195
1196 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1197 CopyValueToVirtualRegister(V, Reg);
1198}
1199
Dan Gohman46510a72010-04-15 01:51:59 +00001200bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001201 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // The operands of the setcc have to be in this block. We don't know
1203 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001204 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 // Can export from current BB.
1206 if (VI->getParent() == FromBB)
1207 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Is already exported, noop.
1210 return FuncInfo.isExportedInst(V);
1211 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // If this is an argument, we can export it if the BB is the entry block or
1214 // if it is already exported.
1215 if (isa<Argument>(V)) {
1216 if (FromBB == &FromBB->getParent()->getEntryBlock())
1217 return true;
1218
1219 // Otherwise, can only export this if it is already exported.
1220 return FuncInfo.isExportedInst(V);
1221 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001222
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 // Otherwise, constants can always be exported.
1224 return true;
1225}
1226
1227static bool InBlock(const Value *V, const BasicBlock *BB) {
1228 if (const Instruction *I = dyn_cast<Instruction>(V))
1229 return I->getParent() == BB;
1230 return true;
1231}
1232
Dan Gohmanc2277342008-10-17 21:16:08 +00001233/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1234/// This function emits a branch and is used at the leaves of an OR or an
1235/// AND operator tree.
1236///
1237void
Dan Gohman46510a72010-04-15 01:51:59 +00001238SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001239 MachineBasicBlock *TBB,
1240 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001241 MachineBasicBlock *CurBB,
1242 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001243 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244
Dan Gohmanc2277342008-10-17 21:16:08 +00001245 // If the leaf of the tree is a comparison, merge the condition into
1246 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001247 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001248 // The operands of the cmp have to be in this block. We don't know
1249 // how to export them from some other block. If this is the first block
1250 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001251 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1253 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001255 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001256 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001257 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001258 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 } else {
1260 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001261 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001263
1264 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1266 SwitchCases.push_back(CB);
1267 return;
1268 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001269 }
1270
1271 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001272 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001273 NULL, TBB, FBB, CurBB);
1274 SwitchCases.push_back(CB);
1275}
1276
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001278void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001279 MachineBasicBlock *TBB,
1280 MachineBasicBlock *FBB,
1281 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001282 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001283 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001284 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001285 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001287 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1288 BOp->getParent() != CurBB->getBasicBlock() ||
1289 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1290 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 return;
1293 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // Create TmpBB after CurBB.
1296 MachineFunction::iterator BBI = CurBB;
1297 MachineFunction &MF = DAG.getMachineFunction();
1298 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1299 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 if (Opc == Instruction::Or) {
1302 // Codegen X | Y as:
1303 // jmp_if_X TBB
1304 // jmp TmpBB
1305 // TmpBB:
1306 // jmp_if_Y TBB
1307 // jmp FBB
1308 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001311 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001314 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 } else {
1316 assert(Opc == Instruction::And && "Unknown merge op!");
1317 // Codegen X & Y as:
1318 // jmp_if_X TmpBB
1319 // jmp FBB
1320 // TmpBB:
1321 // jmp_if_Y TBB
1322 // jmp FBB
1323 //
1324 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001327 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001330 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331 }
1332}
1333
1334/// If the set of cases should be emitted as a series of branches, return true.
1335/// If we should emit this as a bunch of and/or'd together conditions, return
1336/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337bool
Dan Gohman2048b852009-11-23 18:04:58 +00001338SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001339 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 // If this is two comparisons of the same values or'd or and'd together, they
1342 // will get folded into a single comparison, so don't emit two blocks.
1343 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1344 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1345 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1346 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1347 return false;
1348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Chris Lattner133ce872010-01-02 00:00:03 +00001350 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1351 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1352 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1353 Cases[0].CC == Cases[1].CC &&
1354 isa<Constant>(Cases[0].CmpRHS) &&
1355 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1356 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1357 return false;
1358 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1359 return false;
1360 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 return true;
1363}
1364
Dan Gohman46510a72010-04-15 01:51:59 +00001365void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001366 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 // Update machine-CFG edges.
1369 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1370
1371 // Figure out which block is immediately after the current one.
1372 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001374 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001375 NextBlock = BBI;
1376
1377 if (I.isUnconditional()) {
1378 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001380
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001382 if (Succ0MBB != NextBlock)
1383 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001385 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 return;
1388 }
1389
1390 // If this condition is one of the special cases we handle, do special stuff
1391 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001392 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1394
1395 // If this is a series of conditions that are or'd or and'd together, emit
1396 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001397 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 // For example, instead of something like:
1399 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001402 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001403 // or C, F
1404 // jnz foo
1405 // Emit:
1406 // cmp A, B
1407 // je foo
1408 // cmp D, E
1409 // jle foo
1410 //
Dan Gohman46510a72010-04-15 01:51:59 +00001411 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001412 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001413 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 (BOp->getOpcode() == Instruction::And ||
1415 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001416 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1417 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 // If the compares in later blocks need to use values not currently
1419 // exported from this block, export them now. This block should always
1420 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001421 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 // Allow some cases to be rejected.
1424 if (ShouldEmitAsBranches(SwitchCases)) {
1425 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1426 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1427 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001431 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 SwitchCases.erase(SwitchCases.begin());
1433 return;
1434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // Okay, we decided not to do this, remove any inserted MBB's and clear
1437 // SwitchCases.
1438 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001439 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 SwitchCases.clear();
1442 }
1443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001446 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001447 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Use visitSwitchCase to actually insert the fast branch sequence for this
1450 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452}
1453
1454/// visitSwitchCase - Emits the necessary code to represent a single node in
1455/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001456void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1457 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 SDValue Cond;
1459 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001460 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001461
1462 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463 if (CB.CmpMHS == NULL) {
1464 // Fold "(X == true)" to X and "(X == false)" to !X to
1465 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001466 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001467 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001469 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001470 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001472 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 } else {
1476 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1477
Anton Korobeynikov23218582008-12-23 22:25:27 +00001478 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1479 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480
1481 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001482 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483
1484 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001486 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001488 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001489 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 DAG.getConstant(High-Low, VT), ISD::SETULE);
1492 }
1493 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001496 SwitchBB->addSuccessor(CB.TrueBB);
1497 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 // Set NextBlock to be the MBB immediately after the current one, if any.
1500 // This is used to avoid emitting unnecessary branches to the next block.
1501 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001502 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001503 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // If the lhs block is the next block, invert the condition so that we can
1507 // fall through to the lhs instead of the rhs block.
1508 if (CB.TrueBB == NextBlock) {
1509 std::swap(CB.TrueBB, CB.FalseBB);
1510 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001511 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001513
Dale Johannesenf5d97892009-02-04 01:48:28 +00001514 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001516 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001517
Evan Cheng266a99d2010-09-23 06:51:55 +00001518 // Insert the false branch. Do this even if it's a fall through branch,
1519 // this makes it easier to do DAG optimizations which require inverting
1520 // the branch condition.
1521 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1522 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001523
1524 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525}
1526
1527/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001528void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Emit the code for the jump table
1530 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001531 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001532 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1533 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001535 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1536 MVT::Other, Index.getValue(1),
1537 Table, Index);
1538 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539}
1540
1541/// visitJumpTableHeader - This function emits necessary code to produce index
1542/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001543void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001544 JumpTableHeader &JTH,
1545 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001546 // Subtract the lowest switch case value from the value being switched on and
1547 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 // difference between smallest and largest cases.
1549 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001550 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001551 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001552 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001553
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001554 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001555 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001556 // can be used as an index into the jump table in a subsequent basic block.
1557 // This value may be smaller or larger than the target's pointer type, and
1558 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001559 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001560
Dan Gohman89496d02010-07-02 00:10:16 +00001561 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001562 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1563 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 JT.Reg = JumpTableReg;
1565
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001566 // Emit the range check for the jump table, and branch to the default block
1567 // for the switch statement if the value being switched on exceeds the largest
1568 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001569 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001570 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001571 DAG.getConstant(JTH.Last-JTH.First,VT),
1572 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573
1574 // Set NextBlock to be the MBB immediately after the current one, if any.
1575 // This is used to avoid emitting unnecessary branches to the next block.
1576 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001577 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001578
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001579 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 NextBlock = BBI;
1581
Dale Johannesen66978ee2009-01-31 02:22:37 +00001582 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001584 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585
Bill Wendling4533cac2010-01-28 21:51:40 +00001586 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001587 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1588 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001589
Bill Wendling87710f02009-12-21 23:47:40 +00001590 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591}
1592
1593/// visitBitTestHeader - This function emits necessary code to produce value
1594/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001595void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1596 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 // Subtract the minimum value
1598 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001599 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001600 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001601 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602
1603 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001604 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001605 TLI.getSetCCResultType(Sub.getValueType()),
1606 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001607 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608
Evan Chengd08e5b42011-01-06 01:02:44 +00001609 // Determine the type of the test operands.
1610 bool UsePtrType = false;
1611 if (!TLI.isTypeLegal(VT))
1612 UsePtrType = true;
1613 else {
1614 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1615 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1616 // Switch table case range are encoded into series of masks.
1617 // Just use pointer type, it's guaranteed to fit.
1618 UsePtrType = true;
1619 break;
1620 }
1621 }
1622 if (UsePtrType) {
1623 VT = TLI.getPointerTy();
1624 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1625 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626
Evan Chengd08e5b42011-01-06 01:02:44 +00001627 B.RegVT = VT;
1628 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001630 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631
1632 // Set NextBlock to be the MBB immediately after the current one, if any.
1633 // This is used to avoid emitting unnecessary branches to the next block.
1634 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001635 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001636 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637 NextBlock = BBI;
1638
1639 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1640
Dan Gohman99be8ae2010-04-19 22:41:47 +00001641 SwitchBB->addSuccessor(B.Default);
1642 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643
Dale Johannesen66978ee2009-01-31 02:22:37 +00001644 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001646 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001647
Evan Cheng8c1f4322010-09-23 18:32:19 +00001648 if (MBB != NextBlock)
1649 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1650 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001651
Bill Wendling87710f02009-12-21 23:47:40 +00001652 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653}
1654
1655/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001656void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1657 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001658 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001659 BitTestCase &B,
1660 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001661 EVT VT = BB.RegVT;
1662 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1663 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001664 SDValue Cmp;
1665 if (CountPopulation_64(B.Mask) == 1) {
1666 // Testing for a single bit; just compare the shift count with what it
1667 // would need to be to shift a 1 bit in that position.
1668 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001669 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001670 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001671 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001672 ISD::SETEQ);
1673 } else {
1674 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001675 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1676 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001677
Dan Gohman8e0163a2010-06-24 02:06:24 +00001678 // Emit bit tests and jumps
1679 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001680 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001681 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001682 TLI.getSetCCResultType(VT),
1683 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001684 ISD::SETNE);
1685 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 SwitchBB->addSuccessor(B.TargetBB);
1688 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689
Dale Johannesen66978ee2009-01-31 02:22:37 +00001690 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001692 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
1694 // Set NextBlock to be the MBB immediately after the current one, if any.
1695 // This is used to avoid emitting unnecessary branches to the next block.
1696 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001697 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001698 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699 NextBlock = BBI;
1700
Evan Cheng8c1f4322010-09-23 18:32:19 +00001701 if (NextMBB != NextBlock)
1702 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1703 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001704
Bill Wendling87710f02009-12-21 23:47:40 +00001705 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706}
1707
Dan Gohman46510a72010-04-15 01:51:59 +00001708void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001709 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711 // Retrieve successors.
1712 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1713 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1714
Gabor Greifb67e6b32009-01-15 11:10:44 +00001715 const Value *Callee(I.getCalledValue());
1716 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 visitInlineAsm(&I);
1718 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001719 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720
1721 // If the value of the invoke is used outside of its defining block, make it
1722 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001723 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724
1725 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 InvokeMBB->addSuccessor(Return);
1727 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728
1729 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001730 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1731 MVT::Other, getControlRoot(),
1732 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733}
1734
Dan Gohman46510a72010-04-15 01:51:59 +00001735void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736}
1737
1738/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1739/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001740bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1741 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001742 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001743 MachineBasicBlock *Default,
1744 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001748 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750 return false;
1751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752 // Get the MachineFunction which holds the current MBB. This is used when
1753 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001754 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755
1756 // Figure out which block is immediately after the current one.
1757 MachineBasicBlock *NextBlock = 0;
1758 MachineFunction::iterator BBI = CR.CaseBB;
1759
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001760 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 NextBlock = BBI;
1762
Benjamin Kramerce750f02010-11-22 09:45:38 +00001763 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // is the same as the other, but has one bit unset that the other has set,
1765 // use bit manipulation to do two compares at once. For example:
1766 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001767 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1768 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1769 if (Size == 2 && CR.CaseBB == SwitchBB) {
1770 Case &Small = *CR.Range.first;
1771 Case &Big = *(CR.Range.second-1);
1772
1773 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1774 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1775 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1776
1777 // Check that there is only one bit different.
1778 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1779 (SmallValue | BigValue) == BigValue) {
1780 // Isolate the common bit.
1781 APInt CommonBit = BigValue & ~SmallValue;
1782 assert((SmallValue | CommonBit) == BigValue &&
1783 CommonBit.countPopulation() == 1 && "Not a common bit?");
1784
1785 SDValue CondLHS = getValue(SV);
1786 EVT VT = CondLHS.getValueType();
1787 DebugLoc DL = getCurDebugLoc();
1788
1789 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1790 DAG.getConstant(CommonBit, VT));
1791 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1792 Or, DAG.getConstant(BigValue, VT),
1793 ISD::SETEQ);
1794
1795 // Update successor info.
1796 SwitchBB->addSuccessor(Small.BB);
1797 SwitchBB->addSuccessor(Default);
1798
1799 // Insert the true branch.
1800 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1801 getControlRoot(), Cond,
1802 DAG.getBasicBlock(Small.BB));
1803
1804 // Insert the false branch.
1805 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1806 DAG.getBasicBlock(Default));
1807
1808 DAG.setRoot(BrCond);
1809 return true;
1810 }
1811 }
1812 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 // Rearrange the case blocks so that the last one falls through if possible.
1815 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1816 // The last case block won't fall through into 'NextBlock' if we emit the
1817 // branches in this order. See if rearranging a case value would help.
1818 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1819 if (I->BB == NextBlock) {
1820 std::swap(*I, BackCase);
1821 break;
1822 }
1823 }
1824 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 // Create a CaseBlock record representing a conditional branch to
1827 // the Case's target mbb if the value being switched on SV is equal
1828 // to C.
1829 MachineBasicBlock *CurBlock = CR.CaseBB;
1830 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1831 MachineBasicBlock *FallThrough;
1832 if (I != E-1) {
1833 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1834 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001835
1836 // Put SV in a virtual register to make it available from the new blocks.
1837 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 } else {
1839 // If the last case doesn't match, go to the default block.
1840 FallThrough = Default;
1841 }
1842
Dan Gohman46510a72010-04-15 01:51:59 +00001843 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 ISD::CondCode CC;
1845 if (I->High == I->Low) {
1846 // This is just small small case range :) containing exactly 1 case
1847 CC = ISD::SETEQ;
1848 LHS = SV; RHS = I->High; MHS = NULL;
1849 } else {
1850 CC = ISD::SETLE;
1851 LHS = I->Low; MHS = SV; RHS = I->High;
1852 }
1853 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 // If emitting the first comparison, just call visitSwitchCase to emit the
1856 // code into the current block. Otherwise, push the CaseBlock onto the
1857 // vector to be later processed by SDISel, and insert the node's MBB
1858 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001859 if (CurBlock == SwitchBB)
1860 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 else
1862 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 CurBlock = FallThrough;
1865 }
1866
1867 return true;
1868}
1869
1870static inline bool areJTsAllowed(const TargetLowering &TLI) {
1871 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1873 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001874}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001875
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001876static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001877 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001878 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001879 return (LastExt - FirstExt + 1ULL);
1880}
1881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001883bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1884 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001885 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001886 MachineBasicBlock* Default,
1887 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888 Case& FrontCase = *CR.Range.first;
1889 Case& BackCase = *(CR.Range.second-1);
1890
Chris Lattnere880efe2009-11-07 07:50:34 +00001891 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1892 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893
Chris Lattnere880efe2009-11-07 07:50:34 +00001894 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1896 I!=E; ++I)
1897 TSize += I->size();
1898
Dan Gohmane0567812010-04-08 23:03:40 +00001899 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001901
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001902 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001903 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 if (Density < 0.4)
1905 return false;
1906
David Greene4b69d992010-01-05 01:24:57 +00001907 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001908 << "First entry: " << First << ". Last entry: " << Last << '\n'
1909 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001910 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911
1912 // Get the MachineFunction which holds the current MBB. This is used when
1913 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001914 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915
1916 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001918 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919
1920 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1921
1922 // Create a new basic block to hold the code for loading the address
1923 // of the jump table, and jumping to it. Update successor information;
1924 // we will either branch to the default case for the switch, or the jump
1925 // table.
1926 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1927 CurMF->insert(BBI, JumpTableBB);
1928 CR.CaseBB->addSuccessor(Default);
1929 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 // Build a vector of destination BBs, corresponding to each target
1932 // of the jump table. If the value of the jump table slot corresponds to
1933 // a case statement, push the case's BB onto the vector, otherwise, push
1934 // the default BB.
1935 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001936 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001938 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1939 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001940
1941 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 DestBBs.push_back(I->BB);
1943 if (TEI==High)
1944 ++I;
1945 } else {
1946 DestBBs.push_back(Default);
1947 }
1948 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001950 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001951 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1952 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953 E = DestBBs.end(); I != E; ++I) {
1954 if (!SuccsHandled[(*I)->getNumber()]) {
1955 SuccsHandled[(*I)->getNumber()] = true;
1956 JumpTableBB->addSuccessor(*I);
1957 }
1958 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001960 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001961 unsigned JTEncoding = TLI.getJumpTableEncoding();
1962 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001963 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 // Set the jump table information so that we can codegen it as a second
1966 // MachineBasicBlock
1967 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001968 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1969 if (CR.CaseBB == SwitchBB)
1970 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001972 JTCases.push_back(JumpTableBlock(JTH, JT));
1973
1974 return true;
1975}
1976
1977/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1978/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001979bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1980 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001981 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001982 MachineBasicBlock *Default,
1983 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 // Get the MachineFunction which holds the current MBB. This is used when
1985 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001986 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001987
1988 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001990 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991
1992 Case& FrontCase = *CR.Range.first;
1993 Case& BackCase = *(CR.Range.second-1);
1994 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1995
1996 // Size is the number of Cases represented by this range.
1997 unsigned Size = CR.Range.second - CR.Range.first;
1998
Chris Lattnere880efe2009-11-07 07:50:34 +00001999 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2000 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 double FMetric = 0;
2002 CaseItr Pivot = CR.Range.first + Size/2;
2003
2004 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2005 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002006 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2008 I!=E; ++I)
2009 TSize += I->size();
2010
Chris Lattnere880efe2009-11-07 07:50:34 +00002011 APInt LSize = FrontCase.size();
2012 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002013 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002014 << "First: " << First << ", Last: " << Last <<'\n'
2015 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2017 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002018 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2019 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002020 APInt Range = ComputeRange(LEnd, RBegin);
2021 assert((Range - 2ULL).isNonNegative() &&
2022 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002023 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002024 (LEnd - First + 1ULL).roundToDouble();
2025 double RDensity = (double)RSize.roundToDouble() /
2026 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002027 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002029 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002030 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2031 << "LDensity: " << LDensity
2032 << ", RDensity: " << RDensity << '\n'
2033 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 if (FMetric < Metric) {
2035 Pivot = J;
2036 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002037 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 }
2039
2040 LSize += J->size();
2041 RSize -= J->size();
2042 }
2043 if (areJTsAllowed(TLI)) {
2044 // If our case is dense we *really* should handle it earlier!
2045 assert((FMetric > 0) && "Should handle dense range earlier!");
2046 } else {
2047 Pivot = CR.Range.first + Size/2;
2048 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 CaseRange LHSR(CR.Range.first, Pivot);
2051 CaseRange RHSR(Pivot, CR.Range.second);
2052 Constant *C = Pivot->Low;
2053 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002056 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002058 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 // Pivot's Value, then we can branch directly to the LHS's Target,
2060 // rather than creating a leaf node for it.
2061 if ((LHSR.second - LHSR.first) == 1 &&
2062 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063 cast<ConstantInt>(C)->getValue() ==
2064 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 TrueBB = LHSR.first->BB;
2066 } else {
2067 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2068 CurMF->insert(BBI, TrueBB);
2069 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002070
2071 // Put SV in a virtual register to make it available from the new blocks.
2072 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 // Similar to the optimization above, if the Value being switched on is
2076 // known to be less than the Constant CR.LT, and the current Case Value
2077 // is CR.LT - 1, then we can branch directly to the target block for
2078 // the current Case Value, rather than emitting a RHS leaf node for it.
2079 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002080 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2081 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 FalseBB = RHSR.first->BB;
2083 } else {
2084 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2085 CurMF->insert(BBI, FalseBB);
2086 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002087
2088 // Put SV in a virtual register to make it available from the new blocks.
2089 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 }
2091
2092 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002093 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 // Otherwise, branch to LHS.
2095 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2096
Dan Gohman99be8ae2010-04-19 22:41:47 +00002097 if (CR.CaseBB == SwitchBB)
2098 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 else
2100 SwitchCases.push_back(CB);
2101
2102 return true;
2103}
2104
2105/// handleBitTestsSwitchCase - if current case range has few destination and
2106/// range span less, than machine word bitwidth, encode case range into series
2107/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002108bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2109 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002110 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002111 MachineBasicBlock* Default,
2112 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002113 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002114 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115
2116 Case& FrontCase = *CR.Range.first;
2117 Case& BackCase = *(CR.Range.second-1);
2118
2119 // Get the MachineFunction which holds the current MBB. This is used when
2120 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002121 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002123 // If target does not have legal shift left, do not emit bit tests at all.
2124 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2125 return false;
2126
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2129 I!=E; ++I) {
2130 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 // Count unique destinations
2135 SmallSet<MachineBasicBlock*, 4> Dests;
2136 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2137 Dests.insert(I->BB);
2138 if (Dests.size() > 3)
2139 // Don't bother the code below, if there are too much unique destinations
2140 return false;
2141 }
David Greene4b69d992010-01-05 01:24:57 +00002142 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002143 << Dests.size() << '\n'
2144 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2148 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002149 APInt cmpRange = maxValue - minValue;
2150
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002152 << "Low bound: " << minValue << '\n'
2153 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
Dan Gohmane0567812010-04-08 23:03:40 +00002155 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 (!(Dests.size() == 1 && numCmps >= 3) &&
2157 !(Dests.size() == 2 && numCmps >= 5) &&
2158 !(Dests.size() >= 3 && numCmps >= 6)))
2159 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002160
David Greene4b69d992010-01-05 01:24:57 +00002161 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 // Optimize the case where all the case values fit in a
2165 // word without having to subtract minValue. In this case,
2166 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002167 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002171 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 CaseBitsVector CasesBits;
2174 unsigned i, count = 0;
2175
2176 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2177 MachineBasicBlock* Dest = I->BB;
2178 for (i = 0; i < count; ++i)
2179 if (Dest == CasesBits[i].BB)
2180 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 if (i == count) {
2183 assert((count < 3) && "Too much destinations to test!");
2184 CasesBits.push_back(CaseBits(0, Dest, 0));
2185 count++;
2186 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002187
2188 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2189 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2190
2191 uint64_t lo = (lowValue - lowBound).getZExtValue();
2192 uint64_t hi = (highValue - lowBound).getZExtValue();
2193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 for (uint64_t j = lo; j <= hi; j++) {
2195 CasesBits[i].Mask |= 1ULL << j;
2196 CasesBits[i].Bits++;
2197 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002199 }
2200 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 BitTestInfo BTC;
2203
2204 // Figure out which block is immediately after the current one.
2205 MachineFunction::iterator BBI = CR.CaseBB;
2206 ++BBI;
2207
2208 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2209
David Greene4b69d992010-01-05 01:24:57 +00002210 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002212 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002213 << ", Bits: " << CasesBits[i].Bits
2214 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215
2216 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2217 CurMF->insert(BBI, CaseBB);
2218 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2219 CaseBB,
2220 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002221
2222 // Put SV in a virtual register to make it available from the new blocks.
2223 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225
2226 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002227 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 CR.CaseBB, Default, BTC);
2229
Dan Gohman99be8ae2010-04-19 22:41:47 +00002230 if (CR.CaseBB == SwitchBB)
2231 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 BitTestCases.push_back(BTB);
2234
2235 return true;
2236}
2237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002239size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2240 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002241 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242
2243 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2246 Cases.push_back(Case(SI.getSuccessorValue(i),
2247 SI.getSuccessorValue(i),
2248 SMBB));
2249 }
2250 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2251
2252 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 // Must recompute end() each iteration because it may be
2255 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002256 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2257 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002258 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2259 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 MachineBasicBlock* nextBB = J->BB;
2261 MachineBasicBlock* currentBB = I->BB;
2262
2263 // If the two neighboring cases go to the same destination, merge them
2264 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 I->High = J->High;
2267 J = Cases.erase(J);
2268 } else {
2269 I = J++;
2270 }
2271 }
2272
2273 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2274 if (I->Low != I->High)
2275 // A range counts double, since it requires two compares.
2276 ++numCmps;
2277 }
2278
2279 return numCmps;
2280}
2281
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002282void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2283 MachineBasicBlock *Last) {
2284 // Update JTCases.
2285 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2286 if (JTCases[i].first.HeaderBB == First)
2287 JTCases[i].first.HeaderBB = Last;
2288
2289 // Update BitTestCases.
2290 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2291 if (BitTestCases[i].Parent == First)
2292 BitTestCases[i].Parent = Last;
2293}
2294
Dan Gohman46510a72010-04-15 01:51:59 +00002295void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002296 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002298 // Figure out which block is immediately after the current one.
2299 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2301
2302 // If there is only the default destination, branch to it if it is not the
2303 // next basic block. Otherwise, just fall through.
2304 if (SI.getNumOperands() == 2) {
2305 // Update machine-CFG edges.
2306
2307 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002308 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002309 if (Default != NextBlock)
2310 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2311 MVT::Other, getControlRoot(),
2312 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 return;
2315 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 // If there are any non-default case statements, create a vector of Cases
2318 // representing each one, and sort the vector so that we can efficiently
2319 // create a binary search tree from them.
2320 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002322 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002323 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002324 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325
2326 // Get the Value to be switched on and default basic blocks, which will be
2327 // inserted into CaseBlock records, representing basic blocks in the binary
2328 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002329 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
2331 // Push the initial CaseRec onto the worklist
2332 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002333 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2334 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335
2336 while (!WorkList.empty()) {
2337 // Grab a record representing a case range to process off the worklist
2338 CaseRec CR = WorkList.back();
2339 WorkList.pop_back();
2340
Dan Gohman99be8ae2010-04-19 22:41:47 +00002341 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 // If the range has few cases (two or less) emit a series of specific
2345 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002346 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002348
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002349 // If the switch has more than 5 blocks, and at least 40% dense, and the
2350 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002352 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2356 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 }
2359}
2360
Dan Gohman46510a72010-04-15 01:51:59 +00002361void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002362 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002363
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002364 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002365 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002366 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002367 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002368 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002369 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002370 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2371 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002372 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002373
Bill Wendling4533cac2010-01-28 21:51:40 +00002374 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2375 MVT::Other, getControlRoot(),
2376 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002377}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378
Dan Gohman46510a72010-04-15 01:51:59 +00002379void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 // -0.0 - X --> fneg
2381 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002382 if (isa<Constant>(I.getOperand(0)) &&
2383 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2384 SDValue Op2 = getValue(I.getOperand(1));
2385 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2386 Op2.getValueType(), Op2));
2387 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002389
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002390 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391}
2392
Dan Gohman46510a72010-04-15 01:51:59 +00002393void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 SDValue Op1 = getValue(I.getOperand(0));
2395 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2397 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398}
2399
Dan Gohman46510a72010-04-15 01:51:59 +00002400void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 SDValue Op1 = getValue(I.getOperand(0));
2402 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002403
2404 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2405
Chris Lattnerd3027732011-02-13 09:02:52 +00002406 // Coerce the shift amount to the right type if we can.
2407 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002408 unsigned ShiftSize = ShiftTy.getSizeInBits();
2409 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002410 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002411
Dan Gohman57fc82d2009-04-09 03:51:29 +00002412 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002413 if (ShiftSize > Op2Size)
2414 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002415
Dan Gohman57fc82d2009-04-09 03:51:29 +00002416 // If the operand is larger than the shift count type but the shift
2417 // count type has enough bits to represent any shift value, truncate
2418 // it now. This is a common case and it exposes the truncate to
2419 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002420 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2421 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2422 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002423 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002424 else
Chris Lattnere0751182011-02-13 19:09:16 +00002425 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002427
Bill Wendling4533cac2010-01-28 21:51:40 +00002428 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2429 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430}
2431
Dan Gohman46510a72010-04-15 01:51:59 +00002432void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002434 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002436 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 predicate = ICmpInst::Predicate(IC->getPredicate());
2438 SDValue Op1 = getValue(I.getOperand(0));
2439 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002440 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002441
Owen Andersone50ed302009-08-10 22:56:29 +00002442 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002443 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444}
2445
Dan Gohman46510a72010-04-15 01:51:59 +00002446void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002448 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002450 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 predicate = FCmpInst::Predicate(FC->getPredicate());
2452 SDValue Op1 = getValue(I.getOperand(0));
2453 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002454 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002455 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002456 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457}
2458
Dan Gohman46510a72010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002460 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002461 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2462 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002463 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002464
Bill Wendling49fcff82009-12-21 22:30:11 +00002465 SmallVector<SDValue, 4> Values(NumValues);
2466 SDValue Cond = getValue(I.getOperand(0));
2467 SDValue TrueVal = getValue(I.getOperand(1));
2468 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002469
Bill Wendling4533cac2010-01-28 21:51:40 +00002470 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002471 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002472 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2473 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002474 SDValue(TrueVal.getNode(),
2475 TrueVal.getResNo() + i),
2476 SDValue(FalseVal.getNode(),
2477 FalseVal.getResNo() + i));
2478
Bill Wendling4533cac2010-01-28 21:51:40 +00002479 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2480 DAG.getVTList(&ValueVTs[0], NumValues),
2481 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002482}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483
Dan Gohman46510a72010-04-15 01:51:59 +00002484void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2486 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002487 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002488 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489}
2490
Dan Gohman46510a72010-04-15 01:51:59 +00002491void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2493 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2494 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002495 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002496 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497}
2498
Dan Gohman46510a72010-04-15 01:51:59 +00002499void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2501 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2502 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002503 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002504 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505}
2506
Dan Gohman46510a72010-04-15 01:51:59 +00002507void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // FPTrunc is never a no-op cast, no need to check
2509 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002511 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2512 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513}
2514
Dan Gohman46510a72010-04-15 01:51:59 +00002515void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 // FPTrunc is never a no-op cast, no need to check
2517 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002519 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520}
2521
Dan Gohman46510a72010-04-15 01:51:59 +00002522void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523 // FPToUI is never a no-op cast, no need to check
2524 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002525 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002526 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527}
2528
Dan Gohman46510a72010-04-15 01:51:59 +00002529void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530 // FPToSI is never a no-op cast, no need to check
2531 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002532 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002533 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534}
2535
Dan Gohman46510a72010-04-15 01:51:59 +00002536void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 // UIToFP is never a no-op cast, no need to check
2538 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002539 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002540 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541}
2542
Dan Gohman46510a72010-04-15 01:51:59 +00002543void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002544 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002546 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002547 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548}
2549
Dan Gohman46510a72010-04-15 01:51:59 +00002550void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 // What to do depends on the size of the integer and the size of the pointer.
2552 // We can either truncate, zero extend, or no-op, accordingly.
2553 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002554 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002555 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556}
2557
Dan Gohman46510a72010-04-15 01:51:59 +00002558void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559 // What to do depends on the size of the integer and the size of the pointer.
2560 // We can either truncate, zero extend, or no-op, accordingly.
2561 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002562 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002563 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564}
2565
Dan Gohman46510a72010-04-15 01:51:59 +00002566void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002568 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002569
Bill Wendling49fcff82009-12-21 22:30:11 +00002570 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002572 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002573 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 DestVT, N)); // convert types.
2575 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002576 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 SDValue InVec = getValue(I.getOperand(0));
2581 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002582 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002583 TLI.getPointerTy(),
2584 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2586 TLI.getValueType(I.getType()),
2587 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588}
2589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002592 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002593 TLI.getPointerTy(),
2594 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002595 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2596 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597}
2598
Mon P Wangaeb06d22008-11-10 04:46:22 +00002599// Utility for visitShuffleVector - Returns true if the mask is mask starting
2600// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002601static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2602 unsigned MaskNumElts = Mask.size();
2603 for (unsigned i = 0; i != MaskNumElts; ++i)
2604 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002606 return true;
2607}
2608
Dan Gohman46510a72010-04-15 01:51:59 +00002609void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002611 SDValue Src1 = getValue(I.getOperand(0));
2612 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 // Convert the ConstantVector mask operand into an array of ints, with -1
2615 // representing undef values.
2616 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002617 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002618 unsigned MaskNumElts = MaskElts.size();
2619 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 if (isa<UndefValue>(MaskElts[i]))
2621 Mask.push_back(-1);
2622 else
2623 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2624 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002625
Owen Andersone50ed302009-08-10 22:56:29 +00002626 EVT VT = TLI.getValueType(I.getType());
2627 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002628 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002629
Mon P Wangc7849c22008-11-16 05:06:27 +00002630 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002631 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2632 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633 return;
2634 }
2635
2636 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002637 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2638 // Mask is longer than the source vectors and is a multiple of the source
2639 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002640 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002641 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2642 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002643 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2644 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002645 return;
2646 }
2647
Mon P Wangc7849c22008-11-16 05:06:27 +00002648 // Pad both vectors with undefs to make them the same length as the mask.
2649 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2651 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002652 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2655 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002656 MOps1[0] = Src1;
2657 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002658
2659 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2660 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 &MOps1[0], NumConcat);
2662 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002663 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002665
Mon P Wangaeb06d22008-11-10 04:46:22 +00002666 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002668 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002670 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 MappedOps.push_back(Idx);
2672 else
2673 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002674 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002675
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2677 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002678 return;
2679 }
2680
Mon P Wangc7849c22008-11-16 05:06:27 +00002681 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002682 // Analyze the access pattern of the vector to see if we can extract
2683 // two subvectors and do the shuffle. The analysis is done by calculating
2684 // the range of elements the mask access on both vectors.
2685 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2686 int MaxRange[2] = {-1, -1};
2687
Nate Begeman5a5ca152009-04-29 05:20:52 +00002688 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 int Idx = Mask[i];
2690 int Input = 0;
2691 if (Idx < 0)
2692 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002693
Nate Begeman5a5ca152009-04-29 05:20:52 +00002694 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 Input = 1;
2696 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002697 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 if (Idx > MaxRange[Input])
2699 MaxRange[Input] = Idx;
2700 if (Idx < MinRange[Input])
2701 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002702 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002703
Mon P Wangc7849c22008-11-16 05:06:27 +00002704 // Check if the access is smaller than the vector size and can we find
2705 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002706 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2707 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002708 int StartIdx[2]; // StartIdx to extract from
2709 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002710 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002711 RangeUse[Input] = 0; // Unused
2712 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002713 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002714 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002715 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002717 RangeUse[Input] = 1; // Extract from beginning of the vector
2718 StartIdx[Input] = 0;
2719 } else {
2720 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002722 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002723 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002724 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002725 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 }
2727
Bill Wendling636e2582009-08-21 18:16:06 +00002728 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002729 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 return;
2731 }
2732 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2733 // Extract appropriate subvector and generate a vector shuffle
2734 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002735 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002736 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002737 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002738 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002739 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002740 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002741 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002742
Mon P Wangc7849c22008-11-16 05:06:27 +00002743 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002745 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 int Idx = Mask[i];
2747 if (Idx < 0)
2748 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002749 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 MappedOps.push_back(Idx - StartIdx[0]);
2751 else
2752 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002753 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002754
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2756 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002757 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002758 }
2759 }
2760
Mon P Wangc7849c22008-11-16 05:06:27 +00002761 // We can't use either concat vectors or extract subvectors so fall back to
2762 // replacing the shuffle with extract and build vector.
2763 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002764 EVT EltVT = VT.getVectorElementType();
2765 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002766 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002767 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002769 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002770 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002772 SDValue Res;
2773
Nate Begeman5a5ca152009-04-29 05:20:52 +00002774 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002775 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2776 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002777 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002778 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2779 EltVT, Src2,
2780 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2781
2782 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002783 }
2784 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002785
Bill Wendling4533cac2010-01-28 21:51:40 +00002786 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2787 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788}
2789
Dan Gohman46510a72010-04-15 01:51:59 +00002790void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791 const Value *Op0 = I.getOperand(0);
2792 const Value *Op1 = I.getOperand(1);
2793 const Type *AggTy = I.getType();
2794 const Type *ValTy = Op1->getType();
2795 bool IntoUndef = isa<UndefValue>(Op0);
2796 bool FromUndef = isa<UndefValue>(Op1);
2797
Dan Gohman0dadb152010-10-06 16:18:29 +00002798 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799
Owen Andersone50ed302009-08-10 22:56:29 +00002800 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002802 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2804
2805 unsigned NumAggValues = AggValueVTs.size();
2806 unsigned NumValValues = ValValueVTs.size();
2807 SmallVector<SDValue, 4> Values(NumAggValues);
2808
2809 SDValue Agg = getValue(Op0);
2810 SDValue Val = getValue(Op1);
2811 unsigned i = 0;
2812 // Copy the beginning value(s) from the original aggregate.
2813 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002814 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 SDValue(Agg.getNode(), Agg.getResNo() + i);
2816 // Copy values from the inserted value(s).
2817 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002818 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2820 // Copy remaining value(s) from the original aggregate.
2821 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002822 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 SDValue(Agg.getNode(), Agg.getResNo() + i);
2824
Bill Wendling4533cac2010-01-28 21:51:40 +00002825 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2826 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2827 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828}
2829
Dan Gohman46510a72010-04-15 01:51:59 +00002830void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 const Value *Op0 = I.getOperand(0);
2832 const Type *AggTy = Op0->getType();
2833 const Type *ValTy = I.getType();
2834 bool OutOfUndef = isa<UndefValue>(Op0);
2835
Dan Gohman0dadb152010-10-06 16:18:29 +00002836 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837
Owen Andersone50ed302009-08-10 22:56:29 +00002838 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2840
2841 unsigned NumValValues = ValValueVTs.size();
2842 SmallVector<SDValue, 4> Values(NumValValues);
2843
2844 SDValue Agg = getValue(Op0);
2845 // Copy out the selected value(s).
2846 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2847 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002848 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002849 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002850 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851
Bill Wendling4533cac2010-01-28 21:51:40 +00002852 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2853 DAG.getVTList(&ValValueVTs[0], NumValValues),
2854 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855}
2856
Dan Gohman46510a72010-04-15 01:51:59 +00002857void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858 SDValue N = getValue(I.getOperand(0));
2859 const Type *Ty = I.getOperand(0)->getType();
2860
Dan Gohman46510a72010-04-15 01:51:59 +00002861 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002863 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2865 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2866 if (Field) {
2867 // N = N + Offset
2868 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002869 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 DAG.getIntPtrConstant(Offset));
2871 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 Ty = StTy->getElementType(Field);
2874 } else {
2875 Ty = cast<SequentialType>(Ty)->getElementType();
2876
2877 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002878 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002879 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002880 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002881 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002882 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002883 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002884 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002885 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002886 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2887 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002888 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002889 else
Evan Chengb1032a82009-02-09 20:54:38 +00002890 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002891
Dale Johannesen66978ee2009-01-31 02:22:37 +00002892 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002893 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002894 continue;
2895 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002898 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2899 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 SDValue IdxN = getValue(Idx);
2901
2902 // If the index is smaller or larger than intptr_t, truncate or extend
2903 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002904 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905
2906 // If this is a multiply by a power of two, turn it into a shl
2907 // immediately. This is a very common case.
2908 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002909 if (ElementSize.isPowerOf2()) {
2910 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002911 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002912 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002913 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002915 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002916 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002917 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918 }
2919 }
2920
Scott Michelfdc40a02009-02-17 22:15:04 +00002921 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002922 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 }
2924 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 setValue(&I, N);
2927}
2928
Dan Gohman46510a72010-04-15 01:51:59 +00002929void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 // If this is a fixed sized alloca in the entry block of the function,
2931 // allocate it statically on the stack.
2932 if (FuncInfo.StaticAllocaMap.count(&I))
2933 return; // getValue will auto-populate this.
2934
2935 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002936 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 unsigned Align =
2938 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2939 I.getAlignment());
2940
2941 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002942
Owen Andersone50ed302009-08-10 22:56:29 +00002943 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002944 if (AllocSize.getValueType() != IntPtr)
2945 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2946
2947 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2948 AllocSize,
2949 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 // Handle alignment. If the requested alignment is less than or equal to
2952 // the stack alignment, ignore it. If the size is greater than or equal to
2953 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002954 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 if (Align <= StackAlign)
2956 Align = 0;
2957
2958 // Round the size of the allocation up to the stack alignment size
2959 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002960 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002961 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002965 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002966 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2968
2969 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002970 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002971 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002972 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 setValue(&I, DSA);
2974 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 // Inform the Frame Information that we have just allocated a variable-sized
2977 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002978 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979}
2980
Dan Gohman46510a72010-04-15 01:51:59 +00002981void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982 const Value *SV = I.getOperand(0);
2983 SDValue Ptr = getValue(SV);
2984
2985 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002988 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002990 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991
Owen Andersone50ed302009-08-10 22:56:29 +00002992 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 SmallVector<uint64_t, 4> Offsets;
2994 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2995 unsigned NumValues = ValueVTs.size();
2996 if (NumValues == 0)
2997 return;
2998
2999 SDValue Root;
3000 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003001 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 // Serialize volatile loads with other side effects.
3003 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003004 else if (AA->pointsToConstantMemory(
3005 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 // Do not serialize (non-volatile) loads of constant memory with anything.
3007 Root = DAG.getEntryNode();
3008 ConstantMemory = true;
3009 } else {
3010 // Do not serialize non-volatile loads against each other.
3011 Root = DAG.getRoot();
3012 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003015 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3016 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003017 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003018 unsigned ChainI = 0;
3019 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3020 // Serializing loads here may result in excessive register pressure, and
3021 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3022 // could recover a bit by hoisting nodes upward in the chain by recognizing
3023 // they are side-effect free or do not alias. The optimizer should really
3024 // avoid this case by converting large object/array copies to llvm.memcpy
3025 // (MaxParallelChains should always remain as failsafe).
3026 if (ChainI == MaxParallelChains) {
3027 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3028 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3029 MVT::Other, &Chains[0], ChainI);
3030 Root = Chain;
3031 ChainI = 0;
3032 }
Bill Wendling856ff412009-12-22 00:12:37 +00003033 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3034 PtrVT, Ptr,
3035 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003036 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003037 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003038 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003041 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003045 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003046 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 if (isVolatile)
3048 DAG.setRoot(Chain);
3049 else
3050 PendingLoads.push_back(Chain);
3051 }
3052
Bill Wendling4533cac2010-01-28 21:51:40 +00003053 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3054 DAG.getVTList(&ValueVTs[0], NumValues),
3055 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003056}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057
Dan Gohman46510a72010-04-15 01:51:59 +00003058void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3059 const Value *SrcV = I.getOperand(0);
3060 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061
Owen Andersone50ed302009-08-10 22:56:29 +00003062 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063 SmallVector<uint64_t, 4> Offsets;
3064 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3065 unsigned NumValues = ValueVTs.size();
3066 if (NumValues == 0)
3067 return;
3068
3069 // Get the lowered operands. Note that we do this after
3070 // checking if NumResults is zero, because with zero results
3071 // the operands won't have values in the map.
3072 SDValue Src = getValue(SrcV);
3073 SDValue Ptr = getValue(PtrV);
3074
3075 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003076 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3077 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003078 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003080 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003081 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003082 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003083
Andrew Trickde91f3c2010-11-12 17:50:46 +00003084 unsigned ChainI = 0;
3085 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3086 // See visitLoad comments.
3087 if (ChainI == MaxParallelChains) {
3088 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3089 MVT::Other, &Chains[0], ChainI);
3090 Root = Chain;
3091 ChainI = 0;
3092 }
Bill Wendling856ff412009-12-22 00:12:37 +00003093 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3094 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003095 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3096 SDValue(Src.getNode(), Src.getResNo() + i),
3097 Add, MachinePointerInfo(PtrV, Offsets[i]),
3098 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3099 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003100 }
3101
Devang Patel7e13efa2010-10-26 22:14:52 +00003102 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003103 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003104 ++SDNodeOrder;
3105 AssignOrderingToNode(StoreNode.getNode());
3106 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107}
3108
3109/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3110/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003111void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003112 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003113 bool HasChain = !I.doesNotAccessMemory();
3114 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3115
3116 // Build the operand list.
3117 SmallVector<SDValue, 8> Ops;
3118 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3119 if (OnlyLoad) {
3120 // We don't need to serialize loads against other loads.
3121 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003122 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 Ops.push_back(getRoot());
3124 }
3125 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003126
3127 // Info is set by getTgtMemInstrinsic
3128 TargetLowering::IntrinsicInfo Info;
3129 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3130
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003131 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003132 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3133 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003134 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135
3136 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003137 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3138 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139 assert(TLI.isTypeLegal(Op.getValueType()) &&
3140 "Intrinsic uses a non-legal type?");
3141 Ops.push_back(Op);
3142 }
3143
Owen Andersone50ed302009-08-10 22:56:29 +00003144 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003145 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3146#ifndef NDEBUG
3147 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3148 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3149 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 }
Bob Wilson8d919552009-07-31 22:41:21 +00003151#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003152
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003155
Bob Wilson8d919552009-07-31 22:41:21 +00003156 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157
3158 // Create the node.
3159 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003160 if (IsTgtIntrinsic) {
3161 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003162 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003163 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003164 Info.memVT,
3165 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003166 Info.align, Info.vol,
3167 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003168 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003169 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003170 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003171 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003172 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003173 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003174 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003175 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003176 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003177 }
3178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 if (HasChain) {
3180 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3181 if (OnlyLoad)
3182 PendingLoads.push_back(Chain);
3183 else
3184 DAG.setRoot(Chain);
3185 }
Bill Wendling856ff412009-12-22 00:12:37 +00003186
Benjamin Kramerf0127052010-01-05 13:12:22 +00003187 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003189 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003190 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003191 }
Bill Wendling856ff412009-12-22 00:12:37 +00003192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003193 setValue(&I, Result);
3194 }
3195}
3196
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003197/// GetSignificand - Get the significand and build it into a floating-point
3198/// number with exponent of 1:
3199///
3200/// Op = (Op & 0x007fffff) | 0x3f800000;
3201///
3202/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003203static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003204GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3206 DAG.getConstant(0x007fffff, MVT::i32));
3207 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3208 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003209 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003210}
3211
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003212/// GetExponent - Get the exponent:
3213///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003214/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003215///
3216/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003217static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003218GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003219 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3221 DAG.getConstant(0x7f800000, MVT::i32));
3222 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003223 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3225 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003226 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003227}
3228
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003229/// getF32Constant - Get 32-bit floating point constant.
3230static SDValue
3231getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003233}
3234
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003235/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236/// visitIntrinsicCall: I is a call instruction
3237/// Op is the associated NodeType for I
3238const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003239SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3240 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003241 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003242 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003243 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003244 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003245 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003246 getValue(I.getArgOperand(0)),
3247 getValue(I.getArgOperand(1)),
3248 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 setValue(&I, L);
3250 DAG.setRoot(L.getValue(1));
3251 return 0;
3252}
3253
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003254// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003255const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003256SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003257 SDValue Op1 = getValue(I.getArgOperand(0));
3258 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003259
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003261 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003262 return 0;
3263}
Bill Wendling74c37652008-12-09 22:08:41 +00003264
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003265/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3266/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003267void
Dan Gohman46510a72010-04-15 01:51:59 +00003268SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003269 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003270 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003271
Gabor Greif0635f352010-06-25 09:38:13 +00003272 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003273 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003274 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003275
3276 // Put the exponent in the right bit position for later addition to the
3277 // final result:
3278 //
3279 // #define LOG2OFe 1.4426950f
3280 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003282 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284
3285 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3287 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003288
3289 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003291 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003292
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003293 if (LimitFloatPrecision <= 6) {
3294 // For floating-point precision of 6:
3295 //
3296 // TwoToFractionalPartOfX =
3297 // 0.997535578f +
3298 // (0.735607626f + 0.252464424f * x) * x;
3299 //
3300 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003302 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003304 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3306 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003307 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003308 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003309
3310 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003312 TwoToFracPartOfX, IntegerPartOfX);
3313
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003314 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003315 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3316 // For floating-point precision of 12:
3317 //
3318 // TwoToFractionalPartOfX =
3319 // 0.999892986f +
3320 // (0.696457318f +
3321 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3322 //
3323 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003325 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3329 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3332 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003334 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003335
3336 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003338 TwoToFracPartOfX, IntegerPartOfX);
3339
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003340 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003341 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3342 // For floating-point precision of 18:
3343 //
3344 // TwoToFractionalPartOfX =
3345 // 0.999999982f +
3346 // (0.693148872f +
3347 // (0.240227044f +
3348 // (0.554906021e-1f +
3349 // (0.961591928e-2f +
3350 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3351 //
3352 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003354 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3358 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3361 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3364 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3367 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3370 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003372 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003374
3375 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003377 TwoToFracPartOfX, IntegerPartOfX);
3378
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003379 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003380 }
3381 } else {
3382 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003383 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003384 getValue(I.getArgOperand(0)).getValueType(),
3385 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003386 }
3387
Dale Johannesen59e577f2008-09-05 18:38:42 +00003388 setValue(&I, result);
3389}
3390
Bill Wendling39150252008-09-09 20:39:27 +00003391/// visitLog - Lower a log intrinsic. Handles the special sequences for
3392/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003393void
Dan Gohman46510a72010-04-15 01:51:59 +00003394SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003395 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003396 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003397
Gabor Greif0635f352010-06-25 09:38:13 +00003398 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003399 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003400 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003401 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003402
3403 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003404 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003406 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003407
3408 // Get the significand and build it into a floating-point number with
3409 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003410 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003411
3412 if (LimitFloatPrecision <= 6) {
3413 // For floating-point precision of 6:
3414 //
3415 // LogofMantissa =
3416 // -1.1609546f +
3417 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003418 //
Bill Wendling39150252008-09-09 20:39:27 +00003419 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003421 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003423 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3425 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003426 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003427
Scott Michelfdc40a02009-02-17 22:15:04 +00003428 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003430 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3431 // For floating-point precision of 12:
3432 //
3433 // LogOfMantissa =
3434 // -1.7417939f +
3435 // (2.8212026f +
3436 // (-1.4699568f +
3437 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3438 //
3439 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003441 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003443 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3445 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3448 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3451 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003453
Scott Michelfdc40a02009-02-17 22:15:04 +00003454 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003456 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3457 // For floating-point precision of 18:
3458 //
3459 // LogOfMantissa =
3460 // -2.1072184f +
3461 // (4.2372794f +
3462 // (-3.7029485f +
3463 // (2.2781945f +
3464 // (-0.87823314f +
3465 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3466 //
3467 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3473 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3476 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3479 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3482 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3485 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003487
Scott Michelfdc40a02009-02-17 22:15:04 +00003488 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003490 }
3491 } else {
3492 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003493 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003494 getValue(I.getArgOperand(0)).getValueType(),
3495 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003496 }
3497
Dale Johannesen59e577f2008-09-05 18:38:42 +00003498 setValue(&I, result);
3499}
3500
Bill Wendling3eb59402008-09-09 00:28:24 +00003501/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3502/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003503void
Dan Gohman46510a72010-04-15 01:51:59 +00003504SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003505 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003506 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003507
Gabor Greif0635f352010-06-25 09:38:13 +00003508 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003509 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003510 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003511 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003512
Bill Wendling39150252008-09-09 20:39:27 +00003513 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003514 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003515
Bill Wendling3eb59402008-09-09 00:28:24 +00003516 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003517 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003518 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003519
Bill Wendling3eb59402008-09-09 00:28:24 +00003520 // Different possible minimax approximations of significand in
3521 // floating-point for various degrees of accuracy over [1,2].
3522 if (LimitFloatPrecision <= 6) {
3523 // For floating-point precision of 6:
3524 //
3525 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3526 //
3527 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003529 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003531 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3533 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003535
Scott Michelfdc40a02009-02-17 22:15:04 +00003536 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003538 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3539 // For floating-point precision of 12:
3540 //
3541 // Log2ofMantissa =
3542 // -2.51285454f +
3543 // (4.07009056f +
3544 // (-2.12067489f +
3545 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003546 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003547 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3553 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3556 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3559 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003561
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003564 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3565 // For floating-point precision of 18:
3566 //
3567 // Log2ofMantissa =
3568 // -3.0400495f +
3569 // (6.1129976f +
3570 // (-5.3420409f +
3571 // (3.2865683f +
3572 // (-1.2669343f +
3573 // (0.27515199f -
3574 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3575 //
3576 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3582 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3585 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3588 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3591 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3594 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003596
Scott Michelfdc40a02009-02-17 22:15:04 +00003597 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003599 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003600 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003601 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003602 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003603 getValue(I.getArgOperand(0)).getValueType(),
3604 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003605 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003606
Dale Johannesen59e577f2008-09-05 18:38:42 +00003607 setValue(&I, result);
3608}
3609
Bill Wendling3eb59402008-09-09 00:28:24 +00003610/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3611/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003612void
Dan Gohman46510a72010-04-15 01:51:59 +00003613SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003614 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003615 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003616
Gabor Greif0635f352010-06-25 09:38:13 +00003617 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003618 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003619 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003621
Bill Wendling39150252008-09-09 20:39:27 +00003622 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003623 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003625 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003626
3627 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003628 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003629 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003630
3631 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003632 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003633 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003634 // Log10ofMantissa =
3635 // -0.50419619f +
3636 // (0.60948995f - 0.10380950f * x) * x;
3637 //
3638 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003642 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3644 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003646
Scott Michelfdc40a02009-02-17 22:15:04 +00003647 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003649 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3650 // For floating-point precision of 12:
3651 //
3652 // Log10ofMantissa =
3653 // -0.64831180f +
3654 // (0.91751397f +
3655 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3656 //
3657 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003659 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003661 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3663 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3666 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003668
Scott Michelfdc40a02009-02-17 22:15:04 +00003669 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003671 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003672 // For floating-point precision of 18:
3673 //
3674 // Log10ofMantissa =
3675 // -0.84299375f +
3676 // (1.5327582f +
3677 // (-1.0688956f +
3678 // (0.49102474f +
3679 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3680 //
3681 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3687 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3690 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3693 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3696 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003698
Scott Michelfdc40a02009-02-17 22:15:04 +00003699 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003701 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003702 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003703 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003704 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003705 getValue(I.getArgOperand(0)).getValueType(),
3706 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003707 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003708
Dale Johannesen59e577f2008-09-05 18:38:42 +00003709 setValue(&I, result);
3710}
3711
Bill Wendlinge10c8142008-09-09 22:39:21 +00003712/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3713/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003714void
Dan Gohman46510a72010-04-15 01:51:59 +00003715SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003716 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003717 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003718
Gabor Greif0635f352010-06-25 09:38:13 +00003719 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003720 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003721 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003722
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003724
3725 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3727 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728
3729 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003731 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732
3733 if (LimitFloatPrecision <= 6) {
3734 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003735 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003736 // TwoToFractionalPartOfX =
3737 // 0.997535578f +
3738 // (0.735607626f + 0.252464424f * x) * x;
3739 //
3740 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003744 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3746 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003748 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003749 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003751
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003752 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003754 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3755 // For floating-point precision of 12:
3756 //
3757 // TwoToFractionalPartOfX =
3758 // 0.999892986f +
3759 // (0.696457318f +
3760 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3761 //
3762 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003764 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003766 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3768 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3771 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003773 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003774 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003776
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003777 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003779 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3780 // For floating-point precision of 18:
3781 //
3782 // TwoToFractionalPartOfX =
3783 // 0.999999982f +
3784 // (0.693148872f +
3785 // (0.240227044f +
3786 // (0.554906021e-1f +
3787 // (0.961591928e-2f +
3788 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3789 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3795 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3798 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3801 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3804 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3807 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003809 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003810 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003812
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003813 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003815 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003816 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003817 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003818 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003819 getValue(I.getArgOperand(0)).getValueType(),
3820 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003821 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003822
Dale Johannesen601d3c02008-09-05 01:48:15 +00003823 setValue(&I, result);
3824}
3825
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003826/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3827/// limited-precision mode with x == 10.0f.
3828void
Dan Gohman46510a72010-04-15 01:51:59 +00003829SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003830 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003831 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003832 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003833 bool IsExp10 = false;
3834
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003836 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003837 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3838 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3839 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3840 APFloat Ten(10.0f);
3841 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3842 }
3843 }
3844 }
3845
3846 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003847 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003848
3849 // Put the exponent in the right bit position for later addition to the
3850 // final result:
3851 //
3852 // #define LOG2OF10 3.3219281f
3853 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003857
3858 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3860 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861
3862 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003864 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003865
3866 if (LimitFloatPrecision <= 6) {
3867 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003868 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003869 // twoToFractionalPartOfX =
3870 // 0.997535578f +
3871 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003872 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003873 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003875 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003877 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3879 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003881 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003882 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003884
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003885 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003887 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3888 // For floating-point precision of 12:
3889 //
3890 // TwoToFractionalPartOfX =
3891 // 0.999892986f +
3892 // (0.696457318f +
3893 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3894 //
3895 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003899 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3901 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3904 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003906 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003907 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003909
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003910 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003912 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3913 // For floating-point precision of 18:
3914 //
3915 // TwoToFractionalPartOfX =
3916 // 0.999999982f +
3917 // (0.693148872f +
3918 // (0.240227044f +
3919 // (0.554906021e-1f +
3920 // (0.961591928e-2f +
3921 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3922 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003926 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3928 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3931 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3934 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3937 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3940 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003942 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003943 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003945
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003946 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003948 }
3949 } else {
3950 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003951 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003952 getValue(I.getArgOperand(0)).getValueType(),
3953 getValue(I.getArgOperand(0)),
3954 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003955 }
3956
3957 setValue(&I, result);
3958}
3959
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003960
3961/// ExpandPowI - Expand a llvm.powi intrinsic.
3962static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3963 SelectionDAG &DAG) {
3964 // If RHS is a constant, we can expand this out to a multiplication tree,
3965 // otherwise we end up lowering to a call to __powidf2 (for example). When
3966 // optimizing for size, we only want to do this if the expansion would produce
3967 // a small number of multiplies, otherwise we do the full expansion.
3968 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3969 // Get the exponent as a positive value.
3970 unsigned Val = RHSC->getSExtValue();
3971 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003972
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003973 // powi(x, 0) -> 1.0
3974 if (Val == 0)
3975 return DAG.getConstantFP(1.0, LHS.getValueType());
3976
Dan Gohmanae541aa2010-04-15 04:33:49 +00003977 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003978 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3979 // If optimizing for size, don't insert too many multiplies. This
3980 // inserts up to 5 multiplies.
3981 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3982 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003983 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003984 // powi(x,15) generates one more multiply than it should), but this has
3985 // the benefit of being both really simple and much better than a libcall.
3986 SDValue Res; // Logically starts equal to 1.0
3987 SDValue CurSquare = LHS;
3988 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003989 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003990 if (Res.getNode())
3991 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3992 else
3993 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003994 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003995
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003996 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3997 CurSquare, CurSquare);
3998 Val >>= 1;
3999 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004000
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004001 // If the original was negative, invert the result, producing 1/(x*x*x).
4002 if (RHSC->getSExtValue() < 0)
4003 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4004 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4005 return Res;
4006 }
4007 }
4008
4009 // Otherwise, expand to a libcall.
4010 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4011}
4012
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004013/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4014/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4015/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004016bool
Devang Patel78a06e52010-08-25 20:39:26 +00004017SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004018 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004019 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004020 const Argument *Arg = dyn_cast<Argument>(V);
4021 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004022 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004023
Devang Patel719f6a92010-04-29 20:40:36 +00004024 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004025 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4026 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4027
Devang Patela83ce982010-04-29 18:50:36 +00004028 // Ignore inlined function arguments here.
4029 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004030 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004031 return false;
4032
Dan Gohman84023e02010-07-10 09:00:22 +00004033 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004034 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004035 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004036
4037 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004038 if (Arg->hasByValAttr()) {
4039 // Byval arguments' frame index is recorded during argument lowering.
4040 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004041 Reg = TRI->getFrameRegister(MF);
4042 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004043 // If byval argument ofset is not recorded then ignore this.
4044 if (!Offset)
4045 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004046 }
4047
Devang Patel6cd467b2010-08-26 22:53:27 +00004048 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004049 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004050 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004051 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4052 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4053 if (PR)
4054 Reg = PR;
4055 }
4056 }
4057
Evan Chenga36acad2010-04-29 06:33:38 +00004058 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004059 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004060 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004061 if (VMI != FuncInfo.ValueMap.end())
4062 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004063 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004064
Devang Patel8bc9ef72010-11-02 17:19:03 +00004065 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004066 // Check if frame index is available.
4067 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004068 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004069 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4070 Reg = TRI->getFrameRegister(MF);
4071 Offset = FINode->getIndex();
4072 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004073 }
4074
4075 if (!Reg)
4076 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004077
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004078 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4079 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004080 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004081 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004082 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004083}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004084
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004085// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004086#if defined(_MSC_VER) && defined(setjmp) && \
4087 !defined(setjmp_undefined_for_msvc)
4088# pragma push_macro("setjmp")
4089# undef setjmp
4090# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004091#endif
4092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004093/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4094/// we want to emit this as a call to a named external function, return the name
4095/// otherwise lower it and return null.
4096const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004097SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004098 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004099 SDValue Res;
4100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004101 switch (Intrinsic) {
4102 default:
4103 // By default, turn this into a target intrinsic node.
4104 visitTargetIntrinsic(I, Intrinsic);
4105 return 0;
4106 case Intrinsic::vastart: visitVAStart(I); return 0;
4107 case Intrinsic::vaend: visitVAEnd(I); return 0;
4108 case Intrinsic::vacopy: visitVACopy(I); return 0;
4109 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004110 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004111 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004112 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004113 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004114 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004115 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004116 return 0;
4117 case Intrinsic::setjmp:
4118 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119 case Intrinsic::longjmp:
4120 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004121 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004122 // Assert for address < 256 since we support only user defined address
4123 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004124 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004125 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004126 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004127 < 256 &&
4128 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004129 SDValue Op1 = getValue(I.getArgOperand(0));
4130 SDValue Op2 = getValue(I.getArgOperand(1));
4131 SDValue Op3 = getValue(I.getArgOperand(2));
4132 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4133 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004134 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004135 MachinePointerInfo(I.getArgOperand(0)),
4136 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004137 return 0;
4138 }
Chris Lattner824b9582008-11-21 16:42:48 +00004139 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004140 // Assert for address < 256 since we support only user defined address
4141 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004142 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004143 < 256 &&
4144 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004145 SDValue Op1 = getValue(I.getArgOperand(0));
4146 SDValue Op2 = getValue(I.getArgOperand(1));
4147 SDValue Op3 = getValue(I.getArgOperand(2));
4148 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4149 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004150 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004151 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004152 return 0;
4153 }
Chris Lattner824b9582008-11-21 16:42:48 +00004154 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004155 // Assert for address < 256 since we support only user defined address
4156 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004157 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004158 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004159 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004160 < 256 &&
4161 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004162 SDValue Op1 = getValue(I.getArgOperand(0));
4163 SDValue Op2 = getValue(I.getArgOperand(1));
4164 SDValue Op3 = getValue(I.getArgOperand(2));
4165 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4166 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004167 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004168 MachinePointerInfo(I.getArgOperand(0)),
4169 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004170 return 0;
4171 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004172 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004173 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004174 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004175 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004176 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004177 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004178
4179 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4180 // but do not always have a corresponding SDNode built. The SDNodeOrder
4181 // absolute, but not relative, values are different depending on whether
4182 // debug info exists.
4183 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004184
4185 // Check if address has undef value.
4186 if (isa<UndefValue>(Address) ||
4187 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004188 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004189 return 0;
4190 }
4191
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004192 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004193 if (!N.getNode() && isa<Argument>(Address))
4194 // Check unused arguments map.
4195 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004196 SDDbgValue *SDV;
4197 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004198 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004199 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004200 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4201 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4202 Address = BCI->getOperand(0);
4203 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4204
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004205 if (isParameter && !AI) {
4206 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4207 if (FINode)
4208 // Byval parameter. We have a frame index at this point.
4209 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4210 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004211 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004212 // Can't do anything with other non-AI cases yet. This might be a
4213 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004214 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004215 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004216 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004217 } else if (AI)
4218 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4219 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004220 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004221 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004222 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004223 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004224 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004225 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4226 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004227 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004228 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004229 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004230 // If variable is pinned by a alloca in dominating bb then
4231 // use StaticAllocaMap.
4232 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004233 if (AI->getParent() != DI.getParent()) {
4234 DenseMap<const AllocaInst*, int>::iterator SI =
4235 FuncInfo.StaticAllocaMap.find(AI);
4236 if (SI != FuncInfo.StaticAllocaMap.end()) {
4237 SDV = DAG.getDbgValue(Variable, SI->second,
4238 0, dl, SDNodeOrder);
4239 DAG.AddDbgValue(SDV, 0, false);
4240 return 0;
4241 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004242 }
4243 }
Devang Patelafeaae72010-12-06 22:39:26 +00004244 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004245 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004246 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004247 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004248 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004249 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004250 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004251 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004252 return 0;
4253
4254 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004255 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004256 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004257 if (!V)
4258 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004259
4260 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4261 // but do not always have a corresponding SDNode built. The SDNodeOrder
4262 // absolute, but not relative, values are different depending on whether
4263 // debug info exists.
4264 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004265 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004266 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004267 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4268 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004269 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004270 // Do not use getValue() in here; we don't want to generate code at
4271 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004272 SDValue N = NodeMap[V];
4273 if (!N.getNode() && isa<Argument>(V))
4274 // Check unused arguments map.
4275 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004276 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004277 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004278 SDV = DAG.getDbgValue(Variable, N.getNode(),
4279 N.getResNo(), Offset, dl, SDNodeOrder);
4280 DAG.AddDbgValue(SDV, N.getNode(), false);
4281 }
Devang Patela778f5c2011-02-18 22:43:42 +00004282 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004283 // Do not call getValue(V) yet, as we don't want to generate code.
4284 // Remember it for later.
4285 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4286 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004287 } else {
Devang Patel00190342010-03-15 19:15:44 +00004288 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004289 // data available is an unreferenced parameter.
4290 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004291 }
Devang Patel00190342010-03-15 19:15:44 +00004292 }
4293
4294 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004295 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004296 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004297 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004298 // Don't handle byval struct arguments or VLAs, for example.
4299 if (!AI)
4300 return 0;
4301 DenseMap<const AllocaInst*, int>::iterator SI =
4302 FuncInfo.StaticAllocaMap.find(AI);
4303 if (SI == FuncInfo.StaticAllocaMap.end())
4304 return 0; // VLAs.
4305 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004306
Chris Lattner512063d2010-04-05 06:19:28 +00004307 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4308 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4309 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004310 return 0;
4311 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004313 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004314 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004315 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004317 SDValue Ops[1];
4318 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004319 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004320 setValue(&I, Op);
4321 DAG.setRoot(Op.getValue(1));
4322 return 0;
4323 }
4324
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004325 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004326 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004327 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004328 if (CallMBB->isLandingPad())
4329 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004330 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004331#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004332 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004333#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004334 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4335 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004336 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004338
Chris Lattner3a5815f2009-09-17 23:54:54 +00004339 // Insert the EHSELECTION instruction.
4340 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4341 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004342 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004343 Ops[1] = getRoot();
4344 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004345 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004346 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004347 return 0;
4348 }
4349
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004350 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004351 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004352 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004353 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4354 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004355 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 return 0;
4357 }
4358
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004359 case Intrinsic::eh_return_i32:
4360 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004361 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4362 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4363 MVT::Other,
4364 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004365 getValue(I.getArgOperand(0)),
4366 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004367 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004368 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004369 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004370 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004371 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004372 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004373 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004374 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004375 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004376 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004377 TLI.getPointerTy()),
4378 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004379 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004380 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004381 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004382 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4383 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004384 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004385 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004386 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004387 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004388 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004389 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004390 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004391
Chris Lattner512063d2010-04-05 06:19:28 +00004392 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004393 return 0;
4394 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004395 case Intrinsic::eh_sjlj_setjmp: {
4396 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004397 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004398 return 0;
4399 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004400 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004401 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004402 getRoot(), getValue(I.getArgOperand(0))));
4403 return 0;
4404 }
4405 case Intrinsic::eh_sjlj_dispatch_setup: {
4406 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4407 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004408 return 0;
4409 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004410
Dale Johannesen0488fb62010-09-30 23:57:10 +00004411 case Intrinsic::x86_mmx_pslli_w:
4412 case Intrinsic::x86_mmx_pslli_d:
4413 case Intrinsic::x86_mmx_pslli_q:
4414 case Intrinsic::x86_mmx_psrli_w:
4415 case Intrinsic::x86_mmx_psrli_d:
4416 case Intrinsic::x86_mmx_psrli_q:
4417 case Intrinsic::x86_mmx_psrai_w:
4418 case Intrinsic::x86_mmx_psrai_d: {
4419 SDValue ShAmt = getValue(I.getArgOperand(1));
4420 if (isa<ConstantSDNode>(ShAmt)) {
4421 visitTargetIntrinsic(I, Intrinsic);
4422 return 0;
4423 }
4424 unsigned NewIntrinsic = 0;
4425 EVT ShAmtVT = MVT::v2i32;
4426 switch (Intrinsic) {
4427 case Intrinsic::x86_mmx_pslli_w:
4428 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4429 break;
4430 case Intrinsic::x86_mmx_pslli_d:
4431 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4432 break;
4433 case Intrinsic::x86_mmx_pslli_q:
4434 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4435 break;
4436 case Intrinsic::x86_mmx_psrli_w:
4437 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4438 break;
4439 case Intrinsic::x86_mmx_psrli_d:
4440 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4441 break;
4442 case Intrinsic::x86_mmx_psrli_q:
4443 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4444 break;
4445 case Intrinsic::x86_mmx_psrai_w:
4446 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4447 break;
4448 case Intrinsic::x86_mmx_psrai_d:
4449 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4450 break;
4451 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4452 }
4453
4454 // The vector shift intrinsics with scalars uses 32b shift amounts but
4455 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4456 // to be zero.
4457 // We must do this early because v2i32 is not a legal type.
4458 DebugLoc dl = getCurDebugLoc();
4459 SDValue ShOps[2];
4460 ShOps[0] = ShAmt;
4461 ShOps[1] = DAG.getConstant(0, MVT::i32);
4462 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4463 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004465 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4466 DAG.getConstant(NewIntrinsic, MVT::i32),
4467 getValue(I.getArgOperand(0)), ShAmt);
4468 setValue(&I, Res);
4469 return 0;
4470 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004471 case Intrinsic::convertff:
4472 case Intrinsic::convertfsi:
4473 case Intrinsic::convertfui:
4474 case Intrinsic::convertsif:
4475 case Intrinsic::convertuif:
4476 case Intrinsic::convertss:
4477 case Intrinsic::convertsu:
4478 case Intrinsic::convertus:
4479 case Intrinsic::convertuu: {
4480 ISD::CvtCode Code = ISD::CVT_INVALID;
4481 switch (Intrinsic) {
4482 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4483 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4484 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4485 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4486 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4487 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4488 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4489 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4490 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4491 }
Owen Andersone50ed302009-08-10 22:56:29 +00004492 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004493 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004494 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4495 DAG.getValueType(DestVT),
4496 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004497 getValue(I.getArgOperand(1)),
4498 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004499 Code);
4500 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004501 return 0;
4502 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004504 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004505 getValue(I.getArgOperand(0)).getValueType(),
4506 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
4508 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004509 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4510 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 return 0;
4512 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004513 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004514 getValue(I.getArgOperand(0)).getValueType(),
4515 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 return 0;
4517 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004518 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004519 getValue(I.getArgOperand(0)).getValueType(),
4520 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004521 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004522 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004523 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004524 return 0;
4525 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004526 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004527 return 0;
4528 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004529 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004530 return 0;
4531 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004532 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004533 return 0;
4534 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004535 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004536 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004538 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004539 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004540 case Intrinsic::convert_to_fp16:
4541 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004542 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004543 return 0;
4544 case Intrinsic::convert_from_fp16:
4545 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004546 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004547 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004549 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004550 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 return 0;
4552 }
4553 case Intrinsic::readcyclecounter: {
4554 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004555 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4556 DAG.getVTList(MVT::i64, MVT::Other),
4557 &Op, 1);
4558 setValue(&I, Res);
4559 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560 return 0;
4561 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004563 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004564 getValue(I.getArgOperand(0)).getValueType(),
4565 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566 return 0;
4567 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004568 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004569 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004570 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 return 0;
4572 }
4573 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004574 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004575 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004576 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 return 0;
4578 }
4579 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004580 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004581 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004582 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 return 0;
4584 }
4585 case Intrinsic::stacksave: {
4586 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004587 Res = DAG.getNode(ISD::STACKSAVE, dl,
4588 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4589 setValue(&I, Res);
4590 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004591 return 0;
4592 }
4593 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004594 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004595 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004596 return 0;
4597 }
Bill Wendling57344502008-11-18 11:01:33 +00004598 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004599 // Emit code into the DAG to store the stack guard onto the stack.
4600 MachineFunction &MF = DAG.getMachineFunction();
4601 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004602 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004603
Gabor Greif0635f352010-06-25 09:38:13 +00004604 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4605 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004606
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004607 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004608 MFI->setStackProtectorIndex(FI);
4609
4610 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4611
4612 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004613 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004614 MachinePointerInfo::getFixedStack(FI),
4615 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004616 setValue(&I, Res);
4617 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004618 return 0;
4619 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004620 case Intrinsic::objectsize: {
4621 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004622 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004623
4624 assert(CI && "Non-constant type in __builtin_object_size?");
4625
Gabor Greif0635f352010-06-25 09:38:13 +00004626 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004627 EVT Ty = Arg.getValueType();
4628
Dan Gohmane368b462010-06-18 14:22:04 +00004629 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004630 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004631 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004632 Res = DAG.getConstant(0, Ty);
4633
4634 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004635 return 0;
4636 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004637 case Intrinsic::var_annotation:
4638 // Discard annotate attributes
4639 return 0;
4640
4641 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004642 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004643
4644 SDValue Ops[6];
4645 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004646 Ops[1] = getValue(I.getArgOperand(0));
4647 Ops[2] = getValue(I.getArgOperand(1));
4648 Ops[3] = getValue(I.getArgOperand(2));
4649 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 Ops[5] = DAG.getSrcValue(F);
4651
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004652 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4653 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4654 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004656 setValue(&I, Res);
4657 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004658 return 0;
4659 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 case Intrinsic::gcroot:
4661 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004662 const Value *Alloca = I.getArgOperand(0);
4663 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004664
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4666 GFI->addStackRoot(FI->getIndex(), TypeMap);
4667 }
4668 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 case Intrinsic::gcread:
4670 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004671 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004673 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004674 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004676 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004677 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004679 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004680 return implVisitAluOverflow(I, ISD::UADDO);
4681 case Intrinsic::sadd_with_overflow:
4682 return implVisitAluOverflow(I, ISD::SADDO);
4683 case Intrinsic::usub_with_overflow:
4684 return implVisitAluOverflow(I, ISD::USUBO);
4685 case Intrinsic::ssub_with_overflow:
4686 return implVisitAluOverflow(I, ISD::SSUBO);
4687 case Intrinsic::umul_with_overflow:
4688 return implVisitAluOverflow(I, ISD::UMULO);
4689 case Intrinsic::smul_with_overflow:
4690 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 case Intrinsic::prefetch: {
4693 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004694 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004696 Ops[1] = getValue(I.getArgOperand(0));
4697 Ops[2] = getValue(I.getArgOperand(1));
4698 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004699 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4700 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004701 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004702 EVT::getIntegerVT(*Context, 8),
4703 MachinePointerInfo(I.getArgOperand(0)),
4704 0, /* align */
4705 false, /* volatile */
4706 rw==0, /* read */
4707 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004708 return 0;
4709 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 case Intrinsic::memory_barrier: {
4711 SDValue Ops[6];
4712 Ops[0] = getRoot();
4713 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004714 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715
Bill Wendling4533cac2010-01-28 21:51:40 +00004716 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 return 0;
4718 }
4719 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004720 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004721 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004722 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004723 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004724 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004725 getValue(I.getArgOperand(0)),
4726 getValue(I.getArgOperand(1)),
4727 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004728 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 setValue(&I, L);
4730 DAG.setRoot(L.getValue(1));
4731 return 0;
4732 }
4733 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004734 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004735 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004736 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004738 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004740 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004742 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004744 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004755
4756 case Intrinsic::invariant_start:
4757 case Intrinsic::lifetime_start:
4758 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004759 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004760 return 0;
4761 case Intrinsic::invariant_end:
4762 case Intrinsic::lifetime_end:
4763 // Discard region information.
4764 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 }
4766}
4767
Dan Gohman46510a72010-04-15 01:51:59 +00004768void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004769 bool isTailCall,
4770 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4772 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004773 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004774 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004775 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004776
4777 TargetLowering::ArgListTy Args;
4778 TargetLowering::ArgListEntry Entry;
4779 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004780
4781 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004782 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004783 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004784 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4785 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004786
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004787 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004788 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004789
4790 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004791 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004792
4793 if (!CanLowerReturn) {
4794 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4795 FTy->getReturnType());
4796 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4797 FTy->getReturnType());
4798 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004799 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004800 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4801
Chris Lattnerecf42c42010-09-21 16:36:31 +00004802 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004803 Entry.Node = DemoteStackSlot;
4804 Entry.Ty = StackSlotPtrType;
4805 Entry.isSExt = false;
4806 Entry.isZExt = false;
4807 Entry.isInReg = false;
4808 Entry.isSRet = true;
4809 Entry.isNest = false;
4810 Entry.isByVal = false;
4811 Entry.Alignment = Align;
4812 Args.push_back(Entry);
4813 RetTy = Type::getVoidTy(FTy->getContext());
4814 }
4815
Dan Gohman46510a72010-04-15 01:51:59 +00004816 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004817 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004818 SDValue ArgNode = getValue(*i);
4819 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4820
4821 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004822 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4823 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4824 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4825 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4826 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4827 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004828 Entry.Alignment = CS.getParamAlignment(attrInd);
4829 Args.push_back(Entry);
4830 }
4831
Chris Lattner512063d2010-04-05 06:19:28 +00004832 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004833 // Insert a label before the invoke call to mark the try range. This can be
4834 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004835 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004836
Jim Grosbachca752c92010-01-28 01:45:32 +00004837 // For SjLj, keep track of which landing pads go with which invokes
4838 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004839 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004840 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004841 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004842 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004843 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004844 }
4845
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004846 // Both PendingLoads and PendingExports must be flushed here;
4847 // this call might not return.
4848 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004849 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004850 }
4851
Dan Gohman98ca4f22009-08-05 01:29:28 +00004852 // Check if target-independent constraints permit a tail call here.
4853 // Target-dependent constraints are checked within TLI.LowerCallTo.
4854 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004855 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004856 isTailCall = false;
4857
Dan Gohmanbadcda42010-08-28 00:51:03 +00004858 // If there's a possibility that fast-isel has already selected some amount
4859 // of the current basic block, don't emit a tail call.
4860 if (isTailCall && EnableFastISel)
4861 isTailCall = false;
4862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004864 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004865 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004866 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004867 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004868 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004869 isTailCall,
4870 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004871 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004872 assert((isTailCall || Result.second.getNode()) &&
4873 "Non-null chain expected with non-tail call!");
4874 assert((Result.second.getNode() || !Result.first.getNode()) &&
4875 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004876 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004878 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004879 // The instruction result is the result of loading from the
4880 // hidden sret parameter.
4881 SmallVector<EVT, 1> PVTs;
4882 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4883
4884 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4885 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4886 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004887 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004888 SmallVector<SDValue, 4> Values(NumValues);
4889 SmallVector<SDValue, 4> Chains(NumValues);
4890
4891 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004892 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4893 DemoteStackSlot,
4894 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004895 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004896 Add,
4897 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4898 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004899 Values[i] = L;
4900 Chains[i] = L.getValue(1);
4901 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004902
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004903 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4904 MVT::Other, &Chains[0], NumValues);
4905 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004906
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004907 // Collect the legal value parts into potentially illegal values
4908 // that correspond to the original function's return values.
4909 SmallVector<EVT, 4> RetTys;
4910 RetTy = FTy->getReturnType();
4911 ComputeValueVTs(TLI, RetTy, RetTys);
4912 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4913 SmallVector<SDValue, 4> ReturnValues;
4914 unsigned CurReg = 0;
4915 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4916 EVT VT = RetTys[I];
4917 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4918 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004919
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004920 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004921 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004922 RegisterVT, VT, AssertOp);
4923 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004924 CurReg += NumRegs;
4925 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004926
Bill Wendling4533cac2010-01-28 21:51:40 +00004927 setValue(CS.getInstruction(),
4928 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4929 DAG.getVTList(&RetTys[0], RetTys.size()),
4930 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004931
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004932 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004933
4934 // As a special case, a null chain means that a tail call has been emitted and
4935 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004936 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004937 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004938 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004939 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004940
Chris Lattner512063d2010-04-05 06:19:28 +00004941 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 // Insert a label at the end of the invoke call to mark the try range. This
4943 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004944 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004945 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946
4947 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004948 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949 }
4950}
4951
Chris Lattner8047d9a2009-12-24 00:37:38 +00004952/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4953/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004954static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4955 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004956 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004957 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004958 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004959 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004960 if (C->isNullValue())
4961 continue;
4962 // Unknown instruction.
4963 return false;
4964 }
4965 return true;
4966}
4967
Dan Gohman46510a72010-04-15 01:51:59 +00004968static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4969 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004970 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004971
Chris Lattner8047d9a2009-12-24 00:37:38 +00004972 // Check to see if this load can be trivially constant folded, e.g. if the
4973 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004974 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004975 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004976 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004977 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004978
Dan Gohman46510a72010-04-15 01:51:59 +00004979 if (const Constant *LoadCst =
4980 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4981 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004982 return Builder.getValue(LoadCst);
4983 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004984
Chris Lattner8047d9a2009-12-24 00:37:38 +00004985 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4986 // still constant memory, the input chain can be the entry node.
4987 SDValue Root;
4988 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004989
Chris Lattner8047d9a2009-12-24 00:37:38 +00004990 // Do not serialize (non-volatile) loads of constant memory with anything.
4991 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4992 Root = Builder.DAG.getEntryNode();
4993 ConstantMemory = true;
4994 } else {
4995 // Do not serialize non-volatile loads against each other.
4996 Root = Builder.DAG.getRoot();
4997 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004998
Chris Lattner8047d9a2009-12-24 00:37:38 +00004999 SDValue Ptr = Builder.getValue(PtrVal);
5000 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005001 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005002 false /*volatile*/,
5003 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005004
Chris Lattner8047d9a2009-12-24 00:37:38 +00005005 if (!ConstantMemory)
5006 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5007 return LoadVal;
5008}
5009
5010
5011/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5012/// If so, return true and lower it, otherwise return false and it will be
5013/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005014bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005015 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005016 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005017 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005018
Gabor Greif0635f352010-06-25 09:38:13 +00005019 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005020 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005021 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005022 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005023 return false;
5024
Gabor Greif0635f352010-06-25 09:38:13 +00005025 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005026
Chris Lattner8047d9a2009-12-24 00:37:38 +00005027 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5028 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005029 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5030 bool ActuallyDoIt = true;
5031 MVT LoadVT;
5032 const Type *LoadTy;
5033 switch (Size->getZExtValue()) {
5034 default:
5035 LoadVT = MVT::Other;
5036 LoadTy = 0;
5037 ActuallyDoIt = false;
5038 break;
5039 case 2:
5040 LoadVT = MVT::i16;
5041 LoadTy = Type::getInt16Ty(Size->getContext());
5042 break;
5043 case 4:
5044 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005045 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005046 break;
5047 case 8:
5048 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005049 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005050 break;
5051 /*
5052 case 16:
5053 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005054 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005055 LoadTy = VectorType::get(LoadTy, 4);
5056 break;
5057 */
5058 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005059
Chris Lattner04b091a2009-12-24 01:07:17 +00005060 // This turns into unaligned loads. We only do this if the target natively
5061 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5062 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005063
Chris Lattner04b091a2009-12-24 01:07:17 +00005064 // Require that we can find a legal MVT, and only do this if the target
5065 // supports unaligned loads of that type. Expanding into byte loads would
5066 // bloat the code.
5067 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5068 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5069 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5070 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5071 ActuallyDoIt = false;
5072 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005073
Chris Lattner04b091a2009-12-24 01:07:17 +00005074 if (ActuallyDoIt) {
5075 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5076 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005077
Chris Lattner04b091a2009-12-24 01:07:17 +00005078 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5079 ISD::SETNE);
5080 EVT CallVT = TLI.getValueType(I.getType(), true);
5081 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5082 return true;
5083 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005084 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005085
5086
Chris Lattner8047d9a2009-12-24 00:37:38 +00005087 return false;
5088}
5089
5090
Dan Gohman46510a72010-04-15 01:51:59 +00005091void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005092 // Handle inline assembly differently.
5093 if (isa<InlineAsm>(I.getCalledValue())) {
5094 visitInlineAsm(&I);
5095 return;
5096 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005097
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005098 // See if any floating point values are being passed to this function. This is
5099 // used to emit an undefined reference to fltused on Windows.
5100 const FunctionType *FT =
5101 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5102 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5103 if (FT->isVarArg() &&
5104 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5105 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5106 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005107 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005108 i != e; ++i) {
5109 if (!i->isFloatingPointTy()) continue;
5110 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5111 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005112 }
5113 }
5114 }
5115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 const char *RenameFn = 0;
5117 if (Function *F = I.getCalledFunction()) {
5118 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005119 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005120 if (unsigned IID = II->getIntrinsicID(F)) {
5121 RenameFn = visitIntrinsicCall(I, IID);
5122 if (!RenameFn)
5123 return;
5124 }
5125 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005126 if (unsigned IID = F->getIntrinsicID()) {
5127 RenameFn = visitIntrinsicCall(I, IID);
5128 if (!RenameFn)
5129 return;
5130 }
5131 }
5132
5133 // Check for well-known libc/libm calls. If the function is internal, it
5134 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005135 if (!F->hasLocalLinkage() && F->hasName()) {
5136 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005137 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005138 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005139 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5140 I.getType() == I.getArgOperand(0)->getType() &&
5141 I.getType() == I.getArgOperand(1)->getType()) {
5142 SDValue LHS = getValue(I.getArgOperand(0));
5143 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005144 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5145 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146 return;
5147 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005148 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005149 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005150 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5151 I.getType() == I.getArgOperand(0)->getType()) {
5152 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005153 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5154 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 return;
5156 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005157 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005158 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005159 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5160 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005161 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005162 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005163 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5164 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 return;
5166 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005167 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005168 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005169 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5170 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005171 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005172 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005173 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5174 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005175 return;
5176 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005177 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005178 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005179 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5180 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005181 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005182 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005183 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5184 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005185 return;
5186 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005187 } else if (Name == "memcmp") {
5188 if (visitMemCmpCall(I))
5189 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005190 }
5191 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 SDValue Callee;
5195 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005196 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 else
Bill Wendling056292f2008-09-16 21:48:12 +00005198 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199
Bill Wendling0d580132009-12-23 01:28:19 +00005200 // Check if we can potentially perform a tail call. More detailed checking is
5201 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005202 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203}
5204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207/// AsmOperandInfo - This contains information for each constraint that we are
5208/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005209class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005210 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005211public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 /// CallOperand - If this is the result output operand or a clobber
5213 /// this is null, otherwise it is the incoming operand to the CallInst.
5214 /// This gets modified as the asm is processed.
5215 SDValue CallOperand;
5216
5217 /// AssignedRegs - If this is a register or register class operand, this
5218 /// contains the set of register corresponding to the operand.
5219 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005220
John Thompsoneac6e1d2010-09-13 18:15:37 +00005221 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5223 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5226 /// busy in OutputRegs/InputRegs.
5227 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 std::set<unsigned> &InputRegs,
5230 const TargetRegisterInfo &TRI) const {
5231 if (isOutReg) {
5232 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5233 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5234 }
5235 if (isInReg) {
5236 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5237 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5238 }
5239 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Owen Andersone50ed302009-08-10 22:56:29 +00005241 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005242 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005244 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005245 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005246 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005248
Chris Lattner81249c92008-10-17 17:05:25 +00005249 if (isa<BasicBlock>(CallOperandVal))
5250 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Chris Lattner81249c92008-10-17 17:05:25 +00005252 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005253
Chris Lattner81249c92008-10-17 17:05:25 +00005254 // If this is an indirect operand, the operand is a pointer to the
5255 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005256 if (isIndirect) {
5257 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5258 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005259 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005260 OpTy = PtrTy->getElementType();
5261 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Chris Lattner81249c92008-10-17 17:05:25 +00005263 // If OpTy is not a single value, it may be a struct/union that we
5264 // can tile with integers.
5265 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5266 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5267 switch (BitSize) {
5268 default: break;
5269 case 1:
5270 case 8:
5271 case 16:
5272 case 32:
5273 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005274 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005275 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005276 break;
5277 }
5278 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005279
Chris Lattner81249c92008-10-17 17:05:25 +00005280 return TLI.getValueType(OpTy, true);
5281 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283private:
5284 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5285 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005286 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 const TargetRegisterInfo &TRI) {
5288 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5289 Regs.insert(Reg);
5290 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5291 for (; *Aliases; ++Aliases)
5292 Regs.insert(*Aliases);
5293 }
5294};
Dan Gohman462f6b52010-05-29 17:53:24 +00005295
John Thompson44ab89e2010-10-29 17:29:13 +00005296typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298} // end llvm namespace.
5299
Dan Gohman462f6b52010-05-29 17:53:24 +00005300/// isAllocatableRegister - If the specified register is safe to allocate,
5301/// i.e. it isn't a stack pointer or some other special register, return the
5302/// register class for the register. Otherwise, return null.
5303static const TargetRegisterClass *
5304isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5305 const TargetLowering &TLI,
5306 const TargetRegisterInfo *TRI) {
5307 EVT FoundVT = MVT::Other;
5308 const TargetRegisterClass *FoundRC = 0;
5309 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5310 E = TRI->regclass_end(); RCI != E; ++RCI) {
5311 EVT ThisVT = MVT::Other;
5312
5313 const TargetRegisterClass *RC = *RCI;
5314 // If none of the value types for this register class are valid, we
5315 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5316 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5317 I != E; ++I) {
5318 if (TLI.isTypeLegal(*I)) {
5319 // If we have already found this register in a different register class,
5320 // choose the one with the largest VT specified. For example, on
5321 // PowerPC, we favor f64 register classes over f32.
5322 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5323 ThisVT = *I;
5324 break;
5325 }
5326 }
5327 }
5328
5329 if (ThisVT == MVT::Other) continue;
5330
5331 // NOTE: This isn't ideal. In particular, this might allocate the
5332 // frame pointer in functions that need it (due to them not being taken
5333 // out of allocation, because a variable sized allocation hasn't been seen
5334 // yet). This is a slight code pessimization, but should still work.
5335 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5336 E = RC->allocation_order_end(MF); I != E; ++I)
5337 if (*I == Reg) {
5338 // We found a matching register class. Keep looking at others in case
5339 // we find one with larger registers that this physreg is also in.
5340 FoundRC = RC;
5341 FoundVT = ThisVT;
5342 break;
5343 }
5344 }
5345 return FoundRC;
5346}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347
5348/// GetRegistersForValue - Assign registers (virtual or physical) for the
5349/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005350/// register allocator to handle the assignment process. However, if the asm
5351/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352/// allocation. This produces generally horrible, but correct, code.
5353///
5354/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355/// Input and OutputRegs are the set of already allocated physical registers.
5356///
Dan Gohman2048b852009-11-23 18:04:58 +00005357void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005358GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005359 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005361 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363 // Compute whether this value requires an input register, an output register,
5364 // or both.
5365 bool isOutReg = false;
5366 bool isInReg = false;
5367 switch (OpInfo.Type) {
5368 case InlineAsm::isOutput:
5369 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005370
5371 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005372 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005373 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 break;
5375 case InlineAsm::isInput:
5376 isInReg = true;
5377 isOutReg = false;
5378 break;
5379 case InlineAsm::isClobber:
5380 isOutReg = true;
5381 isInReg = true;
5382 break;
5383 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005384
5385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 MachineFunction &MF = DAG.getMachineFunction();
5387 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 // If this is a constraint for a single physreg, or a constraint for a
5390 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005391 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5393 OpInfo.ConstraintVT);
5394
5395 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005397 // If this is a FP input in an integer register (or visa versa) insert a bit
5398 // cast of the input value. More generally, handle any case where the input
5399 // value disagrees with the register class we plan to stick this in.
5400 if (OpInfo.Type == InlineAsm::isInput &&
5401 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005402 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005403 // types are identical size, use a bitcast to convert (e.g. two differing
5404 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005405 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005406 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005407 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005408 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005409 OpInfo.ConstraintVT = RegVT;
5410 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5411 // If the input is a FP value and we want it in FP registers, do a
5412 // bitcast to the corresponding integer type. This turns an f64 value
5413 // into i64, which can be passed with two i32 values on a 32-bit
5414 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005415 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005416 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005417 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005418 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005419 OpInfo.ConstraintVT = RegVT;
5420 }
5421 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005422
Owen Anderson23b9b192009-08-12 00:36:31 +00005423 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005424 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005425
Owen Andersone50ed302009-08-10 22:56:29 +00005426 EVT RegVT;
5427 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005428
5429 // If this is a constraint for a specific physical register, like {r17},
5430 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005431 if (unsigned AssignedReg = PhysReg.first) {
5432 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005434 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005436 // Get the actual register value type. This is important, because the user
5437 // may have asked for (e.g.) the AX register in i32 type. We need to
5438 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005439 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005442 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005443
5444 // If this is an expanded reference, add the rest of the regs to Regs.
5445 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005446 TargetRegisterClass::iterator I = RC->begin();
5447 for (; *I != AssignedReg; ++I)
5448 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 // Already added the first reg.
5451 --NumRegs; ++I;
5452 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005453 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454 Regs.push_back(*I);
5455 }
5456 }
Bill Wendling651ad132009-12-22 01:25:10 +00005457
Dan Gohman7451d3e2010-05-29 17:03:36 +00005458 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5460 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5461 return;
5462 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 // Otherwise, if this was a reference to an LLVM register class, create vregs
5465 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005466 if (const TargetRegisterClass *RC = PhysReg.second) {
5467 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005469 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470
Evan Chengfb112882009-03-23 08:01:15 +00005471 // Create the appropriate number of virtual registers.
5472 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5473 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005474 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005475
Dan Gohman7451d3e2010-05-29 17:03:36 +00005476 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005477 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005479
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005480 // This is a reference to a register class that doesn't directly correspond
5481 // to an LLVM register class. Allocate NumRegs consecutive, available,
5482 // registers from the class.
5483 std::vector<unsigned> RegClassRegs
5484 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5485 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5488 unsigned NumAllocated = 0;
5489 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5490 unsigned Reg = RegClassRegs[i];
5491 // See if this register is available.
5492 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5493 (isInReg && InputRegs.count(Reg))) { // Already used.
5494 // Make sure we find consecutive registers.
5495 NumAllocated = 0;
5496 continue;
5497 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 // Check to see if this register is allocatable (i.e. don't give out the
5500 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005501 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5502 if (!RC) { // Couldn't allocate this register.
5503 // Reset NumAllocated to make sure we return consecutive registers.
5504 NumAllocated = 0;
5505 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 // Okay, this register is good, we can use it.
5509 ++NumAllocated;
5510
5511 // If we allocated enough consecutive registers, succeed.
5512 if (NumAllocated == NumRegs) {
5513 unsigned RegStart = (i-NumAllocated)+1;
5514 unsigned RegEnd = i+1;
5515 // Mark all of the allocated registers used.
5516 for (unsigned i = RegStart; i != RegEnd; ++i)
5517 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005518
Dan Gohman7451d3e2010-05-29 17:03:36 +00005519 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 OpInfo.ConstraintVT);
5521 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5522 return;
5523 }
5524 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005526 // Otherwise, we couldn't allocate enough registers for this.
5527}
5528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529/// visitInlineAsm - Handle a call to an InlineAsm object.
5530///
Dan Gohman46510a72010-04-15 01:51:59 +00005531void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5532 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533
5534 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005535 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 std::set<unsigned> OutputRegs, InputRegs;
5538
John Thompson44ab89e2010-10-29 17:29:13 +00005539 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005540 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5543 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005544 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5545 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005547
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549
5550 // Compute the value type for each operand.
5551 switch (OpInfo.Type) {
5552 case InlineAsm::isOutput:
5553 // Indirect outputs just consume an argument.
5554 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005555 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 break;
5557 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 // The return value of the call is this value. As such, there is no
5560 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005561 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005562 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5564 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5565 } else {
5566 assert(ResNo == 0 && "Asm only has one result!");
5567 OpVT = TLI.getValueType(CS.getType());
5568 }
5569 ++ResNo;
5570 break;
5571 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005572 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 break;
5574 case InlineAsm::isClobber:
5575 // Nothing to do.
5576 break;
5577 }
5578
5579 // If this is an input or an indirect output, process the call argument.
5580 // BasicBlocks are labels, currently appearing only in asm's.
5581 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005582 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005584 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005587
Owen Anderson1d0be152009-08-13 21:58:54 +00005588 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005590
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005591 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005592
John Thompsoneac6e1d2010-09-13 18:15:37 +00005593 // Indirect operand accesses access memory.
5594 if (OpInfo.isIndirect)
5595 hasMemory = true;
5596 else {
5597 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5598 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5599 if (CType == TargetLowering::C_Memory) {
5600 hasMemory = true;
5601 break;
5602 }
5603 }
5604 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
John Thompsoneac6e1d2010-09-13 18:15:37 +00005607 SDValue Chain, Flag;
5608
5609 // We won't need to flush pending loads if this asm doesn't touch
5610 // memory and is nonvolatile.
5611 if (hasMemory || IA->hasSideEffects())
5612 Chain = getRoot();
5613 else
5614 Chain = DAG.getRoot();
5615
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005616 // Second pass over the constraints: compute which constraint option to use
5617 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005618 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005619 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005620
John Thompson54584742010-09-24 22:24:05 +00005621 // If this is an output operand with a matching input operand, look up the
5622 // matching input. If their types mismatch, e.g. one is an integer, the
5623 // other is floating point, or their sizes are different, flag it as an
5624 // error.
5625 if (OpInfo.hasMatchingInput()) {
5626 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005627
John Thompson54584742010-09-24 22:24:05 +00005628 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5629 if ((OpInfo.ConstraintVT.isInteger() !=
5630 Input.ConstraintVT.isInteger()) ||
5631 (OpInfo.ConstraintVT.getSizeInBits() !=
5632 Input.ConstraintVT.getSizeInBits())) {
5633 report_fatal_error("Unsupported asm: input constraint"
5634 " with a matching output constraint of"
5635 " incompatible type!");
5636 }
5637 Input.ConstraintVT = OpInfo.ConstraintVT;
5638 }
5639 }
5640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005642 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 // If this is a memory input, and if the operand is not indirect, do what we
5645 // need to to provide an address for the memory input.
5646 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5647 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005648 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005651 // Memory operands really want the address of the value. If we don't have
5652 // an indirect input, put it in the constpool if we can, otherwise spill
5653 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 // If the operand is a float, integer, or vector constant, spill to a
5656 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005657 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5659 isa<ConstantVector>(OpVal)) {
5660 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5661 TLI.getPointerTy());
5662 } else {
5663 // Otherwise, create a stack slot and emit a store to it before the
5664 // asm.
5665 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005666 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5668 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005669 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005671 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005672 OpInfo.CallOperand, StackSlot,
5673 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005674 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 OpInfo.CallOperand = StackSlot;
5676 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 // There is no longer a Value* corresponding to this operand.
5679 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 // It is now an indirect operand.
5682 OpInfo.isIndirect = true;
5683 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 // If this constraint is for a specific register, allocate it before
5686 // anything else.
5687 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005688 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005689 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005691 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005692 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5694 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 // C_Register operands have already been allocated, Other/Memory don't need
5697 // to be.
5698 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005699 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700 }
5701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5703 std::vector<SDValue> AsmNodeOperands;
5704 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5705 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005706 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5707 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
Chris Lattnerdecc2672010-04-07 05:20:54 +00005709 // If we have a !srcloc metadata node associated with it, we want to attach
5710 // this to the ultimately generated inline asm machineinstr. To do this, we
5711 // pass in the third operand as this (potentially null) inline asm MDNode.
5712 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5713 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005714
Evan Chengc36b7062011-01-07 23:50:32 +00005715 // Remember the HasSideEffect and AlignStack bits as operand 3.
5716 unsigned ExtraInfo = 0;
5717 if (IA->hasSideEffects())
5718 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5719 if (IA->isAlignStack())
5720 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5721 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5722 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005723
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 // Loop over all of the inputs, copying the operand values into the
5725 // appropriate registers and processing the output regs.
5726 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005727
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5729 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5732 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5733
5734 switch (OpInfo.Type) {
5735 case InlineAsm::isOutput: {
5736 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5737 OpInfo.ConstraintType != TargetLowering::C_Register) {
5738 // Memory output, or 'other' output (e.g. 'X' constraint).
5739 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5740
5741 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005742 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5743 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005744 TLI.getPointerTy()));
5745 AsmNodeOperands.push_back(OpInfo.CallOperand);
5746 break;
5747 }
5748
5749 // Otherwise, this is a register or register class output.
5750
5751 // Copy the output from the appropriate register. Find a register that
5752 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005753 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005754 report_fatal_error("Couldn't allocate output reg for constraint '" +
5755 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756
5757 // If this is an indirect operand, store through the pointer after the
5758 // asm.
5759 if (OpInfo.isIndirect) {
5760 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5761 OpInfo.CallOperandVal));
5762 } else {
5763 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005764 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765 // Concatenate this output onto the outputs list.
5766 RetValRegs.append(OpInfo.AssignedRegs);
5767 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 // Add information to the INLINEASM node to know that this register is
5770 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005771 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005772 InlineAsm::Kind_RegDefEarlyClobber :
5773 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005774 false,
5775 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005776 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005777 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 break;
5779 }
5780 case InlineAsm::isInput: {
5781 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005782
Chris Lattner6bdcda32008-10-17 16:47:46 +00005783 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 // If this is required to match an output register we have already set,
5785 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005786 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005787
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // Scan until we find the definition we already emitted of this operand.
5789 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005790 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 for (; OperandNo; --OperandNo) {
5792 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005793 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005794 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005795 assert((InlineAsm::isRegDefKind(OpFlag) ||
5796 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5797 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005798 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 }
5800
Evan Cheng697cbbf2009-03-20 18:03:34 +00005801 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005802 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005803 if (InlineAsm::isRegDefKind(OpFlag) ||
5804 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005805 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005806 if (OpInfo.isIndirect) {
5807 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005808 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005809 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5810 " don't know how to handle tied "
5811 "indirect register inputs");
5812 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005813
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005816 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005817 MatchedRegs.RegVTs.push_back(RegVT);
5818 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005819 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005820 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005821 MatchedRegs.Regs.push_back
5822 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005823
5824 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005825 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005826 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005827 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005828 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005829 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005832
Chris Lattnerdecc2672010-04-07 05:20:54 +00005833 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5834 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5835 "Unexpected number of operands");
5836 // Add information to the INLINEASM node to know about this input.
5837 // See InlineAsm.h isUseOperandTiedToDef.
5838 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5839 OpInfo.getMatchedOperand());
5840 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5841 TLI.getPointerTy()));
5842 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5843 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005845
Dale Johannesenb5611a62010-07-13 20:17:05 +00005846 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005847 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5848 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005849 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850
Dale Johannesenb5611a62010-07-13 20:17:05 +00005851 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 std::vector<SDValue> Ops;
5853 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005854 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005855 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005856 report_fatal_error("Invalid operand for inline asm constraint '" +
5857 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005860 unsigned ResOpType =
5861 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005862 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 TLI.getPointerTy()));
5864 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5865 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005866 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005867
Chris Lattnerdecc2672010-04-07 05:20:54 +00005868 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5870 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5871 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005874 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005875 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 TLI.getPointerTy()));
5877 AsmNodeOperands.push_back(InOperandVal);
5878 break;
5879 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5882 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5883 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 "Don't know how to handle indirect register inputs yet!");
5886
5887 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005888 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005889 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005890 report_fatal_error("Couldn't allocate input reg for constraint '" +
5891 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892
Dale Johannesen66978ee2009-01-31 02:22:37 +00005893 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005894 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895
Chris Lattnerdecc2672010-04-07 05:20:54 +00005896 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005897 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 break;
5899 }
5900 case InlineAsm::isClobber: {
5901 // Add the clobbered value to the operand list, so that the register
5902 // allocator is aware that the physreg got clobbered.
5903 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005904 OpInfo.AssignedRegs.AddInlineAsmOperands(
5905 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005906 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005907 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 break;
5909 }
5910 }
5911 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005912
Chris Lattnerdecc2672010-04-07 05:20:54 +00005913 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005914 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Dale Johannesen66978ee2009-01-31 02:22:37 +00005917 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005918 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 &AsmNodeOperands[0], AsmNodeOperands.size());
5920 Flag = Chain.getValue(1);
5921
5922 // If this asm returns a register value, copy the result from that register
5923 // and set it as the value of the call.
5924 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005925 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005926 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005927
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005928 // FIXME: Why don't we do this for inline asms with MRVs?
5929 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005930 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005931
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005932 // If any of the results of the inline asm is a vector, it may have the
5933 // wrong width/num elts. This can happen for register classes that can
5934 // contain multiple different value types. The preg or vreg allocated may
5935 // not have the same VT as was expected. Convert it to the right type
5936 // with bit_convert.
5937 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005938 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005939 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005940
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005941 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005942 ResultType.isInteger() && Val.getValueType().isInteger()) {
5943 // If a result value was tied to an input value, the computed result may
5944 // have a wider width than the expected result. Extract the relevant
5945 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005946 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005947 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005949 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005950 }
Dan Gohman95915732008-10-18 01:03:45 +00005951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005953 // Don't need to use this as a chain in this case.
5954 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5955 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
Dan Gohman46510a72010-04-15 01:51:59 +00005958 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 // Process indirect outputs, first output all of the flagged copies out of
5961 // physregs.
5962 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5963 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005964 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005965 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005966 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5968 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 // Emit the non-flagged stores from the physregs.
5971 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005972 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5973 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5974 StoresToEmit[i].first,
5975 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005976 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005977 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005978 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005979 }
5980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 DAG.setRoot(Chain);
5986}
5987
Dan Gohman46510a72010-04-15 01:51:59 +00005988void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005989 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5990 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005991 getValue(I.getArgOperand(0)),
5992 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993}
5994
Dan Gohman46510a72010-04-15 01:51:59 +00005995void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005996 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005997 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5998 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005999 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006000 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 setValue(&I, V);
6002 DAG.setRoot(V.getValue(1));
6003}
6004
Dan Gohman46510a72010-04-15 01:51:59 +00006005void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006006 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6007 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006008 getValue(I.getArgOperand(0)),
6009 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010}
6011
Dan Gohman46510a72010-04-15 01:51:59 +00006012void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006013 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6014 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006015 getValue(I.getArgOperand(0)),
6016 getValue(I.getArgOperand(1)),
6017 DAG.getSrcValue(I.getArgOperand(0)),
6018 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019}
6020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006022/// implementation, which just calls LowerCall.
6023/// FIXME: When all targets are
6024/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025std::pair<SDValue, SDValue>
6026TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6027 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006028 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006029 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006030 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006032 ArgListTy &Args, SelectionDAG &DAG,
6033 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006035 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006036 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006038 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6040 for (unsigned Value = 0, NumValues = ValueVTs.size();
6041 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006042 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006043 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006044 SDValue Op = SDValue(Args[i].Node.getNode(),
6045 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 ISD::ArgFlagsTy Flags;
6047 unsigned OriginalAlignment =
6048 getTargetData()->getABITypeAlignment(ArgTy);
6049
6050 if (Args[i].isZExt)
6051 Flags.setZExt();
6052 if (Args[i].isSExt)
6053 Flags.setSExt();
6054 if (Args[i].isInReg)
6055 Flags.setInReg();
6056 if (Args[i].isSRet)
6057 Flags.setSRet();
6058 if (Args[i].isByVal) {
6059 Flags.setByVal();
6060 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6061 const Type *ElementTy = Ty->getElementType();
6062 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006063 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 // For ByVal, alignment should come from FE. BE will guess if this
6065 // info is not there but there are cases it cannot get right.
6066 if (Args[i].Alignment)
6067 FrameAlign = Args[i].Alignment;
6068 Flags.setByValAlign(FrameAlign);
6069 Flags.setByValSize(FrameSize);
6070 }
6071 if (Args[i].isNest)
6072 Flags.setNest();
6073 Flags.setOrigAlign(OriginalAlignment);
6074
Owen Anderson23b9b192009-08-12 00:36:31 +00006075 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6076 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 SmallVector<SDValue, 4> Parts(NumParts);
6078 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6079
6080 if (Args[i].isSExt)
6081 ExtendKind = ISD::SIGN_EXTEND;
6082 else if (Args[i].isZExt)
6083 ExtendKind = ISD::ZERO_EXTEND;
6084
Bill Wendling46ada192010-03-02 01:55:18 +00006085 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006086 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087
Dan Gohman98ca4f22009-08-05 01:29:28 +00006088 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006090 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6091 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006092 if (NumParts > 1 && j == 0)
6093 MyFlags.Flags.setSplit();
6094 else if (j != 0)
6095 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096
Dan Gohman98ca4f22009-08-05 01:29:28 +00006097 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006098 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099 }
6100 }
6101 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006102
Dan Gohman98ca4f22009-08-05 01:29:28 +00006103 // Handle the incoming return values from the call.
6104 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006105 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006108 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006109 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6110 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006111 for (unsigned i = 0; i != NumRegs; ++i) {
6112 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006113 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006114 MyFlags.Used = isReturnValueUsed;
6115 if (RetSExt)
6116 MyFlags.Flags.setSExt();
6117 if (RetZExt)
6118 MyFlags.Flags.setZExt();
6119 if (isInreg)
6120 MyFlags.Flags.setInReg();
6121 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006122 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 }
6124
Dan Gohman98ca4f22009-08-05 01:29:28 +00006125 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006126 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006127 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006128
6129 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006130 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006131 "LowerCall didn't return a valid chain!");
6132 assert((!isTailCall || InVals.empty()) &&
6133 "LowerCall emitted a return value for a tail call!");
6134 assert((isTailCall || InVals.size() == Ins.size()) &&
6135 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006136
6137 // For a tail call, the return value is merely live-out and there aren't
6138 // any nodes in the DAG representing it. Return a special value to
6139 // indicate that a tail call has been emitted and no more Instructions
6140 // should be processed in the current block.
6141 if (isTailCall) {
6142 DAG.setRoot(Chain);
6143 return std::make_pair(SDValue(), SDValue());
6144 }
6145
Evan Chengaf1871f2010-03-11 19:38:18 +00006146 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6147 assert(InVals[i].getNode() &&
6148 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006149 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006150 "LowerCall emitted a value with the wrong type!");
6151 });
6152
Dan Gohman98ca4f22009-08-05 01:29:28 +00006153 // Collect the legal value parts into potentially illegal values
6154 // that correspond to the original function's return values.
6155 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6156 if (RetSExt)
6157 AssertOp = ISD::AssertSext;
6158 else if (RetZExt)
6159 AssertOp = ISD::AssertZext;
6160 SmallVector<SDValue, 4> ReturnValues;
6161 unsigned CurReg = 0;
6162 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006163 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006164 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6165 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006166
Bill Wendling46ada192010-03-02 01:55:18 +00006167 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006168 NumRegs, RegisterVT, VT,
6169 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006170 CurReg += NumRegs;
6171 }
6172
6173 // For a function returning void, there is no return value. We can't create
6174 // such a node, so we just return a null return value in that case. In
6175 // that case, nothing will actualy look at the value.
6176 if (ReturnValues.empty())
6177 return std::make_pair(SDValue(), Chain);
6178
6179 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6180 DAG.getVTList(&RetTys[0], RetTys.size()),
6181 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006182 return std::make_pair(Res, Chain);
6183}
6184
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006185void TargetLowering::LowerOperationWrapper(SDNode *N,
6186 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006187 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006188 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006189 if (Res.getNode())
6190 Results.push_back(Res);
6191}
6192
Dan Gohmand858e902010-04-17 15:26:15 +00006193SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006194 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 return SDValue();
6196}
6197
Dan Gohman46510a72010-04-15 01:51:59 +00006198void
6199SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006200 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201 assert((Op.getOpcode() != ISD::CopyFromReg ||
6202 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6203 "Copy from a reg to the same reg!");
6204 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6205
Owen Anderson23b9b192009-08-12 00:36:31 +00006206 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006208 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 PendingExports.push_back(Chain);
6210}
6211
6212#include "llvm/CodeGen/SelectionDAGISel.h"
6213
Dan Gohman46510a72010-04-15 01:51:59 +00006214void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006216 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006217 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006218 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006219 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006220 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006222 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006223 SmallVector<ISD::OutputArg, 4> Outs;
6224 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6225 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006226
Dan Gohman7451d3e2010-05-29 17:03:36 +00006227 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006228 // Put in an sret pointer parameter before all the other parameters.
6229 SmallVector<EVT, 1> ValueVTs;
6230 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6231
6232 // NOTE: Assuming that a pointer will never break down to more than one VT
6233 // or one register.
6234 ISD::ArgFlagsTy Flags;
6235 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006236 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006237 ISD::InputArg RetArg(Flags, RegisterVT, true);
6238 Ins.push_back(RetArg);
6239 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006240
Dan Gohman98ca4f22009-08-05 01:29:28 +00006241 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006242 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006243 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006244 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006245 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006246 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6247 bool isArgValueUsed = !I->use_empty();
6248 for (unsigned Value = 0, NumValues = ValueVTs.size();
6249 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006250 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006251 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006252 ISD::ArgFlagsTy Flags;
6253 unsigned OriginalAlignment =
6254 TD->getABITypeAlignment(ArgTy);
6255
6256 if (F.paramHasAttr(Idx, Attribute::ZExt))
6257 Flags.setZExt();
6258 if (F.paramHasAttr(Idx, Attribute::SExt))
6259 Flags.setSExt();
6260 if (F.paramHasAttr(Idx, Attribute::InReg))
6261 Flags.setInReg();
6262 if (F.paramHasAttr(Idx, Attribute::StructRet))
6263 Flags.setSRet();
6264 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6265 Flags.setByVal();
6266 const PointerType *Ty = cast<PointerType>(I->getType());
6267 const Type *ElementTy = Ty->getElementType();
6268 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6269 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6270 // For ByVal, alignment should be passed from FE. BE will guess if
6271 // this info is not there but there are cases it cannot get right.
6272 if (F.getParamAlignment(Idx))
6273 FrameAlign = F.getParamAlignment(Idx);
6274 Flags.setByValAlign(FrameAlign);
6275 Flags.setByValSize(FrameSize);
6276 }
6277 if (F.paramHasAttr(Idx, Attribute::Nest))
6278 Flags.setNest();
6279 Flags.setOrigAlign(OriginalAlignment);
6280
Owen Anderson23b9b192009-08-12 00:36:31 +00006281 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6282 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006283 for (unsigned i = 0; i != NumRegs; ++i) {
6284 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6285 if (NumRegs > 1 && i == 0)
6286 MyFlags.Flags.setSplit();
6287 // if it isn't first piece, alignment must be 1
6288 else if (i > 0)
6289 MyFlags.Flags.setOrigAlign(1);
6290 Ins.push_back(MyFlags);
6291 }
6292 }
6293 }
6294
6295 // Call the target to set up the argument values.
6296 SmallVector<SDValue, 8> InVals;
6297 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6298 F.isVarArg(), Ins,
6299 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006300
6301 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006302 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006303 "LowerFormalArguments didn't return a valid chain!");
6304 assert(InVals.size() == Ins.size() &&
6305 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006306 DEBUG({
6307 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6308 assert(InVals[i].getNode() &&
6309 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006310 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006311 "LowerFormalArguments emitted a value with the wrong type!");
6312 }
6313 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006314
Dan Gohman5e866062009-08-06 15:37:27 +00006315 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006316 DAG.setRoot(NewRoot);
6317
6318 // Set up the argument values.
6319 unsigned i = 0;
6320 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006321 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006322 // Create a virtual register for the sret pointer, and put in a copy
6323 // from the sret argument into it.
6324 SmallVector<EVT, 1> ValueVTs;
6325 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6326 EVT VT = ValueVTs[0];
6327 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6328 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006329 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006330 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006331
Dan Gohman2048b852009-11-23 18:04:58 +00006332 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006333 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6334 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006335 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006336 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6337 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006338 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006339
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006340 // i indexes lowered arguments. Bump it past the hidden sret argument.
6341 // Idx indexes LLVM arguments. Don't touch it.
6342 ++i;
6343 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006344
Dan Gohman46510a72010-04-15 01:51:59 +00006345 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006346 ++I, ++Idx) {
6347 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006348 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006349 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006351
6352 // If this argument is unused then remember its value. It is used to generate
6353 // debugging information.
6354 if (I->use_empty() && NumValues)
6355 SDB->setUnusedArgValue(I, InVals[i]);
6356
Dan Gohman98ca4f22009-08-05 01:29:28 +00006357 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006358 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006359 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6360 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006361
6362 if (!I->use_empty()) {
6363 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6364 if (F.paramHasAttr(Idx, Attribute::SExt))
6365 AssertOp = ISD::AssertSext;
6366 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6367 AssertOp = ISD::AssertZext;
6368
Bill Wendling46ada192010-03-02 01:55:18 +00006369 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006370 NumParts, PartVT, VT,
6371 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006373
Dan Gohman98ca4f22009-08-05 01:29:28 +00006374 i += NumParts;
6375 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006376
Devang Patel0b48ead2010-08-31 22:22:42 +00006377 // Note down frame index for byval arguments.
6378 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006379 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006380 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6381 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6382
Dan Gohman98ca4f22009-08-05 01:29:28 +00006383 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006384 SDValue Res;
6385 if (!ArgValues.empty())
6386 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6387 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006388 SDB->setValue(I, Res);
6389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006390 // If this argument is live outside of the entry block, insert a copy from
6391 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006392 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006395
Dan Gohman98ca4f22009-08-05 01:29:28 +00006396 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397
6398 // Finally, if the target has anything special to do, allow it to do so.
6399 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006400 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401}
6402
6403/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6404/// ensure constants are generated when needed. Remember the virtual registers
6405/// that need to be added to the Machine PHI nodes as input. We cannot just
6406/// directly add them, because expansion might result in multiple MBB's for one
6407/// BB. As such, the start of the BB might correspond to a different MBB than
6408/// the end.
6409///
6410void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006411SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006412 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413
6414 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6415
6416 // Check successor nodes' PHI nodes that expect a constant to be available
6417 // from this block.
6418 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006419 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006421 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006423 // If this terminator has multiple identical successors (common for
6424 // switches), only handle each succ once.
6425 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006428
6429 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6430 // nodes and Machine PHI nodes, but the incoming operands have not been
6431 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006432 for (BasicBlock::const_iterator I = SuccBB->begin();
6433 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 // Ignore dead phi's.
6435 if (PN->use_empty()) continue;
6436
6437 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006438 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439
Dan Gohman46510a72010-04-15 01:51:59 +00006440 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006441 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006443 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006444 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006445 }
6446 Reg = RegOut;
6447 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006448 DenseMap<const Value *, unsigned>::iterator I =
6449 FuncInfo.ValueMap.find(PHIOp);
6450 if (I != FuncInfo.ValueMap.end())
6451 Reg = I->second;
6452 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006453 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006454 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006455 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006456 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006457 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006458 }
6459 }
6460
6461 // Remember that this register needs to added to the machine PHI node as
6462 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006463 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6465 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006466 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006467 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006469 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006470 Reg += NumRegisters;
6471 }
6472 }
6473 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006474 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006475}