blob: 38e1ffe89244ac9bc5d926bbb803e2d3e456fe99 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000598 }
599
Evan Chengc7ce29b2009-02-13 22:36:38 +0000600 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
601 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000602 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
604 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
610 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
611 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
612 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
615 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
616 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
617 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000618
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
620 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::AND, MVT::v8i8, Promote);
623 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
624 setOperationAction(ISD::AND, MVT::v4i16, Promote);
625 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
626 setOperationAction(ISD::AND, MVT::v2i32, Promote);
627 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
628 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::OR, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::OR, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::OR, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
653 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
654 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
657 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000661
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
675 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
676 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
677 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
678 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
679 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 }
684
Evan Cheng92722532009-03-26 23:06:32 +0000685 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
689 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
690 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
691 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
693 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
694 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
695 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
696 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
697 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
698 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 }
701
Evan Cheng92722532009-03-26 23:06:32 +0000702 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000705 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
706 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
708 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
713 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
714 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
715 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
716 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
717 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
718 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
719 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
720 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
721 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
722 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
723 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
724 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
725 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
727 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
730 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000739
Evan Cheng2c3ae372006-04-12 21:21:57 +0000740 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
742 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000743 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000744 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000745 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000746 // Do not attempt to custom lower non-128-bit vectors
747 if (!VT.is128BitVector())
748 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::BUILD_VECTOR,
750 VT.getSimpleVT().SimpleTy, Custom);
751 setOperationAction(ISD::VECTOR_SHUFFLE,
752 VT.getSimpleVT().SimpleTy, Custom);
753 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
754 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000755 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000756
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
759 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
762 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000763
Nate Begemancdd1eec2008-02-12 22:51:28 +0000764 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
766 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000768
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000769 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
771 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000772 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000773
774 // Do not attempt to promote non-128-bit vectors
775 if (!VT.is128BitVector()) {
776 continue;
777 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000778 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000780 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000782 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000784 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000786 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000788 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000791
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
794 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
795 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
796 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000797
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
799 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000800 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000805
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806 if (Subtarget->hasSSE41()) {
807 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809
810 // i8 and i16 vectors are custom , because the source register and source
811 // source memory operand types are not the same width. f32 vectors are
812 // custom since the immediate controlling the insert encodes additional
813 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000823
824 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 }
828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829
Nate Begeman30a0de92008-07-17 16:51:19 +0000830 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000832 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
David Greene9b9838d2009-06-29 16:47:10 +0000834 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
836 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
841 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
844 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
845 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
846 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
847 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
849 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
850 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
851 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
852 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
853 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000855
856 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
858 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
859 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
860 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
861 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
862 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
863 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
864 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
865 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
866 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
867 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
868 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
870 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
873 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
875 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
879 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
880 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
887 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000889
890#if 0
891 // Not sure we want to do this since there are no 256-bit integer
892 // operations in AVX
893
894 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
895 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
897 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000898
899 // Do not attempt to custom lower non-power-of-2 vectors
900 if (!isPowerOf2_32(VT.getVectorNumElements()))
901 continue;
902
903 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
904 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
906 }
907
908 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
910 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000911 }
David Greene9b9838d2009-06-29 16:47:10 +0000912#endif
913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
919 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 if (!VT.is256BitVector()) {
924 continue;
925 }
926 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000928 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000930 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000932 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000934 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000936 }
937
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940 }
941
Evan Cheng6be2c582006-04-05 23:38:46 +0000942 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000944
Bill Wendling74c37652008-12-09 22:08:41 +0000945 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::SADDO, MVT::i32, Custom);
947 setOperationAction(ISD::SADDO, MVT::i64, Custom);
948 setOperationAction(ISD::UADDO, MVT::i32, Custom);
949 setOperationAction(ISD::UADDO, MVT::i64, Custom);
950 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
952 setOperationAction(ISD::USUBO, MVT::i32, Custom);
953 setOperationAction(ISD::USUBO, MVT::i64, Custom);
954 setOperationAction(ISD::SMULO, MVT::i32, Custom);
955 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000956
Evan Chengd54f2d52009-03-31 19:38:51 +0000957 if (!Subtarget->is64Bit()) {
958 // These libcalls are not available in 32-bit.
959 setLibcallName(RTLIB::SHL_I128, 0);
960 setLibcallName(RTLIB::SRL_I128, 0);
961 setLibcallName(RTLIB::SRA_I128, 0);
962 }
963
Evan Cheng206ee9d2006-07-07 08:33:52 +0000964 // We have target-specific dag combine patterns for the following nodes:
965 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000966 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000967 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000968 setTargetDAGCombine(ISD::SHL);
969 setTargetDAGCombine(ISD::SRA);
970 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000971 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000972 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000973 if (Subtarget->is64Bit())
974 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000976 computeRegisterProperties();
977
Mon P Wangcd6e7252009-11-30 02:42:02 +0000978 // Divide and reminder operations have no vector equivalent and can
979 // trap. Do a custom widening for these operations in which we never
980 // generate more divides/remainder than the original vector width.
981 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
982 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
983 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
984 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
985 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
986 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
987 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
988 }
989 }
990
Evan Cheng87ed7162006-02-14 08:25:08 +0000991 // FIXME: These should be based on subtarget info. Plus, the values should
992 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000993 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
994 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
995 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000996 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000997 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000998}
999
Scott Michel5b8f82e2008-03-10 15:42:14 +00001000
Owen Anderson825b72b2009-08-11 20:47:22 +00001001MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1002 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001003}
1004
1005
Evan Cheng29286502008-01-23 23:17:41 +00001006/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1007/// the desired ByVal argument alignment.
1008static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1009 if (MaxAlign == 16)
1010 return;
1011 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1012 if (VTy->getBitWidth() == 128)
1013 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001014 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1015 unsigned EltAlign = 0;
1016 getMaxByValAlign(ATy->getElementType(), EltAlign);
1017 if (EltAlign > MaxAlign)
1018 MaxAlign = EltAlign;
1019 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1020 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1021 unsigned EltAlign = 0;
1022 getMaxByValAlign(STy->getElementType(i), EltAlign);
1023 if (EltAlign > MaxAlign)
1024 MaxAlign = EltAlign;
1025 if (MaxAlign == 16)
1026 break;
1027 }
1028 }
1029 return;
1030}
1031
1032/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1033/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001034/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1035/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001036unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001037 if (Subtarget->is64Bit()) {
1038 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001039 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001040 if (TyAlign > 8)
1041 return TyAlign;
1042 return 8;
1043 }
1044
Evan Cheng29286502008-01-23 23:17:41 +00001045 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001046 if (Subtarget->hasSSE1())
1047 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001048 return Align;
1049}
Chris Lattner2b02a442007-02-25 08:29:00 +00001050
Evan Chengf0df0312008-05-15 08:39:06 +00001051/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001052/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001053/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001054/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001055EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001056X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001057 bool isSrcConst, bool isSrcStr,
1058 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1060 // linux. This is because the stack realignment code can't handle certain
1061 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001062 const Function *F = DAG.getMachineFunction().getFunction();
1063 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1064 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001065 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001067 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001069 }
Evan Chengf0df0312008-05-15 08:39:06 +00001070 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 return MVT::i64;
1072 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001073}
1074
Evan Chengcc415862007-11-09 01:32:10 +00001075/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1076/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001077SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001078 SelectionDAG &DAG) const {
1079 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001080 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001081 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001082 // This doesn't have DebugLoc associated with it, but is not really the
1083 // same as a Register.
1084 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1085 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001086 return Table;
1087}
1088
Bill Wendlingb4202b82009-07-01 18:50:55 +00001089/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001090unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001091 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001092}
1093
Chris Lattner2b02a442007-02-25 08:29:00 +00001094//===----------------------------------------------------------------------===//
1095// Return Value Calling Convention Implementation
1096//===----------------------------------------------------------------------===//
1097
Chris Lattner59ed56b2007-02-28 04:55:35 +00001098#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001100bool
1101X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1102 const SmallVectorImpl<EVT> &OutTys,
1103 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1104 SelectionDAG &DAG) {
1105 SmallVector<CCValAssign, 16> RVLocs;
1106 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1107 RVLocs, *DAG.getContext());
1108 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1109}
1110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111SDValue
1112X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001113 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::OutputArg> &Outs,
1115 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001116
Chris Lattner9774c912007-02-27 05:28:59 +00001117 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1119 RVLocs, *DAG.getContext());
1120 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001122 // If this is the first return lowered for this function, add the regs to the
1123 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001124 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001125 for (unsigned i = 0; i != RVLocs.size(); ++i)
1126 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001127 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001131
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1134 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001135 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001136
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001137 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001138 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1139 CCValAssign &VA = RVLocs[i];
1140 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattner447ff682008-03-11 03:23:40 +00001143 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1144 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001145 if (VA.getLocReg() == X86::ST0 ||
1146 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001147 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1148 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001149 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001151 RetOps.push_back(ValToCopy);
1152 // Don't emit a copytoreg.
1153 continue;
1154 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001155
Evan Cheng242b38b2009-02-23 09:03:22 +00001156 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1157 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001158 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001159 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001160 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001162 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001164 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001165 }
1166
Dale Johannesendd64c412009-02-04 00:33:20 +00001167 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001168 Flag = Chain.getValue(1);
1169 }
Dan Gohman61a92132008-04-21 23:59:07 +00001170
1171 // The x86-64 ABI for returning structs by value requires that we copy
1172 // the sret argument into %rax for the return. We saved the argument into
1173 // a virtual register in the entry block, so now we copy the value out
1174 // and into %rax.
1175 if (Subtarget->is64Bit() &&
1176 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1177 MachineFunction &MF = DAG.getMachineFunction();
1178 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1179 unsigned Reg = FuncInfo->getSRetReturnReg();
1180 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001181 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001182 FuncInfo->setSRetReturnReg(Reg);
1183 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001184 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001185
Dale Johannesendd64c412009-02-04 00:33:20 +00001186 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001187 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001188
1189 // RAX now acts like a return value.
1190 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner447ff682008-03-11 03:23:40 +00001193 RetOps[0] = Chain; // Update chain.
1194
1195 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001196 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001197 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
1199 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001201}
1202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203/// LowerCallResult - Lower the result values of a call into the
1204/// appropriate copies out of appropriate physical registers.
1205///
1206SDValue
1207X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001208 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 const SmallVectorImpl<ISD::InputArg> &Ins,
1210 DebugLoc dl, SelectionDAG &DAG,
1211 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001212
Chris Lattnere32bbf62007-02-28 07:09:55 +00001213 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001214 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001215 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001217 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattner3085e152007-02-25 08:59:22 +00001220 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001222 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Torok Edwin3f142c32009-02-01 18:15:56 +00001225 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001228 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001229 }
1230
Chris Lattner8e6da152008-03-10 21:08:41 +00001231 // If this is a call to a function that returns an fp value on the floating
1232 // point stack, but where we prefer to use the value in xmm registers, copy
1233 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001234 if ((VA.getLocReg() == X86::ST0 ||
1235 VA.getLocReg() == X86::ST1) &&
1236 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Evan Cheng79fb3b42009-02-20 20:43:02 +00001240 SDValue Val;
1241 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1243 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1244 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1248 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001249 } else {
1250 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001252 Val = Chain.getValue(0);
1253 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001254 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1255 } else {
1256 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1257 CopyVT, InFlag).getValue(1);
1258 Val = Chain.getValue(0);
1259 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001260 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001261
Dan Gohman37eed792009-02-04 17:28:58 +00001262 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001263 // Round the F80 the right size, which also moves to the appropriate xmm
1264 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001266 // This truncation won't change the value.
1267 DAG.getIntPtrConstant(1));
1268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001271 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001272
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001274}
1275
1276
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001277//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001278// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001279//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001280// StdCall calling convention seems to be standard for many Windows' API
1281// routines and around. It differs from C calling convention just a little:
1282// callee should clean up the stack, not caller. Symbols should be also
1283// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001284// For info on fast calling convention see Fast Calling Convention (tail call)
1285// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001286
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001288/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1290 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001291 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001294}
1295
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001296/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001297/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298static bool
1299ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1300 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001302
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001304}
1305
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001306/// IsCalleePop - Determines whether the callee is required to pop its
1307/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001308bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001309 if (IsVarArg)
1310 return false;
1311
Dan Gohman095cc292008-09-13 01:54:27 +00001312 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001313 default:
1314 return false;
1315 case CallingConv::X86_StdCall:
1316 return !Subtarget->is64Bit();
1317 case CallingConv::X86_FastCall:
1318 return !Subtarget->is64Bit();
1319 case CallingConv::Fast:
1320 return PerformTailCallOpt;
1321 }
1322}
1323
Dan Gohman095cc292008-09-13 01:54:27 +00001324/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1325/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001327 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001328 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001329 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001330 else
1331 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001332 }
1333
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001336 else if (CC == CallingConv::Fast)
1337 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001338 else
1339 return CC_X86_32_C;
1340}
1341
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342/// NameDecorationForCallConv - Selects the appropriate decoration to
1343/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001344NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001345X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001347 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001349 return StdCall;
1350 return None;
1351}
1352
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001354/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1355/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001356/// the specific parameter attribute. The copy will be passed as a byval
1357/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001358static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001359CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001360 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1361 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001363 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001364 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001365}
1366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367SDValue
1368X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001369 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 const SmallVectorImpl<ISD::InputArg> &Ins,
1371 DebugLoc dl, SelectionDAG &DAG,
1372 const CCValAssign &VA,
1373 MachineFrameInfo *MFI,
1374 unsigned i) {
1375
Rafael Espindola7effac52007-09-14 15:48:13 +00001376 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1378 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001379 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001380 EVT ValVT;
1381
1382 // If value is passed by pointer we have address passed instead of the value
1383 // itself.
1384 if (VA.getLocInfo() == CCValAssign::Indirect)
1385 ValVT = VA.getLocVT();
1386 else
1387 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001388
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001389 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001390 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001391 // In case of tail call optimization mark all arguments mutable. Since they
1392 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001393 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001394 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001396 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001397 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001398 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001399 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001400}
1401
Dan Gohman475871a2008-07-27 21:46:04 +00001402SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001404 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 bool isVarArg,
1406 const SmallVectorImpl<ISD::InputArg> &Ins,
1407 DebugLoc dl,
1408 SelectionDAG &DAG,
1409 SmallVectorImpl<SDValue> &InVals) {
1410
Evan Cheng1bc78042006-04-26 01:20:17 +00001411 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001413
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 const Function* Fn = MF.getFunction();
1415 if (Fn->hasExternalLinkage() &&
1416 Subtarget->isTargetCygMing() &&
1417 Fn->getName() == "main")
1418 FuncInfo->setForceFramePointer(true);
1419
1420 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Evan Cheng1bc78042006-04-26 01:20:17 +00001423 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001425 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001426
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001428 "Var args not supported with calling convention fastcc");
1429
Chris Lattner638402b2007-02-28 07:00:42 +00001430 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001431 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1433 ArgLocs, *DAG.getContext());
1434 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001437 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001438 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1439 CCValAssign &VA = ArgLocs[i];
1440 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1441 // places.
1442 assert(VA.getValNo() != LastVal &&
1443 "Don't support value assigned to multiple locs yet");
1444 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001448 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001450 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001454 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001456 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001458 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001459 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1460 RC = X86::VR64RegisterClass;
1461 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001462 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001463
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001464 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Chris Lattnerf39f7712007-02-28 05:46:49 +00001467 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1468 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1469 // right size.
1470 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001471 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001472 DAG.getValueType(VA.getValVT()));
1473 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001474 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001475 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001476 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001477 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001479 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001480 // Handle MMX values passed in XMM regs.
1481 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1483 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001484 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1485 } else
1486 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001487 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001488 } else {
1489 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001491 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001492
1493 // If value is passed via pointer - do a load.
1494 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001498 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499
Dan Gohman61a92132008-04-21 23:59:07 +00001500 // The x86-64 ABI for returning structs by value requires that we copy
1501 // the sret argument into %rax for the return. Save the argument into
1502 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001503 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001504 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1505 unsigned Reg = FuncInfo->getSRetReturnReg();
1506 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001508 FuncInfo->setSRetReturnReg(Reg);
1509 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001512 }
1513
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001515 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001517 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001518
Evan Cheng1bc78042006-04-26 01:20:17 +00001519 // If the function takes variable number of arguments, make a frame index for
1520 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001521 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001523 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 }
1525 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001526 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1527
1528 // FIXME: We should really autogenerate these arrays
1529 static const unsigned GPR64ArgRegsWin64[] = {
1530 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 static const unsigned XMMArgRegsWin64[] = {
1533 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1534 };
1535 static const unsigned GPR64ArgRegs64Bit[] = {
1536 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1537 };
1538 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1540 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1541 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001542 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1543
1544 if (IsWin64) {
1545 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1546 GPR64ArgRegs = GPR64ArgRegsWin64;
1547 XMMArgRegs = XMMArgRegsWin64;
1548 } else {
1549 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1550 GPR64ArgRegs = GPR64ArgRegs64Bit;
1551 XMMArgRegs = XMMArgRegs64Bit;
1552 }
1553 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1554 TotalNumIntRegs);
1555 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1556 TotalNumXMMRegs);
1557
Devang Patel578efa92009-06-05 21:57:13 +00001558 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001559 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001560 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001561 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001562 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001563 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001564 // Kernel mode asks for SSE to be disabled, so don't push them
1565 // on the stack.
1566 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001567
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 // For X86-64, if there are vararg parameters that are passed via
1569 // registers, then we must store them to their spots on the stack so they
1570 // may be loaded by deferencing the result of va_next.
1571 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001572 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1573 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001574 TotalNumXMMRegs * 16, 16,
1575 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001576
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001578 SmallVector<SDValue, 8> MemOps;
1579 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001580 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1583 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001584 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1585 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001588 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001589 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001590 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001592 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001594
Dan Gohmanface41a2009-08-16 21:24:25 +00001595 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1596 // Now store the XMM (fp + vector) parameter registers.
1597 SmallVector<SDValue, 11> SaveXMMOps;
1598 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001599
Dan Gohmanface41a2009-08-16 21:24:25 +00001600 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1601 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1602 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001603
Dan Gohmanface41a2009-08-16 21:24:25 +00001604 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1605 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001606
Dan Gohmanface41a2009-08-16 21:24:25 +00001607 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1608 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1609 X86::VR128RegisterClass);
1610 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1611 SaveXMMOps.push_back(Val);
1612 }
1613 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1614 MVT::Other,
1615 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001617
1618 if (!MemOps.empty())
1619 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1620 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001623
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001627 BytesCallerReserves = 0;
1628 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001629 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001632 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001633 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001634 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001635
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 if (!Is64Bit) {
1637 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1640 }
Evan Cheng25caf632006-05-23 21:06:34 +00001641
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001642 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001645}
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1649 SDValue StackPtr, SDValue Arg,
1650 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001651 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001653 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001654 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001656 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001657 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001658 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001659 }
Dale Johannesenace16102009-02-03 19:33:06 +00001660 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001661 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001662}
1663
Bill Wendling64e87322009-01-16 19:25:27 +00001664/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001666SDValue
1667X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001669 SDValue Chain,
1670 bool IsTailCall,
1671 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001672 int FPDiff,
1673 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001674 if (!IsTailCall || FPDiff==0) return Chain;
1675
1676 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001677 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001678 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001679
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001680 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001681 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001682 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001683}
1684
1685/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1686/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001687static SDValue
1688EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001690 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001691 // Store the return address to the appropriate stack slot.
1692 if (!FPDiff) return Chain;
1693 // Calculate the new stack slot for the return address.
1694 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001695 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001696 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1697 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001700 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001701 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001702 return Chain;
1703}
1704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705SDValue
1706X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001707 CallingConv::ID CallConv, bool isVarArg,
1708 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 const SmallVectorImpl<ISD::OutputArg> &Outs,
1710 const SmallVectorImpl<ISD::InputArg> &Ins,
1711 DebugLoc dl, SelectionDAG &DAG,
1712 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 MachineFunction &MF = DAG.getMachineFunction();
1715 bool Is64Bit = Subtarget->is64Bit();
1716 bool IsStructRet = CallIsStructReturn(Outs);
1717
1718 assert((!isTailCall ||
1719 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1720 "IsEligibleForTailCallOptimization missed a case!");
1721 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001722 "Var args not supported with calling convention fastcc");
1723
Chris Lattner638402b2007-02-28 07:00:42 +00001724 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001725 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1727 ArgLocs, *DAG.getContext());
1728 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Chris Lattner423c5f42007-02-28 05:31:48 +00001730 // Get a count of how many bytes are to be pushed on the stack.
1731 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001733 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001734
Gordon Henriksen86737662008-01-05 16:56:59 +00001735 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001737 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001739 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1740 FPDiff = NumBytesCallerPushed - NumBytes;
1741
1742 // Set the delta of movement of the returnaddr stackslot.
1743 // But only set if delta is greater than previous delta.
1744 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1745 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1746 }
1747
Chris Lattnere563bbc2008-10-11 22:08:30 +00001748 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001749
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001751 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001753 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001754
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1756 SmallVector<SDValue, 8> MemOpChains;
1757 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001758
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001759 // Walk the register/memloc assignments, inserting copies/loads. In the case
1760 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1762 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001763 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 SDValue Arg = Outs[i].Val;
1765 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001766 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Chris Lattner423c5f42007-02-28 05:31:48 +00001768 // Promote the value if needed.
1769 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001770 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001771 case CCValAssign::Full: break;
1772 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001773 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001774 break;
1775 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001776 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001777 break;
1778 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001779 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1780 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1782 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1783 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001784 } else
1785 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1786 break;
1787 case CCValAssign::BCvt:
1788 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001789 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001790 case CCValAssign::Indirect: {
1791 // Store the argument.
1792 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001793 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001795 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001796 Arg = SpillSlot;
1797 break;
1798 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001800
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 if (VA.isRegLoc()) {
1802 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1803 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001805 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001806 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001807 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1810 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001811 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001812 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Evan Cheng32fe1032006-05-25 00:59:30 +00001815 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001817 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001818
Evan Cheng347d5f72006-04-28 21:29:37 +00001819 // Build a sequence of copy-to-reg nodes chained together with token chain
1820 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001822 // Tail call byval lowering might overwrite argument registers so in case of
1823 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001827 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001828 InFlag = Chain.getValue(1);
1829 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001830
Eric Christopherfd179292009-08-27 18:07:15 +00001831
Chris Lattner88e1fd52009-07-09 04:24:46 +00001832 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1834 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001836 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1837 DAG.getNode(X86ISD::GlobalBaseReg,
1838 DebugLoc::getUnknownLoc(),
1839 getPointerTy()),
1840 InFlag);
1841 InFlag = Chain.getValue(1);
1842 } else {
1843 // If we are tail calling and generating PIC/GOT style code load the
1844 // address of the callee into ECX. The value in ecx is used as target of
1845 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1846 // for tail calls on PIC/GOT architectures. Normally we would just put the
1847 // address of GOT into ebx and then call target@PLT. But for tail calls
1848 // ebx would be restored (since ebx is callee saved) before jumping to the
1849 // target@PLT.
1850
1851 // Note: The actual moving to ECX is done further down.
1852 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1853 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1854 !G->getGlobal()->hasProtectedVisibility())
1855 Callee = LowerGlobalAddress(Callee, DAG);
1856 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001857 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001858 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001859 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001860
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 if (Is64Bit && isVarArg) {
1862 // From AMD64 ABI document:
1863 // For calls that may call functions that use varargs or stdargs
1864 // (prototype-less calls or calls to functions containing ellipsis (...) in
1865 // the declaration) %al is used as hidden argument to specify the number
1866 // of SSE registers used. The contents of %al do not need to match exactly
1867 // the number of registers, but must be an ubound on the number of SSE
1868 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001869
1870 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Count the number of XMM registers allocated.
1872 static const unsigned XMMArgRegs[] = {
1873 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1874 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1875 };
1876 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001878 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Dale Johannesendd64c412009-02-04 00:33:20 +00001880 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 InFlag = Chain.getValue(1);
1883 }
1884
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001885
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001886 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 if (isTailCall) {
1888 // Force all the incoming stack arguments to be loaded from the stack
1889 // before any new outgoing arguments are stored to the stack, because the
1890 // outgoing stack slots may alias the incoming argument stack slots, and
1891 // the alias isn't otherwise explicit. This is slightly more conservative
1892 // than necessary, because it means that each store effectively depends
1893 // on every argument instead of just those arguments it would clobber.
1894 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1895
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SmallVector<SDValue, 8> MemOpChains2;
1897 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001899 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001900 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1902 CCValAssign &VA = ArgLocs[i];
1903 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001904 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 SDValue Arg = Outs[i].Val;
1906 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 // Create frame index.
1908 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001909 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001910 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001912
Duncan Sands276dcbd2008-03-21 09:14:45 +00001913 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001914 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001916 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001917 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001918 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001919 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001920
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1922 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001923 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001925 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001926 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001928 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 }
1931 }
1932
1933 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001935 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001936
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001937 // Copy arguments to their registers.
1938 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001940 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 InFlag = Chain.getValue(1);
1942 }
Dan Gohman475871a2008-07-27 21:46:04 +00001943 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001946 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001947 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 }
1949
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001950 bool WasGlobalOrExternal = false;
1951 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1952 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1953 // In the 64-bit large code model, we have to make all calls
1954 // through a register, since the call instruction's 32-bit
1955 // pc-relative offset may not be large enough to hold the whole
1956 // address.
1957 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1958 WasGlobalOrExternal = true;
1959 // If the callee is a GlobalAddress node (quite common, every direct call
1960 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1961 // it.
1962
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001963 // We should use extra load for direct calls to dllimported functions in
1964 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001965 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001966 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001967 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001968
Chris Lattner48a7d022009-07-09 05:02:21 +00001969 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1970 // external symbols most go through the PLT in PIC mode. If the symbol
1971 // has hidden or protected visibility, or if it is static or local, then
1972 // we don't need to use the PLT - we can directly call it.
1973 if (Subtarget->isTargetELF() &&
1974 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001975 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001976 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001977 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001978 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1979 Subtarget->getDarwinVers() < 9) {
1980 // PC-relative references to external symbols should go through $stub,
1981 // unless we're building with the leopard linker or later, which
1982 // automatically synthesizes these stubs.
1983 OpFlags = X86II::MO_DARWIN_STUB;
1984 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001985
Chris Lattner74e726e2009-07-09 05:27:35 +00001986 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001987 G->getOffset(), OpFlags);
1988 }
Bill Wendling056292f2008-09-16 21:48:12 +00001989 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001990 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00001991 unsigned char OpFlags = 0;
1992
1993 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1994 // symbols should go through the PLT.
1995 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001996 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001997 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001998 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001999 Subtarget->getDarwinVers() < 9) {
2000 // PC-relative references to external symbols should go through $stub,
2001 // unless we're building with the leopard linker or later, which
2002 // automatically synthesizes these stubs.
2003 OpFlags = X86II::MO_DARWIN_STUB;
2004 }
Eric Christopherfd179292009-08-27 18:07:15 +00002005
Chris Lattner48a7d022009-07-09 05:02:21 +00002006 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2007 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002008 }
2009
2010 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002011 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002012
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002014 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 Callee,InFlag);
2016 Callee = DAG.getRegister(Opc, getPointerTy());
2017 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002018 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002020
Chris Lattnerd96d0722007-02-25 06:40:16 +00002021 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002024
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002026 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2027 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002030
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002031 Ops.push_back(Chain);
2032 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002033
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002036
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 // Add argument registers to the end of the list so that they are known live
2038 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002039 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2040 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2041 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Evan Cheng586ccac2008-03-18 23:36:35 +00002043 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002045 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2046
2047 // Add an implicit use of AL for x86 vararg functions.
2048 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002050
Gabor Greifba36cb52008-08-28 21:40:38 +00002051 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002052 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 if (isTailCall) {
2055 // If this is the first return lowered for this function, add the regs
2056 // to the liveout set for the function.
2057 if (MF.getRegInfo().liveout_empty()) {
2058 SmallVector<CCValAssign, 16> RVLocs;
2059 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2060 *DAG.getContext());
2061 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2062 for (unsigned i = 0; i != RVLocs.size(); ++i)
2063 if (RVLocs[i].isRegLoc())
2064 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002066
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 assert(((Callee.getOpcode() == ISD::Register &&
2068 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2069 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2070 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2071 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2072 "Expecting an global address, external symbol, or register");
2073
2074 return DAG.getNode(X86ISD::TC_RETURN, dl,
2075 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 }
2077
Dale Johannesenace16102009-02-03 19:33:06 +00002078 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002079 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002080
Chris Lattner2d297092006-05-23 18:50:38 +00002081 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002086 // If this is is a call to a struct-return function, the callee
2087 // pops the hidden struct pointer, so we have to push it back.
2088 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002089 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002091 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Gordon Henriksenae636f82008-01-03 16:47:34 +00002093 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002094 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002095 DAG.getIntPtrConstant(NumBytes, true),
2096 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2097 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002098 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002099 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002100
Chris Lattner3085e152007-02-25 08:59:22 +00002101 // Handle result values, copying them out of physregs into vregs that we
2102 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2104 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002105}
2106
Evan Cheng25ab6902006-09-08 06:48:29 +00002107
2108//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002109// Fast Calling Convention (tail call) implementation
2110//===----------------------------------------------------------------------===//
2111
2112// Like std call, callee cleans arguments, convention except that ECX is
2113// reserved for storing the tail called function address. Only 2 registers are
2114// free for argument passing (inreg). Tail call optimization is performed
2115// provided:
2116// * tailcallopt is enabled
2117// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002118// On X86_64 architecture with GOT-style position independent code only local
2119// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002120// To keep the stack aligned according to platform abi the function
2121// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2122// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002123// If a tail called function callee has more arguments than the caller the
2124// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002125// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002126// original REtADDR, but before the saved framepointer or the spilled registers
2127// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2128// stack layout:
2129// arg1
2130// arg2
2131// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002132// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002133// move area ]
2134// (possible EBP)
2135// ESI
2136// EDI
2137// local1 ..
2138
2139/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2140/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002141unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002142 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002143 MachineFunction &MF = DAG.getMachineFunction();
2144 const TargetMachine &TM = MF.getTarget();
2145 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2146 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002148 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002149 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002150 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2151 // Number smaller than 12 so just add the difference.
2152 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2153 } else {
2154 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002156 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002157 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002158 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002159}
2160
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2162/// for tail call optimization. Targets which want to do tail call
2163/// optimization should implement this function.
2164bool
2165X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002166 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 bool isVarArg,
2168 const SmallVectorImpl<ISD::InputArg> &Ins,
2169 SelectionDAG& DAG) const {
2170 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002171 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002173}
2174
Dan Gohman3df24e62008-09-03 23:12:08 +00002175FastISel *
2176X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002177 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002178 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002179 DenseMap<const Value *, unsigned> &vm,
2180 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002181 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002182 DenseMap<const AllocaInst *, int> &am
2183#ifndef NDEBUG
2184 , SmallSet<Instruction*, 8> &cil
2185#endif
2186 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002187 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002188#ifndef NDEBUG
2189 , cil
2190#endif
2191 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002192}
2193
2194
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002195//===----------------------------------------------------------------------===//
2196// Other Lowering Hooks
2197//===----------------------------------------------------------------------===//
2198
2199
Dan Gohman475871a2008-07-27 21:46:04 +00002200SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002201 MachineFunction &MF = DAG.getMachineFunction();
2202 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2203 int ReturnAddrIndex = FuncInfo->getRAIndex();
2204
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002205 if (ReturnAddrIndex == 0) {
2206 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002207 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002208 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2209 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002210 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002211 }
2212
Evan Cheng25ab6902006-09-08 06:48:29 +00002213 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002214}
2215
2216
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002217bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2218 bool hasSymbolicDisplacement) {
2219 // Offset should fit into 32 bit immediate field.
2220 if (!isInt32(Offset))
2221 return false;
2222
2223 // If we don't have a symbolic displacement - we don't have any extra
2224 // restrictions.
2225 if (!hasSymbolicDisplacement)
2226 return true;
2227
2228 // FIXME: Some tweaks might be needed for medium code model.
2229 if (M != CodeModel::Small && M != CodeModel::Kernel)
2230 return false;
2231
2232 // For small code model we assume that latest object is 16MB before end of 31
2233 // bits boundary. We may also accept pretty large negative constants knowing
2234 // that all objects are in the positive half of address space.
2235 if (M == CodeModel::Small && Offset < 16*1024*1024)
2236 return true;
2237
2238 // For kernel code model we know that all object resist in the negative half
2239 // of 32bits address space. We may not accept negative offsets, since they may
2240 // be just off and we may accept pretty large positive ones.
2241 if (M == CodeModel::Kernel && Offset > 0)
2242 return true;
2243
2244 return false;
2245}
2246
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2248/// specific condition code, returning the condition code and the LHS/RHS of the
2249/// comparison to make.
2250static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2251 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002252 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002253 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2254 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2255 // X > -1 -> X == 0, jump !sign.
2256 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002257 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002258 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2259 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002260 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002261 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002262 // X < 1 -> X <= 0
2263 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002264 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002265 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002266 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002267
Evan Chengd9558e02006-01-06 00:43:03 +00002268 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002269 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002270 case ISD::SETEQ: return X86::COND_E;
2271 case ISD::SETGT: return X86::COND_G;
2272 case ISD::SETGE: return X86::COND_GE;
2273 case ISD::SETLT: return X86::COND_L;
2274 case ISD::SETLE: return X86::COND_LE;
2275 case ISD::SETNE: return X86::COND_NE;
2276 case ISD::SETULT: return X86::COND_B;
2277 case ISD::SETUGT: return X86::COND_A;
2278 case ISD::SETULE: return X86::COND_BE;
2279 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002280 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002282
Chris Lattner4c78e022008-12-23 23:42:27 +00002283 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002284
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 // If LHS is a foldable load, but RHS is not, flip the condition.
2286 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2287 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2288 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2289 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002290 }
2291
Chris Lattner4c78e022008-12-23 23:42:27 +00002292 switch (SetCCOpcode) {
2293 default: break;
2294 case ISD::SETOLT:
2295 case ISD::SETOLE:
2296 case ISD::SETUGT:
2297 case ISD::SETUGE:
2298 std::swap(LHS, RHS);
2299 break;
2300 }
2301
2302 // On a floating point condition, the flags are set as follows:
2303 // ZF PF CF op
2304 // 0 | 0 | 0 | X > Y
2305 // 0 | 0 | 1 | X < Y
2306 // 1 | 0 | 0 | X == Y
2307 // 1 | 1 | 1 | unordered
2308 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002309 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002310 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002311 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002312 case ISD::SETOLT: // flipped
2313 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002314 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002315 case ISD::SETOLE: // flipped
2316 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002317 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002318 case ISD::SETUGT: // flipped
2319 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002320 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002321 case ISD::SETUGE: // flipped
2322 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002323 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002324 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002325 case ISD::SETNE: return X86::COND_NE;
2326 case ISD::SETUO: return X86::COND_P;
2327 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002328 case ISD::SETOEQ:
2329 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002330 }
Evan Chengd9558e02006-01-06 00:43:03 +00002331}
2332
Evan Cheng4a460802006-01-11 00:33:36 +00002333/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2334/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002335/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002336static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002337 switch (X86CC) {
2338 default:
2339 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002340 case X86::COND_B:
2341 case X86::COND_BE:
2342 case X86::COND_E:
2343 case X86::COND_P:
2344 case X86::COND_A:
2345 case X86::COND_AE:
2346 case X86::COND_NE:
2347 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002348 return true;
2349 }
2350}
2351
Evan Chengeb2f9692009-10-27 19:56:55 +00002352/// isFPImmLegal - Returns true if the target can instruction select the
2353/// specified FP immediate natively. If false, the legalizer will
2354/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002355bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002356 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2357 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2358 return true;
2359 }
2360 return false;
2361}
2362
Nate Begeman9008ca62009-04-27 18:41:29 +00002363/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2364/// the specified range (L, H].
2365static bool isUndefOrInRange(int Val, int Low, int Hi) {
2366 return (Val < 0) || (Val >= Low && Val < Hi);
2367}
2368
2369/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2370/// specified value.
2371static bool isUndefOrEqual(int Val, int CmpVal) {
2372 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002373 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002375}
2376
Nate Begeman9008ca62009-04-27 18:41:29 +00002377/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2378/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2379/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002380static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 return (Mask[0] < 2 && Mask[1] < 2);
2385 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002386}
2387
Nate Begeman9008ca62009-04-27 18:41:29 +00002388bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002389 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 N->getMask(M);
2391 return ::isPSHUFDMask(M, N->getValueType(0));
2392}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002393
Nate Begeman9008ca62009-04-27 18:41:29 +00002394/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2395/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002396static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002398 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002399
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 // Lower quadword copied in order or undef.
2401 for (int i = 0; i != 4; ++i)
2402 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002403 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002404
Evan Cheng506d3df2006-03-29 23:07:14 +00002405 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002406 for (int i = 4; i != 8; ++i)
2407 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002408 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002409
Evan Cheng506d3df2006-03-29 23:07:14 +00002410 return true;
2411}
2412
Nate Begeman9008ca62009-04-27 18:41:29 +00002413bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002414 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 N->getMask(M);
2416 return ::isPSHUFHWMask(M, N->getValueType(0));
2417}
Evan Cheng506d3df2006-03-29 23:07:14 +00002418
Nate Begeman9008ca62009-04-27 18:41:29 +00002419/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2420/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002421static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002423 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002424
Rafael Espindola15684b22009-04-24 12:40:33 +00002425 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 for (int i = 4; i != 8; ++i)
2427 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002429
Rafael Espindola15684b22009-04-24 12:40:33 +00002430 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 for (int i = 0; i != 4; ++i)
2432 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002433 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Rafael Espindola15684b22009-04-24 12:40:33 +00002435 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002436}
2437
Nate Begeman9008ca62009-04-27 18:41:29 +00002438bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002439 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002440 N->getMask(M);
2441 return ::isPSHUFLWMask(M, N->getValueType(0));
2442}
2443
Nate Begemana09008b2009-10-19 02:17:23 +00002444/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2445/// is suitable for input to PALIGNR.
2446static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2447 bool hasSSSE3) {
2448 int i, e = VT.getVectorNumElements();
2449
2450 // Do not handle v2i64 / v2f64 shuffles with palignr.
2451 if (e < 4 || !hasSSSE3)
2452 return false;
2453
2454 for (i = 0; i != e; ++i)
2455 if (Mask[i] >= 0)
2456 break;
2457
2458 // All undef, not a palignr.
2459 if (i == e)
2460 return false;
2461
2462 // Determine if it's ok to perform a palignr with only the LHS, since we
2463 // don't have access to the actual shuffle elements to see if RHS is undef.
2464 bool Unary = Mask[i] < (int)e;
2465 bool NeedsUnary = false;
2466
2467 int s = Mask[i] - i;
2468
2469 // Check the rest of the elements to see if they are consecutive.
2470 for (++i; i != e; ++i) {
2471 int m = Mask[i];
2472 if (m < 0)
2473 continue;
2474
2475 Unary = Unary && (m < (int)e);
2476 NeedsUnary = NeedsUnary || (m < s);
2477
2478 if (NeedsUnary && !Unary)
2479 return false;
2480 if (Unary && m != ((s+i) & (e-1)))
2481 return false;
2482 if (!Unary && m != (s+i))
2483 return false;
2484 }
2485 return true;
2486}
2487
2488bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2489 SmallVector<int, 8> M;
2490 N->getMask(M);
2491 return ::isPALIGNRMask(M, N->getValueType(0), true);
2492}
2493
Evan Cheng14aed5e2006-03-24 01:18:28 +00002494/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2495/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002496static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002497 int NumElems = VT.getVectorNumElements();
2498 if (NumElems != 2 && NumElems != 4)
2499 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002500
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 int Half = NumElems / 2;
2502 for (int i = 0; i < Half; ++i)
2503 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002504 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 for (int i = Half; i < NumElems; ++i)
2506 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002507 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002508
Evan Cheng14aed5e2006-03-24 01:18:28 +00002509 return true;
2510}
2511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2513 SmallVector<int, 8> M;
2514 N->getMask(M);
2515 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002516}
2517
Evan Cheng213d2cf2007-05-17 18:45:50 +00002518/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002519/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2520/// half elements to come from vector 1 (which would equal the dest.) and
2521/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002522static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002523 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002524
2525 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528 int Half = NumElems / 2;
2529 for (int i = 0; i < Half; ++i)
2530 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002531 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 for (int i = Half; i < NumElems; ++i)
2533 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002534 return false;
2535 return true;
2536}
2537
Nate Begeman9008ca62009-04-27 18:41:29 +00002538static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2539 SmallVector<int, 8> M;
2540 N->getMask(M);
2541 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002542}
2543
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002544/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2545/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002546bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2547 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002548 return false;
2549
Evan Cheng2064a2b2006-03-28 06:50:32 +00002550 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2552 isUndefOrEqual(N->getMaskElt(1), 7) &&
2553 isUndefOrEqual(N->getMaskElt(2), 2) &&
2554 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002555}
2556
Nate Begeman0b10b912009-11-07 23:17:15 +00002557/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2558/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2559/// <2, 3, 2, 3>
2560bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2561 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2562
2563 if (NumElems != 4)
2564 return false;
2565
2566 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2567 isUndefOrEqual(N->getMaskElt(1), 3) &&
2568 isUndefOrEqual(N->getMaskElt(2), 2) &&
2569 isUndefOrEqual(N->getMaskElt(3), 3);
2570}
2571
Evan Cheng5ced1d82006-04-06 23:23:56 +00002572/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2573/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002574bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2575 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002576
Evan Cheng5ced1d82006-04-06 23:23:56 +00002577 if (NumElems != 2 && NumElems != 4)
2578 return false;
2579
Evan Chengc5cdff22006-04-07 21:53:05 +00002580 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002582 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583
Evan Chengc5cdff22006-04-07 21:53:05 +00002584 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002586 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002587
2588 return true;
2589}
2590
Nate Begeman0b10b912009-11-07 23:17:15 +00002591/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2592/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2593bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002595
Evan Cheng5ced1d82006-04-06 23:23:56 +00002596 if (NumElems != 2 && NumElems != 4)
2597 return false;
2598
Evan Chengc5cdff22006-04-07 21:53:05 +00002599 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002601 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002602
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 for (unsigned i = 0; i < NumElems/2; ++i)
2604 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002605 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002606
2607 return true;
2608}
2609
Evan Cheng0038e592006-03-28 00:39:58 +00002610/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2611/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002612static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002615 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2619 int BitI = Mask[i];
2620 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002621 if (!isUndefOrEqual(BitI, j))
2622 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002623 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002624 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002625 return false;
2626 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002627 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002628 return false;
2629 }
Evan Cheng0038e592006-03-28 00:39:58 +00002630 }
Evan Cheng0038e592006-03-28 00:39:58 +00002631 return true;
2632}
2633
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2635 SmallVector<int, 8> M;
2636 N->getMask(M);
2637 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002638}
2639
Evan Cheng4fcb9222006-03-28 02:43:26 +00002640/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2641/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002642static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002643 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002645 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002647
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2649 int BitI = Mask[i];
2650 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002651 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002652 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002653 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002654 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002655 return false;
2656 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002657 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002658 return false;
2659 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002660 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002661 return true;
2662}
2663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2665 SmallVector<int, 8> M;
2666 N->getMask(M);
2667 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002668}
2669
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002670/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2671/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2672/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002673static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002675 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002676 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2679 int BitI = Mask[i];
2680 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002681 if (!isUndefOrEqual(BitI, j))
2682 return false;
2683 if (!isUndefOrEqual(BitI1, j))
2684 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002685 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002686 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002687}
2688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2690 SmallVector<int, 8> M;
2691 N->getMask(M);
2692 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2693}
2694
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002695/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2696/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2697/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002698static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002700 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2704 int BitI = Mask[i];
2705 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002706 if (!isUndefOrEqual(BitI, j))
2707 return false;
2708 if (!isUndefOrEqual(BitI1, j))
2709 return false;
2710 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002711 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002712}
2713
Nate Begeman9008ca62009-04-27 18:41:29 +00002714bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2715 SmallVector<int, 8> M;
2716 N->getMask(M);
2717 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2718}
2719
Evan Cheng017dcc62006-04-21 01:05:10 +00002720/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2721/// specifies a shuffle of elements that is suitable for input to MOVSS,
2722/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002723static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002724 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002725 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002726
2727 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002730 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002731
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 for (int i = 1; i < NumElts; ++i)
2733 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002734 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002735
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002736 return true;
2737}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2740 SmallVector<int, 8> M;
2741 N->getMask(M);
2742 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002743}
2744
Evan Cheng017dcc62006-04-21 01:05:10 +00002745/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2746/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002747/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002748static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 bool V2IsSplat = false, bool V2IsUndef = false) {
2750 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002751 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002752 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002753
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 for (int i = 1; i < NumOps; ++i)
2758 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2759 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2760 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002761 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002762
Evan Cheng39623da2006-04-20 08:58:49 +00002763 return true;
2764}
2765
Nate Begeman9008ca62009-04-27 18:41:29 +00002766static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002767 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 SmallVector<int, 8> M;
2769 N->getMask(M);
2770 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002771}
2772
Evan Chengd9539472006-04-14 21:59:03 +00002773/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2776 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002777 return false;
2778
2779 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002780 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 int Elt = N->getMaskElt(i);
2782 if (Elt >= 0 && Elt != 1)
2783 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002784 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002785
2786 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002787 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 int Elt = N->getMaskElt(i);
2789 if (Elt >= 0 && Elt != 3)
2790 return false;
2791 if (Elt == 3)
2792 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002793 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002794 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002796 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002797}
2798
2799/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2800/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002801bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2802 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002803 return false;
2804
2805 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 for (unsigned i = 0; i < 2; ++i)
2807 if (N->getMaskElt(i) > 0)
2808 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002809
2810 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002811 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 int Elt = N->getMaskElt(i);
2813 if (Elt >= 0 && Elt != 2)
2814 return false;
2815 if (Elt == 2)
2816 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002817 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002819 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002820}
2821
Evan Cheng0b457f02008-09-25 20:50:48 +00002822/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2823/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002824bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2825 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 for (int i = 0; i < e; ++i)
2828 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002829 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 for (int i = 0; i < e; ++i)
2831 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002832 return false;
2833 return true;
2834}
2835
Evan Cheng63d33002006-03-22 08:01:21 +00002836/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002837/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002838unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2840 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2841
Evan Chengb9df0ca2006-03-22 02:53:00 +00002842 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2843 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 for (int i = 0; i < NumOperands; ++i) {
2845 int Val = SVOp->getMaskElt(NumOperands-i-1);
2846 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002847 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002848 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002849 if (i != NumOperands - 1)
2850 Mask <<= Shift;
2851 }
Evan Cheng63d33002006-03-22 08:01:21 +00002852 return Mask;
2853}
2854
Evan Cheng506d3df2006-03-29 23:07:14 +00002855/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002856/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002857unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002859 unsigned Mask = 0;
2860 // 8 nodes, but we only care about the last 4.
2861 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int Val = SVOp->getMaskElt(i);
2863 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002864 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002865 if (i != 4)
2866 Mask <<= 2;
2867 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002868 return Mask;
2869}
2870
2871/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002872/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002873unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002875 unsigned Mask = 0;
2876 // 8 nodes, but we only care about the first 4.
2877 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 int Val = SVOp->getMaskElt(i);
2879 if (Val >= 0)
2880 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002881 if (i != 0)
2882 Mask <<= 2;
2883 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002884 return Mask;
2885}
2886
Nate Begemana09008b2009-10-19 02:17:23 +00002887/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2888/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2889unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2890 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2891 EVT VVT = N->getValueType(0);
2892 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2893 int Val = 0;
2894
2895 unsigned i, e;
2896 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2897 Val = SVOp->getMaskElt(i);
2898 if (Val >= 0)
2899 break;
2900 }
2901 return (Val - i) * EltSize;
2902}
2903
Evan Cheng37b73872009-07-30 08:33:02 +00002904/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2905/// constant +0.0.
2906bool X86::isZeroNode(SDValue Elt) {
2907 return ((isa<ConstantSDNode>(Elt) &&
2908 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2909 (isa<ConstantFPSDNode>(Elt) &&
2910 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2911}
2912
Nate Begeman9008ca62009-04-27 18:41:29 +00002913/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2914/// their permute mask.
2915static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2916 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002917 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002918 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Nate Begeman5a5ca152009-04-29 05:20:52 +00002921 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 int idx = SVOp->getMaskElt(i);
2923 if (idx < 0)
2924 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002927 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002929 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2931 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002932}
2933
Evan Cheng779ccea2007-12-07 21:30:01 +00002934/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2935/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002936static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002937 unsigned NumElems = VT.getVectorNumElements();
2938 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 int idx = Mask[i];
2940 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002941 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002942 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002944 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002946 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002947}
2948
Evan Cheng533a0aa2006-04-19 20:35:22 +00002949/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2950/// match movhlps. The lower half elements should come from upper half of
2951/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002952/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002953static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2954 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002955 return false;
2956 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002958 return false;
2959 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002961 return false;
2962 return true;
2963}
2964
Evan Cheng5ced1d82006-04-06 23:23:56 +00002965/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002966/// is promoted to a vector. It also returns the LoadSDNode by reference if
2967/// required.
2968static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002969 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2970 return false;
2971 N = N->getOperand(0).getNode();
2972 if (!ISD::isNON_EXTLoad(N))
2973 return false;
2974 if (LD)
2975 *LD = cast<LoadSDNode>(N);
2976 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002977}
2978
Evan Cheng533a0aa2006-04-19 20:35:22 +00002979/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2980/// match movlp{s|d}. The lower half elements should come from lower half of
2981/// V1 (and in order), and the upper half elements should come from the upper
2982/// half of V2 (and in order). And since V1 will become the source of the
2983/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002984static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2985 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002986 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002987 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002988 // Is V2 is a vector load, don't do this transformation. We will try to use
2989 // load folding shufps op.
2990 if (ISD::isNON_EXTLoad(V2))
2991 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002992
Nate Begeman5a5ca152009-04-29 05:20:52 +00002993 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Evan Cheng533a0aa2006-04-19 20:35:22 +00002995 if (NumElems != 2 && NumElems != 4)
2996 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002997 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002999 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003000 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003002 return false;
3003 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003004}
3005
Evan Cheng39623da2006-04-20 08:58:49 +00003006/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3007/// all the same.
3008static bool isSplatVector(SDNode *N) {
3009 if (N->getOpcode() != ISD::BUILD_VECTOR)
3010 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011
Dan Gohman475871a2008-07-27 21:46:04 +00003012 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003013 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3014 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003015 return false;
3016 return true;
3017}
3018
Evan Cheng213d2cf2007-05-17 18:45:50 +00003019/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003020/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003021/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003022static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue V1 = N->getOperand(0);
3024 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003025 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3026 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003028 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003030 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3031 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003032 if (Opc != ISD::BUILD_VECTOR ||
3033 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 return false;
3035 } else if (Idx >= 0) {
3036 unsigned Opc = V1.getOpcode();
3037 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3038 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003039 if (Opc != ISD::BUILD_VECTOR ||
3040 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003041 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003042 }
3043 }
3044 return true;
3045}
3046
3047/// getZeroVector - Returns a vector of specified type with all zero elements.
3048///
Owen Andersone50ed302009-08-10 22:56:29 +00003049static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003050 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003051 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003052
Chris Lattner8a594482007-11-25 00:24:49 +00003053 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3054 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003056 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3058 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003059 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3061 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003062 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3064 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003065 }
Dale Johannesenace16102009-02-03 19:33:06 +00003066 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003067}
3068
Chris Lattner8a594482007-11-25 00:24:49 +00003069/// getOnesVector - Returns a vector of specified type with all bits set.
3070///
Owen Andersone50ed302009-08-10 22:56:29 +00003071static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003072 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003073
Chris Lattner8a594482007-11-25 00:24:49 +00003074 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3075 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003076 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003077 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003078 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003080 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003082 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003083}
3084
3085
Evan Cheng39623da2006-04-20 08:58:49 +00003086/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3087/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003088static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003090 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003091
Evan Cheng39623da2006-04-20 08:58:49 +00003092 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 SmallVector<int, 8> MaskVec;
3094 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003095
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 for (unsigned i = 0; i != NumElems; ++i) {
3097 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 MaskVec[i] = NumElems;
3099 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003100 }
Evan Cheng39623da2006-04-20 08:58:49 +00003101 }
Evan Cheng39623da2006-04-20 08:58:49 +00003102 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3104 SVOp->getOperand(1), &MaskVec[0]);
3105 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003106}
3107
Evan Cheng017dcc62006-04-21 01:05:10 +00003108/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3109/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 SDValue V2) {
3112 unsigned NumElems = VT.getVectorNumElements();
3113 SmallVector<int, 8> Mask;
3114 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003115 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 Mask.push_back(i);
3117 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003118}
3119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003121static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 SDValue V2) {
3123 unsigned NumElems = VT.getVectorNumElements();
3124 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003125 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Mask.push_back(i);
3127 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003130}
3131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003133static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 SDValue V2) {
3135 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003136 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003138 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 Mask.push_back(i + Half);
3140 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003143}
3144
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003145/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003146static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 bool HasSSE2) {
3148 if (SV->getValueType(0).getVectorNumElements() <= 4)
3149 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003150
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003152 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 DebugLoc dl = SV->getDebugLoc();
3154 SDValue V1 = SV->getOperand(0);
3155 int NumElems = VT.getVectorNumElements();
3156 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 // unpack elements to the correct location
3159 while (NumElems > 4) {
3160 if (EltNo < NumElems/2) {
3161 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3162 } else {
3163 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3164 EltNo -= NumElems/2;
3165 }
3166 NumElems >>= 1;
3167 }
Eric Christopherfd179292009-08-27 18:07:15 +00003168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 // Perform the splat.
3170 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003171 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3173 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003174}
3175
Evan Chengba05f722006-04-21 23:03:30 +00003176/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003177/// vector of zero or undef vector. This produces a shuffle where the low
3178/// element of V2 is swizzled into the zero/undef vector, landing at element
3179/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003180static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003181 bool isZero, bool HasSSE2,
3182 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003183 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003184 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3186 unsigned NumElems = VT.getVectorNumElements();
3187 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003188 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 // If this is the insertion idx, put the low elt of V2 here.
3190 MaskVec.push_back(i == Idx ? NumElems : i);
3191 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003192}
3193
Evan Chengf26ffe92008-05-29 08:22:04 +00003194/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3195/// a shuffle that is zero.
3196static
Nate Begeman9008ca62009-04-27 18:41:29 +00003197unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3198 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003199 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003201 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 int Idx = SVOp->getMaskElt(Index);
3203 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003204 ++NumZeros;
3205 continue;
3206 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003208 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003209 ++NumZeros;
3210 else
3211 break;
3212 }
3213 return NumZeros;
3214}
3215
3216/// isVectorShift - Returns true if the shuffle can be implemented as a
3217/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003218/// FIXME: split into pslldqi, psrldqi, palignr variants.
3219static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003220 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003222
3223 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003225 if (!NumZeros) {
3226 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003228 if (!NumZeros)
3229 return false;
3230 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003231 bool SeenV1 = false;
3232 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 for (int i = NumZeros; i < NumElems; ++i) {
3234 int Val = isLeft ? (i - NumZeros) : i;
3235 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3236 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003237 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003239 SeenV1 = true;
3240 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003242 SeenV2 = true;
3243 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003245 return false;
3246 }
3247 if (SeenV1 && SeenV2)
3248 return false;
3249
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003251 ShAmt = NumZeros;
3252 return true;
3253}
3254
3255
Evan Chengc78d3b42006-04-24 18:01:45 +00003256/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3257///
Dan Gohman475871a2008-07-27 21:46:04 +00003258static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003259 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003260 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003261 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003262 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003263
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003264 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003266 bool First = true;
3267 for (unsigned i = 0; i < 16; ++i) {
3268 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3269 if (ThisIsNonZero && First) {
3270 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003274 First = false;
3275 }
3276
3277 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003278 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003279 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3280 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003281 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 }
3284 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3286 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3287 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003288 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003290 } else
3291 ThisElt = LastElt;
3292
Gabor Greifba36cb52008-08-28 21:40:38 +00003293 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003295 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003296 }
3297 }
3298
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003300}
3301
Bill Wendlinga348c562007-03-22 18:42:45 +00003302/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003303///
Dan Gohman475871a2008-07-27 21:46:04 +00003304static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003305 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003306 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003307 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003308 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003309
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003310 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003311 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003312 bool First = true;
3313 for (unsigned i = 0; i < 8; ++i) {
3314 bool isNonZero = (NonZeros & (1 << i)) != 0;
3315 if (isNonZero) {
3316 if (First) {
3317 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003319 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003321 First = false;
3322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003323 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003325 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003326 }
3327 }
3328
3329 return V;
3330}
3331
Evan Chengf26ffe92008-05-29 08:22:04 +00003332/// getVShift - Return a vector logical shift node.
3333///
Owen Andersone50ed302009-08-10 22:56:29 +00003334static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 unsigned NumBits, SelectionDAG &DAG,
3336 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003337 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003339 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003340 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3342 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003343 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003344}
3345
Dan Gohman475871a2008-07-27 21:46:04 +00003346SDValue
3347X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003348 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003349 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003350 if (ISD::isBuildVectorAllZeros(Op.getNode())
3351 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003352 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3353 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3354 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003356 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357
Gabor Greifba36cb52008-08-28 21:40:38 +00003358 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003359 return getOnesVector(Op.getValueType(), DAG, dl);
3360 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003361 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003362
Owen Andersone50ed302009-08-10 22:56:29 +00003363 EVT VT = Op.getValueType();
3364 EVT ExtVT = VT.getVectorElementType();
3365 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003366
3367 unsigned NumElems = Op.getNumOperands();
3368 unsigned NumZero = 0;
3369 unsigned NumNonZero = 0;
3370 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003371 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003375 if (Elt.getOpcode() == ISD::UNDEF)
3376 continue;
3377 Values.insert(Elt);
3378 if (Elt.getOpcode() != ISD::Constant &&
3379 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003380 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003381 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003382 NumZero++;
3383 else {
3384 NonZeros |= (1 << i);
3385 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003386 }
3387 }
3388
Dan Gohman7f321562007-06-25 16:23:39 +00003389 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003390 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003391 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003392 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003393
Chris Lattner67f453a2008-03-09 05:42:06 +00003394 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003395 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003396 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003397 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003398
Chris Lattner62098042008-03-09 01:05:04 +00003399 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3400 // the value are obviously zero, truncate the value to i32 and do the
3401 // insertion that way. Only do this if the value is non-constant or if the
3402 // value is a constant being inserted into element 0. It is cheaper to do
3403 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003405 (!IsAllConstants || Idx == 0)) {
3406 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3407 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3409 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003410
Chris Lattner62098042008-03-09 01:05:04 +00003411 // Truncate the value (which may itself be a constant) to i32, and
3412 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003413 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003414 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003415 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3416 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003417
Chris Lattner62098042008-03-09 01:05:04 +00003418 // Now we have our 32-bit value zero extended in the low element of
3419 // a vector. If Idx != 0, swizzle it into place.
3420 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 SmallVector<int, 4> Mask;
3422 Mask.push_back(Idx);
3423 for (unsigned i = 1; i != VecElts; ++i)
3424 Mask.push_back(i);
3425 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003426 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003427 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003428 }
Dale Johannesenace16102009-02-03 19:33:06 +00003429 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003430 }
3431 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003432
Chris Lattner19f79692008-03-08 22:59:52 +00003433 // If we have a constant or non-constant insertion into the low element of
3434 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3435 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003436 // depending on what the source datatype is.
3437 if (Idx == 0) {
3438 if (NumZero == 0) {
3439 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3441 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003442 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3443 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3444 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3445 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3447 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3448 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003449 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3450 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3451 Subtarget->hasSSE2(), DAG);
3452 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3453 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003454 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003455
3456 // Is it a vector logical left shift?
3457 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003458 X86::isZeroNode(Op.getOperand(0)) &&
3459 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003460 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003461 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003462 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003463 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003464 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003466
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003467 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003468 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003469
Chris Lattner19f79692008-03-08 22:59:52 +00003470 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3471 // is a non-constant being inserted into an element other than the low one,
3472 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3473 // movd/movss) to move this into the low element, then shuffle it into
3474 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003475 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003476 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003477
Evan Cheng0db9fe62006-04-25 20:13:52 +00003478 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003479 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3480 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003482 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 MaskVec.push_back(i == Idx ? 0 : 1);
3484 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003485 }
3486 }
3487
Chris Lattner67f453a2008-03-09 05:42:06 +00003488 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3489 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003490 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003491
Dan Gohmana3941172007-07-24 22:55:08 +00003492 // A vector full of immediates; various special cases are already
3493 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003494 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003495 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003496
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003497 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003498 if (EVTBits == 64) {
3499 if (NumNonZero == 1) {
3500 // One half is zero or undef.
3501 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003502 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003503 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003504 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3505 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003506 }
Dan Gohman475871a2008-07-27 21:46:04 +00003507 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003508 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003509
3510 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003511 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003512 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003513 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003514 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003515 }
3516
Bill Wendling826f36f2007-03-28 00:57:11 +00003517 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003518 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003519 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003520 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003521 }
3522
3523 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003524 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003525 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003526 if (NumElems == 4 && NumZero > 0) {
3527 for (unsigned i = 0; i < 4; ++i) {
3528 bool isZero = !(NonZeros & (1 << i));
3529 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003530 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003531 else
Dale Johannesenace16102009-02-03 19:33:06 +00003532 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003533 }
3534
3535 for (unsigned i = 0; i < 2; ++i) {
3536 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3537 default: break;
3538 case 0:
3539 V[i] = V[i*2]; // Must be a zero vector.
3540 break;
3541 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003543 break;
3544 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003545 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003546 break;
3547 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003548 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003549 break;
3550 }
3551 }
3552
Nate Begeman9008ca62009-04-27 18:41:29 +00003553 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003554 bool Reverse = (NonZeros & 0x3) == 2;
3555 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003556 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3558 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3560 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003561 }
3562
3563 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3565 // values to be inserted is equal to the number of elements, in which case
3566 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003567 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003569 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 getSubtarget()->hasSSE41()) {
3571 V[0] = DAG.getUNDEF(VT);
3572 for (unsigned i = 0; i < NumElems; ++i)
3573 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3574 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3575 Op.getOperand(i), DAG.getIntPtrConstant(i));
3576 return V[0];
3577 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003578 // Expand into a number of unpckl*.
3579 // e.g. for v4f32
3580 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3581 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3582 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003583 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003584 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003585 NumElems >>= 1;
3586 while (NumElems != 0) {
3587 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003589 NumElems >>= 1;
3590 }
3591 return V[0];
3592 }
3593
Dan Gohman475871a2008-07-27 21:46:04 +00003594 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003595}
3596
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597// v8i16 shuffles - Prefer shuffles in the following order:
3598// 1. [all] pshuflw, pshufhw, optional move
3599// 2. [ssse3] 1 x pshufb
3600// 3. [ssse3] 2 x pshufb + 1 x por
3601// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003602static
Nate Begeman9008ca62009-04-27 18:41:29 +00003603SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3604 SelectionDAG &DAG, X86TargetLowering &TLI) {
3605 SDValue V1 = SVOp->getOperand(0);
3606 SDValue V2 = SVOp->getOperand(1);
3607 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003609
Nate Begemanb9a47b82009-02-23 08:49:38 +00003610 // Determine if more than 1 of the words in each of the low and high quadwords
3611 // of the result come from the same quadword of one of the two inputs. Undef
3612 // mask values count as coming from any quadword, for better codegen.
3613 SmallVector<unsigned, 4> LoQuad(4);
3614 SmallVector<unsigned, 4> HiQuad(4);
3615 BitVector InputQuads(4);
3616 for (unsigned i = 0; i < 8; ++i) {
3617 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003619 MaskVals.push_back(EltIdx);
3620 if (EltIdx < 0) {
3621 ++Quad[0];
3622 ++Quad[1];
3623 ++Quad[2];
3624 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003625 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003626 }
3627 ++Quad[EltIdx / 4];
3628 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003629 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003630
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003632 unsigned MaxQuad = 1;
3633 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003634 if (LoQuad[i] > MaxQuad) {
3635 BestLoQuad = i;
3636 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003637 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003638 }
3639
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003641 MaxQuad = 1;
3642 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 if (HiQuad[i] > MaxQuad) {
3644 BestHiQuad = i;
3645 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003646 }
3647 }
3648
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003650 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 // single pshufb instruction is necessary. If There are more than 2 input
3652 // quads, disable the next transformation since it does not help SSSE3.
3653 bool V1Used = InputQuads[0] || InputQuads[1];
3654 bool V2Used = InputQuads[2] || InputQuads[3];
3655 if (TLI.getSubtarget()->hasSSSE3()) {
3656 if (InputQuads.count() == 2 && V1Used && V2Used) {
3657 BestLoQuad = InputQuads.find_first();
3658 BestHiQuad = InputQuads.find_next(BestLoQuad);
3659 }
3660 if (InputQuads.count() > 2) {
3661 BestLoQuad = -1;
3662 BestHiQuad = -1;
3663 }
3664 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003665
Nate Begemanb9a47b82009-02-23 08:49:38 +00003666 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3667 // the shuffle mask. If a quad is scored as -1, that means that it contains
3668 // words from all 4 input quadwords.
3669 SDValue NewV;
3670 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 SmallVector<int, 8> MaskV;
3672 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3673 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003674 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3676 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3677 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003678
Nate Begemanb9a47b82009-02-23 08:49:38 +00003679 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3680 // source words for the shuffle, to aid later transformations.
3681 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003682 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003683 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003685 if (idx != (int)i)
3686 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003688 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689 AllWordsInNewV = false;
3690 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003691 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003692
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3694 if (AllWordsInNewV) {
3695 for (int i = 0; i != 8; ++i) {
3696 int idx = MaskVals[i];
3697 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003698 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003699 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003700 if ((idx != i) && idx < 4)
3701 pshufhw = false;
3702 if ((idx != i) && idx > 3)
3703 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003704 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003705 V1 = NewV;
3706 V2Used = false;
3707 BestLoQuad = 0;
3708 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003709 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003710
Nate Begemanb9a47b82009-02-23 08:49:38 +00003711 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3712 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003713 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003714 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003716 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003717 }
Eric Christopherfd179292009-08-27 18:07:15 +00003718
Nate Begemanb9a47b82009-02-23 08:49:38 +00003719 // If we have SSSE3, and all words of the result are from 1 input vector,
3720 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3721 // is present, fall back to case 4.
3722 if (TLI.getSubtarget()->hasSSSE3()) {
3723 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003724
Nate Begemanb9a47b82009-02-23 08:49:38 +00003725 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003726 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003727 // mask, and elements that come from V1 in the V2 mask, so that the two
3728 // results can be OR'd together.
3729 bool TwoInputs = V1Used && V2Used;
3730 for (unsigned i = 0; i != 8; ++i) {
3731 int EltIdx = MaskVals[i] * 2;
3732 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3734 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003735 continue;
3736 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3738 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003741 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003742 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003744 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003746
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 // Calculate the shuffle mask for the second input, shuffle it, and
3748 // OR it with the first shuffled input.
3749 pshufbMask.clear();
3750 for (unsigned i = 0; i != 8; ++i) {
3751 int EltIdx = MaskVals[i] * 2;
3752 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3754 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 continue;
3756 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3758 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003759 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003761 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003762 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 MVT::v16i8, &pshufbMask[0], 16));
3764 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3765 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 }
3767
3768 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3769 // and update MaskVals with new element order.
3770 BitVector InOrder(8);
3771 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003773 for (int i = 0; i != 4; ++i) {
3774 int idx = MaskVals[i];
3775 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003777 InOrder.set(i);
3778 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003780 InOrder.set(i);
3781 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003782 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003783 }
3784 }
3785 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003786 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003789 }
Eric Christopherfd179292009-08-27 18:07:15 +00003790
Nate Begemanb9a47b82009-02-23 08:49:38 +00003791 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3792 // and update MaskVals with the new element order.
3793 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003795 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 for (unsigned i = 4; i != 8; ++i) {
3798 int idx = MaskVals[i];
3799 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003801 InOrder.set(i);
3802 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003804 InOrder.set(i);
3805 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 }
3808 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003811 }
Eric Christopherfd179292009-08-27 18:07:15 +00003812
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 // In case BestHi & BestLo were both -1, which means each quadword has a word
3814 // from each of the four input quadwords, calculate the InOrder bitvector now
3815 // before falling through to the insert/extract cleanup.
3816 if (BestLoQuad == -1 && BestHiQuad == -1) {
3817 NewV = V1;
3818 for (int i = 0; i != 8; ++i)
3819 if (MaskVals[i] < 0 || MaskVals[i] == i)
3820 InOrder.set(i);
3821 }
Eric Christopherfd179292009-08-27 18:07:15 +00003822
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 // The other elements are put in the right place using pextrw and pinsrw.
3824 for (unsigned i = 0; i != 8; ++i) {
3825 if (InOrder[i])
3826 continue;
3827 int EltIdx = MaskVals[i];
3828 if (EltIdx < 0)
3829 continue;
3830 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003832 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 DAG.getIntPtrConstant(i));
3837 }
3838 return NewV;
3839}
3840
3841// v16i8 shuffles - Prefer shuffles in the following order:
3842// 1. [ssse3] 1 x pshufb
3843// 2. [ssse3] 2 x pshufb + 1 x por
3844// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3845static
Nate Begeman9008ca62009-04-27 18:41:29 +00003846SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3847 SelectionDAG &DAG, X86TargetLowering &TLI) {
3848 SDValue V1 = SVOp->getOperand(0);
3849 SDValue V2 = SVOp->getOperand(1);
3850 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003851 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003853
Nate Begemanb9a47b82009-02-23 08:49:38 +00003854 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003855 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003856 // present, fall back to case 3.
3857 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3858 bool V1Only = true;
3859 bool V2Only = true;
3860 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 if (EltIdx < 0)
3863 continue;
3864 if (EltIdx < 16)
3865 V2Only = false;
3866 else
3867 V1Only = false;
3868 }
Eric Christopherfd179292009-08-27 18:07:15 +00003869
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3871 if (TLI.getSubtarget()->hasSSSE3()) {
3872 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003873
Nate Begemanb9a47b82009-02-23 08:49:38 +00003874 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003875 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 //
3877 // Otherwise, we have elements from both input vectors, and must zero out
3878 // elements that come from V2 in the first mask, and V1 in the second mask
3879 // so that we can OR them together.
3880 bool TwoInputs = !(V1Only || V2Only);
3881 for (unsigned i = 0; i != 16; ++i) {
3882 int EltIdx = MaskVals[i];
3883 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 continue;
3886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 }
3889 // If all the elements are from V2, assign it to V1 and return after
3890 // building the first pshufb.
3891 if (V2Only)
3892 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003894 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 if (!TwoInputs)
3897 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003898
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 // Calculate the shuffle mask for the second input, shuffle it, and
3900 // OR it with the first shuffled input.
3901 pshufbMask.clear();
3902 for (unsigned i = 0; i != 16; ++i) {
3903 int EltIdx = MaskVals[i];
3904 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 continue;
3907 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003911 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 MVT::v16i8, &pshufbMask[0], 16));
3913 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003914 }
Eric Christopherfd179292009-08-27 18:07:15 +00003915
Nate Begemanb9a47b82009-02-23 08:49:38 +00003916 // No SSSE3 - Calculate in place words and then fix all out of place words
3917 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3918 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3920 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 SDValue NewV = V2Only ? V2 : V1;
3922 for (int i = 0; i != 8; ++i) {
3923 int Elt0 = MaskVals[i*2];
3924 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 // This word of the result is all undef, skip it.
3927 if (Elt0 < 0 && Elt1 < 0)
3928 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003929
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 // This word of the result is already in the correct place, skip it.
3931 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3932 continue;
3933 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3934 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003935
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3937 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3938 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003939
3940 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3941 // using a single extract together, load it and store it.
3942 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003944 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003946 DAG.getIntPtrConstant(i));
3947 continue;
3948 }
3949
Nate Begemanb9a47b82009-02-23 08:49:38 +00003950 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003951 // source byte is not also odd, shift the extracted word left 8 bits
3952 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003953 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003955 DAG.getIntPtrConstant(Elt1 / 2));
3956 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003959 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3961 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 }
3963 // If Elt0 is defined, extract it from the appropriate source. If the
3964 // source byte is not also even, shift the extracted word right 8 bits. If
3965 // Elt1 was also defined, OR the extracted values together before
3966 // inserting them in the result.
3967 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003969 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3970 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003973 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3975 DAG.getConstant(0x00FF, MVT::i16));
3976 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003977 : InsElt0;
3978 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 DAG.getIntPtrConstant(i));
3981 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003983}
3984
Evan Cheng7a831ce2007-12-15 03:00:47 +00003985/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3986/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3987/// done when every pair / quad of shuffle mask elements point to elements in
3988/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003989/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3990static
Nate Begeman9008ca62009-04-27 18:41:29 +00003991SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3992 SelectionDAG &DAG,
3993 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003994 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 SDValue V1 = SVOp->getOperand(0);
3996 SDValue V2 = SVOp->getOperand(1);
3997 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003998 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004000 EVT MaskEltVT = MaskVT.getVectorElementType();
4001 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004003 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 case MVT::v4f32: NewVT = MVT::v2f64; break;
4005 case MVT::v4i32: NewVT = MVT::v2i64; break;
4006 case MVT::v8i16: NewVT = MVT::v4i32; break;
4007 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004008 }
4009
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004010 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004011 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004012 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004013 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004015 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 int Scale = NumElems / NewWidth;
4017 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004018 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 int StartIdx = -1;
4020 for (int j = 0; j < Scale; ++j) {
4021 int EltIdx = SVOp->getMaskElt(i+j);
4022 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004023 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004025 StartIdx = EltIdx - (EltIdx % Scale);
4026 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004027 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004028 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 if (StartIdx == -1)
4030 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004031 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004033 }
4034
Dale Johannesenace16102009-02-03 19:33:06 +00004035 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4036 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004038}
4039
Evan Chengd880b972008-05-09 21:53:03 +00004040/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004041///
Owen Andersone50ed302009-08-10 22:56:29 +00004042static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 SDValue SrcOp, SelectionDAG &DAG,
4044 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004046 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004047 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004048 LD = dyn_cast<LoadSDNode>(SrcOp);
4049 if (!LD) {
4050 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4051 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004052 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4053 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004054 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4055 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004056 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004057 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004059 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4060 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4061 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4062 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004063 SrcOp.getOperand(0)
4064 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004065 }
4066 }
4067 }
4068
Dale Johannesenace16102009-02-03 19:33:06 +00004069 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4070 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004071 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004072 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004073}
4074
Evan Chengace3c172008-07-22 21:13:36 +00004075/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4076/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004077static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004078LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4079 SDValue V1 = SVOp->getOperand(0);
4080 SDValue V2 = SVOp->getOperand(1);
4081 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004082 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004083
Evan Chengace3c172008-07-22 21:13:36 +00004084 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004085 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 SmallVector<int, 8> Mask1(4U, -1);
4087 SmallVector<int, 8> PermMask;
4088 SVOp->getMask(PermMask);
4089
Evan Chengace3c172008-07-22 21:13:36 +00004090 unsigned NumHi = 0;
4091 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004092 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 int Idx = PermMask[i];
4094 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004095 Locs[i] = std::make_pair(-1, -1);
4096 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4098 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004099 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004101 NumLo++;
4102 } else {
4103 Locs[i] = std::make_pair(1, NumHi);
4104 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004106 NumHi++;
4107 }
4108 }
4109 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004110
Evan Chengace3c172008-07-22 21:13:36 +00004111 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004112 // If no more than two elements come from either vector. This can be
4113 // implemented with two shuffles. First shuffle gather the elements.
4114 // The second shuffle, which takes the first shuffle as both of its
4115 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004117
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004119
Evan Chengace3c172008-07-22 21:13:36 +00004120 for (unsigned i = 0; i != 4; ++i) {
4121 if (Locs[i].first == -1)
4122 continue;
4123 else {
4124 unsigned Idx = (i < 2) ? 0 : 4;
4125 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004127 }
4128 }
4129
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004131 } else if (NumLo == 3 || NumHi == 3) {
4132 // Otherwise, we must have three elements from one vector, call it X, and
4133 // one element from the other, call it Y. First, use a shufps to build an
4134 // intermediate vector with the one element from Y and the element from X
4135 // that will be in the same half in the final destination (the indexes don't
4136 // matter). Then, use a shufps to build the final vector, taking the half
4137 // containing the element from Y from the intermediate, and the other half
4138 // from X.
4139 if (NumHi == 3) {
4140 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004142 std::swap(V1, V2);
4143 }
4144
4145 // Find the element from V2.
4146 unsigned HiIndex;
4147 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 int Val = PermMask[HiIndex];
4149 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004150 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004151 if (Val >= 4)
4152 break;
4153 }
4154
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 Mask1[0] = PermMask[HiIndex];
4156 Mask1[1] = -1;
4157 Mask1[2] = PermMask[HiIndex^1];
4158 Mask1[3] = -1;
4159 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004160
4161 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 Mask1[0] = PermMask[0];
4163 Mask1[1] = PermMask[1];
4164 Mask1[2] = HiIndex & 1 ? 6 : 4;
4165 Mask1[3] = HiIndex & 1 ? 4 : 6;
4166 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004167 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004168 Mask1[0] = HiIndex & 1 ? 2 : 0;
4169 Mask1[1] = HiIndex & 1 ? 0 : 2;
4170 Mask1[2] = PermMask[2];
4171 Mask1[3] = PermMask[3];
4172 if (Mask1[2] >= 0)
4173 Mask1[2] += 4;
4174 if (Mask1[3] >= 0)
4175 Mask1[3] += 4;
4176 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004177 }
Evan Chengace3c172008-07-22 21:13:36 +00004178 }
4179
4180 // Break it into (shuffle shuffle_hi, shuffle_lo).
4181 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 SmallVector<int,8> LoMask(4U, -1);
4183 SmallVector<int,8> HiMask(4U, -1);
4184
4185 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004186 unsigned MaskIdx = 0;
4187 unsigned LoIdx = 0;
4188 unsigned HiIdx = 2;
4189 for (unsigned i = 0; i != 4; ++i) {
4190 if (i == 2) {
4191 MaskPtr = &HiMask;
4192 MaskIdx = 1;
4193 LoIdx = 0;
4194 HiIdx = 2;
4195 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 int Idx = PermMask[i];
4197 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004198 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004200 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004202 LoIdx++;
4203 } else {
4204 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004206 HiIdx++;
4207 }
4208 }
4209
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4211 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4212 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004213 for (unsigned i = 0; i != 4; ++i) {
4214 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004216 } else {
4217 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004219 }
4220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004222}
4223
Dan Gohman475871a2008-07-27 21:46:04 +00004224SDValue
4225X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004227 SDValue V1 = Op.getOperand(0);
4228 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004229 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004230 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004232 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004233 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4234 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004235 bool V1IsSplat = false;
4236 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004237
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004239 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004240
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 // Promote splats to v4f32.
4242 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004243 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 return Op;
4245 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004246 }
4247
Evan Cheng7a831ce2007-12-15 03:00:47 +00004248 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4249 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004252 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004253 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004254 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004256 // FIXME: Figure out a cleaner way to do this.
4257 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004258 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004260 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4262 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4263 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004264 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004265 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4267 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004268 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004270 }
4271 }
Eric Christopherfd179292009-08-27 18:07:15 +00004272
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 if (X86::isPSHUFDMask(SVOp))
4274 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004275
Evan Chengf26ffe92008-05-29 08:22:04 +00004276 // Check if this can be converted into a logical shift.
4277 bool isLeft = false;
4278 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004279 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 bool isShift = getSubtarget()->hasSSE2() &&
4281 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004282 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004283 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004284 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004285 EVT EltVT = VT.getVectorElementType();
4286 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004287 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004288 }
Eric Christopherfd179292009-08-27 18:07:15 +00004289
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004291 if (V1IsUndef)
4292 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004293 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004294 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004295 if (!isMMX)
4296 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004297 }
Eric Christopherfd179292009-08-27 18:07:15 +00004298
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 // FIXME: fold these into legal mask.
4300 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4301 X86::isMOVSLDUPMask(SVOp) ||
4302 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004303 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004305 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 if (ShouldXformToMOVHLPS(SVOp) ||
4308 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4309 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310
Evan Chengf26ffe92008-05-29 08:22:04 +00004311 if (isShift) {
4312 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004313 EVT EltVT = VT.getVectorElementType();
4314 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004315 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004316 }
Eric Christopherfd179292009-08-27 18:07:15 +00004317
Evan Cheng9eca5e82006-10-25 21:49:50 +00004318 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004319 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4320 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004321 V1IsSplat = isSplatVector(V1.getNode());
4322 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004323
Chris Lattner8a594482007-11-25 00:24:49 +00004324 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004325 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 Op = CommuteVectorShuffle(SVOp, DAG);
4327 SVOp = cast<ShuffleVectorSDNode>(Op);
4328 V1 = SVOp->getOperand(0);
4329 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004330 std::swap(V1IsSplat, V2IsSplat);
4331 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004332 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004333 }
4334
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4336 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004337 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 return V1;
4339 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4340 // the instruction selector will not match, so get a canonical MOVL with
4341 // swapped operands to undo the commute.
4342 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004343 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4346 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4347 X86::isUNPCKLMask(SVOp) ||
4348 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004349 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004350
Evan Cheng9bbbb982006-10-25 20:48:19 +00004351 if (V2IsSplat) {
4352 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004353 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004354 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 SDValue NewMask = NormalizeMask(SVOp, DAG);
4356 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4357 if (NSVOp != SVOp) {
4358 if (X86::isUNPCKLMask(NSVOp, true)) {
4359 return NewMask;
4360 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4361 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004362 }
4363 }
4364 }
4365
Evan Cheng9eca5e82006-10-25 21:49:50 +00004366 if (Commuted) {
4367 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 // FIXME: this seems wrong.
4369 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4370 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4371 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4372 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4373 X86::isUNPCKLMask(NewSVOp) ||
4374 X86::isUNPCKHMask(NewSVOp))
4375 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004376 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004377
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004379
4380 // Normalize the node to match x86 shuffle ops if needed
4381 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4382 return CommuteVectorShuffle(SVOp, DAG);
4383
4384 // Check for legal shuffle and return?
4385 SmallVector<int, 16> PermMask;
4386 SVOp->getMask(PermMask);
4387 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004388 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004389
Evan Cheng14b32e12007-12-11 01:46:18 +00004390 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004391 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004393 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004394 return NewOp;
4395 }
4396
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004398 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004399 if (NewOp.getNode())
4400 return NewOp;
4401 }
Eric Christopherfd179292009-08-27 18:07:15 +00004402
Evan Chengace3c172008-07-22 21:13:36 +00004403 // Handle all 4 wide cases with a number of shuffles except for MMX.
4404 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004406
Dan Gohman475871a2008-07-27 21:46:04 +00004407 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004408}
4409
Dan Gohman475871a2008-07-27 21:46:04 +00004410SDValue
4411X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004412 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004413 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004414 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004415 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004417 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004419 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004420 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004421 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004422 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4423 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4424 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4426 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004427 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004429 Op.getOperand(0)),
4430 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004432 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004434 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004435 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004437 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4438 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004439 // result has a single use which is a store or a bitcast to i32. And in
4440 // the case of a store, it's not worth it if the index is a constant 0,
4441 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004442 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004443 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004444 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004445 if ((User->getOpcode() != ISD::STORE ||
4446 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4447 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004448 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004450 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4452 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004453 Op.getOperand(0)),
4454 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4456 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004457 // ExtractPS works with constant index.
4458 if (isa<ConstantSDNode>(Op.getOperand(1)))
4459 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004460 }
Dan Gohman475871a2008-07-27 21:46:04 +00004461 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004462}
4463
4464
Dan Gohman475871a2008-07-27 21:46:04 +00004465SDValue
4466X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004467 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004468 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004469
Evan Cheng62a3f152008-03-24 21:52:23 +00004470 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004471 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004472 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004473 return Res;
4474 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004475
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004477 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004478 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004479 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004480 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004481 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004482 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4484 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004485 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004487 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004488 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004489 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4490 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004491 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004492 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004493 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004494 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004495 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004496 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004497 if (Idx == 0)
4498 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004499
Evan Cheng0db9fe62006-04-25 20:13:52 +00004500 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004502 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004503 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004505 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004506 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004507 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004508 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4509 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4510 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004511 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004512 if (Idx == 0)
4513 return Op;
4514
4515 // UNPCKHPD the element to the lowest double word, then movsd.
4516 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4517 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004519 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004520 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004522 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004523 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 }
4525
Dan Gohman475871a2008-07-27 21:46:04 +00004526 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004527}
4528
Dan Gohman475871a2008-07-27 21:46:04 +00004529SDValue
4530X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004531 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004532 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004533 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004534
Dan Gohman475871a2008-07-27 21:46:04 +00004535 SDValue N0 = Op.getOperand(0);
4536 SDValue N1 = Op.getOperand(1);
4537 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004538
Dan Gohman8a55ce42009-09-23 21:02:20 +00004539 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004540 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004541 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4542 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004543 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4544 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 if (N1.getValueType() != MVT::i32)
4546 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4547 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004548 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004549 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004550 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004551 // Bits [7:6] of the constant are the source select. This will always be
4552 // zero here. The DAG Combiner may combine an extract_elt index into these
4553 // bits. For example (insert (extract, 3), 2) could be matched by putting
4554 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004555 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004556 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004557 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004558 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004559 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004560 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004562 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004563 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004564 // PINSR* works with constant index.
4565 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004566 }
Dan Gohman475871a2008-07-27 21:46:04 +00004567 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004568}
4569
Dan Gohman475871a2008-07-27 21:46:04 +00004570SDValue
4571X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004572 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004573 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004574
4575 if (Subtarget->hasSSE41())
4576 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4577
Dan Gohman8a55ce42009-09-23 21:02:20 +00004578 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004579 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004580
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004581 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004582 SDValue N0 = Op.getOperand(0);
4583 SDValue N1 = Op.getOperand(1);
4584 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004585
Dan Gohman8a55ce42009-09-23 21:02:20 +00004586 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004587 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4588 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 if (N1.getValueType() != MVT::i32)
4590 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4591 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004592 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004594 }
Dan Gohman475871a2008-07-27 21:46:04 +00004595 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004596}
4597
Dan Gohman475871a2008-07-27 21:46:04 +00004598SDValue
4599X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004600 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 if (Op.getValueType() == MVT::v2f32)
4602 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4603 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004605 Op.getOperand(0))));
4606
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4608 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004609
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4611 EVT VT = MVT::v2i32;
4612 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004613 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 case MVT::v16i8:
4615 case MVT::v8i16:
4616 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004617 break;
4618 }
Dale Johannesenace16102009-02-03 19:33:06 +00004619 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4620 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004621}
4622
Bill Wendling056292f2008-09-16 21:48:12 +00004623// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4624// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4625// one of the above mentioned nodes. It has to be wrapped because otherwise
4626// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4627// be used to form addressing mode. These wrapped nodes will be selected
4628// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004629SDValue
4630X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004631 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004632
Chris Lattner41621a22009-06-26 19:22:52 +00004633 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4634 // global base reg.
4635 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004636 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004637 CodeModel::Model M = getTargetMachine().getCodeModel();
4638
Chris Lattner4f066492009-07-11 20:29:19 +00004639 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004640 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004641 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004642 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004643 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004644 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004645 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004646
Evan Cheng1606e8e2009-03-13 07:51:59 +00004647 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004648 CP->getAlignment(),
4649 CP->getOffset(), OpFlag);
4650 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004651 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004652 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004653 if (OpFlag) {
4654 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004655 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004656 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004657 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658 }
4659
4660 return Result;
4661}
4662
Chris Lattner18c59872009-06-27 04:16:01 +00004663SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4664 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004665
Chris Lattner18c59872009-06-27 04:16:01 +00004666 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4667 // global base reg.
4668 unsigned char OpFlag = 0;
4669 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004670 CodeModel::Model M = getTargetMachine().getCodeModel();
4671
Chris Lattner4f066492009-07-11 20:29:19 +00004672 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004673 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004674 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004675 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004676 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004677 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004678 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004679
Chris Lattner18c59872009-06-27 04:16:01 +00004680 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4681 OpFlag);
4682 DebugLoc DL = JT->getDebugLoc();
4683 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004684
Chris Lattner18c59872009-06-27 04:16:01 +00004685 // With PIC, the address is actually $g + Offset.
4686 if (OpFlag) {
4687 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4688 DAG.getNode(X86ISD::GlobalBaseReg,
4689 DebugLoc::getUnknownLoc(), getPointerTy()),
4690 Result);
4691 }
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Chris Lattner18c59872009-06-27 04:16:01 +00004693 return Result;
4694}
4695
4696SDValue
4697X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4698 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004699
Chris Lattner18c59872009-06-27 04:16:01 +00004700 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4701 // global base reg.
4702 unsigned char OpFlag = 0;
4703 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004704 CodeModel::Model M = getTargetMachine().getCodeModel();
4705
Chris Lattner4f066492009-07-11 20:29:19 +00004706 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004707 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004708 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004709 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004710 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004711 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004712 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Chris Lattner18c59872009-06-27 04:16:01 +00004714 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004715
Chris Lattner18c59872009-06-27 04:16:01 +00004716 DebugLoc DL = Op.getDebugLoc();
4717 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004718
4719
Chris Lattner18c59872009-06-27 04:16:01 +00004720 // With PIC, the address is actually $g + Offset.
4721 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004722 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004723 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4724 DAG.getNode(X86ISD::GlobalBaseReg,
4725 DebugLoc::getUnknownLoc(),
4726 getPointerTy()),
4727 Result);
4728 }
Eric Christopherfd179292009-08-27 18:07:15 +00004729
Chris Lattner18c59872009-06-27 04:16:01 +00004730 return Result;
4731}
4732
Dan Gohman475871a2008-07-27 21:46:04 +00004733SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004734X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004735 // Create the TargetBlockAddressAddress node.
4736 unsigned char OpFlags =
4737 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004738 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004739 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4740 DebugLoc dl = Op.getDebugLoc();
4741 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4742 /*isTarget=*/true, OpFlags);
4743
Dan Gohmanf705adb2009-10-30 01:28:02 +00004744 if (Subtarget->isPICStyleRIPRel() &&
4745 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004746 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4747 else
4748 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004749
Dan Gohman29cbade2009-11-20 23:18:13 +00004750 // With PIC, the address is actually $g + Offset.
4751 if (isGlobalRelativeToPICBase(OpFlags)) {
4752 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4753 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4754 Result);
4755 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004756
4757 return Result;
4758}
4759
4760SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004761X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004762 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004763 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004764 // Create the TargetGlobalAddress node, folding in the constant
4765 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004766 unsigned char OpFlags =
4767 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004768 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004769 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004770 if (OpFlags == X86II::MO_NO_FLAG &&
4771 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004772 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004773 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004774 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004775 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004776 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004777 }
Eric Christopherfd179292009-08-27 18:07:15 +00004778
Chris Lattner4f066492009-07-11 20:29:19 +00004779 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004780 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004781 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4782 else
4783 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004784
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004785 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004786 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004787 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4788 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004789 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004791
Chris Lattner36c25012009-07-10 07:34:39 +00004792 // For globals that require a load from a stub to get the address, emit the
4793 // load.
4794 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004795 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004796 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004797
Dan Gohman6520e202008-10-18 02:06:02 +00004798 // If there was a non-zero offset that we didn't fold, create an explicit
4799 // addition for it.
4800 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004801 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004802 DAG.getConstant(Offset, getPointerTy()));
4803
Evan Cheng0db9fe62006-04-25 20:13:52 +00004804 return Result;
4805}
4806
Evan Chengda43bcf2008-09-24 00:05:32 +00004807SDValue
4808X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4809 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004810 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004811 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004812}
4813
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004814static SDValue
4815GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004816 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004817 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004818 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004819 DebugLoc dl = GA->getDebugLoc();
4820 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4821 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004822 GA->getOffset(),
4823 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004824 if (InFlag) {
4825 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004826 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004827 } else {
4828 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004829 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004830 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004831 SDValue Flag = Chain.getValue(1);
4832 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004833}
4834
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004835// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004836static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004837LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004838 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004839 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004840 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4841 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004842 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004843 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004844 PtrVT), InFlag);
4845 InFlag = Chain.getValue(1);
4846
Chris Lattnerb903bed2009-06-26 21:20:29 +00004847 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004848}
4849
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004850// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004851static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004852LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004853 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004854 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4855 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004856}
4857
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004858// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4859// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004860static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004861 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004862 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004863 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004864 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004865 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4866 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004867 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004869
4870 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4871 NULL, 0);
4872
Chris Lattnerb903bed2009-06-26 21:20:29 +00004873 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004874 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4875 // initialexec.
4876 unsigned WrapperKind = X86ISD::Wrapper;
4877 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004878 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004879 } else if (is64Bit) {
4880 assert(model == TLSModel::InitialExec);
4881 OperandFlags = X86II::MO_GOTTPOFF;
4882 WrapperKind = X86ISD::WrapperRIP;
4883 } else {
4884 assert(model == TLSModel::InitialExec);
4885 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004886 }
Eric Christopherfd179292009-08-27 18:07:15 +00004887
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004888 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4889 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004890 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004891 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004892 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004893
Rafael Espindola9a580232009-02-27 13:37:18 +00004894 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004895 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004896 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004897
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004898 // The address of the thread local variable is the add of the thread
4899 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004900 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004901}
4902
Dan Gohman475871a2008-07-27 21:46:04 +00004903SDValue
4904X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004905 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004906 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004907 assert(Subtarget->isTargetELF() &&
4908 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004909 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004910 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004911
Chris Lattnerb903bed2009-06-26 21:20:29 +00004912 // If GV is an alias then use the aliasee for determining
4913 // thread-localness.
4914 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4915 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004916
Chris Lattnerb903bed2009-06-26 21:20:29 +00004917 TLSModel::Model model = getTLSModel(GV,
4918 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004919
Chris Lattnerb903bed2009-06-26 21:20:29 +00004920 switch (model) {
4921 case TLSModel::GeneralDynamic:
4922 case TLSModel::LocalDynamic: // not implemented
4923 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004924 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004925 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004926
Chris Lattnerb903bed2009-06-26 21:20:29 +00004927 case TLSModel::InitialExec:
4928 case TLSModel::LocalExec:
4929 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4930 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004931 }
Eric Christopherfd179292009-08-27 18:07:15 +00004932
Torok Edwinc23197a2009-07-14 16:55:14 +00004933 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004934 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004935}
4936
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004938/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004939/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004940SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004941 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004942 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004943 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004944 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004945 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004946 SDValue ShOpLo = Op.getOperand(0);
4947 SDValue ShOpHi = Op.getOperand(1);
4948 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004949 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004951 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004952
Dan Gohman475871a2008-07-27 21:46:04 +00004953 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004954 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004955 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4956 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004957 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004958 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4959 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004960 }
Evan Chenge3413162006-01-09 18:33:28 +00004961
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4963 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004964 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004966
Dan Gohman475871a2008-07-27 21:46:04 +00004967 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004968 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004969 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4970 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004971
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004972 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004973 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4974 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004975 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004976 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4977 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004978 }
4979
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004981 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004982}
Evan Chenga3195e82006-01-12 22:54:21 +00004983
Dan Gohman475871a2008-07-27 21:46:04 +00004984SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004986
4987 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004989 return Op;
4990 }
4991 return SDValue();
4992 }
4993
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004995 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004996
Eli Friedman36df4992009-05-27 00:47:34 +00004997 // These are really Legal; return the operand so the caller accepts it as
4998 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004999 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005000 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005002 Subtarget->is64Bit()) {
5003 return Op;
5004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005005
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005006 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005007 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005009 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005010 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005011 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005012 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005013 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005014 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5015}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016
Owen Andersone50ed302009-08-10 22:56:29 +00005017SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005018 SDValue StackSlot,
5019 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005020 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005021 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005022 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005023 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005024 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005026 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005028 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029 Ops.push_back(Chain);
5030 Ops.push_back(StackSlot);
5031 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005032 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005033 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005034
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005035 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005037 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038
5039 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5040 // shouldn't be necessary except that RFP cannot be live across
5041 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005042 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005043 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005044 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005046 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005047 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005049 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050 Ops.push_back(DAG.getValueType(Op.getValueType()));
5051 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005052 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5053 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005054 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005055 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005056
Evan Cheng0db9fe62006-04-25 20:13:52 +00005057 return Result;
5058}
5059
Bill Wendling8b8a6362009-01-17 03:56:04 +00005060// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5061SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5062 // This algorithm is not obvious. Here it is in C code, more or less:
5063 /*
5064 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5065 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5066 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005067
Bill Wendling8b8a6362009-01-17 03:56:04 +00005068 // Copy ints to xmm registers.
5069 __m128i xh = _mm_cvtsi32_si128( hi );
5070 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005071
Bill Wendling8b8a6362009-01-17 03:56:04 +00005072 // Combine into low half of a single xmm register.
5073 __m128i x = _mm_unpacklo_epi32( xh, xl );
5074 __m128d d;
5075 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005076
Bill Wendling8b8a6362009-01-17 03:56:04 +00005077 // Merge in appropriate exponents to give the integer bits the right
5078 // magnitude.
5079 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005080
Bill Wendling8b8a6362009-01-17 03:56:04 +00005081 // Subtract away the biases to deal with the IEEE-754 double precision
5082 // implicit 1.
5083 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005084
Bill Wendling8b8a6362009-01-17 03:56:04 +00005085 // All conversions up to here are exact. The correctly rounded result is
5086 // calculated using the current rounding mode using the following
5087 // horizontal add.
5088 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5089 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5090 // store doesn't really need to be here (except
5091 // maybe to zero the other double)
5092 return sd;
5093 }
5094 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005095
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005096 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005097 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005098
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005099 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005100 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005101 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5102 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5103 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5104 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005105 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005106 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005107
Bill Wendling8b8a6362009-01-17 03:56:04 +00005108 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005109 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005110 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005111 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005112 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005113 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005114 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005115
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5117 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005118 Op.getOperand(0),
5119 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5121 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005122 Op.getOperand(0),
5123 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5125 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005126 PseudoSourceValue::getConstantPool(), 0,
5127 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5129 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5130 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005131 PseudoSourceValue::getConstantPool(), 0,
5132 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005134
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005135 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005136 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5138 DAG.getUNDEF(MVT::v2f64), ShufMask);
5139 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5140 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005141 DAG.getIntPtrConstant(0));
5142}
5143
Bill Wendling8b8a6362009-01-17 03:56:04 +00005144// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5145SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005146 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005147 // FP constant to bias correct the final result.
5148 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005150
5151 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5153 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005154 Op.getOperand(0),
5155 DAG.getIntPtrConstant(0)));
5156
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5158 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005159 DAG.getIntPtrConstant(0));
5160
5161 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005162 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5163 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005164 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 MVT::v2f64, Load)),
5166 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005167 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 MVT::v2f64, Bias)));
5169 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5170 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005171 DAG.getIntPtrConstant(0));
5172
5173 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005174 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005175
5176 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005177 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005178
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005180 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005181 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005183 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005184 }
5185
5186 // Handle final rounding.
5187 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005188}
5189
5190SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005191 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005192 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005193
Evan Chenga06ec9e2009-01-19 08:08:22 +00005194 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5195 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5196 // the optimization here.
5197 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005198 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005199
Owen Andersone50ed302009-08-10 22:56:29 +00005200 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005202 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005204 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005205
Bill Wendling8b8a6362009-01-17 03:56:04 +00005206 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005208 return LowerUINT_TO_FP_i32(Op, DAG);
5209 }
5210
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005212
5213 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005215 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5216 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5217 getPointerTy(), StackSlot, WordOff);
5218 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5219 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005221 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005223}
5224
Dan Gohman475871a2008-07-27 21:46:04 +00005225std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005226FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005227 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005228
Owen Andersone50ed302009-08-10 22:56:29 +00005229 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005230
5231 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5233 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005234 }
5235
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5237 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005239
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005240 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005242 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005243 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005244 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005246 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005247 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005248
Evan Cheng87c89352007-10-15 20:11:21 +00005249 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5250 // stack slot.
5251 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005252 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005253 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005254 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005255
Evan Cheng0db9fe62006-04-25 20:13:52 +00005256 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005258 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5260 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5261 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005263
Dan Gohman475871a2008-07-27 21:46:04 +00005264 SDValue Chain = DAG.getEntryNode();
5265 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005266 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005268 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005269 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005271 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005272 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5273 };
Dale Johannesenace16102009-02-03 19:33:06 +00005274 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005276 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005279
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005283
Chris Lattner27a6c732007-11-24 07:07:01 +00005284 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285}
5286
Dan Gohman475871a2008-07-27 21:46:04 +00005287SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005288 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 if (Op.getValueType() == MVT::v2i32 &&
5290 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005291 return Op;
5292 }
5293 return SDValue();
5294 }
5295
Eli Friedman948e95a2009-05-23 09:59:16 +00005296 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005297 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005298 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5299 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005300
Chris Lattner27a6c732007-11-24 07:07:01 +00005301 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005302 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005303 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005304}
5305
Eli Friedman948e95a2009-05-23 09:59:16 +00005306SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5307 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5308 SDValue FIST = Vals.first, StackSlot = Vals.second;
5309 assert(FIST.getNode() && "Unexpected failure");
5310
5311 // Load the result.
5312 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5313 FIST, StackSlot, NULL, 0);
5314}
5315
Dan Gohman475871a2008-07-27 21:46:04 +00005316SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005317 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005318 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005319 EVT VT = Op.getValueType();
5320 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005321 if (VT.isVector())
5322 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005325 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005326 CV.push_back(C);
5327 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005329 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005330 CV.push_back(C);
5331 CV.push_back(C);
5332 CV.push_back(C);
5333 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005334 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005335 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005336 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005337 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005338 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005339 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005340 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341}
5342
Dan Gohman475871a2008-07-27 21:46:04 +00005343SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005344 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005345 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005346 EVT VT = Op.getValueType();
5347 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005348 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005349 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005350 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005352 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005353 CV.push_back(C);
5354 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005355 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005356 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005357 CV.push_back(C);
5358 CV.push_back(C);
5359 CV.push_back(C);
5360 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005362 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005363 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005364 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005365 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005366 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005367 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005368 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5370 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005371 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005372 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005373 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005374 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005375 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376}
5377
Dan Gohman475871a2008-07-27 21:46:04 +00005378SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005379 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005380 SDValue Op0 = Op.getOperand(0);
5381 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005382 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005383 EVT VT = Op.getValueType();
5384 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005385
5386 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005387 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005388 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005389 SrcVT = VT;
5390 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005391 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005392 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005393 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005394 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005395 }
5396
5397 // At this point the operands and the result should have the same
5398 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005399
Evan Cheng68c47cb2007-01-05 07:55:56 +00005400 // First get the sign bit of second operand.
5401 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005403 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5404 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005405 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005406 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5407 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5408 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5409 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005410 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005411 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005412 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005413 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005414 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005415 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005416 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005417
5418 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005419 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 // Op0 is MVT::f32, Op1 is MVT::f64.
5421 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5422 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5423 DAG.getConstant(32, MVT::i32));
5424 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5425 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005426 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005427 }
5428
Evan Cheng73d6cf12007-01-05 21:37:56 +00005429 // Clear first operand sign bit.
5430 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005431 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005432 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5433 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005434 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005435 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5436 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5437 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5438 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005439 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005440 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005441 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005442 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005443 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005444 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005445 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005446
5447 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005448 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005449}
5450
Dan Gohman076aee32009-03-04 19:44:21 +00005451/// Emit nodes that will be selected as "test Op0,Op0", or something
5452/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005453SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5454 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005455 DebugLoc dl = Op.getDebugLoc();
5456
Dan Gohman31125812009-03-07 01:58:32 +00005457 // CF and OF aren't always set the way we want. Determine which
5458 // of these we need.
5459 bool NeedCF = false;
5460 bool NeedOF = false;
5461 switch (X86CC) {
5462 case X86::COND_A: case X86::COND_AE:
5463 case X86::COND_B: case X86::COND_BE:
5464 NeedCF = true;
5465 break;
5466 case X86::COND_G: case X86::COND_GE:
5467 case X86::COND_L: case X86::COND_LE:
5468 case X86::COND_O: case X86::COND_NO:
5469 NeedOF = true;
5470 break;
5471 default: break;
5472 }
5473
Dan Gohman076aee32009-03-04 19:44:21 +00005474 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005475 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5476 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5477 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005478 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005479 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005480 switch (Op.getNode()->getOpcode()) {
5481 case ISD::ADD:
5482 // Due to an isel shortcoming, be conservative if this add is likely to
5483 // be selected as part of a load-modify-store instruction. When the root
5484 // node in a match is a store, isel doesn't know how to remap non-chain
5485 // non-flag uses of other nodes in the match, such as the ADD in this
5486 // case. This leads to the ADD being left around and reselected, with
5487 // the result being two adds in the output.
5488 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5489 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5490 if (UI->getOpcode() == ISD::STORE)
5491 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005492 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005493 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5494 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005495 if (C->getAPIntValue() == 1) {
5496 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005497 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005498 break;
5499 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005500 // An add of negative one (subtract of one) will be selected as a DEC.
5501 if (C->getAPIntValue().isAllOnesValue()) {
5502 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005503 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005504 break;
5505 }
5506 }
Dan Gohman076aee32009-03-04 19:44:21 +00005507 // Otherwise use a regular EFLAGS-setting add.
5508 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005509 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005510 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005511 case ISD::AND: {
5512 // If the primary and result isn't used, don't bother using X86ISD::AND,
5513 // because a TEST instruction will be better.
5514 bool NonFlagUse = false;
5515 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5516 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5517 if (UI->getOpcode() != ISD::BRCOND &&
5518 UI->getOpcode() != ISD::SELECT &&
5519 UI->getOpcode() != ISD::SETCC) {
5520 NonFlagUse = true;
5521 break;
5522 }
5523 if (!NonFlagUse)
5524 break;
5525 }
5526 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005527 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005528 case ISD::OR:
5529 case ISD::XOR:
5530 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005531 // likely to be selected as part of a load-modify-store instruction.
5532 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5533 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5534 if (UI->getOpcode() == ISD::STORE)
5535 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005536 // Otherwise use a regular EFLAGS-setting instruction.
5537 switch (Op.getNode()->getOpcode()) {
5538 case ISD::SUB: Opcode = X86ISD::SUB; break;
5539 case ISD::OR: Opcode = X86ISD::OR; break;
5540 case ISD::XOR: Opcode = X86ISD::XOR; break;
5541 case ISD::AND: Opcode = X86ISD::AND; break;
5542 default: llvm_unreachable("unexpected operator!");
5543 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005544 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005545 break;
5546 case X86ISD::ADD:
5547 case X86ISD::SUB:
5548 case X86ISD::INC:
5549 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005550 case X86ISD::OR:
5551 case X86ISD::XOR:
5552 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005553 return SDValue(Op.getNode(), 1);
5554 default:
5555 default_case:
5556 break;
5557 }
5558 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005560 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005561 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005562 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005563 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005564 DAG.ReplaceAllUsesWith(Op, New);
5565 return SDValue(New.getNode(), 1);
5566 }
5567 }
5568
5569 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005571 DAG.getConstant(0, Op.getValueType()));
5572}
5573
5574/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5575/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005576SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5577 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005578 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5579 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005580 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005581
5582 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005584}
5585
Dan Gohman475871a2008-07-27 21:46:04 +00005586SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005588 SDValue Op0 = Op.getOperand(0);
5589 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005590 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005591 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005592
Dan Gohmane5af2d32009-01-29 01:59:02 +00005593 // Lower (X & (1 << N)) == 0 to BT(X, N).
5594 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5595 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005596 if (Op0.getOpcode() == ISD::AND &&
5597 Op0.hasOneUse() &&
5598 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005599 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005600 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005601 SDValue LHS, RHS;
5602 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5603 if (ConstantSDNode *Op010C =
5604 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5605 if (Op010C->getZExtValue() == 1) {
5606 LHS = Op0.getOperand(0);
5607 RHS = Op0.getOperand(1).getOperand(1);
5608 }
5609 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5610 if (ConstantSDNode *Op000C =
5611 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5612 if (Op000C->getZExtValue() == 1) {
5613 LHS = Op0.getOperand(1);
5614 RHS = Op0.getOperand(0).getOperand(1);
5615 }
5616 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5617 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5618 SDValue AndLHS = Op0.getOperand(0);
5619 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5620 LHS = AndLHS.getOperand(0);
5621 RHS = AndLHS.getOperand(1);
5622 }
5623 }
Evan Cheng0488db92007-09-25 01:57:46 +00005624
Dan Gohmane5af2d32009-01-29 01:59:02 +00005625 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005626 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5627 // instruction. Since the shift amount is in-range-or-undefined, we know
5628 // that doing a bittest on the i16 value is ok. We extend to i32 because
5629 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 if (LHS.getValueType() == MVT::i8)
5631 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005632
5633 // If the operand types disagree, extend the shift amount to match. Since
5634 // BT ignores high bits (like shifts) we can use anyextend.
5635 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005636 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005637
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005639 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5641 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005642 }
5643 }
5644
5645 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5646 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005647 if (X86CC == X86::COND_INVALID)
5648 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005649
Dan Gohman31125812009-03-07 01:58:32 +00005650 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5652 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005653}
5654
Dan Gohman475871a2008-07-27 21:46:04 +00005655SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5656 SDValue Cond;
5657 SDValue Op0 = Op.getOperand(0);
5658 SDValue Op1 = Op.getOperand(1);
5659 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005660 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005661 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5662 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005663 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005664
5665 if (isFP) {
5666 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005667 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5669 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005670 bool Swap = false;
5671
5672 switch (SetCCOpcode) {
5673 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005674 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005675 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005676 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005677 case ISD::SETGT: Swap = true; // Fallthrough
5678 case ISD::SETLT:
5679 case ISD::SETOLT: SSECC = 1; break;
5680 case ISD::SETOGE:
5681 case ISD::SETGE: Swap = true; // Fallthrough
5682 case ISD::SETLE:
5683 case ISD::SETOLE: SSECC = 2; break;
5684 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005685 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005686 case ISD::SETNE: SSECC = 4; break;
5687 case ISD::SETULE: Swap = true;
5688 case ISD::SETUGE: SSECC = 5; break;
5689 case ISD::SETULT: Swap = true;
5690 case ISD::SETUGT: SSECC = 6; break;
5691 case ISD::SETO: SSECC = 7; break;
5692 }
5693 if (Swap)
5694 std::swap(Op0, Op1);
5695
Nate Begemanfb8ead02008-07-25 19:05:58 +00005696 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005697 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005698 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005699 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5701 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005702 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005703 }
5704 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005705 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5707 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005708 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005709 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005710 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005711 }
5712 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
Nate Begeman30a0de92008-07-17 16:51:19 +00005716 // We are handling one of the integer comparisons here. Since SSE only has
5717 // GT and EQ comparisons for integer, swapping operands and multiple
5718 // operations may be required for some comparisons.
5719 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5720 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005721
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005723 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 case MVT::v8i8:
5725 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5726 case MVT::v4i16:
5727 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5728 case MVT::v2i32:
5729 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5730 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005732
Nate Begeman30a0de92008-07-17 16:51:19 +00005733 switch (SetCCOpcode) {
5734 default: break;
5735 case ISD::SETNE: Invert = true;
5736 case ISD::SETEQ: Opc = EQOpc; break;
5737 case ISD::SETLT: Swap = true;
5738 case ISD::SETGT: Opc = GTOpc; break;
5739 case ISD::SETGE: Swap = true;
5740 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5741 case ISD::SETULT: Swap = true;
5742 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5743 case ISD::SETUGE: Swap = true;
5744 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5745 }
5746 if (Swap)
5747 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005748
Nate Begeman30a0de92008-07-17 16:51:19 +00005749 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5750 // bits of the inputs before performing those operations.
5751 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005752 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005753 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5754 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005755 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005756 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5757 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005758 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5759 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005761
Dale Johannesenace16102009-02-03 19:33:06 +00005762 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005763
5764 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005765 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005766 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005767
Nate Begeman30a0de92008-07-17 16:51:19 +00005768 return Result;
5769}
Evan Cheng0488db92007-09-25 01:57:46 +00005770
Evan Cheng370e5342008-12-03 08:38:43 +00005771// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005772static bool isX86LogicalCmp(SDValue Op) {
5773 unsigned Opc = Op.getNode()->getOpcode();
5774 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5775 return true;
5776 if (Op.getResNo() == 1 &&
5777 (Opc == X86ISD::ADD ||
5778 Opc == X86ISD::SUB ||
5779 Opc == X86ISD::SMUL ||
5780 Opc == X86ISD::UMUL ||
5781 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005782 Opc == X86ISD::DEC ||
5783 Opc == X86ISD::OR ||
5784 Opc == X86ISD::XOR ||
5785 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005786 return true;
5787
5788 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005789}
5790
Dan Gohman475871a2008-07-27 21:46:04 +00005791SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005792 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005793 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005794 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005795 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005796
Dan Gohman1a492952009-10-20 16:22:37 +00005797 if (Cond.getOpcode() == ISD::SETCC) {
5798 SDValue NewCond = LowerSETCC(Cond, DAG);
5799 if (NewCond.getNode())
5800 Cond = NewCond;
5801 }
Evan Cheng734503b2006-09-11 02:19:56 +00005802
Evan Cheng3f41d662007-10-08 22:16:29 +00005803 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5804 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005805 if (Cond.getOpcode() == X86ISD::SETCC) {
5806 CC = Cond.getOperand(0);
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005809 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005810 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
Evan Cheng3f41d662007-10-08 22:16:29 +00005812 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005813 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005814 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005815 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005816
Chris Lattnerd1980a52009-03-12 06:52:53 +00005817 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5818 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005819 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005820 addTest = false;
5821 }
5822 }
5823
5824 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005826 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005827 }
5828
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005830 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005831 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5832 // condition is true.
5833 Ops.push_back(Op.getOperand(2));
5834 Ops.push_back(Op.getOperand(1));
5835 Ops.push_back(CC);
5836 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005837 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005838}
5839
Evan Cheng370e5342008-12-03 08:38:43 +00005840// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5841// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5842// from the AND / OR.
5843static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5844 Opc = Op.getOpcode();
5845 if (Opc != ISD::OR && Opc != ISD::AND)
5846 return false;
5847 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5848 Op.getOperand(0).hasOneUse() &&
5849 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5850 Op.getOperand(1).hasOneUse());
5851}
5852
Evan Cheng961d6d42009-02-02 08:19:07 +00005853// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5854// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005855static bool isXor1OfSetCC(SDValue Op) {
5856 if (Op.getOpcode() != ISD::XOR)
5857 return false;
5858 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5859 if (N1C && N1C->getAPIntValue() == 1) {
5860 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5861 Op.getOperand(0).hasOneUse();
5862 }
5863 return false;
5864}
5865
Dan Gohman475871a2008-07-27 21:46:04 +00005866SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005867 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005868 SDValue Chain = Op.getOperand(0);
5869 SDValue Cond = Op.getOperand(1);
5870 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005871 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005872 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005873
Dan Gohman1a492952009-10-20 16:22:37 +00005874 if (Cond.getOpcode() == ISD::SETCC) {
5875 SDValue NewCond = LowerSETCC(Cond, DAG);
5876 if (NewCond.getNode())
5877 Cond = NewCond;
5878 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005879#if 0
5880 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005881 else if (Cond.getOpcode() == X86ISD::ADD ||
5882 Cond.getOpcode() == X86ISD::SUB ||
5883 Cond.getOpcode() == X86ISD::SMUL ||
5884 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005885 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005886#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005887
Evan Cheng3f41d662007-10-08 22:16:29 +00005888 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5889 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005891 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005892
Dan Gohman475871a2008-07-27 21:46:04 +00005893 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005894 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005895 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005896 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005897 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005898 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005899 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005900 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005901 default: break;
5902 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005903 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005904 // These can only come from an arithmetic instruction with overflow,
5905 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005906 Cond = Cond.getNode()->getOperand(1);
5907 addTest = false;
5908 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005909 }
Evan Cheng0488db92007-09-25 01:57:46 +00005910 }
Evan Cheng370e5342008-12-03 08:38:43 +00005911 } else {
5912 unsigned CondOpc;
5913 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5914 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005915 if (CondOpc == ISD::OR) {
5916 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5917 // two branches instead of an explicit OR instruction with a
5918 // separate test.
5919 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005920 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005921 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005922 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005923 Chain, Dest, CC, Cmp);
5924 CC = Cond.getOperand(1).getOperand(0);
5925 Cond = Cmp;
5926 addTest = false;
5927 }
5928 } else { // ISD::AND
5929 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5930 // two branches instead of an explicit AND instruction with a
5931 // separate test. However, we only do this if this block doesn't
5932 // have a fall-through edge, because this requires an explicit
5933 // jmp when the condition is false.
5934 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005935 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005936 Op.getNode()->hasOneUse()) {
5937 X86::CondCode CCode =
5938 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5939 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005941 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5942 // Look for an unconditional branch following this conditional branch.
5943 // We need this because we need to reverse the successors in order
5944 // to implement FCMP_OEQ.
5945 if (User.getOpcode() == ISD::BR) {
5946 SDValue FalseBB = User.getOperand(1);
5947 SDValue NewBR =
5948 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5949 assert(NewBR == User);
5950 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005951
Dale Johannesene4d209d2009-02-03 20:21:25 +00005952 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005953 Chain, Dest, CC, Cmp);
5954 X86::CondCode CCode =
5955 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5956 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005958 Cond = Cmp;
5959 addTest = false;
5960 }
5961 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005962 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005963 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5964 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5965 // It should be transformed during dag combiner except when the condition
5966 // is set by a arithmetics with overflow node.
5967 X86::CondCode CCode =
5968 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5969 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005971 Cond = Cond.getOperand(0).getOperand(1);
5972 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005973 }
Evan Cheng0488db92007-09-25 01:57:46 +00005974 }
5975
5976 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005978 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005979 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005980 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005981 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005982}
5983
Anton Korobeynikove060b532007-04-17 19:34:00 +00005984
5985// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5986// Calls to _alloca is needed to probe the stack when allocating more than 4k
5987// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5988// that the guard pages used by the OS virtual memory manager are allocated in
5989// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005990SDValue
5991X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005992 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005993 assert(Subtarget->isTargetCygMing() &&
5994 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005995 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005996
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005997 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005998 SDValue Chain = Op.getOperand(0);
5999 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006000 // FIXME: Ensure alignment here
6001
Dan Gohman475871a2008-07-27 21:46:04 +00006002 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006003
Owen Andersone50ed302009-08-10 22:56:29 +00006004 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006006
Chris Lattnere563bbc2008-10-11 22:08:30 +00006007 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006008
Dale Johannesendd64c412009-02-04 00:33:20 +00006009 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006010 Flag = Chain.getValue(1);
6011
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006013 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006014 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006015 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006016 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006017 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006018 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006019 Flag = Chain.getValue(1);
6020
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006021 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006022 DAG.getIntPtrConstant(0, true),
6023 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006024 Flag);
6025
Dale Johannesendd64c412009-02-04 00:33:20 +00006026 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006027
Dan Gohman475871a2008-07-27 21:46:04 +00006028 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006029 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006030}
6031
Dan Gohman475871a2008-07-27 21:46:04 +00006032SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006033X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006034 SDValue Chain,
6035 SDValue Dst, SDValue Src,
6036 SDValue Size, unsigned Align,
6037 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006038 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006039 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006040
Bill Wendling6f287b22008-09-30 21:22:07 +00006041 // If not DWORD aligned or size is more than the threshold, call the library.
6042 // The libc version is likely to be faster for these cases. It can use the
6043 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006044 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006045 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006046 ConstantSize->getZExtValue() >
6047 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006048 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006049
6050 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006051 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006052
Bill Wendling6158d842008-10-01 00:59:58 +00006053 if (const char *bzeroEntry = V &&
6054 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006055 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006056 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006057 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006058 TargetLowering::ArgListEntry Entry;
6059 Entry.Node = Dst;
6060 Entry.Ty = IntPtrTy;
6061 Args.push_back(Entry);
6062 Entry.Node = Size;
6063 Args.push_back(Entry);
6064 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006065 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6066 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006067 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006068 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006069 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006070 }
6071
Dan Gohman707e0182008-04-12 04:36:06 +00006072 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006073 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006074 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006075
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006076 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006077 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006078 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006080 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006081 unsigned BytesLeft = 0;
6082 bool TwoRepStos = false;
6083 if (ValC) {
6084 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006085 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006086
Evan Cheng0db9fe62006-04-25 20:13:52 +00006087 // If the value is a constant, then we can potentially use larger sets.
6088 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006089 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006091 ValReg = X86::AX;
6092 Val = (Val << 8) | Val;
6093 break;
6094 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006095 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006096 ValReg = X86::EAX;
6097 Val = (Val << 8) | Val;
6098 Val = (Val << 16) | Val;
6099 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006100 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006101 ValReg = X86::RAX;
6102 Val = (Val << 32) | Val;
6103 }
6104 break;
6105 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006106 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006107 ValReg = X86::AL;
6108 Count = DAG.getIntPtrConstant(SizeVal);
6109 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006110 }
6111
Owen Anderson825b72b2009-08-11 20:47:22 +00006112 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006113 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006114 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6115 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006116 }
6117
Dale Johannesen0f502f62009-02-03 22:26:09 +00006118 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006119 InFlag);
6120 InFlag = Chain.getValue(1);
6121 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006122 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006123 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006124 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006125 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006126 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006127
Scott Michelfdc40a02009-02-17 22:15:04 +00006128 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006129 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006130 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006131 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006132 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006133 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006134 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006135 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006136
Owen Anderson825b72b2009-08-11 20:47:22 +00006137 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006138 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 Ops.push_back(Chain);
6140 Ops.push_back(DAG.getValueType(AVT));
6141 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006142 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006143
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 if (TwoRepStos) {
6145 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006146 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006147 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006148 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006149 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6150 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006151 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006152 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006153 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006154 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 Ops.clear();
6156 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006158 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006159 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006161 // Handle the last 1 - 7 bytes.
6162 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006163 EVT AddrVT = Dst.getValueType();
6164 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006165
Dale Johannesen0f502f62009-02-03 22:26:09 +00006166 Chain = DAG.getMemset(Chain, dl,
6167 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006168 DAG.getConstant(Offset, AddrVT)),
6169 Src,
6170 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006171 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006172 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006173
Dan Gohman707e0182008-04-12 04:36:06 +00006174 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 return Chain;
6176}
Evan Cheng11e15b32006-04-03 20:53:28 +00006177
Dan Gohman475871a2008-07-27 21:46:04 +00006178SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006179X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006180 SDValue Chain, SDValue Dst, SDValue Src,
6181 SDValue Size, unsigned Align,
6182 bool AlwaysInline,
6183 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006184 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006185 // This requires the copy size to be a constant, preferrably
6186 // within a subtarget-specific limit.
6187 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6188 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006189 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006190 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006191 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006192 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006193
Evan Cheng1887c1c2008-08-21 21:00:15 +00006194 /// If not DWORD aligned, call the library.
6195 if ((Align & 3) != 0)
6196 return SDValue();
6197
6198 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006199 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006200 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006201 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006202
Duncan Sands83ec4b62008-06-06 12:08:01 +00006203 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006204 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006205 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006206 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006207
Dan Gohman475871a2008-07-27 21:46:04 +00006208 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006209 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006210 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006211 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006213 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006214 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006215 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006216 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006217 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006218 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006219 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006220 InFlag = Chain.getValue(1);
6221
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006223 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006224 Ops.push_back(Chain);
6225 Ops.push_back(DAG.getValueType(AVT));
6226 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006227 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006230 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006231 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006232 // Handle the last 1 - 7 bytes.
6233 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006234 EVT DstVT = Dst.getValueType();
6235 EVT SrcVT = Src.getValueType();
6236 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006237 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006238 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006239 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006240 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006241 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006242 DAG.getConstant(BytesLeft, SizeVT),
6243 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006244 DstSV, DstSVOff + Offset,
6245 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006246 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006247
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006249 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006250}
6251
Dan Gohman475871a2008-07-27 21:46:04 +00006252SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006253 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006254 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006255
Evan Cheng25ab6902006-09-08 06:48:29 +00006256 if (!Subtarget->is64Bit()) {
6257 // vastart just stores the address of the VarArgsFrameIndex slot into the
6258 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006259 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006260 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006261 }
6262
6263 // __va_list_tag:
6264 // gp_offset (0 - 6 * 8)
6265 // fp_offset (48 - 48 + 8 * 16)
6266 // overflow_arg_area (point to parameters coming in memory).
6267 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SmallVector<SDValue, 8> MemOps;
6269 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006270 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006271 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006273 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006274 MemOps.push_back(Store);
6275
6276 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006277 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006278 FIN, DAG.getIntPtrConstant(4));
6279 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006280 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006281 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006282 MemOps.push_back(Store);
6283
6284 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006285 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006286 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006287 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006288 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006289 MemOps.push_back(Store);
6290
6291 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006292 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006293 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006294 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006295 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006296 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006297 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006298 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006299}
6300
Dan Gohman475871a2008-07-27 21:46:04 +00006301SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006302 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6303 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006304 SDValue Chain = Op.getOperand(0);
6305 SDValue SrcPtr = Op.getOperand(1);
6306 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006307
Torok Edwindac237e2009-07-08 20:53:28 +00006308 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006309 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006310}
6311
Dan Gohman475871a2008-07-27 21:46:04 +00006312SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006313 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006314 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SDValue Chain = Op.getOperand(0);
6316 SDValue DstPtr = Op.getOperand(1);
6317 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006318 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6319 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006320 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006321
Dale Johannesendd64c412009-02-04 00:33:20 +00006322 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006323 DAG.getIntPtrConstant(24), 8, false,
6324 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006325}
6326
Dan Gohman475871a2008-07-27 21:46:04 +00006327SDValue
6328X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006329 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006330 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006331 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006332 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006333 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 case Intrinsic::x86_sse_comieq_ss:
6335 case Intrinsic::x86_sse_comilt_ss:
6336 case Intrinsic::x86_sse_comile_ss:
6337 case Intrinsic::x86_sse_comigt_ss:
6338 case Intrinsic::x86_sse_comige_ss:
6339 case Intrinsic::x86_sse_comineq_ss:
6340 case Intrinsic::x86_sse_ucomieq_ss:
6341 case Intrinsic::x86_sse_ucomilt_ss:
6342 case Intrinsic::x86_sse_ucomile_ss:
6343 case Intrinsic::x86_sse_ucomigt_ss:
6344 case Intrinsic::x86_sse_ucomige_ss:
6345 case Intrinsic::x86_sse_ucomineq_ss:
6346 case Intrinsic::x86_sse2_comieq_sd:
6347 case Intrinsic::x86_sse2_comilt_sd:
6348 case Intrinsic::x86_sse2_comile_sd:
6349 case Intrinsic::x86_sse2_comigt_sd:
6350 case Intrinsic::x86_sse2_comige_sd:
6351 case Intrinsic::x86_sse2_comineq_sd:
6352 case Intrinsic::x86_sse2_ucomieq_sd:
6353 case Intrinsic::x86_sse2_ucomilt_sd:
6354 case Intrinsic::x86_sse2_ucomile_sd:
6355 case Intrinsic::x86_sse2_ucomigt_sd:
6356 case Intrinsic::x86_sse2_ucomige_sd:
6357 case Intrinsic::x86_sse2_ucomineq_sd: {
6358 unsigned Opc = 0;
6359 ISD::CondCode CC = ISD::SETCC_INVALID;
6360 switch (IntNo) {
6361 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006362 case Intrinsic::x86_sse_comieq_ss:
6363 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364 Opc = X86ISD::COMI;
6365 CC = ISD::SETEQ;
6366 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006367 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006368 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 Opc = X86ISD::COMI;
6370 CC = ISD::SETLT;
6371 break;
6372 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006373 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006374 Opc = X86ISD::COMI;
6375 CC = ISD::SETLE;
6376 break;
6377 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006378 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006379 Opc = X86ISD::COMI;
6380 CC = ISD::SETGT;
6381 break;
6382 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006383 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006384 Opc = X86ISD::COMI;
6385 CC = ISD::SETGE;
6386 break;
6387 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006388 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006389 Opc = X86ISD::COMI;
6390 CC = ISD::SETNE;
6391 break;
6392 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006393 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006394 Opc = X86ISD::UCOMI;
6395 CC = ISD::SETEQ;
6396 break;
6397 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006398 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006399 Opc = X86ISD::UCOMI;
6400 CC = ISD::SETLT;
6401 break;
6402 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006403 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006404 Opc = X86ISD::UCOMI;
6405 CC = ISD::SETLE;
6406 break;
6407 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006408 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006409 Opc = X86ISD::UCOMI;
6410 CC = ISD::SETGT;
6411 break;
6412 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006413 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006414 Opc = X86ISD::UCOMI;
6415 CC = ISD::SETGE;
6416 break;
6417 case Intrinsic::x86_sse_ucomineq_ss:
6418 case Intrinsic::x86_sse2_ucomineq_sd:
6419 Opc = X86ISD::UCOMI;
6420 CC = ISD::SETNE;
6421 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006422 }
Evan Cheng734503b2006-09-11 02:19:56 +00006423
Dan Gohman475871a2008-07-27 21:46:04 +00006424 SDValue LHS = Op.getOperand(1);
6425 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006426 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006427 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6429 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6430 DAG.getConstant(X86CC, MVT::i8), Cond);
6431 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006432 }
Eric Christopher71c67532009-07-29 00:28:05 +00006433 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006434 // an integer value, not just an instruction so lower it to the ptest
6435 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006436 case Intrinsic::x86_sse41_ptestz:
6437 case Intrinsic::x86_sse41_ptestc:
6438 case Intrinsic::x86_sse41_ptestnzc:{
6439 unsigned X86CC = 0;
6440 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006441 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006442 case Intrinsic::x86_sse41_ptestz:
6443 // ZF = 1
6444 X86CC = X86::COND_E;
6445 break;
6446 case Intrinsic::x86_sse41_ptestc:
6447 // CF = 1
6448 X86CC = X86::COND_B;
6449 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006450 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006451 // ZF and CF = 0
6452 X86CC = X86::COND_A;
6453 break;
6454 }
Eric Christopherfd179292009-08-27 18:07:15 +00006455
Eric Christopher71c67532009-07-29 00:28:05 +00006456 SDValue LHS = Op.getOperand(1);
6457 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006458 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6459 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6460 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6461 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006462 }
Evan Cheng5759f972008-05-04 09:15:50 +00006463
6464 // Fix vector shift instructions where the last operand is a non-immediate
6465 // i32 value.
6466 case Intrinsic::x86_sse2_pslli_w:
6467 case Intrinsic::x86_sse2_pslli_d:
6468 case Intrinsic::x86_sse2_pslli_q:
6469 case Intrinsic::x86_sse2_psrli_w:
6470 case Intrinsic::x86_sse2_psrli_d:
6471 case Intrinsic::x86_sse2_psrli_q:
6472 case Intrinsic::x86_sse2_psrai_w:
6473 case Intrinsic::x86_sse2_psrai_d:
6474 case Intrinsic::x86_mmx_pslli_w:
6475 case Intrinsic::x86_mmx_pslli_d:
6476 case Intrinsic::x86_mmx_pslli_q:
6477 case Intrinsic::x86_mmx_psrli_w:
6478 case Intrinsic::x86_mmx_psrli_d:
6479 case Intrinsic::x86_mmx_psrli_q:
6480 case Intrinsic::x86_mmx_psrai_w:
6481 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006482 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006483 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006484 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006485
6486 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006488 switch (IntNo) {
6489 case Intrinsic::x86_sse2_pslli_w:
6490 NewIntNo = Intrinsic::x86_sse2_psll_w;
6491 break;
6492 case Intrinsic::x86_sse2_pslli_d:
6493 NewIntNo = Intrinsic::x86_sse2_psll_d;
6494 break;
6495 case Intrinsic::x86_sse2_pslli_q:
6496 NewIntNo = Intrinsic::x86_sse2_psll_q;
6497 break;
6498 case Intrinsic::x86_sse2_psrli_w:
6499 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6500 break;
6501 case Intrinsic::x86_sse2_psrli_d:
6502 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6503 break;
6504 case Intrinsic::x86_sse2_psrli_q:
6505 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6506 break;
6507 case Intrinsic::x86_sse2_psrai_w:
6508 NewIntNo = Intrinsic::x86_sse2_psra_w;
6509 break;
6510 case Intrinsic::x86_sse2_psrai_d:
6511 NewIntNo = Intrinsic::x86_sse2_psra_d;
6512 break;
6513 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006514 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006515 switch (IntNo) {
6516 case Intrinsic::x86_mmx_pslli_w:
6517 NewIntNo = Intrinsic::x86_mmx_psll_w;
6518 break;
6519 case Intrinsic::x86_mmx_pslli_d:
6520 NewIntNo = Intrinsic::x86_mmx_psll_d;
6521 break;
6522 case Intrinsic::x86_mmx_pslli_q:
6523 NewIntNo = Intrinsic::x86_mmx_psll_q;
6524 break;
6525 case Intrinsic::x86_mmx_psrli_w:
6526 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6527 break;
6528 case Intrinsic::x86_mmx_psrli_d:
6529 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6530 break;
6531 case Intrinsic::x86_mmx_psrli_q:
6532 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6533 break;
6534 case Intrinsic::x86_mmx_psrai_w:
6535 NewIntNo = Intrinsic::x86_mmx_psra_w;
6536 break;
6537 case Intrinsic::x86_mmx_psrai_d:
6538 NewIntNo = Intrinsic::x86_mmx_psra_d;
6539 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006540 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006541 }
6542 break;
6543 }
6544 }
Mon P Wangefa42202009-09-03 19:56:25 +00006545
6546 // The vector shift intrinsics with scalars uses 32b shift amounts but
6547 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6548 // to be zero.
6549 SDValue ShOps[4];
6550 ShOps[0] = ShAmt;
6551 ShOps[1] = DAG.getConstant(0, MVT::i32);
6552 if (ShAmtVT == MVT::v4i32) {
6553 ShOps[2] = DAG.getUNDEF(MVT::i32);
6554 ShOps[3] = DAG.getUNDEF(MVT::i32);
6555 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6556 } else {
6557 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6558 }
6559
Owen Andersone50ed302009-08-10 22:56:29 +00006560 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006561 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006564 Op.getOperand(1), ShAmt);
6565 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006566 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006567}
Evan Cheng72261582005-12-20 06:22:03 +00006568
Dan Gohman475871a2008-07-27 21:46:04 +00006569SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006570 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006571 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006572
6573 if (Depth > 0) {
6574 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6575 SDValue Offset =
6576 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006578 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006579 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006580 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006581 NULL, 0);
6582 }
6583
6584 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006585 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006586 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006587 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006588}
6589
Dan Gohman475871a2008-07-27 21:46:04 +00006590SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006591 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6592 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006593 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006594 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006595 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6596 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006597 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006598 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006599 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006600 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006601}
6602
Dan Gohman475871a2008-07-27 21:46:04 +00006603SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006604 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006605 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006606}
6607
Dan Gohman475871a2008-07-27 21:46:04 +00006608SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006609{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006610 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue Chain = Op.getOperand(0);
6612 SDValue Offset = Op.getOperand(1);
6613 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006614 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006615
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006616 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6617 getPointerTy());
6618 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006619
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006621 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6623 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006624 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006625 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006626
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006628 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006629 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006630}
6631
Dan Gohman475871a2008-07-27 21:46:04 +00006632SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006633 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006634 SDValue Root = Op.getOperand(0);
6635 SDValue Trmp = Op.getOperand(1); // trampoline
6636 SDValue FPtr = Op.getOperand(2); // nested function
6637 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006638 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006639
Dan Gohman69de1932008-02-06 22:27:42 +00006640 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006641
Duncan Sands339e14f2008-01-16 22:55:25 +00006642 const X86InstrInfo *TII =
6643 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6644
Duncan Sandsb116fac2007-07-27 20:02:49 +00006645 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006646 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006647
6648 // Large code-model.
6649
6650 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6651 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6652
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006653 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6654 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006655
6656 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6657
6658 // Load the pointer to the nested function into R11.
6659 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006660 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006663
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6665 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006666 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006667
6668 // Load the 'nest' parameter value into R10.
6669 // R10 is specified in X86CallingConv.td
6670 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6672 DAG.getConstant(10, MVT::i64));
6673 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006674 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006675
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6677 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006679
6680 // Jump to the nested function.
6681 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006682 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6683 DAG.getConstant(20, MVT::i64));
6684 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006686
6687 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6689 DAG.getConstant(22, MVT::i64));
6690 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006691 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006692
Dan Gohman475871a2008-07-27 21:46:04 +00006693 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006696 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006697 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006698 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006699 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006700 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006701
6702 switch (CC) {
6703 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006704 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006705 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006706 case CallingConv::X86_StdCall: {
6707 // Pass 'nest' parameter in ECX.
6708 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006709 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006710
6711 // Check that ECX wasn't needed by an 'inreg' parameter.
6712 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006713 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006714
Chris Lattner58d74912008-03-12 17:45:29 +00006715 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006716 unsigned InRegCount = 0;
6717 unsigned Idx = 1;
6718
6719 for (FunctionType::param_iterator I = FTy->param_begin(),
6720 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006721 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006722 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006723 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006724
6725 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006726 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006727 }
6728 }
6729 break;
6730 }
6731 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006732 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006733 // Pass 'nest' parameter in EAX.
6734 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006735 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006736 break;
6737 }
6738
Dan Gohman475871a2008-07-27 21:46:04 +00006739 SDValue OutChains[4];
6740 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006741
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6743 DAG.getConstant(10, MVT::i32));
6744 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006745
Duncan Sands339e14f2008-01-16 22:55:25 +00006746 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006747 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006748 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006750 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006751
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6753 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006755
Duncan Sands339e14f2008-01-16 22:55:25 +00006756 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6758 DAG.getConstant(5, MVT::i32));
6759 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006760 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006761
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6763 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006764 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006765
Dan Gohman475871a2008-07-27 21:46:04 +00006766 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006767 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006768 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006769 }
6770}
6771
Dan Gohman475871a2008-07-27 21:46:04 +00006772SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006773 /*
6774 The rounding mode is in bits 11:10 of FPSR, and has the following
6775 settings:
6776 00 Round to nearest
6777 01 Round to -inf
6778 10 Round to +inf
6779 11 Round to 0
6780
6781 FLT_ROUNDS, on the other hand, expects the following:
6782 -1 Undefined
6783 0 Round to 0
6784 1 Round to nearest
6785 2 Round to +inf
6786 3 Round to -inf
6787
6788 To perform the conversion, we do:
6789 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6790 */
6791
6792 MachineFunction &MF = DAG.getMachineFunction();
6793 const TargetMachine &TM = MF.getTarget();
6794 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6795 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006796 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006797 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006798
6799 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006800 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006801 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006802
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006804 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006805
6806 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006808
6809 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006810 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 DAG.getNode(ISD::SRL, dl, MVT::i16,
6812 DAG.getNode(ISD::AND, dl, MVT::i16,
6813 CWD, DAG.getConstant(0x800, MVT::i16)),
6814 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 DAG.getNode(ISD::SRL, dl, MVT::i16,
6817 DAG.getNode(ISD::AND, dl, MVT::i16,
6818 CWD, DAG.getConstant(0x400, MVT::i16)),
6819 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006820
Dan Gohman475871a2008-07-27 21:46:04 +00006821 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 DAG.getNode(ISD::AND, dl, MVT::i16,
6823 DAG.getNode(ISD::ADD, dl, MVT::i16,
6824 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6825 DAG.getConstant(1, MVT::i16)),
6826 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006827
6828
Duncan Sands83ec4b62008-06-06 12:08:01 +00006829 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006830 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006831}
6832
Dan Gohman475871a2008-07-27 21:46:04 +00006833SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006834 EVT VT = Op.getValueType();
6835 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006836 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006837 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006838
6839 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006840 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006841 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006842 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006844 }
Evan Cheng18efe262007-12-14 02:13:44 +00006845
Evan Cheng152804e2007-12-14 08:30:15 +00006846 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006848 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006849
6850 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006851 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006852 Ops.push_back(Op);
6853 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006855 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006856 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006857
6858 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006859 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006860
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 if (VT == MVT::i8)
6862 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006863 return Op;
6864}
6865
Dan Gohman475871a2008-07-27 21:46:04 +00006866SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006867 EVT VT = Op.getValueType();
6868 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006869 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006870 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006871
6872 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 if (VT == MVT::i8) {
6874 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006876 }
Evan Cheng152804e2007-12-14 08:30:15 +00006877
6878 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006881
6882 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006883 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006884 Ops.push_back(Op);
6885 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006887 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006889
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 if (VT == MVT::i8)
6891 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006892 return Op;
6893}
6894
Mon P Wangaf9b9522008-12-18 21:42:19 +00006895SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006896 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006898 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006899
Mon P Wangaf9b9522008-12-18 21:42:19 +00006900 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6901 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6902 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6903 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6904 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6905 //
6906 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6907 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6908 // return AloBlo + AloBhi + AhiBlo;
6909
6910 SDValue A = Op.getOperand(0);
6911 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006912
Dale Johannesene4d209d2009-02-03 20:21:25 +00006913 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6915 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6918 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006920 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006921 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006923 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006924 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006925 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006927 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006928 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006929 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6930 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006931 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6933 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006934 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6935 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006936 return Res;
6937}
6938
6939
Bill Wendling74c37652008-12-09 22:08:41 +00006940SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6941 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6942 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006943 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6944 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006945 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006946 SDValue LHS = N->getOperand(0);
6947 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006948 unsigned BaseOp = 0;
6949 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006950 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006951
6952 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006953 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006954 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006955 // A subtract of one will be selected as a INC. Note that INC doesn't
6956 // set CF, so we can't do this for UADDO.
6957 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6958 if (C->getAPIntValue() == 1) {
6959 BaseOp = X86ISD::INC;
6960 Cond = X86::COND_O;
6961 break;
6962 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006963 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006964 Cond = X86::COND_O;
6965 break;
6966 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006967 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006968 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006969 break;
6970 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006971 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6972 // set CF, so we can't do this for USUBO.
6973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6974 if (C->getAPIntValue() == 1) {
6975 BaseOp = X86ISD::DEC;
6976 Cond = X86::COND_O;
6977 break;
6978 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006979 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006980 Cond = X86::COND_O;
6981 break;
6982 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006983 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006984 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006985 break;
6986 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006987 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006988 Cond = X86::COND_O;
6989 break;
6990 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006991 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006992 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006993 break;
6994 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006995
Bill Wendling61edeb52008-12-02 01:06:39 +00006996 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006998 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006999
Bill Wendling61edeb52008-12-02 01:06:39 +00007000 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007001 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007002 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007003
Bill Wendling61edeb52008-12-02 01:06:39 +00007004 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7005 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007006}
7007
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007009 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007010 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007011 unsigned Reg = 0;
7012 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007014 default:
7015 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 case MVT::i8: Reg = X86::AL; size = 1; break;
7017 case MVT::i16: Reg = X86::AX; size = 2; break;
7018 case MVT::i32: Reg = X86::EAX; size = 4; break;
7019 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007020 assert(Subtarget->is64Bit() && "Node not type legal!");
7021 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007022 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007023 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007024 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007025 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007026 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007027 Op.getOperand(1),
7028 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007029 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007030 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007031 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007032 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007033 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007034 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007035 return cpOut;
7036}
7037
Duncan Sands1607f052008-12-01 11:39:25 +00007038SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007039 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007040 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007041 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007042 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007043 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007044 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007045 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7046 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007047 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7049 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007050 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007052 rdx.getValue(1)
7053 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007054 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007055}
7056
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007057SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7058 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007059 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007060 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007061 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007062 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007063 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007064 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007065 Node->getOperand(0),
7066 Node->getOperand(1), negOp,
7067 cast<AtomicSDNode>(Node)->getSrcValue(),
7068 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007069}
7070
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071/// LowerOperation - Provide custom lowering hooks for some operations.
7072///
Dan Gohman475871a2008-07-27 21:46:04 +00007073SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007074 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007075 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007076 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7077 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007078 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7079 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7080 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7081 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7082 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7083 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7084 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007085 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007086 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007087 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007088 case ISD::SHL_PARTS:
7089 case ISD::SRA_PARTS:
7090 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7091 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007092 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007094 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007095 case ISD::FABS: return LowerFABS(Op, DAG);
7096 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007097 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007098 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007099 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007100 case ISD::SELECT: return LowerSELECT(Op, DAG);
7101 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007102 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007103 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007104 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007105 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007106 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007107 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7108 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007109 case ISD::FRAME_TO_ARGS_OFFSET:
7110 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007111 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007112 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007113 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007114 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007115 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7116 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007117 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007118 case ISD::SADDO:
7119 case ISD::UADDO:
7120 case ISD::SSUBO:
7121 case ISD::USUBO:
7122 case ISD::SMULO:
7123 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007124 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007125 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007126}
7127
Duncan Sands1607f052008-12-01 11:39:25 +00007128void X86TargetLowering::
7129ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7130 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007131 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007132 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007134
7135 SDValue Chain = Node->getOperand(0);
7136 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007138 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007140 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007141 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007142 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007143 SDValue Result =
7144 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7145 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007146 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007148 Results.push_back(Result.getValue(2));
7149}
7150
Duncan Sands126d9072008-07-04 11:47:58 +00007151/// ReplaceNodeResults - Replace a node with an illegal result type
7152/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007153void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7154 SmallVectorImpl<SDValue>&Results,
7155 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007156 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007157 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007158 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007159 assert(false && "Do not know how to custom type legalize this operation!");
7160 return;
7161 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007162 std::pair<SDValue,SDValue> Vals =
7163 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007164 SDValue FIST = Vals.first, StackSlot = Vals.second;
7165 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007166 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007167 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007168 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007169 }
7170 return;
7171 }
7172 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007174 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007175 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007176 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007177 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007179 eax.getValue(2));
7180 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7181 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007183 Results.push_back(edx.getValue(1));
7184 return;
7185 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007186 case ISD::SDIV:
7187 case ISD::UDIV:
7188 case ISD::SREM:
7189 case ISD::UREM: {
7190 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7191 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7192 return;
7193 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007194 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007195 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007196 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007197 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7199 DAG.getConstant(0, MVT::i32));
7200 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7201 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007202 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7203 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007204 cpInL.getValue(1));
7205 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007206 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7207 DAG.getConstant(0, MVT::i32));
7208 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7209 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007210 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007211 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007212 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007213 swapInL.getValue(1));
7214 SDValue Ops[] = { swapInH.getValue(0),
7215 N->getOperand(1),
7216 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007217 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007218 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007219 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007220 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007221 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007223 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007225 Results.push_back(cpOutH.getValue(1));
7226 return;
7227 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007228 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007229 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7230 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007231 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007232 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7233 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007234 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007235 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7236 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007237 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007238 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7239 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007240 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007241 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7242 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007243 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007244 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7245 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007246 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007247 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7248 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007249 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007250}
7251
Evan Cheng72261582005-12-20 06:22:03 +00007252const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7253 switch (Opcode) {
7254 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007255 case X86ISD::BSF: return "X86ISD::BSF";
7256 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007257 case X86ISD::SHLD: return "X86ISD::SHLD";
7258 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007259 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007260 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007261 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007262 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007263 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007264 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007265 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7266 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7267 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007268 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007269 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007270 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007271 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007272 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007273 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007274 case X86ISD::COMI: return "X86ISD::COMI";
7275 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007276 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007277 case X86ISD::CMOV: return "X86ISD::CMOV";
7278 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007279 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007280 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7281 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007282 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007283 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007284 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007285 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007286 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007287 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7288 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007289 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007290 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007291 case X86ISD::FMAX: return "X86ISD::FMAX";
7292 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007293 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7294 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007295 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007296 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007297 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007298 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007299 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007300 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7301 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007302 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7303 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7304 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7305 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7306 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7307 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007308 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7309 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007310 case X86ISD::VSHL: return "X86ISD::VSHL";
7311 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007312 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7313 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7314 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7315 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7316 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7317 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7318 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7319 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7320 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7321 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007322 case X86ISD::ADD: return "X86ISD::ADD";
7323 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007324 case X86ISD::SMUL: return "X86ISD::SMUL";
7325 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007326 case X86ISD::INC: return "X86ISD::INC";
7327 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007328 case X86ISD::OR: return "X86ISD::OR";
7329 case X86ISD::XOR: return "X86ISD::XOR";
7330 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007331 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007332 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007333 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007334 }
7335}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007336
Chris Lattnerc9addb72007-03-30 23:15:24 +00007337// isLegalAddressingMode - Return true if the addressing mode represented
7338// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007339bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007340 const Type *Ty) const {
7341 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007342 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007343
Chris Lattnerc9addb72007-03-30 23:15:24 +00007344 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007345 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007346 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Chris Lattnerc9addb72007-03-30 23:15:24 +00007348 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007349 unsigned GVFlags =
7350 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007351
Chris Lattnerdfed4132009-07-10 07:38:24 +00007352 // If a reference to this global requires an extra load, we can't fold it.
7353 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007354 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007355
Chris Lattnerdfed4132009-07-10 07:38:24 +00007356 // If BaseGV requires a register for the PIC base, we cannot also have a
7357 // BaseReg specified.
7358 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007359 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007360
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007361 // If lower 4G is not available, then we must use rip-relative addressing.
7362 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7363 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007365
Chris Lattnerc9addb72007-03-30 23:15:24 +00007366 switch (AM.Scale) {
7367 case 0:
7368 case 1:
7369 case 2:
7370 case 4:
7371 case 8:
7372 // These scales always work.
7373 break;
7374 case 3:
7375 case 5:
7376 case 9:
7377 // These scales are formed with basereg+scalereg. Only accept if there is
7378 // no basereg yet.
7379 if (AM.HasBaseReg)
7380 return false;
7381 break;
7382 default: // Other stuff never works.
7383 return false;
7384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007385
Chris Lattnerc9addb72007-03-30 23:15:24 +00007386 return true;
7387}
7388
7389
Evan Cheng2bd122c2007-10-26 01:56:11 +00007390bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7391 if (!Ty1->isInteger() || !Ty2->isInteger())
7392 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007393 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7394 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007395 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007396 return false;
7397 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007398}
7399
Owen Andersone50ed302009-08-10 22:56:29 +00007400bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007401 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007402 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007403 unsigned NumBits1 = VT1.getSizeInBits();
7404 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007405 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007406 return false;
7407 return Subtarget->is64Bit() || NumBits1 < 64;
7408}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007409
Dan Gohman97121ba2009-04-08 00:15:30 +00007410bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007411 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007412 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7413 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007414}
7415
Owen Andersone50ed302009-08-10 22:56:29 +00007416bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007417 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007419}
7420
Owen Andersone50ed302009-08-10 22:56:29 +00007421bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007422 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007424}
7425
Evan Cheng60c07e12006-07-05 22:17:51 +00007426/// isShuffleMaskLegal - Targets can use this to indicate that they only
7427/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7428/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7429/// are assumed to be legal.
7430bool
Eric Christopherfd179292009-08-27 18:07:15 +00007431X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007432 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007433 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007434 if (VT.getSizeInBits() == 64)
7435 return false;
7436
Nate Begemana09008b2009-10-19 02:17:23 +00007437 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007438 return (VT.getVectorNumElements() == 2 ||
7439 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7440 isMOVLMask(M, VT) ||
7441 isSHUFPMask(M, VT) ||
7442 isPSHUFDMask(M, VT) ||
7443 isPSHUFHWMask(M, VT) ||
7444 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007445 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007446 isUNPCKLMask(M, VT) ||
7447 isUNPCKHMask(M, VT) ||
7448 isUNPCKL_v_undef_Mask(M, VT) ||
7449 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007450}
7451
Dan Gohman7d8143f2008-04-09 20:09:42 +00007452bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007453X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007454 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007455 unsigned NumElts = VT.getVectorNumElements();
7456 // FIXME: This collection of masks seems suspect.
7457 if (NumElts == 2)
7458 return true;
7459 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7460 return (isMOVLMask(Mask, VT) ||
7461 isCommutedMOVLMask(Mask, VT, true) ||
7462 isSHUFPMask(Mask, VT) ||
7463 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007464 }
7465 return false;
7466}
7467
7468//===----------------------------------------------------------------------===//
7469// X86 Scheduler Hooks
7470//===----------------------------------------------------------------------===//
7471
Mon P Wang63307c32008-05-05 19:05:59 +00007472// private utility function
7473MachineBasicBlock *
7474X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7475 MachineBasicBlock *MBB,
7476 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007477 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007478 unsigned LoadOpc,
7479 unsigned CXchgOpc,
7480 unsigned copyOpc,
7481 unsigned notOpc,
7482 unsigned EAXreg,
7483 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007484 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007485 // For the atomic bitwise operator, we generate
7486 // thisMBB:
7487 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007488 // ld t1 = [bitinstr.addr]
7489 // op t2 = t1, [bitinstr.val]
7490 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007491 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7492 // bz newMBB
7493 // fallthrough -->nextMBB
7494 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7495 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007496 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007497 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007498
Mon P Wang63307c32008-05-05 19:05:59 +00007499 /// First build the CFG
7500 MachineFunction *F = MBB->getParent();
7501 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007502 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7503 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7504 F->insert(MBBIter, newMBB);
7505 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007506
Mon P Wang63307c32008-05-05 19:05:59 +00007507 // Move all successors to thisMBB to nextMBB
7508 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Mon P Wang63307c32008-05-05 19:05:59 +00007510 // Update thisMBB to fall through to newMBB
7511 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Mon P Wang63307c32008-05-05 19:05:59 +00007513 // newMBB jumps to itself and fall through to nextMBB
7514 newMBB->addSuccessor(nextMBB);
7515 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007516
Mon P Wang63307c32008-05-05 19:05:59 +00007517 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007518 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007519 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007520 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007521 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007522 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007523 int numArgs = bInstr->getNumOperands() - 1;
7524 for (int i=0; i < numArgs; ++i)
7525 argOpers[i] = &bInstr->getOperand(i+1);
7526
7527 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007528 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7529 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007530
Dale Johannesen140be2d2008-08-19 18:47:28 +00007531 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007533 for (int i=0; i <= lastAddrIndx; ++i)
7534 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007535
Dale Johannesen140be2d2008-08-19 18:47:28 +00007536 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007537 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007538 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007539 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007540 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007541 tt = t1;
7542
Dale Johannesen140be2d2008-08-19 18:47:28 +00007543 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007544 assert((argOpers[valArgIndx]->isReg() ||
7545 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007546 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007547 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007549 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007551 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007552 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007553
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007555 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007556
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007558 for (int i=0; i <= lastAddrIndx; ++i)
7559 (*MIB).addOperand(*argOpers[i]);
7560 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007561 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007562 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7563 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007564
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007566 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007567
Mon P Wang63307c32008-05-05 19:05:59 +00007568 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007569 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007570
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007571 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007572 return nextMBB;
7573}
7574
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007575// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007576MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007577X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7578 MachineBasicBlock *MBB,
7579 unsigned regOpcL,
7580 unsigned regOpcH,
7581 unsigned immOpcL,
7582 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007583 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007584 // For the atomic bitwise operator, we generate
7585 // thisMBB (instructions are in pairs, except cmpxchg8b)
7586 // ld t1,t2 = [bitinstr.addr]
7587 // newMBB:
7588 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7589 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007590 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007591 // mov ECX, EBX <- t5, t6
7592 // mov EAX, EDX <- t1, t2
7593 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7594 // mov t3, t4 <- EAX, EDX
7595 // bz newMBB
7596 // result in out1, out2
7597 // fallthrough -->nextMBB
7598
7599 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7600 const unsigned LoadOpc = X86::MOV32rm;
7601 const unsigned copyOpc = X86::MOV32rr;
7602 const unsigned NotOpc = X86::NOT32r;
7603 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7604 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7605 MachineFunction::iterator MBBIter = MBB;
7606 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007607
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007608 /// First build the CFG
7609 MachineFunction *F = MBB->getParent();
7610 MachineBasicBlock *thisMBB = MBB;
7611 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7612 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7613 F->insert(MBBIter, newMBB);
7614 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007615
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007616 // Move all successors to thisMBB to nextMBB
7617 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007619 // Update thisMBB to fall through to newMBB
7620 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007621
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007622 // newMBB jumps to itself and fall through to nextMBB
7623 newMBB->addSuccessor(nextMBB);
7624 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007625
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007627 // Insert instructions into newMBB based on incoming instruction
7628 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007629 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007630 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007631 MachineOperand& dest1Oper = bInstr->getOperand(0);
7632 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007633 MachineOperand* argOpers[2 + X86AddrNumOperands];
7634 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007635 argOpers[i] = &bInstr->getOperand(i+2);
7636
7637 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007638 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007639
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007640 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007642 for (int i=0; i <= lastAddrIndx; ++i)
7643 (*MIB).addOperand(*argOpers[i]);
7644 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007645 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007646 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007647 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007648 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007649 MachineOperand newOp3 = *(argOpers[3]);
7650 if (newOp3.isImm())
7651 newOp3.setImm(newOp3.getImm()+4);
7652 else
7653 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007654 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007655 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007656
7657 // t3/4 are defined later, at the bottom of the loop
7658 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7659 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007661 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007663 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7664
7665 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7666 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007667 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007668 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7669 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007670 } else {
7671 tt1 = t1;
7672 tt2 = t2;
7673 }
7674
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007675 int valArgIndx = lastAddrIndx + 1;
7676 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007677 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007678 "invalid operand");
7679 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7680 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007681 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007683 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007684 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007685 if (regOpcL != X86::MOV32rr)
7686 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007687 (*MIB).addOperand(*argOpers[valArgIndx]);
7688 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007689 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007690 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007691 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007692 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007693 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007694 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007696 if (regOpcH != X86::MOV32rr)
7697 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007698 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007699
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007701 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007703 MIB.addReg(t2);
7704
Dale Johannesene4d209d2009-02-03 20:21:25 +00007705 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007706 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007707 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007708 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007709
Dale Johannesene4d209d2009-02-03 20:21:25 +00007710 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007711 for (int i=0; i <= lastAddrIndx; ++i)
7712 (*MIB).addOperand(*argOpers[i]);
7713
7714 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007715 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7716 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007717
Dale Johannesene4d209d2009-02-03 20:21:25 +00007718 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007719 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007720 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007721 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007722
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007723 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007724 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007725
7726 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7727 return nextMBB;
7728}
7729
7730// private utility function
7731MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007732X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7733 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007734 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007735 // For the atomic min/max operator, we generate
7736 // thisMBB:
7737 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007738 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007739 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007740 // cmp t1, t2
7741 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007742 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007743 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7744 // bz newMBB
7745 // fallthrough -->nextMBB
7746 //
7747 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7748 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007749 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007750 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Mon P Wang63307c32008-05-05 19:05:59 +00007752 /// First build the CFG
7753 MachineFunction *F = MBB->getParent();
7754 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007755 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7756 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7757 F->insert(MBBIter, newMBB);
7758 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007759
Dan Gohmand6708ea2009-08-15 01:38:56 +00007760 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007761 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007762
Mon P Wang63307c32008-05-05 19:05:59 +00007763 // Update thisMBB to fall through to newMBB
7764 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007765
Mon P Wang63307c32008-05-05 19:05:59 +00007766 // newMBB jumps to newMBB and fall through to nextMBB
7767 newMBB->addSuccessor(nextMBB);
7768 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007769
Dale Johannesene4d209d2009-02-03 20:21:25 +00007770 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007771 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007772 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007773 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007774 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007775 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007776 int numArgs = mInstr->getNumOperands() - 1;
7777 for (int i=0; i < numArgs; ++i)
7778 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007779
Mon P Wang63307c32008-05-05 19:05:59 +00007780 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007781 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7782 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007783
Mon P Wangab3e7472008-05-05 22:56:23 +00007784 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007785 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007786 for (int i=0; i <= lastAddrIndx; ++i)
7787 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007788
Mon P Wang63307c32008-05-05 19:05:59 +00007789 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007790 assert((argOpers[valArgIndx]->isReg() ||
7791 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007792 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007793
7794 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007795 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007796 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007797 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007798 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007799 (*MIB).addOperand(*argOpers[valArgIndx]);
7800
Dale Johannesene4d209d2009-02-03 20:21:25 +00007801 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007802 MIB.addReg(t1);
7803
Dale Johannesene4d209d2009-02-03 20:21:25 +00007804 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007805 MIB.addReg(t1);
7806 MIB.addReg(t2);
7807
7808 // Generate movc
7809 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007810 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007811 MIB.addReg(t2);
7812 MIB.addReg(t1);
7813
7814 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007815 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007816 for (int i=0; i <= lastAddrIndx; ++i)
7817 (*MIB).addOperand(*argOpers[i]);
7818 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007819 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007820 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7821 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007822
Dale Johannesene4d209d2009-02-03 20:21:25 +00007823 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007824 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007825
Mon P Wang63307c32008-05-05 19:05:59 +00007826 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007827 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007828
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007829 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007830 return nextMBB;
7831}
7832
Eric Christopherf83a5de2009-08-27 18:08:16 +00007833// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7834// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007835MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007836X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007837 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007838
7839 MachineFunction *F = BB->getParent();
7840 DebugLoc dl = MI->getDebugLoc();
7841 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7842
7843 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007844 if (memArg)
7845 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7846 else
7847 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007848
7849 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7850
7851 for (unsigned i = 0; i < numArgs; ++i) {
7852 MachineOperand &Op = MI->getOperand(i+1);
7853
7854 if (!(Op.isReg() && Op.isImplicit()))
7855 MIB.addOperand(Op);
7856 }
7857
7858 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7859 .addReg(X86::XMM0);
7860
7861 F->DeleteMachineInstr(MI);
7862
7863 return BB;
7864}
7865
7866MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007867X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7868 MachineInstr *MI,
7869 MachineBasicBlock *MBB) const {
7870 // Emit code to save XMM registers to the stack. The ABI says that the
7871 // number of registers to save is given in %al, so it's theoretically
7872 // possible to do an indirect jump trick to avoid saving all of them,
7873 // however this code takes a simpler approach and just executes all
7874 // of the stores if %al is non-zero. It's less code, and it's probably
7875 // easier on the hardware branch predictor, and stores aren't all that
7876 // expensive anyway.
7877
7878 // Create the new basic blocks. One block contains all the XMM stores,
7879 // and one block is the final destination regardless of whether any
7880 // stores were performed.
7881 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7882 MachineFunction *F = MBB->getParent();
7883 MachineFunction::iterator MBBIter = MBB;
7884 ++MBBIter;
7885 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7886 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7887 F->insert(MBBIter, XMMSaveMBB);
7888 F->insert(MBBIter, EndMBB);
7889
7890 // Set up the CFG.
7891 // Move any original successors of MBB to the end block.
7892 EndMBB->transferSuccessors(MBB);
7893 // The original block will now fall through to the XMM save block.
7894 MBB->addSuccessor(XMMSaveMBB);
7895 // The XMMSaveMBB will fall through to the end block.
7896 XMMSaveMBB->addSuccessor(EndMBB);
7897
7898 // Now add the instructions.
7899 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7900 DebugLoc DL = MI->getDebugLoc();
7901
7902 unsigned CountReg = MI->getOperand(0).getReg();
7903 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7904 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7905
7906 if (!Subtarget->isTargetWin64()) {
7907 // If %al is 0, branch around the XMM save block.
7908 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7909 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7910 MBB->addSuccessor(EndMBB);
7911 }
7912
7913 // In the XMM save block, save all the XMM argument registers.
7914 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7915 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007916 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007917 F->getMachineMemOperand(
7918 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7919 MachineMemOperand::MOStore, Offset,
7920 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007921 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7922 .addFrameIndex(RegSaveFrameIndex)
7923 .addImm(/*Scale=*/1)
7924 .addReg(/*IndexReg=*/0)
7925 .addImm(/*Disp=*/Offset)
7926 .addReg(/*Segment=*/0)
7927 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007928 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007929 }
7930
7931 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7932
7933 return EndMBB;
7934}
Mon P Wang63307c32008-05-05 19:05:59 +00007935
Evan Cheng60c07e12006-07-05 22:17:51 +00007936MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007937X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007938 MachineBasicBlock *BB,
7939 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007940 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7941 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007942
Chris Lattner52600972009-09-02 05:57:00 +00007943 // To "insert" a SELECT_CC instruction, we actually have to insert the
7944 // diamond control-flow pattern. The incoming instruction knows the
7945 // destination vreg to set, the condition code register to branch on, the
7946 // true/false values to select between, and a branch opcode to use.
7947 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7948 MachineFunction::iterator It = BB;
7949 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007950
Chris Lattner52600972009-09-02 05:57:00 +00007951 // thisMBB:
7952 // ...
7953 // TrueVal = ...
7954 // cmpTY ccX, r1, r2
7955 // bCC copy1MBB
7956 // fallthrough --> copy0MBB
7957 MachineBasicBlock *thisMBB = BB;
7958 MachineFunction *F = BB->getParent();
7959 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7960 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7961 unsigned Opc =
7962 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7963 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7964 F->insert(It, copy0MBB);
7965 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007966 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007967 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007968 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007969 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007970 E = BB->succ_end(); I != E; ++I) {
7971 EM->insert(std::make_pair(*I, sinkMBB));
7972 sinkMBB->addSuccessor(*I);
7973 }
7974 // Next, remove all successors of the current block, and add the true
7975 // and fallthrough blocks as its successors.
7976 while (!BB->succ_empty())
7977 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007978 // Add the true and fallthrough blocks as its successors.
7979 BB->addSuccessor(copy0MBB);
7980 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007981
Chris Lattner52600972009-09-02 05:57:00 +00007982 // copy0MBB:
7983 // %FalseValue = ...
7984 // # fallthrough to sinkMBB
7985 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007986
Chris Lattner52600972009-09-02 05:57:00 +00007987 // Update machine-CFG edges
7988 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007989
Chris Lattner52600972009-09-02 05:57:00 +00007990 // sinkMBB:
7991 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7992 // ...
7993 BB = sinkMBB;
7994 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7995 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7996 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7997
7998 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7999 return BB;
8000}
8001
8002
8003MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008004X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008005 MachineBasicBlock *BB,
8006 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008007 switch (MI->getOpcode()) {
8008 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008009 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008010 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008011 case X86::CMOV_FR32:
8012 case X86::CMOV_FR64:
8013 case X86::CMOV_V4F32:
8014 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008015 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008016 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008017
Dale Johannesen849f2142007-07-03 00:53:03 +00008018 case X86::FP32_TO_INT16_IN_MEM:
8019 case X86::FP32_TO_INT32_IN_MEM:
8020 case X86::FP32_TO_INT64_IN_MEM:
8021 case X86::FP64_TO_INT16_IN_MEM:
8022 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008023 case X86::FP64_TO_INT64_IN_MEM:
8024 case X86::FP80_TO_INT16_IN_MEM:
8025 case X86::FP80_TO_INT32_IN_MEM:
8026 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008027 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8028 DebugLoc DL = MI->getDebugLoc();
8029
Evan Cheng60c07e12006-07-05 22:17:51 +00008030 // Change the floating point control register to use "round towards zero"
8031 // mode when truncating to an integer value.
8032 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008033 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008034 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008035
8036 // Load the old value of the high byte of the control word...
8037 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008038 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008039 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008041
8042 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008043 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008044 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008045
8046 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008047 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008048
8049 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008050 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008051 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008052
8053 // Get the X86 opcode to use.
8054 unsigned Opc;
8055 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008056 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008057 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8058 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8059 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8060 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8061 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8062 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008063 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8064 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8065 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008066 }
8067
8068 X86AddressMode AM;
8069 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008070 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008071 AM.BaseType = X86AddressMode::RegBase;
8072 AM.Base.Reg = Op.getReg();
8073 } else {
8074 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008075 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008076 }
8077 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008078 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008079 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008080 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008081 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008082 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008083 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008084 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008085 AM.GV = Op.getGlobal();
8086 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008087 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008088 }
Chris Lattner52600972009-09-02 05:57:00 +00008089 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008090 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008091
8092 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008093 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008094
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008095 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008096 return BB;
8097 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008098 // String/text processing lowering.
8099 case X86::PCMPISTRM128REG:
8100 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8101 case X86::PCMPISTRM128MEM:
8102 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8103 case X86::PCMPESTRM128REG:
8104 return EmitPCMP(MI, BB, 5, false /* in mem */);
8105 case X86::PCMPESTRM128MEM:
8106 return EmitPCMP(MI, BB, 5, true /* in mem */);
8107
8108 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008109 case X86::ATOMAND32:
8110 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008111 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008112 X86::LCMPXCHG32, X86::MOV32rr,
8113 X86::NOT32r, X86::EAX,
8114 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008115 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008116 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8117 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008118 X86::LCMPXCHG32, X86::MOV32rr,
8119 X86::NOT32r, X86::EAX,
8120 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008121 case X86::ATOMXOR32:
8122 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008123 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008124 X86::LCMPXCHG32, X86::MOV32rr,
8125 X86::NOT32r, X86::EAX,
8126 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008127 case X86::ATOMNAND32:
8128 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008129 X86::AND32ri, X86::MOV32rm,
8130 X86::LCMPXCHG32, X86::MOV32rr,
8131 X86::NOT32r, X86::EAX,
8132 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008133 case X86::ATOMMIN32:
8134 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8135 case X86::ATOMMAX32:
8136 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8137 case X86::ATOMUMIN32:
8138 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8139 case X86::ATOMUMAX32:
8140 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008141
8142 case X86::ATOMAND16:
8143 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8144 X86::AND16ri, X86::MOV16rm,
8145 X86::LCMPXCHG16, X86::MOV16rr,
8146 X86::NOT16r, X86::AX,
8147 X86::GR16RegisterClass);
8148 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008149 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008150 X86::OR16ri, X86::MOV16rm,
8151 X86::LCMPXCHG16, X86::MOV16rr,
8152 X86::NOT16r, X86::AX,
8153 X86::GR16RegisterClass);
8154 case X86::ATOMXOR16:
8155 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8156 X86::XOR16ri, X86::MOV16rm,
8157 X86::LCMPXCHG16, X86::MOV16rr,
8158 X86::NOT16r, X86::AX,
8159 X86::GR16RegisterClass);
8160 case X86::ATOMNAND16:
8161 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8162 X86::AND16ri, X86::MOV16rm,
8163 X86::LCMPXCHG16, X86::MOV16rr,
8164 X86::NOT16r, X86::AX,
8165 X86::GR16RegisterClass, true);
8166 case X86::ATOMMIN16:
8167 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8168 case X86::ATOMMAX16:
8169 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8170 case X86::ATOMUMIN16:
8171 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8172 case X86::ATOMUMAX16:
8173 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8174
8175 case X86::ATOMAND8:
8176 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8177 X86::AND8ri, X86::MOV8rm,
8178 X86::LCMPXCHG8, X86::MOV8rr,
8179 X86::NOT8r, X86::AL,
8180 X86::GR8RegisterClass);
8181 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008182 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008183 X86::OR8ri, X86::MOV8rm,
8184 X86::LCMPXCHG8, X86::MOV8rr,
8185 X86::NOT8r, X86::AL,
8186 X86::GR8RegisterClass);
8187 case X86::ATOMXOR8:
8188 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8189 X86::XOR8ri, X86::MOV8rm,
8190 X86::LCMPXCHG8, X86::MOV8rr,
8191 X86::NOT8r, X86::AL,
8192 X86::GR8RegisterClass);
8193 case X86::ATOMNAND8:
8194 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8195 X86::AND8ri, X86::MOV8rm,
8196 X86::LCMPXCHG8, X86::MOV8rr,
8197 X86::NOT8r, X86::AL,
8198 X86::GR8RegisterClass, true);
8199 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008201 case X86::ATOMAND64:
8202 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008203 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008204 X86::LCMPXCHG64, X86::MOV64rr,
8205 X86::NOT64r, X86::RAX,
8206 X86::GR64RegisterClass);
8207 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008208 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8209 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008210 X86::LCMPXCHG64, X86::MOV64rr,
8211 X86::NOT64r, X86::RAX,
8212 X86::GR64RegisterClass);
8213 case X86::ATOMXOR64:
8214 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008215 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008216 X86::LCMPXCHG64, X86::MOV64rr,
8217 X86::NOT64r, X86::RAX,
8218 X86::GR64RegisterClass);
8219 case X86::ATOMNAND64:
8220 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8221 X86::AND64ri32, X86::MOV64rm,
8222 X86::LCMPXCHG64, X86::MOV64rr,
8223 X86::NOT64r, X86::RAX,
8224 X86::GR64RegisterClass, true);
8225 case X86::ATOMMIN64:
8226 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8227 case X86::ATOMMAX64:
8228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8229 case X86::ATOMUMIN64:
8230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8231 case X86::ATOMUMAX64:
8232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233
8234 // This group does 64-bit operations on a 32-bit host.
8235 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008236 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 X86::AND32rr, X86::AND32rr,
8238 X86::AND32ri, X86::AND32ri,
8239 false);
8240 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008241 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 X86::OR32rr, X86::OR32rr,
8243 X86::OR32ri, X86::OR32ri,
8244 false);
8245 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008246 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008247 X86::XOR32rr, X86::XOR32rr,
8248 X86::XOR32ri, X86::XOR32ri,
8249 false);
8250 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008251 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252 X86::AND32rr, X86::AND32rr,
8253 X86::AND32ri, X86::AND32ri,
8254 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008255 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008256 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257 X86::ADD32rr, X86::ADC32rr,
8258 X86::ADD32ri, X86::ADC32ri,
8259 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008260 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008261 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008262 X86::SUB32rr, X86::SBB32rr,
8263 X86::SUB32ri, X86::SBB32ri,
8264 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008265 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008266 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008267 X86::MOV32rr, X86::MOV32rr,
8268 X86::MOV32ri, X86::MOV32ri,
8269 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008270 case X86::VASTART_SAVE_XMM_REGS:
8271 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008272 }
8273}
8274
8275//===----------------------------------------------------------------------===//
8276// X86 Optimization Hooks
8277//===----------------------------------------------------------------------===//
8278
Dan Gohman475871a2008-07-27 21:46:04 +00008279void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008280 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008281 APInt &KnownZero,
8282 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008283 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008284 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008285 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008286 assert((Opc >= ISD::BUILTIN_OP_END ||
8287 Opc == ISD::INTRINSIC_WO_CHAIN ||
8288 Opc == ISD::INTRINSIC_W_CHAIN ||
8289 Opc == ISD::INTRINSIC_VOID) &&
8290 "Should use MaskedValueIsZero if you don't know whether Op"
8291 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008292
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008293 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008294 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008295 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008296 case X86ISD::ADD:
8297 case X86ISD::SUB:
8298 case X86ISD::SMUL:
8299 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008300 case X86ISD::INC:
8301 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008302 case X86ISD::OR:
8303 case X86ISD::XOR:
8304 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008305 // These nodes' second result is a boolean.
8306 if (Op.getResNo() == 0)
8307 break;
8308 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008309 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008310 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8311 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008312 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008313 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008314}
Chris Lattner259e97c2006-01-31 19:43:35 +00008315
Evan Cheng206ee9d2006-07-07 08:33:52 +00008316/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008317/// node is a GlobalAddress + offset.
8318bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8319 GlobalValue* &GA, int64_t &Offset) const{
8320 if (N->getOpcode() == X86ISD::Wrapper) {
8321 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008322 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008323 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008324 return true;
8325 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008326 }
Evan Chengad4196b2008-05-12 19:56:52 +00008327 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008328}
8329
Nate Begeman9008ca62009-04-27 18:41:29 +00008330static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008331 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008332 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008333 SelectionDAG &DAG, MachineFrameInfo *MFI,
8334 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008335 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008336 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008337 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008338 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008339 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008340 return false;
8341 continue;
8342 }
8343
Dan Gohman475871a2008-07-27 21:46:04 +00008344 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008345 if (!Elt.getNode() ||
8346 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008347 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008348 if (!LDBase) {
8349 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008350 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008351 LDBase = cast<LoadSDNode>(Elt.getNode());
8352 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008353 continue;
8354 }
8355 if (Elt.getOpcode() == ISD::UNDEF)
8356 continue;
8357
Nate Begemanabc01992009-06-05 21:37:30 +00008358 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008359 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008360 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008361 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008362 }
8363 return true;
8364}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008365
8366/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8367/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8368/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008369/// order. In the case of v2i64, it will see if it can rewrite the
8370/// shuffle to be an appropriate build vector so it can take advantage of
8371// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008372static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008373 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008374 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008375 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008376 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008377 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8378 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008379
Eli Friedman7a5e5552009-06-07 06:52:44 +00008380 if (VT.getSizeInBits() != 128)
8381 return SDValue();
8382
Mon P Wang1e955802009-04-03 02:43:30 +00008383 // Try to combine a vector_shuffle into a 128-bit load.
8384 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008385 LoadSDNode *LD = NULL;
8386 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008387 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008388 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008389 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008390
Eli Friedman7a5e5552009-06-07 06:52:44 +00008391 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008392 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008393 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8394 LD->getSrcValue(), LD->getSrcValueOffset(),
8395 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008396 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008397 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008398 LD->isVolatile(), LD->getAlignment());
8399 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008400 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008401 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8402 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008403 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8404 }
8405 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008406}
Evan Chengd880b972008-05-09 21:53:03 +00008407
Chris Lattner83e6c992006-10-04 06:57:07 +00008408/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008409static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008410 const X86Subtarget *Subtarget) {
8411 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008412 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008413 // Get the LHS/RHS of the select.
8414 SDValue LHS = N->getOperand(1);
8415 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008416
Dan Gohman670e5392009-09-21 18:03:22 +00008417 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8418 // instructions have the peculiarity that if either operand is a NaN,
8419 // they chose what we call the RHS operand (and as such are not symmetric).
8420 // It happens that this matches the semantics of the common C idiom
8421 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008422 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008423 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008424 Cond.getOpcode() == ISD::SETCC) {
8425 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008426
Chris Lattner47b4ce82009-03-11 05:48:52 +00008427 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008428 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008429 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8430 switch (CC) {
8431 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008432 case ISD::SETULT:
8433 // This can be a min if we can prove that at least one of the operands
8434 // is not a nan.
8435 if (!FiniteOnlyFPMath()) {
8436 if (DAG.isKnownNeverNaN(RHS)) {
8437 // Put the potential NaN in the RHS so that SSE will preserve it.
8438 std::swap(LHS, RHS);
8439 } else if (!DAG.isKnownNeverNaN(LHS))
8440 break;
8441 }
8442 Opcode = X86ISD::FMIN;
8443 break;
8444 case ISD::SETOLE:
8445 // This can be a min if we can prove that at least one of the operands
8446 // is not a nan.
8447 if (!FiniteOnlyFPMath()) {
8448 if (DAG.isKnownNeverNaN(LHS)) {
8449 // Put the potential NaN in the RHS so that SSE will preserve it.
8450 std::swap(LHS, RHS);
8451 } else if (!DAG.isKnownNeverNaN(RHS))
8452 break;
8453 }
8454 Opcode = X86ISD::FMIN;
8455 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008456 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008457 // This can be a min, but if either operand is a NaN we need it to
8458 // preserve the original LHS.
8459 std::swap(LHS, RHS);
8460 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008461 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008462 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008463 Opcode = X86ISD::FMIN;
8464 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008465
Dan Gohman670e5392009-09-21 18:03:22 +00008466 case ISD::SETOGE:
8467 // This can be a max if we can prove that at least one of the operands
8468 // is not a nan.
8469 if (!FiniteOnlyFPMath()) {
8470 if (DAG.isKnownNeverNaN(LHS)) {
8471 // Put the potential NaN in the RHS so that SSE will preserve it.
8472 std::swap(LHS, RHS);
8473 } else if (!DAG.isKnownNeverNaN(RHS))
8474 break;
8475 }
8476 Opcode = X86ISD::FMAX;
8477 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008478 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008479 // This can be a max if we can prove that at least one of the operands
8480 // is not a nan.
8481 if (!FiniteOnlyFPMath()) {
8482 if (DAG.isKnownNeverNaN(RHS)) {
8483 // Put the potential NaN in the RHS so that SSE will preserve it.
8484 std::swap(LHS, RHS);
8485 } else if (!DAG.isKnownNeverNaN(LHS))
8486 break;
8487 }
8488 Opcode = X86ISD::FMAX;
8489 break;
8490 case ISD::SETUGE:
8491 // This can be a max, but if either operand is a NaN we need it to
8492 // preserve the original LHS.
8493 std::swap(LHS, RHS);
8494 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008495 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008496 case ISD::SETGE:
8497 Opcode = X86ISD::FMAX;
8498 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008499 }
Dan Gohman670e5392009-09-21 18:03:22 +00008500 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008501 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8502 switch (CC) {
8503 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008504 case ISD::SETOGE:
8505 // This can be a min if we can prove that at least one of the operands
8506 // is not a nan.
8507 if (!FiniteOnlyFPMath()) {
8508 if (DAG.isKnownNeverNaN(RHS)) {
8509 // Put the potential NaN in the RHS so that SSE will preserve it.
8510 std::swap(LHS, RHS);
8511 } else if (!DAG.isKnownNeverNaN(LHS))
8512 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008513 }
Dan Gohman670e5392009-09-21 18:03:22 +00008514 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008515 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008516 case ISD::SETUGT:
8517 // This can be a min if we can prove that at least one of the operands
8518 // is not a nan.
8519 if (!FiniteOnlyFPMath()) {
8520 if (DAG.isKnownNeverNaN(LHS)) {
8521 // Put the potential NaN in the RHS so that SSE will preserve it.
8522 std::swap(LHS, RHS);
8523 } else if (!DAG.isKnownNeverNaN(RHS))
8524 break;
8525 }
8526 Opcode = X86ISD::FMIN;
8527 break;
8528 case ISD::SETUGE:
8529 // This can be a min, but if either operand is a NaN we need it to
8530 // preserve the original LHS.
8531 std::swap(LHS, RHS);
8532 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008533 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008534 case ISD::SETGE:
8535 Opcode = X86ISD::FMIN;
8536 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008537
Dan Gohman670e5392009-09-21 18:03:22 +00008538 case ISD::SETULT:
8539 // This can be a max if we can prove that at least one of the operands
8540 // is not a nan.
8541 if (!FiniteOnlyFPMath()) {
8542 if (DAG.isKnownNeverNaN(LHS)) {
8543 // Put the potential NaN in the RHS so that SSE will preserve it.
8544 std::swap(LHS, RHS);
8545 } else if (!DAG.isKnownNeverNaN(RHS))
8546 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008547 }
Dan Gohman670e5392009-09-21 18:03:22 +00008548 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008549 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008550 case ISD::SETOLE:
8551 // This can be a max if we can prove that at least one of the operands
8552 // is not a nan.
8553 if (!FiniteOnlyFPMath()) {
8554 if (DAG.isKnownNeverNaN(RHS)) {
8555 // Put the potential NaN in the RHS so that SSE will preserve it.
8556 std::swap(LHS, RHS);
8557 } else if (!DAG.isKnownNeverNaN(LHS))
8558 break;
8559 }
8560 Opcode = X86ISD::FMAX;
8561 break;
8562 case ISD::SETULE:
8563 // This can be a max, but if either operand is a NaN we need it to
8564 // preserve the original LHS.
8565 std::swap(LHS, RHS);
8566 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008567 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008568 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008569 Opcode = X86ISD::FMAX;
8570 break;
8571 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008572 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008573
Chris Lattner47b4ce82009-03-11 05:48:52 +00008574 if (Opcode)
8575 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008576 }
Eric Christopherfd179292009-08-27 18:07:15 +00008577
Chris Lattnerd1980a52009-03-12 06:52:53 +00008578 // If this is a select between two integer constants, try to do some
8579 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008580 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8581 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008582 // Don't do this for crazy integer types.
8583 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8584 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008585 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008586 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008587
Chris Lattnercee56e72009-03-13 05:53:31 +00008588 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008589 // Efficiently invertible.
8590 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8591 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8592 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8593 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008594 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008595 }
Eric Christopherfd179292009-08-27 18:07:15 +00008596
Chris Lattnerd1980a52009-03-12 06:52:53 +00008597 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008598 if (FalseC->getAPIntValue() == 0 &&
8599 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008600 if (NeedsCondInvert) // Invert the condition if needed.
8601 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8602 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008603
Chris Lattnerd1980a52009-03-12 06:52:53 +00008604 // Zero extend the condition if needed.
8605 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008606
Chris Lattnercee56e72009-03-13 05:53:31 +00008607 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008608 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008609 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008610 }
Eric Christopherfd179292009-08-27 18:07:15 +00008611
Chris Lattner97a29a52009-03-13 05:22:11 +00008612 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008613 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008614 if (NeedsCondInvert) // Invert the condition if needed.
8615 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8616 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008617
Chris Lattner97a29a52009-03-13 05:22:11 +00008618 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008619 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8620 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008621 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008622 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008623 }
Eric Christopherfd179292009-08-27 18:07:15 +00008624
Chris Lattnercee56e72009-03-13 05:53:31 +00008625 // Optimize cases that will turn into an LEA instruction. This requires
8626 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008628 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008629 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008630
Chris Lattnercee56e72009-03-13 05:53:31 +00008631 bool isFastMultiplier = false;
8632 if (Diff < 10) {
8633 switch ((unsigned char)Diff) {
8634 default: break;
8635 case 1: // result = add base, cond
8636 case 2: // result = lea base( , cond*2)
8637 case 3: // result = lea base(cond, cond*2)
8638 case 4: // result = lea base( , cond*4)
8639 case 5: // result = lea base(cond, cond*4)
8640 case 8: // result = lea base( , cond*8)
8641 case 9: // result = lea base(cond, cond*8)
8642 isFastMultiplier = true;
8643 break;
8644 }
8645 }
Eric Christopherfd179292009-08-27 18:07:15 +00008646
Chris Lattnercee56e72009-03-13 05:53:31 +00008647 if (isFastMultiplier) {
8648 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8649 if (NeedsCondInvert) // Invert the condition if needed.
8650 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8651 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008652
Chris Lattnercee56e72009-03-13 05:53:31 +00008653 // Zero extend the condition if needed.
8654 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8655 Cond);
8656 // Scale the condition by the difference.
8657 if (Diff != 1)
8658 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8659 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008660
Chris Lattnercee56e72009-03-13 05:53:31 +00008661 // Add the base if non-zero.
8662 if (FalseC->getAPIntValue() != 0)
8663 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8664 SDValue(FalseC, 0));
8665 return Cond;
8666 }
Eric Christopherfd179292009-08-27 18:07:15 +00008667 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008668 }
8669 }
Eric Christopherfd179292009-08-27 18:07:15 +00008670
Dan Gohman475871a2008-07-27 21:46:04 +00008671 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008672}
8673
Chris Lattnerd1980a52009-03-12 06:52:53 +00008674/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8675static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8676 TargetLowering::DAGCombinerInfo &DCI) {
8677 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008678
Chris Lattnerd1980a52009-03-12 06:52:53 +00008679 // If the flag operand isn't dead, don't touch this CMOV.
8680 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8681 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008682
Chris Lattnerd1980a52009-03-12 06:52:53 +00008683 // If this is a select between two integer constants, try to do some
8684 // optimizations. Note that the operands are ordered the opposite of SELECT
8685 // operands.
8686 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8687 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8688 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8689 // larger than FalseC (the false value).
8690 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008691
Chris Lattnerd1980a52009-03-12 06:52:53 +00008692 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8693 CC = X86::GetOppositeBranchCondition(CC);
8694 std::swap(TrueC, FalseC);
8695 }
Eric Christopherfd179292009-08-27 18:07:15 +00008696
Chris Lattnerd1980a52009-03-12 06:52:53 +00008697 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008698 // This is efficient for any integer data type (including i8/i16) and
8699 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008700 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8701 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008702 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8703 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008704
Chris Lattnerd1980a52009-03-12 06:52:53 +00008705 // Zero extend the condition if needed.
8706 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008707
Chris Lattnerd1980a52009-03-12 06:52:53 +00008708 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8709 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008710 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008711 if (N->getNumValues() == 2) // Dead flag value?
8712 return DCI.CombineTo(N, Cond, SDValue());
8713 return Cond;
8714 }
Eric Christopherfd179292009-08-27 18:07:15 +00008715
Chris Lattnercee56e72009-03-13 05:53:31 +00008716 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8717 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008718 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8719 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008720 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8721 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008722
Chris Lattner97a29a52009-03-13 05:22:11 +00008723 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008724 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8725 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008726 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8727 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008728
Chris Lattner97a29a52009-03-13 05:22:11 +00008729 if (N->getNumValues() == 2) // Dead flag value?
8730 return DCI.CombineTo(N, Cond, SDValue());
8731 return Cond;
8732 }
Eric Christopherfd179292009-08-27 18:07:15 +00008733
Chris Lattnercee56e72009-03-13 05:53:31 +00008734 // Optimize cases that will turn into an LEA instruction. This requires
8735 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008736 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008737 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008738 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008739
Chris Lattnercee56e72009-03-13 05:53:31 +00008740 bool isFastMultiplier = false;
8741 if (Diff < 10) {
8742 switch ((unsigned char)Diff) {
8743 default: break;
8744 case 1: // result = add base, cond
8745 case 2: // result = lea base( , cond*2)
8746 case 3: // result = lea base(cond, cond*2)
8747 case 4: // result = lea base( , cond*4)
8748 case 5: // result = lea base(cond, cond*4)
8749 case 8: // result = lea base( , cond*8)
8750 case 9: // result = lea base(cond, cond*8)
8751 isFastMultiplier = true;
8752 break;
8753 }
8754 }
Eric Christopherfd179292009-08-27 18:07:15 +00008755
Chris Lattnercee56e72009-03-13 05:53:31 +00008756 if (isFastMultiplier) {
8757 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8758 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008759 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8760 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008761 // Zero extend the condition if needed.
8762 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8763 Cond);
8764 // Scale the condition by the difference.
8765 if (Diff != 1)
8766 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8767 DAG.getConstant(Diff, Cond.getValueType()));
8768
8769 // Add the base if non-zero.
8770 if (FalseC->getAPIntValue() != 0)
8771 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8772 SDValue(FalseC, 0));
8773 if (N->getNumValues() == 2) // Dead flag value?
8774 return DCI.CombineTo(N, Cond, SDValue());
8775 return Cond;
8776 }
Eric Christopherfd179292009-08-27 18:07:15 +00008777 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008778 }
8779 }
8780 return SDValue();
8781}
8782
8783
Evan Cheng0b0cd912009-03-28 05:57:29 +00008784/// PerformMulCombine - Optimize a single multiply with constant into two
8785/// in order to implement it with two cheaper instructions, e.g.
8786/// LEA + SHL, LEA + LEA.
8787static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8788 TargetLowering::DAGCombinerInfo &DCI) {
8789 if (DAG.getMachineFunction().
8790 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8791 return SDValue();
8792
8793 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8794 return SDValue();
8795
Owen Andersone50ed302009-08-10 22:56:29 +00008796 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008797 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008798 return SDValue();
8799
8800 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8801 if (!C)
8802 return SDValue();
8803 uint64_t MulAmt = C->getZExtValue();
8804 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8805 return SDValue();
8806
8807 uint64_t MulAmt1 = 0;
8808 uint64_t MulAmt2 = 0;
8809 if ((MulAmt % 9) == 0) {
8810 MulAmt1 = 9;
8811 MulAmt2 = MulAmt / 9;
8812 } else if ((MulAmt % 5) == 0) {
8813 MulAmt1 = 5;
8814 MulAmt2 = MulAmt / 5;
8815 } else if ((MulAmt % 3) == 0) {
8816 MulAmt1 = 3;
8817 MulAmt2 = MulAmt / 3;
8818 }
8819 if (MulAmt2 &&
8820 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8821 DebugLoc DL = N->getDebugLoc();
8822
8823 if (isPowerOf2_64(MulAmt2) &&
8824 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8825 // If second multiplifer is pow2, issue it first. We want the multiply by
8826 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8827 // is an add.
8828 std::swap(MulAmt1, MulAmt2);
8829
8830 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008831 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008832 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008833 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008834 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008835 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008836 DAG.getConstant(MulAmt1, VT));
8837
Eric Christopherfd179292009-08-27 18:07:15 +00008838 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008839 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008840 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008841 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008842 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008843 DAG.getConstant(MulAmt2, VT));
8844
8845 // Do not add new nodes to DAG combiner worklist.
8846 DCI.CombineTo(N, NewMul, false);
8847 }
8848 return SDValue();
8849}
8850
8851
Nate Begeman740ab032009-01-26 00:52:55 +00008852/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8853/// when possible.
8854static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8855 const X86Subtarget *Subtarget) {
8856 // On X86 with SSE2 support, we can transform this to a vector shift if
8857 // all elements are shifted by the same amount. We can't do this in legalize
8858 // because the a constant vector is typically transformed to a constant pool
8859 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008860 if (!Subtarget->hasSSE2())
8861 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008862
Owen Andersone50ed302009-08-10 22:56:29 +00008863 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008865 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008866
Mon P Wang3becd092009-01-28 08:12:05 +00008867 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008868 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008869 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008870 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008871 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8872 unsigned NumElts = VT.getVectorNumElements();
8873 unsigned i = 0;
8874 for (; i != NumElts; ++i) {
8875 SDValue Arg = ShAmtOp.getOperand(i);
8876 if (Arg.getOpcode() == ISD::UNDEF) continue;
8877 BaseShAmt = Arg;
8878 break;
8879 }
8880 for (; i != NumElts; ++i) {
8881 SDValue Arg = ShAmtOp.getOperand(i);
8882 if (Arg.getOpcode() == ISD::UNDEF) continue;
8883 if (Arg != BaseShAmt) {
8884 return SDValue();
8885 }
8886 }
8887 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008888 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008889 SDValue InVec = ShAmtOp.getOperand(0);
8890 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8891 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8892 unsigned i = 0;
8893 for (; i != NumElts; ++i) {
8894 SDValue Arg = InVec.getOperand(i);
8895 if (Arg.getOpcode() == ISD::UNDEF) continue;
8896 BaseShAmt = Arg;
8897 break;
8898 }
8899 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8901 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8902 if (C->getZExtValue() == SplatIdx)
8903 BaseShAmt = InVec.getOperand(1);
8904 }
8905 }
8906 if (BaseShAmt.getNode() == 0)
8907 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8908 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008909 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008910 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008911
Mon P Wangefa42202009-09-03 19:56:25 +00008912 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 if (EltVT.bitsGT(MVT::i32))
8914 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8915 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008916 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008917
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008918 // The shift amount is identical so we can do a vector shift.
8919 SDValue ValOp = N->getOperand(0);
8920 switch (N->getOpcode()) {
8921 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008922 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008923 break;
8924 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008925 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008926 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008927 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008928 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008929 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008930 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008931 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008932 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008933 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008934 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008935 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008936 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008937 break;
8938 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008939 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008940 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008941 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008942 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008943 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008944 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008945 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008946 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008947 break;
8948 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008949 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008950 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008951 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008952 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008953 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008954 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008955 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008956 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008957 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008958 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008959 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008960 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008961 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008962 }
8963 return SDValue();
8964}
8965
Chris Lattner149a4e52008-02-22 02:09:43 +00008966/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008967static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008968 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008969 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8970 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008971 // A preferable solution to the general problem is to figure out the right
8972 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008973
8974 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008975 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008976 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008977 if (VT.getSizeInBits() != 64)
8978 return SDValue();
8979
Devang Patel578efa92009-06-05 21:57:13 +00008980 const Function *F = DAG.getMachineFunction().getFunction();
8981 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008982 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008983 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008984 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008985 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008986 isa<LoadSDNode>(St->getValue()) &&
8987 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8988 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008989 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008990 LoadSDNode *Ld = 0;
8991 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008992 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008993 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008994 // Must be a store of a load. We currently handle two cases: the load
8995 // is a direct child, and it's under an intervening TokenFactor. It is
8996 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008997 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008998 Ld = cast<LoadSDNode>(St->getChain());
8999 else if (St->getValue().hasOneUse() &&
9000 ChainVal->getOpcode() == ISD::TokenFactor) {
9001 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009002 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009003 TokenFactorIndex = i;
9004 Ld = cast<LoadSDNode>(St->getValue());
9005 } else
9006 Ops.push_back(ChainVal->getOperand(i));
9007 }
9008 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009009
Evan Cheng536e6672009-03-12 05:59:15 +00009010 if (!Ld || !ISD::isNormalLoad(Ld))
9011 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009012
Evan Cheng536e6672009-03-12 05:59:15 +00009013 // If this is not the MMX case, i.e. we are just turning i64 load/store
9014 // into f64 load/store, avoid the transformation if there are multiple
9015 // uses of the loaded value.
9016 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9017 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009018
Evan Cheng536e6672009-03-12 05:59:15 +00009019 DebugLoc LdDL = Ld->getDebugLoc();
9020 DebugLoc StDL = N->getDebugLoc();
9021 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9022 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9023 // pair instead.
9024 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009026 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9027 Ld->getBasePtr(), Ld->getSrcValue(),
9028 Ld->getSrcValueOffset(), Ld->isVolatile(),
9029 Ld->getAlignment());
9030 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009031 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009032 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009033 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009034 Ops.size());
9035 }
Evan Cheng536e6672009-03-12 05:59:15 +00009036 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009037 St->getSrcValue(), St->getSrcValueOffset(),
9038 St->isVolatile(), St->getAlignment());
9039 }
Evan Cheng536e6672009-03-12 05:59:15 +00009040
9041 // Otherwise, lower to two pairs of 32-bit loads / stores.
9042 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009043 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9044 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009045
Owen Anderson825b72b2009-08-11 20:47:22 +00009046 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009047 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9048 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009049 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009050 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9051 Ld->isVolatile(),
9052 MinAlign(Ld->getAlignment(), 4));
9053
9054 SDValue NewChain = LoLd.getValue(1);
9055 if (TokenFactorIndex != -1) {
9056 Ops.push_back(LoLd);
9057 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009058 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009059 Ops.size());
9060 }
9061
9062 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009063 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9064 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009065
9066 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9067 St->getSrcValue(), St->getSrcValueOffset(),
9068 St->isVolatile(), St->getAlignment());
9069 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9070 St->getSrcValue(),
9071 St->getSrcValueOffset() + 4,
9072 St->isVolatile(),
9073 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009074 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009075 }
Dan Gohman475871a2008-07-27 21:46:04 +00009076 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009077}
9078
Chris Lattner6cf73262008-01-25 06:14:17 +00009079/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9080/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009081static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009082 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9083 // F[X]OR(0.0, x) -> x
9084 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009085 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9086 if (C->getValueAPF().isPosZero())
9087 return N->getOperand(1);
9088 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9089 if (C->getValueAPF().isPosZero())
9090 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009091 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009092}
9093
9094/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009095static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009096 // FAND(0.0, x) -> 0.0
9097 // FAND(x, 0.0) -> 0.0
9098 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9099 if (C->getValueAPF().isPosZero())
9100 return N->getOperand(0);
9101 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9102 if (C->getValueAPF().isPosZero())
9103 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009104 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009105}
9106
Dan Gohmane5af2d32009-01-29 01:59:02 +00009107static SDValue PerformBTCombine(SDNode *N,
9108 SelectionDAG &DAG,
9109 TargetLowering::DAGCombinerInfo &DCI) {
9110 // BT ignores high bits in the bit index operand.
9111 SDValue Op1 = N->getOperand(1);
9112 if (Op1.hasOneUse()) {
9113 unsigned BitWidth = Op1.getValueSizeInBits();
9114 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9115 APInt KnownZero, KnownOne;
9116 TargetLowering::TargetLoweringOpt TLO(DAG);
9117 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9118 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9119 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9120 DCI.CommitTargetLoweringOpt(TLO);
9121 }
9122 return SDValue();
9123}
Chris Lattner83e6c992006-10-04 06:57:07 +00009124
Eli Friedman7a5e5552009-06-07 06:52:44 +00009125static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9126 SDValue Op = N->getOperand(0);
9127 if (Op.getOpcode() == ISD::BIT_CONVERT)
9128 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009129 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009130 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009131 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009132 OpVT.getVectorElementType().getSizeInBits()) {
9133 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9134 }
9135 return SDValue();
9136}
9137
Owen Anderson99177002009-06-29 18:04:45 +00009138// On X86 and X86-64, atomic operations are lowered to locked instructions.
9139// Locked instructions, in turn, have implicit fence semantics (all memory
9140// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009141// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009142// fence-atomic-fence.
9143static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9144 SDValue atomic = N->getOperand(0);
9145 switch (atomic.getOpcode()) {
9146 case ISD::ATOMIC_CMP_SWAP:
9147 case ISD::ATOMIC_SWAP:
9148 case ISD::ATOMIC_LOAD_ADD:
9149 case ISD::ATOMIC_LOAD_SUB:
9150 case ISD::ATOMIC_LOAD_AND:
9151 case ISD::ATOMIC_LOAD_OR:
9152 case ISD::ATOMIC_LOAD_XOR:
9153 case ISD::ATOMIC_LOAD_NAND:
9154 case ISD::ATOMIC_LOAD_MIN:
9155 case ISD::ATOMIC_LOAD_MAX:
9156 case ISD::ATOMIC_LOAD_UMIN:
9157 case ISD::ATOMIC_LOAD_UMAX:
9158 break;
9159 default:
9160 return SDValue();
9161 }
Eric Christopherfd179292009-08-27 18:07:15 +00009162
Owen Anderson99177002009-06-29 18:04:45 +00009163 SDValue fence = atomic.getOperand(0);
9164 if (fence.getOpcode() != ISD::MEMBARRIER)
9165 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009166
Owen Anderson99177002009-06-29 18:04:45 +00009167 switch (atomic.getOpcode()) {
9168 case ISD::ATOMIC_CMP_SWAP:
9169 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9170 atomic.getOperand(1), atomic.getOperand(2),
9171 atomic.getOperand(3));
9172 case ISD::ATOMIC_SWAP:
9173 case ISD::ATOMIC_LOAD_ADD:
9174 case ISD::ATOMIC_LOAD_SUB:
9175 case ISD::ATOMIC_LOAD_AND:
9176 case ISD::ATOMIC_LOAD_OR:
9177 case ISD::ATOMIC_LOAD_XOR:
9178 case ISD::ATOMIC_LOAD_NAND:
9179 case ISD::ATOMIC_LOAD_MIN:
9180 case ISD::ATOMIC_LOAD_MAX:
9181 case ISD::ATOMIC_LOAD_UMIN:
9182 case ISD::ATOMIC_LOAD_UMAX:
9183 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9184 atomic.getOperand(1), atomic.getOperand(2));
9185 default:
9186 return SDValue();
9187 }
9188}
9189
Dan Gohman475871a2008-07-27 21:46:04 +00009190SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009191 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009192 SelectionDAG &DAG = DCI.DAG;
9193 switch (N->getOpcode()) {
9194 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009195 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009196 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009197 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009198 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009199 case ISD::SHL:
9200 case ISD::SRA:
9201 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009202 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009203 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009204 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9205 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009206 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009207 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009208 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009209 }
9210
Dan Gohman475871a2008-07-27 21:46:04 +00009211 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009212}
9213
Evan Cheng60c07e12006-07-05 22:17:51 +00009214//===----------------------------------------------------------------------===//
9215// X86 Inline Assembly Support
9216//===----------------------------------------------------------------------===//
9217
Chris Lattnerb8105652009-07-20 17:51:36 +00009218static bool LowerToBSwap(CallInst *CI) {
9219 // FIXME: this should verify that we are targetting a 486 or better. If not,
9220 // we will turn this bswap into something that will be lowered to logical ops
9221 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9222 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009223
Chris Lattnerb8105652009-07-20 17:51:36 +00009224 // Verify this is a simple bswap.
9225 if (CI->getNumOperands() != 2 ||
9226 CI->getType() != CI->getOperand(1)->getType() ||
9227 !CI->getType()->isInteger())
9228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009229
Chris Lattnerb8105652009-07-20 17:51:36 +00009230 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9231 if (!Ty || Ty->getBitWidth() % 16 != 0)
9232 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009233
Chris Lattnerb8105652009-07-20 17:51:36 +00009234 // Okay, we can do this xform, do so now.
9235 const Type *Tys[] = { Ty };
9236 Module *M = CI->getParent()->getParent()->getParent();
9237 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009238
Chris Lattnerb8105652009-07-20 17:51:36 +00009239 Value *Op = CI->getOperand(1);
9240 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009241
Chris Lattnerb8105652009-07-20 17:51:36 +00009242 CI->replaceAllUsesWith(Op);
9243 CI->eraseFromParent();
9244 return true;
9245}
9246
9247bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9248 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9249 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9250
9251 std::string AsmStr = IA->getAsmString();
9252
9253 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9254 std::vector<std::string> AsmPieces;
9255 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9256
9257 switch (AsmPieces.size()) {
9258 default: return false;
9259 case 1:
9260 AsmStr = AsmPieces[0];
9261 AsmPieces.clear();
9262 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9263
9264 // bswap $0
9265 if (AsmPieces.size() == 2 &&
9266 (AsmPieces[0] == "bswap" ||
9267 AsmPieces[0] == "bswapq" ||
9268 AsmPieces[0] == "bswapl") &&
9269 (AsmPieces[1] == "$0" ||
9270 AsmPieces[1] == "${0:q}")) {
9271 // No need to check constraints, nothing other than the equivalent of
9272 // "=r,0" would be valid here.
9273 return LowerToBSwap(CI);
9274 }
9275 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009276 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009277 AsmPieces.size() == 3 &&
9278 AsmPieces[0] == "rorw" &&
9279 AsmPieces[1] == "$$8," &&
9280 AsmPieces[2] == "${0:w}" &&
9281 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9282 return LowerToBSwap(CI);
9283 }
9284 break;
9285 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009286 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009287 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009288 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9289 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9290 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9291 std::vector<std::string> Words;
9292 SplitString(AsmPieces[0], Words, " \t");
9293 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9294 Words.clear();
9295 SplitString(AsmPieces[1], Words, " \t");
9296 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9297 Words.clear();
9298 SplitString(AsmPieces[2], Words, " \t,");
9299 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9300 Words[2] == "%edx") {
9301 return LowerToBSwap(CI);
9302 }
9303 }
9304 }
9305 }
9306 break;
9307 }
9308 return false;
9309}
9310
9311
9312
Chris Lattnerf4dff842006-07-11 02:54:03 +00009313/// getConstraintType - Given a constraint letter, return the type of
9314/// constraint it is for this target.
9315X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009316X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9317 if (Constraint.size() == 1) {
9318 switch (Constraint[0]) {
9319 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009320 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009321 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009322 case 'r':
9323 case 'R':
9324 case 'l':
9325 case 'q':
9326 case 'Q':
9327 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009328 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009329 case 'Y':
9330 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009331 case 'e':
9332 case 'Z':
9333 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009334 default:
9335 break;
9336 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009337 }
Chris Lattner4234f572007-03-25 02:14:49 +00009338 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009339}
9340
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009341/// LowerXConstraint - try to replace an X constraint, which matches anything,
9342/// with another that has more specific requirements based on the type of the
9343/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009344const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009345LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009346 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9347 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009348 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009349 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009350 return "Y";
9351 if (Subtarget->hasSSE1())
9352 return "x";
9353 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009354
Chris Lattner5e764232008-04-26 23:02:14 +00009355 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009356}
9357
Chris Lattner48884cd2007-08-25 00:47:38 +00009358/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9359/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009360void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009361 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009362 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009363 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009364 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009365 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009366
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009367 switch (Constraint) {
9368 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009369 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009371 if (C->getZExtValue() <= 31) {
9372 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009373 break;
9374 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009375 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009376 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009377 case 'J':
9378 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009379 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009380 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9381 break;
9382 }
9383 }
9384 return;
9385 case 'K':
9386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009387 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009388 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9389 break;
9390 }
9391 }
9392 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009393 case 'N':
9394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009395 if (C->getZExtValue() <= 255) {
9396 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009397 break;
9398 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009399 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009400 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009401 case 'e': {
9402 // 32-bit signed value
9403 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9404 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009405 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9406 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009407 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009409 break;
9410 }
9411 // FIXME gcc accepts some relocatable values here too, but only in certain
9412 // memory models; it's complicated.
9413 }
9414 return;
9415 }
9416 case 'Z': {
9417 // 32-bit unsigned value
9418 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9419 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009420 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9421 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009422 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9423 break;
9424 }
9425 }
9426 // FIXME gcc accepts some relocatable values here too, but only in certain
9427 // memory models; it's complicated.
9428 return;
9429 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009430 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009431 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009432 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009433 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009434 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009435 break;
9436 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009437
Chris Lattnerdc43a882007-05-03 16:52:29 +00009438 // If we are in non-pic codegen mode, we allow the address of a global (with
9439 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009440 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009441 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009442
Chris Lattner49921962009-05-08 18:23:14 +00009443 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9444 while (1) {
9445 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9446 Offset += GA->getOffset();
9447 break;
9448 } else if (Op.getOpcode() == ISD::ADD) {
9449 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9450 Offset += C->getZExtValue();
9451 Op = Op.getOperand(0);
9452 continue;
9453 }
9454 } else if (Op.getOpcode() == ISD::SUB) {
9455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9456 Offset += -C->getZExtValue();
9457 Op = Op.getOperand(0);
9458 continue;
9459 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009460 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009461
Chris Lattner49921962009-05-08 18:23:14 +00009462 // Otherwise, this isn't something we can handle, reject it.
9463 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009464 }
Eric Christopherfd179292009-08-27 18:07:15 +00009465
Chris Lattner36c25012009-07-10 07:34:39 +00009466 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009467 // If we require an extra load to get this address, as in PIC mode, we
9468 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009469 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9470 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009471 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009472
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009473 if (hasMemory)
9474 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9475 else
9476 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009477 Result = Op;
9478 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009479 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009481
Gabor Greifba36cb52008-08-28 21:40:38 +00009482 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009483 Ops.push_back(Result);
9484 return;
9485 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009486 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9487 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009488}
9489
Chris Lattner259e97c2006-01-31 19:43:35 +00009490std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009491getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009492 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009493 if (Constraint.size() == 1) {
9494 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009495 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009496 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009497 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9498 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009499 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009500 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9501 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9502 X86::R10D,X86::R11D,X86::R12D,
9503 X86::R13D,X86::R14D,X86::R15D,
9504 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009506 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9507 X86::SI, X86::DI, X86::R8W,X86::R9W,
9508 X86::R10W,X86::R11W,X86::R12W,
9509 X86::R13W,X86::R14W,X86::R15W,
9510 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009512 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9513 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9514 X86::R10B,X86::R11B,X86::R12B,
9515 X86::R13B,X86::R14B,X86::R15B,
9516 X86::BPL, X86::SPL, 0);
9517
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009519 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9520 X86::RSI, X86::RDI, X86::R8, X86::R9,
9521 X86::R10, X86::R11, X86::R12,
9522 X86::R13, X86::R14, X86::R15,
9523 X86::RBP, X86::RSP, 0);
9524
9525 break;
9526 }
Eric Christopherfd179292009-08-27 18:07:15 +00009527 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009528 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009530 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009531 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009532 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009534 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009535 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009536 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9537 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009538 }
9539 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009540
Chris Lattner1efa40f2006-02-22 00:56:39 +00009541 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009542}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009543
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009544std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009545X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009546 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009547 // First, see if this is a constraint that directly corresponds to an LLVM
9548 // register class.
9549 if (Constraint.size() == 1) {
9550 // GCC Constraint Letters
9551 switch (Constraint[0]) {
9552 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009553 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009554 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009556 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009558 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009560 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009561 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009562 case 'R': // LEGACY_REGS
9563 if (VT == MVT::i8)
9564 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9565 if (VT == MVT::i16)
9566 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9567 if (VT == MVT::i32 || !Subtarget->is64Bit())
9568 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9569 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009570 case 'f': // FP Stack registers.
9571 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9572 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009574 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009575 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009576 return std::make_pair(0U, X86::RFP64RegisterClass);
9577 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009578 case 'y': // MMX_REGS if MMX allowed.
9579 if (!Subtarget->hasMMX()) break;
9580 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009581 case 'Y': // SSE_REGS if SSE2 allowed
9582 if (!Subtarget->hasSSE2()) break;
9583 // FALL THROUGH.
9584 case 'x': // SSE_REGS if SSE1 allowed
9585 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009586
Owen Anderson825b72b2009-08-11 20:47:22 +00009587 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009588 default: break;
9589 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 case MVT::f32:
9591 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009592 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 case MVT::f64:
9594 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009595 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009596 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 case MVT::v16i8:
9598 case MVT::v8i16:
9599 case MVT::v4i32:
9600 case MVT::v2i64:
9601 case MVT::v4f32:
9602 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009603 return std::make_pair(0U, X86::VR128RegisterClass);
9604 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009605 break;
9606 }
9607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009608
Chris Lattnerf76d1802006-07-31 23:26:50 +00009609 // Use the default implementation in TargetLowering to convert the register
9610 // constraint into a member of a register class.
9611 std::pair<unsigned, const TargetRegisterClass*> Res;
9612 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009613
9614 // Not found as a standard register?
9615 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009616 // Map st(0) -> st(7) -> ST0
9617 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9618 tolower(Constraint[1]) == 's' &&
9619 tolower(Constraint[2]) == 't' &&
9620 Constraint[3] == '(' &&
9621 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9622 Constraint[5] == ')' &&
9623 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009624
Chris Lattner56d77c72009-09-13 22:41:48 +00009625 Res.first = X86::ST0+Constraint[4]-'0';
9626 Res.second = X86::RFP80RegisterClass;
9627 return Res;
9628 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009629
Chris Lattner56d77c72009-09-13 22:41:48 +00009630 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009631 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009632 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009633 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009634 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009635 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009636
9637 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009638 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009639 Res.first = X86::EFLAGS;
9640 Res.second = X86::CCRRegisterClass;
9641 return Res;
9642 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009643
Dale Johannesen330169f2008-11-13 21:52:36 +00009644 // 'A' means EAX + EDX.
9645 if (Constraint == "A") {
9646 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009647 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009648 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009649 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009650 return Res;
9651 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009652
Chris Lattnerf76d1802006-07-31 23:26:50 +00009653 // Otherwise, check to see if this is a register class of the wrong value
9654 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9655 // turn into {ax},{dx}.
9656 if (Res.second->hasType(VT))
9657 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009658
Chris Lattnerf76d1802006-07-31 23:26:50 +00009659 // All of the single-register GCC register classes map their values onto
9660 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9661 // really want an 8-bit or 32-bit register, map to the appropriate register
9662 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009663 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009665 unsigned DestReg = 0;
9666 switch (Res.first) {
9667 default: break;
9668 case X86::AX: DestReg = X86::AL; break;
9669 case X86::DX: DestReg = X86::DL; break;
9670 case X86::CX: DestReg = X86::CL; break;
9671 case X86::BX: DestReg = X86::BL; break;
9672 }
9673 if (DestReg) {
9674 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009675 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009676 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009677 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009678 unsigned DestReg = 0;
9679 switch (Res.first) {
9680 default: break;
9681 case X86::AX: DestReg = X86::EAX; break;
9682 case X86::DX: DestReg = X86::EDX; break;
9683 case X86::CX: DestReg = X86::ECX; break;
9684 case X86::BX: DestReg = X86::EBX; break;
9685 case X86::SI: DestReg = X86::ESI; break;
9686 case X86::DI: DestReg = X86::EDI; break;
9687 case X86::BP: DestReg = X86::EBP; break;
9688 case X86::SP: DestReg = X86::ESP; break;
9689 }
9690 if (DestReg) {
9691 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009692 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009694 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009695 unsigned DestReg = 0;
9696 switch (Res.first) {
9697 default: break;
9698 case X86::AX: DestReg = X86::RAX; break;
9699 case X86::DX: DestReg = X86::RDX; break;
9700 case X86::CX: DestReg = X86::RCX; break;
9701 case X86::BX: DestReg = X86::RBX; break;
9702 case X86::SI: DestReg = X86::RSI; break;
9703 case X86::DI: DestReg = X86::RDI; break;
9704 case X86::BP: DestReg = X86::RBP; break;
9705 case X86::SP: DestReg = X86::RSP; break;
9706 }
9707 if (DestReg) {
9708 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009709 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009710 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009711 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009712 } else if (Res.second == X86::FR32RegisterClass ||
9713 Res.second == X86::FR64RegisterClass ||
9714 Res.second == X86::VR128RegisterClass) {
9715 // Handle references to XMM physical registers that got mapped into the
9716 // wrong class. This can happen with constraints like {xmm0} where the
9717 // target independent register mapper will just pick the first match it can
9718 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009720 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009722 Res.second = X86::FR64RegisterClass;
9723 else if (X86::VR128RegisterClass->hasType(VT))
9724 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009725 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009726
Chris Lattnerf76d1802006-07-31 23:26:50 +00009727 return Res;
9728}
Mon P Wang0c397192008-10-30 08:01:45 +00009729
9730//===----------------------------------------------------------------------===//
9731// X86 Widen vector type
9732//===----------------------------------------------------------------------===//
9733
9734/// getWidenVectorType: given a vector type, returns the type to widen
9735/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009736/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009737/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009738/// scalarizing vs using the wider vector type.
9739
Owen Andersone50ed302009-08-10 22:56:29 +00009740EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009741 assert(VT.isVector());
9742 if (isTypeLegal(VT))
9743 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009744
Mon P Wang0c397192008-10-30 08:01:45 +00009745 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9746 // type based on element type. This would speed up our search (though
9747 // it may not be worth it since the size of the list is relatively
9748 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009749 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009750 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009751
Mon P Wang0c397192008-10-30 08:01:45 +00009752 // On X86, it make sense to widen any vector wider than 1
9753 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009755
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9757 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9758 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009759
9760 if (isTypeLegal(SVT) &&
9761 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009762 SVT.getVectorNumElements() > NElts)
9763 return SVT;
9764 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009766}