blob: 0017fc218a61da7749c57a7e388fc59da60b334b [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohman2048b852009-11-23 18:04:58 +000056#include "SelectionDAGBuilder.h"
Dan Gohman66336ed2009-11-23 17:42:46 +000057#include "FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman3df24e62008-09-03 23:12:08 +000060unsigned FastISel::getRegForValue(Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +000061 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +000062 // Don't handle non-simple values in FastISel.
63 if (!RealVT.isSimple())
64 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000065
66 // Ignore illegal types. We must do this before looking up the value
67 // in ValueMap because Arguments are given virtual registers regardless
68 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +000069 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000070 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +000071 // Promote MVT::i1 to a legal type though, because it's common and easy.
72 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +000073 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000074 else
75 return 0;
76 }
77
Dan Gohman104e4ce2008-09-03 23:32:19 +000078 // Look up the value to see if we already have a register for it. We
79 // cache values defined by Instructions across blocks, and other values
80 // only locally. This is because Instructions already have the SSA
81 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000082 if (ValueMap.count(V))
83 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000084 unsigned Reg = LocalValueMap[V];
85 if (Reg != 0)
86 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000087
Dan Gohmanad368ac2008-08-27 18:10:19 +000088 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000089 if (CI->getValue().getActiveBits() <= 64)
90 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000091 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000092 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000093 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000094 // Translate this as an integer zero so that it can be
95 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +000096 Reg =
97 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohmanad368ac2008-08-27 18:10:19 +000098 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000099 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000100
101 if (!Reg) {
102 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000103 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000104
105 uint64_t x[2];
106 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000107 bool isExact;
108 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
109 APFloat::rmTowardZero, &isExact);
110 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000111 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000112
Owen Andersone922c022009-07-22 00:24:57 +0000113 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000114 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000115 if (IntegerReg != 0)
116 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
117 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000119 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
120 if (!SelectOperator(CE, CE->getOpcode())) return 0;
121 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000122 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000123 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000124 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000125 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000126
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 // If target-independent code couldn't handle the value, give target-specific
128 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000129 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000131
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000132 // Don't cache constant materializations in the general ValueMap.
133 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000134 if (Reg != 0)
135 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000136 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000137}
138
Evan Cheng59fbc802008-09-09 01:26:59 +0000139unsigned FastISel::lookUpRegForValue(Value *V) {
140 // Look up the value to see if we already have a register for it. We
141 // cache values defined by Instructions across blocks, and other values
142 // only locally. This is because Instructions already have the SSA
143 // def-dominatess-use requirement enforced.
144 if (ValueMap.count(V))
145 return ValueMap[V];
146 return LocalValueMap[V];
147}
148
Owen Andersoncc54e762008-08-30 00:38:46 +0000149/// UpdateValueMap - Update the value map to include the new mapping for this
150/// instruction, or insert an extra copy to get the result in a previous
151/// determined register.
152/// NOTE: This is only necessary because we might select a block that uses
153/// a value before we select the block that defines the value. It might be
154/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000155unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000156 if (!isa<Instruction>(I)) {
157 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000159 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000160
161 unsigned &AssignedReg = ValueMap[I];
162 if (AssignedReg == 0)
163 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000164 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000165 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
166 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
167 Reg, RegClass, RegClass);
168 }
169 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000170}
171
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000172unsigned FastISel::getRegForGEPIndex(Value *Idx) {
173 unsigned IdxN = getRegForValue(Idx);
174 if (IdxN == 0)
175 // Unhandled operand. Halt "fast" selection and bail.
176 return 0;
177
178 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000179 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000180 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000181 if (IdxVT.bitsLT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000182 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000183 else if (IdxVT.bitsGT(PtrVT))
Owen Anderson766b5ef2009-08-11 21:59:30 +0000184 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman40b189e2008-09-05 18:18:20 +0000191bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000192 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000207 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman40b189e2008-09-05 18:18:20 +0000257bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 MVT VT = TLI.getPointerTy();
Evan Cheng83785c82008-08-20 22:45:34 +0000265 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
266 OI != E; ++OI) {
267 Value *Idx = *OI;
268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
285 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000288 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000297 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman33134c42008-09-25 17:05:24 +0000321bool FastISel::SelectCall(User *I) {
322 Function *F = cast<CallInst>(I)->getCalledFunction();
323 if (!F) return false;
324
325 unsigned IID = F->getIntrinsicID();
326 switch (IID) {
327 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000328 case Intrinsic::dbg_declare: {
329 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +0000330 if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None)||!DW
Devang Patel7e1e31f2009-07-02 22:43:26 +0000331 || !DW->ShouldEmitDwarfDebug())
332 return true;
333
Devang Patel7e1e31f2009-07-02 22:43:26 +0000334 Value *Address = DI->getAddress();
335 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
336 Address = BCI->getOperand(0);
337 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
338 // Don't handle byval struct arguments or VLAs, for example.
339 if (!AI) break;
340 DenseMap<const AllocaInst*, int>::iterator SI =
341 StaticAllocaMap.find(AI);
342 if (SI == StaticAllocaMap.end()) break; // VLAs.
343 int FI = SI->second;
Devang Patel53bb5c92009-11-10 23:06:00 +0000344 if (MMI) {
Chris Lattner3990b122009-12-28 23:41:32 +0000345 if (MDNode *Dbg = DI->getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +0000346 MMI->setVariableDbgInfo(DI->getVariable(), FI, Dbg);
Devang Patel53bb5c92009-11-10 23:06:00 +0000347 }
Dan Gohman33134c42008-09-25 17:05:24 +0000348 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000349 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000350 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000351 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000352 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
353 default: break;
354 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000355 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000356 unsigned Reg = TLI.getExceptionAddressRegister();
357 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
358 unsigned ResultReg = createResultReg(RC);
359 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
360 Reg, RC, RC);
361 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000362 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000363 UpdateValueMap(I, ResultReg);
364 return true;
365 }
366 }
367 break;
368 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000369 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000370 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000371 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
372 default: break;
373 case TargetLowering::Expand: {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000374 if (MMI) {
375 if (MBB->isLandingPad())
376 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
377 else {
378#ifndef NDEBUG
379 CatchInfoLost.insert(cast<CallInst>(I));
380#endif
381 // FIXME: Mark exception selector register as live in. Hack for PR1508.
382 unsigned Reg = TLI.getExceptionSelectorRegister();
383 if (Reg) MBB->addLiveIn(Reg);
384 }
385
386 unsigned Reg = TLI.getExceptionSelectorRegister();
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000387 EVT SrcVT = TLI.getPointerTy();
388 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000389 unsigned ResultReg = createResultReg(RC);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000390 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg,
391 RC, RC);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000392 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000393 InsertedCopy = InsertedCopy;
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000394
395 // Cast the register to the type of the selector.
396 if (SrcVT.bitsGT(MVT::i32))
397 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
398 ResultReg);
399 else if (SrcVT.bitsLT(MVT::i32))
400 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
401 ISD::SIGN_EXTEND, ResultReg);
402 if (ResultReg == 0)
403 // Unhandled operand. Halt "fast" selection and bail.
404 return false;
405
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000406 UpdateValueMap(I, ResultReg);
407 } else {
408 unsigned ResultReg =
Owen Andersona7235ea2009-07-31 20:28:14 +0000409 getRegForValue(Constant::getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000410 UpdateValueMap(I, ResultReg);
411 }
412 return true;
413 }
414 }
415 break;
416 }
Dan Gohman33134c42008-09-25 17:05:24 +0000417 }
418 return false;
419}
420
Dan Gohman40b189e2008-09-05 18:18:20 +0000421bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000422 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
423 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000424
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
426 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000427 // Unhandled type. Halt "fast" selection and bail.
428 return false;
429
Dan Gohman474d3b32009-03-13 23:53:06 +0000430 // Check if the destination type is legal. Or as a special case,
431 // it may be i1 if we're doing a truncate because that's
432 // easy and somewhat common.
433 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000435 // Unhandled type. Halt "fast" selection and bail.
436 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000437
438 // Check if the source operand is legal. Or as a special case,
439 // it may be i1 if we're doing zero-extension because that's
440 // easy and somewhat common.
441 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000443 // Unhandled type. Halt "fast" selection and bail.
444 return false;
445
Dan Gohman3df24e62008-09-03 23:12:08 +0000446 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000447 if (!InputReg)
448 // Unhandled operand. Halt "fast" selection and bail.
449 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000450
451 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000453 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000454 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
455 if (!InputReg)
456 return false;
457 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000458 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000460 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000461
Owen Andersond0533c92008-08-26 23:46:32 +0000462 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
463 DstVT.getSimpleVT(),
464 Opcode,
465 InputReg);
466 if (!ResultReg)
467 return false;
468
Dan Gohman3df24e62008-09-03 23:12:08 +0000469 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000470 return true;
471}
472
Dan Gohman40b189e2008-09-05 18:18:20 +0000473bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000474 // If the bitcast doesn't change the type, just use the operand value.
475 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000476 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000477 if (Reg == 0)
478 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000479 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000480 return true;
481 }
482
483 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000484 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
485 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000486
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
488 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000489 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
490 // Unhandled type. Halt "fast" selection and bail.
491 return false;
492
Dan Gohman3df24e62008-09-03 23:12:08 +0000493 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000494 if (Op0 == 0)
495 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000496 return false;
497
Dan Gohmanad368ac2008-08-27 18:10:19 +0000498 // First, try to perform the bitcast by inserting a reg-reg copy.
499 unsigned ResultReg = 0;
500 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
501 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
502 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
503 ResultReg = createResultReg(DstClass);
504
505 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
506 Op0, DstClass, SrcClass);
507 if (!InsertedCopy)
508 ResultReg = 0;
509 }
510
511 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
512 if (!ResultReg)
513 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
514 ISD::BIT_CONVERT, Op0);
515
516 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000517 return false;
518
Dan Gohman3df24e62008-09-03 23:12:08 +0000519 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000520 return true;
521}
522
Dan Gohman3df24e62008-09-03 23:12:08 +0000523bool
524FastISel::SelectInstruction(Instruction *I) {
Dan Gohman6e3ff372009-12-05 01:27:58 +0000525 // First, try doing target-independent selection.
526 if (SelectOperator(I, I->getOpcode()))
527 return true;
528
529 // Next, try calling the target to attempt to handle the instruction.
530 if (TargetSelectInstruction(I))
531 return true;
532
533 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000534}
535
Dan Gohmand98d6202008-10-02 22:15:21 +0000536/// FastEmitBranch - Emit an unconditional branch to the given block,
537/// unless it is the immediate (fall-through) successor, and update
538/// the CFG.
539void
540FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000541 if (MBB->isLayoutSuccessor(MSucc)) {
542 // The unconditional fall-through case, which needs no instructions.
543 } else {
544 // The unconditional branch case.
545 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
546 }
547 MBB->addSuccessor(MSucc);
548}
549
Dan Gohman3d45a852009-09-03 22:53:57 +0000550/// SelectFNeg - Emit an FNeg operation.
551///
552bool
553FastISel::SelectFNeg(User *I) {
554 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
555 if (OpReg == 0) return false;
556
Dan Gohman4a215a12009-09-11 00:36:43 +0000557 // If the target has ISD::FNEG, use it.
558 EVT VT = TLI.getValueType(I->getType());
559 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
560 ISD::FNEG, OpReg);
561 if (ResultReg != 0) {
562 UpdateValueMap(I, ResultReg);
563 return true;
564 }
565
Dan Gohman5e5abb72009-09-11 00:34:46 +0000566 // Bitcast the value to integer, twiddle the sign bit with xor,
567 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000568 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000569 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
570 if (!TLI.isTypeLegal(IntVT))
571 return false;
572
573 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
574 ISD::BIT_CONVERT, OpReg);
575 if (IntReg == 0)
576 return false;
577
578 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg,
579 UINT64_C(1) << (VT.getSizeInBits()-1),
580 IntVT.getSimpleVT());
581 if (IntResultReg == 0)
582 return false;
583
584 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
585 ISD::BIT_CONVERT, IntResultReg);
Dan Gohman3d45a852009-09-03 22:53:57 +0000586 if (ResultReg == 0)
587 return false;
588
589 UpdateValueMap(I, ResultReg);
590 return true;
591}
592
Dan Gohman40b189e2008-09-05 18:18:20 +0000593bool
594FastISel::SelectOperator(User *I, unsigned Opcode) {
595 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000596 case Instruction::Add:
597 return SelectBinaryOp(I, ISD::ADD);
598 case Instruction::FAdd:
599 return SelectBinaryOp(I, ISD::FADD);
600 case Instruction::Sub:
601 return SelectBinaryOp(I, ISD::SUB);
602 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000603 // FNeg is currently represented in LLVM IR as a special case of FSub.
604 if (BinaryOperator::isFNeg(I))
605 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000606 return SelectBinaryOp(I, ISD::FSUB);
607 case Instruction::Mul:
608 return SelectBinaryOp(I, ISD::MUL);
609 case Instruction::FMul:
610 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000611 case Instruction::SDiv:
612 return SelectBinaryOp(I, ISD::SDIV);
613 case Instruction::UDiv:
614 return SelectBinaryOp(I, ISD::UDIV);
615 case Instruction::FDiv:
616 return SelectBinaryOp(I, ISD::FDIV);
617 case Instruction::SRem:
618 return SelectBinaryOp(I, ISD::SREM);
619 case Instruction::URem:
620 return SelectBinaryOp(I, ISD::UREM);
621 case Instruction::FRem:
622 return SelectBinaryOp(I, ISD::FREM);
623 case Instruction::Shl:
624 return SelectBinaryOp(I, ISD::SHL);
625 case Instruction::LShr:
626 return SelectBinaryOp(I, ISD::SRL);
627 case Instruction::AShr:
628 return SelectBinaryOp(I, ISD::SRA);
629 case Instruction::And:
630 return SelectBinaryOp(I, ISD::AND);
631 case Instruction::Or:
632 return SelectBinaryOp(I, ISD::OR);
633 case Instruction::Xor:
634 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000635
Dan Gohman3df24e62008-09-03 23:12:08 +0000636 case Instruction::GetElementPtr:
637 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000638
Dan Gohman3df24e62008-09-03 23:12:08 +0000639 case Instruction::Br: {
640 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000641
Dan Gohman3df24e62008-09-03 23:12:08 +0000642 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000643 BasicBlock *LLVMSucc = BI->getSuccessor(0);
644 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000645 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000646 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000647 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000648
649 // Conditional branches are not handed yet.
650 // Halt "fast" selection and bail.
651 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000652 }
653
Dan Gohman087c8502008-09-05 01:08:41 +0000654 case Instruction::Unreachable:
655 // Nothing to emit.
656 return true;
657
Dan Gohman3df24e62008-09-03 23:12:08 +0000658 case Instruction::PHI:
659 // PHI nodes are already emitted.
660 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000661
662 case Instruction::Alloca:
663 // FunctionLowering has the static-sized case covered.
664 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
665 return true;
666
667 // Dynamic-sized alloca is not handled yet.
668 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000669
Dan Gohman33134c42008-09-25 17:05:24 +0000670 case Instruction::Call:
671 return SelectCall(I);
672
Dan Gohman3df24e62008-09-03 23:12:08 +0000673 case Instruction::BitCast:
674 return SelectBitCast(I);
675
676 case Instruction::FPToSI:
677 return SelectCast(I, ISD::FP_TO_SINT);
678 case Instruction::ZExt:
679 return SelectCast(I, ISD::ZERO_EXTEND);
680 case Instruction::SExt:
681 return SelectCast(I, ISD::SIGN_EXTEND);
682 case Instruction::Trunc:
683 return SelectCast(I, ISD::TRUNCATE);
684 case Instruction::SIToFP:
685 return SelectCast(I, ISD::SINT_TO_FP);
686
687 case Instruction::IntToPtr: // Deliberate fall-through.
688 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000689 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
690 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000691 if (DstVT.bitsGT(SrcVT))
692 return SelectCast(I, ISD::ZERO_EXTEND);
693 if (DstVT.bitsLT(SrcVT))
694 return SelectCast(I, ISD::TRUNCATE);
695 unsigned Reg = getRegForValue(I->getOperand(0));
696 if (Reg == 0) return false;
697 UpdateValueMap(I, Reg);
698 return true;
699 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000700
Dan Gohman3df24e62008-09-03 23:12:08 +0000701 default:
702 // Unhandled instruction. Halt "fast" selection and bail.
703 return false;
704 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000705}
706
Dan Gohman3df24e62008-09-03 23:12:08 +0000707FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000708 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000709 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000710 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000711 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000712 DenseMap<const AllocaInst *, int> &am
713#ifndef NDEBUG
714 , SmallSet<Instruction*, 8> &cil
715#endif
716 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000717 : MBB(0),
718 ValueMap(vm),
719 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000720 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000721#ifndef NDEBUG
722 CatchInfoLost(cil),
723#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000724 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000725 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000726 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000727 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000728 MFI(*MF.getFrameInfo()),
729 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000730 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000731 TD(*TM.getTargetData()),
732 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000733 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000734}
735
Dan Gohmane285a742008-08-14 21:51:29 +0000736FastISel::~FastISel() {}
737
Owen Anderson825b72b2009-08-11 20:47:22 +0000738unsigned FastISel::FastEmit_(MVT, MVT,
Evan Cheng36fd9412008-09-02 21:59:13 +0000739 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000740 return 0;
741}
742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743unsigned FastISel::FastEmit_r(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000744 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000745 return 0;
746}
747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748unsigned FastISel::FastEmit_rr(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000749 ISD::NodeType, unsigned /*Op0*/,
750 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000751 return 0;
752}
753
Owen Anderson825b72b2009-08-11 20:47:22 +0000754unsigned FastISel::FastEmit_i(MVT, MVT, ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000755 return 0;
756}
757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000759 ISD::NodeType, ConstantFP * /*FPImm*/) {
760 return 0;
761}
762
Owen Anderson825b72b2009-08-11 20:47:22 +0000763unsigned FastISel::FastEmit_ri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000764 ISD::NodeType, unsigned /*Op0*/,
765 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000766 return 0;
767}
768
Owen Anderson825b72b2009-08-11 20:47:22 +0000769unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000770 ISD::NodeType, unsigned /*Op0*/,
771 ConstantFP * /*FPImm*/) {
772 return 0;
773}
774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775unsigned FastISel::FastEmit_rri(MVT, MVT,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000776 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000777 unsigned /*Op0*/, unsigned /*Op1*/,
778 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000779 return 0;
780}
781
782/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
783/// to emit an instruction with an immediate operand using FastEmit_ri.
784/// If that fails, it materializes the immediate into a register and try
785/// FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000786unsigned FastISel::FastEmit_ri_(MVT VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000787 unsigned Op0, uint64_t Imm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000789 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000790 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000791 if (ResultReg != 0)
792 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000793 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000794 if (MaterialReg == 0)
795 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000796 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000797}
798
Dan Gohman10df0fa2008-08-27 01:09:54 +0000799/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
800/// to emit an instruction with a floating-point immediate operand using
801/// FastEmit_rf. If that fails, it materializes the immediate into a register
802/// and try FastEmit_rr instead.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803unsigned FastISel::FastEmit_rf_(MVT VT, ISD::NodeType Opcode,
Dan Gohman10df0fa2008-08-27 01:09:54 +0000804 unsigned Op0, ConstantFP *FPImm,
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000806 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000807 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000808 if (ResultReg != 0)
809 return ResultReg;
810
811 // Materialize the constant in a register.
812 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
813 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000814 // If the target doesn't have a way to directly enter a floating-point
815 // value into a register, use an alternate approach.
816 // TODO: The current approach only supports floating-point constants
817 // that can be constructed by conversion from integer values. This should
818 // be replaced by code that creates a load from a constant-pool entry,
819 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000820 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000821 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000822
823 uint64_t x[2];
824 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000825 bool isExact;
826 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
827 APFloat::rmTowardZero, &isExact);
828 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000829 return 0;
830 APInt IntVal(IntBitWidth, 2, x);
831
832 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
833 ISD::Constant, IntVal.getZExtValue());
834 if (IntegerReg == 0)
835 return 0;
836 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
837 ISD::SINT_TO_FP, IntegerReg);
838 if (MaterialReg == 0)
839 return 0;
840 }
841 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
842}
843
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000844unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
845 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000846}
847
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000848unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000849 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000850 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000851 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000852
Bill Wendling9bc96a52009-02-03 00:55:04 +0000853 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000854 return ResultReg;
855}
856
857unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
858 const TargetRegisterClass *RC,
859 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000860 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000861 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000862
Evan Cheng5960e4e2008-09-08 08:38:20 +0000863 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000864 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000865 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000866 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000867 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
868 II.ImplicitDefs[0], RC, RC);
869 if (!InsertedCopy)
870 ResultReg = 0;
871 }
872
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000873 return ResultReg;
874}
875
876unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
877 const TargetRegisterClass *RC,
878 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000879 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000880 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000881
Evan Cheng5960e4e2008-09-08 08:38:20 +0000882 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000883 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000884 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000885 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000886 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
887 II.ImplicitDefs[0], RC, RC);
888 if (!InsertedCopy)
889 ResultReg = 0;
890 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000891 return ResultReg;
892}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000893
894unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
895 const TargetRegisterClass *RC,
896 unsigned Op0, uint64_t Imm) {
897 unsigned ResultReg = createResultReg(RC);
898 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
899
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000901 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000902 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000903 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
905 II.ImplicitDefs[0], RC, RC);
906 if (!InsertedCopy)
907 ResultReg = 0;
908 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000909 return ResultReg;
910}
911
Dan Gohman10df0fa2008-08-27 01:09:54 +0000912unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
913 const TargetRegisterClass *RC,
914 unsigned Op0, ConstantFP *FPImm) {
915 unsigned ResultReg = createResultReg(RC);
916 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
917
Evan Cheng5960e4e2008-09-08 08:38:20 +0000918 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000919 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000920 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000921 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000922 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
923 II.ImplicitDefs[0], RC, RC);
924 if (!InsertedCopy)
925 ResultReg = 0;
926 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000927 return ResultReg;
928}
929
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000930unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
931 const TargetRegisterClass *RC,
932 unsigned Op0, unsigned Op1, uint64_t Imm) {
933 unsigned ResultReg = createResultReg(RC);
934 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
935
Evan Cheng5960e4e2008-09-08 08:38:20 +0000936 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000937 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000938 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000939 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000940 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
941 II.ImplicitDefs[0], RC, RC);
942 if (!InsertedCopy)
943 ResultReg = 0;
944 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000945 return ResultReg;
946}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000947
948unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
949 const TargetRegisterClass *RC,
950 uint64_t Imm) {
951 unsigned ResultReg = createResultReg(RC);
952 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
953
Evan Cheng5960e4e2008-09-08 08:38:20 +0000954 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000955 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000956 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000957 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000958 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
959 II.ImplicitDefs[0], RC, RC);
960 if (!InsertedCopy)
961 ResultReg = 0;
962 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000963 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000964}
Owen Anderson8970f002008-08-27 22:30:02 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Evan Cheng536ab132009-01-22 09:10:11 +0000967 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000968 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000969
Evan Cheng536ab132009-01-22 09:10:11 +0000970 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000971 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
972
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000974 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000975 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000976 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
978 II.ImplicitDefs[0], RC, RC);
979 if (!InsertedCopy)
980 ResultReg = 0;
981 }
Owen Anderson8970f002008-08-27 22:30:02 +0000982 return ResultReg;
983}
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000984
985/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
986/// with all but the least significant bit set to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000987unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000988 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
989}