| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 1 | ///===-- FastISel.cpp - Implementation of the FastISel class --------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file contains the implementation of the FastISel class. | 
|  | 11 | // | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 12 | // "Fast" instruction selection is designed to emit very poor code quickly. | 
|  | 13 | // Also, it is not designed to be able to do much lowering, so most illegal | 
| Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 14 | // types (e.g. i64 on 32-bit targets) and operations are not supported.  It is | 
|  | 15 | // also not intended to be able to do much optimization, except in a few cases | 
|  | 16 | // where doing optimizations reduces overall compile time.  For example, folding | 
|  | 17 | // constants into immediate fields is often done, because it's cheap and it | 
|  | 18 | // reduces the number of instructions later phases have to examine. | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 19 | // | 
|  | 20 | // "Fast" instruction selection is able to fail gracefully and transfer | 
|  | 21 | // control to the SelectionDAG selector for operations that it doesn't | 
| Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 22 | // support.  In many cases, this allows us to avoid duplicating a lot of | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 23 | // the complicated lowering logic that SelectionDAG currently has. | 
|  | 24 | // | 
|  | 25 | // The intended use for "fast" instruction selection is "-O0" mode | 
|  | 26 | // compilation, where the quality of the generated code is irrelevant when | 
| Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 27 | // weighed against the speed at which the code can be generated.  Also, | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 28 | // at -O0, the LLVM optimizers are not running, and this makes the | 
|  | 29 | // compile time of codegen a much higher portion of the overall compile | 
| Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 30 | // time.  Despite its limitations, "fast" instruction selection is able to | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 31 | // handle enough code on its own to provide noticeable overall speedups | 
|  | 32 | // in -O0 compiles. | 
|  | 33 | // | 
|  | 34 | // Basic operations are supported in a target-independent way, by reading | 
|  | 35 | // the same instruction descriptions that the SelectionDAG selector reads, | 
|  | 36 | // and identifying simple arithmetic operations that can be directly selected | 
| Chris Lattner | 44d2a98 | 2008-10-13 01:59:13 +0000 | [diff] [blame] | 37 | // from simple operators.  More complicated operations currently require | 
| Dan Gohman | 5ec9efd | 2008-09-30 20:48:29 +0000 | [diff] [blame] | 38 | // target-specific code. | 
|  | 39 | // | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 40 | //===----------------------------------------------------------------------===// | 
|  | 41 |  | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 42 | #include "llvm/Function.h" | 
|  | 43 | #include "llvm/GlobalVariable.h" | 
| Dan Gohman | 6f2766d | 2008-08-19 22:31:46 +0000 | [diff] [blame] | 44 | #include "llvm/Instructions.h" | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 45 | #include "llvm/IntrinsicInst.h" | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 46 | #include "llvm/CodeGen/FastISel.h" | 
|  | 47 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 48 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 49 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 50 | #include "llvm/CodeGen/DwarfWriter.h" | 
|  | 51 | #include "llvm/Analysis/DebugInfo.h" | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 52 | #include "llvm/Target/TargetData.h" | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 53 | #include "llvm/Target/TargetInstrInfo.h" | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 54 | #include "llvm/Target/TargetLowering.h" | 
| Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 55 | #include "llvm/Target/TargetMachine.h" | 
| Dan Gohman | 2048b85 | 2009-11-23 18:04:58 +0000 | [diff] [blame] | 56 | #include "SelectionDAGBuilder.h" | 
| Dan Gohman | 66336ed | 2009-11-23 17:42:46 +0000 | [diff] [blame] | 57 | #include "FunctionLoweringInfo.h" | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 58 | using namespace llvm; | 
|  | 59 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 60 | unsigned FastISel::getRegForValue(Value *V) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 61 | EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true); | 
| Dan Gohman | 4fd5528 | 2009-04-07 20:40:11 +0000 | [diff] [blame] | 62 | // Don't handle non-simple values in FastISel. | 
|  | 63 | if (!RealVT.isSimple()) | 
|  | 64 | return 0; | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 65 |  | 
|  | 66 | // Ignore illegal types. We must do this before looking up the value | 
|  | 67 | // in ValueMap because Arguments are given virtual registers regardless | 
|  | 68 | // of whether FastISel can handle them. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 69 | MVT VT = RealVT.getSimpleVT(); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 70 | if (!TLI.isTypeLegal(VT)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 71 | // Promote MVT::i1 to a legal type though, because it's common and easy. | 
|  | 72 | if (VT == MVT::i1) | 
| Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 73 | VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT(); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 74 | else | 
|  | 75 | return 0; | 
|  | 76 | } | 
|  | 77 |  | 
| Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 78 | // Look up the value to see if we already have a register for it. We | 
|  | 79 | // cache values defined by Instructions across blocks, and other values | 
|  | 80 | // only locally. This is because Instructions already have the SSA | 
|  | 81 | // def-dominatess-use requirement enforced. | 
| Owen Anderson | 99aaf10 | 2008-09-03 17:37:03 +0000 | [diff] [blame] | 82 | if (ValueMap.count(V)) | 
|  | 83 | return ValueMap[V]; | 
| Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 84 | unsigned Reg = LocalValueMap[V]; | 
|  | 85 | if (Reg != 0) | 
|  | 86 | return Reg; | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 87 |  | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 88 | if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) { | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 89 | if (CI->getValue().getActiveBits() <= 64) | 
|  | 90 | Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue()); | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 91 | } else if (isa<AllocaInst>(V)) { | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 92 | Reg = TargetMaterializeAlloca(cast<AllocaInst>(V)); | 
| Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 93 | } else if (isa<ConstantPointerNull>(V)) { | 
| Dan Gohman | 1e9e8c3 | 2008-10-07 22:03:27 +0000 | [diff] [blame] | 94 | // Translate this as an integer zero so that it can be | 
|  | 95 | // local-CSE'd with actual integer zeros. | 
| Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 96 | Reg = | 
|  | 97 | getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext()))); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 98 | } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) { | 
| Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 99 | Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 100 |  | 
|  | 101 | if (!Reg) { | 
|  | 102 | const APFloat &Flt = CF->getValueAPF(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 103 | EVT IntVT = TLI.getPointerTy(); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 104 |  | 
|  | 105 | uint64_t x[2]; | 
|  | 106 | uint32_t IntBitWidth = IntVT.getSizeInBits(); | 
| Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 107 | bool isExact; | 
|  | 108 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, | 
|  | 109 | APFloat::rmTowardZero, &isExact); | 
|  | 110 | if (isExact) { | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 111 | APInt IntVal(IntBitWidth, 2, x); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 112 |  | 
| Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 113 | unsigned IntegerReg = | 
| Owen Anderson | eed707b | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 114 | getRegForValue(ConstantInt::get(V->getContext(), IntVal)); | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 115 | if (IntegerReg != 0) | 
|  | 116 | Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg); | 
|  | 117 | } | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 118 | } | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 119 | } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) { | 
|  | 120 | if (!SelectOperator(CE, CE->getOpcode())) return 0; | 
|  | 121 | Reg = LocalValueMap[CE]; | 
| Dan Gohman | 205d925 | 2008-08-28 21:19:07 +0000 | [diff] [blame] | 122 | } else if (isa<UndefValue>(V)) { | 
| Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 123 | Reg = createResultReg(TLI.getRegClassFor(VT)); | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 124 | BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 125 | } | 
| Owen Anderson | d5d81a4 | 2008-09-03 17:51:57 +0000 | [diff] [blame] | 126 |  | 
| Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 127 | // If target-independent code couldn't handle the value, give target-specific | 
|  | 128 | // code a try. | 
| Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 129 | if (!Reg && isa<Constant>(V)) | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 130 | Reg = TargetMaterializeConstant(cast<Constant>(V)); | 
| Owen Anderson | 6e60745 | 2008-09-05 23:36:01 +0000 | [diff] [blame] | 131 |  | 
| Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 132 | // Don't cache constant materializations in the general ValueMap. | 
|  | 133 | // To do so would require tracking what uses they dominate. | 
| Dan Gohman | dceffe6 | 2008-09-25 01:28:51 +0000 | [diff] [blame] | 134 | if (Reg != 0) | 
|  | 135 | LocalValueMap[V] = Reg; | 
| Dan Gohman | 104e4ce | 2008-09-03 23:32:19 +0000 | [diff] [blame] | 136 | return Reg; | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 137 | } | 
|  | 138 |  | 
| Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 139 | unsigned FastISel::lookUpRegForValue(Value *V) { | 
|  | 140 | // Look up the value to see if we already have a register for it. We | 
|  | 141 | // cache values defined by Instructions across blocks, and other values | 
|  | 142 | // only locally. This is because Instructions already have the SSA | 
|  | 143 | // def-dominatess-use requirement enforced. | 
|  | 144 | if (ValueMap.count(V)) | 
|  | 145 | return ValueMap[V]; | 
|  | 146 | return LocalValueMap[V]; | 
|  | 147 | } | 
|  | 148 |  | 
| Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 149 | /// UpdateValueMap - Update the value map to include the new mapping for this | 
|  | 150 | /// instruction, or insert an extra copy to get the result in a previous | 
|  | 151 | /// determined register. | 
|  | 152 | /// NOTE: This is only necessary because we might select a block that uses | 
|  | 153 | /// a value before we select the block that defines the value.  It might be | 
|  | 154 | /// possible to fix this by selecting blocks in reverse postorder. | 
| Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 155 | unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) { | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 156 | if (!isa<Instruction>(I)) { | 
|  | 157 | LocalValueMap[I] = Reg; | 
| Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 158 | return Reg; | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 159 | } | 
| Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 160 |  | 
|  | 161 | unsigned &AssignedReg = ValueMap[I]; | 
|  | 162 | if (AssignedReg == 0) | 
|  | 163 | AssignedReg = Reg; | 
| Chris Lattner | 36e3946 | 2009-04-12 07:46:30 +0000 | [diff] [blame] | 164 | else if (Reg != AssignedReg) { | 
| Chris Lattner | c5040ab | 2009-04-12 07:45:01 +0000 | [diff] [blame] | 165 | const TargetRegisterClass *RegClass = MRI.getRegClass(Reg); | 
|  | 166 | TII.copyRegToReg(*MBB, MBB->end(), AssignedReg, | 
|  | 167 | Reg, RegClass, RegClass); | 
|  | 168 | } | 
|  | 169 | return AssignedReg; | 
| Owen Anderson | cc54e76 | 2008-08-30 00:38:46 +0000 | [diff] [blame] | 170 | } | 
|  | 171 |  | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 172 | unsigned FastISel::getRegForGEPIndex(Value *Idx) { | 
|  | 173 | unsigned IdxN = getRegForValue(Idx); | 
|  | 174 | if (IdxN == 0) | 
|  | 175 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 176 | return 0; | 
|  | 177 |  | 
|  | 178 | // If the index is smaller or larger than intptr_t, truncate or extend it. | 
| Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 179 | MVT PtrVT = TLI.getPointerTy(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 180 | EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 181 | if (IdxVT.bitsLT(PtrVT)) | 
| Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 182 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND, IdxN); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 183 | else if (IdxVT.bitsGT(PtrVT)) | 
| Owen Anderson | 766b5ef | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 184 | IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE, IdxN); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 185 | return IdxN; | 
|  | 186 | } | 
|  | 187 |  | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 188 | /// SelectBinaryOp - Select and emit code for a binary operator instruction, | 
|  | 189 | /// which has an opcode which directly corresponds to the given ISD opcode. | 
|  | 190 | /// | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 191 | bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 192 | EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 193 | if (VT == MVT::Other || !VT.isSimple()) | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 194 | // Unhandled type. Halt "fast" selection and bail. | 
|  | 195 | return false; | 
| Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 196 |  | 
| Dan Gohman | b71fea2 | 2008-08-26 20:52:40 +0000 | [diff] [blame] | 197 | // We only handle legal types. For example, on x86-32 the instruction | 
|  | 198 | // selector contains all of the 64-bit instructions from x86-64, | 
|  | 199 | // under the assumption that i64 won't be used if the target doesn't | 
|  | 200 | // support it. | 
| Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 201 | if (!TLI.isTypeLegal(VT)) { | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 202 | // MVT::i1 is special. Allow AND, OR, or XOR because they | 
| Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 203 | // don't require additional zeroing, which makes them easy. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 204 | if (VT == MVT::i1 && | 
| Dan Gohman | 5dd9c2e | 2008-09-25 17:22:52 +0000 | [diff] [blame] | 205 | (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR || | 
|  | 206 | ISDOpcode == ISD::XOR)) | 
| Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 207 | VT = TLI.getTypeToTransformTo(I->getContext(), VT); | 
| Dan Gohman | 638c683 | 2008-09-05 18:44:22 +0000 | [diff] [blame] | 208 | else | 
|  | 209 | return false; | 
|  | 210 | } | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 211 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 212 | unsigned Op0 = getRegForValue(I->getOperand(0)); | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 213 | if (Op0 == 0) | 
|  | 214 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 215 | return false; | 
|  | 216 |  | 
|  | 217 | // Check if the second operand is a constant and handle it appropriately. | 
|  | 218 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 219 | unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(), | 
|  | 220 | ISDOpcode, Op0, CI->getZExtValue()); | 
|  | 221 | if (ResultReg != 0) { | 
|  | 222 | // We successfully emitted code for the given LLVM Instruction. | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 223 | UpdateValueMap(I, ResultReg); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 224 | return true; | 
|  | 225 | } | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 226 | } | 
|  | 227 |  | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 228 | // Check if the second operand is a constant float. | 
|  | 229 | if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) { | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 230 | unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(), | 
|  | 231 | ISDOpcode, Op0, CF); | 
|  | 232 | if (ResultReg != 0) { | 
|  | 233 | // We successfully emitted code for the given LLVM Instruction. | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 234 | UpdateValueMap(I, ResultReg); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 235 | return true; | 
|  | 236 | } | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 237 | } | 
|  | 238 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 239 | unsigned Op1 = getRegForValue(I->getOperand(1)); | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 240 | if (Op1 == 0) | 
|  | 241 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 242 | return false; | 
|  | 243 |  | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 244 | // Now we have both operands in registers. Emit the instruction. | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 245 | unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(), | 
|  | 246 | ISDOpcode, Op0, Op1); | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 247 | if (ResultReg == 0) | 
|  | 248 | // Target-specific code wasn't able to find a machine opcode for | 
|  | 249 | // the given ISD opcode and type. Halt "fast" selection and bail. | 
|  | 250 | return false; | 
|  | 251 |  | 
| Dan Gohman | 8014e86 | 2008-08-20 00:23:20 +0000 | [diff] [blame] | 252 | // We successfully emitted code for the given LLVM Instruction. | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 253 | UpdateValueMap(I, ResultReg); | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 254 | return true; | 
|  | 255 | } | 
|  | 256 |  | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 257 | bool FastISel::SelectGetElementPtr(User *I) { | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 258 | unsigned N = getRegForValue(I->getOperand(0)); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 259 | if (N == 0) | 
|  | 260 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 261 | return false; | 
|  | 262 |  | 
|  | 263 | const Type *Ty = I->getOperand(0)->getType(); | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 264 | MVT VT = TLI.getPointerTy(); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 265 | for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end(); | 
|  | 266 | OI != E; ++OI) { | 
|  | 267 | Value *Idx = *OI; | 
|  | 268 | if (const StructType *StTy = dyn_cast<StructType>(Ty)) { | 
|  | 269 | unsigned Field = cast<ConstantInt>(Idx)->getZExtValue(); | 
|  | 270 | if (Field) { | 
|  | 271 | // N = N + Offset | 
|  | 272 | uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field); | 
|  | 273 | // FIXME: This can be optimized by combining the add with a | 
|  | 274 | // subsequent one. | 
| Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 275 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 276 | if (N == 0) | 
|  | 277 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 278 | return false; | 
|  | 279 | } | 
|  | 280 | Ty = StTy->getElementType(Field); | 
|  | 281 | } else { | 
|  | 282 | Ty = cast<SequentialType>(Ty)->getElementType(); | 
|  | 283 |  | 
|  | 284 | // If this is a constant subscript, handle it quickly. | 
|  | 285 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { | 
|  | 286 | if (CI->getZExtValue() == 0) continue; | 
|  | 287 | uint64_t Offs = | 
| Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 288 | TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); | 
| Dan Gohman | 7a0e659 | 2008-08-21 17:25:26 +0000 | [diff] [blame] | 289 | N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 290 | if (N == 0) | 
|  | 291 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 292 | return false; | 
|  | 293 | continue; | 
|  | 294 | } | 
|  | 295 |  | 
|  | 296 | // N = N + Idx * ElementSize; | 
| Duncan Sands | 777d230 | 2009-05-09 07:06:46 +0000 | [diff] [blame] | 297 | uint64_t ElementSize = TD.getTypeAllocSize(Ty); | 
| Dan Gohman | c8a1a3c | 2008-12-08 07:57:47 +0000 | [diff] [blame] | 298 | unsigned IdxN = getRegForGEPIndex(Idx); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 299 | if (IdxN == 0) | 
|  | 300 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 301 | return false; | 
|  | 302 |  | 
| Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 303 | if (ElementSize != 1) { | 
| Dan Gohman | f93cf79 | 2008-08-21 17:37:05 +0000 | [diff] [blame] | 304 | IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT); | 
| Dan Gohman | 80bc6e2 | 2008-08-26 20:57:08 +0000 | [diff] [blame] | 305 | if (IdxN == 0) | 
|  | 306 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 307 | return false; | 
|  | 308 | } | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 309 | N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 310 | if (N == 0) | 
|  | 311 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 312 | return false; | 
|  | 313 | } | 
|  | 314 | } | 
|  | 315 |  | 
|  | 316 | // We successfully emitted code for the given LLVM Instruction. | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 317 | UpdateValueMap(I, N); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 318 | return true; | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 319 | } | 
|  | 320 |  | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 321 | bool FastISel::SelectCall(User *I) { | 
|  | 322 | Function *F = cast<CallInst>(I)->getCalledFunction(); | 
|  | 323 | if (!F) return false; | 
|  | 324 |  | 
|  | 325 | unsigned IID = F->getIntrinsicID(); | 
|  | 326 | switch (IID) { | 
|  | 327 | default: break; | 
| Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 328 | case Intrinsic::dbg_declare: { | 
|  | 329 | DbgDeclareInst *DI = cast<DbgDeclareInst>(I); | 
| Chris Lattner | bf0ca2b | 2009-12-29 09:32:19 +0000 | [diff] [blame] | 330 | if (!DIDescriptor::ValidDebugInfo(DI->getVariable(), CodeGenOpt::None)||!DW | 
| Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 331 | || !DW->ShouldEmitDwarfDebug()) | 
|  | 332 | return true; | 
|  | 333 |  | 
| Devang Patel | 7e1e31f | 2009-07-02 22:43:26 +0000 | [diff] [blame] | 334 | Value *Address = DI->getAddress(); | 
|  | 335 | if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) | 
|  | 336 | Address = BCI->getOperand(0); | 
|  | 337 | AllocaInst *AI = dyn_cast<AllocaInst>(Address); | 
|  | 338 | // Don't handle byval struct arguments or VLAs, for example. | 
|  | 339 | if (!AI) break; | 
|  | 340 | DenseMap<const AllocaInst*, int>::iterator SI = | 
|  | 341 | StaticAllocaMap.find(AI); | 
|  | 342 | if (SI == StaticAllocaMap.end()) break; // VLAs. | 
|  | 343 | int FI = SI->second; | 
| Devang Patel | 53bb5c9 | 2009-11-10 23:06:00 +0000 | [diff] [blame] | 344 | if (MMI) { | 
| Chris Lattner | 3990b12 | 2009-12-28 23:41:32 +0000 | [diff] [blame] | 345 | if (MDNode *Dbg = DI->getMetadata("dbg")) | 
| Chris Lattner | 0eb4198 | 2009-12-28 20:45:51 +0000 | [diff] [blame] | 346 | MMI->setVariableDbgInfo(DI->getVariable(), FI, Dbg); | 
| Devang Patel | 53bb5c9 | 2009-11-10 23:06:00 +0000 | [diff] [blame] | 347 | } | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 348 | return true; | 
| Bill Wendling | 92c1e12 | 2009-02-13 02:16:35 +0000 | [diff] [blame] | 349 | } | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 350 | case Intrinsic::eh_exception: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 351 | EVT VT = TLI.getValueType(I->getType()); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 352 | switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) { | 
|  | 353 | default: break; | 
|  | 354 | case TargetLowering::Expand: { | 
| Duncan Sands | b0f1e17 | 2009-05-22 20:36:31 +0000 | [diff] [blame] | 355 | assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!"); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 356 | unsigned Reg = TLI.getExceptionAddressRegister(); | 
|  | 357 | const TargetRegisterClass *RC = TLI.getRegClassFor(VT); | 
|  | 358 | unsigned ResultReg = createResultReg(RC); | 
|  | 359 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 360 | Reg, RC, RC); | 
|  | 361 | assert(InsertedCopy && "Can't copy address registers!"); | 
| Evan Cheng | 24ac408 | 2008-11-24 07:09:49 +0000 | [diff] [blame] | 362 | InsertedCopy = InsertedCopy; | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 363 | UpdateValueMap(I, ResultReg); | 
|  | 364 | return true; | 
|  | 365 | } | 
|  | 366 | } | 
|  | 367 | break; | 
|  | 368 | } | 
| Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 369 | case Intrinsic::eh_selector: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 370 | EVT VT = TLI.getValueType(I->getType()); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 371 | switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) { | 
|  | 372 | default: break; | 
|  | 373 | case TargetLowering::Expand: { | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 374 | if (MMI) { | 
|  | 375 | if (MBB->isLandingPad()) | 
|  | 376 | AddCatchInfo(*cast<CallInst>(I), MMI, MBB); | 
|  | 377 | else { | 
|  | 378 | #ifndef NDEBUG | 
|  | 379 | CatchInfoLost.insert(cast<CallInst>(I)); | 
|  | 380 | #endif | 
|  | 381 | // FIXME: Mark exception selector register as live in.  Hack for PR1508. | 
|  | 382 | unsigned Reg = TLI.getExceptionSelectorRegister(); | 
|  | 383 | if (Reg) MBB->addLiveIn(Reg); | 
|  | 384 | } | 
|  | 385 |  | 
|  | 386 | unsigned Reg = TLI.getExceptionSelectorRegister(); | 
| Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 387 | EVT SrcVT = TLI.getPointerTy(); | 
|  | 388 | const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 389 | unsigned ResultReg = createResultReg(RC); | 
| Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 390 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, Reg, | 
|  | 391 | RC, RC); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 392 | assert(InsertedCopy && "Can't copy address registers!"); | 
| Evan Cheng | 24ac408 | 2008-11-24 07:09:49 +0000 | [diff] [blame] | 393 | InsertedCopy = InsertedCopy; | 
| Duncan Sands | b01bbdc | 2009-10-14 16:11:37 +0000 | [diff] [blame] | 394 |  | 
|  | 395 | // Cast the register to the type of the selector. | 
|  | 396 | if (SrcVT.bitsGT(MVT::i32)) | 
|  | 397 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE, | 
|  | 398 | ResultReg); | 
|  | 399 | else if (SrcVT.bitsLT(MVT::i32)) | 
|  | 400 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, | 
|  | 401 | ISD::SIGN_EXTEND, ResultReg); | 
|  | 402 | if (ResultReg == 0) | 
|  | 403 | // Unhandled operand. Halt "fast" selection and bail. | 
|  | 404 | return false; | 
|  | 405 |  | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 406 | UpdateValueMap(I, ResultReg); | 
|  | 407 | } else { | 
|  | 408 | unsigned ResultReg = | 
| Owen Anderson | a7235ea | 2009-07-31 20:28:14 +0000 | [diff] [blame] | 409 | getRegForValue(Constant::getNullValue(I->getType())); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 410 | UpdateValueMap(I, ResultReg); | 
|  | 411 | } | 
|  | 412 | return true; | 
|  | 413 | } | 
|  | 414 | } | 
|  | 415 | break; | 
|  | 416 | } | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 417 | } | 
|  | 418 | return false; | 
|  | 419 | } | 
|  | 420 |  | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 421 | bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 422 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); | 
|  | 423 | EVT DstVT = TLI.getValueType(I->getType()); | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 424 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 425 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || | 
|  | 426 | DstVT == MVT::Other || !DstVT.isSimple()) | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 427 | // Unhandled type. Halt "fast" selection and bail. | 
|  | 428 | return false; | 
|  | 429 |  | 
| Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 430 | // Check if the destination type is legal. Or as a special case, | 
|  | 431 | // it may be i1 if we're doing a truncate because that's | 
|  | 432 | // easy and somewhat common. | 
|  | 433 | if (!TLI.isTypeLegal(DstVT)) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 434 | if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE) | 
| Dan Gohman | 91b6f97 | 2008-10-03 01:28:47 +0000 | [diff] [blame] | 435 | // Unhandled type. Halt "fast" selection and bail. | 
|  | 436 | return false; | 
| Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 437 |  | 
|  | 438 | // Check if the source operand is legal. Or as a special case, | 
|  | 439 | // it may be i1 if we're doing zero-extension because that's | 
|  | 440 | // easy and somewhat common. | 
|  | 441 | if (!TLI.isTypeLegal(SrcVT)) | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 442 | if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND) | 
| Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 443 | // Unhandled type. Halt "fast" selection and bail. | 
|  | 444 | return false; | 
|  | 445 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 446 | unsigned InputReg = getRegForValue(I->getOperand(0)); | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 447 | if (!InputReg) | 
|  | 448 | // Unhandled operand.  Halt "fast" selection and bail. | 
|  | 449 | return false; | 
| Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 450 |  | 
|  | 451 | // If the operand is i1, arrange for the high bits in the register to be zero. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 452 | if (SrcVT == MVT::i1) { | 
| Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 453 | SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT); | 
| Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 454 | InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg); | 
|  | 455 | if (!InputReg) | 
|  | 456 | return false; | 
|  | 457 | } | 
| Dan Gohman | 474d3b3 | 2009-03-13 23:53:06 +0000 | [diff] [blame] | 458 | // If the result is i1, truncate to the target's type for i1 first. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 459 | if (DstVT == MVT::i1) | 
| Owen Anderson | 23b9b19 | 2009-08-12 00:36:31 +0000 | [diff] [blame] | 460 | DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT); | 
| Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 461 |  | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 462 | unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(), | 
|  | 463 | DstVT.getSimpleVT(), | 
|  | 464 | Opcode, | 
|  | 465 | InputReg); | 
|  | 466 | if (!ResultReg) | 
|  | 467 | return false; | 
|  | 468 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 469 | UpdateValueMap(I, ResultReg); | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 470 | return true; | 
|  | 471 | } | 
|  | 472 |  | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 473 | bool FastISel::SelectBitCast(User *I) { | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 474 | // If the bitcast doesn't change the type, just use the operand value. | 
|  | 475 | if (I->getType() == I->getOperand(0)->getType()) { | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 476 | unsigned Reg = getRegForValue(I->getOperand(0)); | 
| Dan Gohman | a318dab | 2008-08-27 20:41:38 +0000 | [diff] [blame] | 477 | if (Reg == 0) | 
|  | 478 | return false; | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 479 | UpdateValueMap(I, Reg); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 480 | return true; | 
|  | 481 | } | 
|  | 482 |  | 
|  | 483 | // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators. | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 484 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); | 
|  | 485 | EVT DstVT = TLI.getValueType(I->getType()); | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 486 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 487 | if (SrcVT == MVT::Other || !SrcVT.isSimple() || | 
|  | 488 | DstVT == MVT::Other || !DstVT.isSimple() || | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 489 | !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT)) | 
|  | 490 | // Unhandled type. Halt "fast" selection and bail. | 
|  | 491 | return false; | 
|  | 492 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 493 | unsigned Op0 = getRegForValue(I->getOperand(0)); | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 494 | if (Op0 == 0) | 
|  | 495 | // Unhandled operand. Halt "fast" selection and bail. | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 496 | return false; | 
|  | 497 |  | 
| Dan Gohman | ad368ac | 2008-08-27 18:10:19 +0000 | [diff] [blame] | 498 | // First, try to perform the bitcast by inserting a reg-reg copy. | 
|  | 499 | unsigned ResultReg = 0; | 
|  | 500 | if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) { | 
|  | 501 | TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT); | 
|  | 502 | TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT); | 
|  | 503 | ResultReg = createResultReg(DstClass); | 
|  | 504 |  | 
|  | 505 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 506 | Op0, DstClass, SrcClass); | 
|  | 507 | if (!InsertedCopy) | 
|  | 508 | ResultReg = 0; | 
|  | 509 | } | 
|  | 510 |  | 
|  | 511 | // If the reg-reg copy failed, select a BIT_CONVERT opcode. | 
|  | 512 | if (!ResultReg) | 
|  | 513 | ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), | 
|  | 514 | ISD::BIT_CONVERT, Op0); | 
|  | 515 |  | 
|  | 516 | if (!ResultReg) | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 517 | return false; | 
|  | 518 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 519 | UpdateValueMap(I, ResultReg); | 
| Owen Anderson | d0533c9 | 2008-08-26 23:46:32 +0000 | [diff] [blame] | 520 | return true; | 
|  | 521 | } | 
|  | 522 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 523 | bool | 
|  | 524 | FastISel::SelectInstruction(Instruction *I) { | 
| Dan Gohman | 6e3ff37 | 2009-12-05 01:27:58 +0000 | [diff] [blame] | 525 | // First, try doing target-independent selection. | 
|  | 526 | if (SelectOperator(I, I->getOpcode())) | 
|  | 527 | return true; | 
|  | 528 |  | 
|  | 529 | // Next, try calling the target to attempt to handle the instruction. | 
|  | 530 | if (TargetSelectInstruction(I)) | 
|  | 531 | return true; | 
|  | 532 |  | 
|  | 533 | return false; | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 534 | } | 
|  | 535 |  | 
| Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 536 | /// FastEmitBranch - Emit an unconditional branch to the given block, | 
|  | 537 | /// unless it is the immediate (fall-through) successor, and update | 
|  | 538 | /// the CFG. | 
|  | 539 | void | 
|  | 540 | FastISel::FastEmitBranch(MachineBasicBlock *MSucc) { | 
| Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 541 | if (MBB->isLayoutSuccessor(MSucc)) { | 
|  | 542 | // The unconditional fall-through case, which needs no instructions. | 
|  | 543 | } else { | 
|  | 544 | // The unconditional branch case. | 
|  | 545 | TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>()); | 
|  | 546 | } | 
|  | 547 | MBB->addSuccessor(MSucc); | 
|  | 548 | } | 
|  | 549 |  | 
| Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 550 | /// SelectFNeg - Emit an FNeg operation. | 
|  | 551 | /// | 
|  | 552 | bool | 
|  | 553 | FastISel::SelectFNeg(User *I) { | 
|  | 554 | unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I)); | 
|  | 555 | if (OpReg == 0) return false; | 
|  | 556 |  | 
| Dan Gohman | 4a215a1 | 2009-09-11 00:36:43 +0000 | [diff] [blame] | 557 | // If the target has ISD::FNEG, use it. | 
|  | 558 | EVT VT = TLI.getValueType(I->getType()); | 
|  | 559 | unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(), | 
|  | 560 | ISD::FNEG, OpReg); | 
|  | 561 | if (ResultReg != 0) { | 
|  | 562 | UpdateValueMap(I, ResultReg); | 
|  | 563 | return true; | 
|  | 564 | } | 
|  | 565 |  | 
| Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 566 | // Bitcast the value to integer, twiddle the sign bit with xor, | 
|  | 567 | // and then bitcast it back to floating-point. | 
| Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 568 | if (VT.getSizeInBits() > 64) return false; | 
| Dan Gohman | 5e5abb7 | 2009-09-11 00:34:46 +0000 | [diff] [blame] | 569 | EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits()); | 
|  | 570 | if (!TLI.isTypeLegal(IntVT)) | 
|  | 571 | return false; | 
|  | 572 |  | 
|  | 573 | unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(), | 
|  | 574 | ISD::BIT_CONVERT, OpReg); | 
|  | 575 | if (IntReg == 0) | 
|  | 576 | return false; | 
|  | 577 |  | 
|  | 578 | unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR, IntReg, | 
|  | 579 | UINT64_C(1) << (VT.getSizeInBits()-1), | 
|  | 580 | IntVT.getSimpleVT()); | 
|  | 581 | if (IntResultReg == 0) | 
|  | 582 | return false; | 
|  | 583 |  | 
|  | 584 | ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(), | 
|  | 585 | ISD::BIT_CONVERT, IntResultReg); | 
| Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 586 | if (ResultReg == 0) | 
|  | 587 | return false; | 
|  | 588 |  | 
|  | 589 | UpdateValueMap(I, ResultReg); | 
|  | 590 | return true; | 
|  | 591 | } | 
|  | 592 |  | 
| Dan Gohman | 40b189e | 2008-09-05 18:18:20 +0000 | [diff] [blame] | 593 | bool | 
|  | 594 | FastISel::SelectOperator(User *I, unsigned Opcode) { | 
|  | 595 | switch (Opcode) { | 
| Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 596 | case Instruction::Add: | 
|  | 597 | return SelectBinaryOp(I, ISD::ADD); | 
|  | 598 | case Instruction::FAdd: | 
|  | 599 | return SelectBinaryOp(I, ISD::FADD); | 
|  | 600 | case Instruction::Sub: | 
|  | 601 | return SelectBinaryOp(I, ISD::SUB); | 
|  | 602 | case Instruction::FSub: | 
| Dan Gohman | 3d45a85 | 2009-09-03 22:53:57 +0000 | [diff] [blame] | 603 | // FNeg is currently represented in LLVM IR as a special case of FSub. | 
|  | 604 | if (BinaryOperator::isFNeg(I)) | 
|  | 605 | return SelectFNeg(I); | 
| Dan Gohman | ae3a0be | 2009-06-04 22:49:04 +0000 | [diff] [blame] | 606 | return SelectBinaryOp(I, ISD::FSUB); | 
|  | 607 | case Instruction::Mul: | 
|  | 608 | return SelectBinaryOp(I, ISD::MUL); | 
|  | 609 | case Instruction::FMul: | 
|  | 610 | return SelectBinaryOp(I, ISD::FMUL); | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 611 | case Instruction::SDiv: | 
|  | 612 | return SelectBinaryOp(I, ISD::SDIV); | 
|  | 613 | case Instruction::UDiv: | 
|  | 614 | return SelectBinaryOp(I, ISD::UDIV); | 
|  | 615 | case Instruction::FDiv: | 
|  | 616 | return SelectBinaryOp(I, ISD::FDIV); | 
|  | 617 | case Instruction::SRem: | 
|  | 618 | return SelectBinaryOp(I, ISD::SREM); | 
|  | 619 | case Instruction::URem: | 
|  | 620 | return SelectBinaryOp(I, ISD::UREM); | 
|  | 621 | case Instruction::FRem: | 
|  | 622 | return SelectBinaryOp(I, ISD::FREM); | 
|  | 623 | case Instruction::Shl: | 
|  | 624 | return SelectBinaryOp(I, ISD::SHL); | 
|  | 625 | case Instruction::LShr: | 
|  | 626 | return SelectBinaryOp(I, ISD::SRL); | 
|  | 627 | case Instruction::AShr: | 
|  | 628 | return SelectBinaryOp(I, ISD::SRA); | 
|  | 629 | case Instruction::And: | 
|  | 630 | return SelectBinaryOp(I, ISD::AND); | 
|  | 631 | case Instruction::Or: | 
|  | 632 | return SelectBinaryOp(I, ISD::OR); | 
|  | 633 | case Instruction::Xor: | 
|  | 634 | return SelectBinaryOp(I, ISD::XOR); | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 635 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 636 | case Instruction::GetElementPtr: | 
|  | 637 | return SelectGetElementPtr(I); | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 638 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 639 | case Instruction::Br: { | 
|  | 640 | BranchInst *BI = cast<BranchInst>(I); | 
| Dan Gohman | bdedd44 | 2008-08-20 00:11:48 +0000 | [diff] [blame] | 641 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 642 | if (BI->isUnconditional()) { | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 643 | BasicBlock *LLVMSucc = BI->getSuccessor(0); | 
|  | 644 | MachineBasicBlock *MSucc = MBBMap[LLVMSucc]; | 
| Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 645 | FastEmitBranch(MSucc); | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 646 | return true; | 
| Owen Anderson | 9d5b416 | 2008-08-27 00:31:01 +0000 | [diff] [blame] | 647 | } | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 648 |  | 
|  | 649 | // Conditional branches are not handed yet. | 
|  | 650 | // Halt "fast" selection and bail. | 
|  | 651 | return false; | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 652 | } | 
|  | 653 |  | 
| Dan Gohman | 087c850 | 2008-09-05 01:08:41 +0000 | [diff] [blame] | 654 | case Instruction::Unreachable: | 
|  | 655 | // Nothing to emit. | 
|  | 656 | return true; | 
|  | 657 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 658 | case Instruction::PHI: | 
|  | 659 | // PHI nodes are already emitted. | 
|  | 660 | return true; | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 661 |  | 
|  | 662 | case Instruction::Alloca: | 
|  | 663 | // FunctionLowering has the static-sized case covered. | 
|  | 664 | if (StaticAllocaMap.count(cast<AllocaInst>(I))) | 
|  | 665 | return true; | 
|  | 666 |  | 
|  | 667 | // Dynamic-sized alloca is not handled yet. | 
|  | 668 | return false; | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 669 |  | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 670 | case Instruction::Call: | 
|  | 671 | return SelectCall(I); | 
|  | 672 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 673 | case Instruction::BitCast: | 
|  | 674 | return SelectBitCast(I); | 
|  | 675 |  | 
|  | 676 | case Instruction::FPToSI: | 
|  | 677 | return SelectCast(I, ISD::FP_TO_SINT); | 
|  | 678 | case Instruction::ZExt: | 
|  | 679 | return SelectCast(I, ISD::ZERO_EXTEND); | 
|  | 680 | case Instruction::SExt: | 
|  | 681 | return SelectCast(I, ISD::SIGN_EXTEND); | 
|  | 682 | case Instruction::Trunc: | 
|  | 683 | return SelectCast(I, ISD::TRUNCATE); | 
|  | 684 | case Instruction::SIToFP: | 
|  | 685 | return SelectCast(I, ISD::SINT_TO_FP); | 
|  | 686 |  | 
|  | 687 | case Instruction::IntToPtr: // Deliberate fall-through. | 
|  | 688 | case Instruction::PtrToInt: { | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 689 | EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); | 
|  | 690 | EVT DstVT = TLI.getValueType(I->getType()); | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 691 | if (DstVT.bitsGT(SrcVT)) | 
|  | 692 | return SelectCast(I, ISD::ZERO_EXTEND); | 
|  | 693 | if (DstVT.bitsLT(SrcVT)) | 
|  | 694 | return SelectCast(I, ISD::TRUNCATE); | 
|  | 695 | unsigned Reg = getRegForValue(I->getOperand(0)); | 
|  | 696 | if (Reg == 0) return false; | 
|  | 697 | UpdateValueMap(I, Reg); | 
|  | 698 | return true; | 
|  | 699 | } | 
| Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 700 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 701 | default: | 
|  | 702 | // Unhandled instruction. Halt "fast" selection and bail. | 
|  | 703 | return false; | 
|  | 704 | } | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 705 | } | 
|  | 706 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 707 | FastISel::FastISel(MachineFunction &mf, | 
| Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 708 | MachineModuleInfo *mmi, | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 709 | DwarfWriter *dw, | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 710 | DenseMap<const Value *, unsigned> &vm, | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 711 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 712 | DenseMap<const AllocaInst *, int> &am | 
|  | 713 | #ifndef NDEBUG | 
|  | 714 | , SmallSet<Instruction*, 8> &cil | 
|  | 715 | #endif | 
|  | 716 | ) | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 717 | : MBB(0), | 
|  | 718 | ValueMap(vm), | 
|  | 719 | MBBMap(bm), | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 720 | StaticAllocaMap(am), | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 721 | #ifndef NDEBUG | 
|  | 722 | CatchInfoLost(cil), | 
|  | 723 | #endif | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 724 | MF(mf), | 
| Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 725 | MMI(mmi), | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 726 | DW(dw), | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 727 | MRI(MF.getRegInfo()), | 
| Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 728 | MFI(*MF.getFrameInfo()), | 
|  | 729 | MCP(*MF.getConstantPool()), | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 730 | TM(MF.getTarget()), | 
| Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 731 | TD(*TM.getTargetData()), | 
|  | 732 | TII(*TM.getInstrInfo()), | 
| Owen Anderson | e922c02 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 733 | TLI(*TM.getTargetLowering()) { | 
| Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 734 | } | 
|  | 735 |  | 
| Dan Gohman | e285a74 | 2008-08-14 21:51:29 +0000 | [diff] [blame] | 736 | FastISel::~FastISel() {} | 
|  | 737 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 738 | unsigned FastISel::FastEmit_(MVT, MVT, | 
| Evan Cheng | 36fd941 | 2008-09-02 21:59:13 +0000 | [diff] [blame] | 739 | ISD::NodeType) { | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 740 | return 0; | 
|  | 741 | } | 
|  | 742 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 743 | unsigned FastISel::FastEmit_r(MVT, MVT, | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 744 | ISD::NodeType, unsigned /*Op0*/) { | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 745 | return 0; | 
|  | 746 | } | 
|  | 747 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 748 | unsigned FastISel::FastEmit_rr(MVT, MVT, | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 749 | ISD::NodeType, unsigned /*Op0*/, | 
|  | 750 | unsigned /*Op0*/) { | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 751 | return 0; | 
|  | 752 | } | 
|  | 753 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 754 | unsigned FastISel::FastEmit_i(MVT, MVT, ISD::NodeType, uint64_t /*Imm*/) { | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 755 | return 0; | 
|  | 756 | } | 
|  | 757 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 758 | unsigned FastISel::FastEmit_f(MVT, MVT, | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 759 | ISD::NodeType, ConstantFP * /*FPImm*/) { | 
|  | 760 | return 0; | 
|  | 761 | } | 
|  | 762 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 763 | unsigned FastISel::FastEmit_ri(MVT, MVT, | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 764 | ISD::NodeType, unsigned /*Op0*/, | 
|  | 765 | uint64_t /*Imm*/) { | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 766 | return 0; | 
|  | 767 | } | 
|  | 768 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 769 | unsigned FastISel::FastEmit_rf(MVT, MVT, | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 770 | ISD::NodeType, unsigned /*Op0*/, | 
|  | 771 | ConstantFP * /*FPImm*/) { | 
|  | 772 | return 0; | 
|  | 773 | } | 
|  | 774 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 775 | unsigned FastISel::FastEmit_rri(MVT, MVT, | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 776 | ISD::NodeType, | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 777 | unsigned /*Op0*/, unsigned /*Op1*/, | 
|  | 778 | uint64_t /*Imm*/) { | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 779 | return 0; | 
|  | 780 | } | 
|  | 781 |  | 
|  | 782 | /// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries | 
|  | 783 | /// to emit an instruction with an immediate operand using FastEmit_ri. | 
|  | 784 | /// If that fails, it materializes the immediate into a register and try | 
|  | 785 | /// FastEmit_rr instead. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 786 | unsigned FastISel::FastEmit_ri_(MVT VT, ISD::NodeType Opcode, | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 787 | unsigned Op0, uint64_t Imm, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 788 | MVT ImmType) { | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 789 | // First check if immediate type is legal. If not, we can't use the ri form. | 
| Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 790 | unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 791 | if (ResultReg != 0) | 
|  | 792 | return ResultReg; | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 793 | unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm); | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 794 | if (MaterialReg == 0) | 
|  | 795 | return 0; | 
| Owen Anderson | 0f84e4e | 2008-08-25 23:58:18 +0000 | [diff] [blame] | 796 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 797 | } | 
|  | 798 |  | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 799 | /// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries | 
|  | 800 | /// to emit an instruction with a floating-point immediate operand using | 
|  | 801 | /// FastEmit_rf. If that fails, it materializes the immediate into a register | 
|  | 802 | /// and try FastEmit_rr instead. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 803 | unsigned FastISel::FastEmit_rf_(MVT VT, ISD::NodeType Opcode, | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 804 | unsigned Op0, ConstantFP *FPImm, | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 805 | MVT ImmType) { | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 806 | // First check if immediate type is legal. If not, we can't use the rf form. | 
| Dan Gohman | 151ed61 | 2008-08-27 18:15:05 +0000 | [diff] [blame] | 807 | unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm); | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 808 | if (ResultReg != 0) | 
|  | 809 | return ResultReg; | 
|  | 810 |  | 
|  | 811 | // Materialize the constant in a register. | 
|  | 812 | unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm); | 
|  | 813 | if (MaterialReg == 0) { | 
| Dan Gohman | 96a9999 | 2008-08-27 18:01:42 +0000 | [diff] [blame] | 814 | // If the target doesn't have a way to directly enter a floating-point | 
|  | 815 | // value into a register, use an alternate approach. | 
|  | 816 | // TODO: The current approach only supports floating-point constants | 
|  | 817 | // that can be constructed by conversion from integer values. This should | 
|  | 818 | // be replaced by code that creates a load from a constant-pool entry, | 
|  | 819 | // which will require some target-specific work. | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 820 | const APFloat &Flt = FPImm->getValueAPF(); | 
| Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 821 | EVT IntVT = TLI.getPointerTy(); | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 822 |  | 
|  | 823 | uint64_t x[2]; | 
|  | 824 | uint32_t IntBitWidth = IntVT.getSizeInBits(); | 
| Dale Johannesen | 23a9855 | 2008-10-09 23:00:39 +0000 | [diff] [blame] | 825 | bool isExact; | 
|  | 826 | (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true, | 
|  | 827 | APFloat::rmTowardZero, &isExact); | 
|  | 828 | if (!isExact) | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 829 | return 0; | 
|  | 830 | APInt IntVal(IntBitWidth, 2, x); | 
|  | 831 |  | 
|  | 832 | unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(), | 
|  | 833 | ISD::Constant, IntVal.getZExtValue()); | 
|  | 834 | if (IntegerReg == 0) | 
|  | 835 | return 0; | 
|  | 836 | MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT, | 
|  | 837 | ISD::SINT_TO_FP, IntegerReg); | 
|  | 838 | if (MaterialReg == 0) | 
|  | 839 | return 0; | 
|  | 840 | } | 
|  | 841 | return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg); | 
|  | 842 | } | 
|  | 843 |  | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 844 | unsigned FastISel::createResultReg(const TargetRegisterClass* RC) { | 
|  | 845 | return MRI.createVirtualRegister(RC); | 
| Evan Cheng | 83785c8 | 2008-08-20 22:45:34 +0000 | [diff] [blame] | 846 | } | 
|  | 847 |  | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 848 | unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode, | 
| Dan Gohman | 77ad796 | 2008-08-20 18:09:38 +0000 | [diff] [blame] | 849 | const TargetRegisterClass* RC) { | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 850 | unsigned ResultReg = createResultReg(RC); | 
| Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 851 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 852 |  | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 853 | BuildMI(MBB, DL, II, ResultReg); | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 854 | return ResultReg; | 
|  | 855 | } | 
|  | 856 |  | 
|  | 857 | unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode, | 
|  | 858 | const TargetRegisterClass *RC, | 
|  | 859 | unsigned Op0) { | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 860 | unsigned ResultReg = createResultReg(RC); | 
| Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 861 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 862 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 863 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 864 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 865 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 866 | BuildMI(MBB, DL, II).addReg(Op0); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 867 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 868 | II.ImplicitDefs[0], RC, RC); | 
|  | 869 | if (!InsertedCopy) | 
|  | 870 | ResultReg = 0; | 
|  | 871 | } | 
|  | 872 |  | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 873 | return ResultReg; | 
|  | 874 | } | 
|  | 875 |  | 
|  | 876 | unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode, | 
|  | 877 | const TargetRegisterClass *RC, | 
|  | 878 | unsigned Op0, unsigned Op1) { | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 879 | unsigned ResultReg = createResultReg(RC); | 
| Dan Gohman | bb46633 | 2008-08-20 21:05:57 +0000 | [diff] [blame] | 880 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 881 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 882 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 883 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 884 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 885 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 886 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 887 | II.ImplicitDefs[0], RC, RC); | 
|  | 888 | if (!InsertedCopy) | 
|  | 889 | ResultReg = 0; | 
|  | 890 | } | 
| Dan Gohman | b0cf29c | 2008-08-13 20:19:35 +0000 | [diff] [blame] | 891 | return ResultReg; | 
|  | 892 | } | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 893 |  | 
|  | 894 | unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode, | 
|  | 895 | const TargetRegisterClass *RC, | 
|  | 896 | unsigned Op0, uint64_t Imm) { | 
|  | 897 | unsigned ResultReg = createResultReg(RC); | 
|  | 898 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
|  | 899 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 900 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 901 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 902 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 903 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 904 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 905 | II.ImplicitDefs[0], RC, RC); | 
|  | 906 | if (!InsertedCopy) | 
|  | 907 | ResultReg = 0; | 
|  | 908 | } | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 909 | return ResultReg; | 
|  | 910 | } | 
|  | 911 |  | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 912 | unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode, | 
|  | 913 | const TargetRegisterClass *RC, | 
|  | 914 | unsigned Op0, ConstantFP *FPImm) { | 
|  | 915 | unsigned ResultReg = createResultReg(RC); | 
|  | 916 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
|  | 917 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 918 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 919 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 920 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 921 | BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 922 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 923 | II.ImplicitDefs[0], RC, RC); | 
|  | 924 | if (!InsertedCopy) | 
|  | 925 | ResultReg = 0; | 
|  | 926 | } | 
| Dan Gohman | 10df0fa | 2008-08-27 01:09:54 +0000 | [diff] [blame] | 927 | return ResultReg; | 
|  | 928 | } | 
|  | 929 |  | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 930 | unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode, | 
|  | 931 | const TargetRegisterClass *RC, | 
|  | 932 | unsigned Op0, unsigned Op1, uint64_t Imm) { | 
|  | 933 | unsigned ResultReg = createResultReg(RC); | 
|  | 934 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
|  | 935 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 936 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 937 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 938 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 939 | BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 940 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 941 | II.ImplicitDefs[0], RC, RC); | 
|  | 942 | if (!InsertedCopy) | 
|  | 943 | ResultReg = 0; | 
|  | 944 | } | 
| Dan Gohman | d5fe57d | 2008-08-21 01:41:07 +0000 | [diff] [blame] | 945 | return ResultReg; | 
|  | 946 | } | 
| Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 947 |  | 
|  | 948 | unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode, | 
|  | 949 | const TargetRegisterClass *RC, | 
|  | 950 | uint64_t Imm) { | 
|  | 951 | unsigned ResultReg = createResultReg(RC); | 
|  | 952 | const TargetInstrDesc &II = TII.get(MachineInstOpcode); | 
|  | 953 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 954 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 955 | BuildMI(MBB, DL, II, ResultReg).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 956 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 957 | BuildMI(MBB, DL, II).addImm(Imm); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 958 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 959 | II.ImplicitDefs[0], RC, RC); | 
|  | 960 | if (!InsertedCopy) | 
|  | 961 | ResultReg = 0; | 
|  | 962 | } | 
| Owen Anderson | 6d0c25e | 2008-08-25 20:20:32 +0000 | [diff] [blame] | 963 | return ResultReg; | 
| Evan Cheng | b41aec5 | 2008-08-25 22:20:39 +0000 | [diff] [blame] | 964 | } | 
| Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 965 |  | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 966 | unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT, | 
| Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 967 | unsigned Op0, uint32_t Idx) { | 
| Owen Anderson | 40a468f | 2008-08-28 17:47:37 +0000 | [diff] [blame] | 968 | const TargetRegisterClass* RC = MRI.getRegClass(Op0); | 
| Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 969 |  | 
| Evan Cheng | 536ab13 | 2009-01-22 09:10:11 +0000 | [diff] [blame] | 970 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); | 
| Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 971 | const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG); | 
|  | 972 |  | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 973 | if (II.getNumDefs() >= 1) | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 974 | BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 975 | else { | 
| Bill Wendling | 9bc96a5 | 2009-02-03 00:55:04 +0000 | [diff] [blame] | 976 | BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx); | 
| Evan Cheng | 5960e4e | 2008-09-08 08:38:20 +0000 | [diff] [blame] | 977 | bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, | 
|  | 978 | II.ImplicitDefs[0], RC, RC); | 
|  | 979 | if (!InsertedCopy) | 
|  | 980 | ResultReg = 0; | 
|  | 981 | } | 
| Owen Anderson | 8970f00 | 2008-08-27 22:30:02 +0000 | [diff] [blame] | 982 | return ResultReg; | 
|  | 983 | } | 
| Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 984 |  | 
|  | 985 | /// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op | 
|  | 986 | /// with all but the least significant bit set to zero. | 
| Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 987 | unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op) { | 
| Dan Gohman | 14ea1ec | 2009-03-13 20:42:20 +0000 | [diff] [blame] | 988 | return FastEmit_ri(VT, VT, ISD::AND, Op, 1); | 
|  | 989 | } |