blob: a8ed6f69c0e6d74e329d4d51a954a47ab38ce472 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
2//
3// This file defines a simple peephole instruction selector for the x86 platform
4//
5//===----------------------------------------------------------------------===//
6
7#include "X86.h"
Chris Lattner055c9652002-10-29 21:05:24 +00008#include "X86InstrInfo.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +00009#include "X86InstrBuilder.h"
Chris Lattner72614082002-10-25 22:55:53 +000010#include "llvm/Function.h"
11#include "llvm/iTerminators.h"
Brian Gaeke1749d632002-11-07 17:59:21 +000012#include "llvm/iOperators.h"
Brian Gaekea1719c92002-10-31 23:03:59 +000013#include "llvm/iOther.h"
Chris Lattner51b49a92002-11-02 19:45:49 +000014#include "llvm/iPHINode.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "llvm/iMemory.h"
Chris Lattner72614082002-10-25 22:55:53 +000016#include "llvm/Type.h"
Brian Gaeke20244b72002-12-12 15:33:40 +000017#include "llvm/DerivedTypes.h"
Chris Lattnerc5291f52002-10-27 21:16:59 +000018#include "llvm/Constants.h"
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000019#include "llvm/Pass.h"
Chris Lattner341a9372002-10-29 17:43:55 +000020#include "llvm/CodeGen/MachineFunction.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/Target/TargetMachine.h"
Chris Lattner72614082002-10-25 22:55:53 +000023#include "llvm/Support/InstVisitor.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000024#include "llvm/Target/MRegisterInfo.h"
25#include <map>
Chris Lattner72614082002-10-25 22:55:53 +000026
Chris Lattner06925362002-11-17 21:56:38 +000027using namespace MOTy; // Get Use, Def, UseAndDef
28
Chris Lattner333b2fa2002-12-13 10:09:43 +000029
30/// BMI - A special BuildMI variant that takes an iterator to insert the
31/// instruction at as well as a basic block.
Brian Gaeke71794c02002-12-13 11:22:48 +000032/// this is the version for when you have a destination register in mind.
33inline static MachineInstrBuilder BMI(MachineBasicBlock *MBB,
Chris Lattner333b2fa2002-12-13 10:09:43 +000034 MachineBasicBlock::iterator &I,
35 MachineOpCode Opcode,
36 unsigned NumOperands,
37 unsigned DestReg) {
38 MachineInstr *MI = new MachineInstr(Opcode, NumOperands+1, true, true);
Brian Gaeke71794c02002-12-13 11:22:48 +000039 I = ++MBB->insert(I, MI);
Chris Lattner333b2fa2002-12-13 10:09:43 +000040 return MachineInstrBuilder(MI).addReg(DestReg, MOTy::Def);
41}
42
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000043/// BMI - A special BuildMI variant that takes an iterator to insert the
44/// instruction at as well as a basic block.
Brian Gaeke71794c02002-12-13 11:22:48 +000045inline static MachineInstrBuilder BMI(MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000046 MachineBasicBlock::iterator &I,
47 MachineOpCode Opcode,
48 unsigned NumOperands) {
49 MachineInstr *MI = new MachineInstr(Opcode, NumOperands, true, true);
Brian Gaeke71794c02002-12-13 11:22:48 +000050 I = ++MBB->insert(I, MI);
Chris Lattnerf08ad9f2002-12-13 10:50:40 +000051 return MachineInstrBuilder(MI);
52}
53
Chris Lattner333b2fa2002-12-13 10:09:43 +000054
Chris Lattner72614082002-10-25 22:55:53 +000055namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000056 struct ISel : public FunctionPass, InstVisitor<ISel> {
57 TargetMachine &TM;
Chris Lattner341a9372002-10-29 17:43:55 +000058 MachineFunction *F; // The function we are compiling into
59 MachineBasicBlock *BB; // The current MBB we are compiling
Chris Lattner72614082002-10-25 22:55:53 +000060
61 unsigned CurReg;
62 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
63
Chris Lattner333b2fa2002-12-13 10:09:43 +000064 // MBBMap - Mapping between LLVM BB -> Machine BB
65 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
66
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000067 ISel(TargetMachine &tm)
68 : TM(tm), F(0), BB(0), CurReg(MRegisterInfo::FirstVirtualRegister) {}
Chris Lattner72614082002-10-25 22:55:53 +000069
70 /// runOnFunction - Top level implementation of instruction selection for
71 /// the entire function.
72 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000073 bool runOnFunction(Function &Fn) {
Chris Lattner36b36032002-10-29 23:40:58 +000074 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000075
76 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
77 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
78
79 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000080 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000081
82 // Select the PHI nodes
83 SelectPHINodes();
84
Chris Lattner72614082002-10-25 22:55:53 +000085 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000086 MBBMap.clear();
Chris Lattner94e8ee22002-11-21 17:26:58 +000087 CurReg = MRegisterInfo::FirstVirtualRegister;
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000088 F = 0;
Chris Lattner72614082002-10-25 22:55:53 +000089 return false; // We never modify the LLVM itself.
90 }
91
92 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000093 /// block. This simply creates a new MachineBasicBlock to emit code into
94 /// and adds it to the current MachineFunction. Subsequent visit* for
95 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +000096 ///
97 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +000098 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +000099 }
100
Chris Lattner333b2fa2002-12-13 10:09:43 +0000101
102 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
103 /// because we have to generate our sources into the source basic blocks,
104 /// not the current one.
105 ///
106 void SelectPHINodes();
107
Chris Lattner72614082002-10-25 22:55:53 +0000108 // Visitation methods for various instructions. These methods simply emit
109 // fixed X86 code for each instruction.
110 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000111
112 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000113 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000114 void visitBranchInst(BranchInst &BI);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000115 void visitCallInst(CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000116
117 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000118 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000119 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
120 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Brian Gaeke20244b72002-12-12 15:33:40 +0000121 void doMultiply(unsigned destReg, const Type *resultType,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000122 unsigned op0Reg, unsigned op1Reg,
123 MachineBasicBlock *MBB,
124 MachineBasicBlock::iterator &MBBI);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000125 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000126
Chris Lattnerf01729e2002-11-02 20:54:46 +0000127 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
128 void visitRem(BinaryOperator &B) { visitDivRem(B); }
129 void visitDivRem(BinaryOperator &B);
130
Chris Lattnere2954c82002-11-02 20:04:26 +0000131 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000132 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
133 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
134 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000135
136 // Binary comparison operators
Chris Lattner05093a52002-11-21 15:52:38 +0000137 void visitSetCCInst(SetCondInst &I, unsigned OpNum);
138 void visitSetEQ(SetCondInst &I) { visitSetCCInst(I, 0); }
139 void visitSetNE(SetCondInst &I) { visitSetCCInst(I, 1); }
140 void visitSetLT(SetCondInst &I) { visitSetCCInst(I, 2); }
141 void visitSetGT(SetCondInst &I) { visitSetCCInst(I, 3); }
142 void visitSetLE(SetCondInst &I) { visitSetCCInst(I, 4); }
143 void visitSetGE(SetCondInst &I) { visitSetCCInst(I, 5); }
Chris Lattner6fc3c522002-11-17 21:11:55 +0000144
145 // Memory Instructions
146 void visitLoadInst(LoadInst &I);
147 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000148 void visitGetElementPtrInst(GetElementPtrInst &I);
149 void visitMallocInst(MallocInst &I);
Brian Gaekee48ec012002-12-13 06:46:31 +0000150 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000151 void visitAllocaInst(AllocaInst &I);
152
Chris Lattnere2954c82002-11-02 20:04:26 +0000153 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000154 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000155 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000156 void visitCastInst(CastInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000157
158 void visitInstruction(Instruction &I) {
159 std::cerr << "Cannot instruction select: " << I;
160 abort();
161 }
162
Brian Gaeke95780cc2002-12-13 07:56:18 +0000163 /// promote32 - Make a value 32-bits wide, and put it somewhere.
164 void promote32 (const unsigned targetReg, Value *v);
165
166 // emitGEPOperation - Common code shared between visitGetElementPtrInst and
Chris Lattnerc0812d82002-12-13 06:56:29 +0000167 // constant expression GEP support.
168 //
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000169 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator&IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000170 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000171 User::op_iterator IdxEnd, unsigned TargetReg);
172
Chris Lattnerc5291f52002-10-27 21:16:59 +0000173 /// copyConstantToRegister - Output the instructions required to put the
174 /// specified constant into the specified register.
175 ///
Chris Lattner333b2fa2002-12-13 10:09:43 +0000176 void copyConstantToRegister(Constant *C, unsigned Reg,
177 MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000178 MachineBasicBlock::iterator &MBBI);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000179
Brian Gaeke20244b72002-12-12 15:33:40 +0000180 /// makeAnotherReg - This method returns the next register number
181 /// we haven't yet used.
Chris Lattnerc0812d82002-12-13 06:56:29 +0000182 unsigned makeAnotherReg(const Type *Ty) {
183 // Add the mapping of regnumber => reg class to MachineFunction
184 F->addRegMap(CurReg, TM.getRegisterInfo()->getRegClassForType(Ty));
185 return CurReg++;
Brian Gaeke20244b72002-12-12 15:33:40 +0000186 }
187
Chris Lattner72614082002-10-25 22:55:53 +0000188 /// getReg - This method turns an LLVM value into a register number. This
189 /// is guaranteed to produce the same register number for a particular value
190 /// every time it is queried.
191 ///
192 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000193 unsigned getReg(Value *V) {
194 // Just append to the end of the current bb.
195 MachineBasicBlock::iterator It = BB->end();
196 return getReg(V, BB, It);
197 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000198 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000199 MachineBasicBlock::iterator &IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000200 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000201 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000202 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000203 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000204 }
Chris Lattner72614082002-10-25 22:55:53 +0000205
Chris Lattner6f8fd252002-10-27 21:23:43 +0000206 // If this operand is a constant, emit the code to copy the constant into
207 // the register here...
208 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000209 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000210 copyConstantToRegister(C, Reg, BB, IPt);
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000211 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
212 // Move the address of the global into the register
Brian Gaeke71794c02002-12-13 11:22:48 +0000213 BMI(MBB, IPt, X86::MOVir32, 1, Reg).addReg(GV);
Chris Lattnerd6c4cfa2002-12-04 17:15:34 +0000214 } else if (Argument *A = dyn_cast<Argument>(V)) {
Brian Gaeke95780cc2002-12-13 07:56:18 +0000215 // Find the position of the argument in the argument list.
216 const Function *f = F->getFunction ();
Brian Gaekeed6902c2002-12-13 09:28:50 +0000217 // The function's arguments look like this:
218 // [EBP] -- copy of old EBP
219 // [EBP + 4] -- return address
220 // [EBP + 8] -- first argument (leftmost lexically)
221 // So we want to start with counter = 2.
Chris Lattner333b2fa2002-12-13 10:09:43 +0000222 int counter = 2, argPos = -1;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000223 for (Function::const_aiterator ai = f->abegin (), ae = f->aend ();
224 ai != ae; ++ai) {
Brian Gaeke95780cc2002-12-13 07:56:18 +0000225 if (&(*ai) == A) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000226 argPos = counter;
Brian Gaekeed6902c2002-12-13 09:28:50 +0000227 break; // Only need to find it once. ;-)
Brian Gaeke95780cc2002-12-13 07:56:18 +0000228 }
Brian Gaekeed6902c2002-12-13 09:28:50 +0000229 ++counter;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000230 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000231 assert (argPos != -1
Brian Gaeke95780cc2002-12-13 07:56:18 +0000232 && "Argument not found in current function's argument list");
Chris Lattner333b2fa2002-12-13 10:09:43 +0000233 // Load it out of the stack frame at EBP + 4*argPos.
Brian Gaeke71794c02002-12-13 11:22:48 +0000234 addRegOffset(BMI(MBB, IPt, X86::MOVmr32, 4, Reg), X86::EBP, 4*argPos);
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000235 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000236
Chris Lattner72614082002-10-25 22:55:53 +0000237 return Reg;
238 }
Chris Lattner72614082002-10-25 22:55:53 +0000239 };
240}
241
Chris Lattner43189d12002-11-17 20:07:45 +0000242/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
243/// Representation.
244///
245enum TypeClass {
246 cByte, cShort, cInt, cLong, cFloat, cDouble
247};
248
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000249/// getClass - Turn a primitive type into a "class" number which is based on the
250/// size of the type, and whether or not it is floating point.
251///
Chris Lattner43189d12002-11-17 20:07:45 +0000252static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000253 switch (Ty->getPrimitiveID()) {
254 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000255 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000256 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000257 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000258 case Type::IntTyID:
259 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000260 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000261
262 case Type::LongTyID:
Chris Lattnerc0812d82002-12-13 06:56:29 +0000263 case Type::ULongTyID: //return cLong; // Longs are class #3
264 return cInt; // FIXME: LONGS ARE TREATED AS INTS!
265
Chris Lattner43189d12002-11-17 20:07:45 +0000266 case Type::FloatTyID: return cFloat; // Float is class #4
267 case Type::DoubleTyID: return cDouble; // Doubles are class #5
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000268 default:
269 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000270 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000271 }
272}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000273
Chris Lattner06925362002-11-17 21:56:38 +0000274
Chris Lattnerc5291f52002-10-27 21:16:59 +0000275/// copyConstantToRegister - Output the instructions required to put the
276/// specified constant into the specified register.
277///
Chris Lattner333b2fa2002-12-13 10:09:43 +0000278void ISel::copyConstantToRegister(Constant *C, unsigned R,
Brian Gaeke71794c02002-12-13 11:22:48 +0000279 MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000280 MachineBasicBlock::iterator &IP) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000281 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
282 if (CE->getOpcode() == Instruction::GetElementPtr) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000283 emitGEPOperation(BB, IP, CE->getOperand(0),
284 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000285 return;
286 }
287
Brian Gaeke20244b72002-12-12 15:33:40 +0000288 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerc0812d82002-12-13 06:56:29 +0000289 assert (0 && "Constant expressions not yet handled!\n");
Brian Gaeke20244b72002-12-12 15:33:40 +0000290 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000291
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000292 if (C->getType()->isIntegral()) {
293 unsigned Class = getClass(C->getType());
294 assert(Class != 3 && "Type not handled yet!");
295
296 static const unsigned IntegralOpcodeTab[] = {
297 X86::MOVir8, X86::MOVir16, X86::MOVir32
298 };
299
300 if (C->getType()->isSigned()) {
301 ConstantSInt *CSI = cast<ConstantSInt>(C);
Brian Gaeke71794c02002-12-13 11:22:48 +0000302 BMI(MBB, IP, IntegralOpcodeTab[Class], 1, R).addSImm(CSI->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000303 } else {
304 ConstantUInt *CUI = cast<ConstantUInt>(C);
Brian Gaeke71794c02002-12-13 11:22:48 +0000305 BMI(MBB, IP, IntegralOpcodeTab[Class], 1, R).addZImm(CUI->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000306 }
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000307 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000308 // Copy zero (null pointer) to the register.
Brian Gaeke71794c02002-12-13 11:22:48 +0000309 BMI(MBB, IP, X86::MOVir32, 1, R).addZImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000310 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000311 unsigned SrcReg = getReg(CPR->getValue(), BB, IP);
Brian Gaeke71794c02002-12-13 11:22:48 +0000312 BMI(MBB, IP, X86::MOVrr32, 1, R).addReg(SrcReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000313 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000314 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000315 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000316 }
317}
318
Chris Lattner333b2fa2002-12-13 10:09:43 +0000319/// SelectPHINodes - Insert machine code to generate phis. This is tricky
320/// because we have to generate our sources into the source basic blocks, not
321/// the current one.
322///
323void ISel::SelectPHINodes() {
324 const Function &LF = *F->getFunction(); // The LLVM function...
325 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
326 const BasicBlock *BB = I;
327 MachineBasicBlock *MBB = MBBMap[I];
328
329 // Loop over all of the PHI nodes in the LLVM basic block...
330 unsigned NumPHIs = 0;
331 for (BasicBlock::const_iterator I = BB->begin();
332 PHINode *PN = (PHINode*)dyn_cast<PHINode>(&*I); ++I) {
333 // Create a new machine instr PHI node, and insert it.
334 MachineInstr *MI = BuildMI(X86::PHI, PN->getNumOperands(), getReg(*PN));
335 MBB->insert(MBB->begin()+NumPHIs++, MI); // Insert it at the top of the BB
336
337 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
338 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
339
340 // Get the incoming value into a virtual register. If it is not already
341 // available in a virtual register, insert the computation code into
342 // PredMBB
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000343 MachineBasicBlock::iterator PI = PredMBB->end()-1;
344 MI->addRegOperand(getReg(PN->getIncomingValue(i), PredMBB, PI));
345
Chris Lattner333b2fa2002-12-13 10:09:43 +0000346
347 // FIXME: Pass in the MachineBasicBlocks instead of the basic blocks...
348 MI->addPCDispOperand(PN->getIncomingBlock(i)); // PredMBB
349 }
350 }
351 }
352}
353
354
Chris Lattner06925362002-11-17 21:56:38 +0000355
Brian Gaeke1749d632002-11-07 17:59:21 +0000356/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
357/// register, then move it to wherever the result should be.
358/// We handle FP setcc instructions by pushing them, doing a
359/// compare-and-pop-twice, and then copying the concodes to the main
360/// processor's concodes (I didn't make this up, it's in the Intel manual)
361///
Chris Lattner05093a52002-11-21 15:52:38 +0000362void ISel::visitSetCCInst(SetCondInst &I, unsigned OpNum) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000363 // The arguments are already supposed to be of the same type.
Chris Lattner05093a52002-11-21 15:52:38 +0000364 const Type *CompTy = I.getOperand(0)->getType();
365 unsigned reg1 = getReg(I.getOperand(0));
366 unsigned reg2 = getReg(I.getOperand(1));
367
368 unsigned Class = getClass(CompTy);
369 switch (Class) {
370 // Emit: cmp <var1>, <var2> (do the comparison). We can
371 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
372 // 32-bit.
373 case cByte:
374 BuildMI (BB, X86::CMPrr8, 2).addReg (reg1).addReg (reg2);
375 break;
376 case cShort:
377 BuildMI (BB, X86::CMPrr16, 2).addReg (reg1).addReg (reg2);
378 break;
379 case cInt:
380 BuildMI (BB, X86::CMPrr32, 2).addReg (reg1).addReg (reg2);
381 break;
382
383 // Push the variables on the stack with fldl opcodes.
384 // FIXME: assuming var1, var2 are in memory, if not, spill to
385 // stack first
386 case cFloat: // Floats
Brian Gaeke20244b72002-12-12 15:33:40 +0000387 BuildMI (BB, X86::FLDr32, 1).addReg (reg1);
388 BuildMI (BB, X86::FLDr32, 1).addReg (reg2);
Chris Lattner05093a52002-11-21 15:52:38 +0000389 break;
390 case cDouble: // Doubles
Brian Gaeke20244b72002-12-12 15:33:40 +0000391 BuildMI (BB, X86::FLDr64, 1).addReg (reg1);
392 BuildMI (BB, X86::FLDr64, 1).addReg (reg2);
Chris Lattner05093a52002-11-21 15:52:38 +0000393 break;
394 case cLong:
395 default:
396 visitInstruction(I);
397 }
398
399 if (CompTy->isFloatingPoint()) {
400 // (Non-trapping) compare and pop twice.
401 BuildMI (BB, X86::FUCOMPP, 0);
402 // Move fp status word (concodes) to ax.
403 BuildMI (BB, X86::FNSTSWr8, 1, X86::AX);
404 // Load real concodes from ax.
405 BuildMI (BB, X86::SAHF, 1).addReg(X86::AH);
406 }
407
Brian Gaeke1749d632002-11-07 17:59:21 +0000408 // Emit setOp instruction (extract concode; clobbers ax),
409 // using the following mapping:
410 // LLVM -> X86 signed X86 unsigned
411 // ----- ----- -----
412 // seteq -> sete sete
413 // setne -> setne setne
414 // setlt -> setl setb
415 // setgt -> setg seta
416 // setle -> setle setbe
417 // setge -> setge setae
Chris Lattner05093a52002-11-21 15:52:38 +0000418
419 static const unsigned OpcodeTab[2][6] = {
Chris Lattner4b4e9dd2002-11-21 16:19:42 +0000420 {X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAr, X86::SETBEr, X86::SETAEr},
421 {X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGr, X86::SETLEr, X86::SETGEr},
Chris Lattner05093a52002-11-21 15:52:38 +0000422 };
423
424 BuildMI(BB, OpcodeTab[CompTy->isSigned()][OpNum], 0, X86::AL);
425
Brian Gaeke1749d632002-11-07 17:59:21 +0000426 // Put it in the result using a move.
Chris Lattner05093a52002-11-21 15:52:38 +0000427 BuildMI (BB, X86::MOVrr8, 1, getReg(I)).addReg(X86::AL);
Brian Gaeke1749d632002-11-07 17:59:21 +0000428}
Chris Lattner51b49a92002-11-02 19:45:49 +0000429
Brian Gaekec2505982002-11-30 11:57:28 +0000430/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
431/// operand, in the specified target register.
432void
Chris Lattnerc0812d82002-12-13 06:56:29 +0000433ISel::promote32 (unsigned targetReg, Value *v)
Brian Gaekec2505982002-11-30 11:57:28 +0000434{
435 unsigned vReg = getReg (v);
436 unsigned Class = getClass (v->getType ());
437 bool isUnsigned = v->getType ()->isUnsigned ();
438 assert (((Class == cByte) || (Class == cShort) || (Class == cInt))
439 && "Unpromotable operand class in promote32");
440 switch (Class)
441 {
442 case cByte:
443 // Extend value into target register (8->32)
444 if (isUnsigned)
445 BuildMI (BB, X86::MOVZXr32r8, 1, targetReg).addReg (vReg);
446 else
447 BuildMI (BB, X86::MOVSXr32r8, 1, targetReg).addReg (vReg);
448 break;
449 case cShort:
450 // Extend value into target register (16->32)
451 if (isUnsigned)
452 BuildMI (BB, X86::MOVZXr32r16, 1, targetReg).addReg (vReg);
453 else
454 BuildMI (BB, X86::MOVSXr32r16, 1, targetReg).addReg (vReg);
455 break;
456 case cInt:
457 // Move value into target register (32->32)
458 BuildMI (BB, X86::MOVrr32, 1, targetReg).addReg (vReg);
459 break;
460 }
461}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000462
Chris Lattner72614082002-10-25 22:55:53 +0000463/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
464/// we have the following possibilities:
465///
466/// ret void: No return value, simply emit a 'ret' instruction
467/// ret sbyte, ubyte : Extend value into EAX and return
468/// ret short, ushort: Extend value into EAX and return
469/// ret int, uint : Move value into EAX and return
470/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +0000471/// ret long, ulong : Move value into EAX/EDX and return
472/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +0000473///
Brian Gaekec2505982002-11-30 11:57:28 +0000474void
475ISel::visitReturnInst (ReturnInst &I)
476{
477 if (I.getNumOperands () == 0)
478 {
479 // Emit a 'ret' instruction
480 BuildMI (BB, X86::RET, 0);
481 return;
482 }
483 Value *rv = I.getOperand (0);
484 unsigned Class = getClass (rv->getType ());
485 switch (Class)
486 {
487 // integral return values: extend or move into EAX and return.
488 case cByte:
489 case cShort:
490 case cInt:
491 promote32 (X86::EAX, rv);
492 break;
493 // ret float/double: top of FP stack
494 // FLD <val>
495 case cFloat: // Floats
Brian Gaeke20244b72002-12-12 15:33:40 +0000496 BuildMI (BB, X86::FLDr32, 1).addReg (getReg (rv));
Brian Gaekec2505982002-11-30 11:57:28 +0000497 break;
498 case cDouble: // Doubles
Brian Gaeke20244b72002-12-12 15:33:40 +0000499 BuildMI (BB, X86::FLDr64, 1).addReg (getReg (rv));
Brian Gaekec2505982002-11-30 11:57:28 +0000500 break;
501 case cLong:
502 // ret long: use EAX(least significant 32 bits)/EDX (most
503 // significant 32)...uh, I think so Brain, but how do i call
504 // up the two parts of the value from inside this mouse
505 // cage? *zort*
506 default:
507 visitInstruction (I);
508 }
Chris Lattner43189d12002-11-17 20:07:45 +0000509 // Emit a 'ret' instruction
Brian Gaekec2505982002-11-30 11:57:28 +0000510 BuildMI (BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +0000511}
512
Chris Lattner51b49a92002-11-02 19:45:49 +0000513/// visitBranchInst - Handle conditional and unconditional branches here. Note
514/// that since code layout is frozen at this point, that if we are trying to
515/// jump to a block that is the immediate successor of the current block, we can
516/// just make a fall-through. (but we don't currently).
517///
Brian Gaekec03a0cb2002-11-19 09:08:47 +0000518void
519ISel::visitBranchInst (BranchInst & BI)
520{
521 if (BI.isConditional ())
522 {
523 BasicBlock *ifTrue = BI.getSuccessor (0);
524 BasicBlock *ifFalse = BI.getSuccessor (1); // this is really unobvious
Chris Lattner2df035b2002-11-02 19:27:56 +0000525
Brian Gaekec03a0cb2002-11-19 09:08:47 +0000526 // simplest thing I can think of: compare condition with zero,
527 // followed by jump-if-equal to ifFalse, and jump-if-nonequal to
528 // ifTrue
529 unsigned int condReg = getReg (BI.getCondition ());
Chris Lattner97ad9e12002-11-21 01:59:50 +0000530 BuildMI (BB, X86::CMPri8, 2).addReg (condReg).addZImm (0);
Brian Gaekec03a0cb2002-11-19 09:08:47 +0000531 BuildMI (BB, X86::JNE, 1).addPCDisp (BI.getSuccessor (0));
532 BuildMI (BB, X86::JE, 1).addPCDisp (BI.getSuccessor (1));
533 }
534 else // unconditional branch
535 {
536 BuildMI (BB, X86::JMP, 1).addPCDisp (BI.getSuccessor (0));
537 }
Chris Lattner2df035b2002-11-02 19:27:56 +0000538}
539
Brian Gaeke18a20212002-11-29 12:01:58 +0000540/// visitCallInst - Push args on stack and do a procedure call instruction.
541void
542ISel::visitCallInst (CallInst & CI)
543{
Misha Brukman0d2cf3a2002-12-04 19:22:53 +0000544 // keep a counter of how many bytes we pushed on the stack
545 unsigned bytesPushed = 0;
546
Brian Gaeke18a20212002-11-29 12:01:58 +0000547 // Push the arguments on the stack in reverse order, as specified by
548 // the ABI.
Chris Lattnerd852c152002-12-03 20:30:12 +0000549 for (unsigned i = CI.getNumOperands()-1; i >= 1; --i)
Brian Gaeke18a20212002-11-29 12:01:58 +0000550 {
551 Value *v = CI.getOperand (i);
Brian Gaeke18a20212002-11-29 12:01:58 +0000552 switch (getClass (v->getType ()))
553 {
Brian Gaekec2505982002-11-30 11:57:28 +0000554 case cByte:
555 case cShort:
Brian Gaekebb25f2f2002-12-03 00:51:09 +0000556 // Promote V to 32 bits wide, and move the result into EAX,
557 // then push EAX.
Brian Gaekec2505982002-11-30 11:57:28 +0000558 promote32 (X86::EAX, v);
559 BuildMI (BB, X86::PUSHr32, 1).addReg (X86::EAX);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +0000560 bytesPushed += 4;
Brian Gaekec2505982002-11-30 11:57:28 +0000561 break;
Brian Gaeke18a20212002-11-29 12:01:58 +0000562 case cInt:
Chris Lattner33ced562002-12-04 06:56:56 +0000563 case cFloat: {
564 unsigned Reg = getReg(v);
565 BuildMI (BB, X86::PUSHr32, 1).addReg(Reg);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +0000566 bytesPushed += 4;
Brian Gaeke18a20212002-11-29 12:01:58 +0000567 break;
Chris Lattner33ced562002-12-04 06:56:56 +0000568 }
Brian Gaeke18a20212002-11-29 12:01:58 +0000569 default:
Brian Gaekebb25f2f2002-12-03 00:51:09 +0000570 // FIXME: long/ulong/double args not handled.
Brian Gaeke18a20212002-11-29 12:01:58 +0000571 visitInstruction (CI);
572 break;
573 }
574 }
575 // Emit a CALL instruction with PC-relative displacement.
576 BuildMI (BB, X86::CALLpcrel32, 1).addPCDisp (CI.getCalledValue ());
Misha Brukman0d2cf3a2002-12-04 19:22:53 +0000577
578 // Adjust the stack by `bytesPushed' amount if non-zero
579 if (bytesPushed > 0)
580 BuildMI (BB, X86::ADDri32, 2).addReg(X86::ESP).addZImm(bytesPushed);
Chris Lattnera3243642002-12-04 23:45:28 +0000581
582 // If there is a return value, scavenge the result from the location the call
583 // leaves it in...
584 //
Chris Lattner4fa1acc2002-12-04 23:50:28 +0000585 if (CI.getType() != Type::VoidTy) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000586 unsigned resultTypeClass = getClass (CI.getType ());
587 switch (resultTypeClass) {
588 case cByte:
589 case cShort:
590 case cInt: {
591 // Integral results are in %eax, or the appropriate portion
592 // thereof.
593 static const unsigned regRegMove[] = {
594 X86::MOVrr8, X86::MOVrr16, X86::MOVrr32
595 };
596 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
597 BuildMI (BB, regRegMove[resultTypeClass], 1,
598 getReg (CI)).addReg (AReg[resultTypeClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +0000599 break;
Brian Gaeke20244b72002-12-12 15:33:40 +0000600 }
601 case cFloat:
602 // Floating-point return values live in %st(0) (i.e., the top of
603 // the FP stack.) The general way to approach this is to do a
604 // FSTP to save the top of the FP stack on the real stack, then
605 // do a MOV to load the top of the real stack into the target
606 // register.
607 visitInstruction (CI); // FIXME: add the right args for the calls below
608 // BuildMI (BB, X86::FSTPm32, 0);
609 // BuildMI (BB, X86::MOVmr32, 0);
610 break;
Chris Lattner4fa1acc2002-12-04 23:50:28 +0000611 default:
612 std::cerr << "Cannot get return value for call of type '"
613 << *CI.getType() << "'\n";
614 visitInstruction(CI);
615 }
Chris Lattnera3243642002-12-04 23:45:28 +0000616 }
Brian Gaekefa8d5712002-11-22 11:07:01 +0000617}
Chris Lattner2df035b2002-11-02 19:27:56 +0000618
Chris Lattner68aad932002-11-02 20:13:22 +0000619/// visitSimpleBinary - Implement simple binary operators for integral types...
620/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or,
621/// 4 for Xor.
622///
623void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
624 if (B.getType() == Type::BoolTy) // FIXME: Handle bools for logicals
Chris Lattnere2954c82002-11-02 20:04:26 +0000625 visitInstruction(B);
626
627 unsigned Class = getClass(B.getType());
628 if (Class > 2) // FIXME: Handle longs
629 visitInstruction(B);
630
631 static const unsigned OpcodeTab[][4] = {
Chris Lattner68aad932002-11-02 20:13:22 +0000632 // Arithmetic operators
633 { X86::ADDrr8, X86::ADDrr16, X86::ADDrr32, 0 }, // ADD
634 { X86::SUBrr8, X86::SUBrr16, X86::SUBrr32, 0 }, // SUB
635
636 // Bitwise operators
Chris Lattnere2954c82002-11-02 20:04:26 +0000637 { X86::ANDrr8, X86::ANDrr16, X86::ANDrr32, 0 }, // AND
638 { X86:: ORrr8, X86:: ORrr16, X86:: ORrr32, 0 }, // OR
639 { X86::XORrr8, X86::XORrr16, X86::XORrr32, 0 }, // XOR
640 };
641
642 unsigned Opcode = OpcodeTab[OperatorClass][Class];
643 unsigned Op0r = getReg(B.getOperand(0));
644 unsigned Op1r = getReg(B.getOperand(1));
645 BuildMI(BB, Opcode, 2, getReg(B)).addReg(Op0r).addReg(Op1r);
646}
647
Brian Gaeke20244b72002-12-12 15:33:40 +0000648/// doMultiply - Emit appropriate instructions to multiply together
649/// the registers op0Reg and op1Reg, and put the result in destReg.
650/// The type of the result should be given as resultType.
651void
652ISel::doMultiply(unsigned destReg, const Type *resultType,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000653 unsigned op0Reg, unsigned op1Reg,
654 MachineBasicBlock *MBB, MachineBasicBlock::iterator &MBBI)
Brian Gaeke20244b72002-12-12 15:33:40 +0000655{
656 unsigned Class = getClass (resultType);
657
658 // FIXME:
659 assert (Class <= 2 && "Someday, we will learn how to multiply"
660 "longs and floating-point numbers. This is not that day.");
661
662 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
663 static const unsigned MulOpcode[]={ X86::MULrr8, X86::MULrr16, X86::MULrr32 };
664 static const unsigned MovOpcode[]={ X86::MOVrr8, X86::MOVrr16, X86::MOVrr32 };
665 unsigned Reg = Regs[Class];
666
667 // Emit a MOV to put the first operand into the appropriately-sized
668 // subreg of EAX.
Brian Gaeke71794c02002-12-13 11:22:48 +0000669 BMI(MBB, MBBI, MovOpcode[Class], 1, Reg).addReg (op0Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +0000670
671 // Emit the appropriate multiply instruction.
Brian Gaeke71794c02002-12-13 11:22:48 +0000672 BMI(MBB, MBBI, MulOpcode[Class], 1).addReg (op1Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +0000673
674 // Emit another MOV to put the result into the destination register.
Brian Gaeke71794c02002-12-13 11:22:48 +0000675 BMI(MBB, MBBI, MovOpcode[Class], 1, destReg).addReg (Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +0000676}
677
Chris Lattnerca9671d2002-11-02 20:28:58 +0000678/// visitMul - Multiplies are not simple binary operators because they must deal
679/// with the EAX register explicitly.
680///
681void ISel::visitMul(BinaryOperator &I) {
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000682 MachineBasicBlock::iterator MBBI = BB->end();
Brian Gaeke20244b72002-12-12 15:33:40 +0000683 doMultiply (getReg (I), I.getType (),
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000684 getReg (I.getOperand (0)), getReg (I.getOperand (1)),
685 BB, MBBI);
Chris Lattnerf01729e2002-11-02 20:54:46 +0000686}
Chris Lattnerca9671d2002-11-02 20:28:58 +0000687
Chris Lattner06925362002-11-17 21:56:38 +0000688
Chris Lattnerf01729e2002-11-02 20:54:46 +0000689/// visitDivRem - Handle division and remainder instructions... these
690/// instruction both require the same instructions to be generated, they just
691/// select the result from a different register. Note that both of these
692/// instructions work differently for signed and unsigned operands.
693///
694void ISel::visitDivRem(BinaryOperator &I) {
695 unsigned Class = getClass(I.getType());
696 if (Class > 2) // FIXME: Handle longs
697 visitInstruction(I);
698
699 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
700 static const unsigned MovOpcode[]={ X86::MOVrr8, X86::MOVrr16, X86::MOVrr32 };
Brian Gaeke6559bb92002-11-14 22:32:30 +0000701 static const unsigned ExtOpcode[]={ X86::CBW , X86::CWD , X86::CDQ };
Chris Lattnerf01729e2002-11-02 20:54:46 +0000702 static const unsigned ClrOpcode[]={ X86::XORrr8, X86::XORrr16, X86::XORrr32 };
703 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
704
705 static const unsigned DivOpcode[][4] = {
706 { X86::DIVrr8 , X86::DIVrr16 , X86::DIVrr32 , 0 }, // Unsigned division
707 { X86::IDIVrr8, X86::IDIVrr16, X86::IDIVrr32, 0 }, // Signed division
708 };
709
710 bool isSigned = I.getType()->isSigned();
711 unsigned Reg = Regs[Class];
712 unsigned ExtReg = ExtRegs[Class];
Chris Lattner6fc3c522002-11-17 21:11:55 +0000713 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattnerf01729e2002-11-02 20:54:46 +0000714 unsigned Op1Reg = getReg(I.getOperand(1));
715
716 // Put the first operand into one of the A registers...
717 BuildMI(BB, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
718
719 if (isSigned) {
720 // Emit a sign extension instruction...
Chris Lattnera4978cc2002-12-01 23:24:58 +0000721 BuildMI(BB, ExtOpcode[Class], 0);
Chris Lattnerf01729e2002-11-02 20:54:46 +0000722 } else {
723 // If unsigned, emit a zeroing instruction... (reg = xor reg, reg)
724 BuildMI(BB, ClrOpcode[Class], 2, ExtReg).addReg(ExtReg).addReg(ExtReg);
725 }
726
Chris Lattner06925362002-11-17 21:56:38 +0000727 // Emit the appropriate divide or remainder instruction...
Chris Lattner92845e32002-11-21 18:54:29 +0000728 BuildMI(BB, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +0000729
Chris Lattnerf01729e2002-11-02 20:54:46 +0000730 // Figure out which register we want to pick the result out of...
731 unsigned DestReg = (I.getOpcode() == Instruction::Div) ? Reg : ExtReg;
732
Chris Lattnerf01729e2002-11-02 20:54:46 +0000733 // Put the result into the destination register...
734 BuildMI(BB, MovOpcode[Class], 1, getReg(I)).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000735}
Chris Lattnere2954c82002-11-02 20:04:26 +0000736
Chris Lattner06925362002-11-17 21:56:38 +0000737
Brian Gaekea1719c92002-10-31 23:03:59 +0000738/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
739/// for constant immediate shift values, and for constant immediate
740/// shift values equal to 1. Even the general case is sort of special,
741/// because the shift amount has to be in CL, not just any old register.
742///
Chris Lattnerf01729e2002-11-02 20:54:46 +0000743void ISel::visitShiftInst (ShiftInst &I) {
744 unsigned Op0r = getReg (I.getOperand(0));
745 unsigned DestReg = getReg(I);
Chris Lattnere9913f22002-11-02 01:41:55 +0000746 bool isLeftShift = I.getOpcode() == Instruction::Shl;
747 bool isOperandSigned = I.getType()->isUnsigned();
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000748 unsigned OperandClass = getClass(I.getType());
749
750 if (OperandClass > 2)
751 visitInstruction(I); // Can't handle longs yet!
Chris Lattner796df732002-11-02 00:44:25 +0000752
Brian Gaekea1719c92002-10-31 23:03:59 +0000753 if (ConstantUInt *CUI = dyn_cast <ConstantUInt> (I.getOperand (1)))
754 {
Chris Lattner796df732002-11-02 00:44:25 +0000755 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
756 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
757 unsigned char shAmt = CUI->getValue();
758
Chris Lattnere9913f22002-11-02 01:41:55 +0000759 static const unsigned ConstantOperand[][4] = {
760 { X86::SHRir8, X86::SHRir16, X86::SHRir32, 0 }, // SHR
761 { X86::SARir8, X86::SARir16, X86::SARir32, 0 }, // SAR
762 { X86::SHLir8, X86::SHLir16, X86::SHLir32, 0 }, // SHL
763 { X86::SHLir8, X86::SHLir16, X86::SHLir32, 0 }, // SAL = SHL
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000764 };
765
Chris Lattnere9913f22002-11-02 01:41:55 +0000766 const unsigned *OpTab = // Figure out the operand table to use
767 ConstantOperand[isLeftShift*2+isOperandSigned];
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000768
Brian Gaekea1719c92002-10-31 23:03:59 +0000769 // Emit: <insn> reg, shamt (shift-by-immediate opcode "ir" form.)
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000770 BuildMI(BB, OpTab[OperandClass], 2, DestReg).addReg(Op0r).addZImm(shAmt);
Brian Gaekea1719c92002-10-31 23:03:59 +0000771 }
772 else
773 {
774 // The shift amount is non-constant.
775 //
776 // In fact, you can only shift with a variable shift amount if
777 // that amount is already in the CL register, so we have to put it
778 // there first.
779 //
Chris Lattnere9913f22002-11-02 01:41:55 +0000780
Brian Gaekea1719c92002-10-31 23:03:59 +0000781 // Emit: move cl, shiftAmount (put the shift amount in CL.)
Chris Lattnerca9671d2002-11-02 20:28:58 +0000782 BuildMI(BB, X86::MOVrr8, 1, X86::CL).addReg(getReg(I.getOperand(1)));
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000783
784 // This is a shift right (SHR).
Chris Lattnere9913f22002-11-02 01:41:55 +0000785 static const unsigned NonConstantOperand[][4] = {
786 { X86::SHRrr8, X86::SHRrr16, X86::SHRrr32, 0 }, // SHR
787 { X86::SARrr8, X86::SARrr16, X86::SARrr32, 0 }, // SAR
788 { X86::SHLrr8, X86::SHLrr16, X86::SHLrr32, 0 }, // SHL
789 { X86::SHLrr8, X86::SHLrr16, X86::SHLrr32, 0 }, // SAL = SHL
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000790 };
791
Chris Lattnere9913f22002-11-02 01:41:55 +0000792 const unsigned *OpTab = // Figure out the operand table to use
793 NonConstantOperand[isLeftShift*2+isOperandSigned];
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000794
Chris Lattner3a9a6932002-11-21 22:49:20 +0000795 BuildMI(BB, OpTab[OperandClass], 1, DestReg).addReg(Op0r);
Brian Gaekea1719c92002-10-31 23:03:59 +0000796 }
797}
798
Chris Lattner06925362002-11-17 21:56:38 +0000799
Chris Lattner6fc3c522002-11-17 21:11:55 +0000800/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
801/// instruction.
802///
803void ISel::visitLoadInst(LoadInst &I) {
804 unsigned Class = getClass(I.getType());
805 if (Class > 2) // FIXME: Handle longs and others...
806 visitInstruction(I);
807
808 static const unsigned Opcode[] = { X86::MOVmr8, X86::MOVmr16, X86::MOVmr32 };
809
810 unsigned AddressReg = getReg(I.getOperand(0));
811 addDirectMem(BuildMI(BB, Opcode[Class], 4, getReg(I)), AddressReg);
812}
813
Chris Lattner06925362002-11-17 21:56:38 +0000814
Chris Lattner6fc3c522002-11-17 21:11:55 +0000815/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
816/// instruction.
817///
818void ISel::visitStoreInst(StoreInst &I) {
819 unsigned Class = getClass(I.getOperand(0)->getType());
820 if (Class > 2) // FIXME: Handle longs and others...
821 visitInstruction(I);
822
823 static const unsigned Opcode[] = { X86::MOVrm8, X86::MOVrm16, X86::MOVrm32 };
824
825 unsigned ValReg = getReg(I.getOperand(0));
826 unsigned AddressReg = getReg(I.getOperand(1));
827 addDirectMem(BuildMI(BB, Opcode[Class], 1+4), AddressReg).addReg(ValReg);
828}
829
830
Brian Gaekec11232a2002-11-26 10:43:30 +0000831/// visitCastInst - Here we have various kinds of copying with or without
832/// sign extension going on.
Brian Gaekefa8d5712002-11-22 11:07:01 +0000833void
834ISel::visitCastInst (CastInst &CI)
835{
Chris Lattnerf18a36e2002-12-03 18:15:59 +0000836 const Type *targetType = CI.getType ();
Brian Gaeke07f02612002-12-03 07:36:03 +0000837 Value *operand = CI.getOperand (0);
838 unsigned int operandReg = getReg (operand);
Chris Lattnerf18a36e2002-12-03 18:15:59 +0000839 const Type *sourceType = operand->getType ();
Brian Gaeke07f02612002-12-03 07:36:03 +0000840 unsigned int destReg = getReg (CI);
Brian Gaeked474e9c2002-12-06 10:49:33 +0000841 //
842 // Currently we handle:
843 //
844 // 1) cast * to bool
845 //
846 // 2) cast {sbyte, ubyte} to {sbyte, ubyte}
847 // cast {short, ushort} to {ushort, short}
848 // cast {int, uint, ptr} to {int, uint, ptr}
849 //
850 // 3) cast {sbyte, ubyte} to {ushort, short}
851 // cast {sbyte, ubyte} to {int, uint, ptr}
852 // cast {short, ushort} to {int, uint, ptr}
853 //
854 // 4) cast {int, uint, ptr} to {short, ushort}
855 // cast {int, uint, ptr} to {sbyte, ubyte}
856 // cast {short, ushort} to {sbyte, ubyte}
Chris Lattner7d255892002-12-13 11:31:59 +0000857
Brian Gaeked474e9c2002-12-06 10:49:33 +0000858 // 1) Implement casts to bool by using compare on the operand followed
859 // by set if not zero on the result.
860 if (targetType == Type::BoolTy)
861 {
862 BuildMI (BB, X86::CMPri8, 2).addReg (operandReg).addZImm (0);
863 BuildMI (BB, X86::SETNEr, 1, destReg);
864 return;
865 }
Chris Lattner7d255892002-12-13 11:31:59 +0000866
Brian Gaeked474e9c2002-12-06 10:49:33 +0000867 // 2) Implement casts between values of the same type class (as determined
868 // by getClass) by using a register-to-register move.
Chris Lattner7d255892002-12-13 11:31:59 +0000869 unsigned srcClass = sourceType == Type::BoolTy ? cByte : getClass(sourceType);
870 unsigned targClass = getClass (targetType);
Brian Gaeked474e9c2002-12-06 10:49:33 +0000871 static const unsigned regRegMove[] = {
872 X86::MOVrr8, X86::MOVrr16, X86::MOVrr32
873 };
874 if ((srcClass < 3) && (targClass < 3) && (srcClass == targClass))
875 {
876 BuildMI (BB, regRegMove[srcClass], 1, destReg).addReg (operandReg);
877 return;
878 }
879 // 3) Handle cast of SMALLER int to LARGER int using a move with sign
880 // extension or zero extension, depending on whether the source type
881 // was signed.
882 if ((srcClass < 3) && (targClass < 3) && (srcClass < targClass))
883 {
884 static const unsigned ops[] = {
885 X86::MOVSXr16r8, X86::MOVSXr32r8, X86::MOVSXr32r16,
886 X86::MOVZXr16r8, X86::MOVZXr32r8, X86::MOVZXr32r16
887 };
888 unsigned srcSigned = sourceType->isSigned ();
889 BuildMI (BB, ops[3 * srcSigned + srcClass + targClass - 1], 1,
890 destReg).addReg (operandReg);
891 return;
892 }
893 // 4) Handle cast of LARGER int to SMALLER int using a move to EAX
894 // followed by a move out of AX or AL.
895 if ((srcClass < 3) && (targClass < 3) && (srcClass > targClass))
896 {
897 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
898 BuildMI (BB, regRegMove[srcClass], 1,
899 AReg[srcClass]).addReg (operandReg);
900 BuildMI (BB, regRegMove[targClass], 1, destReg).addReg (AReg[srcClass]);
901 return;
902 }
903 // Anything we haven't handled already, we can't (yet) handle at all.
Brian Gaeke20244b72002-12-12 15:33:40 +0000904 //
905 // FP to integral casts can be handled with FISTP to store onto the
906 // stack while converting to integer, followed by a MOV to load from
907 // the stack into the result register. Integral to FP casts can be
908 // handled with MOV to store onto the stack, followed by a FILD to
909 // load from the stack while converting to FP. For the moment, I
910 // can't quite get straight in my head how to borrow myself some
911 // stack space and write on it. Otherwise, this would be trivial.
Brian Gaekefa8d5712002-11-22 11:07:01 +0000912 visitInstruction (CI);
913}
Brian Gaekea1719c92002-10-31 23:03:59 +0000914
Brian Gaeke20244b72002-12-12 15:33:40 +0000915/// visitGetElementPtrInst - I don't know, most programs don't have
916/// getelementptr instructions, right? That means we can put off
917/// implementing this, right? Right. This method emits machine
918/// instructions to perform type-safe pointer arithmetic. I am
919/// guessing this could be cleaned up somewhat to use fewer temporary
920/// registers.
921void
922ISel::visitGetElementPtrInst (GetElementPtrInst &I)
923{
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000924 MachineBasicBlock::iterator MI = BB->end();
925 emitGEPOperation(BB, MI, I.getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000926 I.op_begin()+1, I.op_end(), getReg(I));
Chris Lattnerc0812d82002-12-13 06:56:29 +0000927}
928
Brian Gaeke71794c02002-12-13 11:22:48 +0000929void ISel::emitGEPOperation(MachineBasicBlock *MBB,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000930 MachineBasicBlock::iterator &IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000931 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000932 User::op_iterator IdxEnd, unsigned TargetReg) {
933 const TargetData &TD = TM.getTargetData();
934 const Type *Ty = Src->getType();
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000935 unsigned basePtrReg = getReg(Src, BB, IP);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000936
Brian Gaeke20244b72002-12-12 15:33:40 +0000937 // GEPs have zero or more indices; we must perform a struct access
938 // or array access for each one.
Chris Lattnerc0812d82002-12-13 06:56:29 +0000939 for (GetElementPtrInst::op_iterator oi = IdxBegin,
940 oe = IdxEnd; oi != oe; ++oi) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000941 Value *idx = *oi;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000942 unsigned nextBasePtrReg = makeAnotherReg(Type::UIntTy);
Brian Gaeke20244b72002-12-12 15:33:40 +0000943 if (const StructType *StTy = dyn_cast <StructType> (Ty)) {
944 // It's a struct access. idx is the index into the structure,
945 // which names the field. This index must have ubyte type.
946 const ConstantUInt *CUI = cast <ConstantUInt> (idx);
947 assert (CUI->getType () == Type::UByteTy
948 && "Funny-looking structure index in GEP");
949 // Use the TargetData structure to pick out what the layout of
950 // the structure is in memory. Since the structure index must
951 // be constant, we can get its value and use it to find the
952 // right byte offset from the StructLayout class's list of
953 // structure member offsets.
954 unsigned idxValue = CUI->getValue ();
955 unsigned memberOffset =
956 TD.getStructLayout (StTy)->MemberOffsets[idxValue];
957 // Emit an ADD to add memberOffset to the basePtr.
Brian Gaeke71794c02002-12-13 11:22:48 +0000958 BMI(MBB, IP, X86::ADDri32, 2,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000959 nextBasePtrReg).addReg (basePtrReg).addZImm (memberOffset);
Brian Gaeke20244b72002-12-12 15:33:40 +0000960 // The next type is the member of the structure selected by the
961 // index.
962 Ty = StTy->getElementTypes ()[idxValue];
963 } else if (const SequentialType *SqTy = cast <SequentialType> (Ty)) {
964 // It's an array or pointer access: [ArraySize x ElementType].
Brian Gaeke20244b72002-12-12 15:33:40 +0000965 const Type *typeOfSequentialTypeIndex = SqTy->getIndexType ();
966 // idx is the index into the array. Unlike with structure
967 // indices, we may not know its actual value at code-generation
968 // time.
969 assert (idx->getType () == typeOfSequentialTypeIndex
970 && "Funny-looking array index in GEP");
971 // We want to add basePtrReg to (idxReg * sizeof
972 // ElementType). First, we must find the size of the pointed-to
973 // type. (Not coincidentally, the next type is the type of the
974 // elements in the array.)
975 Ty = SqTy->getElementType ();
976 unsigned elementSize = TD.getTypeSize (Ty);
Brian Gaeke71794c02002-12-13 11:22:48 +0000977 unsigned elementSizeReg = makeAnotherReg(typeOfSequentialTypeIndex);
978 copyConstantToRegister(ConstantSInt::get(typeOfSequentialTypeIndex,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000979 elementSize), elementSizeReg,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000980 BB, IP);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000981
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000982 unsigned idxReg = getReg(idx, BB, IP);
Brian Gaeke20244b72002-12-12 15:33:40 +0000983 // Emit a MUL to multiply the register holding the index by
984 // elementSize, putting the result in memberOffsetReg.
Chris Lattnerc0812d82002-12-13 06:56:29 +0000985 unsigned memberOffsetReg = makeAnotherReg(Type::UIntTy);
Brian Gaeke20244b72002-12-12 15:33:40 +0000986 doMultiply (memberOffsetReg, typeOfSequentialTypeIndex,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000987 elementSizeReg, idxReg, BB, IP);
Brian Gaeke20244b72002-12-12 15:33:40 +0000988 // Emit an ADD to add memberOffsetReg to the basePtr.
Brian Gaeke71794c02002-12-13 11:22:48 +0000989 BMI(MBB, IP, X86::ADDrr32, 2,
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000990 nextBasePtrReg).addReg (basePtrReg).addReg (memberOffsetReg);
Brian Gaeke20244b72002-12-12 15:33:40 +0000991 }
992 // Now that we are here, further indices refer to subtypes of this
993 // one, so we don't need to worry about basePtrReg itself, anymore.
994 basePtrReg = nextBasePtrReg;
995 }
996 // After we have processed all the indices, the result is left in
997 // basePtrReg. Move it to the register where we were expected to
998 // put the answer. A 32-bit move should do it, because we are in
999 // ILP32 land.
Brian Gaeke71794c02002-12-13 11:22:48 +00001000 BMI(MBB, IP, X86::MOVrr32, 1, TargetReg).addReg (basePtrReg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001001}
1002
1003
1004/// visitMallocInst - I know that personally, whenever I want to remember
1005/// something, I have to clear off some space in my brain.
1006void
1007ISel::visitMallocInst (MallocInst &I)
1008{
Brian Gaekee48ec012002-12-13 06:46:31 +00001009 // We assume that by this point, malloc instructions have been
1010 // lowered to calls, and dlsym will magically find malloc for us.
1011 // So we do not want to see malloc instructions here.
1012 visitInstruction (I);
1013}
1014
1015
1016/// visitFreeInst - same story as MallocInst
1017void
1018ISel::visitFreeInst (FreeInst &I)
1019{
1020 // We assume that by this point, free instructions have been
1021 // lowered to calls, and dlsym will magically find free for us.
1022 // So we do not want to see free instructions here.
Brian Gaeke20244b72002-12-12 15:33:40 +00001023 visitInstruction (I);
1024}
1025
1026
1027/// visitAllocaInst - I want some stack space. Come on, man, I said I
1028/// want some freakin' stack space.
1029void
1030ISel::visitAllocaInst (AllocaInst &I)
1031{
Brian Gaekee48ec012002-12-13 06:46:31 +00001032 // Find the data size of the alloca inst's getAllocatedType.
1033 const Type *allocatedType = I.getAllocatedType ();
1034 const TargetData &TD = TM.DataLayout;
1035 unsigned allocatedTypeSize = TD.getTypeSize (allocatedType);
1036 // Keep stack 32-bit aligned.
1037 unsigned int allocatedTypeWords = allocatedTypeSize / 4;
1038 if (allocatedTypeSize % 4 != 0) { allocatedTypeWords++; }
1039 // Subtract size from stack pointer, thereby allocating some space.
1040 BuildMI (BB, X86::SUBri32, 1, X86::ESP).addZImm (allocatedTypeWords * 4);
1041 // Put a pointer to the space into the result register, by copying
1042 // the stack pointer.
1043 BuildMI (BB, X86::MOVrr32, 1, getReg (I)).addReg (X86::ESP);
Brian Gaeke20244b72002-12-12 15:33:40 +00001044}
1045
1046
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00001047/// createSimpleX86InstructionSelector - This pass converts an LLVM function
1048/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00001049/// generated code sucks but the implementation is nice and simple.
1050///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00001051Pass *createSimpleX86InstructionSelector(TargetMachine &TM) {
1052 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00001053}