blob: 1a192a101700347d54c59d935c18ce012f51cf6a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Chris Lattner10da9572006-10-18 01:20:43 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
501static bool isVMerge(SDNode *N, unsigned UnitSize,
502 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
507
508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000533}
534
535
Chris Lattnerd0608e12006-04-06 18:26:28 +0000536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
545
546 if (i == 16) return -1; // all undef.
547
548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000553
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565
566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 return false;
588
589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 return false;
594 }
595
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 }
605
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000607}
608
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000624}
625
Chris Lattnere87192a2006-04-12 17:37:20 +0000626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
642
643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000648
649
Gabor Greifba36cb52008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 }
655
656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
659
660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000666
667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
685
Dan Gohman475871a2008-07-27 21:46:04 +0000686 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 }
688
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696 }
697
Gabor Greifba36cb52008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699
Nate Begeman98e70cc2006-03-28 04:15:58 +0000700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715
716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
721
722 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000725 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
731
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734
Chris Lattner140a58f2006-04-08 06:46:53 +0000735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739}
740
Chris Lattner1a635d62006-04-14 06:01:58 +0000741//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
752
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
Dan Gohman475871a2008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
776
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
783
784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
808
809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 // If this can be more profitably realized as r+r, fail.
819 if (SelectAddressRegReg(N, Disp, Base, DAG))
820 return false;
821
822 if (N.getOpcode() == ISD::ADD) {
823 short imm = 0;
824 if (isIntS16Immediate(N.getOperand(1), imm)) {
825 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
826 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
827 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
828 } else {
829 Base = N.getOperand(0);
830 }
831 return true; // [r+i]
832 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
833 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 && "Cannot handle constant offsets yet!");
836 Disp = N.getOperand(1).getOperand(0); // The global address.
837 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
838 Disp.getOpcode() == ISD::TargetConstantPool ||
839 Disp.getOpcode() == ISD::TargetJumpTable);
840 Base = N.getOperand(0);
841 return true; // [&g+r]
842 }
843 } else if (N.getOpcode() == ISD::OR) {
844 short imm = 0;
845 if (isIntS16Immediate(N.getOperand(1), imm)) {
846 // If this is an or of disjoint bitfields, we can codegen this as an add
847 // (for better address arithmetic) if the LHS and RHS of the OR are
848 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000849 APInt LHSKnownZero, LHSKnownOne;
850 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000851 APInt::getAllOnesValue(N.getOperand(0)
852 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000853 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000854
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If all of the bits are known zero on the LHS or RHS, the add won't
857 // carry.
858 Base = N.getOperand(0);
859 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
860 return true;
861 }
862 }
863 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
864 // Loading from a constant address.
865
866 // If this address fits entirely in a 16-bit sext immediate field, codegen
867 // this as "d, 0"
868 short Imm;
869 if (isIntS16Immediate(CN, Imm)) {
870 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
871 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
872 return true;
873 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000874
875 // Handle 32-bit sext immediates with LIS + addr mode.
876 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000877 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
878 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879
880 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000881 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
882
883 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
884 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000885 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886 return true;
887 }
888 }
889
890 Disp = DAG.getTargetConstant(0, getPointerTy());
891 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
892 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
893 else
894 Base = N;
895 return true; // [r+0]
896}
897
898/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
899/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000900bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
901 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000902 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 // Check to see if we can easily represent this as an [r+r] address. This
904 // will fail if it thinks that the address is more profitably represented as
905 // reg+imm, e.g. where imm = 0.
906 if (SelectAddressRegReg(N, Base, Index, DAG))
907 return true;
908
909 // If the operand is an addition, always emit this as [r+r], since this is
910 // better (for code size, and execution, as the memop does the add for free)
911 // than emitting an explicit add.
912 if (N.getOpcode() == ISD::ADD) {
913 Base = N.getOperand(0);
914 Index = N.getOperand(1);
915 return true;
916 }
917
918 // Otherwise, do it the hard way, using R0 as the base register.
919 Base = DAG.getRegister(PPC::R0, N.getValueType());
920 Index = N;
921 return true;
922}
923
924/// SelectAddressRegImmShift - Returns true if the address N can be
925/// represented by a base register plus a signed 14-bit displacement
926/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000927bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
928 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000929 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930 // If this can be more profitably realized as r+r, fail.
931 if (SelectAddressRegReg(N, Disp, Base, DAG))
932 return false;
933
934 if (N.getOpcode() == ISD::ADD) {
935 short imm = 0;
936 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
937 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
938 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
939 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
940 } else {
941 Base = N.getOperand(0);
942 }
943 return true; // [r+i]
944 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
945 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 && "Cannot handle constant offsets yet!");
948 Disp = N.getOperand(1).getOperand(0); // The global address.
949 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
950 Disp.getOpcode() == ISD::TargetConstantPool ||
951 Disp.getOpcode() == ISD::TargetJumpTable);
952 Base = N.getOperand(0);
953 return true; // [&g+r]
954 }
955 } else if (N.getOpcode() == ISD::OR) {
956 short imm = 0;
957 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
958 // If this is an or of disjoint bitfields, we can codegen this as an add
959 // (for better address arithmetic) if the LHS and RHS of the OR are
960 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 APInt LHSKnownZero, LHSKnownOne;
962 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000963 APInt::getAllOnesValue(N.getOperand(0)
964 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 LHSKnownZero, LHSKnownOne);
966 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
969 Base = N.getOperand(0);
970 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
971 return true;
972 }
973 }
974 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000977 // If this address fits entirely in a 14-bit sext immediate field, codegen
978 // this as "d, 0"
979 short Imm;
980 if (isIntS16Immediate(CN, Imm)) {
981 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
982 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
983 return true;
984 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000986 // Fold the low-part of 32-bit absolute addresses into addr mode.
987 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
989 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000991 // Otherwise, break this down into an LIS + disp.
992 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
993
994 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
995 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000996 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 return true;
998 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 }
1000 }
1001
1002 Disp = DAG.getTargetConstant(0, getPointerTy());
1003 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1004 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1005 else
1006 Base = N;
1007 return true; // [r+0]
1008}
1009
1010
1011/// getPreIndexedAddressParts - returns true by value, base pointer and
1012/// offset pointer and addressing mode by reference if the node's address
1013/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001014bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1015 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001016 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001017 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001018 // Disabled by default for now.
1019 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020
Dan Gohman475871a2008-07-27 21:46:04 +00001021 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001022 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1024 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001025 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001028 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001029 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001030 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 } else
1032 return false;
1033
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001034 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001035 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001036 return false;
1037
Chris Lattner0851b4f2006-11-15 19:55:13 +00001038 // TODO: Check reg+reg first.
1039
1040 // LDU/STU use reg+imm*4, others use reg+imm.
1041 if (VT != MVT::i64) {
1042 // reg + imm
1043 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1044 return false;
1045 } else {
1046 // reg + imm * 4.
1047 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1048 return false;
1049 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001050
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001051 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001052 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1053 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001055 LD->getExtensionType() == ISD::SEXTLOAD &&
1056 isa<ConstantSDNode>(Offset))
1057 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001058 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059
Chris Lattner4eab7142006-11-10 02:08:47 +00001060 AM = ISD::PRE_INC;
1061 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062}
1063
1064//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001065// LowerOperation implementation
1066//===----------------------------------------------------------------------===//
1067
Dan Gohman475871a2008-07-27 21:46:04 +00001068SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001069 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001070 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001071 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001072 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001073 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1074 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001075
1076 const TargetMachine &TM = DAG.getTarget();
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1079 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080
Chris Lattner1a635d62006-04-14 06:01:58 +00001081 // If this is a non-darwin platform, we don't support non-static relo models
1082 // yet.
1083 if (TM.getRelocationModel() == Reloc::Static ||
1084 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1085 // Generate non-pic code that has direct accesses to the constant pool.
1086 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001088 }
1089
Chris Lattner35d86fe2006-07-26 21:12:04 +00001090 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 Hi = DAG.getNode(ISD::ADD, PtrVT,
1093 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001094 }
1095
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 return Lo;
1098}
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001102 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001105
1106 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1109 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110
Nate Begeman37efe672006-04-22 18:53:45 +00001111 // If this is a non-darwin platform, we don't support non-static relo models
1112 // yet.
1113 if (TM.getRelocationModel() == Reloc::Static ||
1114 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1115 // Generate non-pic code that has direct accesses to the constant pool.
1116 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001117 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001118 }
1119
Chris Lattner35d86fe2006-07-26 21:12:04 +00001120 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001121 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001122 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001123 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001124 }
1125
Chris Lattner059ca0f2006-06-16 21:01:35 +00001126 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001127 return Lo;
1128}
1129
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001131 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001132 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001133 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001134}
1135
Dan Gohman475871a2008-07-27 21:46:04 +00001136SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001137 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001138 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001139 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1140 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001143
1144 const TargetMachine &TM = DAG.getTarget();
1145
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1147 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001148
Chris Lattner1a635d62006-04-14 06:01:58 +00001149 // If this is a non-darwin platform, we don't support non-static relo models
1150 // yet.
1151 if (TM.getRelocationModel() == Reloc::Static ||
1152 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1153 // Generate non-pic code that has direct accesses to globals.
1154 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001156 }
1157
Chris Lattner35d86fe2006-07-26 21:12:04 +00001158 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001160 Hi = DAG.getNode(ISD::ADD, PtrVT,
1161 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162 }
1163
Chris Lattner059ca0f2006-06-16 21:01:35 +00001164 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001165
Chris Lattner57fc62c2006-12-11 23:22:45 +00001166 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001167 return Lo;
1168
1169 // If the global is weak or external, we have to go through the lazy
1170 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001171 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001172}
1173
Dan Gohman475871a2008-07-27 21:46:04 +00001174SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1176
1177 // If we're comparing for equality to zero, expose the fact that this is
1178 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1179 // fold the new nodes.
1180 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1181 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001182 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001184 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001185 VT = MVT::i32;
1186 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1187 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001188 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1190 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001191 DAG.getConstant(Log2b, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00001192 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1193 }
1194 // Leave comparisons against 0 and -1 alone for now, since they're usually
1195 // optimized. FIXME: revisit this when we can custom lower all setcc
1196 // optimizations.
1197 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001198 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001199 }
1200
1201 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001202 // by xor'ing the rhs with the lhs, which is faster than setting a
1203 // condition register, reading it back out, and masking the correct bit. The
1204 // normal approach here uses sub to do this instead of xor. Using xor exposes
1205 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001206 MVT LHSVT = Op.getOperand(0).getValueType();
1207 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1208 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001210 Op.getOperand(1));
1211 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1212 }
Dan Gohman475871a2008-07-27 21:46:04 +00001213 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001214}
1215
Dan Gohman475871a2008-07-27 21:46:04 +00001216SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001217 int VarArgsFrameIndex,
1218 int VarArgsStackOffset,
1219 unsigned VarArgsNumGPR,
1220 unsigned VarArgsNumFPR,
1221 const PPCSubtarget &Subtarget) {
1222
1223 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001224 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001225}
1226
Bill Wendling77959322008-09-17 00:30:57 +00001227SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1228 SDValue Chain = Op.getOperand(0);
1229 SDValue Trmp = Op.getOperand(1); // trampoline
1230 SDValue FPtr = Op.getOperand(2); // nested function
1231 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001232 DebugLoc dl = Op.getNode()->getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001233
1234 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1235 bool isPPC64 = (PtrVT == MVT::i64);
1236 const Type *IntPtrTy =
1237 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1238
1239 TargetLowering::ArgListTy Args;
1240 TargetLowering::ArgListEntry Entry;
1241
1242 Entry.Ty = IntPtrTy;
1243 Entry.Node = Trmp; Args.push_back(Entry);
1244
1245 // TrampSize == (isPPC64 ? 48 : 40);
1246 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1247 isPPC64 ? MVT::i64 : MVT::i32);
1248 Args.push_back(Entry);
1249
1250 Entry.Node = FPtr; Args.push_back(Entry);
1251 Entry.Node = Nest; Args.push_back(Entry);
1252
1253 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1254 std::pair<SDValue, SDValue> CallResult =
1255 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001256 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001257 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001258 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001259
1260 SDValue Ops[] =
1261 { CallResult.first, CallResult.second };
1262
Duncan Sandsaaffa052008-12-01 11:41:29 +00001263 return DAG.getMergeValues(Ops, 2);
Bill Wendling77959322008-09-17 00:30:57 +00001264}
1265
Dan Gohman475871a2008-07-27 21:46:04 +00001266SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001267 int VarArgsFrameIndex,
1268 int VarArgsStackOffset,
1269 unsigned VarArgsNumGPR,
1270 unsigned VarArgsNumFPR,
1271 const PPCSubtarget &Subtarget) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001272
1273 if (Subtarget.isMachoABI()) {
1274 // vastart just stores the address of the VarArgsFrameIndex slot into the
1275 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001276 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001277 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001278 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1279 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001280 }
1281
1282 // For ELF 32 ABI we follow the layout of the va_list struct.
1283 // We suppose the given va_list is already allocated.
1284 //
1285 // typedef struct {
1286 // char gpr; /* index into the array of 8 GPRs
1287 // * stored in the register save area
1288 // * gpr=0 corresponds to r3,
1289 // * gpr=1 to r4, etc.
1290 // */
1291 // char fpr; /* index into the array of 8 FPRs
1292 // * stored in the register save area
1293 // * fpr=0 corresponds to f1,
1294 // * fpr=1 to f2, etc.
1295 // */
1296 // char *overflow_arg_area;
1297 // /* location on stack that holds
1298 // * the next overflow argument
1299 // */
1300 // char *reg_save_area;
1301 // /* where r3:r10 and f1:f8 (if saved)
1302 // * are stored
1303 // */
1304 // } va_list[1];
1305
1306
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1308 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001309
1310
Duncan Sands83ec4b62008-06-06 12:08:01 +00001311 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001312
Dan Gohman475871a2008-07-27 21:46:04 +00001313 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1314 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001315
Duncan Sands83ec4b62008-06-06 12:08:01 +00001316 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001317 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001318
Duncan Sands83ec4b62008-06-06 12:08:01 +00001319 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001321
1322 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001324
Dan Gohman69de1932008-02-06 22:27:42 +00001325 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001326
1327 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001328 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001329 Op.getOperand(1), SV, 0);
1330 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001332 ConstFPROffset);
1333
1334 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001335 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001336 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1337 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001338 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1339
1340 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001341 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001342 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1343 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001344 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1345
1346 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001347 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001348
Chris Lattner1a635d62006-04-14 06:01:58 +00001349}
1350
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001351#include "PPCGenCallingConv.inc"
1352
Chris Lattner9f0bc652007-02-25 05:34:32 +00001353/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1354/// depending on which subtarget is selected.
1355static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1356 if (Subtarget.isMachoABI()) {
1357 static const unsigned FPR[] = {
1358 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1359 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1360 };
1361 return FPR;
1362 }
1363
1364
1365 static const unsigned FPR[] = {
1366 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001367 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001368 };
1369 return FPR;
1370}
1371
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001372/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1373/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001374static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001375 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001376 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001377 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001378 if (Flags.isByVal())
1379 ArgSize = Flags.getByValSize();
1380 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1381
1382 return ArgSize;
1383}
1384
Dan Gohman475871a2008-07-27 21:46:04 +00001385SDValue
1386PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001387 SelectionDAG &DAG,
1388 int &VarArgsFrameIndex,
1389 int &VarArgsStackOffset,
1390 unsigned &VarArgsNumGPR,
1391 unsigned &VarArgsNumFPR,
1392 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001393 // TODO: add description of PPC stack frame format, or at least some docs.
1394 //
1395 MachineFunction &MF = DAG.getMachineFunction();
1396 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001397 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001398 SmallVector<SDValue, 8> ArgValues;
1399 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001400 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001401
Duncan Sands83ec4b62008-06-06 12:08:01 +00001402 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001403 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001404 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001405 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001406 // Potential tail calls could cause overwriting of argument stack slots.
1407 unsigned CC = MF.getFunction()->getCallingConv();
1408 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001409 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001410
Chris Lattner9f0bc652007-02-25 05:34:32 +00001411 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001412 // Area that is at least reserved in caller of this function.
1413 unsigned MinReservedArea = ArgOffset;
1414
Chris Lattnerc91a4752006-06-26 22:48:35 +00001415 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001416 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1417 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1418 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001419 static const unsigned GPR_64[] = { // 64-bit registers.
1420 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1421 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1422 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001423
1424 static const unsigned *FPR = GetFPR(Subtarget);
1425
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001426 static const unsigned VR[] = {
1427 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1428 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1429 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001430
Owen Anderson718cb662007-09-07 04:06:50 +00001431 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001432 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001433 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001434
1435 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1436
Chris Lattnerc91a4752006-06-26 22:48:35 +00001437 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001438
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001439 // In 32-bit non-varargs functions, the stack space for vectors is after the
1440 // stack space for non-vectors. We do not use this space unless we have
1441 // too many vectors to fit in registers, something that only occurs in
1442 // constructed examples:), but we have to walk the arglist to figure
1443 // that out...for the pathological case, compute VecArgOffset as the
1444 // start of the vector parameter area. Computing VecArgOffset is the
1445 // entire point of the following loop.
1446 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1447 // to handle Elf here.
1448 unsigned VecArgOffset = ArgOffset;
1449 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001450 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001451 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001452 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1453 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001454 ISD::ArgFlagsTy Flags =
1455 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001456
Duncan Sands276dcbd2008-03-21 09:14:45 +00001457 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001458 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001459 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001460 unsigned ArgSize =
1461 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1462 VecArgOffset += ArgSize;
1463 continue;
1464 }
1465
Duncan Sands83ec4b62008-06-06 12:08:01 +00001466 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001467 default: assert(0 && "Unhandled argument type!");
1468 case MVT::i32:
1469 case MVT::f32:
1470 VecArgOffset += isPPC64 ? 8 : 4;
1471 break;
1472 case MVT::i64: // PPC64
1473 case MVT::f64:
1474 VecArgOffset += 8;
1475 break;
1476 case MVT::v4f32:
1477 case MVT::v4i32:
1478 case MVT::v8i16:
1479 case MVT::v16i8:
1480 // Nothing to do, we're only looking at Nonvector args here.
1481 break;
1482 }
1483 }
1484 }
1485 // We've found where the vector parameter area in memory is. Skip the
1486 // first 12 parameters; these don't use that memory.
1487 VecArgOffset = ((VecArgOffset+15)/16)*16;
1488 VecArgOffset += 12*16;
1489
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001490 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001491 // entry to a function on PPC, the arguments start after the linkage area,
1492 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001493 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001494 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001495 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001496 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001499 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001500 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1501 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001502 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001503 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001504 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1505 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001506 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001507 ISD::ArgFlagsTy Flags =
1508 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001509 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001510 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001511
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001512 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001513
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001514 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1515 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1516 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1517 if (isVarArg || isPPC64) {
1518 MinReservedArea = ((MinReservedArea+15)/16)*16;
1519 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001520 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001521 isVarArg,
1522 PtrByteSize);
1523 } else nAltivecParamsAtEnd++;
1524 } else
1525 // Calculate min reserved area.
1526 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001527 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001528 isVarArg,
1529 PtrByteSize);
1530
Dale Johannesen8419dd62008-03-07 20:27:40 +00001531 // FIXME alignment for ELF may not be right
1532 // FIXME the codegen can be much improved in some cases.
1533 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001534 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001535 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001536 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001537 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001538 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001539 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001540 // Objects of size 1 and 2 are right justified, everything else is
1541 // left justified. This means the memory address is adjusted forwards.
1542 if (ObjSize==1 || ObjSize==2) {
1543 CurArgOffset = CurArgOffset + (4 - ObjSize);
1544 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001545 // The value of the object is its address.
1546 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001547 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001548 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001549 if (ObjSize==1 || ObjSize==2) {
1550 if (GPR_idx != Num_GPR_Regs) {
1551 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1552 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001553 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1554 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001555 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1556 MemOps.push_back(Store);
1557 ++GPR_idx;
1558 if (isMachoABI) ArgOffset += PtrByteSize;
1559 } else {
1560 ArgOffset += PtrByteSize;
1561 }
1562 continue;
1563 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001564 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1565 // Store whatever pieces of the object are in registers
1566 // to memory. ArgVal will be address of the beginning of
1567 // the object.
1568 if (GPR_idx != Num_GPR_Regs) {
1569 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1570 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1571 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001572 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1573 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1574 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001575 MemOps.push_back(Store);
1576 ++GPR_idx;
1577 if (isMachoABI) ArgOffset += PtrByteSize;
1578 } else {
1579 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1580 break;
1581 }
1582 }
1583 continue;
1584 }
1585
Duncan Sands83ec4b62008-06-06 12:08:01 +00001586 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001587 default: assert(0 && "Unhandled argument type!");
1588 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001589 if (!isPPC64) {
1590 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001591 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001592
1593 if (GPR_idx != Num_GPR_Regs) {
1594 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1595 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1596 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1597 ++GPR_idx;
1598 } else {
1599 needsLoad = true;
1600 ArgSize = PtrByteSize;
1601 }
1602 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001603 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001604 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1605 // All int arguments reserve stack space in Macho ABI.
1606 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1607 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001608 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001609 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001610 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001611 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001612 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1613 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001614 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001615
1616 if (ObjectVT == MVT::i32) {
1617 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1618 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001619 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001620 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1621 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001622 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001623 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1624 DAG.getValueType(ObjectVT));
1625
1626 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1627 }
1628
Chris Lattnerc91a4752006-06-26 22:48:35 +00001629 ++GPR_idx;
1630 } else {
1631 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001632 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001633 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001634 // All int arguments reserve stack space in Macho ABI.
1635 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001636 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001637
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001638 case MVT::f32:
1639 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001640 // Every 4 bytes of argument space consumes one of the GPRs available for
1641 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001642 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001643 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001644 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001645 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001646 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001647 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001648 unsigned VReg;
1649 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001650 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001651 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001652 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1653 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001654 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001655 ++FPR_idx;
1656 } else {
1657 needsLoad = true;
1658 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001659
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001660 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001661 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001662 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001663 // All FP arguments reserve stack space in Macho ABI.
1664 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001665 break;
1666 case MVT::v4f32:
1667 case MVT::v4i32:
1668 case MVT::v8i16:
1669 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001670 // Note that vector arguments in registers don't reserve stack space,
1671 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001672 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001673 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1674 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001675 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001676 if (isVarArg) {
1677 while ((ArgOffset % 16) != 0) {
1678 ArgOffset += PtrByteSize;
1679 if (GPR_idx != Num_GPR_Regs)
1680 GPR_idx++;
1681 }
1682 ArgOffset += 16;
1683 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1684 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001685 ++VR_idx;
1686 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001687 if (!isVarArg && !isPPC64) {
1688 // Vectors go after all the nonvectors.
1689 CurArgOffset = VecArgOffset;
1690 VecArgOffset += 16;
1691 } else {
1692 // Vectors are aligned.
1693 ArgOffset = ((ArgOffset+15)/16)*16;
1694 CurArgOffset = ArgOffset;
1695 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001696 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001697 needsLoad = true;
1698 }
1699 break;
1700 }
1701
1702 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001703 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001704 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001705 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001706 CurArgOffset + (ArgSize - ObjSize),
1707 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001708 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001709 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001710 }
1711
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001712 ArgValues.push_back(ArgVal);
1713 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001714
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001715 // Set the size that is at least reserved in caller of this function. Tail
1716 // call optimized function's reserved stack space needs to be aligned so that
1717 // taking the difference between two stack areas will result in an aligned
1718 // stack.
1719 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1720 // Add the Altivec parameters at the end, if needed.
1721 if (nAltivecParamsAtEnd) {
1722 MinReservedArea = ((MinReservedArea+15)/16)*16;
1723 MinReservedArea += 16*nAltivecParamsAtEnd;
1724 }
1725 MinReservedArea =
1726 std::max(MinReservedArea,
1727 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1728 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1729 getStackAlignment();
1730 unsigned AlignMask = TargetAlign-1;
1731 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1732 FI->setMinReservedArea(MinReservedArea);
1733
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001734 // If the function takes variable number of arguments, make a frame index for
1735 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001736 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001737
1738 int depth;
1739 if (isELF32_ABI) {
1740 VarArgsNumGPR = GPR_idx;
1741 VarArgsNumFPR = FPR_idx;
1742
1743 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1744 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001745 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1746 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1747 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001748
Duncan Sands83ec4b62008-06-06 12:08:01 +00001749 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001750 ArgOffset);
1751
1752 }
1753 else
1754 depth = ArgOffset;
1755
Duncan Sands83ec4b62008-06-06 12:08:01 +00001756 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1761 // stored to the VarArgsFrameIndex on the stack.
1762 if (isELF32_ABI) {
1763 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1765 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001766 MemOps.push_back(Store);
1767 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001769 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1770 }
1771 }
1772
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001773 // If this function is vararg, store any remaining integer argument regs
1774 // to their spots on the stack so that they may be loaded by deferencing the
1775 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001776 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001777 unsigned VReg;
1778 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001779 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001780 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001781 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001782
Chris Lattner84bc5422007-12-31 04:13:23 +00001783 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1785 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001786 MemOps.push_back(Store);
1787 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001788 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001789 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001790 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001791
1792 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1793 // on the stack.
1794 if (isELF32_ABI) {
1795 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1797 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001798 MemOps.push_back(Store);
1799 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001800 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001801 PtrVT);
1802 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1803 }
1804
1805 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1806 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001807 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001808
Chris Lattner84bc5422007-12-31 04:13:23 +00001809 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1811 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001812 MemOps.push_back(Store);
1813 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001814 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001815 PtrVT);
1816 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1817 }
1818 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001819 }
1820
Dale Johannesen8419dd62008-03-07 20:27:40 +00001821 if (!MemOps.empty())
1822 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1823
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001824 ArgValues.push_back(Root);
1825
1826 // Return the new list of results.
Duncan Sandsaaffa052008-12-01 11:41:29 +00001827 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
1828 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001829}
1830
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001831/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1832/// linkage area.
1833static unsigned
1834CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1835 bool isPPC64,
1836 bool isMachoABI,
1837 bool isVarArg,
1838 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001839 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001840 unsigned &nAltivecParamsAtEnd) {
1841 // Count how many bytes are to be pushed on the stack, including the linkage
1842 // area, and parameter passing area. We start with 24/48 bytes, which is
1843 // prereserved space for [SP][CR][LR][3 x unused].
1844 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001845 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1847
1848 // Add up all the space actually used.
1849 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1850 // they all go in registers, but we must reserve stack space for them for
1851 // possible use by the caller. In varargs or 64-bit calls, parameters are
1852 // assigned stack space in order, with padding so Altivec parameters are
1853 // 16-byte aligned.
1854 nAltivecParamsAtEnd = 0;
1855 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001856 SDValue Arg = TheCall->getArg(i);
1857 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001858 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001859 // Varargs Altivec parameters are padded to a 16 byte boundary.
1860 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1861 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1862 if (!isVarArg && !isPPC64) {
1863 // Non-varargs Altivec parameters go after all the non-Altivec
1864 // parameters; handle those later so we know how much padding we need.
1865 nAltivecParamsAtEnd++;
1866 continue;
1867 }
1868 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1869 NumBytes = ((NumBytes+15)/16)*16;
1870 }
Dan Gohman095cc292008-09-13 01:54:27 +00001871 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001872 }
1873
1874 // Allow for Altivec parameters at the end, if needed.
1875 if (nAltivecParamsAtEnd) {
1876 NumBytes = ((NumBytes+15)/16)*16;
1877 NumBytes += 16*nAltivecParamsAtEnd;
1878 }
1879
1880 // The prolog code of the callee may store up to 8 GPR argument registers to
1881 // the stack, allowing va_start to index over them in memory if its varargs.
1882 // Because we cannot tell if this is needed on the caller side, we have to
1883 // conservatively assume that it is needed. As such, make sure we have at
1884 // least enough stack space for the caller to store the 8 GPRs.
1885 NumBytes = std::max(NumBytes,
1886 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1887
1888 // Tail call needs the stack to be aligned.
1889 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1890 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1891 getStackAlignment();
1892 unsigned AlignMask = TargetAlign-1;
1893 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1894 }
1895
1896 return NumBytes;
1897}
1898
1899/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1900/// adjusted to accomodate the arguments for the tailcall.
1901static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1902 unsigned ParamSize) {
1903
1904 if (!IsTailCall) return 0;
1905
1906 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1907 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1908 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1909 // Remember only if the new adjustement is bigger.
1910 if (SPDiff < FI->getTailCallSPDelta())
1911 FI->setTailCallSPDelta(SPDiff);
1912
1913 return SPDiff;
1914}
1915
1916/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1917/// following the call is a return. A function is eligible if caller/callee
1918/// calling conventions match, currently only fastcc supports tail calls, and
1919/// the function CALL is immediatly followed by a RET.
1920bool
Dan Gohman095cc292008-09-13 01:54:27 +00001921PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001923 SelectionDAG& DAG) const {
1924 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001925 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001926 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927
Dan Gohman095cc292008-09-13 01:54:27 +00001928 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 MachineFunction &MF = DAG.getMachineFunction();
1930 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001931 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1933 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001934 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1935 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001936 if (Flags.isByVal()) return false;
1937 }
1938
Dan Gohman095cc292008-09-13 01:54:27 +00001939 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 // Non PIC/GOT tail calls are supported.
1941 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1942 return true;
1943
1944 // At the moment we can only do local tail calls (in same module, hidden
1945 // or protected) if we are generating PIC.
1946 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1947 return G->getGlobal()->hasHiddenVisibility()
1948 || G->getGlobal()->hasProtectedVisibility();
1949 }
1950 }
1951
1952 return false;
1953}
1954
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001955/// isCallCompatibleAddress - Return the immediate to use if the specified
1956/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001957static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001958 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1959 if (!C) return 0;
1960
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001961 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001962 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1963 (Addr << 6 >> 6) != Addr)
1964 return 0; // Top 6 bits have to be sext of immediate.
1965
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001966 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001967 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001968}
1969
Dan Gohman844731a2008-05-13 00:00:25 +00001970namespace {
1971
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001972struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SDValue Arg;
1974 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001975 int FrameIdx;
1976
1977 TailCallArgumentInfo() : FrameIdx(0) {}
1978};
1979
Dan Gohman844731a2008-05-13 00:00:25 +00001980}
1981
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001982/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1983static void
1984StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001986 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SDValue Arg = TailCallArgs[i].Arg;
1990 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001991 int FI = TailCallArgs[i].FrameIdx;
1992 // Store relative to framepointer.
1993 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001994 PseudoSourceValue::getFixedStack(FI),
1995 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001996 }
1997}
1998
1999/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2000/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002001static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Chain,
2004 SDValue OldRetAddr,
2005 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002006 int SPDiff,
2007 bool isPPC64,
2008 bool isMachoABI) {
2009 if (SPDiff) {
2010 // Calculate the new stack slot for the return address.
2011 int SlotSize = isPPC64 ? 8 : 4;
2012 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2013 isMachoABI);
2014 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2015 NewRetAddrLoc);
2016 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2017 isMachoABI);
2018 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2019
Duncan Sands83ec4b62008-06-06 12:08:01 +00002020 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002023 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002026 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 }
2028 return Chain;
2029}
2030
2031/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2032/// the position of the argument.
2033static void
2034CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002035 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002036 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2037 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002038 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002039 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002040 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042 TailCallArgumentInfo Info;
2043 Info.Arg = Arg;
2044 Info.FrameIdxOp = FIN;
2045 Info.FrameIdx = FI;
2046 TailCallArguments.push_back(Info);
2047}
2048
2049/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2050/// stack slot. Returns the chain as result and the loaded frame pointers in
2051/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002052SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue Chain,
2055 SDValue &LROpOut,
2056 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002057 if (SPDiff) {
2058 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002059 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002060 LROpOut = getReturnAddrFrameIndex(DAG);
2061 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002062 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002063 FPOpOut = getFramePointerFrameIndex(DAG);
2064 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002065 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002066 }
2067 return Chain;
2068}
2069
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002070/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2071/// by "Src" to address "Dst" of size "Size". Alignment information is
2072/// specified by the specific parameter attribute. The copy will be passed as
2073/// a byval function parameter.
2074/// Sometimes what we are copying is the end of a larger object, the part that
2075/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002076static SDValue
2077CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002078 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2079 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002081 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2082 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002083}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002084
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002085/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2086/// tail calls.
2087static void
Dan Gohman475871a2008-07-27 21:46:04 +00002088LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2089 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002091 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002092 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002093 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002094 if (!isTailCall) {
2095 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002096 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002097 if (isPPC64)
2098 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2099 else
2100 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2101 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2102 DAG.getConstant(ArgOffset, PtrVT));
2103 }
2104 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2105 // Calculate and remember argument location.
2106 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2107 TailCallArguments);
2108}
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002111 const PPCSubtarget &Subtarget,
2112 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002113 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2114 SDValue Chain = TheCall->getChain();
2115 bool isVarArg = TheCall->isVarArg();
2116 unsigned CC = TheCall->getCallingConv();
2117 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002118 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002119 SDValue Callee = TheCall->getCallee();
2120 unsigned NumOps = TheCall->getNumArgs();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002121
2122 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002123 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002124
Duncan Sands83ec4b62008-06-06 12:08:01 +00002125 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002126 bool isPPC64 = PtrVT == MVT::i64;
2127 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002128
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002129 MachineFunction &MF = DAG.getMachineFunction();
2130
Chris Lattnerabde4602006-05-16 22:56:08 +00002131 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2132 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002133 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002135 // Mark this function as potentially containing a function that contains a
2136 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2137 // and restoring the callers stack pointer in this functions epilog. This is
2138 // done because by tail calling the called function might overwrite the value
2139 // in this function's (MF) stack pointer stack slot 0(SP).
2140 if (PerformTailCallOpt && CC==CallingConv::Fast)
2141 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2142
2143 unsigned nAltivecParamsAtEnd = 0;
2144
Chris Lattnerabde4602006-05-16 22:56:08 +00002145 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002146 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002147 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002148 unsigned NumBytes =
2149 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002150 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002151
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002152 // Calculate by how many bytes the stack has to be adjusted in case of tail
2153 // call optimization.
2154 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002155
2156 // Adjust the stack pointer for the new arguments...
2157 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002158 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002159 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161 // Load the return address and frame pointer so it can be move somewhere else
2162 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002164 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2165
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002166 // Set up a copy of the stack pointer for use loading and storing any
2167 // arguments that may not fit in the registers available for argument
2168 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002170 if (isPPC64)
2171 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2172 else
2173 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002174
2175 // Figure out which arguments are going to go in registers, and which in
2176 // memory. Also, if this is a vararg function, floating point operations
2177 // must be stored to our stack, and loaded into integer regs as well, if
2178 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002179 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002180 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002181
Chris Lattnerc91a4752006-06-26 22:48:35 +00002182 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002183 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2184 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2185 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002186 static const unsigned GPR_64[] = { // 64-bit registers.
2187 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2188 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2189 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002190 static const unsigned *FPR = GetFPR(Subtarget);
2191
Chris Lattner9a2a4972006-05-17 06:01:33 +00002192 static const unsigned VR[] = {
2193 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2194 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2195 };
Owen Anderson718cb662007-09-07 04:06:50 +00002196 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002197 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002198 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002199
Chris Lattnerc91a4752006-06-26 22:48:35 +00002200 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2201
Dan Gohman475871a2008-07-27 21:46:04 +00002202 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2204
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002206 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002207 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002208 SDValue Arg = TheCall->getArg(i);
2209 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002210 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002211 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002212
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002213 // PtrOff will be used to store the current argument to the stack if a
2214 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002216
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002217 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002218 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002219 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2220 StackPtr.getValueType());
2221 else
2222 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2223
Chris Lattnerc91a4752006-06-26 22:48:35 +00002224 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2225
2226 // On PPC64, promote integers to 64-bit values.
2227 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002228 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2229 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002230 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2231 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002232
2233 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002234 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002235 if (Flags.isByVal()) {
2236 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002237 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002238 if (Size==1 || Size==2) {
2239 // Very small objects are passed right-justified.
2240 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002241 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002242 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002243 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002244 NULL, 0, VT);
2245 MemOpChains.push_back(Load.getValue(1));
2246 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2247 if (isMachoABI)
2248 ArgOffset += PtrByteSize;
2249 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002250 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2251 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2252 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002253 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8419dd62008-03-07 20:27:40 +00002254 Flags, DAG, Size);
2255 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002256 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002257 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002258 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2259 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002260 Chain = CallSeqStart = NewCallSeqStart;
2261 ArgOffset += PtrByteSize;
2262 }
2263 continue;
2264 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002265 // Copy entire object into memory. There are cases where gcc-generated
2266 // code assumes it is there, even if it could be put entirely into
2267 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002269 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002270 Flags, DAG, Size);
2271 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002273 CallSeqStart.getNode()->getOperand(1));
2274 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002275 Chain = CallSeqStart = NewCallSeqStart;
2276 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002277 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2279 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002280 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002282 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002283 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2284 if (isMachoABI)
2285 ArgOffset += PtrByteSize;
2286 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002287 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002288 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002289 }
2290 }
2291 continue;
2292 }
2293
Duncan Sands83ec4b62008-06-06 12:08:01 +00002294 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002295 default: assert(0 && "Unexpected ValueType for argument!");
2296 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002297 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002298 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002299 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002300 if (GPR_idx != NumGPRs) {
2301 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002302 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002303 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2304 isPPC64, isTailCall, false, MemOpChains,
2305 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002306 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002307 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002308 if (inMem || isMachoABI) {
2309 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002310 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002311 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2312
2313 ArgOffset += PtrByteSize;
2314 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002315 break;
2316 case MVT::f32:
2317 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002318 if (FPR_idx != NumFPRs) {
2319 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2320
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002321 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002322 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002323 MemOpChains.push_back(Store);
2324
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002325 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002326 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002328 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002329 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2330 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002331 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002332 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002334 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002336 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002337 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2338 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002339 }
2340 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002341 // If we have any FPRs remaining, we may also have GPRs remaining.
2342 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2343 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002344 if (isMachoABI) {
2345 if (GPR_idx != NumGPRs)
2346 ++GPR_idx;
2347 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2348 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2349 ++GPR_idx;
2350 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002351 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002352 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002353 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2354 isPPC64, isTailCall, false, MemOpChains,
2355 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002356 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002357 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002358 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002359 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002360 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002361 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002362 if (isPPC64)
2363 ArgOffset += 8;
2364 else
2365 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2366 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002367 break;
2368 case MVT::v4f32:
2369 case MVT::v4i32:
2370 case MVT::v8i16:
2371 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002372 if (isVarArg) {
2373 // These go aligned on the stack, or in the corresponding R registers
2374 // when within range. The Darwin PPC ABI doc claims they also go in
2375 // V registers; in fact gcc does this only for arguments that are
2376 // prototyped, not for those that match the ... We do it for all
2377 // arguments, seems to work.
2378 while (ArgOffset % 16 !=0) {
2379 ArgOffset += PtrByteSize;
2380 if (GPR_idx != NumGPRs)
2381 GPR_idx++;
2382 }
2383 // We could elide this store in the case where the object fits
2384 // entirely in R registers. Maybe later.
2385 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2386 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002387 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002388 MemOpChains.push_back(Store);
2389 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002390 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002391 MemOpChains.push_back(Load.getValue(1));
2392 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2393 }
2394 ArgOffset += 16;
2395 for (unsigned i=0; i<16; i+=PtrByteSize) {
2396 if (GPR_idx == NumGPRs)
2397 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002398 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002399 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002401 MemOpChains.push_back(Load.getValue(1));
2402 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2403 }
2404 break;
2405 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002407 // Non-varargs Altivec params generally go in registers, but have
2408 // stack space allocated at the end.
2409 if (VR_idx != NumVRs) {
2410 // Doesn't have GPR space allocated.
2411 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2412 } else if (nAltivecParamsAtEnd==0) {
2413 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2415 isPPC64, isTailCall, true, MemOpChains,
2416 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002418 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002419 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002420 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002421 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002422 // If all Altivec parameters fit in registers, as they usually do,
2423 // they get stack space following the non-Altivec parameters. We
2424 // don't track this here because nobody below needs it.
2425 // If there are more Altivec parameters than fit in registers emit
2426 // the stores here.
2427 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2428 unsigned j = 0;
2429 // Offset is aligned; skip 1st 12 params which go in V registers.
2430 ArgOffset = ((ArgOffset+15)/16)*16;
2431 ArgOffset += 12*16;
2432 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002433 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002434 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002435 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2436 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2437 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 // We are emitting Altivec params in order.
2440 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2441 isPPC64, isTailCall, true, MemOpChains,
2442 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002443 ArgOffset += 16;
2444 }
2445 }
2446 }
2447 }
2448
Chris Lattner9a2a4972006-05-17 06:01:33 +00002449 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002450 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2451 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002452
Chris Lattner9a2a4972006-05-17 06:01:33 +00002453 // Build a sequence of copy-to-reg nodes chained together with token chain
2454 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002456 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2457 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2458 InFlag);
2459 InFlag = Chain.getValue(1);
2460 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002461
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002462 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2463 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002464 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002465 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002466 InFlag = Chain.getValue(1);
2467 }
2468
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002469 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2470 // might overwrite each other in case of tail call optimization.
2471 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002472 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002473 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002474 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002475 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2476 MemOpChains2);
2477 if (!MemOpChains2.empty())
2478 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2479 &MemOpChains2[0], MemOpChains2.size());
2480
2481 // Store the return address to the appropriate stack slot.
2482 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2483 isPPC64, isMachoABI);
2484 }
2485
2486 // Emit callseq_end just before tailcall node.
2487 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2490 CallSeqOps.push_back(Chain);
Chris Lattnere563bbc2008-10-11 22:08:30 +00002491 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes, true));
2492 CallSeqOps.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greifba36cb52008-08-28 21:40:38 +00002493 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 CallSeqOps.push_back(InFlag);
2495 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2496 CallSeqOps.size());
2497 InFlag = Chain.getValue(1);
2498 }
2499
Duncan Sands83ec4b62008-06-06 12:08:01 +00002500 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002501 NodeTys.push_back(MVT::Other); // Returns a chain
2502 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2503
Dan Gohman475871a2008-07-27 21:46:04 +00002504 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002505 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002506
Bill Wendling056292f2008-09-16 21:48:12 +00002507 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2508 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2509 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002510 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2511 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002512 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2513 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002514 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2515 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002516 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002517 else {
2518 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2519 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif93c53e52008-08-31 15:37:04 +00002521 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps,
2522 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002523 InFlag = Chain.getValue(1);
2524
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002525 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002526 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002527 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2528 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002529 InFlag = Chain.getValue(1);
2530 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002531
2532 NodeTys.clear();
2533 NodeTys.push_back(MVT::Other);
2534 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002535 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002536 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002537 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002538 // Add CTR register as callee so a bctr can be emitted later.
2539 if (isTailCall)
2540 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002541 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002542
Chris Lattner4a45abf2006-06-10 01:14:28 +00002543 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002544 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002545 Ops.push_back(Chain);
2546 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002547 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002548 // If this is a tail call add stack pointer delta.
2549 if (isTailCall)
2550 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2551
Chris Lattner4a45abf2006-06-10 01:14:28 +00002552 // Add argument registers to the end of the list so that they are known live
2553 // into the call.
2554 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2555 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2556 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557
2558 // When performing tail call optimization the callee pops its arguments off
2559 // the stack. Account for this here so these bytes can be pushed back on in
2560 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2561 int BytesCalleePops =
2562 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2563
Gabor Greifba36cb52008-08-28 21:40:38 +00002564 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002565 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002566
2567 // Emit tail call.
2568 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002569 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002570 "Flag must be set. Depend on flag being set in LowerRET");
2571 Chain = DAG.getNode(PPCISD::TAILCALL,
Dan Gohman095cc292008-09-13 01:54:27 +00002572 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002573 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002574 }
2575
Chris Lattner79e490a2006-08-11 17:18:05 +00002576 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002577 InFlag = Chain.getValue(1);
2578
Chris Lattnere563bbc2008-10-11 22:08:30 +00002579 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2580 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002581 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002582 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002583 InFlag = Chain.getValue(1);
2584
Dan Gohman475871a2008-07-27 21:46:04 +00002585 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002586 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2588 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002589 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002590
Dan Gohman7925ed02008-03-19 21:39:28 +00002591 // Copy all of the result registers out of their specified physreg.
2592 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2593 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002594 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002595 assert(VA.isRegLoc() && "Can only return in registers!");
2596 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2597 ResultVals.push_back(Chain.getValue(0));
2598 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002599 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002600
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002601 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002602 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002603 return Chain;
2604
2605 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002606 ResultVals.push_back(Chain);
Duncan Sandsaaffa052008-12-01 11:41:29 +00002607 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
2608 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002609 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002610}
2611
Dan Gohman475871a2008-07-27 21:46:04 +00002612SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002613 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002614 SmallVector<CCValAssign, 16> RVLocs;
2615 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002616 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2617 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002618 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002619
2620 // If this is the first return lowered for this function, add the regs to the
2621 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002622 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002623 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002624 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002625 }
2626
Dan Gohman475871a2008-07-27 21:46:04 +00002627 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628
2629 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2630 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002631 SDValue TailCall = Chain;
2632 SDValue TargetAddress = TailCall.getOperand(1);
2633 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002634
2635 assert(((TargetAddress.getOpcode() == ISD::Register &&
2636 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002637 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002638 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2639 isa<ConstantSDNode>(TargetAddress)) &&
2640 "Expecting an global address, external symbol, absolute value or register");
2641
2642 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2643 "Expecting a const value");
2644
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002646 Operands.push_back(Chain.getOperand(0));
2647 Operands.push_back(TargetAddress);
2648 Operands.push_back(StackAdjustment);
2649 // Copy registers used by the call. Last operand is a flag so it is not
2650 // copied.
2651 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2652 Operands.push_back(Chain.getOperand(i));
2653 }
2654 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2655 Operands.size());
2656 }
2657
Dan Gohman475871a2008-07-27 21:46:04 +00002658 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002659
2660 // Copy the result values into the output registers.
2661 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2662 CCValAssign &VA = RVLocs[i];
2663 assert(VA.isRegLoc() && "Can only return in registers!");
2664 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2665 Flag = Chain.getValue(1);
2666 }
2667
Gabor Greifba36cb52008-08-28 21:40:38 +00002668 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002669 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2670 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002671 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002672}
2673
Dan Gohman475871a2008-07-27 21:46:04 +00002674SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002675 const PPCSubtarget &Subtarget) {
2676 // When we pop the dynamic allocation we need to restore the SP link.
2677
2678 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002679 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002680
2681 // Construct the stack pointer operand.
2682 bool IsPPC64 = Subtarget.isPPC64();
2683 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002684 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002685
2686 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002687 SDValue Chain = Op.getOperand(0);
2688 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002689
2690 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002692
2693 // Restore the stack pointer.
2694 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2695
2696 // Store the old link SP.
2697 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2698}
2699
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700
2701
Dan Gohman475871a2008-07-27 21:46:04 +00002702SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002704 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 bool IsPPC64 = PPCSubTarget.isPPC64();
2706 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002707 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002708
2709 // Get current frame pointer save index. The users of this index will be
2710 // primarily DYNALLOC instructions.
2711 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2712 int RASI = FI->getReturnAddrSaveIndex();
2713
2714 // If the frame pointer save index hasn't been defined yet.
2715 if (!RASI) {
2716 // Find out what the fix offset of the frame pointer save area.
2717 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2718 // Allocate the frame index for frame pointer save area.
2719 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2720 // Save the result.
2721 FI->setReturnAddrSaveIndex(RASI);
2722 }
2723 return DAG.getFrameIndex(RASI, PtrVT);
2724}
2725
Dan Gohman475871a2008-07-27 21:46:04 +00002726SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002727PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2728 MachineFunction &MF = DAG.getMachineFunction();
2729 bool IsPPC64 = PPCSubTarget.isPPC64();
2730 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002731 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002732
2733 // Get current frame pointer save index. The users of this index will be
2734 // primarily DYNALLOC instructions.
2735 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2736 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002737
Jim Laskey2f616bf2006-11-16 22:43:37 +00002738 // If the frame pointer save index hasn't been defined yet.
2739 if (!FPSI) {
2740 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002741 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2742
Jim Laskey2f616bf2006-11-16 22:43:37 +00002743 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002744 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002745 // Save the result.
2746 FI->setFramePointerSaveIndex(FPSI);
2747 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002748 return DAG.getFrameIndex(FPSI, PtrVT);
2749}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002750
Dan Gohman475871a2008-07-27 21:46:04 +00002751SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002752 SelectionDAG &DAG,
2753 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002754 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002755 SDValue Chain = Op.getOperand(0);
2756 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002757
2758 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002759 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002760 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002761 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002762 DAG.getConstant(0, PtrVT), Size);
2763 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002764 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002765 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002766 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002767 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2768 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2769}
2770
Chris Lattner1a635d62006-04-14 06:01:58 +00002771/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2772/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002773SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002774 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002775 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2776 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002777 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002778
2779 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2780
2781 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002782 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002783
Duncan Sands83ec4b62008-06-06 12:08:01 +00002784 MVT ResVT = Op.getValueType();
2785 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002786 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2787 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002788
2789 // If the RHS of the comparison is a 0.0, we don't need to do the
2790 // subtraction at all.
2791 if (isFloatingPointZero(RHS))
2792 switch (CC) {
2793 default: break; // SETUO etc aren't handled by fsel.
2794 case ISD::SETULT:
2795 case ISD::SETLT:
2796 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002797 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002798 case ISD::SETGE:
2799 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2800 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2801 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2802 case ISD::SETUGT:
2803 case ISD::SETGT:
2804 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002805 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002806 case ISD::SETLE:
2807 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2808 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2809 return DAG.getNode(PPCISD::FSEL, ResVT,
2810 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2811 }
2812
Dan Gohman475871a2008-07-27 21:46:04 +00002813 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002814 switch (CC) {
2815 default: break; // SETUO etc aren't handled by fsel.
2816 case ISD::SETULT:
2817 case ISD::SETLT:
2818 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2819 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2820 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2821 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002822 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002823 case ISD::SETGE:
2824 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2825 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2826 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2827 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2828 case ISD::SETUGT:
2829 case ISD::SETGT:
2830 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2831 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2832 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2833 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002834 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002835 case ISD::SETLE:
2836 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2837 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2838 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2839 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2840 }
Dan Gohman475871a2008-07-27 21:46:04 +00002841 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002842}
2843
Chris Lattner1f873002007-11-28 18:44:47 +00002844// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002845SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002846 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002847 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002848 if (Src.getValueType() == MVT::f32)
2849 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002850
Dan Gohman475871a2008-07-27 21:46:04 +00002851 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002852 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002853 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2854 case MVT::i32:
2855 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2856 break;
2857 case MVT::i64:
2858 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2859 break;
2860 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002861
Chris Lattner1a635d62006-04-14 06:01:58 +00002862 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002864
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002865 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002867
2868 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2869 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002870 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002871 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2872 DAG.getConstant(4, FIPtr.getValueType()));
2873 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002874}
2875
Dan Gohman475871a2008-07-27 21:46:04 +00002876SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002877 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2878 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002879 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002880
Chris Lattner1a635d62006-04-14 06:01:58 +00002881 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002882 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2883 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002884 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002885 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002886 return FP;
2887 }
2888
2889 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2890 "Unhandled SINT_TO_FP type in custom expander!");
2891 // Since we only generate this in 64-bit mode, we can take advantage of
2892 // 64-bit registers. In particular, sign extend the input value into the
2893 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2894 // then lfd it and fcfid it.
2895 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2896 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002897 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002898 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002899
Dan Gohman475871a2008-07-27 21:46:04 +00002900 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002901 Op.getOperand(0));
2902
2903 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002904 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2905 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002906 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002907 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002908 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002909 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002910 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002911
2912 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002913 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002914 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002915 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002916 return FP;
2917}
2918
Dan Gohman475871a2008-07-27 21:46:04 +00002919SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002920 /*
2921 The rounding mode is in bits 30:31 of FPSR, and has the following
2922 settings:
2923 00 Round to nearest
2924 01 Round to 0
2925 10 Round to +inf
2926 11 Round to -inf
2927
2928 FLT_ROUNDS, on the other hand, expects the following:
2929 -1 Undefined
2930 0 Round to 0
2931 1 Round to nearest
2932 2 Round to +inf
2933 3 Round to -inf
2934
2935 To perform the conversion, we do:
2936 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2937 */
2938
2939 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002940 MVT VT = Op.getValueType();
2941 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2942 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002943 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002944
2945 // Save FP Control Word to register
2946 NodeTys.push_back(MVT::f64); // return register
2947 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002949
2950 // Save FP register to stack slot
2951 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002952 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2953 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002954 StackSlot, NULL, 0);
2955
2956 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue Four = DAG.getConstant(4, PtrVT);
2958 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2959 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002960
2961 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002962 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002963 DAG.getNode(ISD::AND, MVT::i32,
2964 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002965 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002966 DAG.getNode(ISD::SRL, MVT::i32,
2967 DAG.getNode(ISD::AND, MVT::i32,
2968 DAG.getNode(ISD::XOR, MVT::i32,
2969 CWD, DAG.getConstant(3, MVT::i32)),
2970 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002971 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002972
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002974 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2975
Duncan Sands83ec4b62008-06-06 12:08:01 +00002976 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002977 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2978}
2979
Dan Gohman475871a2008-07-27 21:46:04 +00002980SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002981 MVT VT = Op.getValueType();
2982 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00002983 assert(Op.getNumOperands() == 3 &&
2984 VT == Op.getOperand(1).getValueType() &&
2985 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002986
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002987 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002988 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue Lo = Op.getOperand(0);
2990 SDValue Hi = Op.getOperand(1);
2991 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002992 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002993
Dan Gohman475871a2008-07-27 21:46:04 +00002994 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002995 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00002996 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2997 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2998 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2999 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003000 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3002 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3003 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3004 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003005 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003006}
3007
Dan Gohman475871a2008-07-27 21:46:04 +00003008SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003009 MVT VT = Op.getValueType();
3010 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003011 assert(Op.getNumOperands() == 3 &&
3012 VT == Op.getOperand(1).getValueType() &&
3013 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003014
Dan Gohman9ed06db2008-03-07 20:36:53 +00003015 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003016 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003017 SDValue Lo = Op.getOperand(0);
3018 SDValue Hi = Op.getOperand(1);
3019 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003020 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003021
Dan Gohman475871a2008-07-27 21:46:04 +00003022 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003023 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003024 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3025 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3026 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3027 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003028 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003029 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3030 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3031 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3032 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003033 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003034}
3035
Dan Gohman475871a2008-07-27 21:46:04 +00003036SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003037 MVT VT = Op.getValueType();
3038 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003039 assert(Op.getNumOperands() == 3 &&
3040 VT == Op.getOperand(1).getValueType() &&
3041 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003042
Dan Gohman9ed06db2008-03-07 20:36:53 +00003043 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue Lo = Op.getOperand(0);
3045 SDValue Hi = Op.getOperand(1);
3046 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003047 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003048
Dan Gohman475871a2008-07-27 21:46:04 +00003049 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003050 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003051 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3052 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3053 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3054 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003055 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3057 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3058 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003059 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003061 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003062}
3063
3064//===----------------------------------------------------------------------===//
3065// Vector related lowering.
3066//
3067
Chris Lattnerac225ca2006-04-12 19:07:14 +00003068// If this is a vector of constants or undefs, get the bits. A bit in
3069// UndefBits is set if the corresponding element of the vector is an
3070// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3071// zero. Return true if this is not an array of constants, false if it is.
3072//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003073static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3074 uint64_t UndefBits[2]) {
3075 // Start with zero'd results.
3076 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3077
Duncan Sands83ec4b62008-06-06 12:08:01 +00003078 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003079 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003080 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003081
3082 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003083 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003084
3085 uint64_t EltBits = 0;
3086 if (OpVal.getOpcode() == ISD::UNDEF) {
3087 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3088 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3089 continue;
3090 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003091 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003092 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3093 assert(CN->getValueType(0) == MVT::f32 &&
3094 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003095 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003096 } else {
3097 // Nonconstant element.
3098 return true;
3099 }
3100
3101 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3102 }
3103
3104 //printf("%llx %llx %llx %llx\n",
3105 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3106 return false;
3107}
Chris Lattneref819f82006-03-20 06:33:01 +00003108
Chris Lattnerb17f1672006-04-16 01:01:29 +00003109// If this is a splat (repetition) of a value across the whole vector, return
3110// the smallest size that splats it. For example, "0x01010101010101..." is a
3111// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3112// SplatSize = 1 byte.
3113static bool isConstantSplat(const uint64_t Bits128[2],
3114 const uint64_t Undef128[2],
3115 unsigned &SplatBits, unsigned &SplatUndef,
3116 unsigned &SplatSize) {
3117
3118 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3119 // the same as the lower 64-bits, ignoring undefs.
3120 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3121 return false; // Can't be a splat if two pieces don't match.
3122
3123 uint64_t Bits64 = Bits128[0] | Bits128[1];
3124 uint64_t Undef64 = Undef128[0] & Undef128[1];
3125
3126 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3127 // undefs.
3128 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3129 return false; // Can't be a splat if two pieces don't match.
3130
3131 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3132 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3133
3134 // If the top 16-bits are different than the lower 16-bits, ignoring
3135 // undefs, we have an i32 splat.
3136 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3137 SplatBits = Bits32;
3138 SplatUndef = Undef32;
3139 SplatSize = 4;
3140 return true;
3141 }
3142
3143 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3144 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3145
3146 // If the top 8-bits are different than the lower 8-bits, ignoring
3147 // undefs, we have an i16 splat.
3148 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3149 SplatBits = Bits16;
3150 SplatUndef = Undef16;
3151 SplatSize = 2;
3152 return true;
3153 }
3154
3155 // Otherwise, we have an 8-bit splat.
3156 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3157 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3158 SplatSize = 1;
3159 return true;
3160}
3161
Chris Lattner4a998b92006-04-17 06:00:21 +00003162/// BuildSplatI - Build a canonical splati of Val with an element size of
3163/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003164static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003165 SelectionDAG &DAG) {
3166 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003167
Duncan Sands83ec4b62008-06-06 12:08:01 +00003168 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003169 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3170 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003171
Duncan Sands83ec4b62008-06-06 12:08:01 +00003172 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003173
3174 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3175 if (Val == -1)
3176 SplatSize = 1;
3177
Duncan Sands83ec4b62008-06-06 12:08:01 +00003178 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003179
3180 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003181 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3182 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003183 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003184 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003185 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003186 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003187}
3188
Chris Lattnere7c768e2006-04-18 03:24:30 +00003189/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003190/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003191static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003192 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003193 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003194 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3195 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003196 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3197}
3198
Chris Lattnere7c768e2006-04-18 03:24:30 +00003199/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3200/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003201static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3202 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003203 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003204 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3205 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3206 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3207}
3208
3209
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003210/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3211/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003212static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003213 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003214 // Force LHS/RHS to be the right type.
3215 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3216 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003217
Dan Gohman475871a2008-07-27 21:46:04 +00003218 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003219 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003220 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003221 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003222 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003223 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3224}
3225
Chris Lattnerf1b47082006-04-14 05:19:18 +00003226// If this is a case we can't handle, return null and let the default
3227// expansion code take care of it. If we CAN select this case, and if it
3228// selects to a single instruction, return Op. Otherwise, if we can codegen
3229// this case more efficiently than a constant pool load, lower it to the
3230// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003231SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003232 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003233 // If this is a vector of constants or undefs, get the bits. A bit in
3234 // UndefBits is set if the corresponding element of the vector is an
3235 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3236 // zero.
3237 uint64_t VectorBits[2];
3238 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003239 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003240 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003241
Chris Lattnerb17f1672006-04-16 01:01:29 +00003242 // If this is a splat (repetition) of a value across the whole vector, return
3243 // the smallest size that splats it. For example, "0x01010101010101..." is a
3244 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3245 // SplatSize = 1 byte.
3246 unsigned SplatBits, SplatUndef, SplatSize;
3247 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3248 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3249
3250 // First, handle single instruction cases.
3251
3252 // All zeros?
3253 if (SplatBits == 0) {
3254 // Canonicalize all zero vectors to be v4i32.
3255 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003256 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003257 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3258 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3259 }
3260 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003261 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003262
3263 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3264 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003265 if (SextVal >= -16 && SextVal <= 15)
3266 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003267
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003268
3269 // Two instruction sequences.
3270
Chris Lattner4a998b92006-04-17 06:00:21 +00003271 // If this value is in the range [-32,30] and is even, use:
3272 // tmp = VSPLTI[bhw], result = add tmp, tmp
3273 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003275 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3276 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003277 }
Chris Lattner6876e662006-04-17 06:58:41 +00003278
3279 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3280 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3281 // for fneg/fabs.
3282 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3283 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003285
3286 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003287 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003288 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003289
3290 // xor by OnesV to invert it.
3291 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3292 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3293 }
3294
3295 // Check to see if this is a wide variety of vsplti*, binop self cases.
3296 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003297 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003298 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003299 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003300 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003301
Owen Anderson718cb662007-09-07 04:06:50 +00003302 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003303 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3304 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3305 int i = SplatCsts[idx];
3306
3307 // Figure out what shift amount will be used by altivec if shifted by i in
3308 // this splat size.
3309 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3310
3311 // vsplti + shl self.
3312 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003313 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003314 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3315 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3316 Intrinsic::ppc_altivec_vslw
3317 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003318 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3319 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003320 }
3321
3322 // vsplti + srl self.
3323 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003325 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3326 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3327 Intrinsic::ppc_altivec_vsrw
3328 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003329 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3330 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003331 }
3332
3333 // vsplti + sra self.
3334 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003335 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003336 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3337 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3338 Intrinsic::ppc_altivec_vsraw
3339 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003340 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3341 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003342 }
3343
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003344 // vsplti + rol self.
3345 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3346 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003348 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3349 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3350 Intrinsic::ppc_altivec_vrlw
3351 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003352 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3353 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003354 }
3355
3356 // t = vsplti c, result = vsldoi t, t, 1
3357 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003358 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003359 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3360 }
3361 // t = vsplti c, result = vsldoi t, t, 2
3362 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003363 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003364 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3365 }
3366 // t = vsplti c, result = vsldoi t, t, 3
3367 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003368 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003369 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3370 }
Chris Lattner6876e662006-04-17 06:58:41 +00003371 }
3372
Chris Lattner6876e662006-04-17 06:58:41 +00003373 // Three instruction sequences.
3374
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003375 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3376 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003377 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3378 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003379 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003380 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003381 }
3382 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3383 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3385 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003386 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003387 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003388 }
3389 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003390
Dan Gohman475871a2008-07-27 21:46:04 +00003391 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003392}
3393
Chris Lattner59138102006-04-17 05:28:54 +00003394/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3395/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003396static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3397 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003398 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003399 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003400 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3401
3402 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003403 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003404 OP_VMRGHW,
3405 OP_VMRGLW,
3406 OP_VSPLTISW0,
3407 OP_VSPLTISW1,
3408 OP_VSPLTISW2,
3409 OP_VSPLTISW3,
3410 OP_VSLDOI4,
3411 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003412 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003413 };
3414
3415 if (OpNum == OP_COPY) {
3416 if (LHSID == (1*9+2)*9+3) return LHS;
3417 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3418 return RHS;
3419 }
3420
Dan Gohman475871a2008-07-27 21:46:04 +00003421 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003422 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3423 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3424
Chris Lattner59138102006-04-17 05:28:54 +00003425 unsigned ShufIdxs[16];
3426 switch (OpNum) {
3427 default: assert(0 && "Unknown i32 permute!");
3428 case OP_VMRGHW:
3429 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3430 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3431 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3432 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3433 break;
3434 case OP_VMRGLW:
3435 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3436 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3437 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3438 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3439 break;
3440 case OP_VSPLTISW0:
3441 for (unsigned i = 0; i != 16; ++i)
3442 ShufIdxs[i] = (i&3)+0;
3443 break;
3444 case OP_VSPLTISW1:
3445 for (unsigned i = 0; i != 16; ++i)
3446 ShufIdxs[i] = (i&3)+4;
3447 break;
3448 case OP_VSPLTISW2:
3449 for (unsigned i = 0; i != 16; ++i)
3450 ShufIdxs[i] = (i&3)+8;
3451 break;
3452 case OP_VSPLTISW3:
3453 for (unsigned i = 0; i != 16; ++i)
3454 ShufIdxs[i] = (i&3)+12;
3455 break;
3456 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003457 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003458 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003459 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003460 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003461 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003462 }
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003464 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003465 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003466
3467 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003468 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003469}
3470
Chris Lattnerf1b47082006-04-14 05:19:18 +00003471/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3472/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3473/// return the code it can be lowered into. Worst case, it can always be
3474/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003475SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003476 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003477 SDValue V1 = Op.getOperand(0);
3478 SDValue V2 = Op.getOperand(1);
3479 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003480
3481 // Cases that are handled by instructions that take permute immediates
3482 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3483 // selected by the instruction selector.
3484 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003485 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3486 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3487 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3488 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3489 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3490 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3491 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3492 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3493 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3494 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3495 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3496 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003497 return Op;
3498 }
3499 }
3500
3501 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3502 // and produce a fixed permutation. If any of these match, do not lower to
3503 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003504 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3505 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3506 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3507 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3508 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3509 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3510 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3511 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3512 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003513 return Op;
3514
Chris Lattner59138102006-04-17 05:28:54 +00003515 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3516 // perfect shuffle table to emit an optimal matching sequence.
3517 unsigned PFIndexes[4];
3518 bool isFourElementShuffle = true;
3519 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3520 unsigned EltNo = 8; // Start out undef.
3521 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3522 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3523 continue; // Undef, ignore it.
3524
3525 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003526 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003527 if ((ByteSource & 3) != j) {
3528 isFourElementShuffle = false;
3529 break;
3530 }
3531
3532 if (EltNo == 8) {
3533 EltNo = ByteSource/4;
3534 } else if (EltNo != ByteSource/4) {
3535 isFourElementShuffle = false;
3536 break;
3537 }
3538 }
3539 PFIndexes[i] = EltNo;
3540 }
3541
3542 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3543 // perfect shuffle vector to determine if it is cost effective to do this as
3544 // discrete instructions, or whether we should use a vperm.
3545 if (isFourElementShuffle) {
3546 // Compute the index in the perfect shuffle table.
3547 unsigned PFTableIndex =
3548 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3549
3550 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3551 unsigned Cost = (PFEntry >> 30);
3552
3553 // Determining when to avoid vperm is tricky. Many things affect the cost
3554 // of vperm, particularly how many times the perm mask needs to be computed.
3555 // For example, if the perm mask can be hoisted out of a loop or is already
3556 // used (perhaps because there are multiple permutes with the same shuffle
3557 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3558 // the loop requires an extra register.
3559 //
3560 // As a compromise, we only emit discrete instructions if the shuffle can be
3561 // generated in 3 or fewer operations. When we have loop information
3562 // available, if this block is within a loop, we should avoid using vperm
3563 // for 3-operation perms and use a constant pool load instead.
3564 if (Cost < 3)
3565 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3566 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003567
3568 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3569 // vector that will get spilled to the constant pool.
3570 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3571
3572 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3573 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003574 MVT EltVT = V1.getValueType().getVectorElementType();
3575 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003576
Dan Gohman475871a2008-07-27 21:46:04 +00003577 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003578 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003579 unsigned SrcElt;
3580 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3581 SrcElt = 0;
3582 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003583 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003584
3585 for (unsigned j = 0; j != BytesPerElement; ++j)
3586 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3587 MVT::i8));
3588 }
3589
Dan Gohman475871a2008-07-27 21:46:04 +00003590 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003591 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003592 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3593}
3594
Chris Lattner90564f22006-04-18 17:59:36 +00003595/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3596/// altivec comparison. If it is, return true and fill in Opc/isDot with
3597/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003598static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003599 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003600 unsigned IntrinsicID =
3601 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003602 CompareOpc = -1;
3603 isDot = false;
3604 switch (IntrinsicID) {
3605 default: return false;
3606 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003607 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3608 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3609 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3610 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3611 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3612 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3613 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3614 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3615 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3616 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3617 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3618 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3619 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3620
3621 // Normal Comparisons.
3622 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3623 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3624 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3625 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3626 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3627 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3628 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3629 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3630 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3631 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3632 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3633 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3634 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3635 }
Chris Lattner90564f22006-04-18 17:59:36 +00003636 return true;
3637}
3638
3639/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3640/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003641SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003642 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003643 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3644 // opcode number of the comparison.
3645 int CompareOpc;
3646 bool isDot;
3647 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003648 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003649
Chris Lattner90564f22006-04-18 17:59:36 +00003650 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003651 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003652 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003653 Op.getOperand(1), Op.getOperand(2),
3654 DAG.getConstant(CompareOpc, MVT::i32));
3655 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3656 }
3657
3658 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003660 Op.getOperand(2), // LHS
3661 Op.getOperand(3), // RHS
3662 DAG.getConstant(CompareOpc, MVT::i32)
3663 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003664 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003665 VTs.push_back(Op.getOperand(2).getValueType());
3666 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003667 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003668
3669 // Now that we have the comparison, emit a copy from the CR to a GPR.
3670 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003671 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003672 DAG.getRegister(PPC::CR6, MVT::i32),
3673 CompNode.getValue(1));
3674
3675 // Unpack the result based on how the target uses it.
3676 unsigned BitNo; // Bit # of CR6.
3677 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003678 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003679 default: // Can't happen, don't crash on invalid number though.
3680 case 0: // Return the value of the EQ bit of CR6.
3681 BitNo = 0; InvertBit = false;
3682 break;
3683 case 1: // Return the inverted value of the EQ bit of CR6.
3684 BitNo = 0; InvertBit = true;
3685 break;
3686 case 2: // Return the value of the LT bit of CR6.
3687 BitNo = 2; InvertBit = false;
3688 break;
3689 case 3: // Return the inverted value of the LT bit of CR6.
3690 BitNo = 2; InvertBit = true;
3691 break;
3692 }
3693
3694 // Shift the bit into the low position.
3695 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3696 DAG.getConstant(8-(3-BitNo), MVT::i32));
3697 // Isolate the bit.
3698 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3699 DAG.getConstant(1, MVT::i32));
3700
3701 // If we are supposed to, toggle the bit.
3702 if (InvertBit)
3703 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3704 DAG.getConstant(1, MVT::i32));
3705 return Flags;
3706}
3707
Dan Gohman475871a2008-07-27 21:46:04 +00003708SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003709 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003710 // Create a stack slot that is 16-byte aligned.
3711 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3712 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003713 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003714 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003715
3716 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003717 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003718 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003720 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003721}
3722
Dan Gohman475871a2008-07-27 21:46:04 +00003723SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003724 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003725 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003726
Dan Gohman475871a2008-07-27 21:46:04 +00003727 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3728 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003729
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003731 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3732
3733 // Shrinkify inputs to v8i16.
3734 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3735 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3736 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3737
3738 // Low parts multiplied together, generating 32-bit results (we ignore the
3739 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003740 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003741 LHS, RHS, DAG, MVT::v4i32);
3742
Dan Gohman475871a2008-07-27 21:46:04 +00003743 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003744 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3745 // Shift the high parts up 16 bits.
3746 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3747 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3748 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003750
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003752
Chris Lattnercea2aa72006-04-18 04:28:57 +00003753 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3754 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003755 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003757
3758 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003759 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003760 LHS, RHS, DAG, MVT::v8i16);
3761 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3762
3763 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003765 LHS, RHS, DAG, MVT::v8i16);
3766 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3767
3768 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003770 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003771 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3772 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003773 }
Chris Lattner19a81522006-04-18 03:57:35 +00003774 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003775 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003776 } else {
3777 assert(0 && "Unknown mul to lower!");
3778 abort();
3779 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003780}
3781
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003782/// LowerOperation - Provide custom lowering hooks for some operations.
3783///
Dan Gohman475871a2008-07-27 21:46:04 +00003784SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003785 switch (Op.getOpcode()) {
3786 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003787 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3788 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003789 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003790 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003791 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003792 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003793 case ISD::VASTART:
3794 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3795 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3796
3797 case ISD::VAARG:
3798 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3799 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3800
Chris Lattneref957102006-06-21 00:34:03 +00003801 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003802 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3803 VarArgsStackOffset, VarArgsNumGPR,
3804 VarArgsNumFPR, PPCSubTarget);
3805
Dan Gohman7925ed02008-03-19 21:39:28 +00003806 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3807 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003808 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003809 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003810 case ISD::DYNAMIC_STACKALLOC:
3811 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003812
Chris Lattner1a635d62006-04-14 06:01:58 +00003813 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3814 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3815 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003816 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003817
Chris Lattner1a635d62006-04-14 06:01:58 +00003818 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003819 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3820 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3821 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003822
Chris Lattner1a635d62006-04-14 06:01:58 +00003823 // Vector-related lowering.
3824 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3825 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3826 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3827 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003828 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003829
Chris Lattner3fc027d2007-12-08 06:59:59 +00003830 // Frame & Return address.
3831 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003832 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003833 }
Dan Gohman475871a2008-07-27 21:46:04 +00003834 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003835}
3836
Duncan Sands1607f052008-12-01 11:39:25 +00003837void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3838 SmallVectorImpl<SDValue>&Results,
3839 SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003840 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003841 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003842 assert(false && "Do not know how to custom type legalize this operation!");
3843 return;
3844 case ISD::FP_ROUND_INREG: {
3845 assert(N->getValueType(0) == MVT::ppcf128);
3846 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
3847 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3848 DAG.getIntPtrConstant(0));
3849 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3850 DAG.getIntPtrConstant(1));
3851
3852 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3853 // of the long double, and puts FPSCR back the way it was. We do not
3854 // actually model FPSCR.
3855 std::vector<MVT> NodeTys;
3856 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3857
3858 NodeTys.push_back(MVT::f64); // Return register
3859 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
3860 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3861 MFFSreg = Result.getValue(0);
3862 InFlag = Result.getValue(1);
3863
3864 NodeTys.clear();
3865 NodeTys.push_back(MVT::Flag); // Returns a flag
3866 Ops[0] = DAG.getConstant(31, MVT::i32);
3867 Ops[1] = InFlag;
3868 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
3869 InFlag = Result.getValue(0);
3870
3871 NodeTys.clear();
3872 NodeTys.push_back(MVT::Flag); // Returns a flag
3873 Ops[0] = DAG.getConstant(30, MVT::i32);
3874 Ops[1] = InFlag;
3875 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
3876 InFlag = Result.getValue(0);
3877
3878 NodeTys.clear();
3879 NodeTys.push_back(MVT::f64); // result of add
3880 NodeTys.push_back(MVT::Flag); // Returns a flag
3881 Ops[0] = Lo;
3882 Ops[1] = Hi;
3883 Ops[2] = InFlag;
3884 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
3885 FPreg = Result.getValue(0);
3886 InFlag = Result.getValue(1);
3887
3888 NodeTys.clear();
3889 NodeTys.push_back(MVT::f64);
3890 Ops[0] = DAG.getConstant(1, MVT::i32);
3891 Ops[1] = MFFSreg;
3892 Ops[2] = FPreg;
3893 Ops[3] = InFlag;
3894 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
3895 FPreg = Result.getValue(0);
3896
3897 // We know the low half is about to be thrown away, so just use something
3898 // convenient.
3899 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::ppcf128, FPreg, FPreg));
3900 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003901 }
Duncan Sands1607f052008-12-01 11:39:25 +00003902 case ISD::FP_TO_SINT:
3903 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG));
3904 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003905 }
3906}
3907
3908
Chris Lattner1a635d62006-04-14 06:01:58 +00003909//===----------------------------------------------------------------------===//
3910// Other Lowering Code
3911//===----------------------------------------------------------------------===//
3912
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003913MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003914PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3915 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003916 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003917 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3918
3919 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3920 MachineFunction *F = BB->getParent();
3921 MachineFunction::iterator It = BB;
3922 ++It;
3923
3924 unsigned dest = MI->getOperand(0).getReg();
3925 unsigned ptrA = MI->getOperand(1).getReg();
3926 unsigned ptrB = MI->getOperand(2).getReg();
3927 unsigned incr = MI->getOperand(3).getReg();
3928
3929 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3930 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3931 F->insert(It, loopMBB);
3932 F->insert(It, exitMBB);
3933 exitMBB->transferSuccessors(BB);
3934
3935 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003936 unsigned TmpReg = (!BinOpcode) ? incr :
3937 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003938 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3939 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003940
3941 // thisMBB:
3942 // ...
3943 // fallthrough --> loopMBB
3944 BB->addSuccessor(loopMBB);
3945
3946 // loopMBB:
3947 // l[wd]arx dest, ptr
3948 // add r0, dest, incr
3949 // st[wd]cx. r0, ptr
3950 // bne- loopMBB
3951 // fallthrough --> exitMBB
3952 BB = loopMBB;
3953 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3954 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003955 if (BinOpcode)
3956 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003957 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3958 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3959 BuildMI(BB, TII->get(PPC::BCC))
3960 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3961 BB->addSuccessor(loopMBB);
3962 BB->addSuccessor(exitMBB);
3963
3964 // exitMBB:
3965 // ...
3966 BB = exitMBB;
3967 return BB;
3968}
3969
3970MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003971PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3972 MachineBasicBlock *BB,
3973 bool is8bit, // operation
3974 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003975 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3977 // In 64 bit mode we have to use 64 bits for addresses, even though the
3978 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3979 // registers without caring whether they're 32 or 64, but here we're
3980 // doing actual arithmetic on the addresses.
3981 bool is64bit = PPCSubTarget.isPPC64();
3982
3983 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3984 MachineFunction *F = BB->getParent();
3985 MachineFunction::iterator It = BB;
3986 ++It;
3987
3988 unsigned dest = MI->getOperand(0).getReg();
3989 unsigned ptrA = MI->getOperand(1).getReg();
3990 unsigned ptrB = MI->getOperand(2).getReg();
3991 unsigned incr = MI->getOperand(3).getReg();
3992
3993 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3994 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3995 F->insert(It, loopMBB);
3996 F->insert(It, exitMBB);
3997 exitMBB->transferSuccessors(BB);
3998
3999 MachineRegisterInfo &RegInfo = F->getRegInfo();
4000 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004001 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4002 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004003 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4004 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4005 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4006 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4007 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4008 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4009 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4010 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4011 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4012 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004013 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004014 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004015 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004016
4017 // thisMBB:
4018 // ...
4019 // fallthrough --> loopMBB
4020 BB->addSuccessor(loopMBB);
4021
4022 // The 4-byte load must be aligned, while a char or short may be
4023 // anywhere in the word. Hence all this nasty bookkeeping code.
4024 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4025 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004026 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004027 // rlwinm ptr, ptr1, 0, 0, 29
4028 // slw incr2, incr, shift
4029 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4030 // slw mask, mask2, shift
4031 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004032 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004033 // add tmp, tmpDest, incr2
4034 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004035 // and tmp3, tmp, mask
4036 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004037 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004038 // bne- loopMBB
4039 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004040 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004041
4042 if (ptrA!=PPC::R0) {
4043 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4044 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4045 .addReg(ptrA).addReg(ptrB);
4046 } else {
4047 Ptr1Reg = ptrB;
4048 }
4049 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4050 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004051 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004052 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4053 if (is64bit)
4054 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4055 .addReg(Ptr1Reg).addImm(0).addImm(61);
4056 else
4057 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4058 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4059 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4060 .addReg(incr).addReg(ShiftReg);
4061 if (is8bit)
4062 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4063 else {
4064 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4065 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4066 }
4067 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4068 .addReg(Mask2Reg).addReg(ShiftReg);
4069
4070 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004071 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004072 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004073 if (BinOpcode)
4074 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4075 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004076 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004077 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004078 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4079 .addReg(TmpReg).addReg(MaskReg);
4080 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4081 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4082 BuildMI(BB, TII->get(PPC::STWCX))
4083 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4084 BuildMI(BB, TII->get(PPC::BCC))
4085 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4086 BB->addSuccessor(loopMBB);
4087 BB->addSuccessor(exitMBB);
4088
4089 // exitMBB:
4090 // ...
4091 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004092 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004093 return BB;
4094}
4095
4096MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004097PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4098 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004099 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004100
4101 // To "insert" these instructions we actually have to insert their
4102 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004103 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004104 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004105 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004106
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004107 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004108
4109 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4110 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4111 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4112 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4113 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4114
4115 // The incoming instruction knows the destination vreg to set, the
4116 // condition code register to branch on, the true/false values to
4117 // select between, and a branch opcode to use.
4118
4119 // thisMBB:
4120 // ...
4121 // TrueVal = ...
4122 // cmpTY ccX, r1, r2
4123 // bCC copy1MBB
4124 // fallthrough --> copy0MBB
4125 MachineBasicBlock *thisMBB = BB;
4126 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4127 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4128 unsigned SelectPred = MI->getOperand(4).getImm();
4129 BuildMI(BB, TII->get(PPC::BCC))
4130 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4131 F->insert(It, copy0MBB);
4132 F->insert(It, sinkMBB);
4133 // Update machine-CFG edges by transferring all successors of the current
4134 // block to the new block which will contain the Phi node for the select.
4135 sinkMBB->transferSuccessors(BB);
4136 // Next, add the true and fallthrough blocks as its successors.
4137 BB->addSuccessor(copy0MBB);
4138 BB->addSuccessor(sinkMBB);
4139
4140 // copy0MBB:
4141 // %FalseValue = ...
4142 // # fallthrough to sinkMBB
4143 BB = copy0MBB;
4144
4145 // Update machine-CFG edges
4146 BB->addSuccessor(sinkMBB);
4147
4148 // sinkMBB:
4149 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4150 // ...
4151 BB = sinkMBB;
4152 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4153 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4154 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4155 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004156 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4157 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4158 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4159 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004160 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4161 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4162 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4163 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004164
4165 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4166 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4167 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4168 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004169 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4170 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4171 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4172 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004173
4174 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4175 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4176 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4177 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004178 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4179 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4180 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4181 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004182
4183 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4184 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4185 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4186 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004187 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4188 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4189 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4190 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004191
4192 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004193 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004194 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004195 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004196 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004197 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004198 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004199 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004200
4201 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4202 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4203 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4204 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004205 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4206 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4207 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4208 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004209
Dale Johannesen0e55f062008-08-29 18:29:46 +00004210 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4211 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4212 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4213 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4214 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4215 BB = EmitAtomicBinary(MI, BB, false, 0);
4216 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4217 BB = EmitAtomicBinary(MI, BB, true, 0);
4218
Evan Cheng53301922008-07-12 02:23:19 +00004219 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4220 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4221 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4222
4223 unsigned dest = MI->getOperand(0).getReg();
4224 unsigned ptrA = MI->getOperand(1).getReg();
4225 unsigned ptrB = MI->getOperand(2).getReg();
4226 unsigned oldval = MI->getOperand(3).getReg();
4227 unsigned newval = MI->getOperand(4).getReg();
4228
Dale Johannesen65e39732008-08-25 18:53:26 +00004229 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4230 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4231 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004232 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004233 F->insert(It, loop1MBB);
4234 F->insert(It, loop2MBB);
4235 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004236 F->insert(It, exitMBB);
4237 exitMBB->transferSuccessors(BB);
4238
4239 // thisMBB:
4240 // ...
4241 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004242 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004243
Dale Johannesen65e39732008-08-25 18:53:26 +00004244 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004245 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004246 // cmp[wd] dest, oldval
4247 // bne- midMBB
4248 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004249 // st[wd]cx. newval, ptr
4250 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004251 // b exitBB
4252 // midMBB:
4253 // st[wd]cx. dest, ptr
4254 // exitBB:
4255 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004256 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4257 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004258 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004259 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004260 BuildMI(BB, TII->get(PPC::BCC))
4261 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4262 BB->addSuccessor(loop2MBB);
4263 BB->addSuccessor(midMBB);
4264
4265 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004266 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4267 .addReg(newval).addReg(ptrA).addReg(ptrB);
4268 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004269 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4270 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4271 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004272 BB->addSuccessor(exitMBB);
4273
Dale Johannesen65e39732008-08-25 18:53:26 +00004274 BB = midMBB;
4275 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4276 .addReg(dest).addReg(ptrA).addReg(ptrB);
4277 BB->addSuccessor(exitMBB);
4278
Evan Cheng53301922008-07-12 02:23:19 +00004279 // exitMBB:
4280 // ...
4281 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004282 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4283 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4284 // We must use 64-bit registers for addresses when targeting 64-bit,
4285 // since we're actually doing arithmetic on them. Other registers
4286 // can be 32-bit.
4287 bool is64bit = PPCSubTarget.isPPC64();
4288 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4289
4290 unsigned dest = MI->getOperand(0).getReg();
4291 unsigned ptrA = MI->getOperand(1).getReg();
4292 unsigned ptrB = MI->getOperand(2).getReg();
4293 unsigned oldval = MI->getOperand(3).getReg();
4294 unsigned newval = MI->getOperand(4).getReg();
4295
4296 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4297 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4298 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4299 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4300 F->insert(It, loop1MBB);
4301 F->insert(It, loop2MBB);
4302 F->insert(It, midMBB);
4303 F->insert(It, exitMBB);
4304 exitMBB->transferSuccessors(BB);
4305
4306 MachineRegisterInfo &RegInfo = F->getRegInfo();
4307 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004308 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4309 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004310 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4311 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4312 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4313 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4314 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4315 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4316 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4317 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4318 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4319 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4320 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4321 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4322 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4323 unsigned Ptr1Reg;
4324 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4325 // thisMBB:
4326 // ...
4327 // fallthrough --> loopMBB
4328 BB->addSuccessor(loop1MBB);
4329
4330 // The 4-byte load must be aligned, while a char or short may be
4331 // anywhere in the word. Hence all this nasty bookkeeping code.
4332 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4333 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004334 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004335 // rlwinm ptr, ptr1, 0, 0, 29
4336 // slw newval2, newval, shift
4337 // slw oldval2, oldval,shift
4338 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4339 // slw mask, mask2, shift
4340 // and newval3, newval2, mask
4341 // and oldval3, oldval2, mask
4342 // loop1MBB:
4343 // lwarx tmpDest, ptr
4344 // and tmp, tmpDest, mask
4345 // cmpw tmp, oldval3
4346 // bne- midMBB
4347 // loop2MBB:
4348 // andc tmp2, tmpDest, mask
4349 // or tmp4, tmp2, newval3
4350 // stwcx. tmp4, ptr
4351 // bne- loop1MBB
4352 // b exitBB
4353 // midMBB:
4354 // stwcx. tmpDest, ptr
4355 // exitBB:
4356 // srw dest, tmpDest, shift
4357 if (ptrA!=PPC::R0) {
4358 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4359 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4360 .addReg(ptrA).addReg(ptrB);
4361 } else {
4362 Ptr1Reg = ptrB;
4363 }
4364 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4365 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004366 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004367 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4368 if (is64bit)
4369 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4370 .addReg(Ptr1Reg).addImm(0).addImm(61);
4371 else
4372 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4373 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4374 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4375 .addReg(newval).addReg(ShiftReg);
4376 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4377 .addReg(oldval).addReg(ShiftReg);
4378 if (is8bit)
4379 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4380 else {
4381 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4382 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4383 }
4384 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4385 .addReg(Mask2Reg).addReg(ShiftReg);
4386 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4387 .addReg(NewVal2Reg).addReg(MaskReg);
4388 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4389 .addReg(OldVal2Reg).addReg(MaskReg);
4390
4391 BB = loop1MBB;
4392 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4393 .addReg(PPC::R0).addReg(PtrReg);
4394 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4395 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4396 .addReg(TmpReg).addReg(OldVal3Reg);
4397 BuildMI(BB, TII->get(PPC::BCC))
4398 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4399 BB->addSuccessor(loop2MBB);
4400 BB->addSuccessor(midMBB);
4401
4402 BB = loop2MBB;
4403 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4404 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4405 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4406 .addReg(PPC::R0).addReg(PtrReg);
4407 BuildMI(BB, TII->get(PPC::BCC))
4408 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4409 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4410 BB->addSuccessor(loop1MBB);
4411 BB->addSuccessor(exitMBB);
4412
4413 BB = midMBB;
4414 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4415 .addReg(PPC::R0).addReg(PtrReg);
4416 BB->addSuccessor(exitMBB);
4417
4418 // exitMBB:
4419 // ...
4420 BB = exitMBB;
4421 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4422 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004423 assert(0 && "Unexpected instr type to insert");
4424 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004425
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004426 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004427 return BB;
4428}
4429
Chris Lattner1a635d62006-04-14 06:01:58 +00004430//===----------------------------------------------------------------------===//
4431// Target Optimization Hooks
4432//===----------------------------------------------------------------------===//
4433
Duncan Sands25cf2272008-11-24 14:53:14 +00004434SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4435 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004436 TargetMachine &TM = getTargetMachine();
4437 SelectionDAG &DAG = DCI.DAG;
4438 switch (N->getOpcode()) {
4439 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004440 case PPCISD::SHL:
4441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004442 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004443 return N->getOperand(0);
4444 }
4445 break;
4446 case PPCISD::SRL:
4447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004448 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004449 return N->getOperand(0);
4450 }
4451 break;
4452 case PPCISD::SRA:
4453 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004454 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004455 C->isAllOnesValue()) // -1 >>s V -> -1.
4456 return N->getOperand(0);
4457 }
4458 break;
4459
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004460 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004461 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004462 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4463 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4464 // We allow the src/dst to be either f32/f64, but the intermediate
4465 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004466 if (N->getOperand(0).getValueType() == MVT::i64 &&
4467 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004468 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004469 if (Val.getValueType() == MVT::f32) {
4470 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004471 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004472 }
4473
4474 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004475 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004476 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004477 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004478 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004479 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4480 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004481 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004482 }
4483 return Val;
4484 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4485 // If the intermediate type is i32, we can avoid the load/store here
4486 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004487 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004488 }
4489 }
4490 break;
Chris Lattner51269842006-03-01 05:50:56 +00004491 case ISD::STORE:
4492 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4493 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004494 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004495 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004496 N->getOperand(1).getValueType() == MVT::i32 &&
4497 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004498 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004499 if (Val.getValueType() == MVT::f32) {
4500 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004501 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004502 }
4503 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004504 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004505
4506 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4507 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004508 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004509 return Val;
4510 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004511
4512 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4513 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004514 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004515 (N->getOperand(1).getValueType() == MVT::i32 ||
4516 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004517 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004518 // Do an any-extend to 32-bits if this is a half-word input.
4519 if (BSwapOp.getValueType() == MVT::i16)
4520 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4521
4522 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4523 N->getOperand(2), N->getOperand(3),
4524 DAG.getValueType(N->getOperand(1).getValueType()));
4525 }
4526 break;
4527 case ISD::BSWAP:
4528 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004529 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004530 N->getOperand(0).hasOneUse() &&
4531 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004532 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004533 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004534 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004535 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004536 VTs.push_back(MVT::i32);
4537 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004538 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4539 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004540 LD->getChain(), // Chain
4541 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004542 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004543 DAG.getValueType(N->getValueType(0)) // VT
4544 };
Dan Gohman475871a2008-07-27 21:46:04 +00004545 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004546
4547 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004548 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004549 if (N->getValueType(0) == MVT::i16)
4550 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4551
4552 // First, combine the bswap away. This makes the value produced by the
4553 // load dead.
4554 DCI.CombineTo(N, ResVal);
4555
4556 // Next, combine the load away, we give it a bogus result value but a real
4557 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004558 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004559
4560 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004561 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004562 }
4563
Chris Lattner51269842006-03-01 05:50:56 +00004564 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004565 case PPCISD::VCMP: {
4566 // If a VCMPo node already exists with exactly the same operands as this
4567 // node, use its result instead of this node (VCMPo computes both a CR6 and
4568 // a normal output).
4569 //
4570 if (!N->getOperand(0).hasOneUse() &&
4571 !N->getOperand(1).hasOneUse() &&
4572 !N->getOperand(2).hasOneUse()) {
4573
4574 // Scan all of the users of the LHS, looking for VCMPo's that match.
4575 SDNode *VCMPoNode = 0;
4576
Gabor Greifba36cb52008-08-28 21:40:38 +00004577 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004578 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4579 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004580 if (UI->getOpcode() == PPCISD::VCMPo &&
4581 UI->getOperand(1) == N->getOperand(1) &&
4582 UI->getOperand(2) == N->getOperand(2) &&
4583 UI->getOperand(0) == N->getOperand(0)) {
4584 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004585 break;
4586 }
4587
Chris Lattner00901202006-04-18 18:28:22 +00004588 // If there is no VCMPo node, or if the flag value has a single use, don't
4589 // transform this.
4590 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4591 break;
4592
4593 // Look at the (necessarily single) use of the flag value. If it has a
4594 // chain, this transformation is more complex. Note that multiple things
4595 // could use the value result, which we should ignore.
4596 SDNode *FlagUser = 0;
4597 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4598 FlagUser == 0; ++UI) {
4599 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004600 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004601 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004602 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004603 FlagUser = User;
4604 break;
4605 }
4606 }
4607 }
4608
4609 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4610 // give up for right now.
4611 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004612 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004613 }
4614 break;
4615 }
Chris Lattner90564f22006-04-18 17:59:36 +00004616 case ISD::BR_CC: {
4617 // If this is a branch on an altivec predicate comparison, lower this so
4618 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4619 // lowering is done pre-legalize, because the legalizer lowers the predicate
4620 // compare down to code that is difficult to reassemble.
4621 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004622 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004623 int CompareOpc;
4624 bool isDot;
4625
4626 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4627 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4628 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4629 assert(isDot && "Can't compare against a vector result!");
4630
4631 // If this is a comparison against something other than 0/1, then we know
4632 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004633 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004634 if (Val != 0 && Val != 1) {
4635 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4636 return N->getOperand(0);
4637 // Always !=, turn it into an unconditional branch.
4638 return DAG.getNode(ISD::BR, MVT::Other,
4639 N->getOperand(0), N->getOperand(4));
4640 }
4641
4642 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4643
4644 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004645 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004646 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004647 LHS.getOperand(2), // LHS of compare
4648 LHS.getOperand(3), // RHS of compare
4649 DAG.getConstant(CompareOpc, MVT::i32)
4650 };
Chris Lattner90564f22006-04-18 17:59:36 +00004651 VTs.push_back(LHS.getOperand(2).getValueType());
4652 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004653 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004654
4655 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004656 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004657 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004658 default: // Can't happen, don't crash on invalid number though.
4659 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004660 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004661 break;
4662 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004663 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004664 break;
4665 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004666 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004667 break;
4668 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004669 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004670 break;
4671 }
4672
4673 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004674 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004675 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004676 N->getOperand(4), CompNode.getValue(1));
4677 }
4678 break;
4679 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004680 }
4681
Dan Gohman475871a2008-07-27 21:46:04 +00004682 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004683}
4684
Chris Lattner1a635d62006-04-14 06:01:58 +00004685//===----------------------------------------------------------------------===//
4686// Inline Assembly Support
4687//===----------------------------------------------------------------------===//
4688
Dan Gohman475871a2008-07-27 21:46:04 +00004689void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004690 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004691 APInt &KnownZero,
4692 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004693 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004694 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004695 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004696 switch (Op.getOpcode()) {
4697 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004698 case PPCISD::LBRX: {
4699 // lhbrx is known to have the top bits cleared out.
4700 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4701 KnownZero = 0xFFFF0000;
4702 break;
4703 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004704 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004705 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004706 default: break;
4707 case Intrinsic::ppc_altivec_vcmpbfp_p:
4708 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4709 case Intrinsic::ppc_altivec_vcmpequb_p:
4710 case Intrinsic::ppc_altivec_vcmpequh_p:
4711 case Intrinsic::ppc_altivec_vcmpequw_p:
4712 case Intrinsic::ppc_altivec_vcmpgefp_p:
4713 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4714 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4715 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4716 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4717 case Intrinsic::ppc_altivec_vcmpgtub_p:
4718 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4719 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4720 KnownZero = ~1U; // All bits but the low one are known to be zero.
4721 break;
4722 }
4723 }
4724 }
4725}
4726
4727
Chris Lattner4234f572007-03-25 02:14:49 +00004728/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004729/// constraint it is for this target.
4730PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004731PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4732 if (Constraint.size() == 1) {
4733 switch (Constraint[0]) {
4734 default: break;
4735 case 'b':
4736 case 'r':
4737 case 'f':
4738 case 'v':
4739 case 'y':
4740 return C_RegisterClass;
4741 }
4742 }
4743 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004744}
4745
Chris Lattner331d1bc2006-11-02 01:44:04 +00004746std::pair<unsigned, const TargetRegisterClass*>
4747PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004748 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004749 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004750 // GCC RS6000 Constraint Letters
4751 switch (Constraint[0]) {
4752 case 'b': // R1-R31
4753 case 'r': // R0-R31
4754 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4755 return std::make_pair(0U, PPC::G8RCRegisterClass);
4756 return std::make_pair(0U, PPC::GPRCRegisterClass);
4757 case 'f':
4758 if (VT == MVT::f32)
4759 return std::make_pair(0U, PPC::F4RCRegisterClass);
4760 else if (VT == MVT::f64)
4761 return std::make_pair(0U, PPC::F8RCRegisterClass);
4762 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004763 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004764 return std::make_pair(0U, PPC::VRRCRegisterClass);
4765 case 'y': // crrc
4766 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004767 }
4768 }
4769
Chris Lattner331d1bc2006-11-02 01:44:04 +00004770 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004771}
Chris Lattner763317d2006-02-07 00:47:13 +00004772
Chris Lattner331d1bc2006-11-02 01:44:04 +00004773
Chris Lattner48884cd2007-08-25 00:47:38 +00004774/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004775/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4776/// it means one of the asm constraint of the inline asm instruction being
4777/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004778void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004779 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004780 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004781 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004782 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004783 switch (Letter) {
4784 default: break;
4785 case 'I':
4786 case 'J':
4787 case 'K':
4788 case 'L':
4789 case 'M':
4790 case 'N':
4791 case 'O':
4792 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004793 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004794 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004795 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004796 switch (Letter) {
4797 default: assert(0 && "Unknown constraint letter!");
4798 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004799 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004800 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004801 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004802 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4803 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004804 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004805 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004806 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004807 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004808 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004809 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004810 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004811 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004812 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004813 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004814 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004815 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004816 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004817 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004818 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004819 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004820 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004821 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004822 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004823 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004824 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004825 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004826 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004827 }
4828 break;
4829 }
4830 }
4831
Gabor Greifba36cb52008-08-28 21:40:38 +00004832 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004833 Ops.push_back(Result);
4834 return;
4835 }
4836
Chris Lattner763317d2006-02-07 00:47:13 +00004837 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004838 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004839}
Evan Chengc4c62572006-03-13 23:20:37 +00004840
Chris Lattnerc9addb72007-03-30 23:15:24 +00004841// isLegalAddressingMode - Return true if the addressing mode represented
4842// by AM is legal for this target, for a load/store of the specified type.
4843bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4844 const Type *Ty) const {
4845 // FIXME: PPC does not allow r+i addressing modes for vectors!
4846
4847 // PPC allows a sign-extended 16-bit immediate field.
4848 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4849 return false;
4850
4851 // No global is ever allowed as a base.
4852 if (AM.BaseGV)
4853 return false;
4854
4855 // PPC only support r+r,
4856 switch (AM.Scale) {
4857 case 0: // "r+i" or just "i", depending on HasBaseReg.
4858 break;
4859 case 1:
4860 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4861 return false;
4862 // Otherwise we have r+r or r+i.
4863 break;
4864 case 2:
4865 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4866 return false;
4867 // Allow 2*r as r+r.
4868 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004869 default:
4870 // No other scales are supported.
4871 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004872 }
4873
4874 return true;
4875}
4876
Evan Chengc4c62572006-03-13 23:20:37 +00004877/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004878/// as the offset of the target addressing mode for load / store of the
4879/// given type.
4880bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004881 // PPC allows a sign-extended 16-bit immediate field.
4882 return (V > -(1 << 16) && V < (1 << 16)-1);
4883}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004884
4885bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004886 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004887}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004888
Dan Gohman475871a2008-07-27 21:46:04 +00004889SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004890 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004891 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004892 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004893
4894 MachineFunction &MF = DAG.getMachineFunction();
4895 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004896
Chris Lattner3fc027d2007-12-08 06:59:59 +00004897 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004898 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004899
4900 // Make sure the function really does not optimize away the store of the RA
4901 // to the stack.
4902 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004903 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4904}
4905
Dan Gohman475871a2008-07-27 21:46:04 +00004906SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004907 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004908 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004909 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004910
Duncan Sands83ec4b62008-06-06 12:08:01 +00004911 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004912 bool isPPC64 = PtrVT == MVT::i64;
4913
4914 MachineFunction &MF = DAG.getMachineFunction();
4915 MachineFrameInfo *MFI = MF.getFrameInfo();
4916 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4917 && MFI->getStackSize();
4918
4919 if (isPPC64)
4920 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004921 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004922 else
4923 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4924 MVT::i32);
4925}
Dan Gohman54aeea32008-10-21 03:41:46 +00004926
4927bool
4928PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4929 // The PowerPC target isn't yet aware of offsets.
4930 return false;
4931}