blob: 7ebfa8e5f522d1a3c2ba5ea7b5a24c083df41753 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
372// addrmode2 := reg +/- reg shop imm
373// addrmode2 := reg +/- imm12
374//
375def addrmode2 : Operand<i32>,
376 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
377 let PrintMethod = "printAddrMode2Operand";
378 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
379}
380
381def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000382 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
383 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000384 let PrintMethod = "printAddrMode2OffsetOperand";
385 let MIOperandInfo = (ops GPR, i32imm);
386}
387
388// addrmode3 := reg +/- reg
389// addrmode3 := reg +/- imm8
390//
391def addrmode3 : Operand<i32>,
392 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
393 let PrintMethod = "printAddrMode3Operand";
394 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
395}
396
397def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000398 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
399 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000400 let PrintMethod = "printAddrMode3OffsetOperand";
401 let MIOperandInfo = (ops GPR, i32imm);
402}
403
404// addrmode4 := reg, <mode|W>
405//
406def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000407 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000408 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000409 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000410}
411
412// addrmode5 := reg +/- imm8*4
413//
414def addrmode5 : Operand<i32>,
415 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
416 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000417 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000418}
419
Bob Wilson8b024a52009-07-01 23:16:05 +0000420// addrmode6 := reg with optional writeback
421//
422def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000423 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000424 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000425 let MIOperandInfo = (ops GPR:$addr, i32imm);
426}
427
428def am6offset : Operand<i32> {
429 let PrintMethod = "printAddrMode6OffsetOperand";
430 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000431}
432
Evan Chenga8e29892007-01-19 07:51:42 +0000433// addrmodepc := pc + reg
434//
435def addrmodepc : Operand<i32>,
436 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
437 let PrintMethod = "printAddrModePCOperand";
438 let MIOperandInfo = (ops GPR, i32imm);
439}
440
Bob Wilson4f38b382009-08-21 21:58:55 +0000441def nohash_imm : Operand<i32> {
442 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000446
Evan Cheng37f25d92008-08-28 23:39:26 +0000447include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000448
449//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000450// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000451//
452
Evan Cheng3924f782008-08-29 07:36:24 +0000453/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000454/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000455multiclass AsI1_bin_irs<bits<4> opcod, string opc,
456 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
457 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000458 // The register-immediate version is re-materializable. This is useful
459 // in particular for taking the address of a local.
460 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000461 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000462 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
464 let Inst{25} = 1;
465 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000466 }
Evan Chengedda31c2008-11-05 18:35:52 +0000467 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000468 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000469 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000470 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000471 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 let isCommutable = Commutable;
473 }
Evan Chengedda31c2008-11-05 18:35:52 +0000474 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000475 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000476 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
477 let Inst{25} = 0;
478 }
Evan Chenga8e29892007-01-19 07:51:42 +0000479}
480
Evan Cheng1e249e32009-06-25 20:59:23 +0000481/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000482/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000483let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000484multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
485 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
486 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000487 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000488 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000489 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000490 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 let Inst{25} = 1;
492 }
Evan Chengedda31c2008-11-05 18:35:52 +0000493 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000494 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000495 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
496 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000497 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000498 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000499 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 }
Evan Chengedda31c2008-11-05 18:35:52 +0000501 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000502 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000503 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000504 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000505 let Inst{25} = 0;
506 }
Evan Cheng071a2792007-09-11 19:55:27 +0000507}
Evan Chengc85e8322007-07-05 07:13:32 +0000508}
509
510/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000511/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000512/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000513let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000514multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
515 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000516 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000517 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000518 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000519 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000520 let Inst{25} = 1;
521 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000523 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000524 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000525 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000526 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000528 let isCommutable = Commutable;
529 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000530 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000531 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000532 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000533 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000534 let Inst{25} = 0;
535 }
Evan Cheng071a2792007-09-11 19:55:27 +0000536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537}
538
Evan Cheng576a3962010-09-25 00:49:35 +0000539/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000540/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000541/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000542multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000543 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000544 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000545 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000546 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000547 let Inst{11-10} = 0b00;
548 let Inst{19-16} = 0b1111;
549 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000550 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000551 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000552 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000553 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000554 let Inst{19-16} = 0b1111;
555 }
Evan Chenga8e29892007-01-19 07:51:42 +0000556}
557
Evan Cheng576a3962010-09-25 00:49:35 +0000558multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000559 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000560 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000561 [/* For disassembly only; pattern left blank */]>,
562 Requires<[IsARM, HasV6]> {
563 let Inst{11-10} = 0b00;
564 let Inst{19-16} = 0b1111;
565 }
566 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000567 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000568 [/* For disassembly only; pattern left blank */]>,
569 Requires<[IsARM, HasV6]> {
570 let Inst{19-16} = 0b1111;
571 }
572}
573
Evan Cheng576a3962010-09-25 00:49:35 +0000574/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000575/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000576multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000577 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000578 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000579 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000580 Requires<[IsARM, HasV6]> {
581 let Inst{11-10} = 0b00;
582 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000583 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
584 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000585 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000586 [(set GPR:$dst, (opnode GPR:$LHS,
587 (rotr GPR:$RHS, rot_imm:$rot)))]>,
588 Requires<[IsARM, HasV6]>;
589}
590
Johnny Chen2ec5e492010-02-22 21:50:40 +0000591// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000592multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000593 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000594 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000595 [/* For disassembly only; pattern left blank */]>,
596 Requires<[IsARM, HasV6]> {
597 let Inst{11-10} = 0b00;
598 }
599 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
600 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000601 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000602 [/* For disassembly only; pattern left blank */]>,
603 Requires<[IsARM, HasV6]>;
604}
605
Evan Cheng62674222009-06-25 23:34:10 +0000606/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
607let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000608multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
609 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000610 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000611 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000612 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000613 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000614 let Inst{25} = 1;
615 }
Evan Cheng62674222009-06-25 23:34:10 +0000616 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000617 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000618 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000619 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000620 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000621 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 }
Evan Cheng62674222009-06-25 23:34:10 +0000624 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000625 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000626 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000627 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000628 let Inst{25} = 0;
629 }
Jim Grosbache5165492009-11-09 00:11:35 +0000630}
631// Carry setting variants
632let Defs = [CPSR] in {
633multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
634 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000635 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000636 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000637 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000638 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000639 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000640 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000641 }
Evan Cheng62674222009-06-25 23:34:10 +0000642 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000643 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000644 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000645 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000646 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000647 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000648 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000649 }
Evan Cheng62674222009-06-25 23:34:10 +0000650 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000651 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000652 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000653 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000654 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000656 }
Evan Cheng071a2792007-09-11 19:55:27 +0000657}
Evan Chengc85e8322007-07-05 07:13:32 +0000658}
Jim Grosbache5165492009-11-09 00:11:35 +0000659}
Evan Chengc85e8322007-07-05 07:13:32 +0000660
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000661//===----------------------------------------------------------------------===//
662// Instructions
663//===----------------------------------------------------------------------===//
664
Evan Chenga8e29892007-01-19 07:51:42 +0000665//===----------------------------------------------------------------------===//
666// Miscellaneous Instructions.
667//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000668
Evan Chenga8e29892007-01-19 07:51:42 +0000669/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
670/// the function. The first operand is the ID# for this instruction, the second
671/// is the index into the MachineConstantPool that this is, the third is the
672/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000673let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000674def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000675PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000676 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000677 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000678
Jim Grosbach4642ad32010-02-22 23:10:38 +0000679// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
680// from removing one half of the matched pairs. That breaks PEI, which assumes
681// these will always be in pairs, and asserts if it finds otherwise. Better way?
682let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000683def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000684PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000685 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000686 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000687
Jim Grosbach64171712010-02-16 21:07:46 +0000688def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000689PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000690 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000691 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000692}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000693
Johnny Chenf4d81052010-02-12 22:53:19 +0000694def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000695 [/* For disassembly only; pattern left blank */]>,
696 Requires<[IsARM, HasV6T2]> {
697 let Inst{27-16} = 0b001100100000;
698 let Inst{7-0} = 0b00000000;
699}
700
Johnny Chenf4d81052010-02-12 22:53:19 +0000701def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
702 [/* For disassembly only; pattern left blank */]>,
703 Requires<[IsARM, HasV6T2]> {
704 let Inst{27-16} = 0b001100100000;
705 let Inst{7-0} = 0b00000001;
706}
707
708def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM, HasV6T2]> {
711 let Inst{27-16} = 0b001100100000;
712 let Inst{7-0} = 0b00000010;
713}
714
715def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
716 [/* For disassembly only; pattern left blank */]>,
717 Requires<[IsARM, HasV6T2]> {
718 let Inst{27-16} = 0b001100100000;
719 let Inst{7-0} = 0b00000011;
720}
721
Johnny Chen2ec5e492010-02-22 21:50:40 +0000722def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
723 "\t$dst, $a, $b",
724 [/* For disassembly only; pattern left blank */]>,
725 Requires<[IsARM, HasV6]> {
726 let Inst{27-20} = 0b01101000;
727 let Inst{7-4} = 0b1011;
728}
729
Johnny Chenf4d81052010-02-12 22:53:19 +0000730def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
731 [/* For disassembly only; pattern left blank */]>,
732 Requires<[IsARM, HasV6T2]> {
733 let Inst{27-16} = 0b001100100000;
734 let Inst{7-0} = 0b00000100;
735}
736
Johnny Chenc6f7b272010-02-11 18:12:29 +0000737// The i32imm operand $val can be used by a debugger to store more information
738// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000739def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM]> {
742 let Inst{27-20} = 0b00010010;
743 let Inst{7-4} = 0b0111;
744}
745
Johnny Chenb98e1602010-02-12 18:55:33 +0000746// Change Processor State is a system instruction -- for disassembly only.
747// The singleton $opt operand contains the following information:
748// opt{4-0} = mode from Inst{4-0}
749// opt{5} = changemode from Inst{17}
750// opt{8-6} = AIF from Inst{8-6}
751// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000752def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000753 [/* For disassembly only; pattern left blank */]>,
754 Requires<[IsARM]> {
755 let Inst{31-28} = 0b1111;
756 let Inst{27-20} = 0b00010000;
757 let Inst{16} = 0;
758 let Inst{5} = 0;
759}
760
Johnny Chenb92a23f2010-02-21 04:42:01 +0000761// Preload signals the memory system of possible future data/instruction access.
762// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000763//
764// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
765// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000766multiclass APreLoad<bit data, bit read, string opc> {
767
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000768 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000769 !strconcat(opc, "\t[$base, $imm]"), []> {
770 let Inst{31-26} = 0b111101;
771 let Inst{25} = 0; // 0 for immediate form
772 let Inst{24} = data;
773 let Inst{22} = read;
774 let Inst{21-20} = 0b01;
775 }
776
777 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
778 !strconcat(opc, "\t$addr"), []> {
779 let Inst{31-26} = 0b111101;
780 let Inst{25} = 1; // 1 for register form
781 let Inst{24} = data;
782 let Inst{22} = read;
783 let Inst{21-20} = 0b01;
784 let Inst{4} = 0;
785 }
786}
787
788defm PLD : APreLoad<1, 1, "pld">;
789defm PLDW : APreLoad<1, 0, "pldw">;
790defm PLI : APreLoad<0, 1, "pli">;
791
Johnny Chena1e76212010-02-13 02:51:09 +0000792def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM]> {
795 let Inst{31-28} = 0b1111;
796 let Inst{27-20} = 0b00010000;
797 let Inst{16} = 1;
798 let Inst{9} = 1;
799 let Inst{7-4} = 0b0000;
800}
801
802def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
803 [/* For disassembly only; pattern left blank */]>,
804 Requires<[IsARM]> {
805 let Inst{31-28} = 0b1111;
806 let Inst{27-20} = 0b00010000;
807 let Inst{16} = 1;
808 let Inst{9} = 0;
809 let Inst{7-4} = 0b0000;
810}
811
Johnny Chenf4d81052010-02-12 22:53:19 +0000812def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000813 [/* For disassembly only; pattern left blank */]>,
814 Requires<[IsARM, HasV7]> {
815 let Inst{27-16} = 0b001100100000;
816 let Inst{7-4} = 0b1111;
817}
818
Johnny Chenba6e0332010-02-11 17:14:31 +0000819// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000820let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000821def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000822 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000823 Requires<[IsARM]> {
824 let Inst{27-25} = 0b011;
825 let Inst{24-20} = 0b11111;
826 let Inst{7-5} = 0b111;
827 let Inst{4} = 0b1;
828}
829
Evan Cheng12c3a532008-11-06 17:48:05 +0000830// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000831let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000832def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000833 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000834 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000835
Evan Cheng325474e2008-01-07 23:56:57 +0000836let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000838 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000839 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000840
Evan Chengd87293c2008-11-06 08:47:38 +0000841def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000842 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000843 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
844
Evan Chengd87293c2008-11-06 08:47:38 +0000845def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000846 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000847 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
848
Evan Chengd87293c2008-11-06 08:47:38 +0000849def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000850 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000851 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
852
Evan Chengd87293c2008-11-06 08:47:38 +0000853def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000854 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000855 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
856}
Chris Lattner13c63102008-01-06 05:55:01 +0000857let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000858def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000859 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000860 [(store GPR:$src, addrmodepc:$addr)]>;
861
Evan Chengd87293c2008-11-06 08:47:38 +0000862def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000863 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000864 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
865
Evan Chengd87293c2008-11-06 08:47:38 +0000866def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000867 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000868 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
869}
Evan Cheng12c3a532008-11-06 17:48:05 +0000870} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000871
Evan Chenge07715c2009-06-23 05:25:29 +0000872
873// LEApcrel - Load a pc-relative address into a register without offending the
874// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000875let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000876let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000877def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000878 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000879 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000880
Jim Grosbacha967d112010-06-21 21:27:27 +0000881} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000882def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000883 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000884 Pseudo, IIC_iALUi,
885 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 let Inst{25} = 1;
887}
Evan Chenge07715c2009-06-23 05:25:29 +0000888
Evan Chenga8e29892007-01-19 07:51:42 +0000889//===----------------------------------------------------------------------===//
890// Control Flow Instructions.
891//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000892
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000893let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
894 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000895 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000896 "bx", "\tlr", [(ARMretflag)]>,
897 Requires<[IsARM, HasV4T]> {
898 let Inst{3-0} = 0b1110;
899 let Inst{7-4} = 0b0001;
900 let Inst{19-8} = 0b111111111111;
901 let Inst{27-20} = 0b00010010;
902 }
903
904 // ARMV4 only
905 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
906 "mov", "\tpc, lr", [(ARMretflag)]>,
907 Requires<[IsARM, NoV4T]> {
908 let Inst{11-0} = 0b000000001110;
909 let Inst{15-12} = 0b1111;
910 let Inst{19-16} = 0b0000;
911 let Inst{27-20} = 0b00011010;
912 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000913}
Rafael Espindola27185192006-09-29 21:20:16 +0000914
Bob Wilson04ea6e52009-10-28 00:37:03 +0000915// Indirect branches
916let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000917 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000918 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000919 [(brind GPR:$dst)]>,
920 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000921 let Inst{7-4} = 0b0001;
922 let Inst{19-8} = 0b111111111111;
923 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000924 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000925 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000926
927 // ARMV4 only
928 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
929 [(brind GPR:$dst)]>,
930 Requires<[IsARM, NoV4T]> {
931 let Inst{11-4} = 0b00000000;
932 let Inst{15-12} = 0b1111;
933 let Inst{19-16} = 0b0000;
934 let Inst{27-20} = 0b00011010;
935 let Inst{31-28} = 0b1110;
936 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000937}
938
Evan Chenga8e29892007-01-19 07:51:42 +0000939// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000940// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000941let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
942 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000943 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
944 reglist:$dsts, variable_ops),
Evan Cheng7602acb2010-09-08 22:57:08 +0000945 IndexModeUpd, LdStMulFrm, IIC_iLoadmBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000946 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000947 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000948
Bob Wilson54fc1242009-06-22 21:01:46 +0000949// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000950let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000951 Defs = [R0, R1, R2, R3, R12, LR,
952 D0, D1, D2, D3, D4, D5, D6, D7,
953 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000954 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000955 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000956 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000957 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000958 Requires<[IsARM, IsNotDarwin]> {
959 let Inst{31-28} = 0b1110;
960 }
Evan Cheng277f0742007-06-19 21:05:09 +0000961
Evan Cheng12c3a532008-11-06 17:48:05 +0000962 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000963 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000964 [(ARMcall_pred tglobaladdr:$func)]>,
965 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000968 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000969 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000970 [(ARMcall GPR:$func)]>,
971 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000972 let Inst{7-4} = 0b0011;
973 let Inst{19-8} = 0b111111111111;
974 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000975 }
976
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000977 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000978 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
979 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000980 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000981 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000982 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000983 let Inst{7-4} = 0b0001;
984 let Inst{19-8} = 0b111111111111;
985 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000986 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000987
988 // ARMv4
989 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
990 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
991 [(ARMcall_nolink tGPR:$func)]>,
992 Requires<[IsARM, NoV4T, IsNotDarwin]> {
993 let Inst{11-4} = 0b00000000;
994 let Inst{15-12} = 0b1111;
995 let Inst{19-16} = 0b0000;
996 let Inst{27-20} = 0b00011010;
997 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000998}
999
1000// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001001let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001002 Defs = [R0, R1, R2, R3, R9, R12, LR,
1003 D0, D1, D2, D3, D4, D5, D6, D7,
1004 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001005 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001006 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001007 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001008 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1009 let Inst{31-28} = 0b1110;
1010 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001011
1012 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001013 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001014 [(ARMcall_pred tglobaladdr:$func)]>,
1015 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001016
1017 // ARMv5T and above
1018 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001019 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001020 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1021 let Inst{7-4} = 0b0011;
1022 let Inst{19-8} = 0b111111111111;
1023 let Inst{27-20} = 0b00010010;
1024 }
1025
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001026 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001027 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1028 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001029 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001030 [(ARMcall_nolink tGPR:$func)]>,
1031 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001032 let Inst{7-4} = 0b0001;
1033 let Inst{19-8} = 0b111111111111;
1034 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001035 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001036
1037 // ARMv4
1038 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1039 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1040 [(ARMcall_nolink tGPR:$func)]>,
1041 Requires<[IsARM, NoV4T, IsDarwin]> {
1042 let Inst{11-4} = 0b00000000;
1043 let Inst{15-12} = 0b1111;
1044 let Inst{19-16} = 0b0000;
1045 let Inst{27-20} = 0b00011010;
1046 }
Rafael Espindola35574632006-07-18 17:00:30 +00001047}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001048
Dale Johannesen51e28e62010-06-03 21:09:53 +00001049// Tail calls.
1050
1051let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1052 // Darwin versions.
1053 let Defs = [R0, R1, R2, R3, R9, R12,
1054 D0, D1, D2, D3, D4, D5, D6, D7,
1055 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1056 D27, D28, D29, D30, D31, PC],
1057 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001058 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1059 Pseudo, IIC_Br,
1060 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001061
Evan Cheng6523d2f2010-06-19 00:11:54 +00001062 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1063 Pseudo, IIC_Br,
1064 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001065
Evan Cheng6523d2f2010-06-19 00:11:54 +00001066 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001067 IIC_Br, "b\t$dst @ TAILCALL",
1068 []>, Requires<[IsDarwin]>;
1069
1070 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001071 IIC_Br, "b.w\t$dst @ TAILCALL",
1072 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001073
Evan Cheng6523d2f2010-06-19 00:11:54 +00001074 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1075 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1076 []>, Requires<[IsDarwin]> {
1077 let Inst{7-4} = 0b0001;
1078 let Inst{19-8} = 0b111111111111;
1079 let Inst{27-20} = 0b00010010;
1080 let Inst{31-28} = 0b1110;
1081 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001082 }
1083
1084 // Non-Darwin versions (the difference is R9).
1085 let Defs = [R0, R1, R2, R3, R12,
1086 D0, D1, D2, D3, D4, D5, D6, D7,
1087 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1088 D27, D28, D29, D30, D31, PC],
1089 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001090 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1091 Pseudo, IIC_Br,
1092 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001093
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001094 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001095 Pseudo, IIC_Br,
1096 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001097
Evan Cheng6523d2f2010-06-19 00:11:54 +00001098 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1099 IIC_Br, "b\t$dst @ TAILCALL",
1100 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001101
Evan Cheng6523d2f2010-06-19 00:11:54 +00001102 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1103 IIC_Br, "b.w\t$dst @ TAILCALL",
1104 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001105
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001106 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001107 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1108 []>, Requires<[IsNotDarwin]> {
1109 let Inst{7-4} = 0b0001;
1110 let Inst{19-8} = 0b111111111111;
1111 let Inst{27-20} = 0b00010010;
1112 let Inst{31-28} = 0b1110;
1113 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001114 }
1115}
1116
David Goodwin1a8f36e2009-08-12 18:31:53 +00001117let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001118 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001119 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001120 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001121 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001122 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001123
Owen Anderson20ab2902007-11-12 07:39:39 +00001124 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001125 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001126 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001127 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001128 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001129 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001130 let Inst{20} = 0; // S Bit
1131 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001132 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001133 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001134 def BR_JTm : JTI<(outs),
1135 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001136 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001137 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1138 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001139 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 let Inst{20} = 1; // L bit
1141 let Inst{21} = 0; // W bit
1142 let Inst{22} = 0; // B bit
1143 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001144 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001145 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 def BR_JTadd : JTI<(outs),
1147 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001148 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001149 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1150 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001151 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001152 let Inst{20} = 0; // S bit
1153 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001154 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001155 }
1156 } // isNotDuplicable = 1, isIndirectBranch = 1
1157 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001158
Evan Chengc85e8322007-07-05 07:13:32 +00001159 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001160 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001161 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001162 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001163 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001164}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001165
Johnny Chena1e76212010-02-13 02:51:09 +00001166// Branch and Exchange Jazelle -- for disassembly only
1167def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1168 [/* For disassembly only; pattern left blank */]> {
1169 let Inst{23-20} = 0b0010;
1170 //let Inst{19-8} = 0xfff;
1171 let Inst{7-4} = 0b0010;
1172}
1173
Johnny Chen0296f3e2010-02-16 21:59:54 +00001174// Secure Monitor Call is a system instruction -- for disassembly only
1175def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1176 [/* For disassembly only; pattern left blank */]> {
1177 let Inst{23-20} = 0b0110;
1178 let Inst{7-4} = 0b0111;
1179}
1180
Johnny Chen64dfb782010-02-16 20:04:27 +00001181// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001182let isCall = 1 in {
1183def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1184 [/* For disassembly only; pattern left blank */]>;
1185}
1186
Johnny Chenfb566792010-02-17 21:39:10 +00001187// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001188def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1189 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001190 [/* For disassembly only; pattern left blank */]> {
1191 let Inst{31-28} = 0b1111;
1192 let Inst{22-20} = 0b110; // W = 1
1193}
1194
1195def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1196 NoItinerary, "srs${addr:submode}\tsp, $mode",
1197 [/* For disassembly only; pattern left blank */]> {
1198 let Inst{31-28} = 0b1111;
1199 let Inst{22-20} = 0b100; // W = 0
1200}
1201
Johnny Chenfb566792010-02-17 21:39:10 +00001202// Return From Exception is a system instruction -- for disassembly only
1203def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1204 NoItinerary, "rfe${addr:submode}\t$base!",
1205 [/* For disassembly only; pattern left blank */]> {
1206 let Inst{31-28} = 0b1111;
1207 let Inst{22-20} = 0b011; // W = 1
1208}
1209
1210def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1211 NoItinerary, "rfe${addr:submode}\t$base",
1212 [/* For disassembly only; pattern left blank */]> {
1213 let Inst{31-28} = 0b1111;
1214 let Inst{22-20} = 0b001; // W = 0
1215}
1216
Evan Chenga8e29892007-01-19 07:51:42 +00001217//===----------------------------------------------------------------------===//
1218// Load / store Instructions.
1219//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001220
Evan Chenga8e29892007-01-19 07:51:42 +00001221// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001222let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001223def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001224 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001225 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001226
Evan Chengfa775d02007-03-19 07:20:03 +00001227// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001228let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1229 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001230def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001231 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001234def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001235 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001236 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001237
Jim Grosbach64171712010-02-16 21:07:46 +00001238def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001239 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001240 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001241
Evan Chenga8e29892007-01-19 07:51:42 +00001242// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001243def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001244 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001245 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001246
David Goodwin5d598aa2009-08-19 18:00:44 +00001247def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001248 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001249 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001250
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001251let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001252// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001253def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001254 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001255 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001256
Evan Chenga8e29892007-01-19 07:51:42 +00001257// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001258def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001259 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001260 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001261
Evan Chengd87293c2008-11-06 08:47:38 +00001262def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001263 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001265
Evan Chengd87293c2008-11-06 08:47:38 +00001266def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001268 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001269
Evan Chengd87293c2008-11-06 08:47:38 +00001270def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001271 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001272 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001273
Evan Chengd87293c2008-11-06 08:47:38 +00001274def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001276 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001277
Evan Chengd87293c2008-11-06 08:47:38 +00001278def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001280 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001281
Evan Chengd87293c2008-11-06 08:47:38 +00001282def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001283 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001284 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001287 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001288 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001289
Evan Chengd87293c2008-11-06 08:47:38 +00001290def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001291 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001292 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001293
Evan Chengd87293c2008-11-06 08:47:38 +00001294def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001295 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001297
1298// For disassembly only
1299def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1300 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1301 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1302 Requires<[IsARM, HasV5TE]>;
1303
1304// For disassembly only
1305def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1306 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1307 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1308 Requires<[IsARM, HasV5TE]>;
1309
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001310} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001311
Johnny Chenadb561d2010-02-18 03:27:42 +00001312// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001313
1314def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1315 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1316 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1317 let Inst{21} = 1; // overwrite
1318}
1319
1320def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001321 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1322 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1323 let Inst{21} = 1; // overwrite
1324}
1325
1326def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001327 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001328 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1329 let Inst{21} = 1; // overwrite
1330}
1331
1332def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1333 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1334 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1335 let Inst{21} = 1; // overwrite
1336}
1337
1338def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1339 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1340 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001341 let Inst{21} = 1; // overwrite
1342}
1343
Evan Chenga8e29892007-01-19 07:51:42 +00001344// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001345def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001346 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001347 [(store GPR:$src, addrmode2:$addr)]>;
1348
1349// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001350def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1351 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001352 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1353
David Goodwin5d598aa2009-08-19 18:00:44 +00001354def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001355 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001356 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1357
1358// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001359let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001360def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001361 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001362 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001363
1364// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001365def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001366 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001367 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001368 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001369 [(set GPR:$base_wb,
1370 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1371
Evan Chengd87293c2008-11-06 08:47:38 +00001372def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001373 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001374 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001375 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001376 [(set GPR:$base_wb,
1377 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1378
Evan Chengd87293c2008-11-06 08:47:38 +00001379def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001380 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001381 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001382 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001383 [(set GPR:$base_wb,
1384 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1385
Evan Chengd87293c2008-11-06 08:47:38 +00001386def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001387 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001388 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001389 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001390 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1391 GPR:$base, am3offset:$offset))]>;
1392
Evan Chengd87293c2008-11-06 08:47:38 +00001393def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001394 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001395 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001396 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001397 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1398 GPR:$base, am2offset:$offset))]>;
1399
Evan Chengd87293c2008-11-06 08:47:38 +00001400def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001401 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001402 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001403 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001404 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1405 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001406
Johnny Chen39a4bb32010-02-18 22:31:18 +00001407// For disassembly only
1408def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1409 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1410 StMiscFrm, IIC_iStoreru,
1411 "strd", "\t$src1, $src2, [$base, $offset]!",
1412 "$base = $base_wb", []>;
1413
1414// For disassembly only
1415def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1416 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1417 StMiscFrm, IIC_iStoreru,
1418 "strd", "\t$src1, $src2, [$base], $offset",
1419 "$base = $base_wb", []>;
1420
Johnny Chenad4df4c2010-03-01 19:22:00 +00001421// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001422
1423def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001424 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001425 StFrm, IIC_iStoreru,
1426 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1427 [/* For disassembly only; pattern left blank */]> {
1428 let Inst{21} = 1; // overwrite
1429}
1430
1431def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001432 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001433 StFrm, IIC_iStoreru,
1434 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1435 [/* For disassembly only; pattern left blank */]> {
1436 let Inst{21} = 1; // overwrite
1437}
1438
Johnny Chenad4df4c2010-03-01 19:22:00 +00001439def STRHT: AI3sthpo<(outs GPR:$base_wb),
1440 (ins GPR:$src, GPR:$base,am3offset:$offset),
1441 StMiscFrm, IIC_iStoreru,
1442 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1443 [/* For disassembly only; pattern left blank */]> {
1444 let Inst{21} = 1; // overwrite
1445}
1446
Evan Chenga8e29892007-01-19 07:51:42 +00001447//===----------------------------------------------------------------------===//
1448// Load / store multiple Instructions.
1449//
1450
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001451let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001452def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001453 reglist:$dsts, variable_ops),
1454 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001455 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001456
Bob Wilson815baeb2010-03-13 01:08:20 +00001457def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1458 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001459 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001460 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001461 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001462} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001463
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001464let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001465def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001466 reglist:$srcs, variable_ops),
1467 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001468 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1469
1470def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1471 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001472 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001473 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001474 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001475} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001476
1477//===----------------------------------------------------------------------===//
1478// Move Instructions.
1479//
1480
Evan Chengcd799b92009-06-12 20:46:18 +00001481let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001482def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001483 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001484 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001485 let Inst{25} = 0;
1486}
1487
Dale Johannesen38d5f042010-06-15 22:24:08 +00001488// A version for the smaller set of tail call registers.
1489let neverHasSideEffects = 1 in
1490def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1491 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1492 let Inst{11-4} = 0b00000000;
1493 let Inst{25} = 0;
1494}
1495
Jim Grosbach64171712010-02-16 21:07:46 +00001496def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001497 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001498 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001499 let Inst{25} = 0;
1500}
Evan Chenga2515702007-03-19 07:09:02 +00001501
Evan Chengb3379fb2009-02-05 08:42:55 +00001502let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001503def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001504 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001505 let Inst{25} = 1;
1506}
1507
1508let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001509def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001511 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001512 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001513 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001514 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001515 let Inst{25} = 1;
1516}
1517
Evan Cheng5adb66a2009-09-28 09:14:39 +00001518let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001519def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1520 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001521 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001522 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001523 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001524 lo16AllZero:$imm))]>, UnaryDP,
1525 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001526 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001527 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001528}
Evan Cheng13ab0202007-07-10 18:08:01 +00001529
Evan Cheng20956592009-10-21 08:15:52 +00001530def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1531 Requires<[IsARM, HasV6T2]>;
1532
David Goodwinca01a8d2009-09-01 18:32:09 +00001533let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001534def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001535 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001536 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001537
1538// These aren't really mov instructions, but we have to define them this way
1539// due to flag operands.
1540
Evan Cheng071a2792007-09-11 19:55:27 +00001541let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001542def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001543 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001544 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001545def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001546 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001547 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001548}
Evan Chenga8e29892007-01-19 07:51:42 +00001549
Evan Chenga8e29892007-01-19 07:51:42 +00001550//===----------------------------------------------------------------------===//
1551// Extend Instructions.
1552//
1553
1554// Sign extenders
1555
Evan Cheng576a3962010-09-25 00:49:35 +00001556defm SXTB : AI_ext_rrot<0b01101010,
1557 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1558defm SXTH : AI_ext_rrot<0b01101011,
1559 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001560
Evan Cheng576a3962010-09-25 00:49:35 +00001561defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001562 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001563defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001564 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001565
Johnny Chen2ec5e492010-02-22 21:50:40 +00001566// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001567defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001568
1569// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001570defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001571
1572// Zero extenders
1573
1574let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001575defm UXTB : AI_ext_rrot<0b01101110,
1576 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1577defm UXTH : AI_ext_rrot<0b01101111,
1578 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1579defm UXTB16 : AI_ext_rrot<0b01101100,
1580 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001581
Jim Grosbach542f6422010-07-28 23:25:44 +00001582// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1583// The transformation should probably be done as a combiner action
1584// instead so we can include a check for masking back in the upper
1585// eight bits of the source into the lower eight bits of the result.
1586//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1587// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001588def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001589 (UXTB16r_rot GPR:$Src, 8)>;
1590
Evan Cheng576a3962010-09-25 00:49:35 +00001591defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001592 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001593defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001594 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001595}
1596
Evan Chenga8e29892007-01-19 07:51:42 +00001597// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001598// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001599defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001600
Evan Chenga8e29892007-01-19 07:51:42 +00001601
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001602def SBFX : I<(outs GPR:$dst),
1603 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001604 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iBITi,
Evan Cheng162e3092009-10-26 23:45:59 +00001605 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001606 Requires<[IsARM, HasV6T2]> {
1607 let Inst{27-21} = 0b0111101;
1608 let Inst{6-4} = 0b101;
1609}
1610
1611def UBFX : I<(outs GPR:$dst),
1612 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng7e1bf302010-09-29 00:27:46 +00001613 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iBITi,
Evan Cheng162e3092009-10-26 23:45:59 +00001614 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001615 Requires<[IsARM, HasV6T2]> {
1616 let Inst{27-21} = 0b0111111;
1617 let Inst{6-4} = 0b101;
1618}
1619
Evan Chenga8e29892007-01-19 07:51:42 +00001620//===----------------------------------------------------------------------===//
1621// Arithmetic Instructions.
1622//
1623
Jim Grosbach26421962008-10-14 20:36:24 +00001624defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001625 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001626 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001627defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001628 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001629 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001630
Evan Chengc85e8322007-07-05 07:13:32 +00001631// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001632defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001633 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001634 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1635defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001636 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001637 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001638
Evan Cheng62674222009-06-25 23:34:10 +00001639defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001640 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001641defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001642 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001643defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001644 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001645defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001646 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001647
Evan Chengedda31c2008-11-05 18:35:52 +00001648def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001649 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1650 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001651 let Inst{25} = 1;
1652}
Evan Cheng13ab0202007-07-10 18:08:01 +00001653
Bob Wilsoncff71782010-08-05 18:23:43 +00001654// The reg/reg form is only defined for the disassembler; for codegen it is
1655// equivalent to SUBrr.
1656def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001657 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1658 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001659 let Inst{25} = 0;
1660 let Inst{11-4} = 0b00000000;
1661}
1662
Evan Chengedda31c2008-11-05 18:35:52 +00001663def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001664 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1665 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001666 let Inst{25} = 0;
1667}
Evan Chengc85e8322007-07-05 07:13:32 +00001668
1669// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001670let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001671def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001672 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001673 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001674 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001675 let Inst{25} = 1;
1676}
Evan Chengedda31c2008-11-05 18:35:52 +00001677def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001678 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001679 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001680 let Inst{20} = 1;
1681 let Inst{25} = 0;
1682}
Evan Cheng071a2792007-09-11 19:55:27 +00001683}
Evan Chengc85e8322007-07-05 07:13:32 +00001684
Evan Cheng62674222009-06-25 23:34:10 +00001685let Uses = [CPSR] in {
1686def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001687 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001688 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1689 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001690 let Inst{25} = 1;
1691}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001692// The reg/reg form is only defined for the disassembler; for codegen it is
1693// equivalent to SUBrr.
1694def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1695 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1696 [/* For disassembly only; pattern left blank */]> {
1697 let Inst{25} = 0;
1698 let Inst{11-4} = 0b00000000;
1699}
Evan Cheng62674222009-06-25 23:34:10 +00001700def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001701 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001702 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1703 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001704 let Inst{25} = 0;
1705}
Evan Cheng62674222009-06-25 23:34:10 +00001706}
1707
1708// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001709let Defs = [CPSR], Uses = [CPSR] in {
1710def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001711 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001712 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1713 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001714 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001715 let Inst{25} = 1;
1716}
Evan Cheng1e249e32009-06-25 20:59:23 +00001717def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001718 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001719 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1720 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001721 let Inst{20} = 1;
1722 let Inst{25} = 0;
1723}
Evan Cheng071a2792007-09-11 19:55:27 +00001724}
Evan Cheng2c614c52007-06-06 10:17:05 +00001725
Evan Chenga8e29892007-01-19 07:51:42 +00001726// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001727// The assume-no-carry-in form uses the negation of the input since add/sub
1728// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1729// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1730// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001731def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1732 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001733def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1734 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1735// The with-carry-in form matches bitwise not instead of the negation.
1736// Effectively, the inverse interpretation of the carry flag already accounts
1737// for part of the negation.
1738def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1739 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001740
1741// Note: These are implemented in C++ code, because they have to generate
1742// ADD/SUBrs instructions, which use a complex pattern that a xform function
1743// cannot produce.
1744// (mul X, 2^n+1) -> (add (X << n), X)
1745// (mul X, 2^n-1) -> (rsb X, (X << n))
1746
Johnny Chen667d1272010-02-22 18:50:54 +00001747// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001748// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001749class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1750 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001751 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001752 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001753 let Inst{27-20} = op27_20;
1754 let Inst{7-4} = op7_4;
1755}
1756
Johnny Chen667d1272010-02-22 18:50:54 +00001757// Saturating add/subtract -- for disassembly only
1758
Nate Begeman692433b2010-07-29 17:56:55 +00001759def QADD : AAI<0b00010000, 0b0101, "qadd",
1760 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001761def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1762def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1763def QASX : AAI<0b01100010, 0b0011, "qasx">;
1764def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1765def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1766def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001767def QSUB : AAI<0b00010010, 0b0101, "qsub",
1768 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001769def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1770def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1771def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1772def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1773def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1774def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1775def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1776def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1777
1778// Signed/Unsigned add/subtract -- for disassembly only
1779
1780def SASX : AAI<0b01100001, 0b0011, "sasx">;
1781def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1782def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1783def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1784def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1785def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1786def UASX : AAI<0b01100101, 0b0011, "uasx">;
1787def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1788def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1789def USAX : AAI<0b01100101, 0b0101, "usax">;
1790def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1791def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1792
1793// Signed/Unsigned halving add/subtract -- for disassembly only
1794
1795def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1796def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1797def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1798def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1799def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1800def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1801def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1802def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1803def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1804def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1805def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1806def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1807
Johnny Chenadc77332010-02-26 22:04:29 +00001808// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001809
Johnny Chenadc77332010-02-26 22:04:29 +00001810def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001811 MulFrm /* for convenience */, NoItinerary, "usad8",
1812 "\t$dst, $a, $b", []>,
1813 Requires<[IsARM, HasV6]> {
1814 let Inst{27-20} = 0b01111000;
1815 let Inst{15-12} = 0b1111;
1816 let Inst{7-4} = 0b0001;
1817}
1818def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1819 MulFrm /* for convenience */, NoItinerary, "usada8",
1820 "\t$dst, $a, $b, $acc", []>,
1821 Requires<[IsARM, HasV6]> {
1822 let Inst{27-20} = 0b01111000;
1823 let Inst{7-4} = 0b0001;
1824}
1825
1826// Signed/Unsigned saturate -- for disassembly only
1827
Bob Wilson22f5dc72010-08-16 18:27:34 +00001828def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001829 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1830 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001831 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001832 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001833}
1834
Bob Wilson9a1c1892010-08-11 00:01:18 +00001835def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001836 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1837 [/* For disassembly only; pattern left blank */]> {
1838 let Inst{27-20} = 0b01101010;
1839 let Inst{7-4} = 0b0011;
1840}
1841
Bob Wilson22f5dc72010-08-16 18:27:34 +00001842def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001843 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1844 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001845 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001846 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001847}
1848
Bob Wilson9a1c1892010-08-11 00:01:18 +00001849def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001850 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1851 [/* For disassembly only; pattern left blank */]> {
1852 let Inst{27-20} = 0b01101110;
1853 let Inst{7-4} = 0b0011;
1854}
Evan Chenga8e29892007-01-19 07:51:42 +00001855
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001856def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1857def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001858
Evan Chenga8e29892007-01-19 07:51:42 +00001859//===----------------------------------------------------------------------===//
1860// Bitwise Instructions.
1861//
1862
Jim Grosbach26421962008-10-14 20:36:24 +00001863defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001864 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001865 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001866defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001867 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001868 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001869defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001870 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001871 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001872defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001873 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001874 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001875defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001876 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001877 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001878
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001879def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001880 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001881 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001882 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1883 Requires<[IsARM, HasV6T2]> {
1884 let Inst{27-21} = 0b0111110;
1885 let Inst{6-0} = 0b0011111;
1886}
1887
Johnny Chenb2503c02010-02-17 06:31:48 +00001888// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001889def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001890 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001891 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1892 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1893 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001894 Requires<[IsARM, HasV6T2]> {
1895 let Inst{27-21} = 0b0111110;
1896 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1897}
1898
David Goodwin5d598aa2009-08-19 18:00:44 +00001899def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001900 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001901 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001902 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001903 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001904}
Evan Chengedda31c2008-11-05 18:35:52 +00001905def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001906 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001907 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1908 let Inst{25} = 0;
1909}
Evan Chengb3379fb2009-02-05 08:42:55 +00001910let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001911def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001912 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001913 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1914 let Inst{25} = 1;
1915}
Evan Chenga8e29892007-01-19 07:51:42 +00001916
1917def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1918 (BICri GPR:$src, so_imm_not:$imm)>;
1919
1920//===----------------------------------------------------------------------===//
1921// Multiply Instructions.
1922//
1923
Evan Cheng8de898a2009-06-26 00:19:44 +00001924let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001925def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001926 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001927 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001928
Evan Chengfbc9d412008-11-06 01:21:28 +00001929def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001930 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001931 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001932
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001933def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001934 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001935 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1936 Requires<[IsARM, HasV6T2]>;
1937
Evan Chenga8e29892007-01-19 07:51:42 +00001938// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001939let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001940let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001941def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001942 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001943 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001944
Evan Chengfbc9d412008-11-06 01:21:28 +00001945def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001946 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001947 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001948}
Evan Chenga8e29892007-01-19 07:51:42 +00001949
1950// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001951def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001952 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001953 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001954
Evan Chengfbc9d412008-11-06 01:21:28 +00001955def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001956 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001957 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001958
Evan Chengfbc9d412008-11-06 01:21:28 +00001959def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001960 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001961 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001962 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001963} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001964
1965// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001966def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001967 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001968 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001969 Requires<[IsARM, HasV6]> {
1970 let Inst{7-4} = 0b0001;
1971 let Inst{15-12} = 0b1111;
1972}
Evan Cheng13ab0202007-07-10 18:08:01 +00001973
Johnny Chen2ec5e492010-02-22 21:50:40 +00001974def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1975 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1976 [/* For disassembly only; pattern left blank */]>,
1977 Requires<[IsARM, HasV6]> {
1978 let Inst{7-4} = 0b0011; // R = 1
1979 let Inst{15-12} = 0b1111;
1980}
1981
Evan Chengfbc9d412008-11-06 01:21:28 +00001982def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001983 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001984 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001985 Requires<[IsARM, HasV6]> {
1986 let Inst{7-4} = 0b0001;
1987}
Evan Chenga8e29892007-01-19 07:51:42 +00001988
Johnny Chen2ec5e492010-02-22 21:50:40 +00001989def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1990 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1991 [/* For disassembly only; pattern left blank */]>,
1992 Requires<[IsARM, HasV6]> {
1993 let Inst{7-4} = 0b0011; // R = 1
1994}
Evan Chenga8e29892007-01-19 07:51:42 +00001995
Evan Chengfbc9d412008-11-06 01:21:28 +00001996def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001997 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001998 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001999 Requires<[IsARM, HasV6]> {
2000 let Inst{7-4} = 0b1101;
2001}
Evan Chenga8e29892007-01-19 07:51:42 +00002002
Johnny Chen2ec5e492010-02-22 21:50:40 +00002003def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2004 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2005 [/* For disassembly only; pattern left blank */]>,
2006 Requires<[IsARM, HasV6]> {
2007 let Inst{7-4} = 0b1111; // R = 1
2008}
2009
Raul Herbster37fb5b12007-08-30 23:25:47 +00002010multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002011 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002012 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002013 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2014 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002015 Requires<[IsARM, HasV5TE]> {
2016 let Inst{5} = 0;
2017 let Inst{6} = 0;
2018 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002019
Evan Chengeb4f52e2008-11-06 03:35:07 +00002020 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002021 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002022 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002023 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002024 Requires<[IsARM, HasV5TE]> {
2025 let Inst{5} = 0;
2026 let Inst{6} = 1;
2027 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002028
Evan Chengeb4f52e2008-11-06 03:35:07 +00002029 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002030 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002031 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002032 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002033 Requires<[IsARM, HasV5TE]> {
2034 let Inst{5} = 1;
2035 let Inst{6} = 0;
2036 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002037
Evan Chengeb4f52e2008-11-06 03:35:07 +00002038 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002039 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002040 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2041 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002042 Requires<[IsARM, HasV5TE]> {
2043 let Inst{5} = 1;
2044 let Inst{6} = 1;
2045 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002046
Evan Chengeb4f52e2008-11-06 03:35:07 +00002047 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002048 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002049 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002050 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002051 Requires<[IsARM, HasV5TE]> {
2052 let Inst{5} = 1;
2053 let Inst{6} = 0;
2054 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002055
Evan Chengeb4f52e2008-11-06 03:35:07 +00002056 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002057 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002058 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002059 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002060 Requires<[IsARM, HasV5TE]> {
2061 let Inst{5} = 1;
2062 let Inst{6} = 1;
2063 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002064}
2065
Raul Herbster37fb5b12007-08-30 23:25:47 +00002066
2067multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002068 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002069 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002070 [(set GPR:$dst, (add GPR:$acc,
2071 (opnode (sext_inreg GPR:$a, i16),
2072 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 Requires<[IsARM, HasV5TE]> {
2074 let Inst{5} = 0;
2075 let Inst{6} = 0;
2076 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002077
Evan Chengeb4f52e2008-11-06 03:35:07 +00002078 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002079 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002080 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002081 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 Requires<[IsARM, HasV5TE]> {
2083 let Inst{5} = 0;
2084 let Inst{6} = 1;
2085 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002086
Evan Chengeb4f52e2008-11-06 03:35:07 +00002087 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002088 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002089 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002090 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002091 Requires<[IsARM, HasV5TE]> {
2092 let Inst{5} = 1;
2093 let Inst{6} = 0;
2094 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002095
Evan Chengeb4f52e2008-11-06 03:35:07 +00002096 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002097 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2098 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2099 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002100 Requires<[IsARM, HasV5TE]> {
2101 let Inst{5} = 1;
2102 let Inst{6} = 1;
2103 }
Evan Chenga8e29892007-01-19 07:51:42 +00002104
Evan Chengeb4f52e2008-11-06 03:35:07 +00002105 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002106 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002107 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002108 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002109 Requires<[IsARM, HasV5TE]> {
2110 let Inst{5} = 0;
2111 let Inst{6} = 0;
2112 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002113
Evan Chengeb4f52e2008-11-06 03:35:07 +00002114 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002115 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002116 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002117 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002118 Requires<[IsARM, HasV5TE]> {
2119 let Inst{5} = 0;
2120 let Inst{6} = 1;
2121 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002122}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002123
Raul Herbster37fb5b12007-08-30 23:25:47 +00002124defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2125defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002126
Johnny Chen83498e52010-02-12 21:59:23 +00002127// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2128def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2129 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2130 [/* For disassembly only; pattern left blank */]>,
2131 Requires<[IsARM, HasV5TE]> {
2132 let Inst{5} = 0;
2133 let Inst{6} = 0;
2134}
2135
2136def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2137 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2138 [/* For disassembly only; pattern left blank */]>,
2139 Requires<[IsARM, HasV5TE]> {
2140 let Inst{5} = 0;
2141 let Inst{6} = 1;
2142}
2143
2144def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2145 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2146 [/* For disassembly only; pattern left blank */]>,
2147 Requires<[IsARM, HasV5TE]> {
2148 let Inst{5} = 1;
2149 let Inst{6} = 0;
2150}
2151
2152def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2153 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2154 [/* For disassembly only; pattern left blank */]>,
2155 Requires<[IsARM, HasV5TE]> {
2156 let Inst{5} = 1;
2157 let Inst{6} = 1;
2158}
2159
Johnny Chen667d1272010-02-22 18:50:54 +00002160// Helper class for AI_smld -- for disassembly only
2161class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2162 InstrItinClass itin, string opc, string asm>
2163 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2164 let Inst{4} = 1;
2165 let Inst{5} = swap;
2166 let Inst{6} = sub;
2167 let Inst{7} = 0;
2168 let Inst{21-20} = 0b00;
2169 let Inst{22} = long;
2170 let Inst{27-23} = 0b01110;
2171}
2172
2173multiclass AI_smld<bit sub, string opc> {
2174
2175 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2176 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2177
2178 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2179 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2180
2181 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2182 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2183
2184 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2185 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2186
2187}
2188
2189defm SMLA : AI_smld<0, "smla">;
2190defm SMLS : AI_smld<1, "smls">;
2191
Johnny Chen2ec5e492010-02-22 21:50:40 +00002192multiclass AI_sdml<bit sub, string opc> {
2193
2194 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2195 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2196 let Inst{15-12} = 0b1111;
2197 }
2198
2199 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2200 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2201 let Inst{15-12} = 0b1111;
2202 }
2203
2204}
2205
2206defm SMUA : AI_sdml<0, "smua">;
2207defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002208
Evan Chenga8e29892007-01-19 07:51:42 +00002209//===----------------------------------------------------------------------===//
2210// Misc. Arithmetic Instructions.
2211//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002212
David Goodwin5d598aa2009-08-19 18:00:44 +00002213def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002214 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002215 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2216 let Inst{7-4} = 0b0001;
2217 let Inst{11-8} = 0b1111;
2218 let Inst{19-16} = 0b1111;
2219}
Rafael Espindola199dd672006-10-17 13:13:23 +00002220
Jim Grosbach3482c802010-01-18 19:58:49 +00002221def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002222 "rbit", "\t$dst, $src",
2223 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2224 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002225 let Inst{7-4} = 0b0011;
2226 let Inst{11-8} = 0b1111;
2227 let Inst{19-16} = 0b1111;
2228}
2229
David Goodwin5d598aa2009-08-19 18:00:44 +00002230def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002231 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002232 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2233 let Inst{7-4} = 0b0011;
2234 let Inst{11-8} = 0b1111;
2235 let Inst{19-16} = 0b1111;
2236}
Rafael Espindola199dd672006-10-17 13:13:23 +00002237
David Goodwin5d598aa2009-08-19 18:00:44 +00002238def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002239 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002240 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002241 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2242 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2243 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2244 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002245 Requires<[IsARM, HasV6]> {
2246 let Inst{7-4} = 0b1011;
2247 let Inst{11-8} = 0b1111;
2248 let Inst{19-16} = 0b1111;
2249}
Rafael Espindola27185192006-09-29 21:20:16 +00002250
David Goodwin5d598aa2009-08-19 18:00:44 +00002251def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002252 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002253 [(set GPR:$dst,
2254 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002255 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2256 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002257 Requires<[IsARM, HasV6]> {
2258 let Inst{7-4} = 0b1011;
2259 let Inst{11-8} = 0b1111;
2260 let Inst{19-16} = 0b1111;
2261}
Rafael Espindola27185192006-09-29 21:20:16 +00002262
Bob Wilsonf955f292010-08-17 17:23:19 +00002263def lsl_shift_imm : SDNodeXForm<imm, [{
2264 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2265 return CurDAG->getTargetConstant(Sh, MVT::i32);
2266}]>;
2267
2268def lsl_amt : PatLeaf<(i32 imm), [{
2269 return (N->getZExtValue() < 32);
2270}], lsl_shift_imm>;
2271
Evan Cheng8b59db32008-11-07 01:41:35 +00002272def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002273 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2274 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002275 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002276 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002277 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002278 Requires<[IsARM, HasV6]> {
2279 let Inst{6-4} = 0b001;
2280}
Rafael Espindola27185192006-09-29 21:20:16 +00002281
Evan Chenga8e29892007-01-19 07:51:42 +00002282// Alternate cases for PKHBT where identities eliminate some nodes.
2283def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2284 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002285def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2286 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002287
Bob Wilsonf955f292010-08-17 17:23:19 +00002288def asr_shift_imm : SDNodeXForm<imm, [{
2289 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2290 return CurDAG->getTargetConstant(Sh, MVT::i32);
2291}]>;
2292
2293def asr_amt : PatLeaf<(i32 imm), [{
2294 return (N->getZExtValue() <= 32);
2295}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002296
Bob Wilsondc66eda2010-08-16 22:26:55 +00002297// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2298// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002299def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002300 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002301 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002302 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002303 (and (sra GPR:$src2, asr_amt:$sh),
2304 0xFFFF)))]>,
2305 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002306 let Inst{6-4} = 0b101;
2307}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002308
Evan Chenga8e29892007-01-19 07:51:42 +00002309// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2310// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002311def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002312 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002313def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002314 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2315 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002316
Evan Chenga8e29892007-01-19 07:51:42 +00002317//===----------------------------------------------------------------------===//
2318// Comparison Instructions...
2319//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002320
Jim Grosbach26421962008-10-14 20:36:24 +00002321defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002322 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002323
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002324// FIXME: We have to be careful when using the CMN instruction and comparison
2325// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002326// results:
2327//
2328// rsbs r1, r1, 0
2329// cmp r0, r1
2330// mov r0, #0
2331// it ls
2332// mov r0, #1
2333//
2334// and:
2335//
2336// cmn r0, r1
2337// mov r0, #0
2338// it ls
2339// mov r0, #1
2340//
2341// However, the CMN gives the *opposite* result when r1 is 0. This is because
2342// the carry flag is set in the CMP case but not in the CMN case. In short, the
2343// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2344// value of r0 and the carry bit (because the "carry bit" parameter to
2345// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2346// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2347// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2348// parameter to AddWithCarry is defined as 0).
2349//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002350// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002351//
2352// x = 0
2353// ~x = 0xFFFF FFFF
2354// ~x + 1 = 0x1 0000 0000
2355// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2356//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002357// Therefore, we should disable CMN when comparing against zero, until we can
2358// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2359// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002360//
2361// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2362//
2363// This is related to <rdar://problem/7569620>.
2364//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002365//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2366// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002367
Evan Chenga8e29892007-01-19 07:51:42 +00002368// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002369defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002370 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002371defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002372 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002373
David Goodwinc0309b42009-06-29 15:33:01 +00002374defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2375 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2376defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2377 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002378
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002379//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2380// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002381
David Goodwinc0309b42009-06-29 15:33:01 +00002382def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002383 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002384
Evan Cheng218977b2010-07-13 19:27:42 +00002385// Pseudo i64 compares for some floating point compares.
2386let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2387 Defs = [CPSR] in {
2388def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002389 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2390 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00002391 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2392 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2393
2394def BCCZi64 : PseudoInst<(outs),
2395 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2396 IIC_Br,
2397 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2398 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2399} // usesCustomInserter
2400
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002401
Evan Chenga8e29892007-01-19 07:51:42 +00002402// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002403// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002404// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00002405let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002406def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002407 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002408 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002409 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002410 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002411 let Inst{25} = 0;
2412}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002413
Evan Chengd87293c2008-11-06 08:47:38 +00002414def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002415 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002416 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002417 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002418 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002419 let Inst{25} = 0;
2420}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002421
Evan Chengd87293c2008-11-06 08:47:38 +00002422def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002423 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002424 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002425 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002426 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002427 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002428}
Owen Andersonf523e472010-09-23 23:45:25 +00002429} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002430
Jim Grosbach3728e962009-12-10 00:11:09 +00002431//===----------------------------------------------------------------------===//
2432// Atomic operations intrinsics
2433//
2434
2435// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002436let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002437def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002438 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002439 let Inst{31-4} = 0xf57ff05;
2440 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002441 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002442 let Inst{3-0} = 0b1111;
2443}
Jim Grosbach3728e962009-12-10 00:11:09 +00002444
Johnny Chen7def14f2010-08-11 23:35:12 +00002445def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002446 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002447 let Inst{31-4} = 0xf57ff04;
2448 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002449 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002450 let Inst{3-0} = 0b1111;
2451}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002452
Johnny Chen7def14f2010-08-11 23:35:12 +00002453def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002454 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002455 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002456 Requires<[IsARM, HasV6]> {
2457 // FIXME: add support for options other than a full system DMB
2458 // FIXME: add encoding
2459}
2460
Johnny Chen7def14f2010-08-11 23:35:12 +00002461def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002462 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002463 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002464 Requires<[IsARM, HasV6]> {
2465 // FIXME: add support for options other than a full system DSB
2466 // FIXME: add encoding
2467}
Jim Grosbach3728e962009-12-10 00:11:09 +00002468}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002469
Johnny Chen1adc40c2010-08-12 20:46:17 +00002470// Memory Barrier Operations Variants -- for disassembly only
2471
2472def memb_opt : Operand<i32> {
2473 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002474}
2475
Johnny Chen1adc40c2010-08-12 20:46:17 +00002476class AMBI<bits<4> op7_4, string opc>
2477 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2478 [/* For disassembly only; pattern left blank */]>,
2479 Requires<[IsARM, HasDB]> {
2480 let Inst{31-8} = 0xf57ff0;
2481 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002482}
2483
2484// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002485def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002486
2487// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002488def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002489
2490// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002491def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2492 Requires<[IsARM, HasDB]> {
2493 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002494 let Inst{3-0} = 0b1111;
2495}
2496
Jim Grosbach66869102009-12-11 18:52:41 +00002497let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002498 let Uses = [CPSR] in {
2499 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2500 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2501 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2502 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2503 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2505 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2506 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2507 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2508 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2509 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2510 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2511 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2512 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2513 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2514 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2515 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2516 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2517 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2518 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2519 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2520 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2521 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2522 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2523 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2524 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2525 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2526 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2527 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2529 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2530 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2531 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2532 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2533 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2534 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2535 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2536 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2537 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2538 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2539 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2541 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2542 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2543 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2544 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2545 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2546 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2547 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2548 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2549 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2550 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2551 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2553 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2554 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2555 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2556 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2557 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2558 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2559 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2560 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2561 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2562 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2563 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2565 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2566 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2567 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2568 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2569 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2570 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2571
2572 def ATOMIC_SWAP_I8 : PseudoInst<
2573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2574 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2575 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2576 def ATOMIC_SWAP_I16 : PseudoInst<
2577 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2578 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2579 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2580 def ATOMIC_SWAP_I32 : PseudoInst<
2581 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2582 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2583 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2584
Jim Grosbache801dc42009-12-12 01:40:06 +00002585 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2587 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2588 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2589 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2590 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2591 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2592 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2593 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2595 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2596 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2597}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002598}
2599
2600let mayLoad = 1 in {
2601def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2602 "ldrexb", "\t$dest, [$ptr]",
2603 []>;
2604def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2605 "ldrexh", "\t$dest, [$ptr]",
2606 []>;
2607def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2608 "ldrex", "\t$dest, [$ptr]",
2609 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002610def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002611 NoItinerary,
2612 "ldrexd", "\t$dest, $dest2, [$ptr]",
2613 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002614}
2615
Jim Grosbach587b0722009-12-16 19:44:06 +00002616let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002617def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002618 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002619 "strexb", "\t$success, $src, [$ptr]",
2620 []>;
2621def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2622 NoItinerary,
2623 "strexh", "\t$success, $src, [$ptr]",
2624 []>;
2625def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002626 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002627 "strex", "\t$success, $src, [$ptr]",
2628 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002629def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002630 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2631 NoItinerary,
2632 "strexd", "\t$success, $src, $src2, [$ptr]",
2633 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002634}
2635
Johnny Chenb9436272010-02-17 22:37:58 +00002636// Clear-Exclusive is for disassembly only.
2637def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2638 [/* For disassembly only; pattern left blank */]>,
2639 Requires<[IsARM, HasV7]> {
2640 let Inst{31-20} = 0xf57;
2641 let Inst{7-4} = 0b0001;
2642}
2643
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002644// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2645let mayLoad = 1 in {
2646def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2647 "swp", "\t$dst, $src, [$ptr]",
2648 [/* For disassembly only; pattern left blank */]> {
2649 let Inst{27-23} = 0b00010;
2650 let Inst{22} = 0; // B = 0
2651 let Inst{21-20} = 0b00;
2652 let Inst{7-4} = 0b1001;
2653}
2654
2655def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2656 "swpb", "\t$dst, $src, [$ptr]",
2657 [/* For disassembly only; pattern left blank */]> {
2658 let Inst{27-23} = 0b00010;
2659 let Inst{22} = 1; // B = 1
2660 let Inst{21-20} = 0b00;
2661 let Inst{7-4} = 0b1001;
2662}
2663}
2664
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002665//===----------------------------------------------------------------------===//
2666// TLS Instructions
2667//
2668
2669// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002670let isCall = 1,
2671 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002672 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002673 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002674 [(set R0, ARMthread_pointer)]>;
2675}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002676
Evan Chenga8e29892007-01-19 07:51:42 +00002677//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002678// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002679// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002680// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002681// Since by its nature we may be coming from some other function to get
2682// here, and we're using the stack frame for the containing function to
2683// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002684// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002685// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002686// except for our own input by listing the relevant registers in Defs. By
2687// doing so, we also cause the prologue/epilogue code to actively preserve
2688// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002689// A constant value is passed in $val, and we use the location as a scratch.
2690let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002691 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2692 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002693 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002694 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002695 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002696 AddrModeNone, SizeSpecial, IndexModeNone,
2697 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002698 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
Jim Grosbachb327e132010-09-23 23:32:38 +00002699 "str\t$val, [$src, #4]\n\t"
Jim Grosbach18f30e62010-06-02 21:53:11 +00002700 "mov\tr0, #0\n\t"
2701 "add\tpc, pc, #0\n\t"
2702 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002703 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2704 Requires<[IsARM, HasVFP2]>;
2705}
2706
2707let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002708 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2709 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002710 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2711 AddrModeNone, SizeSpecial, IndexModeNone,
2712 Pseudo, NoItinerary,
Jim Grosbach45d6c172010-09-23 23:03:26 +00002713 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
Jim Grosbachb327e132010-09-23 23:32:38 +00002714 "str\t$val, [$src, #4]\n\t"
Jim Grosbach18f30e62010-06-02 21:53:11 +00002715 "mov\tr0, #0\n\t"
2716 "add\tpc, pc, #0\n\t"
2717 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002718 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2719 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002720}
2721
Jim Grosbach5eb19512010-05-22 01:06:18 +00002722// FIXME: Non-Darwin version(s)
2723let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2724 Defs = [ R7, LR, SP ] in {
2725def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2726 AddrModeNone, SizeSpecial, IndexModeNone,
2727 Pseudo, NoItinerary,
2728 "ldr\tsp, [$src, #8]\n\t"
2729 "ldr\t$scratch, [$src, #4]\n\t"
2730 "ldr\tr7, [$src]\n\t"
2731 "bx\t$scratch", "",
2732 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2733 Requires<[IsARM, IsDarwin]>;
2734}
2735
Jim Grosbach0e0da732009-05-12 23:59:14 +00002736//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002737// Non-Instruction Patterns
2738//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002739
Evan Chenga8e29892007-01-19 07:51:42 +00002740// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002741
Evan Chenga8e29892007-01-19 07:51:42 +00002742// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002743// FIXME: Expand this in ARMExpandPseudoInsts.
2744// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002745let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002746def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002747 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002748 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002749 [(set GPR:$dst, so_imm2part:$src)]>,
2750 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002751
Evan Chenga8e29892007-01-19 07:51:42 +00002752def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002753 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2754 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002755def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002756 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2757 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002758def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2759 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2760 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002761def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2762 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2763 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002764
Evan Cheng5adb66a2009-09-28 09:14:39 +00002765// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002766// This is a single pseudo instruction, the benefit is that it can be remat'd
2767// as a single unit instead of having to handle reg inputs.
2768// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002769let isReMaterializable = 1 in
Evan Cheng5be39222010-09-24 22:03:46 +00002770def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVix2,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002771 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002772 [(set GPR:$dst, (i32 imm:$src))]>,
2773 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002774
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002775// ConstantPool, GlobalAddress, and JumpTable
2776def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2777 Requires<[IsARM, DontUseMovt]>;
2778def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2779def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2780 Requires<[IsARM, UseMovt]>;
2781def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2782 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2783
Evan Chenga8e29892007-01-19 07:51:42 +00002784// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002785
Dale Johannesen51e28e62010-06-03 21:09:53 +00002786// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002787def : ARMPat<(ARMtcret tcGPR:$dst),
2788 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002789
2790def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2791 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2792
2793def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2794 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2795
Dale Johannesen38d5f042010-06-15 22:24:08 +00002796def : ARMPat<(ARMtcret tcGPR:$dst),
2797 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002798
2799def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2800 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2801
2802def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2803 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002804
Evan Chenga8e29892007-01-19 07:51:42 +00002805// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002806def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002807 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002808def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002809 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002810
Evan Chenga8e29892007-01-19 07:51:42 +00002811// zextload i1 -> zextload i8
2812def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814// extload -> zextload
2815def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2816def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2817def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002818
Evan Cheng83b5cf02008-11-05 23:22:34 +00002819def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2820def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2821
Evan Cheng34b12d22007-01-19 20:27:35 +00002822// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002823def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2824 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002825 (SMULBB GPR:$a, GPR:$b)>;
2826def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2827 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002828def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2829 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002830 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002831def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002832 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002833def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2834 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002835 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002836def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002837 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002838def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2839 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002840 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002841def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002842 (SMULWB GPR:$a, GPR:$b)>;
2843
2844def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002845 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2846 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002847 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2848def : ARMV5TEPat<(add GPR:$acc,
2849 (mul sext_16_node:$a, sext_16_node:$b)),
2850 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2851def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002852 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2853 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002854 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2855def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002856 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002857 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2858def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002859 (mul (sra GPR:$a, (i32 16)),
2860 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002861 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2862def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002863 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002864 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2865def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002866 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2867 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002868 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2869def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002870 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002871 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2872
Evan Chenga8e29892007-01-19 07:51:42 +00002873//===----------------------------------------------------------------------===//
2874// Thumb Support
2875//
2876
2877include "ARMInstrThumb.td"
2878
2879//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002880// Thumb2 Support
2881//
2882
2883include "ARMInstrThumb2.td"
2884
2885//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002886// Floating Point Support
2887//
2888
2889include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002890
2891//===----------------------------------------------------------------------===//
2892// Advanced SIMD (NEON) Support
2893//
2894
2895include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002896
2897//===----------------------------------------------------------------------===//
2898// Coprocessor Instructions. For disassembly only.
2899//
2900
2901def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2902 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2903 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2904 [/* For disassembly only; pattern left blank */]> {
2905 let Inst{4} = 0;
2906}
2907
2908def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2909 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2910 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2911 [/* For disassembly only; pattern left blank */]> {
2912 let Inst{31-28} = 0b1111;
2913 let Inst{4} = 0;
2914}
2915
Johnny Chen64dfb782010-02-16 20:04:27 +00002916class ACI<dag oops, dag iops, string opc, string asm>
2917 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2918 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2919 let Inst{27-25} = 0b110;
2920}
2921
2922multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2923
2924 def _OFFSET : ACI<(outs),
2925 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2926 opc, "\tp$cop, cr$CRd, $addr"> {
2927 let Inst{31-28} = op31_28;
2928 let Inst{24} = 1; // P = 1
2929 let Inst{21} = 0; // W = 0
2930 let Inst{22} = 0; // D = 0
2931 let Inst{20} = load;
2932 }
2933
2934 def _PRE : ACI<(outs),
2935 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2936 opc, "\tp$cop, cr$CRd, $addr!"> {
2937 let Inst{31-28} = op31_28;
2938 let Inst{24} = 1; // P = 1
2939 let Inst{21} = 1; // W = 1
2940 let Inst{22} = 0; // D = 0
2941 let Inst{20} = load;
2942 }
2943
2944 def _POST : ACI<(outs),
2945 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2946 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2947 let Inst{31-28} = op31_28;
2948 let Inst{24} = 0; // P = 0
2949 let Inst{21} = 1; // W = 1
2950 let Inst{22} = 0; // D = 0
2951 let Inst{20} = load;
2952 }
2953
2954 def _OPTION : ACI<(outs),
2955 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2956 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2957 let Inst{31-28} = op31_28;
2958 let Inst{24} = 0; // P = 0
2959 let Inst{23} = 1; // U = 1
2960 let Inst{21} = 0; // W = 0
2961 let Inst{22} = 0; // D = 0
2962 let Inst{20} = load;
2963 }
2964
2965 def L_OFFSET : ACI<(outs),
2966 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002967 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002968 let Inst{31-28} = op31_28;
2969 let Inst{24} = 1; // P = 1
2970 let Inst{21} = 0; // W = 0
2971 let Inst{22} = 1; // D = 1
2972 let Inst{20} = load;
2973 }
2974
2975 def L_PRE : ACI<(outs),
2976 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002977 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002978 let Inst{31-28} = op31_28;
2979 let Inst{24} = 1; // P = 1
2980 let Inst{21} = 1; // W = 1
2981 let Inst{22} = 1; // D = 1
2982 let Inst{20} = load;
2983 }
2984
2985 def L_POST : ACI<(outs),
2986 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002987 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002988 let Inst{31-28} = op31_28;
2989 let Inst{24} = 0; // P = 0
2990 let Inst{21} = 1; // W = 1
2991 let Inst{22} = 1; // D = 1
2992 let Inst{20} = load;
2993 }
2994
2995 def L_OPTION : ACI<(outs),
2996 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002997 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002998 let Inst{31-28} = op31_28;
2999 let Inst{24} = 0; // P = 0
3000 let Inst{23} = 1; // U = 1
3001 let Inst{21} = 0; // W = 0
3002 let Inst{22} = 1; // D = 1
3003 let Inst{20} = load;
3004 }
3005}
3006
3007defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3008defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3009defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3010defm STC2 : LdStCop<0b1111, 0, "stc2">;
3011
Johnny Chen906d57f2010-02-12 01:44:23 +00003012def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3013 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3014 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3015 [/* For disassembly only; pattern left blank */]> {
3016 let Inst{20} = 0;
3017 let Inst{4} = 1;
3018}
3019
3020def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3021 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3022 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3023 [/* For disassembly only; pattern left blank */]> {
3024 let Inst{31-28} = 0b1111;
3025 let Inst{20} = 0;
3026 let Inst{4} = 1;
3027}
3028
3029def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3030 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3031 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3032 [/* For disassembly only; pattern left blank */]> {
3033 let Inst{20} = 1;
3034 let Inst{4} = 1;
3035}
3036
3037def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3038 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3039 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3040 [/* For disassembly only; pattern left blank */]> {
3041 let Inst{31-28} = 0b1111;
3042 let Inst{20} = 1;
3043 let Inst{4} = 1;
3044}
3045
3046def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3047 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3048 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3049 [/* For disassembly only; pattern left blank */]> {
3050 let Inst{23-20} = 0b0100;
3051}
3052
3053def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3054 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3055 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{31-28} = 0b1111;
3058 let Inst{23-20} = 0b0100;
3059}
3060
3061def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3062 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3063 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3064 [/* For disassembly only; pattern left blank */]> {
3065 let Inst{23-20} = 0b0101;
3066}
3067
3068def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3069 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3070 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3071 [/* For disassembly only; pattern left blank */]> {
3072 let Inst{31-28} = 0b1111;
3073 let Inst{23-20} = 0b0101;
3074}
3075
Johnny Chenb98e1602010-02-12 18:55:33 +00003076//===----------------------------------------------------------------------===//
3077// Move between special register and ARM core register -- for disassembly only
3078//
3079
3080def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3081 [/* For disassembly only; pattern left blank */]> {
3082 let Inst{23-20} = 0b0000;
3083 let Inst{7-4} = 0b0000;
3084}
3085
3086def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{23-20} = 0b0100;
3089 let Inst{7-4} = 0b0000;
3090}
3091
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003092def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3093 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003094 [/* For disassembly only; pattern left blank */]> {
3095 let Inst{23-20} = 0b0010;
3096 let Inst{7-4} = 0b0000;
3097}
3098
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003099def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3100 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003101 [/* For disassembly only; pattern left blank */]> {
3102 let Inst{23-20} = 0b0010;
3103 let Inst{7-4} = 0b0000;
3104}
3105
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003106def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3107 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003108 [/* For disassembly only; pattern left blank */]> {
3109 let Inst{23-20} = 0b0110;
3110 let Inst{7-4} = 0b0000;
3111}
3112
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003113def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3114 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003115 [/* For disassembly only; pattern left blank */]> {
3116 let Inst{23-20} = 0b0110;
3117 let Inst{7-4} = 0b0000;
3118}