blob: 837a4fba0d523b64e56b6168537de7800bde010c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
Bill Wendling59914872010-11-08 00:39:58 +0000285def RegListAsmOperand : AsmOperandClass {
286 let Name = "RegList";
287 let SuperClasses = [];
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
291def cpinst_operand : Operand<i32> {
292 let PrintMethod = "printCPInstOperand";
293}
294
295def jtblock_operand : Operand<i32> {
296 let PrintMethod = "printJTBlockOperand";
297}
Evan Cheng66ac5312009-07-25 00:33:29 +0000298def jt2block_operand : Operand<i32> {
299 let PrintMethod = "printJT2BlockOperand";
300}
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302// Local PC labels.
303def pclabel : Operand<i32> {
304 let PrintMethod = "printPCLabel";
305}
306
Owen Anderson498ec202010-10-27 22:49:00 +0000307def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000308 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000309}
310
Jim Grosbachb35ad412010-10-13 19:56:10 +0000311// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
312def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
313 int32_t v = (int32_t)N->getZExtValue();
314 return v == 8 || v == 16 || v == 24; }]> {
315 string EncoderMethod = "getRotImmOpValue";
316}
317
Bob Wilson22f5dc72010-08-16 18:27:34 +0000318// shift_imm: An integer that encodes a shift amount and the type of shift
319// (currently either asr or lsl) using the same encoding used for the
320// immediates in so_reg operands.
321def shift_imm : Operand<i32> {
322 let PrintMethod = "printShiftImmOperand";
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325// shifter_operand operands: so_reg and so_imm.
326def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000327 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000328 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000329 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000330 let PrintMethod = "printSORegOperand";
331 let MIOperandInfo = (ops GPR, GPR, i32imm);
332}
Evan Chengf40deed2010-10-27 23:41:30 +0000333def shift_so_reg : Operand<i32>, // reg reg imm
334 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
335 [shl,srl,sra,rotr]> {
336 string EncoderMethod = "getSORegOpValue";
337 let PrintMethod = "printSORegOperand";
338 let MIOperandInfo = (ops GPR, GPR, i32imm);
339}
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
342// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
343// represented in the imm field in the same 12-bit form that they are encoded
344// into so_imm instructions: the 8-bit immediate is the least significant bits
345// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000346def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000347 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000348 let PrintMethod = "printSOImmOperand";
349}
350
Evan Chengc70d1842007-03-20 08:11:30 +0000351// Break so_imm's up into two pieces. This handles immediates with up to 16
352// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
353// get the first/second pieces.
354def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000355 PatLeaf<(imm), [{
356 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
357 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000358 let PrintMethod = "printSOImm2PartOperand";
359}
360
361def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
366def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000369}]>;
370
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000371def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
372 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
373 }]> {
374 let PrintMethod = "printSOImm2PartOperand";
375}
376
377def so_neg_imm2part_1 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
382def so_neg_imm2part_2 : SDNodeXForm<imm, [{
383 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
384 return CurDAG->getTargetConstant(V, MVT::i32);
385}]>;
386
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000387/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
388def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000392/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
393def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
394 return (int32_t)N->getZExtValue() < 32;
395}]> {
396 string EncoderMethod = "getImmMinusOneOpValue";
397}
398
Evan Chenga8e29892007-01-19 07:51:42 +0000399// Define ARM specific addressing modes.
400
Jim Grosbach3e556122010-10-26 22:37:02 +0000401
402// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000403//
Jim Grosbach3e556122010-10-26 22:37:02 +0000404def addrmode_imm12 : Operand<i32>,
405 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000406 // 12-bit immediate operand. Note that instructions using this encode
407 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
408 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000409
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000410 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000411 let PrintMethod = "printAddrModeImm12Operand";
412 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000413}
Jim Grosbach3e556122010-10-26 22:37:02 +0000414// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000415//
Jim Grosbach3e556122010-10-26 22:37:02 +0000416def ldst_so_reg : Operand<i32>,
417 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000418 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000419 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000420 let PrintMethod = "printAddrMode2Operand";
421 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
422}
423
Jim Grosbach3e556122010-10-26 22:37:02 +0000424// addrmode2 := reg +/- imm12
425// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000426//
427def addrmode2 : Operand<i32>,
428 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
429 let PrintMethod = "printAddrMode2Operand";
430 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
431}
432
433def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000434 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
435 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 let PrintMethod = "printAddrMode2OffsetOperand";
437 let MIOperandInfo = (ops GPR, i32imm);
438}
439
440// addrmode3 := reg +/- reg
441// addrmode3 := reg +/- imm8
442//
443def addrmode3 : Operand<i32>,
444 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000445 string EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000446 let PrintMethod = "printAddrMode3Operand";
447 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
448}
449
450def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000451 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
452 [], [SDNPWantRoot]> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000453 string EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000454 let PrintMethod = "printAddrMode3OffsetOperand";
455 let MIOperandInfo = (ops GPR, i32imm);
456}
457
Jim Grosbache6913602010-11-03 01:01:43 +0000458// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000459//
Jim Grosbache6913602010-11-03 01:01:43 +0000460def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000461 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000462 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Bill Wendling59914872010-11-08 00:39:58 +0000465def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000466 let Name = "MemMode5";
467 let SuperClasses = [];
468}
469
Evan Chenga8e29892007-01-19 07:51:42 +0000470// addrmode5 := reg +/- imm8*4
471//
472def addrmode5 : Operand<i32>,
473 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
474 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000475 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000476 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000477 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000478}
479
Bob Wilson8b024a52009-07-01 23:16:05 +0000480// addrmode6 := reg with optional writeback
481//
482def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000483 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000484 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000485 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000486 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000487}
488
489def am6offset : Operand<i32> {
490 let PrintMethod = "printAddrMode6OffsetOperand";
491 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000492 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000493}
494
Evan Chenga8e29892007-01-19 07:51:42 +0000495// addrmodepc := pc + reg
496//
497def addrmodepc : Operand<i32>,
498 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
499 let PrintMethod = "printAddrModePCOperand";
500 let MIOperandInfo = (ops GPR, i32imm);
501}
502
Bob Wilson4f38b382009-08-21 21:58:55 +0000503def nohash_imm : Operand<i32> {
504 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000505}
506
Evan Chenga8e29892007-01-19 07:51:42 +0000507//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000508
Evan Cheng37f25d92008-08-28 23:39:26 +0000509include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000510
511//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000512// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000513//
514
Evan Cheng3924f782008-08-29 07:36:24 +0000515/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000516/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000517multiclass AsI1_bin_irs<bits<4> opcod, string opc,
518 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
519 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000520 // The register-immediate version is re-materializable. This is useful
521 // in particular for taking the address of a local.
522 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000523 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
524 iii, opc, "\t$Rd, $Rn, $imm",
525 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
526 bits<4> Rd;
527 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000528 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000530 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000531 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000532 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000534 }
Jim Grosbach62547262010-10-11 18:51:51 +0000535 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
536 iir, opc, "\t$Rd, $Rn, $Rm",
537 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000538 bits<4> Rd;
539 bits<4> Rn;
540 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000542 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000543 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000544 let Inst{15-12} = Rd;
545 let Inst{11-4} = 0b00000000;
546 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000548 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
549 iis, opc, "\t$Rd, $Rn, $shift",
550 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000551 bits<4> Rd;
552 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000553 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000555 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000556 let Inst{15-12} = Rd;
557 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 }
Evan Chenga8e29892007-01-19 07:51:42 +0000559}
560
Evan Cheng1e249e32009-06-25 20:59:23 +0000561/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000562/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000563let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000564multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
565 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
566 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000567 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
568 iii, opc, "\t$Rd, $Rn, $imm",
569 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
570 bits<4> Rd;
571 bits<4> Rn;
572 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000573 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000574 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000575 let Inst{19-16} = Rn;
576 let Inst{15-12} = Rd;
577 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000578 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000579 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
580 iir, opc, "\t$Rd, $Rn, $Rm",
581 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
582 bits<4> Rd;
583 bits<4> Rn;
584 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000586 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000588 let Inst{19-16} = Rn;
589 let Inst{15-12} = Rd;
590 let Inst{11-4} = 0b00000000;
591 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000592 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000593 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
594 iis, opc, "\t$Rd, $Rn, $shift",
595 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
596 bits<4> Rd;
597 bits<4> Rn;
598 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000599 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000601 let Inst{19-16} = Rn;
602 let Inst{15-12} = Rd;
603 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000604 }
Evan Cheng071a2792007-09-11 19:55:27 +0000605}
Evan Chengc85e8322007-07-05 07:13:32 +0000606}
607
608/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000609/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000610/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000611let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000612multiclass AI1_cmp_irs<bits<4> opcod, string opc,
613 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
614 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000615 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
616 opc, "\t$Rn, $imm",
617 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000618 bits<4> Rn;
619 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000621 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000622 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000625 }
626 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
627 opc, "\t$Rn, $Rm",
628 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000629 bits<4> Rn;
630 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000631 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000632 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000633 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{19-16} = Rn;
635 let Inst{15-12} = 0b0000;
636 let Inst{11-4} = 0b00000000;
637 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000638 }
639 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
640 opc, "\t$Rn, $shift",
641 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 bits<4> Rn;
643 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000644 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000645 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000646 let Inst{19-16} = Rn;
647 let Inst{15-12} = 0b0000;
648 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 }
Evan Cheng071a2792007-09-11 19:55:27 +0000650}
Evan Chenga8e29892007-01-19 07:51:42 +0000651}
652
Evan Cheng576a3962010-09-25 00:49:35 +0000653/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000654/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000655/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000656multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
658 IIC_iEXTr, opc, "\t$Rd, $Rm",
659 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000660 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000661 bits<4> Rd;
662 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000663 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000664 let Inst{15-12} = Rd;
665 let Inst{11-10} = 0b00;
666 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000667 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000668 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
669 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
670 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000671 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000672 bits<4> Rd;
673 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000674 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000675 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000676 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000677 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000678 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000679 }
Evan Chenga8e29892007-01-19 07:51:42 +0000680}
681
Evan Cheng576a3962010-09-25 00:49:35 +0000682multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000683 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
684 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000688 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000690 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
691 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000692 [/* For disassembly only; pattern left blank */]>,
693 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000694 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000695 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000697 }
698}
699
Evan Cheng576a3962010-09-25 00:49:35 +0000700/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000701/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000702multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000703 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
704 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
705 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000706 Requires<[IsARM, HasV6]> {
707 let Inst{11-10} = 0b00;
708 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000709 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
710 rot_imm:$rot),
711 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
712 [(set GPR:$Rd, (opnode GPR:$Rn,
713 (rotr GPR:$Rm, rot_imm:$rot)))]>,
714 Requires<[IsARM, HasV6]> {
715 bits<4> Rn;
716 bits<2> rot;
717 let Inst{19-16} = Rn;
718 let Inst{11-10} = rot;
719 }
Evan Chenga8e29892007-01-19 07:51:42 +0000720}
721
Johnny Chen2ec5e492010-02-22 21:50:40 +0000722// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000723multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000724 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
725 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000726 [/* For disassembly only; pattern left blank */]>,
727 Requires<[IsARM, HasV6]> {
728 let Inst{11-10} = 0b00;
729 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000730 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
731 rot_imm:$rot),
732 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000733 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000734 Requires<[IsARM, HasV6]> {
735 bits<4> Rn;
736 bits<2> rot;
737 let Inst{19-16} = Rn;
738 let Inst{11-10} = rot;
739 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000740}
741
Evan Cheng62674222009-06-25 23:34:10 +0000742/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
743let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000744multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
745 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
747 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
748 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000749 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 bits<4> Rd;
751 bits<4> Rn;
752 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000753 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 let Inst{15-12} = Rd;
755 let Inst{19-16} = Rn;
756 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000757 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
759 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
760 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000761 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000762 bits<4> Rd;
763 bits<4> Rn;
764 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000765 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000767 let isCommutable = Commutable;
768 let Inst{3-0} = Rm;
769 let Inst{15-12} = Rd;
770 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
773 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
774 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000775 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000776 bits<4> Rd;
777 bits<4> Rn;
778 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000779 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000780 let Inst{11-0} = shift;
781 let Inst{15-12} = Rd;
782 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 }
Jim Grosbache5165492009-11-09 00:11:35 +0000784}
785// Carry setting variants
786let Defs = [CPSR] in {
787multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
788 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000789 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
790 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
791 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000792 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000793 bits<4> Rd;
794 bits<4> Rn;
795 bits<12> imm;
796 let Inst{15-12} = Rd;
797 let Inst{19-16} = Rn;
798 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000799 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000800 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000801 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
803 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
804 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000805 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000806 bits<4> Rd;
807 bits<4> Rn;
808 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000809 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000810 let isCommutable = Commutable;
811 let Inst{3-0} = Rm;
812 let Inst{15-12} = Rd;
813 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000814 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000815 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000816 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000817 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
818 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
819 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000820 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000821 bits<4> Rd;
822 bits<4> Rn;
823 bits<12> shift;
824 let Inst{11-0} = shift;
825 let Inst{15-12} = Rd;
826 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000827 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000828 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000829 }
Evan Cheng071a2792007-09-11 19:55:27 +0000830}
Evan Chengc85e8322007-07-05 07:13:32 +0000831}
Jim Grosbache5165492009-11-09 00:11:35 +0000832}
Evan Chengc85e8322007-07-05 07:13:32 +0000833
Jim Grosbach3e556122010-10-26 22:37:02 +0000834let canFoldAsLoad = 1, isReMaterializable = 1 in {
835multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
836 InstrItinClass iir, PatFrag opnode> {
837 // Note: We use the complex addrmode_imm12 rather than just an input
838 // GPR and a constrained immediate so that we can use this to match
839 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000840 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000841 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
842 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000843 bits<4> Rt;
844 bits<17> addr;
845 let Inst{23} = addr{12}; // U (add = ('U' == 1))
846 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000847 let Inst{15-12} = Rt;
848 let Inst{11-0} = addr{11-0}; // imm12
849 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000850 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000851 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
852 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000853 bits<4> Rt;
854 bits<17> shift;
855 let Inst{23} = shift{12}; // U (add = ('U' == 1))
856 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000857 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000858 let Inst{11-0} = shift{11-0};
859 }
860}
861}
862
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000863multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
864 InstrItinClass iir, PatFrag opnode> {
865 // Note: We use the complex addrmode_imm12 rather than just an input
866 // GPR and a constrained immediate so that we can use this to match
867 // frame index references and avoid matching constant pool references.
868 def i12 : AIldst1<0b010, opc22, 0, (outs),
869 (ins GPR:$Rt, addrmode_imm12:$addr),
870 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
871 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
872 bits<4> Rt;
873 bits<17> addr;
874 let Inst{23} = addr{12}; // U (add = ('U' == 1))
875 let Inst{19-16} = addr{16-13}; // Rn
876 let Inst{15-12} = Rt;
877 let Inst{11-0} = addr{11-0}; // imm12
878 }
879 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
880 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
881 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
882 bits<4> Rt;
883 bits<17> shift;
884 let Inst{23} = shift{12}; // U (add = ('U' == 1))
885 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000886 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000887 let Inst{11-0} = shift{11-0};
888 }
889}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000890//===----------------------------------------------------------------------===//
891// Instructions
892//===----------------------------------------------------------------------===//
893
Evan Chenga8e29892007-01-19 07:51:42 +0000894//===----------------------------------------------------------------------===//
895// Miscellaneous Instructions.
896//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000897
Evan Chenga8e29892007-01-19 07:51:42 +0000898/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
899/// the function. The first operand is the ID# for this instruction, the second
900/// is the index into the MachineConstantPool that this is, the third is the
901/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000902let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000903def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000904PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000905 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000906
Jim Grosbach4642ad32010-02-22 23:10:38 +0000907// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
908// from removing one half of the matched pairs. That breaks PEI, which assumes
909// these will always be in pairs, and asserts if it finds otherwise. Better way?
910let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000911def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000912PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000913 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000914
Jim Grosbach64171712010-02-16 21:07:46 +0000915def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000916PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000917 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000918}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000919
Johnny Chenf4d81052010-02-12 22:53:19 +0000920def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000921 [/* For disassembly only; pattern left blank */]>,
922 Requires<[IsARM, HasV6T2]> {
923 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000924 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000925 let Inst{7-0} = 0b00000000;
926}
927
Johnny Chenf4d81052010-02-12 22:53:19 +0000928def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
929 [/* For disassembly only; pattern left blank */]>,
930 Requires<[IsARM, HasV6T2]> {
931 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000932 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000933 let Inst{7-0} = 0b00000001;
934}
935
936def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
937 [/* For disassembly only; pattern left blank */]>,
938 Requires<[IsARM, HasV6T2]> {
939 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000940 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000941 let Inst{7-0} = 0b00000010;
942}
943
944def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
945 [/* For disassembly only; pattern left blank */]>,
946 Requires<[IsARM, HasV6T2]> {
947 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000948 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000949 let Inst{7-0} = 0b00000011;
950}
951
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
953 "\t$dst, $a, $b",
954 [/* For disassembly only; pattern left blank */]>,
955 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000956 bits<4> Rd;
957 bits<4> Rn;
958 bits<4> Rm;
959 let Inst{3-0} = Rm;
960 let Inst{15-12} = Rd;
961 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000962 let Inst{27-20} = 0b01101000;
963 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000964 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000965}
966
Johnny Chenf4d81052010-02-12 22:53:19 +0000967def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
968 [/* For disassembly only; pattern left blank */]>,
969 Requires<[IsARM, HasV6T2]> {
970 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000971 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000972 let Inst{7-0} = 0b00000100;
973}
974
Johnny Chenc6f7b272010-02-11 18:12:29 +0000975// The i32imm operand $val can be used by a debugger to store more information
976// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000977def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000978 [/* For disassembly only; pattern left blank */]>,
979 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000980 bits<16> val;
981 let Inst{3-0} = val{3-0};
982 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000983 let Inst{27-20} = 0b00010010;
984 let Inst{7-4} = 0b0111;
985}
986
Johnny Chenb98e1602010-02-12 18:55:33 +0000987// Change Processor State is a system instruction -- for disassembly only.
988// The singleton $opt operand contains the following information:
989// opt{4-0} = mode from Inst{4-0}
990// opt{5} = changemode from Inst{17}
991// opt{8-6} = AIF from Inst{8-6}
992// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000993// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000994def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000995 [/* For disassembly only; pattern left blank */]>,
996 Requires<[IsARM]> {
997 let Inst{31-28} = 0b1111;
998 let Inst{27-20} = 0b00010000;
999 let Inst{16} = 0;
1000 let Inst{5} = 0;
1001}
1002
Johnny Chenb92a23f2010-02-21 04:42:01 +00001003// Preload signals the memory system of possible future data/instruction access.
1004// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001005multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001006
Evan Chengdfed19f2010-11-03 06:34:55 +00001007 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001008 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001009 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001010 bits<4> Rt;
1011 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001012 let Inst{31-26} = 0b111101;
1013 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001014 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001015 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001016 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001017 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001018 let Inst{19-16} = addr{16-13}; // Rn
1019 let Inst{15-12} = Rt;
1020 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001021 }
1022
Evan Chengdfed19f2010-11-03 06:34:55 +00001023 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001024 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001025 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001026 bits<4> Rt;
1027 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001028 let Inst{31-26} = 0b111101;
1029 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001030 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001031 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001032 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001033 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001034 let Inst{19-16} = shift{16-13}; // Rn
1035 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001036 }
1037}
1038
Evan Cheng416941d2010-11-04 05:19:35 +00001039defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1040defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1041defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001042
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001043def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1044 "setend\t$end",
1045 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001046 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001047 bits<1> end;
1048 let Inst{31-10} = 0b1111000100000001000000;
1049 let Inst{9} = end;
1050 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001051}
1052
Johnny Chenf4d81052010-02-12 22:53:19 +00001053def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001054 [/* For disassembly only; pattern left blank */]>,
1055 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001056 bits<4> opt;
1057 let Inst{27-4} = 0b001100100000111100001111;
1058 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001059}
1060
Johnny Chenba6e0332010-02-11 17:14:31 +00001061// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001062let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001063def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001064 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001065 Requires<[IsARM]> {
1066 let Inst{27-25} = 0b011;
1067 let Inst{24-20} = 0b11111;
1068 let Inst{7-5} = 0b111;
1069 let Inst{4} = 0b1;
1070}
1071
Evan Cheng12c3a532008-11-06 17:48:05 +00001072// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001073// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1074// classes (AXI1, et.al.) and so have encoding information and such,
1075// which is suboptimal. Once the rest of the code emitter (including
1076// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001077// pseudos. As is, the encoding information ends up being ignored,
1078// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001079let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001080def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001081 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001082 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001083
Evan Cheng325474e2008-01-07 23:56:57 +00001084let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001087 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001088
Evan Chengd87293c2008-11-06 08:47:38 +00001089def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001090 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001091 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1092
Evan Chengd87293c2008-11-06 08:47:38 +00001093def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001094 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001095 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1096
Evan Chengd87293c2008-11-06 08:47:38 +00001097def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001098 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001099 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1100
Evan Chengd87293c2008-11-06 08:47:38 +00001101def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001102 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001103 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1104}
Chris Lattner13c63102008-01-06 05:55:01 +00001105let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001106def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001107 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001108 [(store GPR:$src, addrmodepc:$addr)]>;
1109
Evan Chengd87293c2008-11-06 08:47:38 +00001110def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001111 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001112 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1113
Evan Chengd87293c2008-11-06 08:47:38 +00001114def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001115 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001116 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1117}
Evan Cheng12c3a532008-11-06 17:48:05 +00001118} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001119
Evan Chenge07715c2009-06-23 05:25:29 +00001120
1121// LEApcrel - Load a pc-relative address into a register without offending the
1122// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001123// FIXME: These are marked as pseudos, but they're really not(?). They're just
1124// the ADR instruction. Is this the right way to handle that? They need
1125// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001126let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001127let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001128def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001129 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001130 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001131
Jim Grosbacha967d112010-06-21 21:27:27 +00001132} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001133def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001134 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001135 Pseudo, IIC_iALUi,
1136 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001137 let Inst{25} = 1;
1138}
Evan Chenge07715c2009-06-23 05:25:29 +00001139
Evan Chenga8e29892007-01-19 07:51:42 +00001140//===----------------------------------------------------------------------===//
1141// Control Flow Instructions.
1142//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001143
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1145 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001146 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 "bx", "\tlr", [(ARMretflag)]>,
1148 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001149 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001150 }
1151
1152 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001153 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 "mov", "\tpc, lr", [(ARMretflag)]>,
1155 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001156 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001157 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001158}
Rafael Espindola27185192006-09-29 21:20:16 +00001159
Bob Wilson04ea6e52009-10-28 00:37:03 +00001160// Indirect branches
1161let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001162 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001163 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001164 [(brind GPR:$dst)]>,
1165 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001166 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001167 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001168 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001169 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001170
1171 // ARMV4 only
1172 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1173 [(brind GPR:$dst)]>,
1174 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001175 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001176 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001177 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001178 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001179}
1180
Evan Chenga8e29892007-01-19 07:51:42 +00001181// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001182// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001183let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001184 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001185 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001186 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001187 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001188 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001189 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001190 let Inst{21} = 1;
1191}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001192
Bob Wilson54fc1242009-06-22 21:01:46 +00001193// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001194let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001195 Defs = [R0, R1, R2, R3, R12, LR,
1196 D0, D1, D2, D3, D4, D5, D6, D7,
1197 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001198 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001199 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001200 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001201 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001202 Requires<[IsARM, IsNotDarwin]> {
1203 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001204 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001205 }
Evan Cheng277f0742007-06-19 21:05:09 +00001206
Evan Cheng12c3a532008-11-06 17:48:05 +00001207 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001208 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001209 [(ARMcall_pred tglobaladdr:$func)]>,
1210 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001213 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001214 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001215 [(ARMcall GPR:$func)]>,
1216 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001217 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001218 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001219 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001220 }
1221
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001222 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001223 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1224 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001225 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001226 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001227 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001228 bits<4> func;
1229 let Inst{27-4} = 0b000100101111111111110001;
1230 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001231 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001232
1233 // ARMv4
1234 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1235 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1236 [(ARMcall_nolink tGPR:$func)]>,
1237 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001238 bits<4> func;
1239 let Inst{27-4} = 0b000110100000111100000000;
1240 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001242}
1243
1244// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001245let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001246 Defs = [R0, R1, R2, R3, R9, R12, LR,
1247 D0, D1, D2, D3, D4, D5, D6, D7,
1248 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001249 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001250 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001251 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001252 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1253 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001254 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001255 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001256
1257 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001258 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001259 [(ARMcall_pred tglobaladdr:$func)]>,
1260 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001261
1262 // ARMv5T and above
1263 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001264 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001265 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001266 bits<4> func;
1267 let Inst{27-4} = 0b000100101111111111110011;
1268 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001269 }
1270
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001271 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001272 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1273 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001274 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001275 [(ARMcall_nolink tGPR:$func)]>,
1276 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001277 bits<4> func;
1278 let Inst{27-4} = 0b000100101111111111110001;
1279 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001280 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001281
1282 // ARMv4
1283 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1284 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1285 [(ARMcall_nolink tGPR:$func)]>,
1286 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001287 bits<4> func;
1288 let Inst{27-4} = 0b000110100000111100000000;
1289 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001290 }
Rafael Espindola35574632006-07-18 17:00:30 +00001291}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001292
Dale Johannesen51e28e62010-06-03 21:09:53 +00001293// Tail calls.
1294
Jim Grosbach832859d2010-10-13 22:09:34 +00001295// FIXME: These should probably be xformed into the non-TC versions of the
1296// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001297let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1298 // Darwin versions.
1299 let Defs = [R0, R1, R2, R3, R9, R12,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1302 D27, D28, D29, D30, D31, PC],
1303 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001304 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1305 Pseudo, IIC_Br,
1306 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1309 Pseudo, IIC_Br,
1310 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001311
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001313 IIC_Br, "b\t$dst @ TAILCALL",
1314 []>, Requires<[IsDarwin]>;
1315
1316 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001317 IIC_Br, "b.w\t$dst @ TAILCALL",
1318 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319
Evan Cheng6523d2f2010-06-19 00:11:54 +00001320 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1321 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1322 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001323 bits<4> dst;
1324 let Inst{31-4} = 0b1110000100101111111111110001;
1325 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327 }
1328
1329 // Non-Darwin versions (the difference is R9).
1330 let Defs = [R0, R1, R2, R3, R12,
1331 D0, D1, D2, D3, D4, D5, D6, D7,
1332 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1333 D27, D28, D29, D30, D31, PC],
1334 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1336 Pseudo, IIC_Br,
1337 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001339 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 Pseudo, IIC_Br,
1341 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001342
Evan Cheng6523d2f2010-06-19 00:11:54 +00001343 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1344 IIC_Br, "b\t$dst @ TAILCALL",
1345 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001346
Evan Cheng6523d2f2010-06-19 00:11:54 +00001347 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1348 IIC_Br, "b.w\t$dst @ TAILCALL",
1349 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001350
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001351 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001352 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1353 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001354 bits<4> dst;
1355 let Inst{31-4} = 0b1110000100101111111111110001;
1356 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001357 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001358 }
1359}
1360
David Goodwin1a8f36e2009-08-12 18:31:53 +00001361let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001362 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001363 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001364 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001365 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001367
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001368 let isNotDuplicable = 1, isIndirectBranch = 1,
1369 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1370 isCodeGenOnly = 1 in {
1371 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1372 IIC_Br, "mov\tpc, $target$jt",
1373 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1374 let Inst{11-4} = 0b00000000;
1375 let Inst{15-12} = 0b1111;
1376 let Inst{20} = 0; // S Bit
1377 let Inst{24-21} = 0b1101;
1378 let Inst{27-25} = 0b000;
1379 }
1380 def BR_JTm : JTI<(outs),
1381 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1382 IIC_Br, "ldr\tpc, $target$jt",
1383 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1384 imm:$id)]> {
1385 let Inst{15-12} = 0b1111;
1386 let Inst{20} = 1; // L bit
1387 let Inst{21} = 0; // W bit
1388 let Inst{22} = 0; // B bit
1389 let Inst{24} = 1; // P bit
1390 let Inst{27-25} = 0b011;
1391 }
1392 def BR_JTadd : JTI<(outs),
1393 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1394 IIC_Br, "add\tpc, $target, $idx$jt",
1395 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1396 imm:$id)]> {
1397 let Inst{15-12} = 0b1111;
1398 let Inst{20} = 0; // S bit
1399 let Inst{24-21} = 0b0100;
1400 let Inst{27-25} = 0b000;
1401 }
1402 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001403 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001404
Evan Chengc85e8322007-07-05 07:13:32 +00001405 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001406 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001407 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001408 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001409 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001410}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001411
Johnny Chena1e76212010-02-13 02:51:09 +00001412// Branch and Exchange Jazelle -- for disassembly only
1413def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1414 [/* For disassembly only; pattern left blank */]> {
1415 let Inst{23-20} = 0b0010;
1416 //let Inst{19-8} = 0xfff;
1417 let Inst{7-4} = 0b0010;
1418}
1419
Johnny Chen0296f3e2010-02-16 21:59:54 +00001420// Secure Monitor Call is a system instruction -- for disassembly only
1421def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1422 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001423 bits<4> opt;
1424 let Inst{23-4} = 0b01100000000000000111;
1425 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001426}
1427
Johnny Chen64dfb782010-02-16 20:04:27 +00001428// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001429let isCall = 1 in {
1430def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001431 [/* For disassembly only; pattern left blank */]> {
1432 bits<24> svc;
1433 let Inst{23-0} = svc;
1434}
Johnny Chen85d5a892010-02-10 18:02:25 +00001435}
1436
Johnny Chenfb566792010-02-17 21:39:10 +00001437// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001438let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001439def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1440 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-28} = 0b1111;
1443 let Inst{22-20} = 0b110; // W = 1
1444}
1445
Jim Grosbache6913602010-11-03 01:01:43 +00001446def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1447 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001448 [/* For disassembly only; pattern left blank */]> {
1449 let Inst{31-28} = 0b1111;
1450 let Inst{22-20} = 0b100; // W = 0
1451}
1452
Johnny Chenfb566792010-02-17 21:39:10 +00001453// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001454def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1455 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{31-28} = 0b1111;
1458 let Inst{22-20} = 0b011; // W = 1
1459}
1460
Jim Grosbache6913602010-11-03 01:01:43 +00001461def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1462 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001463 [/* For disassembly only; pattern left blank */]> {
1464 let Inst{31-28} = 0b1111;
1465 let Inst{22-20} = 0b001; // W = 0
1466}
Chris Lattner39ee0362010-10-31 19:10:56 +00001467} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001468
Evan Chenga8e29892007-01-19 07:51:42 +00001469//===----------------------------------------------------------------------===//
1470// Load / store Instructions.
1471//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001472
Evan Chenga8e29892007-01-19 07:51:42 +00001473// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001474
1475
Evan Cheng7e2fe912010-10-28 06:47:08 +00001476defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001477 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001478defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001479 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001480defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001481 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001482defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001483 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001484
Evan Chengfa775d02007-03-19 07:20:03 +00001485// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001486let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1487 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001488def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001489 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1490 bits<4> Rt;
1491 bits<17> addr;
1492 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1493 let Inst{19-16} = 0b1111;
1494 let Inst{15-12} = Rt;
1495 let Inst{11-0} = addr{11-0}; // imm12
1496}
Evan Chengfa775d02007-03-19 07:20:03 +00001497
Evan Chenga8e29892007-01-19 07:51:42 +00001498// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001499def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001501 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001502
Evan Chenga8e29892007-01-19 07:51:42 +00001503// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001504def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001506 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001507
David Goodwin5d598aa2009-08-19 18:00:44 +00001508def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001510 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001511
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001512let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1513 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001514// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001515def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001517 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001518
Evan Chenga8e29892007-01-19 07:51:42 +00001519// Indexed loads
Jim Grosbach928f3322010-11-11 01:55:59 +00001520def LDR_PRE : AI2ldwpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001522 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001523
Jim Grosbach928f3322010-11-11 01:55:59 +00001524def LDR_POST : AI2ldwpo<(outs GPR:$Rt, GPR:$Rn_wb),
1525 (ins GPR:$Rn, am2offset:$offset), LdFrm, IIC_iLoad_ru,
1526 "ldr", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001527
Jim Grosbach928f3322010-11-11 01:55:59 +00001528def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001530 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001531
Jim Grosbach928f3322010-11-11 01:55:59 +00001532def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1533 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1534 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001535
Jim Grosbach928f3322010-11-11 01:55:59 +00001536def LDRB_PRE : AI2ldbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001538 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001539
Jim Grosbach928f3322010-11-11 01:55:59 +00001540def LDRB_POST : AI2ldbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1541 (ins GPR:$Rn,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
1542 "ldrb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Jim Grosbach928f3322010-11-11 01:55:59 +00001544def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001546 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001547
Jim Grosbach928f3322010-11-11 01:55:59 +00001548def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1549 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1550 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Jim Grosbach928f3322010-11-11 01:55:59 +00001552def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001554 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001555
Jim Grosbach928f3322010-11-11 01:55:59 +00001556def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1557 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1558 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001559
1560// For disassembly only
1561def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001562 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001563 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1564 Requires<[IsARM, HasV5TE]>;
1565
1566// For disassembly only
1567def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001568 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001569 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1570 Requires<[IsARM, HasV5TE]>;
1571
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001572} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001573
Johnny Chenadb561d2010-02-18 03:27:42 +00001574// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001575
1576def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001578 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1579 let Inst{21} = 1; // overwrite
1580}
1581
1582def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001583 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001584 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1585 let Inst{21} = 1; // overwrite
1586}
1587
1588def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001589 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001590 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1591 let Inst{21} = 1; // overwrite
1592}
1593
1594def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001595 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001596 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1597 let Inst{21} = 1; // overwrite
1598}
1599
1600def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001601 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001602 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001603 let Inst{21} = 1; // overwrite
1604}
1605
Evan Chenga8e29892007-01-19 07:51:42 +00001606// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001607
1608// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001609def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1610 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1611 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001612
Evan Chenga8e29892007-01-19 07:51:42 +00001613// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001614let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1615 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001616def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001617 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001618 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001619
1620// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001621def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001622 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001623 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001624 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001625 [(set GPR:$base_wb,
1626 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1627
Evan Chengd87293c2008-11-06 08:47:38 +00001628def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001629 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001630 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001631 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 [(set GPR:$base_wb,
1633 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1634
Evan Chengd87293c2008-11-06 08:47:38 +00001635def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001636 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001637 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001638 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001639 [(set GPR:$base_wb,
1640 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1641
Evan Chengd87293c2008-11-06 08:47:38 +00001642def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001643 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001645 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001646 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1647 GPR:$base, am3offset:$offset))]>;
1648
Evan Chengd87293c2008-11-06 08:47:38 +00001649def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001650 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001651 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001652 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001653 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1654 GPR:$base, am2offset:$offset))]>;
1655
Evan Chengd87293c2008-11-06 08:47:38 +00001656def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001657 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001658 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001659 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001660 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1661 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001662
Johnny Chen39a4bb32010-02-18 22:31:18 +00001663// For disassembly only
1664def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1665 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001667 "strd", "\t$src1, $src2, [$base, $offset]!",
1668 "$base = $base_wb", []>;
1669
1670// For disassembly only
1671def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1672 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001673 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001674 "strd", "\t$src1, $src2, [$base], $offset",
1675 "$base = $base_wb", []>;
1676
Johnny Chenad4df4c2010-03-01 19:22:00 +00001677// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001678
1679def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001680 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001682 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{21} = 1; // overwrite
1685}
1686
1687def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001688 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001690 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1691 [/* For disassembly only; pattern left blank */]> {
1692 let Inst{21} = 1; // overwrite
1693}
1694
Johnny Chenad4df4c2010-03-01 19:22:00 +00001695def STRHT: AI3sthpo<(outs GPR:$base_wb),
1696 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001698 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1699 [/* For disassembly only; pattern left blank */]> {
1700 let Inst{21} = 1; // overwrite
1701}
1702
Evan Chenga8e29892007-01-19 07:51:42 +00001703//===----------------------------------------------------------------------===//
1704// Load / store multiple Instructions.
1705//
1706
Chris Lattner39ee0362010-10-31 19:10:56 +00001707let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1708 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001709def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001710 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001711 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001712 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001713 let Inst{21} = 0;
1714}
Evan Chenga8e29892007-01-19 07:51:42 +00001715
Jim Grosbache6913602010-11-03 01:01:43 +00001716def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001717 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001718 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001719 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001720 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001721 let Inst{21} = 1;
1722}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001723} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001724
Chris Lattner39ee0362010-10-31 19:10:56 +00001725let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1726 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001727def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001728 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001729 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001730 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1731 let Inst{21} = 0;
1732}
Bob Wilson815baeb2010-03-13 01:08:20 +00001733
Jim Grosbache6913602010-11-03 01:01:43 +00001734def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001735 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001736 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001737 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001738 "$Rn = $wb", []> {
1739 bits<4> p;
1740 let Inst{31-28} = p;
1741 let Inst{21} = 1;
1742}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001743} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001744
1745//===----------------------------------------------------------------------===//
1746// Move Instructions.
1747//
1748
Evan Chengcd799b92009-06-12 20:46:18 +00001749let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001750def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1751 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1752 bits<4> Rd;
1753 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001754
Johnny Chen04301522009-11-07 00:54:36 +00001755 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001756 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001757 let Inst{3-0} = Rm;
1758 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001759}
1760
Dale Johannesen38d5f042010-06-15 22:24:08 +00001761// A version for the smaller set of tail call registers.
1762let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001763def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001764 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1765 bits<4> Rd;
1766 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001767
Dale Johannesen38d5f042010-06-15 22:24:08 +00001768 let Inst{11-4} = 0b00000000;
1769 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001770 let Inst{3-0} = Rm;
1771 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001772}
1773
Evan Chengf40deed2010-10-27 23:41:30 +00001774def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001775 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001776 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1777 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001778 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001779 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001780 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001781 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001782 let Inst{25} = 0;
1783}
Evan Chenga2515702007-03-19 07:09:02 +00001784
Evan Chengb3379fb2009-02-05 08:42:55 +00001785let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001786def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1787 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001788 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001789 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001790 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001791 let Inst{15-12} = Rd;
1792 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001793 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001794}
1795
1796let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001797def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001798 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001799 "movw", "\t$Rd, $imm",
1800 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001801 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001802 bits<4> Rd;
1803 bits<16> imm;
1804 let Inst{15-12} = Rd;
1805 let Inst{11-0} = imm{11-0};
1806 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001807 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001808 let Inst{25} = 1;
1809}
1810
Jim Grosbach1de588d2010-10-14 18:54:27 +00001811let Constraints = "$src = $Rd" in
1812def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001813 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001814 "movt", "\t$Rd, $imm",
1815 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001816 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001817 lo16AllZero:$imm))]>, UnaryDP,
1818 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001819 bits<4> Rd;
1820 bits<16> imm;
1821 let Inst{15-12} = Rd;
1822 let Inst{11-0} = imm{11-0};
1823 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001824 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001825 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001826}
Evan Cheng13ab0202007-07-10 18:08:01 +00001827
Evan Cheng20956592009-10-21 08:15:52 +00001828def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1829 Requires<[IsARM, HasV6T2]>;
1830
David Goodwinca01a8d2009-09-01 18:32:09 +00001831let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001832def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1833 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1834 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
1836// These aren't really mov instructions, but we have to define them this way
1837// due to flag operands.
1838
Evan Cheng071a2792007-09-11 19:55:27 +00001839let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001840def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1841 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1842 Requires<[IsARM]>;
1843def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1844 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1845 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001846}
Evan Chenga8e29892007-01-19 07:51:42 +00001847
Evan Chenga8e29892007-01-19 07:51:42 +00001848//===----------------------------------------------------------------------===//
1849// Extend Instructions.
1850//
1851
1852// Sign extenders
1853
Evan Cheng576a3962010-09-25 00:49:35 +00001854defm SXTB : AI_ext_rrot<0b01101010,
1855 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1856defm SXTH : AI_ext_rrot<0b01101011,
1857 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Evan Cheng576a3962010-09-25 00:49:35 +00001859defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001860 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001861defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001862 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001863
Johnny Chen2ec5e492010-02-22 21:50:40 +00001864// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001865defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001866
1867// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001868defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001869
1870// Zero extenders
1871
1872let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001873defm UXTB : AI_ext_rrot<0b01101110,
1874 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1875defm UXTH : AI_ext_rrot<0b01101111,
1876 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1877defm UXTB16 : AI_ext_rrot<0b01101100,
1878 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Jim Grosbach542f6422010-07-28 23:25:44 +00001880// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1881// The transformation should probably be done as a combiner action
1882// instead so we can include a check for masking back in the upper
1883// eight bits of the source into the lower eight bits of the result.
1884//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1885// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001886def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001887 (UXTB16r_rot GPR:$Src, 8)>;
1888
Evan Cheng576a3962010-09-25 00:49:35 +00001889defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001890 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001891defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001892 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001893}
1894
Evan Chenga8e29892007-01-19 07:51:42 +00001895// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001896// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001897defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001898
Evan Chenga8e29892007-01-19 07:51:42 +00001899
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900def SBFX : I<(outs GPR:$Rd),
1901 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001902 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001903 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001904 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001905 bits<4> Rd;
1906 bits<4> Rn;
1907 bits<5> lsb;
1908 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001909 let Inst{27-21} = 0b0111101;
1910 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001911 let Inst{20-16} = width;
1912 let Inst{15-12} = Rd;
1913 let Inst{11-7} = lsb;
1914 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001915}
1916
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001917def UBFX : I<(outs GPR:$Rd),
1918 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001919 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001920 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001921 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001922 bits<4> Rd;
1923 bits<4> Rn;
1924 bits<5> lsb;
1925 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001926 let Inst{27-21} = 0b0111111;
1927 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001928 let Inst{20-16} = width;
1929 let Inst{15-12} = Rd;
1930 let Inst{11-7} = lsb;
1931 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001932}
1933
Evan Chenga8e29892007-01-19 07:51:42 +00001934//===----------------------------------------------------------------------===//
1935// Arithmetic Instructions.
1936//
1937
Jim Grosbach26421962008-10-14 20:36:24 +00001938defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001939 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001940 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001941defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001942 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001943 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001944
Evan Chengc85e8322007-07-05 07:13:32 +00001945// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001946defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001947 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001948 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1949defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001950 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001951 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001952
Evan Cheng62674222009-06-25 23:34:10 +00001953defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001954 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001955defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001956 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001957defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001958 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001959defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001960 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001961
Jim Grosbach84760882010-10-15 18:42:41 +00001962def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1963 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1964 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1965 bits<4> Rd;
1966 bits<4> Rn;
1967 bits<12> imm;
1968 let Inst{25} = 1;
1969 let Inst{15-12} = Rd;
1970 let Inst{19-16} = Rn;
1971 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001972}
Evan Cheng13ab0202007-07-10 18:08:01 +00001973
Bob Wilsoncff71782010-08-05 18:23:43 +00001974// The reg/reg form is only defined for the disassembler; for codegen it is
1975// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001976def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1977 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001978 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001979 bits<4> Rd;
1980 bits<4> Rn;
1981 bits<4> Rm;
1982 let Inst{11-4} = 0b00000000;
1983 let Inst{25} = 0;
1984 let Inst{3-0} = Rm;
1985 let Inst{15-12} = Rd;
1986 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001987}
1988
Jim Grosbach84760882010-10-15 18:42:41 +00001989def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1990 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1991 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1992 bits<4> Rd;
1993 bits<4> Rn;
1994 bits<12> shift;
1995 let Inst{25} = 0;
1996 let Inst{11-0} = shift;
1997 let Inst{15-12} = Rd;
1998 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001999}
Evan Chengc85e8322007-07-05 07:13:32 +00002000
2001// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002002let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002003def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2004 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2005 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2006 bits<4> Rd;
2007 bits<4> Rn;
2008 bits<12> imm;
2009 let Inst{25} = 1;
2010 let Inst{20} = 1;
2011 let Inst{15-12} = Rd;
2012 let Inst{19-16} = Rn;
2013 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002014}
Jim Grosbach84760882010-10-15 18:42:41 +00002015def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2016 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2017 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2018 bits<4> Rd;
2019 bits<4> Rn;
2020 bits<12> shift;
2021 let Inst{25} = 0;
2022 let Inst{20} = 1;
2023 let Inst{11-0} = shift;
2024 let Inst{15-12} = Rd;
2025 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002026}
Evan Cheng071a2792007-09-11 19:55:27 +00002027}
Evan Chengc85e8322007-07-05 07:13:32 +00002028
Evan Cheng62674222009-06-25 23:34:10 +00002029let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002030def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2031 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2032 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002033 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002034 bits<4> Rd;
2035 bits<4> Rn;
2036 bits<12> imm;
2037 let Inst{25} = 1;
2038 let Inst{15-12} = Rd;
2039 let Inst{19-16} = Rn;
2040 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002041}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002042// The reg/reg form is only defined for the disassembler; for codegen it is
2043// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002044def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2045 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002046 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002047 bits<4> Rd;
2048 bits<4> Rn;
2049 bits<4> Rm;
2050 let Inst{11-4} = 0b00000000;
2051 let Inst{25} = 0;
2052 let Inst{3-0} = Rm;
2053 let Inst{15-12} = Rd;
2054 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002055}
Jim Grosbach84760882010-10-15 18:42:41 +00002056def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2057 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2058 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002059 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002060 bits<4> Rd;
2061 bits<4> Rn;
2062 bits<12> shift;
2063 let Inst{25} = 0;
2064 let Inst{11-0} = shift;
2065 let Inst{15-12} = Rd;
2066 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002067}
Evan Cheng62674222009-06-25 23:34:10 +00002068}
2069
2070// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002071let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002072def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2073 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2074 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002075 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002076 bits<4> Rd;
2077 bits<4> Rn;
2078 bits<12> imm;
2079 let Inst{25} = 1;
2080 let Inst{20} = 1;
2081 let Inst{15-12} = Rd;
2082 let Inst{19-16} = Rn;
2083 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002084}
Jim Grosbach84760882010-10-15 18:42:41 +00002085def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2086 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2087 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002088 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002089 bits<4> Rd;
2090 bits<4> Rn;
2091 bits<12> shift;
2092 let Inst{25} = 0;
2093 let Inst{20} = 1;
2094 let Inst{11-0} = shift;
2095 let Inst{15-12} = Rd;
2096 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002097}
Evan Cheng071a2792007-09-11 19:55:27 +00002098}
Evan Cheng2c614c52007-06-06 10:17:05 +00002099
Evan Chenga8e29892007-01-19 07:51:42 +00002100// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002101// The assume-no-carry-in form uses the negation of the input since add/sub
2102// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2103// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2104// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002105def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2106 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002107def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2108 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2109// The with-carry-in form matches bitwise not instead of the negation.
2110// Effectively, the inverse interpretation of the carry flag already accounts
2111// for part of the negation.
2112def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2113 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002114
2115// Note: These are implemented in C++ code, because they have to generate
2116// ADD/SUBrs instructions, which use a complex pattern that a xform function
2117// cannot produce.
2118// (mul X, 2^n+1) -> (add (X << n), X)
2119// (mul X, 2^n-1) -> (rsb X, (X << n))
2120
Johnny Chen667d1272010-02-22 18:50:54 +00002121// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002122// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002123class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002124 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002125 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2126 opc, "\t$Rd, $Rn, $Rm", pattern> {
2127 bits<4> Rd;
2128 bits<4> Rn;
2129 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002130 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002131 let Inst{11-4} = op11_4;
2132 let Inst{19-16} = Rn;
2133 let Inst{15-12} = Rd;
2134 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002135}
2136
Johnny Chen667d1272010-02-22 18:50:54 +00002137// Saturating add/subtract -- for disassembly only
2138
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002139def QADD : AAI<0b00010000, 0b00000101, "qadd",
2140 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2141def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2142 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2143def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2144def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2145
2146def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2147def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2148def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2149def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2150def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2151def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2152def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2153def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2154def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2155def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2156def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2157def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002158
2159// Signed/Unsigned add/subtract -- for disassembly only
2160
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002161def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2162def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2163def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2164def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2165def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2166def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2167def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2168def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2169def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2170def USAX : AAI<0b01100101, 0b11110101, "usax">;
2171def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2172def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002173
2174// Signed/Unsigned halving add/subtract -- for disassembly only
2175
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002176def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2177def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2178def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2179def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2180def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2181def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2182def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2183def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2184def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2185def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2186def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2187def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002188
Johnny Chenadc77332010-02-26 22:04:29 +00002189// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002190
Jim Grosbach70987fb2010-10-18 23:35:38 +00002191def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002192 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002193 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002194 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002195 bits<4> Rd;
2196 bits<4> Rn;
2197 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002198 let Inst{27-20} = 0b01111000;
2199 let Inst{15-12} = 0b1111;
2200 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002201 let Inst{19-16} = Rd;
2202 let Inst{11-8} = Rm;
2203 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002204}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002205def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002206 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002207 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002208 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<4> Rm;
2212 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002213 let Inst{27-20} = 0b01111000;
2214 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002215 let Inst{19-16} = Rd;
2216 let Inst{15-12} = Ra;
2217 let Inst{11-8} = Rm;
2218 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002219}
2220
2221// Signed/Unsigned saturate -- for disassembly only
2222
Jim Grosbach70987fb2010-10-18 23:35:38 +00002223def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2224 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002225 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002226 bits<4> Rd;
2227 bits<5> sat_imm;
2228 bits<4> Rn;
2229 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002230 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002231 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002232 let Inst{20-16} = sat_imm;
2233 let Inst{15-12} = Rd;
2234 let Inst{11-7} = sh{7-3};
2235 let Inst{6} = sh{0};
2236 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002237}
2238
Jim Grosbach70987fb2010-10-18 23:35:38 +00002239def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2240 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002241 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002242 bits<4> Rd;
2243 bits<4> sat_imm;
2244 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002245 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246 let Inst{11-4} = 0b11110011;
2247 let Inst{15-12} = Rd;
2248 let Inst{19-16} = sat_imm;
2249 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002250}
2251
Jim Grosbach70987fb2010-10-18 23:35:38 +00002252def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2253 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002254 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002255 bits<4> Rd;
2256 bits<5> sat_imm;
2257 bits<4> Rn;
2258 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002259 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002260 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002261 let Inst{15-12} = Rd;
2262 let Inst{11-7} = sh{7-3};
2263 let Inst{6} = sh{0};
2264 let Inst{20-16} = sat_imm;
2265 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002266}
2267
Jim Grosbach70987fb2010-10-18 23:35:38 +00002268def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2269 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002270 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002271 bits<4> Rd;
2272 bits<4> sat_imm;
2273 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002274 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002275 let Inst{11-4} = 0b11110011;
2276 let Inst{15-12} = Rd;
2277 let Inst{19-16} = sat_imm;
2278 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002279}
Evan Chenga8e29892007-01-19 07:51:42 +00002280
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002281def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2282def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002283
Evan Chenga8e29892007-01-19 07:51:42 +00002284//===----------------------------------------------------------------------===//
2285// Bitwise Instructions.
2286//
2287
Jim Grosbach26421962008-10-14 20:36:24 +00002288defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002289 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002290 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002291defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002292 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002293 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002294defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002295 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002296 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002297defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002298 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002299 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002300
Jim Grosbach3fea191052010-10-21 22:03:21 +00002301def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002302 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002303 "bfc", "\t$Rd, $imm", "$src = $Rd",
2304 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002305 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002306 bits<4> Rd;
2307 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002308 let Inst{27-21} = 0b0111110;
2309 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002310 let Inst{15-12} = Rd;
2311 let Inst{11-7} = imm{4-0}; // lsb
2312 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002313}
2314
Johnny Chenb2503c02010-02-17 06:31:48 +00002315// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002316def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002317 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002318 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2319 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002320 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002321 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002322 bits<4> Rd;
2323 bits<4> Rn;
2324 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002325 let Inst{27-21} = 0b0111110;
2326 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002327 let Inst{15-12} = Rd;
2328 let Inst{11-7} = imm{4-0}; // lsb
2329 let Inst{20-16} = imm{9-5}; // width
2330 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002331}
2332
Jim Grosbach36860462010-10-21 22:19:32 +00002333def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2334 "mvn", "\t$Rd, $Rm",
2335 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2336 bits<4> Rd;
2337 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002338 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002339 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002340 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002341 let Inst{15-12} = Rd;
2342 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002343}
Jim Grosbach36860462010-10-21 22:19:32 +00002344def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2345 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2346 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2347 bits<4> Rd;
2348 bits<4> Rm;
2349 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002350 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002351 let Inst{19-16} = 0b0000;
2352 let Inst{15-12} = Rd;
2353 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002354}
Evan Chengb3379fb2009-02-05 08:42:55 +00002355let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002356def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2357 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2358 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2359 bits<4> Rd;
2360 bits<4> Rm;
2361 bits<12> imm;
2362 let Inst{25} = 1;
2363 let Inst{19-16} = 0b0000;
2364 let Inst{15-12} = Rd;
2365 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002366}
Evan Chenga8e29892007-01-19 07:51:42 +00002367
2368def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2369 (BICri GPR:$src, so_imm_not:$imm)>;
2370
2371//===----------------------------------------------------------------------===//
2372// Multiply Instructions.
2373//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002374class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2375 string opc, string asm, list<dag> pattern>
2376 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2377 bits<4> Rd;
2378 bits<4> Rm;
2379 bits<4> Rn;
2380 let Inst{19-16} = Rd;
2381 let Inst{11-8} = Rm;
2382 let Inst{3-0} = Rn;
2383}
2384class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2385 string opc, string asm, list<dag> pattern>
2386 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2387 bits<4> RdLo;
2388 bits<4> RdHi;
2389 bits<4> Rm;
2390 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002391 let Inst{19-16} = RdHi;
2392 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002393 let Inst{11-8} = Rm;
2394 let Inst{3-0} = Rn;
2395}
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Evan Cheng8de898a2009-06-26 00:19:44 +00002397let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002398def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2399 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2400 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002401
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002402def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2403 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2404 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2405 bits<4> Ra;
2406 let Inst{15-12} = Ra;
2407}
Evan Chenga8e29892007-01-19 07:51:42 +00002408
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002409def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002410 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002411 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002412 Requires<[IsARM, HasV6T2]> {
2413 bits<4> Rd;
2414 bits<4> Rm;
2415 bits<4> Rn;
2416 let Inst{19-16} = Rd;
2417 let Inst{11-8} = Rm;
2418 let Inst{3-0} = Rn;
2419}
Evan Chengedcbada2009-07-06 22:05:45 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002422
Evan Chengcd799b92009-06-12 20:46:18 +00002423let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002424let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002425def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2426 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2427 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002428
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002429def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2430 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2431 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002432}
Evan Chenga8e29892007-01-19 07:51:42 +00002433
2434// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002435def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2436 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2437 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002438
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002439def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2440 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2441 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002442
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002443def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2444 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2445 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2446 Requires<[IsARM, HasV6]> {
2447 bits<4> RdLo;
2448 bits<4> RdHi;
2449 bits<4> Rm;
2450 bits<4> Rn;
2451 let Inst{19-16} = RdLo;
2452 let Inst{15-12} = RdHi;
2453 let Inst{11-8} = Rm;
2454 let Inst{3-0} = Rn;
2455}
Evan Chengcd799b92009-06-12 20:46:18 +00002456} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002457
2458// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002459def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2460 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2461 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002462 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002463 let Inst{15-12} = 0b1111;
2464}
Evan Cheng13ab0202007-07-10 18:08:01 +00002465
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002466def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2467 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002468 [/* For disassembly only; pattern left blank */]>,
2469 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002470 let Inst{15-12} = 0b1111;
2471}
2472
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002473def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2474 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2475 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2476 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2477 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002478
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002479def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2480 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2481 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002482 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002483 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002484
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002485def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2486 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2487 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2488 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2489 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002490
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002491def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2492 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2493 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002494 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002495 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002496
Raul Herbster37fb5b12007-08-30 23:25:47 +00002497multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002498 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2499 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2500 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2501 (sext_inreg GPR:$Rm, i16)))]>,
2502 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002503
Jim Grosbach3870b752010-10-22 18:35:16 +00002504 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2505 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2506 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2507 (sra GPR:$Rm, (i32 16))))]>,
2508 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002509
Jim Grosbach3870b752010-10-22 18:35:16 +00002510 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2511 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2512 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2513 (sext_inreg GPR:$Rm, i16)))]>,
2514 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002515
Jim Grosbach3870b752010-10-22 18:35:16 +00002516 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2517 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2518 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2519 (sra GPR:$Rm, (i32 16))))]>,
2520 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002521
Jim Grosbach3870b752010-10-22 18:35:16 +00002522 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2523 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2524 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2525 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2526 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002527
Jim Grosbach3870b752010-10-22 18:35:16 +00002528 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2529 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2530 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2531 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2532 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002533}
2534
Raul Herbster37fb5b12007-08-30 23:25:47 +00002535
2536multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002537 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add GPR:$Ra,
2541 (opnode (sext_inreg GPR:$Rn, i16),
2542 (sext_inreg GPR:$Rm, i16))))]>,
2543 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002544
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002545 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002546 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2547 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2548 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2549 (sra GPR:$Rm, (i32 16)))))]>,
2550 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002551
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002552 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002553 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2554 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2555 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2556 (sext_inreg GPR:$Rm, i16))))]>,
2557 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002558
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002559 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002560 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2561 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2562 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2563 (sra GPR:$Rm, (i32 16)))))]>,
2564 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002565
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002566 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002567 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2568 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2569 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2570 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2571 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002572
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002573 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002574 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2575 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2576 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2577 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2578 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002579}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002580
Raul Herbster37fb5b12007-08-30 23:25:47 +00002581defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2582defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002583
Johnny Chen83498e52010-02-12 21:59:23 +00002584// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002585def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2586 (ins GPR:$Rn, GPR:$Rm),
2587 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002588 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002589 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002590
Jim Grosbach3870b752010-10-22 18:35:16 +00002591def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2592 (ins GPR:$Rn, GPR:$Rm),
2593 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002594 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002595 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002596
Jim Grosbach3870b752010-10-22 18:35:16 +00002597def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2598 (ins GPR:$Rn, GPR:$Rm),
2599 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002600 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002601 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002602
Jim Grosbach3870b752010-10-22 18:35:16 +00002603def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2604 (ins GPR:$Rn, GPR:$Rm),
2605 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002606 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002607 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002608
Johnny Chen667d1272010-02-22 18:50:54 +00002609// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002610class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2611 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002612 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002613 bits<4> Rn;
2614 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002615 let Inst{4} = 1;
2616 let Inst{5} = swap;
2617 let Inst{6} = sub;
2618 let Inst{7} = 0;
2619 let Inst{21-20} = 0b00;
2620 let Inst{22} = long;
2621 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002622 let Inst{11-8} = Rm;
2623 let Inst{3-0} = Rn;
2624}
2625class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2626 InstrItinClass itin, string opc, string asm>
2627 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2628 bits<4> Rd;
2629 let Inst{15-12} = 0b1111;
2630 let Inst{19-16} = Rd;
2631}
2632class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2633 InstrItinClass itin, string opc, string asm>
2634 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2635 bits<4> Ra;
2636 let Inst{15-12} = Ra;
2637}
2638class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2639 InstrItinClass itin, string opc, string asm>
2640 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2641 bits<4> RdLo;
2642 bits<4> RdHi;
2643 let Inst{19-16} = RdHi;
2644 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002645}
2646
2647multiclass AI_smld<bit sub, string opc> {
2648
Jim Grosbach385e1362010-10-22 19:15:30 +00002649 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2650 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002651
Jim Grosbach385e1362010-10-22 19:15:30 +00002652 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2653 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002654
Jim Grosbach385e1362010-10-22 19:15:30 +00002655 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2656 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2657 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002658
Jim Grosbach385e1362010-10-22 19:15:30 +00002659 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2660 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2661 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002662
2663}
2664
2665defm SMLA : AI_smld<0, "smla">;
2666defm SMLS : AI_smld<1, "smls">;
2667
Johnny Chen2ec5e492010-02-22 21:50:40 +00002668multiclass AI_sdml<bit sub, string opc> {
2669
Jim Grosbach385e1362010-10-22 19:15:30 +00002670 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2671 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2672 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2673 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002674}
2675
2676defm SMUA : AI_sdml<0, "smua">;
2677defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002678
Evan Chenga8e29892007-01-19 07:51:42 +00002679//===----------------------------------------------------------------------===//
2680// Misc. Arithmetic Instructions.
2681//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002682
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002683def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2684 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2685 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002686
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002687def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2688 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2689 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2690 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002691
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002692def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2693 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2694 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002695
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002696def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2697 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2698 [(set GPR:$Rd,
2699 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2700 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2701 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2702 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2703 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002704
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002705def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2706 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2707 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002708 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002709 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2710 (shl GPR:$Rm, (i32 8))), i16))]>,
2711 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002712
Bob Wilsonf955f292010-08-17 17:23:19 +00002713def lsl_shift_imm : SDNodeXForm<imm, [{
2714 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2715 return CurDAG->getTargetConstant(Sh, MVT::i32);
2716}]>;
2717
2718def lsl_amt : PatLeaf<(i32 imm), [{
2719 return (N->getZExtValue() < 32);
2720}], lsl_shift_imm>;
2721
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002722def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2723 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2724 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2725 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2726 (and (shl GPR:$Rm, lsl_amt:$sh),
2727 0xFFFF0000)))]>,
2728 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002729
Evan Chenga8e29892007-01-19 07:51:42 +00002730// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002731def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2732 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2733def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2734 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002735
Bob Wilsonf955f292010-08-17 17:23:19 +00002736def asr_shift_imm : SDNodeXForm<imm, [{
2737 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2738 return CurDAG->getTargetConstant(Sh, MVT::i32);
2739}]>;
2740
2741def asr_amt : PatLeaf<(i32 imm), [{
2742 return (N->getZExtValue() <= 32);
2743}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002744
Bob Wilsondc66eda2010-08-16 22:26:55 +00002745// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2746// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002747def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2748 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2749 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2750 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2751 (and (sra GPR:$Rm, asr_amt:$sh),
2752 0xFFFF)))]>,
2753 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002754
Evan Chenga8e29892007-01-19 07:51:42 +00002755// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2756// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002757def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002758 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002759def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002760 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2761 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002762
Evan Chenga8e29892007-01-19 07:51:42 +00002763//===----------------------------------------------------------------------===//
2764// Comparison Instructions...
2765//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002766
Jim Grosbach26421962008-10-14 20:36:24 +00002767defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002768 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002769 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002770
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002771// FIXME: We have to be careful when using the CMN instruction and comparison
2772// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002773// results:
2774//
2775// rsbs r1, r1, 0
2776// cmp r0, r1
2777// mov r0, #0
2778// it ls
2779// mov r0, #1
2780//
2781// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002782//
Bill Wendling6165e872010-08-26 18:33:51 +00002783// cmn r0, r1
2784// mov r0, #0
2785// it ls
2786// mov r0, #1
2787//
2788// However, the CMN gives the *opposite* result when r1 is 0. This is because
2789// the carry flag is set in the CMP case but not in the CMN case. In short, the
2790// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2791// value of r0 and the carry bit (because the "carry bit" parameter to
2792// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2793// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2794// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2795// parameter to AddWithCarry is defined as 0).
2796//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002797// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002798//
2799// x = 0
2800// ~x = 0xFFFF FFFF
2801// ~x + 1 = 0x1 0000 0000
2802// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2803//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002804// Therefore, we should disable CMN when comparing against zero, until we can
2805// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2806// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002807//
2808// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2809//
2810// This is related to <rdar://problem/7569620>.
2811//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002812//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2813// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002814
Evan Chenga8e29892007-01-19 07:51:42 +00002815// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002816defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002817 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002818 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002819defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002820 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002821 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002822
David Goodwinc0309b42009-06-29 15:33:01 +00002823defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002824 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002825 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2826defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002827 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002828 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002829
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002830//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2831// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002832
David Goodwinc0309b42009-06-29 15:33:01 +00002833def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002834 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002835
Evan Cheng218977b2010-07-13 19:27:42 +00002836// Pseudo i64 compares for some floating point compares.
2837let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2838 Defs = [CPSR] in {
2839def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002840 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002841 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002842 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2843
2844def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002845 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002846 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2847} // usesCustomInserter
2848
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002849
Evan Chenga8e29892007-01-19 07:51:42 +00002850// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002851// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002852// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002853// FIXME: These should all be pseudo-instructions that get expanded to
2854// the normal MOV instructions. That would fix the dependency on
2855// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002856let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002857def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2858 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2859 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2860 RegConstraint<"$false = $Rd">, UnaryDP {
2861 bits<4> Rd;
2862 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002863 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002864 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002865 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002866 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002867 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002868}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002869
Jim Grosbach27e90082010-10-29 19:28:17 +00002870def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2871 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2872 "mov", "\t$Rd, $shift",
2873 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2874 RegConstraint<"$false = $Rd">, UnaryDP {
2875 bits<4> Rd;
2876 bits<4> Rn;
2877 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002878 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002879 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002880 let Inst{19-16} = Rn;
2881 let Inst{15-12} = Rd;
2882 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002883}
2884
Jim Grosbach27e90082010-10-29 19:28:17 +00002885def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2886 DPFrm, IIC_iMOVi,
2887 "movw", "\t$Rd, $imm",
2888 []>,
2889 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2890 UnaryDP {
2891 bits<4> Rd;
2892 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002893 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002894 let Inst{20} = 0;
2895 let Inst{19-16} = imm{15-12};
2896 let Inst{15-12} = Rd;
2897 let Inst{11-0} = imm{11-0};
2898}
2899
2900def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2901 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2902 "mov", "\t$Rd, $imm",
2903 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2904 RegConstraint<"$false = $Rd">, UnaryDP {
2905 bits<4> Rd;
2906 bits<12> imm;
2907 let Inst{25} = 1;
2908 let Inst{20} = 0;
2909 let Inst{19-16} = 0b0000;
2910 let Inst{15-12} = Rd;
2911 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002912}
Owen Andersonf523e472010-09-23 23:45:25 +00002913} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002914
Jim Grosbach3728e962009-12-10 00:11:09 +00002915//===----------------------------------------------------------------------===//
2916// Atomic operations intrinsics
2917//
2918
Bob Wilsonf74a4292010-10-30 00:54:37 +00002919def memb_opt : Operand<i32> {
2920 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002921}
Jim Grosbach3728e962009-12-10 00:11:09 +00002922
Bob Wilsonf74a4292010-10-30 00:54:37 +00002923// memory barriers protect the atomic sequences
2924let hasSideEffects = 1 in {
2925def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2926 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2927 Requires<[IsARM, HasDB]> {
2928 bits<4> opt;
2929 let Inst{31-4} = 0xf57ff05;
2930 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002931}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002932
Johnny Chen7def14f2010-08-11 23:35:12 +00002933def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002934 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002935 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002936 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002937 // FIXME: add encoding
2938}
Jim Grosbach3728e962009-12-10 00:11:09 +00002939}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002940
Bob Wilsonf74a4292010-10-30 00:54:37 +00002941def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2942 "dsb", "\t$opt",
2943 [/* For disassembly only; pattern left blank */]>,
2944 Requires<[IsARM, HasDB]> {
2945 bits<4> opt;
2946 let Inst{31-4} = 0xf57ff04;
2947 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002948}
2949
Johnny Chenfd6037d2010-02-18 00:19:08 +00002950// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002951def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2952 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002953 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002954 let Inst{3-0} = 0b1111;
2955}
2956
Jim Grosbach66869102009-12-11 18:52:41 +00002957let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002958 let Uses = [CPSR] in {
2959 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002960 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002961 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2962 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002963 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002964 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2965 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002966 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002967 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2968 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002969 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002970 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2971 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002973 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2974 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002976 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2977 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002979 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2980 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002982 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2983 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002985 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2986 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2989 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2992 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2995 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2998 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003000 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3001 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003003 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3004 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003006 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3007 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003009 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3010 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003012 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3013
3014 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003015 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003016 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3017 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003018 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003019 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3020 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003021 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003022 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3023
Jim Grosbache801dc42009-12-12 01:40:06 +00003024 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003025 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003026 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3027 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003028 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003029 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3030 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003031 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003032 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3033}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003034}
3035
3036let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003037def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3038 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003039 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003040def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3041 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003042 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003043def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3044 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003045 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003046def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003047 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003048 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003049 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003050}
3051
Jim Grosbach86875a22010-10-29 19:58:57 +00003052let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3053def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003054 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003055 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003056 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003057def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003058 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003059 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003060 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003061def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003062 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003063 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003064 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003065def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3066 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003067 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003068 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003069 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003070}
3071
Johnny Chenb9436272010-02-17 22:37:58 +00003072// Clear-Exclusive is for disassembly only.
3073def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3074 [/* For disassembly only; pattern left blank */]>,
3075 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003076 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003077}
3078
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003079// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3080let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003081def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3082 [/* For disassembly only; pattern left blank */]>;
3083def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3084 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003085}
3086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003087//===----------------------------------------------------------------------===//
3088// TLS Instructions
3089//
3090
3091// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003092// FIXME: This needs to be a pseudo of some sort so that we can get the
3093// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003094let isCall = 1,
3095 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003096 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003097 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003098 [(set R0, ARMthread_pointer)]>;
3099}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003100
Evan Chenga8e29892007-01-19 07:51:42 +00003101//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003102// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003103// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003104// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003105// Since by its nature we may be coming from some other function to get
3106// here, and we're using the stack frame for the containing function to
3107// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003108// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003109// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003110// except for our own input by listing the relevant registers in Defs. By
3111// doing so, we also cause the prologue/epilogue code to actively preserve
3112// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003113// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003114//
3115// These are pseudo-instructions and are lowered to individual MC-insts, so
3116// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003117let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003118 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3119 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003120 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003121 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003122 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003123 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003124 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003125 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3126 Requires<[IsARM, HasVFP2]>;
3127}
3128
3129let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003130 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3131 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003132 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3133 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003134 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003135 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3136 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003137}
3138
Jim Grosbach5eb19512010-05-22 01:06:18 +00003139// FIXME: Non-Darwin version(s)
3140let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3141 Defs = [ R7, LR, SP ] in {
3142def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3143 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003144 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003145 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3146 Requires<[IsARM, IsDarwin]>;
3147}
3148
Jim Grosbache4ad3872010-10-19 23:27:08 +00003149// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003150// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003151// handled when the pseudo is expanded (which happens before any passes
3152// that need the instruction size).
3153let isBarrier = 1, hasSideEffects = 1 in
3154def Int_eh_sjlj_dispatchsetup :
3155 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3156 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3157 Requires<[IsDarwin]>;
3158
Jim Grosbach0e0da732009-05-12 23:59:14 +00003159//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003160// Non-Instruction Patterns
3161//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003162
Evan Chenga8e29892007-01-19 07:51:42 +00003163// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003164
Evan Chenga8e29892007-01-19 07:51:42 +00003165// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003166// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003167let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003168def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3169 IIC_iMOVix2, "",
3170 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003171 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003172
Evan Chenga8e29892007-01-19 07:51:42 +00003173def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003174 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3175 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003176def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003177 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3178 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003179def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3180 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3181 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003182def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3183 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3184 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003185
Evan Cheng5adb66a2009-09-28 09:14:39 +00003186// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003187// This is a single pseudo instruction, the benefit is that it can be remat'd
3188// as a single unit instead of having to handle reg inputs.
3189// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003190let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003191def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3192 [(set GPR:$dst, (i32 imm:$src))]>,
3193 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003195// ConstantPool, GlobalAddress, and JumpTable
3196def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3197 Requires<[IsARM, DontUseMovt]>;
3198def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3199def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3200 Requires<[IsARM, UseMovt]>;
3201def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3202 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3203
Evan Chenga8e29892007-01-19 07:51:42 +00003204// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003205
Dale Johannesen51e28e62010-06-03 21:09:53 +00003206// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003207def : ARMPat<(ARMtcret tcGPR:$dst),
3208 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003209
3210def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3211 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3212
3213def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3214 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3215
Dale Johannesen38d5f042010-06-15 22:24:08 +00003216def : ARMPat<(ARMtcret tcGPR:$dst),
3217 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003218
3219def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3220 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3221
3222def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3223 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003224
Evan Chenga8e29892007-01-19 07:51:42 +00003225// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003226def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003227 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003228def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003229 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003230
Evan Chenga8e29892007-01-19 07:51:42 +00003231// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003232def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3233def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003234
Evan Chenga8e29892007-01-19 07:51:42 +00003235// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003236def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3237def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3238def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3239def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3240
Evan Chenga8e29892007-01-19 07:51:42 +00003241def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003242
Evan Cheng83b5cf02008-11-05 23:22:34 +00003243def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3244def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3245
Evan Cheng34b12d22007-01-19 20:27:35 +00003246// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003247def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3248 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMULBB GPR:$a, GPR:$b)>;
3250def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3251 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003252def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3253 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003254 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003257def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3258 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003259 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003261 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003262def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3263 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003266 (SMULWB GPR:$a, GPR:$b)>;
3267
3268def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003269 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3270 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003271 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3272def : ARMV5TEPat<(add GPR:$acc,
3273 (mul sext_16_node:$a, sext_16_node:$b)),
3274 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3275def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003276 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3277 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003278 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3279def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003280 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003281 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3282def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003283 (mul (sra GPR:$a, (i32 16)),
3284 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003285 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3286def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003287 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003288 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3289def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003290 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3291 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003292 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3293def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003294 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003295 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3296
Evan Chenga8e29892007-01-19 07:51:42 +00003297//===----------------------------------------------------------------------===//
3298// Thumb Support
3299//
3300
3301include "ARMInstrThumb.td"
3302
3303//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003304// Thumb2 Support
3305//
3306
3307include "ARMInstrThumb2.td"
3308
3309//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003310// Floating Point Support
3311//
3312
3313include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315//===----------------------------------------------------------------------===//
3316// Advanced SIMD (NEON) Support
3317//
3318
3319include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003320
3321//===----------------------------------------------------------------------===//
3322// Coprocessor Instructions. For disassembly only.
3323//
3324
3325def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3326 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3327 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3328 [/* For disassembly only; pattern left blank */]> {
3329 let Inst{4} = 0;
3330}
3331
3332def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3333 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3334 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3335 [/* For disassembly only; pattern left blank */]> {
3336 let Inst{31-28} = 0b1111;
3337 let Inst{4} = 0;
3338}
3339
Johnny Chen64dfb782010-02-16 20:04:27 +00003340class ACI<dag oops, dag iops, string opc, string asm>
3341 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3342 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3343 let Inst{27-25} = 0b110;
3344}
3345
3346multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3347
3348 def _OFFSET : ACI<(outs),
3349 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3350 opc, "\tp$cop, cr$CRd, $addr"> {
3351 let Inst{31-28} = op31_28;
3352 let Inst{24} = 1; // P = 1
3353 let Inst{21} = 0; // W = 0
3354 let Inst{22} = 0; // D = 0
3355 let Inst{20} = load;
3356 }
3357
3358 def _PRE : ACI<(outs),
3359 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3360 opc, "\tp$cop, cr$CRd, $addr!"> {
3361 let Inst{31-28} = op31_28;
3362 let Inst{24} = 1; // P = 1
3363 let Inst{21} = 1; // W = 1
3364 let Inst{22} = 0; // D = 0
3365 let Inst{20} = load;
3366 }
3367
3368 def _POST : ACI<(outs),
3369 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3370 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3371 let Inst{31-28} = op31_28;
3372 let Inst{24} = 0; // P = 0
3373 let Inst{21} = 1; // W = 1
3374 let Inst{22} = 0; // D = 0
3375 let Inst{20} = load;
3376 }
3377
3378 def _OPTION : ACI<(outs),
3379 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3380 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3381 let Inst{31-28} = op31_28;
3382 let Inst{24} = 0; // P = 0
3383 let Inst{23} = 1; // U = 1
3384 let Inst{21} = 0; // W = 0
3385 let Inst{22} = 0; // D = 0
3386 let Inst{20} = load;
3387 }
3388
3389 def L_OFFSET : ACI<(outs),
3390 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003391 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003392 let Inst{31-28} = op31_28;
3393 let Inst{24} = 1; // P = 1
3394 let Inst{21} = 0; // W = 0
3395 let Inst{22} = 1; // D = 1
3396 let Inst{20} = load;
3397 }
3398
3399 def L_PRE : ACI<(outs),
3400 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003401 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003402 let Inst{31-28} = op31_28;
3403 let Inst{24} = 1; // P = 1
3404 let Inst{21} = 1; // W = 1
3405 let Inst{22} = 1; // D = 1
3406 let Inst{20} = load;
3407 }
3408
3409 def L_POST : ACI<(outs),
3410 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003411 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003412 let Inst{31-28} = op31_28;
3413 let Inst{24} = 0; // P = 0
3414 let Inst{21} = 1; // W = 1
3415 let Inst{22} = 1; // D = 1
3416 let Inst{20} = load;
3417 }
3418
3419 def L_OPTION : ACI<(outs),
3420 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003421 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003422 let Inst{31-28} = op31_28;
3423 let Inst{24} = 0; // P = 0
3424 let Inst{23} = 1; // U = 1
3425 let Inst{21} = 0; // W = 0
3426 let Inst{22} = 1; // D = 1
3427 let Inst{20} = load;
3428 }
3429}
3430
3431defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3432defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3433defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3434defm STC2 : LdStCop<0b1111, 0, "stc2">;
3435
Johnny Chen906d57f2010-02-12 01:44:23 +00003436def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3437 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3438 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3439 [/* For disassembly only; pattern left blank */]> {
3440 let Inst{20} = 0;
3441 let Inst{4} = 1;
3442}
3443
3444def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3445 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3446 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3447 [/* For disassembly only; pattern left blank */]> {
3448 let Inst{31-28} = 0b1111;
3449 let Inst{20} = 0;
3450 let Inst{4} = 1;
3451}
3452
3453def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3454 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3455 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3456 [/* For disassembly only; pattern left blank */]> {
3457 let Inst{20} = 1;
3458 let Inst{4} = 1;
3459}
3460
3461def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3462 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3463 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3464 [/* For disassembly only; pattern left blank */]> {
3465 let Inst{31-28} = 0b1111;
3466 let Inst{20} = 1;
3467 let Inst{4} = 1;
3468}
3469
3470def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3471 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3472 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3473 [/* For disassembly only; pattern left blank */]> {
3474 let Inst{23-20} = 0b0100;
3475}
3476
3477def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3478 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3479 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3480 [/* For disassembly only; pattern left blank */]> {
3481 let Inst{31-28} = 0b1111;
3482 let Inst{23-20} = 0b0100;
3483}
3484
3485def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3486 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3487 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3488 [/* For disassembly only; pattern left blank */]> {
3489 let Inst{23-20} = 0b0101;
3490}
3491
3492def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3493 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3494 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3495 [/* For disassembly only; pattern left blank */]> {
3496 let Inst{31-28} = 0b1111;
3497 let Inst{23-20} = 0b0101;
3498}
3499
Johnny Chenb98e1602010-02-12 18:55:33 +00003500//===----------------------------------------------------------------------===//
3501// Move between special register and ARM core register -- for disassembly only
3502//
3503
3504def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3505 [/* For disassembly only; pattern left blank */]> {
3506 let Inst{23-20} = 0b0000;
3507 let Inst{7-4} = 0b0000;
3508}
3509
3510def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3511 [/* For disassembly only; pattern left blank */]> {
3512 let Inst{23-20} = 0b0100;
3513 let Inst{7-4} = 0b0000;
3514}
3515
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003516def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3517 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003518 [/* For disassembly only; pattern left blank */]> {
3519 let Inst{23-20} = 0b0010;
3520 let Inst{7-4} = 0b0000;
3521}
3522
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003523def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3524 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003525 [/* For disassembly only; pattern left blank */]> {
3526 let Inst{23-20} = 0b0010;
3527 let Inst{7-4} = 0b0000;
3528}
3529
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003530def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3531 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 [/* For disassembly only; pattern left blank */]> {
3533 let Inst{23-20} = 0b0110;
3534 let Inst{7-4} = 0b0000;
3535}
3536
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003537def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3538 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003539 [/* For disassembly only; pattern left blank */]> {
3540 let Inst{23-20} = 0b0110;
3541 let Inst{7-4} = 0b0000;
3542}