blob: 84cdb1f39ddb40d5551861ddaa93c1c75b8a0ea4 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Bill Schmidtb453e162012-12-14 17:02:38 +000094def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
95def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
96 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000097def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000098def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
99def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
100def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000101def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
102def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
103def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
104def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
105 [SDNPHasChain]>;
106def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000107
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000108def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000109
Chris Lattner4172b102005-12-06 02:10:38 +0000110// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
111// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000112def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
113def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
114def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000115
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000116def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000117def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
118 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000119
Chris Lattner937a79d2005-12-04 19:01:59 +0000120// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000121def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000123def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000125
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000126def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000127def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000129 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000130def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000132 SDNPVariadic]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000133def PPCcall_nop_SVR4 : SDNode<"PPCISD::CALL_NOP_SVR4", SDT_PPCCall,
134 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
135 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000136def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000147def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000149 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000150
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000151def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000153 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000154
Chris Lattner48be23c2008-01-15 22:02:54 +0000155def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000156 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000158def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000159 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000160
Hal Finkel7ee74a62013-03-21 21:37:52 +0000161def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
162 SDTypeProfile<1, 1, [SDTCisInt<0>,
163 SDTCisPtrTy<1>]>,
164 [SDNPHasChain, SDNPSideEffect]>;
165def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
166 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
167 [SDNPHasChain, SDNPSideEffect]>;
168
Chris Lattnera17b1552006-03-31 05:13:27 +0000169def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000170def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000171
Chris Lattner90564f22006-04-18 17:59:36 +0000172def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000173 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000174
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000175def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
176 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000177def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
178 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000179
Hal Finkel82b38212012-08-28 02:10:27 +0000180// Instructions to set/unset CR bit 6 for SVR4 vararg calls
181def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
182 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
183def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185
Evan Cheng53301922008-07-12 02:23:19 +0000186// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000187def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
188 [SDNPHasChain, SDNPMayLoad]>;
189def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
190 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000191
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000192// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000193def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
194def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
195def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
196
197
Jim Laskey2f616bf2006-11-16 22:43:37 +0000198// Instructions to support dynamic alloca.
199def SDTDynOp : SDTypeProfile<1, 2, []>;
200def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
201
Chris Lattner47f01f12005-09-08 19:50:41 +0000202//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000203// PowerPC specific transformation functions and pattern fragments.
204//
Nate Begeman8d948322005-10-19 01:12:32 +0000205
Nate Begeman2d5aff72005-10-19 18:42:01 +0000206def SHL32 : SDNodeXForm<imm, [{
207 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000209}]>;
210
Nate Begeman2d5aff72005-10-19 18:42:01 +0000211def SRL32 : SDNodeXForm<imm, [{
212 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000214}]>;
215
Chris Lattner2eb25172005-09-09 00:39:56 +0000216def LO16 : SDNodeXForm<imm, [{
217 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000219}]>;
220
221def HI16 : SDNodeXForm<imm, [{
222 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000224}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000225
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000226def HA16 : SDNodeXForm<imm, [{
227 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000228 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000229 return getI32Imm((Val - (signed short)Val) >> 16);
230}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000231def MB : SDNodeXForm<imm, [{
232 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000233 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000235 return getI32Imm(mb);
236}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000237
Nate Begemanf42f1332006-09-22 05:01:56 +0000238def ME : SDNodeXForm<imm, [{
239 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000240 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000242 return getI32Imm(me);
243}]>;
244def maskimm32 : PatLeaf<(imm), [{
245 // maskImm predicate - True if immediate is a run of ones.
246 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000248 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000249 else
250 return false;
251}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000252
Chris Lattner3e63ead2005-09-08 17:33:10 +0000253def immSExt16 : PatLeaf<(imm), [{
254 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
255 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000258 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000260}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000261def immZExt16 : PatLeaf<(imm), [{
262 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
263 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000264 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000265}], LO16>;
266
Chris Lattner0ea70b22006-06-20 22:34:10 +0000267// imm16Shifted* - These match immediates where the low 16-bits are zero. There
268// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
269// identical in 32-bit mode, but in 64-bit mode, they return true if the
270// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
271// clear).
272def imm16ShiftedZExt : PatLeaf<(imm), [{
273 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
274 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000275 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000276}], HI16>;
277
278def imm16ShiftedSExt : PatLeaf<(imm), [{
279 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
280 // immediate are set. Used by instructions like 'addis'. Identical to
281 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000282 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000284 return true;
285 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000286 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000287}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000288
Hal Finkel08a215c2013-03-18 23:00:58 +0000289// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
290// restricted memrix (offset/4) constants are alignment sensitive. If these
291// offsets are hidden behind TOC entries than the values of the lower-order
292// bits cannot be checked directly. As a result, we need to also incorporate
293// an alignment check into the relevant patterns.
294
295def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
296 return cast<LoadSDNode>(N)->getAlignment() >= 4;
297}]>;
298def aligned4store : PatFrag<(ops node:$val, node:$ptr),
299 (store node:$val, node:$ptr), [{
300 return cast<StoreSDNode>(N)->getAlignment() >= 4;
301}]>;
302def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
303 return cast<LoadSDNode>(N)->getAlignment() >= 4;
304}]>;
305def aligned4pre_store : PatFrag<
306 (ops node:$val, node:$base, node:$offset),
307 (pre_store node:$val, node:$base, node:$offset), [{
308 return cast<StoreSDNode>(N)->getAlignment() >= 4;
309}]>;
310
311def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
312 return cast<LoadSDNode>(N)->getAlignment() < 4;
313}]>;
314def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
315 (store node:$val, node:$ptr), [{
316 return cast<StoreSDNode>(N)->getAlignment() < 4;
317}]>;
318def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
319 return cast<LoadSDNode>(N)->getAlignment() < 4;
320}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000321
Chris Lattner47f01f12005-09-08 19:50:41 +0000322//===----------------------------------------------------------------------===//
323// PowerPC Flag Definitions.
324
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000325class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000326class isDOT {
327 list<Register> Defs = [CR0];
328 bit RC = 1;
329}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000330
Chris Lattner302bf9c2006-11-08 02:13:12 +0000331class RegConstraint<string C> {
332 string Constraints = C;
333}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000334class NoEncode<string E> {
335 string DisableEncoding = E;
336}
Chris Lattner47f01f12005-09-08 19:50:41 +0000337
338
339//===----------------------------------------------------------------------===//
340// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000341
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000342def s5imm : Operand<i32> {
343 let PrintMethod = "printS5ImmOperand";
344}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000345def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000346 let PrintMethod = "printU5ImmOperand";
347}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000348def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000349 let PrintMethod = "printU6ImmOperand";
350}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000351def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000352 let PrintMethod = "printS16ImmOperand";
353}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000354def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000355 let PrintMethod = "printU16ImmOperand";
356}
Chris Lattner8d704112010-11-15 06:09:35 +0000357def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000358 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000359 let EncoderMethod = "getDirectBrEncoding";
360}
361def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000362 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000363 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000364}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000365def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000366 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000367}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000368def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000369 let PrintMethod = "printAbsAddrOperand";
370}
Nate Begemaned428532004-09-04 05:00:00 +0000371def symbolHi: Operand<i32> {
372 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000373 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000374}
375def symbolLo: Operand<i32> {
376 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000377 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000378}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000379def crbitm: Operand<i8> {
380 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000381 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000382}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000383// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000384// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
385def ptr_rc_nor0 : PointerLikeRegClass<1>;
386
Chris Lattner059ca0f2006-06-16 21:01:35 +0000387def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000388 let PrintMethod = "printMemRegImm";
Hal Finkela548afc2013-03-19 18:51:05 +0000389 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000390 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000391}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000392def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000393 let PrintMethod = "printMemRegReg";
Hal Finkela548afc2013-03-19 18:51:05 +0000394 let MIOperandInfo = (ops ptr_rc_nor0:$offreg, ptr_rc:$ptrreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000395}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000396def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000397 let PrintMethod = "printMemRegImmShifted";
Hal Finkela548afc2013-03-19 18:51:05 +0000398 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000399 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000400}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000401
Hal Finkel7ee74a62013-03-21 21:37:52 +0000402// A single-register address. This is used with the SjLj
403// pseudo-instructions.
404def memr : Operand<iPTR> {
405 let MIOperandInfo = (ops ptr_rc:$ptrreg);
406}
407
Chris Lattner6fc40072006-11-04 05:42:48 +0000408// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000409// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000410def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000411 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000412 let PrintMethod = "printPredicateOperand";
413}
Chris Lattner0638b262006-11-03 23:53:25 +0000414
Chris Lattnera613d262006-01-12 02:05:36 +0000415// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000416def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
417def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
418def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
419def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000420
Hal Finkel7ee74a62013-03-21 21:37:52 +0000421// The address in a single register. This is used with the SjLj
422// pseudo-instructions.
423def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
424
Chris Lattner74531e42006-11-16 00:41:37 +0000425/// This is just the offset part of iaddr, used for preinc.
426def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Hal Finkelac81cc32012-06-19 02:34:32 +0000427def xaddroff : ComplexPattern<iPTR, 1, "SelectAddrIdxOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000428
Evan Cheng8c75ef92005-12-14 22:07:12 +0000429//===----------------------------------------------------------------------===//
430// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000431def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
432def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000433def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000434
Chris Lattner47f01f12005-09-08 19:50:41 +0000435//===----------------------------------------------------------------------===//
436// PowerPC Instruction Definitions.
437
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000438// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000439
Chris Lattner88d211f2006-03-12 09:13:49 +0000440let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000441let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000442def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000443 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000444def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000445 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000446}
Chris Lattner1877ec92006-03-13 21:52:10 +0000447
Evan Cheng64d80e32007-07-19 01:14:50 +0000448def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000449 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000450}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000451
Evan Cheng071a2792007-09-11 19:55:27 +0000452let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000453def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000454 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000455 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000456
Dan Gohman533297b2009-10-29 18:10:34 +0000457// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
458// instruction selection into a branch sequence.
459let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000460 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000461 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000462 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000463 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000464 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000465 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000466 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000467 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000468 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000469 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000470 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000471 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000472 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000473 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000474 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000475 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000476}
477
Bill Wendling7194aaf2008-03-03 22:19:16 +0000478// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
479// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000480let mayStore = 1 in
481def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000482 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000483
Hal Finkeld21e9302011-12-06 20:55:36 +0000484// RESTORE_CR - Indicate that we're restoring the CR register (previously
485// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000486let mayLoad = 1 in
487def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000488 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000489
Evan Chengffbacca2007-07-21 00:34:19 +0000490let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Will Schmidtd8755332012-10-05 15:16:11 +0000491 let isCodeGenOnly = 1, isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000492 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000493 "b${p:cc}lr ${p:reg}", BrB,
494 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000495 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000496 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000497}
498
Chris Lattner7a823bd2005-02-15 20:26:49 +0000499let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000500 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000501 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000502
Evan Chengffbacca2007-07-21 00:34:19 +0000503let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000504 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000505 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000506 "b $dst", BrB,
507 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000508 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000509
Chris Lattner18258c62006-11-17 22:37:34 +0000510 // BCC represents an arbitrary conditional branch on a predicate.
511 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000512 // a two-value operand where a dag node expects two operands. :(
513 let isCodeGenOnly = 1 in
514 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
515 "b${cond:cc} ${cond:reg}, $dst"
516 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000517
518 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000519 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
520 "bdz $dst">;
521 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
522 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000523 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000524}
525
Hal Finkel7ee74a62013-03-21 21:37:52 +0000526// The direct BCL used by the SjLj setjmp code.
527let isCall = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
528 let Defs = [LR], Uses = [RM] in {
529 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
530 "bcl 20, 31, $dst">;
531 }
532}
533
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000534// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000535let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000536 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000537 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000538 def BL_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000539 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000540 "bl $func", BrB, []>; // See Pat patterns below.
541 def BLA_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000542 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000543 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000544 }
545 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000546 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000547 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000548 "bctrl", BrB,
549 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000550 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000551}
552
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000553// SVR4 ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000554let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000555 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000556 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000557 def BL_SVR4 : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000558 (outs), (ins calltarget:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000559 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000560 def BLA_SVR4 : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000561 (outs), (ins aaddr:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000562 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000563 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000564 }
565 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000566 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000567 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000568 "bctrl", BrB,
569 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000570 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000571}
572
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000573
Dale Johannesenb384ab92008-10-29 18:26:45 +0000574let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000575def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000576 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000577 "#TC_RETURNd $dst $offset",
578 []>;
579
580
Dale Johannesenb384ab92008-10-29 18:26:45 +0000581let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000582def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000583 "#TC_RETURNa $func $offset",
584 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
585
Dale Johannesenb384ab92008-10-29 18:26:45 +0000586let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000587def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000588 "#TC_RETURNr $dst $offset",
589 []>;
590
591
592let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000593 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000594def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
595 Requires<[In32BitMode]>;
596
597
598
599let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000600 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000601def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
602 "b $dst", BrB,
603 []>;
604
605
606let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000607 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000608def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
609 "ba $dst", BrB,
610 []>;
611
Hal Finkel7ee74a62013-03-21 21:37:52 +0000612let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
613 usesCustomInserter = 1 in {
614 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
615 "#EH_SJLJ_SETJMP32",
616 [(set GPRC:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
617 Requires<[In32BitMode]>;
618 let isTerminator = 1 in
619 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
620 "#EH_SJLJ_LONGJMP32",
621 [(PPCeh_sjlj_longjmp addr:$buf)]>,
622 Requires<[In32BitMode]>;
623}
624
625let isBranch = 1, isTerminator = 1, isCodeGenOnly = 1 in {
626 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
627 "#EH_SjLj_Setup\t$dst", []>;
628}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000629
Chris Lattner001db452006-06-06 21:29:23 +0000630// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000631def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000632 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
633 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000634def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000635 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
636 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000637def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000638 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
639 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000640def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000641 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
642 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000643def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000644 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
645 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000646def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000647 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
648 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000649def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000650 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
651 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000652def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000653 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
654 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000655
Hal Finkel19aa2b52012-04-01 20:08:17 +0000656def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
657 (DCBT xoaddr:$dst)>;
658
Evan Cheng53301922008-07-12 02:23:19 +0000659// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000660let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000661 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000662 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000663 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000664 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
665 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000666 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000667 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
668 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000669 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000670 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
671 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000672 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000673 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
674 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000675 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000676 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
677 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000678 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000679 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
680 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000681 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000682 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
683 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000684 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000685 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
686 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000687 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000688 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
689 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000690 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000691 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
692 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000693 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000694 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
695 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000696 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000697 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000698 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000699 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000700 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000701 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000702 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000703 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
704 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000705 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000706 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
707 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000708 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000709 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
710 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000711 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000712 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
713 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000714 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000715 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
716
Dale Johannesen97efa362008-08-28 17:53:09 +0000717 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000718 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000719 [(set GPRC:$dst,
720 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
721 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000722 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Dale Johannesen97efa362008-08-28 17:53:09 +0000723 [(set GPRC:$dst,
724 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000725 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000726 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000727 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000728 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000729
Dale Johannesen97efa362008-08-28 17:53:09 +0000730 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000731 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000732 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
733 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000734 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000735 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000736 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000737 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000738 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000739 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000740}
741
Evan Cheng53301922008-07-12 02:23:19 +0000742// Instructions to support atomic operations
743def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
744 "lwarx $rD, $src", LdStLWARX,
745 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
746
747let Defs = [CR0] in
748def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
749 "stwcx. $rS, $dst", LdStSTWCX,
750 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
751 isDOT;
752
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000753let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000754def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000755
Chris Lattner26e552b2006-11-14 19:19:53 +0000756//===----------------------------------------------------------------------===//
757// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000758//
Chris Lattner26e552b2006-11-14 19:19:53 +0000759
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000760// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000761let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000762def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000763 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000764 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000765def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000766 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000767 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000768 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000770 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000771 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000773 "lwz $rD, $src", LdStLoad,
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000774 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000775
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000777 "lfs $rD, $src", LdStLFD,
Chris Lattner4eab7142006-11-10 02:08:47 +0000778 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000779def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000780 "lfd $rD, $src", LdStLFD,
781 [(set F8RC:$rD, (load iaddr:$src))]>;
782
Chris Lattner4eab7142006-11-10 02:08:47 +0000783
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000784// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000785let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000786def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000787 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000788 []>, RegConstraint<"$addr.reg = $ea_result">,
789 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000790
Hal Finkela548afc2013-03-19 18:51:05 +0000791def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000792 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000793 []>, RegConstraint<"$addr.reg = $ea_result">,
794 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000795
Hal Finkela548afc2013-03-19 18:51:05 +0000796def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000797 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000798 []>, RegConstraint<"$addr.reg = $ea_result">,
799 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000800
Hal Finkela548afc2013-03-19 18:51:05 +0000801def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000802 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000803 []>, RegConstraint<"$addr.reg = $ea_result">,
804 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000805
Hal Finkela548afc2013-03-19 18:51:05 +0000806def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000807 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000808 []>, RegConstraint<"$addr.reg = $ea_result">,
809 NoEncode<"$ea_result">;
810
Hal Finkela548afc2013-03-19 18:51:05 +0000811def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000812 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000813 []>, RegConstraint<"$addr.reg = $ea_result">,
814 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000815
816
817// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000818def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000819 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000820 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000821 []>, RegConstraint<"$addr.offreg = $ea_result">,
822 NoEncode<"$ea_result">;
823
Hal Finkela548afc2013-03-19 18:51:05 +0000824def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000825 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000826 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000827 []>, RegConstraint<"$addr.offreg = $ea_result">,
828 NoEncode<"$ea_result">;
829
Hal Finkela548afc2013-03-19 18:51:05 +0000830def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000831 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000832 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000833 []>, RegConstraint<"$addr.offreg = $ea_result">,
834 NoEncode<"$ea_result">;
835
Hal Finkela548afc2013-03-19 18:51:05 +0000836def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000837 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000838 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000839 []>, RegConstraint<"$addr.offreg = $ea_result">,
840 NoEncode<"$ea_result">;
841
Hal Finkela548afc2013-03-19 18:51:05 +0000842def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000843 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000844 "lfsux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000845 []>, RegConstraint<"$addr.offreg = $ea_result">,
846 NoEncode<"$ea_result">;
847
Hal Finkela548afc2013-03-19 18:51:05 +0000848def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000849 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000850 "lfdux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000851 []>, RegConstraint<"$addr.offreg = $ea_result">,
852 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000853}
Dan Gohman41474ba2008-12-03 02:30:17 +0000854}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000855
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000856// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000857//
Dan Gohman15511cf2008-12-03 18:15:48 +0000858let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000859def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000860 "lbzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000861 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000862def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000863 "lhax $rD, $src", LdStLHA,
864 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
865 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000867 "lhzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000868 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000870 "lwzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000871 [(set GPRC:$rD, (load xaddr:$src))]>;
872
873
Evan Cheng64d80e32007-07-19 01:14:50 +0000874def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000875 "lhbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000876 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000878 "lwbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000879 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000880
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000882 "lfsx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000883 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000885 "lfdx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000886 [(set F8RC:$frD, (load xaddr:$src))]>;
887}
888
889//===----------------------------------------------------------------------===//
890// PPC32 Store Instructions.
891//
892
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000893// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000894let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000895def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000896 "stb $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000897 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000898def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000899 "sth $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000900 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000901def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000902 "stw $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000903 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000904def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000905 "stfs $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000906 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000908 "stfd $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000909 [(store F8RC:$rS, iaddr:$dst)]>;
910}
911
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000912// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000913let PPC970_Unit = 2, mayStore = 1 in {
914def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
915 "stbu $rS, $dst", LdStStoreUpd, []>,
916 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
917def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
918 "sthu $rS, $dst", LdStStoreUpd, []>,
919 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
920def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
921 "stwu $rS, $dst", LdStStoreUpd, []>,
922 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
923def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
924 "stfsu $rS, $dst", LdStSTFDU, []>,
925 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
926def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
927 "stfdu $rS, $dst", LdStSTFDU, []>,
928 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000929}
930
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000931// Patterns to match the pre-inc stores. We can't put the patterns on
932// the instruction definitions directly as ISel wants the address base
933// and offset to be separate operands, not a single complex operand.
934def : Pat<(pre_truncsti8 GPRC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
935 (STBU GPRC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
936def : Pat<(pre_truncsti16 GPRC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
937 (STHU GPRC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
938def : Pat<(pre_store GPRC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
939 (STWU GPRC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
940def : Pat<(pre_store F4RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
941 (STFSU F4RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
942def : Pat<(pre_store F8RC:$rS, ptr_rc_nor0:$ptrreg, iaddroff:$ptroff),
943 (STFDU F8RC:$rS, iaddroff:$ptroff, ptr_rc_nor0:$ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000944
Chris Lattner26e552b2006-11-14 19:19:53 +0000945// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000946let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000948 "stbx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000949 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
950 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000952 "sthx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000953 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
954 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000956 "stwx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000957 [(store GPRC:$rS, xaddr:$dst)]>,
958 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000959
Evan Cheng64d80e32007-07-19 01:14:50 +0000960def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000961 "sthbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000962 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000963 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000964def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000965 "stwbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000966 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000967 PPC970_DGroup_Cracked;
968
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000970 "stfiwx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000971 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000972
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000974 "stfsx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000975 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000976def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000977 "stfdx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000978 [(store F8RC:$frS, xaddr:$dst)]>;
979}
980
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000981// Indexed (r+r) Stores with Update (preinc).
982let PPC970_Unit = 2, mayStore = 1 in {
983def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
984 "stbux $rS, $dst", LdStStoreUpd, []>,
985 RegConstraint<"$dst.offreg = $ea_res">, NoEncode<"$ea_res">,
986 PPC970_DGroup_Cracked;
987def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
988 "sthux $rS, $dst", LdStStoreUpd, []>,
989 RegConstraint<"$dst.offreg = $ea_res">, NoEncode<"$ea_res">,
990 PPC970_DGroup_Cracked;
991def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
992 "stwux $rS, $dst", LdStStoreUpd, []>,
993 RegConstraint<"$dst.offreg = $ea_res">, NoEncode<"$ea_res">,
994 PPC970_DGroup_Cracked;
995def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
996 "stfsux $rS, $dst", LdStSTFDU, []>,
997 RegConstraint<"$dst.offreg = $ea_res">, NoEncode<"$ea_res">,
998 PPC970_DGroup_Cracked;
999def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
1000 "stfdux $rS, $dst", LdStSTFDU, []>,
1001 RegConstraint<"$dst.offreg = $ea_res">, NoEncode<"$ea_res">,
1002 PPC970_DGroup_Cracked;
1003}
1004
1005// Patterns to match the pre-inc stores. We can't put the patterns on
1006// the instruction definitions directly as ISel wants the address base
1007// and offset to be separate operands, not a single complex operand.
1008def : Pat<(pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff),
1009 (STBUX GPRC:$rS, xaddroff:$ptroff, ptr_rc:$ptrreg)>;
1010def : Pat<(pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff),
1011 (STHUX GPRC:$rS, xaddroff:$ptroff, ptr_rc:$ptrreg)>;
1012def : Pat<(pre_store GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff),
1013 (STWUX GPRC:$rS, xaddroff:$ptroff, ptr_rc:$ptrreg)>;
1014def : Pat<(pre_store F4RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff),
1015 (STFSUX F4RC:$rS, xaddroff:$ptroff, ptr_rc:$ptrreg)>;
1016def : Pat<(pre_store F8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff),
1017 (STFDUX F8RC:$rS, xaddroff:$ptroff, ptr_rc:$ptrreg)>;
1018
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001019def SYNC : XForm_24_sync<31, 598, (outs), (ins),
1020 "sync", LdStSync,
1021 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001022
1023//===----------------------------------------------------------------------===//
1024// PPC32 Arithmetic Instructions.
1025//
Chris Lattner302bf9c2006-11-08 02:13:12 +00001026
Chris Lattner88d211f2006-03-12 09:13:49 +00001027let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkela548afc2013-03-19 18:51:05 +00001028def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, s16imm:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001029 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +00001030 [(set GPRC:$rD, (add GPRC_NOR0:$rA, immSExt16:$imm))]>;
1031def ADDIL : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001032 "addi $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +00001033 [(set GPRC:$rD, (add GPRC_NOR0:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001034let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001036 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001037 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
1038 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001039def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001040 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001041 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001042}
Hal Finkela548afc2013-03-19 18:51:05 +00001043def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001044 "addis $rD, $rA, $imm", IntSimple,
Hal Finkela548afc2013-03-19 18:51:05 +00001045 [(set GPRC:$rD, (add GPRC_NOR0:$rA,
1046 imm16ShiftedSExt:$imm))]>;
1047def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001048 "la $rD, $sym($rA)", IntGeneral,
Hal Finkela548afc2013-03-19 18:51:05 +00001049 [(set GPRC:$rD, (add GPRC_NOR0:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001050 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001051def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +00001053 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001054let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001055def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001056 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +00001057 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001058}
Bill Wendling0f940c92007-12-07 21:42:31 +00001059
Hal Finkelf3c38282012-08-28 02:10:33 +00001060let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001061 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001062 "li $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +00001063 [(set GPRC:$rD, immSExt16:$imm)]>;
1064 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001065 "lis $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +00001066 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
1067}
Chris Lattner88d211f2006-03-12 09:13:49 +00001068}
Chris Lattner26e552b2006-11-14 19:19:53 +00001069
Chris Lattner88d211f2006-03-12 09:13:49 +00001070let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001071def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001072 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +00001073 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
1074 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001076 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001077 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001078 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001079def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001080 "ori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001081 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001083 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001084 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001086 "xori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001087 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001089 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001090 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001091def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001092 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001093def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001094 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001095def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001096 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001097}
Nate Begemaned428532004-09-04 05:00:00 +00001098
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001099
Chris Lattner88d211f2006-03-12 09:13:49 +00001100let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001101def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001102 "nand $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001103 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001105 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001106 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001107def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001108 "andc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001109 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001111 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001112 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001113def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001114 "nor $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001115 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001117 "orc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001118 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001119def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001120 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001121 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001123 "xor $rA, $rS, $rB", IntSimple,
Chris Lattner4e85e642006-06-20 00:39:56 +00001124 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001125def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001126 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001127 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001128def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001129 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001130 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001131let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001132def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001133 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +00001134 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001135}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001136}
Chris Lattner26e552b2006-11-14 19:19:53 +00001137
Chris Lattner88d211f2006-03-12 09:13:49 +00001138let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001139let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001140def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001141 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +00001142 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001143}
Evan Cheng64d80e32007-07-19 01:14:50 +00001144def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001145 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +00001146 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001147def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001148 "extsb $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001149 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001150def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001151 "extsh $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001152 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001153
Evan Cheng64d80e32007-07-19 01:14:50 +00001154def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001155 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001156def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001157 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001158}
1159let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001160//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001161// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001163 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001164def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001165 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001166
Dale Johannesenb384ab92008-10-29 18:26:45 +00001167let Uses = [RM] in {
1168 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1169 "fctiwz $frD, $frB", FPGeneral,
1170 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1171 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1172 "frsp $frD, $frB", FPGeneral,
1173 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1174 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1175 "fsqrt $frD, $frB", FPSqrt,
1176 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1177 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1178 "fsqrts $frD, $frB", FPSqrt,
1179 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1180 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001181}
Chris Lattner919c0322005-10-01 01:35:02 +00001182
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001183/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001184/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001185/// that they will fill slots (which could cause the load of a LSU reject to
1186/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001187def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1188 "fmr $frD, $frB", FPGeneral,
1189 []>, // (set F4RC:$frD, F4RC:$frB)
1190 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001191
Chris Lattner88d211f2006-03-12 09:13:49 +00001192let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001193// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001195 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001196 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001197def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001198 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001199 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001200def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001201 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001202 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001203def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001204 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001205 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001206def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001207 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001208 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001209def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001210 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001211 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001212}
Chris Lattner919c0322005-10-01 01:35:02 +00001213
Nate Begeman6b3dc552004-08-29 22:45:13 +00001214
Nate Begeman07aada82004-08-30 02:28:06 +00001215// XL-Form instructions. condition register logical ops.
1216//
Evan Cheng64d80e32007-07-19 01:14:50 +00001217def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001218 "mcrf $BF, $BFA", BrMCR>,
1219 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001220
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001221def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1222 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001223 "creqv $CRD, $CRA, $CRB", BrCR,
1224 []>;
1225
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001226def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1227 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1228 "cror $CRD, $CRA, $CRB", BrCR,
1229 []>;
1230
1231def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001232 "creqv $dst, $dst, $dst", BrCR,
1233 []>;
1234
Roman Divacky0aaa9192011-08-30 17:04:16 +00001235def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1236 "crxor $dst, $dst, $dst", BrCR,
1237 []>;
1238
Hal Finkel82b38212012-08-28 02:10:27 +00001239let Defs = [CR1EQ], CRD = 6 in {
1240def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1241 "creqv 6, 6, 6", BrCR,
1242 [(PPCcr6set)]>;
1243
1244def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1245 "crxor 6, 6, 6", BrCR,
1246 [(PPCcr6unset)]>;
1247}
1248
Chris Lattner88d211f2006-03-12 09:13:49 +00001249// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001250//
Dale Johannesen639076f2008-10-23 20:41:28 +00001251let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001252def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1253 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001254 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001255}
1256let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001257def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1258 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001259 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001260}
Chris Lattner1877ec92006-03-13 21:52:10 +00001261
Dale Johannesen639076f2008-10-23 20:41:28 +00001262let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001263def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1264 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001265 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001266}
1267let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001268def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1269 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001270 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001271}
Chris Lattner1877ec92006-03-13 21:52:10 +00001272
1273// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1274// a GPR on the PPC970. As such, copies in and out have the same performance
1275// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001276def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001277 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001278 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001279def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001280 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001281 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001282
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001283let isCodeGenOnly = 1 in {
1284 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1285 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1286 "mtspr 256, $rS", IntGeneral>,
1287 PPC970_DGroup_Single, PPC970_Unit_FXU;
1288 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1289 (ins VRSAVERC:$reg),
1290 "mfspr $rT, 256", IntGeneral>,
1291 PPC970_DGroup_First, PPC970_Unit_FXU;
1292}
1293
1294// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1295// so we'll need to scavenge a register for it.
1296let mayStore = 1 in
1297def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1298 "#SPILL_VRSAVE", []>;
1299
1300// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1301// spilled), so we'll need to scavenge a register for it.
1302let mayLoad = 1 in
1303def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1304 "#RESTORE_VRSAVE", []>;
1305
Hal Finkel234bb382011-12-07 06:34:06 +00001306def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001307 "mtcrf $FXM, $rS", BrMCRX>,
1308 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001309
1310// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1311// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001312// vreg = MCRF CR0
1313// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001314// while not declaring it breaks DeadMachineInstructionElimination.
1315// As it turns out, in all cases where we currently use this,
1316// we're only interested in one subregister of it. Represent this in the
1317// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001318//
1319// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001320def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001321 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001322 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001323
1324def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1325 "mfcr $rT", SprMFCR>,
1326 PPC970_MicroCode, PPC970_Unit_CRU;
1327
Evan Cheng64d80e32007-07-19 01:14:50 +00001328def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001329 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001330 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001331
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001332// Instructions to manipulate FPSCR. Only long double handling uses these.
1333// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1334
Dale Johannesenb384ab92008-10-29 18:26:45 +00001335let Uses = [RM], Defs = [RM] in {
1336 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1337 "mtfsb0 $FM", IntMTFSB0,
1338 [(PPCmtfsb0 (i32 imm:$FM))]>,
1339 PPC970_DGroup_Single, PPC970_Unit_FPU;
1340 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1341 "mtfsb1 $FM", IntMTFSB0,
1342 [(PPCmtfsb1 (i32 imm:$FM))]>,
1343 PPC970_DGroup_Single, PPC970_Unit_FPU;
1344 // MTFSF does not actually produce an FP result. We pretend it copies
1345 // input reg B to the output. If we didn't do this it would look like the
1346 // instruction had no outputs (because we aren't modelling the FPSCR) and
1347 // it would be deleted.
1348 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1349 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1350 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1351 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1352 F8RC:$rT, F8RC:$FRB))]>,
1353 PPC970_DGroup_Single, PPC970_Unit_FPU;
1354}
1355let Uses = [RM] in {
1356 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1357 "mffs $rT", IntMFFS,
1358 [(set F8RC:$rT, (PPCmffs))]>,
1359 PPC970_DGroup_Single, PPC970_Unit_FPU;
1360 def FADDrtz: AForm_2<63, 21,
1361 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001362 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001363 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1364 PPC970_DGroup_Single, PPC970_Unit_FPU;
1365}
1366
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001367
Chris Lattner88d211f2006-03-12 09:13:49 +00001368let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001369
1370// XO-Form instructions. Arithmetic instructions that can set overflow bit
1371//
Evan Cheng64d80e32007-07-19 01:14:50 +00001372def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001373 "add $rT, $rA, $rB", IntSimple,
Chris Lattner218a15d2005-09-02 21:18:00 +00001374 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001375let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001376def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001377 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001378 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1379 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001380}
Evan Cheng64d80e32007-07-19 01:14:50 +00001381def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001382 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001383 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001384 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001385def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001386 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001387 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001388 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001389def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001390 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001391 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001392def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001393 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001394 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001395def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001396 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001397 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001398def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001399 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001400 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001401let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001402def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001403 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001404 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1405 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001406}
1407def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001408 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +00001409 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1410let Uses = [CARRY], Defs = [CARRY] in {
1411def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1412 "adde $rT, $rA, $rB", IntGeneral,
1413 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001414def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001415 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001416 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001417def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001418 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001419 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001420def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1421 "subfe $rT, $rA, $rB", IntGeneral,
1422 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001423def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001424 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001425 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001426def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001427 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001428 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001429}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001430}
Nate Begeman07aada82004-08-30 02:28:06 +00001431
1432// A-Form instructions. Most of the instructions executed in the FPU are of
1433// this type.
1434//
Chris Lattner88d211f2006-03-12 09:13:49 +00001435let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001436let Uses = [RM] in {
1437 def FMADD : AForm_1<63, 29,
1438 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1439 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001440 [(set F8RC:$FRT,
1441 (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001442 def FMADDS : AForm_1<59, 29,
1443 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1444 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001445 [(set F4RC:$FRT,
1446 (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001447 def FMSUB : AForm_1<63, 28,
1448 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1449 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001450 [(set F8RC:$FRT,
1451 (fma F8RC:$FRA, F8RC:$FRC, (fneg F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001452 def FMSUBS : AForm_1<59, 28,
1453 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1454 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001455 [(set F4RC:$FRT,
1456 (fma F4RC:$FRA, F4RC:$FRC, (fneg F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001457 def FNMADD : AForm_1<63, 31,
1458 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1459 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001460 [(set F8RC:$FRT,
1461 (fneg (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001462 def FNMADDS : AForm_1<59, 31,
1463 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1464 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001465 [(set F4RC:$FRT,
1466 (fneg (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001467 def FNMSUB : AForm_1<63, 30,
1468 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1469 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001470 [(set F8RC:$FRT, (fneg (fma F8RC:$FRA, F8RC:$FRC,
1471 (fneg F8RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001472 def FNMSUBS : AForm_1<59, 30,
1473 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1474 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001475 [(set F4RC:$FRT, (fneg (fma F4RC:$FRA, F4RC:$FRC,
1476 (fneg F4RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001477}
Chris Lattner43f07a42005-10-02 07:07:49 +00001478// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1479// having 4 of these, force the comparison to always be an 8-byte double (code
1480// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001481// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001482def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001483 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001484 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001485 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001486def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001487 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001488 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001489 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001490let Uses = [RM] in {
1491 def FADD : AForm_2<63, 21,
1492 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001493 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001494 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1495 def FADDS : AForm_2<59, 21,
1496 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1497 "fadds $FRT, $FRA, $FRB", FPGeneral,
1498 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1499 def FDIV : AForm_2<63, 18,
1500 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1501 "fdiv $FRT, $FRA, $FRB", FPDivD,
1502 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1503 def FDIVS : AForm_2<59, 18,
1504 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1505 "fdivs $FRT, $FRA, $FRB", FPDivS,
1506 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1507 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001508 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1509 "fmul $FRT, $FRA, $FRC", FPFused,
1510 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001511 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001512 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1513 "fmuls $FRT, $FRA, $FRC", FPGeneral,
1514 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001515 def FSUB : AForm_2<63, 20,
1516 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001517 "fsub $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001518 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1519 def FSUBS : AForm_2<59, 20,
1520 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1521 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1522 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1523 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001524}
Nate Begeman07aada82004-08-30 02:28:06 +00001525
Chris Lattner88d211f2006-03-12 09:13:49 +00001526let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001527 def ISEL : AForm_4<31, 15,
Hal Finkela548afc2013-03-19 18:51:05 +00001528 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, pred:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001529 "isel $rT, $rA, $rB, $cond", IntGeneral,
1530 []>;
1531}
1532
1533let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001534// M-Form instructions. rotate and mask instructions.
1535//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001536let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001537// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001538def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001539 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001540 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001541 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1542 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001543}
Chris Lattner14522e32005-04-19 05:21:30 +00001544def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001545 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001546 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001547 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001548def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001549 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001550 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001551 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001552def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001553 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001554 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001555 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001556}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001557
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001558
Chris Lattner2eb25172005-09-09 00:39:56 +00001559//===----------------------------------------------------------------------===//
1560// PowerPC Instruction Patterns
1561//
1562
Chris Lattner30e21a42005-09-26 22:20:16 +00001563// Arbitrary immediate support. Implement in terms of LIS/ORI.
1564def : Pat<(i32 imm:$imm),
1565 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001566
1567// Implement the 'not' operation with the NOR instruction.
1568def NOT : Pat<(not GPRC:$in),
1569 (NOR GPRC:$in, GPRC:$in)>;
1570
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001571// ADD an arbitrary immediate.
1572def : Pat<(add GPRC:$in, imm:$imm),
1573 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1574// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001575def : Pat<(or GPRC:$in, imm:$imm),
1576 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001577// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001578def : Pat<(xor GPRC:$in, imm:$imm),
1579 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001580// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001581def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001582 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001583
Chris Lattner956f43c2006-06-16 20:22:01 +00001584// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001585def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001586 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001587def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001588 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001589
Nate Begeman35ef9132006-01-11 21:21:00 +00001590// ROTL
1591def : Pat<(rotl GPRC:$in, GPRC:$sh),
1592 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1593def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1594 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001595
Nate Begemanf42f1332006-09-22 05:01:56 +00001596// RLWNM
1597def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1598 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1599
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001600// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001601def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1602 (BL_Darwin tglobaladdr:$dst)>;
1603def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1604 (BL_Darwin texternalsym:$dst)>;
1605def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1606 (BL_SVR4 tglobaladdr:$dst)>;
1607def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1608 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001609
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001610
1611def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1612 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1613
1614def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1615 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1616
1617def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1618 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1619
1620
1621
Chris Lattner860e8862005-11-17 07:30:41 +00001622// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001623def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1624def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1625def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1626def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001627def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1628def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001629def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1630def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +00001631def : Pat<(PPChi tglobaltlsaddr:$g, GPRC:$in),
1632 (ADDIS GPRC:$in, tglobaltlsaddr:$g)>;
1633def : Pat<(PPClo tglobaltlsaddr:$g, GPRC:$in),
1634 (ADDIL GPRC:$in, tglobaltlsaddr:$g)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001635def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1636 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001637def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1638 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001639def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1640 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001641def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1642 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001643
Chris Lattner4172b102005-12-06 02:10:38 +00001644// Standard shifts. These are represented separately from the real shifts above
1645// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1646// amounts.
1647def : Pat<(sra GPRC:$rS, GPRC:$rB),
1648 (SRAW GPRC:$rS, GPRC:$rB)>;
1649def : Pat<(srl GPRC:$rS, GPRC:$rB),
1650 (SRW GPRC:$rS, GPRC:$rB)>;
1651def : Pat<(shl GPRC:$rS, GPRC:$rB),
1652 (SLW GPRC:$rS, GPRC:$rB)>;
1653
Evan Cheng466685d2006-10-09 20:57:25 +00001654def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001655 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001656def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001657 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001658def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001659 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001660def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001661 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001662def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001663 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001664def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001665 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001666def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001667 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001668def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001669 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001670def : Pat<(f64 (extloadf32 iaddr:$src)),
1671 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1672def : Pat<(f64 (extloadf32 xaddr:$src)),
1673 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1674
1675def : Pat<(f64 (fextend F4RC:$src)),
1676 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001677
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001678// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001679def : Pat<(membarrier (i32 imm /*ll*/),
1680 (i32 imm /*ls*/),
1681 (i32 imm /*sl*/),
1682 (i32 imm /*ss*/),
1683 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001684 (SYNC)>;
1685
Eli Friedman14648462011-07-27 22:21:52 +00001686def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1687
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001688include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001689include "PPCInstr64Bit.td"