blob: e5329f76f1c50355504de1d1464cd7b347a0d9f3 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000284 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000285
Chris Lattner3ac18842010-08-24 23:20:40 +0000286 assert(ValueVT.getVectorElementType() == PartVT &&
287 ValueVT.getVectorNumElements() == 1 &&
288 "Only trivial scalar-to-vector conversions should get here!");
289 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
290}
291
292
293
Chris Lattnera13b8602010-08-24 23:10:06 +0000294
295static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
296 SDValue Val, SDValue *Parts, unsigned NumParts,
297 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000299/// getCopyToParts - Create a series of nodes that contain the specified value
300/// split into legal parts. If the parts contain more bits than Val, then, for
301/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000302static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000303 SDValue Val, SDValue *Parts, unsigned NumParts,
304 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000305 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000306 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000307
Chris Lattnera13b8602010-08-24 23:10:06 +0000308 // Handle the vector case separately.
309 if (ValueVT.isVector())
310 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000313 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000314 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000315 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 return;
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
321 if (PartVT == ValueVT) {
322 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000323 Parts[0] = Val;
324 return;
325 }
326
Chris Lattnera13b8602010-08-24 23:10:06 +0000327 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
328 // If the parts cover more bits than the value has, promote the value.
329 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
330 assert(NumParts == 1 && "Do not know what to promote to!");
331 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
332 } else {
333 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
336 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
337 }
338 } else if (PartBits == ValueVT.getSizeInBits()) {
339 // Different types of the same size.
340 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
343 // If the parts cover less bits than value has, truncate the value.
344 assert(PartVT.isInteger() && ValueVT.isInteger() &&
345 "Unknown mismatch!");
346 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
347 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
348 }
349
350 // The value may have changed - recompute ValueVT.
351 ValueVT = Val.getValueType();
352 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
353 "Failed to tile the value with PartVT!");
354
355 if (NumParts == 1) {
356 assert(PartVT == ValueVT && "Type conversion failed!");
357 Parts[0] = Val;
358 return;
359 }
360
361 // Expand the value into multiple parts.
362 if (NumParts & (NumParts - 1)) {
363 // The number of parts is not a power of 2. Split off and copy the tail.
364 assert(PartVT.isInteger() && ValueVT.isInteger() &&
365 "Do not know what to expand to!");
366 unsigned RoundParts = 1 << Log2_32(NumParts);
367 unsigned RoundBits = RoundParts * PartBits;
368 unsigned OddParts = NumParts - RoundParts;
369 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
370 DAG.getIntPtrConstant(RoundBits));
371 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
372
373 if (TLI.isBigEndian())
374 // The odd parts were reversed by getCopyToParts - unreverse them.
375 std::reverse(Parts + RoundParts, Parts + NumParts);
376
377 NumParts = RoundParts;
378 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
379 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
380 }
381
382 // The number of parts is a power of 2. Repeatedly bisect the value using
383 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000384 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 EVT::getIntegerVT(*DAG.getContext(),
386 ValueVT.getSizeInBits()),
387 Val);
388
389 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
390 for (unsigned i = 0; i < NumParts; i += StepSize) {
391 unsigned ThisBits = StepSize * PartBits / 2;
392 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
393 SDValue &Part0 = Parts[i];
394 SDValue &Part1 = Parts[i+StepSize/2];
395
396 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
397 ThisVT, Part0, DAG.getIntPtrConstant(1));
398 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
399 ThisVT, Part0, DAG.getIntPtrConstant(0));
400
401 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
403 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000404 }
405 }
406 }
407
408 if (TLI.isBigEndian())
409 std::reverse(Parts, Parts + OrigNumParts);
410}
411
412
413/// getCopyToPartsVector - Create a series of nodes that contain the specified
414/// value split into legal parts.
415static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
416 SDValue Val, SDValue *Parts, unsigned NumParts,
417 EVT PartVT) {
418 EVT ValueVT = Val.getValueType();
419 assert(ValueVT.isVector() && "Not a vector");
420 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000421
Chris Lattnera13b8602010-08-24 23:10:06 +0000422 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000423 if (PartVT == ValueVT) {
424 // Nothing to do.
425 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
426 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000427 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000428 } else if (PartVT.isVector() &&
429 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
430 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
431 EVT ElementVT = PartVT.getVectorElementType();
432 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
433 // undef elements.
434 SmallVector<SDValue, 16> Ops;
435 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
436 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
437 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000438
Chris Lattnere6f7c262010-08-25 22:49:25 +0000439 for (unsigned i = ValueVT.getVectorNumElements(),
440 e = PartVT.getVectorNumElements(); i != e; ++i)
441 Ops.push_back(DAG.getUNDEF(ElementVT));
442
443 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
444
445 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000446
Chris Lattnere6f7c262010-08-25 22:49:25 +0000447 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
448 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
449 } else {
450 // Vector -> scalar conversion.
451 assert(ValueVT.getVectorElementType() == PartVT &&
452 ValueVT.getVectorNumElements() == 1 &&
453 "Only trivial vector-to-scalar conversions should get here!");
454 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
455 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000456 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000457
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 Parts[0] = Val;
459 return;
460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000463 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000466 IntermediateVT,
467 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000470 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
471 NumParts = NumRegs; // Silence a compiler warning.
472 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 // Split the vector into intermediate operands.
475 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000476 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000478 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000479 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000480 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000484 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000486 // Split the intermediate operands into legal parts.
487 if (NumParts == NumIntermediates) {
488 // If the register was not expanded, promote or copy the value,
489 // as appropriate.
490 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 } else if (NumParts > 0) {
493 // If the intermediate type was expanded, split each the value into
494 // legal parts.
495 assert(NumParts % NumIntermediates == 0 &&
496 "Must expand into a divisible number of parts!");
497 unsigned Factor = NumParts / NumIntermediates;
498 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000500 }
501}
502
Chris Lattnera13b8602010-08-24 23:10:06 +0000503
504
505
Dan Gohman462f6b52010-05-29 17:53:24 +0000506namespace {
507 /// RegsForValue - This struct represents the registers (physical or virtual)
508 /// that a particular set of values is assigned, and the type information
509 /// about the value. The most common situation is to represent one value at a
510 /// time, but struct or array values are handled element-wise as multiple
511 /// values. The splitting of aggregates is performed recursively, so that we
512 /// never have aggregate-typed registers. The values at this point do not
513 /// necessarily have legal types, so each value may require one or more
514 /// registers of some legal type.
515 ///
516 struct RegsForValue {
517 /// ValueVTs - The value types of the values, which may not be legal, and
518 /// may need be promoted or synthesized from one or more registers.
519 ///
520 SmallVector<EVT, 4> ValueVTs;
521
522 /// RegVTs - The value types of the registers. This is the same size as
523 /// ValueVTs and it records, for each value, what the type of the assigned
524 /// register or registers are. (Individual values are never synthesized
525 /// from more than one type of register.)
526 ///
527 /// With virtual registers, the contents of RegVTs is redundant with TLI's
528 /// getRegisterType member function, however when with physical registers
529 /// it is necessary to have a separate record of the types.
530 ///
531 SmallVector<EVT, 4> RegVTs;
532
533 /// Regs - This list holds the registers assigned to the values.
534 /// Each legal or promoted value requires one register, and each
535 /// expanded value requires multiple registers.
536 ///
537 SmallVector<unsigned, 4> Regs;
538
539 RegsForValue() {}
540
541 RegsForValue(const SmallVector<unsigned, 4> &regs,
542 EVT regvt, EVT valuevt)
543 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
544
Dan Gohman462f6b52010-05-29 17:53:24 +0000545 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
546 unsigned Reg, const Type *Ty) {
547 ComputeValueVTs(tli, Ty, ValueVTs);
548
549 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
550 EVT ValueVT = ValueVTs[Value];
551 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
552 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
553 for (unsigned i = 0; i != NumRegs; ++i)
554 Regs.push_back(Reg + i);
555 RegVTs.push_back(RegisterVT);
556 Reg += NumRegs;
557 }
558 }
559
560 /// areValueTypesLegal - Return true if types of all the values are legal.
561 bool areValueTypesLegal(const TargetLowering &TLI) {
562 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
563 EVT RegisterVT = RegVTs[Value];
564 if (!TLI.isTypeLegal(RegisterVT))
565 return false;
566 }
567 return true;
568 }
569
570 /// append - Add the specified values to this one.
571 void append(const RegsForValue &RHS) {
572 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
573 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
574 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
575 }
576
577 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
578 /// this value and returns the result as a ValueVTs value. This uses
579 /// Chain/Flag as the input and updates them for the output Chain/Flag.
580 /// If the Flag pointer is NULL, no flag is used.
581 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
582 DebugLoc dl,
583 SDValue &Chain, SDValue *Flag) const;
584
585 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
586 /// specified value into the registers specified by this object. This uses
587 /// Chain/Flag as the input and updates them for the output Chain/Flag.
588 /// If the Flag pointer is NULL, no flag is used.
589 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
590 SDValue &Chain, SDValue *Flag) const;
591
592 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
593 /// operand list. This adds the code marker, matching input operand index
594 /// (if applicable), and includes the number of values added into it.
595 void AddInlineAsmOperands(unsigned Kind,
596 bool HasMatching, unsigned MatchingIdx,
597 SelectionDAG &DAG,
598 std::vector<SDValue> &Ops) const;
599 };
600}
601
602/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
603/// this value and returns the result as a ValueVT value. This uses
604/// Chain/Flag as the input and updates them for the output Chain/Flag.
605/// If the Flag pointer is NULL, no flag is used.
606SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
607 FunctionLoweringInfo &FuncInfo,
608 DebugLoc dl,
609 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000610 // A Value with type {} or [0 x %t] needs no registers.
611 if (ValueVTs.empty())
612 return SDValue();
613
Dan Gohman462f6b52010-05-29 17:53:24 +0000614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
615
616 // Assemble the legal parts into the final values.
617 SmallVector<SDValue, 4> Values(ValueVTs.size());
618 SmallVector<SDValue, 8> Parts;
619 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 // Copy the legal parts from the registers.
621 EVT ValueVT = ValueVTs[Value];
622 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
623 EVT RegisterVT = RegVTs[Value];
624
625 Parts.resize(NumRegs);
626 for (unsigned i = 0; i != NumRegs; ++i) {
627 SDValue P;
628 if (Flag == 0) {
629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
630 } else {
631 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
632 *Flag = P.getValue(2);
633 }
634
635 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000636 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000640 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000641 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000642 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000643
644 const FunctionLoweringInfo::LiveOutInfo *LOI =
645 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
646 if (!LOI)
647 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000648
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000649 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000650 unsigned NumSignBits = LOI->NumSignBits;
651 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000652
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000653 // FIXME: We capture more information than the dag can represent. For
654 // now, just use the tightest assertzext/assertsext possible.
655 bool isSExt = true;
656 EVT FromVT(MVT::Other);
657 if (NumSignBits == RegSize)
658 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
659 else if (NumZeroBits >= RegSize-1)
660 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
661 else if (NumSignBits > RegSize-8)
662 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
663 else if (NumZeroBits >= RegSize-8)
664 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
665 else if (NumSignBits > RegSize-16)
666 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
667 else if (NumZeroBits >= RegSize-16)
668 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
669 else if (NumSignBits > RegSize-32)
670 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
671 else if (NumZeroBits >= RegSize-32)
672 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
673 else
674 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000675
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 // Add an assertion node.
677 assert(FromVT != MVT::Other);
678 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
679 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000680 }
681
682 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
683 NumRegs, RegisterVT, ValueVT);
684 Part += NumRegs;
685 Parts.clear();
686 }
687
688 return DAG.getNode(ISD::MERGE_VALUES, dl,
689 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
690 &Values[0], ValueVTs.size());
691}
692
693/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
694/// specified value into the registers specified by this object. This uses
695/// Chain/Flag as the input and updates them for the output Chain/Flag.
696/// If the Flag pointer is NULL, no flag is used.
697void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
698 SDValue &Chain, SDValue *Flag) const {
699 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
700
701 // Get the list of the values's legal parts.
702 unsigned NumRegs = Regs.size();
703 SmallVector<SDValue, 8> Parts(NumRegs);
704 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
705 EVT ValueVT = ValueVTs[Value];
706 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
707 EVT RegisterVT = RegVTs[Value];
708
Chris Lattner3ac18842010-08-24 23:20:40 +0000709 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000710 &Parts[Part], NumParts, RegisterVT);
711 Part += NumParts;
712 }
713
714 // Copy the parts into the registers.
715 SmallVector<SDValue, 8> Chains(NumRegs);
716 for (unsigned i = 0; i != NumRegs; ++i) {
717 SDValue Part;
718 if (Flag == 0) {
719 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
720 } else {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
722 *Flag = Part.getValue(1);
723 }
724
725 Chains[i] = Part.getValue(0);
726 }
727
728 if (NumRegs == 1 || Flag)
729 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
730 // flagged to it. That is the CopyToReg nodes and the user are considered
731 // a single scheduling unit. If we create a TokenFactor and return it as
732 // chain, then the TokenFactor is both a predecessor (operand) of the
733 // user as well as a successor (the TF operands are flagged to the user).
734 // c1, f1 = CopyToReg
735 // c2, f2 = CopyToReg
736 // c3 = TokenFactor c1, c2
737 // ...
738 // = op c3, ..., f2
739 Chain = Chains[NumRegs-1];
740 else
741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
742}
743
744/// AddInlineAsmOperands - Add this value to the specified inlineasm node
745/// operand list. This adds the code marker and includes the number of
746/// values added into it.
747void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
748 unsigned MatchingIdx,
749 SelectionDAG &DAG,
750 std::vector<SDValue> &Ops) const {
751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
752
753 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
754 if (HasMatching)
755 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
756 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
757 Ops.push_back(Res);
758
759 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
760 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
761 EVT RegisterVT = RegVTs[Value];
762 for (unsigned i = 0; i != NumRegs; ++i) {
763 assert(Reg < Regs.size() && "Mismatch in # registers expected");
764 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
765 }
766 }
767}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000768
Dan Gohman2048b852009-11-23 18:04:58 +0000769void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770 AA = &aa;
771 GFI = gfi;
772 TD = DAG.getTarget().getTargetData();
773}
774
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000775/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000776/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000777/// for a new block. This doesn't clear out information about
778/// additional blocks that are needed to complete switch lowering
779/// or PHI node updating; that information is cleared out as it is
780/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000781void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000783 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 PendingLoads.clear();
785 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000786 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000787 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000788 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000789}
790
791/// getRoot - Return the current virtual root of the Selection DAG,
792/// flushing any PendingLoad items. This must be done before emitting
793/// a store or any other node that may need to be ordered after any
794/// prior load instructions.
795///
Dan Gohman2048b852009-11-23 18:04:58 +0000796SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000797 if (PendingLoads.empty())
798 return DAG.getRoot();
799
800 if (PendingLoads.size() == 1) {
801 SDValue Root = PendingLoads[0];
802 DAG.setRoot(Root);
803 PendingLoads.clear();
804 return Root;
805 }
806
807 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000809 &PendingLoads[0], PendingLoads.size());
810 PendingLoads.clear();
811 DAG.setRoot(Root);
812 return Root;
813}
814
815/// getControlRoot - Similar to getRoot, but instead of flushing all the
816/// PendingLoad items, flush all the PendingExports items. It is necessary
817/// to do this before emitting a terminator instruction.
818///
Dan Gohman2048b852009-11-23 18:04:58 +0000819SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820 SDValue Root = DAG.getRoot();
821
822 if (PendingExports.empty())
823 return Root;
824
825 // Turn all of the CopyToReg chains into one factored node.
826 if (Root.getOpcode() != ISD::EntryToken) {
827 unsigned i = 0, e = PendingExports.size();
828 for (; i != e; ++i) {
829 assert(PendingExports[i].getNode()->getNumOperands() > 1);
830 if (PendingExports[i].getNode()->getOperand(0) == Root)
831 break; // Don't add the root if we already indirectly depend on it.
832 }
833
834 if (i == e)
835 PendingExports.push_back(Root);
836 }
837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839 &PendingExports[0],
840 PendingExports.size());
841 PendingExports.clear();
842 DAG.setRoot(Root);
843 return Root;
844}
845
Bill Wendling4533cac2010-01-28 21:51:40 +0000846void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
847 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
848 DAG.AssignOrdering(Node, SDNodeOrder);
849
850 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
851 AssignOrderingToNode(Node->getOperand(I).getNode());
852}
853
Dan Gohman46510a72010-04-15 01:51:59 +0000854void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000855 // Set up outgoing PHI node register values before emitting the terminator.
856 if (isa<TerminatorInst>(&I))
857 HandlePHINodesInSuccessorBlocks(I.getParent());
858
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000859 CurDebugLoc = I.getDebugLoc();
860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000862
Dan Gohman92884f72010-04-20 15:03:56 +0000863 if (!isa<TerminatorInst>(&I) && !HasTailCall)
864 CopyToExportRegsIfNeeded(&I);
865
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000866 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000867}
868
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000869void SelectionDAGBuilder::visitPHI(const PHINode &) {
870 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
871}
872
Dan Gohman46510a72010-04-15 01:51:59 +0000873void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 // Note: this doesn't use InstVisitor, because it has to work with
875 // ConstantExpr's in addition to instructions.
876 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000877 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878 // Build the switch statement using the Instruction.def file.
879#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000880 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881#include "llvm/Instruction.def"
882 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000883
884 // Assign the ordering to the freshly created DAG nodes.
885 if (NodeMap.count(&I)) {
886 ++SDNodeOrder;
887 AssignOrderingToNode(getValue(&I).getNode());
888 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000889}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000890
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000891// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
892// generate the debug data structures now that we've seen its definition.
893void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
894 SDValue Val) {
895 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000896 if (DDI.getDI()) {
897 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000898 DebugLoc dl = DDI.getdl();
899 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000900 MDNode *Variable = DI->getVariable();
901 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000902 SDDbgValue *SDV;
903 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000904 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000905 SDV = DAG.getDbgValue(Variable, Val.getNode(),
906 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
907 DAG.AddDbgValue(SDV, Val.getNode(), false);
908 }
Owen Anderson95771af2011-02-25 21:41:48 +0000909 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000910 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000911 DanglingDebugInfoMap[V] = DanglingDebugInfo();
912 }
913}
914
Dan Gohman28a17352010-07-01 01:59:43 +0000915// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000916SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000917 // If we already have an SDValue for this value, use it. It's important
918 // to do this first, so that we don't create a CopyFromReg if we already
919 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 SDValue &N = NodeMap[V];
921 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000922
Dan Gohman28a17352010-07-01 01:59:43 +0000923 // If there's a virtual register allocated and initialized for this
924 // value, use it.
925 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
926 if (It != FuncInfo.ValueMap.end()) {
927 unsigned InReg = It->second;
928 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
929 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000930 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
931 resolveDanglingDebugInfo(V, N);
932 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000933 }
934
935 // Otherwise create a new SDValue and remember it.
936 SDValue Val = getValueImpl(V);
937 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000938 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000939 return Val;
940}
941
942/// getNonRegisterValue - Return an SDValue for the given Value, but
943/// don't look in FuncInfo.ValueMap for a virtual register.
944SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
945 // If we already have an SDValue for this value, use it.
946 SDValue &N = NodeMap[V];
947 if (N.getNode()) return N;
948
949 // Otherwise create a new SDValue and remember it.
950 SDValue Val = getValueImpl(V);
951 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000952 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return Val;
954}
955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000957/// Create an SDValue for the given value.
958SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000959 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000960 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000963 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000966 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000969 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman383b5f62010-04-17 15:32:28 +0000971 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Nate Begeman9008ca62009-04-27 18:41:29 +0000974 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976
Dan Gohman383b5f62010-04-17 15:32:28 +0000977 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 visit(CE->getOpcode(), *CE);
979 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000980 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 return N1;
982 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
985 SmallVector<SDValue, 4> Constants;
986 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
987 OI != OE; ++OI) {
988 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000989 // If the operand is an empty aggregate, there are no values.
990 if (!Val) continue;
991 // Add each leaf value from the operand to the Constants list
992 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
994 Constants.push_back(SDValue(Val, i));
995 }
Bill Wendling87710f02009-12-21 23:47:40 +0000996
Bill Wendling4533cac2010-01-28 21:51:40 +0000997 return DAG.getMergeValues(&Constants[0], Constants.size(),
998 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 }
1000
Duncan Sands1df98592010-02-16 11:11:14 +00001001 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1003 "Unknown struct or array constant!");
1004
Owen Andersone50ed302009-08-10 22:56:29 +00001005 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001006 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1007 unsigned NumElts = ValueVTs.size();
1008 if (NumElts == 0)
1009 return SDValue(); // empty struct
1010 SmallVector<SDValue, 4> Constants(NumElts);
1011 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001014 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 else if (EltVT.isFloatingPoint())
1016 Constants[i] = DAG.getConstantFP(0, EltVT);
1017 else
1018 Constants[i] = DAG.getConstant(0, EltVT);
1019 }
Bill Wendling87710f02009-12-21 23:47:40 +00001020
Bill Wendling4533cac2010-01-28 21:51:40 +00001021 return DAG.getMergeValues(&Constants[0], NumElts,
1022 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 }
1024
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001026 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 const VectorType *VecTy = cast<VectorType>(V->getType());
1029 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 // Now that we know the number and type of the elements, get that number of
1032 // elements into the Ops array based on what kind of constant it is.
1033 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 for (unsigned i = 0; i != NumElements; ++i)
1036 Ops.push_back(getValue(CP->getOperand(i)));
1037 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
1041 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001042 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 Op = DAG.getConstantFP(0, EltVT);
1044 else
1045 Op = DAG.getConstant(0, EltVT);
1046 Ops.assign(NumElements, Op);
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001050 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1051 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 // If this is a static alloca, generate it as the frameindex instead of
1055 // computation.
1056 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1057 DenseMap<const AllocaInst*, int>::iterator SI =
1058 FuncInfo.StaticAllocaMap.find(AI);
1059 if (SI != FuncInfo.StaticAllocaMap.end())
1060 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohman28a17352010-07-01 01:59:43 +00001063 // If this is an instruction which fast-isel has deferred, select it now.
1064 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001065 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1066 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1067 SDValue Chain = DAG.getEntryNode();
1068 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohman28a17352010-07-01 01:59:43 +00001071 llvm_unreachable("Can't get register for value!");
1072 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073}
1074
Dan Gohman46510a72010-04-15 01:51:59 +00001075void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 SDValue Chain = getControlRoot();
1077 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001078 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001079
Dan Gohman7451d3e2010-05-29 17:03:36 +00001080 if (!FuncInfo.CanLowerReturn) {
1081 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001082 const Function *F = I.getParent()->getParent();
1083
1084 // Emit a store of the return value through the virtual register.
1085 // Leave Outs empty so that LowerReturn won't try to load return
1086 // registers the usual way.
1087 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001089 PtrValueVTs);
1090
1091 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1092 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001093
Owen Andersone50ed302009-08-10 22:56:29 +00001094 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SmallVector<uint64_t, 4> Offsets;
1096 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001097 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001099 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001100 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001101 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1102 RetPtr.getValueType(), RetPtr,
1103 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001104 Chains[i] =
1105 DAG.getStore(Chain, getCurDebugLoc(),
1106 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001107 // FIXME: better loc info would be nice.
1108 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001109 }
1110
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001111 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1112 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001113 } else if (I.getNumOperands() != 0) {
1114 SmallVector<EVT, 4> ValueVTs;
1115 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1116 unsigned NumValues = ValueVTs.size();
1117 if (NumValues) {
1118 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001119 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1120 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 const Function *F = I.getParent()->getParent();
1125 if (F->paramHasAttr(0, Attribute::SExt))
1126 ExtendKind = ISD::SIGN_EXTEND;
1127 else if (F->paramHasAttr(0, Attribute::ZExt))
1128 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001130 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1131 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001132
1133 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1134 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1135 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001136 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001137 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1138 &Parts[0], NumParts, PartVT, ExtendKind);
1139
1140 // 'inreg' on function refers to return value
1141 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1142 if (F->paramHasAttr(0, Attribute::InReg))
1143 Flags.setInReg();
1144
1145 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001146 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001148 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001149 Flags.setZExt();
1150
Dan Gohmanc9403652010-07-07 15:54:55 +00001151 for (unsigned i = 0; i < NumParts; ++i) {
1152 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1153 /*isfixed=*/true));
1154 OutVals.push_back(Parts[i]);
1155 }
Evan Cheng3927f432009-03-25 20:20:11 +00001156 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001157 }
1158 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001159
1160 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001161 CallingConv::ID CallConv =
1162 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001165
1166 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001168 "LowerReturn didn't return a valid chain!");
1169
1170 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001172}
1173
Dan Gohmanad62f532009-04-23 23:13:24 +00001174/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1175/// created for it, emit nodes to copy the value into the virtual
1176/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001177void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001178 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1179 if (VMI != FuncInfo.ValueMap.end()) {
1180 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1181 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001182 }
1183}
1184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001185/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1186/// the current basic block, add it to ValueMap now so that we'll get a
1187/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001188void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001189 // No need to export constants.
1190 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192 // Already exported?
1193 if (FuncInfo.isExportedInst(V)) return;
1194
1195 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1196 CopyValueToVirtualRegister(V, Reg);
1197}
1198
Dan Gohman46510a72010-04-15 01:51:59 +00001199bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001200 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // The operands of the setcc have to be in this block. We don't know
1202 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001203 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001204 // Can export from current BB.
1205 if (VI->getParent() == FromBB)
1206 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // Is already exported, noop.
1209 return FuncInfo.isExportedInst(V);
1210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212 // If this is an argument, we can export it if the BB is the entry block or
1213 // if it is already exported.
1214 if (isa<Argument>(V)) {
1215 if (FromBB == &FromBB->getParent()->getEntryBlock())
1216 return true;
1217
1218 // Otherwise, can only export this if it is already exported.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // Otherwise, constants can always be exported.
1223 return true;
1224}
1225
1226static bool InBlock(const Value *V, const BasicBlock *BB) {
1227 if (const Instruction *I = dyn_cast<Instruction>(V))
1228 return I->getParent() == BB;
1229 return true;
1230}
1231
Dan Gohmanc2277342008-10-17 21:16:08 +00001232/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1233/// This function emits a branch and is used at the leaves of an OR or an
1234/// AND operator tree.
1235///
1236void
Dan Gohman46510a72010-04-15 01:51:59 +00001237SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001238 MachineBasicBlock *TBB,
1239 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001240 MachineBasicBlock *CurBB,
1241 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001242 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001243
Dan Gohmanc2277342008-10-17 21:16:08 +00001244 // If the leaf of the tree is a comparison, merge the condition into
1245 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001246 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001247 // The operands of the cmp have to be in this block. We don't know
1248 // how to export them from some other block. If this is the first block
1249 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001251 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1252 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001254 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001255 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001256 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001257 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001258 } else {
1259 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001260 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001262
1263 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1265 SwitchCases.push_back(CB);
1266 return;
1267 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001268 }
1269
1270 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001271 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001272 NULL, TBB, FBB, CurBB);
1273 SwitchCases.push_back(CB);
1274}
1275
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001277void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001278 MachineBasicBlock *TBB,
1279 MachineBasicBlock *FBB,
1280 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001281 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001282 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001283 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001284 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001285 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001286 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1287 BOp->getParent() != CurBB->getBasicBlock() ||
1288 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1289 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001290 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001291 return;
1292 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294 // Create TmpBB after CurBB.
1295 MachineFunction::iterator BBI = CurBB;
1296 MachineFunction &MF = DAG.getMachineFunction();
1297 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1298 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001300 if (Opc == Instruction::Or) {
1301 // Codegen X | Y as:
1302 // jmp_if_X TBB
1303 // jmp TmpBB
1304 // TmpBB:
1305 // jmp_if_Y TBB
1306 // jmp FBB
1307 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001310 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001313 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001314 } else {
1315 assert(Opc == Instruction::And && "Unknown merge op!");
1316 // Codegen X & Y as:
1317 // jmp_if_X TmpBB
1318 // jmp FBB
1319 // TmpBB:
1320 // jmp_if_Y TBB
1321 // jmp FBB
1322 //
1323 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001325 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001326 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001329 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 }
1331}
1332
1333/// If the set of cases should be emitted as a series of branches, return true.
1334/// If we should emit this as a bunch of and/or'd together conditions, return
1335/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001336bool
Dan Gohman2048b852009-11-23 18:04:58 +00001337SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // If this is two comparisons of the same values or'd or and'd together, they
1341 // will get folded into a single comparison, so don't emit two blocks.
1342 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1343 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1344 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1345 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1346 return false;
1347 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001348
Chris Lattner133ce872010-01-02 00:00:03 +00001349 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1350 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1351 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1352 Cases[0].CC == Cases[1].CC &&
1353 isa<Constant>(Cases[0].CmpRHS) &&
1354 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1355 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1356 return false;
1357 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1358 return false;
1359 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 return true;
1362}
1363
Dan Gohman46510a72010-04-15 01:51:59 +00001364void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001365 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001366
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 // Update machine-CFG edges.
1368 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1369
1370 // Figure out which block is immediately after the current one.
1371 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001372 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001373 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 NextBlock = BBI;
1375
1376 if (I.isUnconditional()) {
1377 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001381 if (Succ0MBB != NextBlock)
1382 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001384 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386 return;
1387 }
1388
1389 // If this condition is one of the special cases we handle, do special stuff
1390 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001391 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1393
1394 // If this is a series of conditions that are or'd or and'd together, emit
1395 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001396 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 // For example, instead of something like:
1398 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 // or C, F
1403 // jnz foo
1404 // Emit:
1405 // cmp A, B
1406 // je foo
1407 // cmp D, E
1408 // jle foo
1409 //
Dan Gohman46510a72010-04-15 01:51:59 +00001410 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001411 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001412 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 (BOp->getOpcode() == Instruction::And ||
1414 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001415 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1416 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 // If the compares in later blocks need to use values not currently
1418 // exported from this block, export them now. This block should always
1419 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // Allow some cases to be rejected.
1423 if (ShouldEmitAsBranches(SwitchCases)) {
1424 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1425 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1426 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1427 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 SwitchCases.erase(SwitchCases.begin());
1432 return;
1433 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Okay, we decided not to do this, remove any inserted MBB's and clear
1436 // SwitchCases.
1437 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001438 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 SwitchCases.clear();
1441 }
1442 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001445 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Use visitSwitchCase to actually insert the fast branch sequence for this
1449 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001450 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451}
1452
1453/// visitSwitchCase - Emits the necessary code to represent a single node in
1454/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1456 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 SDValue Cond;
1458 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001459 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001460
1461 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 if (CB.CmpMHS == NULL) {
1463 // Fold "(X == true)" to X and "(X == false)" to !X to
1464 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001465 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001466 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001468 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001469 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001471 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 } else {
1475 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1476
Anton Korobeynikov23218582008-12-23 22:25:27 +00001477 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1478 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479
1480 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001481 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482
1483 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001485 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001487 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001488 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 DAG.getConstant(High-Low, VT), ISD::SETULE);
1491 }
1492 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001495 SwitchBB->addSuccessor(CB.TrueBB);
1496 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 // Set NextBlock to be the MBB immediately after the current one, if any.
1499 // This is used to avoid emitting unnecessary branches to the next block.
1500 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001501 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001502 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // If the lhs block is the next block, invert the condition so that we can
1506 // fall through to the lhs instead of the rhs block.
1507 if (CB.TrueBB == NextBlock) {
1508 std::swap(CB.TrueBB, CB.FalseBB);
1509 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001510 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001512
Dale Johannesenf5d97892009-02-04 01:48:28 +00001513 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001515 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001516
Evan Cheng266a99d2010-09-23 06:51:55 +00001517 // Insert the false branch. Do this even if it's a fall through branch,
1518 // this makes it easier to do DAG optimizations which require inverting
1519 // the branch condition.
1520 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1521 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
1523 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524}
1525
1526/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001527void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 // Emit the code for the jump table
1529 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001531 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1532 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001534 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1535 MVT::Other, Index.getValue(1),
1536 Table, Index);
1537 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538}
1539
1540/// visitJumpTableHeader - This function emits necessary code to produce index
1541/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001542void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001543 JumpTableHeader &JTH,
1544 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001545 // Subtract the lowest switch case value from the value being switched on and
1546 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 // difference between smallest and largest cases.
1548 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001550 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001551 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001552
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001553 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001554 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // can be used as an index into the jump table in a subsequent basic block.
1556 // This value may be smaller or larger than the target's pointer type, and
1557 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001558 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559
Dan Gohman89496d02010-07-02 00:10:16 +00001560 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001561 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1562 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563 JT.Reg = JumpTableReg;
1564
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // Emit the range check for the jump table, and branch to the default block
1566 // for the switch statement if the value being switched on exceeds the largest
1567 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001568 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001569 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001570 DAG.getConstant(JTH.Last-JTH.First,VT),
1571 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001572
1573 // Set NextBlock to be the MBB immediately after the current one, if any.
1574 // This is used to avoid emitting unnecessary branches to the next block.
1575 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001576 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001577
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001578 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 NextBlock = BBI;
1580
Dale Johannesen66978ee2009-01-31 02:22:37 +00001581 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001583 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584
Bill Wendling4533cac2010-01-28 21:51:40 +00001585 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001586 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1587 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001588
Bill Wendling87710f02009-12-21 23:47:40 +00001589 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590}
1591
1592/// visitBitTestHeader - This function emits necessary code to produce value
1593/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001594void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1595 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Subtract the minimum value
1597 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001599 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001600 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601
1602 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001603 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001604 TLI.getSetCCResultType(Sub.getValueType()),
1605 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001606 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001607
Evan Chengd08e5b42011-01-06 01:02:44 +00001608 // Determine the type of the test operands.
1609 bool UsePtrType = false;
1610 if (!TLI.isTypeLegal(VT))
1611 UsePtrType = true;
1612 else {
1613 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1614 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1615 // Switch table case range are encoded into series of masks.
1616 // Just use pointer type, it's guaranteed to fit.
1617 UsePtrType = true;
1618 break;
1619 }
1620 }
1621 if (UsePtrType) {
1622 VT = TLI.getPointerTy();
1623 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1624 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625
Evan Chengd08e5b42011-01-06 01:02:44 +00001626 B.RegVT = VT;
1627 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001628 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001629 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630
1631 // Set NextBlock to be the MBB immediately after the current one, if any.
1632 // This is used to avoid emitting unnecessary branches to the next block.
1633 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001634 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001635 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636 NextBlock = BBI;
1637
1638 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1639
Dan Gohman99be8ae2010-04-19 22:41:47 +00001640 SwitchBB->addSuccessor(B.Default);
1641 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642
Dale Johannesen66978ee2009-01-31 02:22:37 +00001643 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001645 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001646
Evan Cheng8c1f4322010-09-23 18:32:19 +00001647 if (MBB != NextBlock)
1648 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1649 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001650
Bill Wendling87710f02009-12-21 23:47:40 +00001651 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652}
1653
1654/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001655void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1656 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001657 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001658 BitTestCase &B,
1659 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001660 EVT VT = BB.RegVT;
1661 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1662 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001663 SDValue Cmp;
1664 if (CountPopulation_64(B.Mask) == 1) {
1665 // Testing for a single bit; just compare the shift count with what it
1666 // would need to be to shift a 1 bit in that position.
1667 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001668 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001669 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001670 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001671 ISD::SETEQ);
1672 } else {
1673 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001674 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1675 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001676
Dan Gohman8e0163a2010-06-24 02:06:24 +00001677 // Emit bit tests and jumps
1678 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001679 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001680 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001681 TLI.getSetCCResultType(VT),
1682 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001683 ISD::SETNE);
1684 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685
Dan Gohman99be8ae2010-04-19 22:41:47 +00001686 SwitchBB->addSuccessor(B.TargetBB);
1687 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001688
Dale Johannesen66978ee2009-01-31 02:22:37 +00001689 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001691 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
1693 // Set NextBlock to be the MBB immediately after the current one, if any.
1694 // This is used to avoid emitting unnecessary branches to the next block.
1695 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001696 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001697 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698 NextBlock = BBI;
1699
Evan Cheng8c1f4322010-09-23 18:32:19 +00001700 if (NextMBB != NextBlock)
1701 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1702 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001703
Bill Wendling87710f02009-12-21 23:47:40 +00001704 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705}
1706
Dan Gohman46510a72010-04-15 01:51:59 +00001707void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001708 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 // Retrieve successors.
1711 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1712 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1713
Gabor Greifb67e6b32009-01-15 11:10:44 +00001714 const Value *Callee(I.getCalledValue());
1715 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001716 visitInlineAsm(&I);
1717 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001718 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719
1720 // If the value of the invoke is used outside of its defining block, make it
1721 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001722 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723
1724 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001725 InvokeMBB->addSuccessor(Return);
1726 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
1728 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001729 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1730 MVT::Other, getControlRoot(),
1731 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732}
1733
Dan Gohman46510a72010-04-15 01:51:59 +00001734void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735}
1736
1737/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1738/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001739bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1740 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001741 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001742 MachineBasicBlock *Default,
1743 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001746 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001747 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001749 return false;
1750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 // Get the MachineFunction which holds the current MBB. This is used when
1752 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001753 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754
1755 // Figure out which block is immediately after the current one.
1756 MachineBasicBlock *NextBlock = 0;
1757 MachineFunction::iterator BBI = CR.CaseBB;
1758
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001759 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760 NextBlock = BBI;
1761
Benjamin Kramerce750f02010-11-22 09:45:38 +00001762 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // is the same as the other, but has one bit unset that the other has set,
1764 // use bit manipulation to do two compares at once. For example:
1765 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001766 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1767 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1768 if (Size == 2 && CR.CaseBB == SwitchBB) {
1769 Case &Small = *CR.Range.first;
1770 Case &Big = *(CR.Range.second-1);
1771
1772 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1773 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1774 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1775
1776 // Check that there is only one bit different.
1777 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1778 (SmallValue | BigValue) == BigValue) {
1779 // Isolate the common bit.
1780 APInt CommonBit = BigValue & ~SmallValue;
1781 assert((SmallValue | CommonBit) == BigValue &&
1782 CommonBit.countPopulation() == 1 && "Not a common bit?");
1783
1784 SDValue CondLHS = getValue(SV);
1785 EVT VT = CondLHS.getValueType();
1786 DebugLoc DL = getCurDebugLoc();
1787
1788 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1789 DAG.getConstant(CommonBit, VT));
1790 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1791 Or, DAG.getConstant(BigValue, VT),
1792 ISD::SETEQ);
1793
1794 // Update successor info.
1795 SwitchBB->addSuccessor(Small.BB);
1796 SwitchBB->addSuccessor(Default);
1797
1798 // Insert the true branch.
1799 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1800 getControlRoot(), Cond,
1801 DAG.getBasicBlock(Small.BB));
1802
1803 // Insert the false branch.
1804 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1805 DAG.getBasicBlock(Default));
1806
1807 DAG.setRoot(BrCond);
1808 return true;
1809 }
1810 }
1811 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813 // Rearrange the case blocks so that the last one falls through if possible.
1814 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1815 // The last case block won't fall through into 'NextBlock' if we emit the
1816 // branches in this order. See if rearranging a case value would help.
1817 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1818 if (I->BB == NextBlock) {
1819 std::swap(*I, BackCase);
1820 break;
1821 }
1822 }
1823 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 // Create a CaseBlock record representing a conditional branch to
1826 // the Case's target mbb if the value being switched on SV is equal
1827 // to C.
1828 MachineBasicBlock *CurBlock = CR.CaseBB;
1829 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1830 MachineBasicBlock *FallThrough;
1831 if (I != E-1) {
1832 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1833 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001834
1835 // Put SV in a virtual register to make it available from the new blocks.
1836 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 } else {
1838 // If the last case doesn't match, go to the default block.
1839 FallThrough = Default;
1840 }
1841
Dan Gohman46510a72010-04-15 01:51:59 +00001842 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843 ISD::CondCode CC;
1844 if (I->High == I->Low) {
1845 // This is just small small case range :) containing exactly 1 case
1846 CC = ISD::SETEQ;
1847 LHS = SV; RHS = I->High; MHS = NULL;
1848 } else {
1849 CC = ISD::SETLE;
1850 LHS = I->Low; MHS = SV; RHS = I->High;
1851 }
1852 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001853
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001854 // If emitting the first comparison, just call visitSwitchCase to emit the
1855 // code into the current block. Otherwise, push the CaseBlock onto the
1856 // vector to be later processed by SDISel, and insert the node's MBB
1857 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001858 if (CurBlock == SwitchBB)
1859 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001860 else
1861 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001863 CurBlock = FallThrough;
1864 }
1865
1866 return true;
1867}
1868
1869static inline bool areJTsAllowed(const TargetLowering &TLI) {
1870 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1872 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001874
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001875static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001876 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001877 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001878 return (LastExt - FirstExt + 1ULL);
1879}
1880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001881/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001882bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1883 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001884 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001885 MachineBasicBlock* Default,
1886 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 Case& FrontCase = *CR.Range.first;
1888 Case& BackCase = *(CR.Range.second-1);
1889
Chris Lattnere880efe2009-11-07 07:50:34 +00001890 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1891 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892
Chris Lattnere880efe2009-11-07 07:50:34 +00001893 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1895 I!=E; ++I)
1896 TSize += I->size();
1897
Dan Gohmane0567812010-04-08 23:03:40 +00001898 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001901 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001902 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001903 if (Density < 0.4)
1904 return false;
1905
David Greene4b69d992010-01-05 01:24:57 +00001906 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001907 << "First entry: " << First << ". Last entry: " << Last << '\n'
1908 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001909 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910
1911 // Get the MachineFunction which holds the current MBB. This is used when
1912 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001913 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914
1915 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001917 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918
1919 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1920
1921 // Create a new basic block to hold the code for loading the address
1922 // of the jump table, and jumping to it. Update successor information;
1923 // we will either branch to the default case for the switch, or the jump
1924 // table.
1925 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1926 CurMF->insert(BBI, JumpTableBB);
1927 CR.CaseBB->addSuccessor(Default);
1928 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 // Build a vector of destination BBs, corresponding to each target
1931 // of the jump table. If the value of the jump table slot corresponds to
1932 // a case statement, push the case's BB onto the vector, otherwise, push
1933 // the default BB.
1934 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001935 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001936 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001937 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1938 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001939
1940 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001941 DestBBs.push_back(I->BB);
1942 if (TEI==High)
1943 ++I;
1944 } else {
1945 DestBBs.push_back(Default);
1946 }
1947 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001950 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1951 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001952 E = DestBBs.end(); I != E; ++I) {
1953 if (!SuccsHandled[(*I)->getNumber()]) {
1954 SuccsHandled[(*I)->getNumber()] = true;
1955 JumpTableBB->addSuccessor(*I);
1956 }
1957 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001959 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001960 unsigned JTEncoding = TLI.getJumpTableEncoding();
1961 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001962 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 // Set the jump table information so that we can codegen it as a second
1965 // MachineBasicBlock
1966 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001967 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1968 if (CR.CaseBB == SwitchBB)
1969 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 JTCases.push_back(JumpTableBlock(JTH, JT));
1972
1973 return true;
1974}
1975
1976/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1977/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001978bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1979 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001980 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001981 MachineBasicBlock *Default,
1982 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 // Get the MachineFunction which holds the current MBB. This is used when
1984 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001985 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986
1987 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001989 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990
1991 Case& FrontCase = *CR.Range.first;
1992 Case& BackCase = *(CR.Range.second-1);
1993 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1994
1995 // Size is the number of Cases represented by this range.
1996 unsigned Size = CR.Range.second - CR.Range.first;
1997
Chris Lattnere880efe2009-11-07 07:50:34 +00001998 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1999 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 double FMetric = 0;
2001 CaseItr Pivot = CR.Range.first + Size/2;
2002
2003 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2004 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002005 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2007 I!=E; ++I)
2008 TSize += I->size();
2009
Chris Lattnere880efe2009-11-07 07:50:34 +00002010 APInt LSize = FrontCase.size();
2011 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002012 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002013 << "First: " << First << ", Last: " << Last <<'\n'
2014 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2016 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2018 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002019 APInt Range = ComputeRange(LEnd, RBegin);
2020 assert((Range - 2ULL).isNonNegative() &&
2021 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002022 // Use volatile double here to avoid excess precision issues on some hosts,
2023 // e.g. that use 80-bit X87 registers.
2024 volatile double LDensity =
2025 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002026 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002027 volatile double RDensity =
2028 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002029 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002030 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002031 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002032 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002033 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2034 << "LDensity: " << LDensity
2035 << ", RDensity: " << RDensity << '\n'
2036 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 if (FMetric < Metric) {
2038 Pivot = J;
2039 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002040 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 }
2042
2043 LSize += J->size();
2044 RSize -= J->size();
2045 }
2046 if (areJTsAllowed(TLI)) {
2047 // If our case is dense we *really* should handle it earlier!
2048 assert((FMetric > 0) && "Should handle dense range earlier!");
2049 } else {
2050 Pivot = CR.Range.first + Size/2;
2051 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 CaseRange LHSR(CR.Range.first, Pivot);
2054 CaseRange RHSR(Pivot, CR.Range.second);
2055 Constant *C = Pivot->Low;
2056 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002059 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002061 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 // Pivot's Value, then we can branch directly to the LHS's Target,
2063 // rather than creating a leaf node for it.
2064 if ((LHSR.second - LHSR.first) == 1 &&
2065 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002066 cast<ConstantInt>(C)->getValue() ==
2067 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 TrueBB = LHSR.first->BB;
2069 } else {
2070 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2071 CurMF->insert(BBI, TrueBB);
2072 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002073
2074 // Put SV in a virtual register to make it available from the new blocks.
2075 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 // Similar to the optimization above, if the Value being switched on is
2079 // known to be less than the Constant CR.LT, and the current Case Value
2080 // is CR.LT - 1, then we can branch directly to the target block for
2081 // the current Case Value, rather than emitting a RHS leaf node for it.
2082 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2084 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 FalseBB = RHSR.first->BB;
2086 } else {
2087 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2088 CurMF->insert(BBI, FalseBB);
2089 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002090
2091 // Put SV in a virtual register to make it available from the new blocks.
2092 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 }
2094
2095 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002096 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 // Otherwise, branch to LHS.
2098 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2099
Dan Gohman99be8ae2010-04-19 22:41:47 +00002100 if (CR.CaseBB == SwitchBB)
2101 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002102 else
2103 SwitchCases.push_back(CB);
2104
2105 return true;
2106}
2107
2108/// handleBitTestsSwitchCase - if current case range has few destination and
2109/// range span less, than machine word bitwidth, encode case range into series
2110/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002111bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2112 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002113 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002114 MachineBasicBlock* Default,
2115 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002116 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002117 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118
2119 Case& FrontCase = *CR.Range.first;
2120 Case& BackCase = *(CR.Range.second-1);
2121
2122 // Get the MachineFunction which holds the current MBB. This is used when
2123 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002124 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002126 // If target does not have legal shift left, do not emit bit tests at all.
2127 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2128 return false;
2129
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2132 I!=E; ++I) {
2133 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002134 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002135 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 // Count unique destinations
2138 SmallSet<MachineBasicBlock*, 4> Dests;
2139 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2140 Dests.insert(I->BB);
2141 if (Dests.size() > 3)
2142 // Don't bother the code below, if there are too much unique destinations
2143 return false;
2144 }
David Greene4b69d992010-01-05 01:24:57 +00002145 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002146 << Dests.size() << '\n'
2147 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002150 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2151 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002152 APInt cmpRange = maxValue - minValue;
2153
David Greene4b69d992010-01-05 01:24:57 +00002154 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002155 << "Low bound: " << minValue << '\n'
2156 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002157
Dan Gohmane0567812010-04-08 23:03:40 +00002158 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 (!(Dests.size() == 1 && numCmps >= 3) &&
2160 !(Dests.size() == 2 && numCmps >= 5) &&
2161 !(Dests.size() >= 3 && numCmps >= 6)))
2162 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163
David Greene4b69d992010-01-05 01:24:57 +00002164 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 // Optimize the case where all the case values fit in a
2168 // word without having to subtract minValue. In this case,
2169 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002170 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176 CaseBitsVector CasesBits;
2177 unsigned i, count = 0;
2178
2179 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2180 MachineBasicBlock* Dest = I->BB;
2181 for (i = 0; i < count; ++i)
2182 if (Dest == CasesBits[i].BB)
2183 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 if (i == count) {
2186 assert((count < 3) && "Too much destinations to test!");
2187 CasesBits.push_back(CaseBits(0, Dest, 0));
2188 count++;
2189 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190
2191 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2192 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2193
2194 uint64_t lo = (lowValue - lowBound).getZExtValue();
2195 uint64_t hi = (highValue - lowBound).getZExtValue();
2196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 for (uint64_t j = lo; j <= hi; j++) {
2198 CasesBits[i].Mask |= 1ULL << j;
2199 CasesBits[i].Bits++;
2200 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 }
2203 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 BitTestInfo BTC;
2206
2207 // Figure out which block is immediately after the current one.
2208 MachineFunction::iterator BBI = CR.CaseBB;
2209 ++BBI;
2210
2211 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2212
David Greene4b69d992010-01-05 01:24:57 +00002213 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002214 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002215 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002216 << ", Bits: " << CasesBits[i].Bits
2217 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218
2219 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2220 CurMF->insert(BBI, CaseBB);
2221 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2222 CaseBB,
2223 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002224
2225 // Put SV in a virtual register to make it available from the new blocks.
2226 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002228
2229 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002230 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 CR.CaseBB, Default, BTC);
2232
Dan Gohman99be8ae2010-04-19 22:41:47 +00002233 if (CR.CaseBB == SwitchBB)
2234 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002236 BitTestCases.push_back(BTB);
2237
2238 return true;
2239}
2240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002242size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2243 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002244 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245
2246 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002247 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2249 Cases.push_back(Case(SI.getSuccessorValue(i),
2250 SI.getSuccessorValue(i),
2251 SMBB));
2252 }
2253 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2254
2255 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002257 // Must recompute end() each iteration because it may be
2258 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002259 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2260 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002261 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2262 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 MachineBasicBlock* nextBB = J->BB;
2264 MachineBasicBlock* currentBB = I->BB;
2265
2266 // If the two neighboring cases go to the same destination, merge them
2267 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 I->High = J->High;
2270 J = Cases.erase(J);
2271 } else {
2272 I = J++;
2273 }
2274 }
2275
2276 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2277 if (I->Low != I->High)
2278 // A range counts double, since it requires two compares.
2279 ++numCmps;
2280 }
2281
2282 return numCmps;
2283}
2284
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002285void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2286 MachineBasicBlock *Last) {
2287 // Update JTCases.
2288 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2289 if (JTCases[i].first.HeaderBB == First)
2290 JTCases[i].first.HeaderBB = Last;
2291
2292 // Update BitTestCases.
2293 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2294 if (BitTestCases[i].Parent == First)
2295 BitTestCases[i].Parent = Last;
2296}
2297
Dan Gohman46510a72010-04-15 01:51:59 +00002298void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002299 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 // Figure out which block is immediately after the current one.
2302 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2304
2305 // If there is only the default destination, branch to it if it is not the
2306 // next basic block. Otherwise, just fall through.
2307 if (SI.getNumOperands() == 2) {
2308 // Update machine-CFG edges.
2309
2310 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002311 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002312 if (Default != NextBlock)
2313 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2314 MVT::Other, getControlRoot(),
2315 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317 return;
2318 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320 // If there are any non-default case statements, create a vector of Cases
2321 // representing each one, and sort the vector so that we can efficiently
2322 // create a binary search tree from them.
2323 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002325 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002326 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002327 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328
2329 // Get the Value to be switched on and default basic blocks, which will be
2330 // inserted into CaseBlock records, representing basic blocks in the binary
2331 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002332 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
2334 // Push the initial CaseRec onto the worklist
2335 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002336 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2337 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338
2339 while (!WorkList.empty()) {
2340 // Grab a record representing a case range to process off the worklist
2341 CaseRec CR = WorkList.back();
2342 WorkList.pop_back();
2343
Dan Gohman99be8ae2010-04-19 22:41:47 +00002344 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 // If the range has few cases (two or less) emit a series of specific
2348 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002349 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002351
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002352 // If the switch has more than 5 blocks, and at least 40% dense, and the
2353 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002355 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2359 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002360 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 }
2362}
2363
Dan Gohman46510a72010-04-15 01:51:59 +00002364void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002365 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002366
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002367 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002368 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002369 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002370 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002371 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002372 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002373 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2374 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002375 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002376
Bill Wendling4533cac2010-01-28 21:51:40 +00002377 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2378 MVT::Other, getControlRoot(),
2379 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002380}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002381
Dan Gohman46510a72010-04-15 01:51:59 +00002382void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 // -0.0 - X --> fneg
2384 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002385 if (isa<Constant>(I.getOperand(0)) &&
2386 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2387 SDValue Op2 = getValue(I.getOperand(1));
2388 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2389 Op2.getValueType(), Op2));
2390 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002392
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002393 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394}
2395
Dan Gohman46510a72010-04-15 01:51:59 +00002396void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 SDValue Op1 = getValue(I.getOperand(0));
2398 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002399 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2400 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401}
2402
Dan Gohman46510a72010-04-15 01:51:59 +00002403void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 SDValue Op1 = getValue(I.getOperand(0));
2405 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002406
2407 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2408
Chris Lattnerd3027732011-02-13 09:02:52 +00002409 // Coerce the shift amount to the right type if we can.
2410 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002411 unsigned ShiftSize = ShiftTy.getSizeInBits();
2412 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002413 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002414
Dan Gohman57fc82d2009-04-09 03:51:29 +00002415 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002416 if (ShiftSize > Op2Size)
2417 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002418
Dan Gohman57fc82d2009-04-09 03:51:29 +00002419 // If the operand is larger than the shift count type but the shift
2420 // count type has enough bits to represent any shift value, truncate
2421 // it now. This is a common case and it exposes the truncate to
2422 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002423 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2424 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2425 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002426 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002427 else
Chris Lattnere0751182011-02-13 19:09:16 +00002428 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002429 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002430
Bill Wendling4533cac2010-01-28 21:51:40 +00002431 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2432 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002433}
2434
Dan Gohman46510a72010-04-15 01:51:59 +00002435void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002437 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002439 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 predicate = ICmpInst::Predicate(IC->getPredicate());
2441 SDValue Op1 = getValue(I.getOperand(0));
2442 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002443 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002444
Owen Andersone50ed302009-08-10 22:56:29 +00002445 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002446 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447}
2448
Dan Gohman46510a72010-04-15 01:51:59 +00002449void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002451 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002453 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002454 predicate = FCmpInst::Predicate(FC->getPredicate());
2455 SDValue Op1 = getValue(I.getOperand(0));
2456 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002457 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002458 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002459 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460}
2461
Dan Gohman46510a72010-04-15 01:51:59 +00002462void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002463 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002464 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2465 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002466 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002467
Bill Wendling49fcff82009-12-21 22:30:11 +00002468 SmallVector<SDValue, 4> Values(NumValues);
2469 SDValue Cond = getValue(I.getOperand(0));
2470 SDValue TrueVal = getValue(I.getOperand(1));
2471 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002472
Bill Wendling4533cac2010-01-28 21:51:40 +00002473 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002474 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002475 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2476 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002477 SDValue(TrueVal.getNode(),
2478 TrueVal.getResNo() + i),
2479 SDValue(FalseVal.getNode(),
2480 FalseVal.getResNo() + i));
2481
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2483 DAG.getVTList(&ValueVTs[0], NumValues),
2484 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002485}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002486
Dan Gohman46510a72010-04-15 01:51:59 +00002487void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2489 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002490 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002491 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492}
2493
Dan Gohman46510a72010-04-15 01:51:59 +00002494void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2496 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2497 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002499 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500}
2501
Dan Gohman46510a72010-04-15 01:51:59 +00002502void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2504 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2505 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002506 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002507 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508}
2509
Dan Gohman46510a72010-04-15 01:51:59 +00002510void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // FPTrunc is never a no-op cast, no need to check
2512 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002514 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2515 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516}
2517
Dan Gohman46510a72010-04-15 01:51:59 +00002518void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519 // FPTrunc is never a no-op cast, no need to check
2520 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002522 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523}
2524
Dan Gohman46510a72010-04-15 01:51:59 +00002525void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 // FPToUI is never a no-op cast, no need to check
2527 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002529 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002530}
2531
Dan Gohman46510a72010-04-15 01:51:59 +00002532void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 // FPToSI is never a no-op cast, no need to check
2534 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002535 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002536 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537}
2538
Dan Gohman46510a72010-04-15 01:51:59 +00002539void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540 // UIToFP is never a no-op cast, no need to check
2541 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002543 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544}
2545
Dan Gohman46510a72010-04-15 01:51:59 +00002546void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002547 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002549 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002550 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551}
2552
Dan Gohman46510a72010-04-15 01:51:59 +00002553void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554 // What to do depends on the size of the integer and the size of the pointer.
2555 // We can either truncate, zero extend, or no-op, accordingly.
2556 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002558 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559}
2560
Dan Gohman46510a72010-04-15 01:51:59 +00002561void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562 // What to do depends on the size of the integer and the size of the pointer.
2563 // We can either truncate, zero extend, or no-op, accordingly.
2564 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002565 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002566 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567}
2568
Dan Gohman46510a72010-04-15 01:51:59 +00002569void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572
Bill Wendling49fcff82009-12-21 22:30:11 +00002573 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002575 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002576 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002577 DestVT, N)); // convert types.
2578 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002579 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580}
2581
Dan Gohman46510a72010-04-15 01:51:59 +00002582void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583 SDValue InVec = getValue(I.getOperand(0));
2584 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002585 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002586 TLI.getPointerTy(),
2587 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002588 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2589 TLI.getValueType(I.getType()),
2590 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591}
2592
Dan Gohman46510a72010-04-15 01:51:59 +00002593void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002595 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002596 TLI.getPointerTy(),
2597 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002598 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2599 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600}
2601
Mon P Wangaeb06d22008-11-10 04:46:22 +00002602// Utility for visitShuffleVector - Returns true if the mask is mask starting
2603// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002604static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2605 unsigned MaskNumElts = Mask.size();
2606 for (unsigned i = 0; i != MaskNumElts; ++i)
2607 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002609 return true;
2610}
2611
Dan Gohman46510a72010-04-15 01:51:59 +00002612void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002613 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002614 SDValue Src1 = getValue(I.getOperand(0));
2615 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 // Convert the ConstantVector mask operand into an array of ints, with -1
2618 // representing undef values.
2619 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002620 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002621 unsigned MaskNumElts = MaskElts.size();
2622 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 if (isa<UndefValue>(MaskElts[i]))
2624 Mask.push_back(-1);
2625 else
2626 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2627 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002628
Owen Andersone50ed302009-08-10 22:56:29 +00002629 EVT VT = TLI.getValueType(I.getType());
2630 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002631 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002632
Mon P Wangc7849c22008-11-16 05:06:27 +00002633 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002634 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2635 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002636 return;
2637 }
2638
2639 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002640 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2641 // Mask is longer than the source vectors and is a multiple of the source
2642 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002643 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002644 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2645 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002646 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2647 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002648 return;
2649 }
2650
Mon P Wangc7849c22008-11-16 05:06:27 +00002651 // Pad both vectors with undefs to make them the same length as the mask.
2652 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2654 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002655 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002656
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2658 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002659 MOps1[0] = Src1;
2660 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002661
2662 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2663 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 &MOps1[0], NumConcat);
2665 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002666 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002668
Mon P Wangaeb06d22008-11-10 04:46:22 +00002669 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002671 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002673 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 MappedOps.push_back(Idx);
2675 else
2676 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002677 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002678
Bill Wendling4533cac2010-01-28 21:51:40 +00002679 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2680 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002681 return;
2682 }
2683
Mon P Wangc7849c22008-11-16 05:06:27 +00002684 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002685 // Analyze the access pattern of the vector to see if we can extract
2686 // two subvectors and do the shuffle. The analysis is done by calculating
2687 // the range of elements the mask access on both vectors.
2688 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2689 int MaxRange[2] = {-1, -1};
2690
Nate Begeman5a5ca152009-04-29 05:20:52 +00002691 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int Idx = Mask[i];
2693 int Input = 0;
2694 if (Idx < 0)
2695 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002696
Nate Begeman5a5ca152009-04-29 05:20:52 +00002697 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 Input = 1;
2699 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002700 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 if (Idx > MaxRange[Input])
2702 MaxRange[Input] = Idx;
2703 if (Idx < MinRange[Input])
2704 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002705 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002706
Mon P Wangc7849c22008-11-16 05:06:27 +00002707 // Check if the access is smaller than the vector size and can we find
2708 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002709 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2710 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002711 int StartIdx[2]; // StartIdx to extract from
2712 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002713 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002714 RangeUse[Input] = 0; // Unused
2715 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002717 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002718 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002719 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002720 RangeUse[Input] = 1; // Extract from beginning of the vector
2721 StartIdx[Input] = 0;
2722 } else {
2723 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002725 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002728 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002729 }
2730
Bill Wendling636e2582009-08-21 18:16:06 +00002731 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002732 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 return;
2734 }
2735 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2736 // Extract appropriate subvector and generate a vector shuffle
2737 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002738 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002739 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002740 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002741 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002742 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002743 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002744 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002745
Mon P Wangc7849c22008-11-16 05:06:27 +00002746 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002747 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002748 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 int Idx = Mask[i];
2750 if (Idx < 0)
2751 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002752 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 MappedOps.push_back(Idx - StartIdx[0]);
2754 else
2755 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002756 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002757
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2759 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002760 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002761 }
2762 }
2763
Mon P Wangc7849c22008-11-16 05:06:27 +00002764 // We can't use either concat vectors or extract subvectors so fall back to
2765 // replacing the shuffle with extract and build vector.
2766 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT EltVT = VT.getVectorElementType();
2768 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002769 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002770 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002772 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002773 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002775 SDValue Res;
2776
Nate Begeman5a5ca152009-04-29 05:20:52 +00002777 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002778 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2779 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002780 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002781 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2782 EltVT, Src2,
2783 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2784
2785 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002786 }
2787 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002788
Bill Wendling4533cac2010-01-28 21:51:40 +00002789 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2790 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002791}
2792
Dan Gohman46510a72010-04-15 01:51:59 +00002793void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 const Value *Op0 = I.getOperand(0);
2795 const Value *Op1 = I.getOperand(1);
2796 const Type *AggTy = I.getType();
2797 const Type *ValTy = Op1->getType();
2798 bool IntoUndef = isa<UndefValue>(Op0);
2799 bool FromUndef = isa<UndefValue>(Op1);
2800
Dan Gohman0dadb152010-10-06 16:18:29 +00002801 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802
Owen Andersone50ed302009-08-10 22:56:29 +00002803 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002805 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002806 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2807
2808 unsigned NumAggValues = AggValueVTs.size();
2809 unsigned NumValValues = ValValueVTs.size();
2810 SmallVector<SDValue, 4> Values(NumAggValues);
2811
2812 SDValue Agg = getValue(Op0);
2813 SDValue Val = getValue(Op1);
2814 unsigned i = 0;
2815 // Copy the beginning value(s) from the original aggregate.
2816 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002817 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818 SDValue(Agg.getNode(), Agg.getResNo() + i);
2819 // Copy values from the inserted value(s).
2820 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002821 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2823 // Copy remaining value(s) from the original aggregate.
2824 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002825 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 SDValue(Agg.getNode(), Agg.getResNo() + i);
2827
Bill Wendling4533cac2010-01-28 21:51:40 +00002828 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2829 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2830 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831}
2832
Dan Gohman46510a72010-04-15 01:51:59 +00002833void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 const Value *Op0 = I.getOperand(0);
2835 const Type *AggTy = Op0->getType();
2836 const Type *ValTy = I.getType();
2837 bool OutOfUndef = isa<UndefValue>(Op0);
2838
Dan Gohman0dadb152010-10-06 16:18:29 +00002839 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840
Owen Andersone50ed302009-08-10 22:56:29 +00002841 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2843
2844 unsigned NumValValues = ValValueVTs.size();
2845 SmallVector<SDValue, 4> Values(NumValValues);
2846
2847 SDValue Agg = getValue(Op0);
2848 // Copy out the selected value(s).
2849 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2850 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002851 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002852 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002853 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854
Bill Wendling4533cac2010-01-28 21:51:40 +00002855 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2856 DAG.getVTList(&ValValueVTs[0], NumValValues),
2857 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002858}
2859
Dan Gohman46510a72010-04-15 01:51:59 +00002860void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861 SDValue N = getValue(I.getOperand(0));
2862 const Type *Ty = I.getOperand(0)->getType();
2863
Dan Gohman46510a72010-04-15 01:51:59 +00002864 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002866 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2868 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2869 if (Field) {
2870 // N = N + Offset
2871 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002872 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 DAG.getIntPtrConstant(Offset));
2874 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876 Ty = StTy->getElementType(Field);
2877 } else {
2878 Ty = cast<SequentialType>(Ty)->getElementType();
2879
2880 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002881 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002882 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002883 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002884 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002885 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002886 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002887 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002888 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002889 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2890 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002891 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002892 else
Evan Chengb1032a82009-02-09 20:54:38 +00002893 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002894
Dale Johannesen66978ee2009-01-31 02:22:37 +00002895 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002896 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897 continue;
2898 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002900 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002901 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2902 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 SDValue IdxN = getValue(Idx);
2904
2905 // If the index is smaller or larger than intptr_t, truncate or extend
2906 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002907 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908
2909 // If this is a multiply by a power of two, turn it into a shl
2910 // immediately. This is a very common case.
2911 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002912 if (ElementSize.isPowerOf2()) {
2913 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002914 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002915 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002916 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002918 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002919 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002920 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002921 }
2922 }
2923
Scott Michelfdc40a02009-02-17 22:15:04 +00002924 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002925 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 }
2927 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002928
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 setValue(&I, N);
2930}
2931
Dan Gohman46510a72010-04-15 01:51:59 +00002932void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933 // If this is a fixed sized alloca in the entry block of the function,
2934 // allocate it statically on the stack.
2935 if (FuncInfo.StaticAllocaMap.count(&I))
2936 return; // getValue will auto-populate this.
2937
2938 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002939 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 unsigned Align =
2941 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2942 I.getAlignment());
2943
2944 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002945
Owen Andersone50ed302009-08-10 22:56:29 +00002946 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002947 if (AllocSize.getValueType() != IntPtr)
2948 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2949
2950 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2951 AllocSize,
2952 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002954 // Handle alignment. If the requested alignment is less than or equal to
2955 // the stack alignment, ignore it. If the size is greater than or equal to
2956 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002957 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002958 if (Align <= StackAlign)
2959 Align = 0;
2960
2961 // Round the size of the allocation up to the stack alignment size
2962 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002963 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002964 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002968 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002969 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002970 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2971
2972 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002974 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002975 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 setValue(&I, DSA);
2977 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 // Inform the Frame Information that we have just allocated a variable-sized
2980 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002981 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982}
2983
Dan Gohman46510a72010-04-15 01:51:59 +00002984void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 const Value *SV = I.getOperand(0);
2986 SDValue Ptr = getValue(SV);
2987
2988 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002991 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002993 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994
Owen Andersone50ed302009-08-10 22:56:29 +00002995 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 SmallVector<uint64_t, 4> Offsets;
2997 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2998 unsigned NumValues = ValueVTs.size();
2999 if (NumValues == 0)
3000 return;
3001
3002 SDValue Root;
3003 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003004 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 // Serialize volatile loads with other side effects.
3006 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003007 else if (AA->pointsToConstantMemory(
3008 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 // Do not serialize (non-volatile) loads of constant memory with anything.
3010 Root = DAG.getEntryNode();
3011 ConstantMemory = true;
3012 } else {
3013 // Do not serialize non-volatile loads against each other.
3014 Root = DAG.getRoot();
3015 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003018 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3019 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003020 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003021 unsigned ChainI = 0;
3022 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3023 // Serializing loads here may result in excessive register pressure, and
3024 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3025 // could recover a bit by hoisting nodes upward in the chain by recognizing
3026 // they are side-effect free or do not alias. The optimizer should really
3027 // avoid this case by converting large object/array copies to llvm.memcpy
3028 // (MaxParallelChains should always remain as failsafe).
3029 if (ChainI == MaxParallelChains) {
3030 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3031 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3032 MVT::Other, &Chains[0], ChainI);
3033 Root = Chain;
3034 ChainI = 0;
3035 }
Bill Wendling856ff412009-12-22 00:12:37 +00003036 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3037 PtrVT, Ptr,
3038 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003039 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003040 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003041 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003044 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003048 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003049 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 if (isVolatile)
3051 DAG.setRoot(Chain);
3052 else
3053 PendingLoads.push_back(Chain);
3054 }
3055
Bill Wendling4533cac2010-01-28 21:51:40 +00003056 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3057 DAG.getVTList(&ValueVTs[0], NumValues),
3058 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003059}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060
Dan Gohman46510a72010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3062 const Value *SrcV = I.getOperand(0);
3063 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003064
Owen Andersone50ed302009-08-10 22:56:29 +00003065 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 SmallVector<uint64_t, 4> Offsets;
3067 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3068 unsigned NumValues = ValueVTs.size();
3069 if (NumValues == 0)
3070 return;
3071
3072 // Get the lowered operands. Note that we do this after
3073 // checking if NumResults is zero, because with zero results
3074 // the operands won't have values in the map.
3075 SDValue Src = getValue(SrcV);
3076 SDValue Ptr = getValue(PtrV);
3077
3078 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003079 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3080 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003081 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003083 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003085 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003086
Andrew Trickde91f3c2010-11-12 17:50:46 +00003087 unsigned ChainI = 0;
3088 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3089 // See visitLoad comments.
3090 if (ChainI == MaxParallelChains) {
3091 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3092 MVT::Other, &Chains[0], ChainI);
3093 Root = Chain;
3094 ChainI = 0;
3095 }
Bill Wendling856ff412009-12-22 00:12:37 +00003096 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3097 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003098 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3099 SDValue(Src.getNode(), Src.getResNo() + i),
3100 Add, MachinePointerInfo(PtrV, Offsets[i]),
3101 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3102 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003103 }
3104
Devang Patel7e13efa2010-10-26 22:14:52 +00003105 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003106 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003107 ++SDNodeOrder;
3108 AssignOrderingToNode(StoreNode.getNode());
3109 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110}
3111
3112/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3113/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003114void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003115 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116 bool HasChain = !I.doesNotAccessMemory();
3117 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3118
3119 // Build the operand list.
3120 SmallVector<SDValue, 8> Ops;
3121 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3122 if (OnlyLoad) {
3123 // We don't need to serialize loads against other loads.
3124 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003125 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126 Ops.push_back(getRoot());
3127 }
3128 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003129
3130 // Info is set by getTgtMemInstrinsic
3131 TargetLowering::IntrinsicInfo Info;
3132 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3133
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003134 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003135 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3136 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003137 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138
3139 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003140 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3141 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003142 assert(TLI.isTypeLegal(Op.getValueType()) &&
3143 "Intrinsic uses a non-legal type?");
3144 Ops.push_back(Op);
3145 }
3146
Owen Andersone50ed302009-08-10 22:56:29 +00003147 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003148 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3149#ifndef NDEBUG
3150 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3151 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3152 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 }
Bob Wilson8d919552009-07-31 22:41:21 +00003154#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158
Bob Wilson8d919552009-07-31 22:41:21 +00003159 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160
3161 // Create the node.
3162 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003163 if (IsTgtIntrinsic) {
3164 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003165 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003166 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003167 Info.memVT,
3168 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003169 Info.align, Info.vol,
3170 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003171 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003172 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003173 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003174 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003175 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003176 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003177 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003178 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003179 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003180 }
3181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 if (HasChain) {
3183 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3184 if (OnlyLoad)
3185 PendingLoads.push_back(Chain);
3186 else
3187 DAG.setRoot(Chain);
3188 }
Bill Wendling856ff412009-12-22 00:12:37 +00003189
Benjamin Kramerf0127052010-01-05 13:12:22 +00003190 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003192 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003193 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003194 }
Bill Wendling856ff412009-12-22 00:12:37 +00003195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196 setValue(&I, Result);
3197 }
3198}
3199
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003200/// GetSignificand - Get the significand and build it into a floating-point
3201/// number with exponent of 1:
3202///
3203/// Op = (Op & 0x007fffff) | 0x3f800000;
3204///
3205/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003206static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003207GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3209 DAG.getConstant(0x007fffff, MVT::i32));
3210 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3211 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003212 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003213}
3214
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003215/// GetExponent - Get the exponent:
3216///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003217/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003218///
3219/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003220static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003221GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003222 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003223 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3224 DAG.getConstant(0x7f800000, MVT::i32));
3225 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003226 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3228 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003229 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003230}
3231
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003232/// getF32Constant - Get 32-bit floating point constant.
3233static SDValue
3234getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003236}
3237
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003238/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003239/// visitIntrinsicCall: I is a call instruction
3240/// Op is the associated NodeType for I
3241const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003242SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3243 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003244 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003245 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003246 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003247 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003248 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003249 getValue(I.getArgOperand(0)),
3250 getValue(I.getArgOperand(1)),
3251 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003252 setValue(&I, L);
3253 DAG.setRoot(L.getValue(1));
3254 return 0;
3255}
3256
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003257// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003258const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003259SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003260 SDValue Op1 = getValue(I.getArgOperand(0));
3261 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003262
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003264 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003265 return 0;
3266}
Bill Wendling74c37652008-12-09 22:08:41 +00003267
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003268/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3269/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003270void
Dan Gohman46510a72010-04-15 01:51:59 +00003271SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003272 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003273 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003274
Gabor Greif0635f352010-06-25 09:38:13 +00003275 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003276 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003277 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003278
3279 // Put the exponent in the right bit position for later addition to the
3280 // final result:
3281 //
3282 // #define LOG2OFe 1.4426950f
3283 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003285 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003287
3288 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3290 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003291
3292 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003294 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003295
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296 if (LimitFloatPrecision <= 6) {
3297 // For floating-point precision of 6:
3298 //
3299 // TwoToFractionalPartOfX =
3300 // 0.997535578f +
3301 // (0.735607626f + 0.252464424f * x) * x;
3302 //
3303 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003307 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3309 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003311 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003312
3313 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003315 TwoToFracPartOfX, IntegerPartOfX);
3316
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003317 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003318 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3319 // For floating-point precision of 12:
3320 //
3321 // TwoToFractionalPartOfX =
3322 // 0.999892986f +
3323 // (0.696457318f +
3324 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3325 //
3326 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003328 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3332 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3335 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003337 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003338
3339 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003341 TwoToFracPartOfX, IntegerPartOfX);
3342
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003343 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003344 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3345 // For floating-point precision of 18:
3346 //
3347 // TwoToFractionalPartOfX =
3348 // 0.999999982f +
3349 // (0.693148872f +
3350 // (0.240227044f +
3351 // (0.554906021e-1f +
3352 // (0.961591928e-2f +
3353 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3354 //
3355 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003357 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3361 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3364 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3367 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3370 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3373 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003375 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003377
3378 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003380 TwoToFracPartOfX, IntegerPartOfX);
3381
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003382 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003383 }
3384 } else {
3385 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003386 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003387 getValue(I.getArgOperand(0)).getValueType(),
3388 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003389 }
3390
Dale Johannesen59e577f2008-09-05 18:38:42 +00003391 setValue(&I, result);
3392}
3393
Bill Wendling39150252008-09-09 20:39:27 +00003394/// visitLog - Lower a log intrinsic. Handles the special sequences for
3395/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003396void
Dan Gohman46510a72010-04-15 01:51:59 +00003397SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003398 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003399 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003400
Gabor Greif0635f352010-06-25 09:38:13 +00003401 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003402 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003403 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003404 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003405
3406 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003407 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003409 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003410
3411 // Get the significand and build it into a floating-point number with
3412 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003413 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003414
3415 if (LimitFloatPrecision <= 6) {
3416 // For floating-point precision of 6:
3417 //
3418 // LogofMantissa =
3419 // -1.1609546f +
3420 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003421 //
Bill Wendling39150252008-09-09 20:39:27 +00003422 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003424 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003426 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3428 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003430
Scott Michelfdc40a02009-02-17 22:15:04 +00003431 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003433 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3434 // For floating-point precision of 12:
3435 //
3436 // LogOfMantissa =
3437 // -1.7417939f +
3438 // (2.8212026f +
3439 // (-1.4699568f +
3440 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3441 //
3442 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003444 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3448 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3451 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3454 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003456
Scott Michelfdc40a02009-02-17 22:15:04 +00003457 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003459 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3460 // For floating-point precision of 18:
3461 //
3462 // LogOfMantissa =
3463 // -2.1072184f +
3464 // (4.2372794f +
3465 // (-3.7029485f +
3466 // (2.2781945f +
3467 // (-0.87823314f +
3468 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3469 //
3470 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003472 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3476 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3479 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3482 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3485 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3488 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003490
Scott Michelfdc40a02009-02-17 22:15:04 +00003491 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003493 }
3494 } else {
3495 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003496 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003497 getValue(I.getArgOperand(0)).getValueType(),
3498 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003499 }
3500
Dale Johannesen59e577f2008-09-05 18:38:42 +00003501 setValue(&I, result);
3502}
3503
Bill Wendling3eb59402008-09-09 00:28:24 +00003504/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3505/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003506void
Dan Gohman46510a72010-04-15 01:51:59 +00003507SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003508 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003509 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003510
Gabor Greif0635f352010-06-25 09:38:13 +00003511 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003512 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003513 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003514 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003515
Bill Wendling39150252008-09-09 20:39:27 +00003516 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003517 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003518
Bill Wendling3eb59402008-09-09 00:28:24 +00003519 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003520 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003521 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003522
Bill Wendling3eb59402008-09-09 00:28:24 +00003523 // Different possible minimax approximations of significand in
3524 // floating-point for various degrees of accuracy over [1,2].
3525 if (LimitFloatPrecision <= 6) {
3526 // For floating-point precision of 6:
3527 //
3528 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3529 //
3530 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003532 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003534 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3536 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003537 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003538
Scott Michelfdc40a02009-02-17 22:15:04 +00003539 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003541 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3542 // For floating-point precision of 12:
3543 //
3544 // Log2ofMantissa =
3545 // -2.51285454f +
3546 // (4.07009056f +
3547 // (-2.12067489f +
3548 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003549 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003550 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003552 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3556 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3559 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3562 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003564
Scott Michelfdc40a02009-02-17 22:15:04 +00003565 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003567 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3568 // For floating-point precision of 18:
3569 //
3570 // Log2ofMantissa =
3571 // -3.0400495f +
3572 // (6.1129976f +
3573 // (-5.3420409f +
3574 // (3.2865683f +
3575 // (-1.2669343f +
3576 // (0.27515199f -
3577 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3578 //
3579 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003581 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003582 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3585 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3588 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3591 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3594 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3597 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003599
Scott Michelfdc40a02009-02-17 22:15:04 +00003600 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003602 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003603 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003604 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003605 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003606 getValue(I.getArgOperand(0)).getValueType(),
3607 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003608 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003609
Dale Johannesen59e577f2008-09-05 18:38:42 +00003610 setValue(&I, result);
3611}
3612
Bill Wendling3eb59402008-09-09 00:28:24 +00003613/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3614/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003615void
Dan Gohman46510a72010-04-15 01:51:59 +00003616SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003617 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003618 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003619
Gabor Greif0635f352010-06-25 09:38:13 +00003620 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003621 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003622 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003623 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003624
Bill Wendling39150252008-09-09 20:39:27 +00003625 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003626 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003628 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003629
3630 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003631 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003632 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003633
3634 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003635 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003636 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003637 // Log10ofMantissa =
3638 // -0.50419619f +
3639 // (0.60948995f - 0.10380950f * x) * x;
3640 //
3641 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003643 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3647 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003649
Scott Michelfdc40a02009-02-17 22:15:04 +00003650 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003652 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3653 // For floating-point precision of 12:
3654 //
3655 // Log10ofMantissa =
3656 // -0.64831180f +
3657 // (0.91751397f +
3658 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3659 //
3660 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3666 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3669 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003671
Scott Michelfdc40a02009-02-17 22:15:04 +00003672 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003674 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003675 // For floating-point precision of 18:
3676 //
3677 // Log10ofMantissa =
3678 // -0.84299375f +
3679 // (1.5327582f +
3680 // (-1.0688956f +
3681 // (0.49102474f +
3682 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3683 //
3684 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3690 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003691 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3693 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3696 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3699 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003701
Scott Michelfdc40a02009-02-17 22:15:04 +00003702 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003704 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003705 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003706 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003707 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003708 getValue(I.getArgOperand(0)).getValueType(),
3709 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003710 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003711
Dale Johannesen59e577f2008-09-05 18:38:42 +00003712 setValue(&I, result);
3713}
3714
Bill Wendlinge10c8142008-09-09 22:39:21 +00003715/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3716/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003717void
Dan Gohman46510a72010-04-15 01:51:59 +00003718SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003719 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003720 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003721
Gabor Greif0635f352010-06-25 09:38:13 +00003722 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003723 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003724 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003725
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727
3728 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3730 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731
3732 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003734 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735
3736 if (LimitFloatPrecision <= 6) {
3737 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003738 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739 // TwoToFractionalPartOfX =
3740 // 0.997535578f +
3741 // (0.735607626f + 0.252464424f * x) * x;
3742 //
3743 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3749 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003751 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003752 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003754
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003755 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003757 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3758 // For floating-point precision of 12:
3759 //
3760 // TwoToFractionalPartOfX =
3761 // 0.999892986f +
3762 // (0.696457318f +
3763 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3764 //
3765 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3771 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3774 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003776 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003777 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003779
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003780 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003782 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3783 // For floating-point precision of 18:
3784 //
3785 // TwoToFractionalPartOfX =
3786 // 0.999999982f +
3787 // (0.693148872f +
3788 // (0.240227044f +
3789 // (0.554906021e-1f +
3790 // (0.961591928e-2f +
3791 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3792 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3798 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3801 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3804 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3807 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3810 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003812 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003813 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003815
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003816 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003818 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003819 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003820 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003821 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003822 getValue(I.getArgOperand(0)).getValueType(),
3823 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003824 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003825
Dale Johannesen601d3c02008-09-05 01:48:15 +00003826 setValue(&I, result);
3827}
3828
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003829/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3830/// limited-precision mode with x == 10.0f.
3831void
Dan Gohman46510a72010-04-15 01:51:59 +00003832SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003833 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003834 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003835 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003836 bool IsExp10 = false;
3837
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003839 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003840 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3841 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3842 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3843 APFloat Ten(10.0f);
3844 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3845 }
3846 }
3847 }
3848
3849 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003850 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003851
3852 // Put the exponent in the right bit position for later addition to the
3853 // final result:
3854 //
3855 // #define LOG2OF10 3.3219281f
3856 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860
3861 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3863 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003864
3865 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003867 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003868
3869 if (LimitFloatPrecision <= 6) {
3870 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003871 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872 // twoToFractionalPartOfX =
3873 // 0.997535578f +
3874 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003875 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003876 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3882 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003884 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003885 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003887
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003888 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003890 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3891 // For floating-point precision of 12:
3892 //
3893 // TwoToFractionalPartOfX =
3894 // 0.999892986f +
3895 // (0.696457318f +
3896 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3897 //
3898 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3904 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3907 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003909 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003910 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003912
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003913 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003915 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3916 // For floating-point precision of 18:
3917 //
3918 // TwoToFractionalPartOfX =
3919 // 0.999999982f +
3920 // (0.693148872f +
3921 // (0.240227044f +
3922 // (0.554906021e-1f +
3923 // (0.961591928e-2f +
3924 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3925 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3931 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3934 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3937 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3940 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3943 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003945 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003946 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003948
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003949 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003951 }
3952 } else {
3953 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003954 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003955 getValue(I.getArgOperand(0)).getValueType(),
3956 getValue(I.getArgOperand(0)),
3957 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003958 }
3959
3960 setValue(&I, result);
3961}
3962
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003963
3964/// ExpandPowI - Expand a llvm.powi intrinsic.
3965static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3966 SelectionDAG &DAG) {
3967 // If RHS is a constant, we can expand this out to a multiplication tree,
3968 // otherwise we end up lowering to a call to __powidf2 (for example). When
3969 // optimizing for size, we only want to do this if the expansion would produce
3970 // a small number of multiplies, otherwise we do the full expansion.
3971 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3972 // Get the exponent as a positive value.
3973 unsigned Val = RHSC->getSExtValue();
3974 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003975
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003976 // powi(x, 0) -> 1.0
3977 if (Val == 0)
3978 return DAG.getConstantFP(1.0, LHS.getValueType());
3979
Dan Gohmanae541aa2010-04-15 04:33:49 +00003980 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003981 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3982 // If optimizing for size, don't insert too many multiplies. This
3983 // inserts up to 5 multiplies.
3984 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3985 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003986 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003987 // powi(x,15) generates one more multiply than it should), but this has
3988 // the benefit of being both really simple and much better than a libcall.
3989 SDValue Res; // Logically starts equal to 1.0
3990 SDValue CurSquare = LHS;
3991 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003992 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003993 if (Res.getNode())
3994 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3995 else
3996 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003997 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003998
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003999 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4000 CurSquare, CurSquare);
4001 Val >>= 1;
4002 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004003
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004004 // If the original was negative, invert the result, producing 1/(x*x*x).
4005 if (RHSC->getSExtValue() < 0)
4006 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4007 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4008 return Res;
4009 }
4010 }
4011
4012 // Otherwise, expand to a libcall.
4013 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4014}
4015
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004016/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4017/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4018/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004019bool
Devang Patel78a06e52010-08-25 20:39:26 +00004020SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004021 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004022 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004023 const Argument *Arg = dyn_cast<Argument>(V);
4024 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004025 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004026
Devang Patel719f6a92010-04-29 20:40:36 +00004027 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004028 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4029 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4030
Devang Patela83ce982010-04-29 18:50:36 +00004031 // Ignore inlined function arguments here.
4032 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004033 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004034 return false;
4035
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004036 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004037 if (Arg->hasByValAttr()) {
4038 // Byval arguments' frame index is recorded during argument lowering.
4039 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004040 Reg = TRI->getFrameRegister(MF);
4041 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004042 // If byval argument ofset is not recorded then ignore this.
4043 if (!Offset)
4044 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004045 }
4046
Devang Patel6cd467b2010-08-26 22:53:27 +00004047 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004048 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004049 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004050 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4051 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4052 if (PR)
4053 Reg = PR;
4054 }
4055 }
4056
Evan Chenga36acad2010-04-29 06:33:38 +00004057 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004058 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004059 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004060 if (VMI != FuncInfo.ValueMap.end())
4061 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004062 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004063
Devang Patel8bc9ef72010-11-02 17:19:03 +00004064 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004065 // Check if frame index is available.
4066 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004067 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004068 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4069 Reg = TRI->getFrameRegister(MF);
4070 Offset = FINode->getIndex();
4071 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004072 }
4073
4074 if (!Reg)
4075 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004076
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004077 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4078 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004079 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004080 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004081 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004082}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004083
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004084// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004085#if defined(_MSC_VER) && defined(setjmp) && \
4086 !defined(setjmp_undefined_for_msvc)
4087# pragma push_macro("setjmp")
4088# undef setjmp
4089# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004090#endif
4091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004092/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4093/// we want to emit this as a call to a named external function, return the name
4094/// otherwise lower it and return null.
4095const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004096SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004097 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004098 SDValue Res;
4099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004100 switch (Intrinsic) {
4101 default:
4102 // By default, turn this into a target intrinsic node.
4103 visitTargetIntrinsic(I, Intrinsic);
4104 return 0;
4105 case Intrinsic::vastart: visitVAStart(I); return 0;
4106 case Intrinsic::vaend: visitVAEnd(I); return 0;
4107 case Intrinsic::vacopy: visitVACopy(I); return 0;
4108 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004109 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004110 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004111 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004112 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004113 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004114 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004115 return 0;
4116 case Intrinsic::setjmp:
4117 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004118 case Intrinsic::longjmp:
4119 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004120 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004121 // Assert for address < 256 since we support only user defined address
4122 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004123 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004124 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004125 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004126 < 256 &&
4127 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004128 SDValue Op1 = getValue(I.getArgOperand(0));
4129 SDValue Op2 = getValue(I.getArgOperand(1));
4130 SDValue Op3 = getValue(I.getArgOperand(2));
4131 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4132 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004133 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004134 MachinePointerInfo(I.getArgOperand(0)),
4135 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004136 return 0;
4137 }
Chris Lattner824b9582008-11-21 16:42:48 +00004138 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004139 // Assert for address < 256 since we support only user defined address
4140 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004141 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004142 < 256 &&
4143 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004144 SDValue Op1 = getValue(I.getArgOperand(0));
4145 SDValue Op2 = getValue(I.getArgOperand(1));
4146 SDValue Op3 = getValue(I.getArgOperand(2));
4147 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4148 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004149 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004150 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004151 return 0;
4152 }
Chris Lattner824b9582008-11-21 16:42:48 +00004153 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004154 // Assert for address < 256 since we support only user defined address
4155 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004156 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004157 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004158 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004159 < 256 &&
4160 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004161 SDValue Op1 = getValue(I.getArgOperand(0));
4162 SDValue Op2 = getValue(I.getArgOperand(1));
4163 SDValue Op3 = getValue(I.getArgOperand(2));
4164 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4165 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004167 MachinePointerInfo(I.getArgOperand(0)),
4168 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004169 return 0;
4170 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004171 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004172 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004173 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004174 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004175 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004176 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004177
4178 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4179 // but do not always have a corresponding SDNode built. The SDNodeOrder
4180 // absolute, but not relative, values are different depending on whether
4181 // debug info exists.
4182 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004183
4184 // Check if address has undef value.
4185 if (isa<UndefValue>(Address) ||
4186 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004187 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004188 return 0;
4189 }
4190
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004191 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004192 if (!N.getNode() && isa<Argument>(Address))
4193 // Check unused arguments map.
4194 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004195 SDDbgValue *SDV;
4196 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004197 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004198 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004199 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4200 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4201 Address = BCI->getOperand(0);
4202 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4203
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004204 if (isParameter && !AI) {
4205 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4206 if (FINode)
4207 // Byval parameter. We have a frame index at this point.
4208 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4209 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004210 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004211 // Can't do anything with other non-AI cases yet. This might be a
4212 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004213 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004214 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004215 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004216 } else if (AI)
4217 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4218 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004219 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004220 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004221 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004222 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004223 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004224 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4225 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004226 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004227 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004228 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004229 // If variable is pinned by a alloca in dominating bb then
4230 // use StaticAllocaMap.
4231 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004232 if (AI->getParent() != DI.getParent()) {
4233 DenseMap<const AllocaInst*, int>::iterator SI =
4234 FuncInfo.StaticAllocaMap.find(AI);
4235 if (SI != FuncInfo.StaticAllocaMap.end()) {
4236 SDV = DAG.getDbgValue(Variable, SI->second,
4237 0, dl, SDNodeOrder);
4238 DAG.AddDbgValue(SDV, 0, false);
4239 return 0;
4240 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004241 }
4242 }
Devang Patelafeaae72010-12-06 22:39:26 +00004243 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004244 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004245 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004246 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004247 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004248 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004249 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004250 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004251 return 0;
4252
4253 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004254 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004255 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004256 if (!V)
4257 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004258
4259 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4260 // but do not always have a corresponding SDNode built. The SDNodeOrder
4261 // absolute, but not relative, values are different depending on whether
4262 // debug info exists.
4263 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004264 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004265 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004266 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4267 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004268 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004269 // Do not use getValue() in here; we don't want to generate code at
4270 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004271 SDValue N = NodeMap[V];
4272 if (!N.getNode() && isa<Argument>(V))
4273 // Check unused arguments map.
4274 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004275 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004276 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004277 SDV = DAG.getDbgValue(Variable, N.getNode(),
4278 N.getResNo(), Offset, dl, SDNodeOrder);
4279 DAG.AddDbgValue(SDV, N.getNode(), false);
4280 }
Devang Patela778f5c2011-02-18 22:43:42 +00004281 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004282 // Do not call getValue(V) yet, as we don't want to generate code.
4283 // Remember it for later.
4284 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4285 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004286 } else {
Devang Patel00190342010-03-15 19:15:44 +00004287 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004288 // data available is an unreferenced parameter.
4289 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004290 }
Devang Patel00190342010-03-15 19:15:44 +00004291 }
4292
4293 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004294 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004295 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004296 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004297 // Don't handle byval struct arguments or VLAs, for example.
4298 if (!AI)
4299 return 0;
4300 DenseMap<const AllocaInst*, int>::iterator SI =
4301 FuncInfo.StaticAllocaMap.find(AI);
4302 if (SI == FuncInfo.StaticAllocaMap.end())
4303 return 0; // VLAs.
4304 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004305
Chris Lattner512063d2010-04-05 06:19:28 +00004306 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4307 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4308 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004309 return 0;
4310 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004311 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004312 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004313 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004314 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 SDValue Ops[1];
4317 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004318 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004319 setValue(&I, Op);
4320 DAG.setRoot(Op.getValue(1));
4321 return 0;
4322 }
4323
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004324 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004325 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004326 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004327 if (CallMBB->isLandingPad())
4328 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004329 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004331 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004333 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4334 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004335 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004337
Chris Lattner3a5815f2009-09-17 23:54:54 +00004338 // Insert the EHSELECTION instruction.
4339 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4340 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004341 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004342 Ops[1] = getRoot();
4343 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004344 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004345 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 return 0;
4347 }
4348
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004349 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004350 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004351 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004352 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4353 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004354 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 return 0;
4356 }
4357
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004358 case Intrinsic::eh_return_i32:
4359 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004360 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4361 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4362 MVT::Other,
4363 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004364 getValue(I.getArgOperand(0)),
4365 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004366 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004367 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004368 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004369 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004370 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004371 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004372 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004373 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004374 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004375 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004376 TLI.getPointerTy()),
4377 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004378 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004379 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004380 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004381 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4382 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004383 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004385 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004386 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004387 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004388 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004389 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004390
Chris Lattner512063d2010-04-05 06:19:28 +00004391 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004392 return 0;
4393 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004394 case Intrinsic::eh_sjlj_setjmp: {
4395 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004396 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004397 return 0;
4398 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004399 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004400 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004401 getRoot(), getValue(I.getArgOperand(0))));
4402 return 0;
4403 }
4404 case Intrinsic::eh_sjlj_dispatch_setup: {
4405 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendlingf05b1dc2011-04-05 01:37:43 +00004406 getRoot()));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004407 return 0;
4408 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004409
Dale Johannesen0488fb62010-09-30 23:57:10 +00004410 case Intrinsic::x86_mmx_pslli_w:
4411 case Intrinsic::x86_mmx_pslli_d:
4412 case Intrinsic::x86_mmx_pslli_q:
4413 case Intrinsic::x86_mmx_psrli_w:
4414 case Intrinsic::x86_mmx_psrli_d:
4415 case Intrinsic::x86_mmx_psrli_q:
4416 case Intrinsic::x86_mmx_psrai_w:
4417 case Intrinsic::x86_mmx_psrai_d: {
4418 SDValue ShAmt = getValue(I.getArgOperand(1));
4419 if (isa<ConstantSDNode>(ShAmt)) {
4420 visitTargetIntrinsic(I, Intrinsic);
4421 return 0;
4422 }
4423 unsigned NewIntrinsic = 0;
4424 EVT ShAmtVT = MVT::v2i32;
4425 switch (Intrinsic) {
4426 case Intrinsic::x86_mmx_pslli_w:
4427 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4428 break;
4429 case Intrinsic::x86_mmx_pslli_d:
4430 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4431 break;
4432 case Intrinsic::x86_mmx_pslli_q:
4433 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4434 break;
4435 case Intrinsic::x86_mmx_psrli_w:
4436 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4437 break;
4438 case Intrinsic::x86_mmx_psrli_d:
4439 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4440 break;
4441 case Intrinsic::x86_mmx_psrli_q:
4442 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4443 break;
4444 case Intrinsic::x86_mmx_psrai_w:
4445 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4446 break;
4447 case Intrinsic::x86_mmx_psrai_d:
4448 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4449 break;
4450 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4451 }
4452
4453 // The vector shift intrinsics with scalars uses 32b shift amounts but
4454 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4455 // to be zero.
4456 // We must do this early because v2i32 is not a legal type.
4457 DebugLoc dl = getCurDebugLoc();
4458 SDValue ShOps[2];
4459 ShOps[0] = ShAmt;
4460 ShOps[1] = DAG.getConstant(0, MVT::i32);
4461 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4462 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004463 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004464 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4465 DAG.getConstant(NewIntrinsic, MVT::i32),
4466 getValue(I.getArgOperand(0)), ShAmt);
4467 setValue(&I, Res);
4468 return 0;
4469 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004470 case Intrinsic::convertff:
4471 case Intrinsic::convertfsi:
4472 case Intrinsic::convertfui:
4473 case Intrinsic::convertsif:
4474 case Intrinsic::convertuif:
4475 case Intrinsic::convertss:
4476 case Intrinsic::convertsu:
4477 case Intrinsic::convertus:
4478 case Intrinsic::convertuu: {
4479 ISD::CvtCode Code = ISD::CVT_INVALID;
4480 switch (Intrinsic) {
4481 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4482 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4483 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4484 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4485 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4486 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4487 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4488 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4489 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4490 }
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004492 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004493 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4494 DAG.getValueType(DestVT),
4495 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004496 getValue(I.getArgOperand(1)),
4497 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004498 Code);
4499 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004500 return 0;
4501 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004503 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004504 getValue(I.getArgOperand(0)).getValueType(),
4505 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 return 0;
4507 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004508 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4509 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 return 0;
4511 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004512 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004513 getValue(I.getArgOperand(0)).getValueType(),
4514 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 return 0;
4516 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004517 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004518 getValue(I.getArgOperand(0)).getValueType(),
4519 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004521 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004522 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004523 return 0;
4524 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004525 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004526 return 0;
4527 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004528 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004529 return 0;
4530 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004531 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004532 return 0;
4533 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004534 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004535 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004536 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004537 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004539 case Intrinsic::convert_to_fp16:
4540 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004541 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004542 return 0;
4543 case Intrinsic::convert_from_fp16:
4544 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004545 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004546 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004548 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004549 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004550 return 0;
4551 }
4552 case Intrinsic::readcyclecounter: {
4553 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004554 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4555 DAG.getVTList(MVT::i64, MVT::Other),
4556 &Op, 1);
4557 setValue(&I, Res);
4558 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 return 0;
4560 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004562 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004563 getValue(I.getArgOperand(0)).getValueType(),
4564 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 return 0;
4566 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004567 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004569 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 return 0;
4571 }
4572 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004573 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004575 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004576 return 0;
4577 }
4578 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004579 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004580 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004581 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 return 0;
4583 }
4584 case Intrinsic::stacksave: {
4585 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004586 Res = DAG.getNode(ISD::STACKSAVE, dl,
4587 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4588 setValue(&I, Res);
4589 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 return 0;
4591 }
4592 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004593 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004594 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 return 0;
4596 }
Bill Wendling57344502008-11-18 11:01:33 +00004597 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004598 // Emit code into the DAG to store the stack guard onto the stack.
4599 MachineFunction &MF = DAG.getMachineFunction();
4600 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004601 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004602
Gabor Greif0635f352010-06-25 09:38:13 +00004603 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4604 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004605
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004606 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004607 MFI->setStackProtectorIndex(FI);
4608
4609 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4610
4611 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004612 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004613 MachinePointerInfo::getFixedStack(FI),
4614 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004615 setValue(&I, Res);
4616 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004617 return 0;
4618 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004619 case Intrinsic::objectsize: {
4620 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004621 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004622
4623 assert(CI && "Non-constant type in __builtin_object_size?");
4624
Gabor Greif0635f352010-06-25 09:38:13 +00004625 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004626 EVT Ty = Arg.getValueType();
4627
Dan Gohmane368b462010-06-18 14:22:04 +00004628 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004629 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004630 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004631 Res = DAG.getConstant(0, Ty);
4632
4633 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004634 return 0;
4635 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004636 case Intrinsic::var_annotation:
4637 // Discard annotate attributes
4638 return 0;
4639
4640 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004641 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004642
4643 SDValue Ops[6];
4644 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004645 Ops[1] = getValue(I.getArgOperand(0));
4646 Ops[2] = getValue(I.getArgOperand(1));
4647 Ops[3] = getValue(I.getArgOperand(2));
4648 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 Ops[5] = DAG.getSrcValue(F);
4650
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004651 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4652 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4653 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004655 setValue(&I, Res);
4656 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 return 0;
4658 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 case Intrinsic::gcroot:
4660 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004661 const Value *Alloca = I.getArgOperand(0);
4662 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4665 GFI->addStackRoot(FI->getIndex(), TypeMap);
4666 }
4667 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004668 case Intrinsic::gcread:
4669 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004670 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004672 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004673 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004675 case Intrinsic::trap: {
4676 StringRef TrapFuncName = getTrapFunctionName();
4677 if (TrapFuncName.empty()) {
4678 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4679 return 0;
4680 }
4681 TargetLowering::ArgListTy Args;
4682 std::pair<SDValue, SDValue> Result =
4683 TLI.LowerCallTo(getRoot(), I.getType(),
4684 false, false, false, false, 0, CallingConv::C,
4685 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4686 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4687 Args, DAG, getCurDebugLoc());
4688 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004690 }
Bill Wendlingef375462008-11-21 02:38:44 +00004691 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004692 return implVisitAluOverflow(I, ISD::UADDO);
4693 case Intrinsic::sadd_with_overflow:
4694 return implVisitAluOverflow(I, ISD::SADDO);
4695 case Intrinsic::usub_with_overflow:
4696 return implVisitAluOverflow(I, ISD::USUBO);
4697 case Intrinsic::ssub_with_overflow:
4698 return implVisitAluOverflow(I, ISD::SSUBO);
4699 case Intrinsic::umul_with_overflow:
4700 return implVisitAluOverflow(I, ISD::UMULO);
4701 case Intrinsic::smul_with_overflow:
4702 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 case Intrinsic::prefetch: {
4705 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004706 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004708 Ops[1] = getValue(I.getArgOperand(0));
4709 Ops[2] = getValue(I.getArgOperand(1));
4710 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004711 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4712 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004713 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004714 EVT::getIntegerVT(*Context, 8),
4715 MachinePointerInfo(I.getArgOperand(0)),
4716 0, /* align */
4717 false, /* volatile */
4718 rw==0, /* read */
4719 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 return 0;
4721 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 case Intrinsic::memory_barrier: {
4723 SDValue Ops[6];
4724 Ops[0] = getRoot();
4725 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004726 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727
Bill Wendling4533cac2010-01-28 21:51:40 +00004728 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 return 0;
4730 }
4731 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004732 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004733 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004734 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004735 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004736 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004737 getValue(I.getArgOperand(0)),
4738 getValue(I.getArgOperand(1)),
4739 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004740 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741 setValue(&I, L);
4742 DAG.setRoot(L.getValue(1));
4743 return 0;
4744 }
4745 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004756 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004758 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004760 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004762 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004764 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004766 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004767
4768 case Intrinsic::invariant_start:
4769 case Intrinsic::lifetime_start:
4770 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004771 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004772 return 0;
4773 case Intrinsic::invariant_end:
4774 case Intrinsic::lifetime_end:
4775 // Discard region information.
4776 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004777 }
4778}
4779
Dan Gohman46510a72010-04-15 01:51:59 +00004780void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004781 bool isTailCall,
4782 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004783 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4784 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004785 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004786 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004787 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004788
4789 TargetLowering::ArgListTy Args;
4790 TargetLowering::ArgListEntry Entry;
4791 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004792
4793 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004794 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004795 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004796 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4797 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004798
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004799 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004800 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004801
4802 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004803 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004804
4805 if (!CanLowerReturn) {
4806 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4807 FTy->getReturnType());
4808 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4809 FTy->getReturnType());
4810 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004811 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4813
Chris Lattnerecf42c42010-09-21 16:36:31 +00004814 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815 Entry.Node = DemoteStackSlot;
4816 Entry.Ty = StackSlotPtrType;
4817 Entry.isSExt = false;
4818 Entry.isZExt = false;
4819 Entry.isInReg = false;
4820 Entry.isSRet = true;
4821 Entry.isNest = false;
4822 Entry.isByVal = false;
4823 Entry.Alignment = Align;
4824 Args.push_back(Entry);
4825 RetTy = Type::getVoidTy(FTy->getContext());
4826 }
4827
Dan Gohman46510a72010-04-15 01:51:59 +00004828 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004829 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 SDValue ArgNode = getValue(*i);
4831 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4832
4833 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004834 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4835 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4836 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4837 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4838 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4839 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004840 Entry.Alignment = CS.getParamAlignment(attrInd);
4841 Args.push_back(Entry);
4842 }
4843
Chris Lattner512063d2010-04-05 06:19:28 +00004844 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004845 // Insert a label before the invoke call to mark the try range. This can be
4846 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004847 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004848
Jim Grosbachca752c92010-01-28 01:45:32 +00004849 // For SjLj, keep track of which landing pads go with which invokes
4850 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004851 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004852 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004853 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004854 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004855 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004856 }
4857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 // Both PendingLoads and PendingExports must be flushed here;
4859 // this call might not return.
4860 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004861 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862 }
4863
Dan Gohman98ca4f22009-08-05 01:29:28 +00004864 // Check if target-independent constraints permit a tail call here.
4865 // Target-dependent constraints are checked within TLI.LowerCallTo.
4866 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004867 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004868 isTailCall = false;
4869
Dan Gohmanbadcda42010-08-28 00:51:03 +00004870 // If there's a possibility that fast-isel has already selected some amount
4871 // of the current basic block, don't emit a tail call.
4872 if (isTailCall && EnableFastISel)
4873 isTailCall = false;
4874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004876 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004877 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004878 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004879 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004880 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004881 isTailCall,
4882 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004883 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004884 assert((isTailCall || Result.second.getNode()) &&
4885 "Non-null chain expected with non-tail call!");
4886 assert((Result.second.getNode() || !Result.first.getNode()) &&
4887 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004888 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004890 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004891 // The instruction result is the result of loading from the
4892 // hidden sret parameter.
4893 SmallVector<EVT, 1> PVTs;
4894 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4895
4896 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4897 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4898 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004899 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004900 SmallVector<SDValue, 4> Values(NumValues);
4901 SmallVector<SDValue, 4> Chains(NumValues);
4902
4903 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004904 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4905 DemoteStackSlot,
4906 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004907 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004908 Add,
4909 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4910 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004911 Values[i] = L;
4912 Chains[i] = L.getValue(1);
4913 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004914
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004915 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4916 MVT::Other, &Chains[0], NumValues);
4917 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004918
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004919 // Collect the legal value parts into potentially illegal values
4920 // that correspond to the original function's return values.
4921 SmallVector<EVT, 4> RetTys;
4922 RetTy = FTy->getReturnType();
4923 ComputeValueVTs(TLI, RetTy, RetTys);
4924 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4925 SmallVector<SDValue, 4> ReturnValues;
4926 unsigned CurReg = 0;
4927 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4928 EVT VT = RetTys[I];
4929 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4930 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004931
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004932 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004933 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004934 RegisterVT, VT, AssertOp);
4935 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004936 CurReg += NumRegs;
4937 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004938
Bill Wendling4533cac2010-01-28 21:51:40 +00004939 setValue(CS.getInstruction(),
4940 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4941 DAG.getVTList(&RetTys[0], RetTys.size()),
4942 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004943 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004944
Evan Chengc249e482011-04-01 19:57:01 +00004945 // Assign order to nodes here. If the call does not produce a result, it won't
4946 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00004947 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00004948 // As a special case, a null chain means that a tail call has been emitted and
4949 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00004950 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00004951 ++SDNodeOrder;
4952 AssignOrderingToNode(DAG.getRoot().getNode());
4953 } else {
4954 DAG.setRoot(Result.second);
4955 ++SDNodeOrder;
4956 AssignOrderingToNode(Result.second.getNode());
4957 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958
Chris Lattner512063d2010-04-05 06:19:28 +00004959 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 // Insert a label at the end of the invoke call to mark the try range. This
4961 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004962 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004963 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004964
4965 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004966 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004967 }
4968}
4969
Chris Lattner8047d9a2009-12-24 00:37:38 +00004970/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4971/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004972static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4973 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004974 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004975 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004976 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004977 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004978 if (C->isNullValue())
4979 continue;
4980 // Unknown instruction.
4981 return false;
4982 }
4983 return true;
4984}
4985
Dan Gohman46510a72010-04-15 01:51:59 +00004986static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4987 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004988 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004989
Chris Lattner8047d9a2009-12-24 00:37:38 +00004990 // Check to see if this load can be trivially constant folded, e.g. if the
4991 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004992 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004994 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004995 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004996
Dan Gohman46510a72010-04-15 01:51:59 +00004997 if (const Constant *LoadCst =
4998 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4999 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005000 return Builder.getValue(LoadCst);
5001 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005002
Chris Lattner8047d9a2009-12-24 00:37:38 +00005003 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5004 // still constant memory, the input chain can be the entry node.
5005 SDValue Root;
5006 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005007
Chris Lattner8047d9a2009-12-24 00:37:38 +00005008 // Do not serialize (non-volatile) loads of constant memory with anything.
5009 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5010 Root = Builder.DAG.getEntryNode();
5011 ConstantMemory = true;
5012 } else {
5013 // Do not serialize non-volatile loads against each other.
5014 Root = Builder.DAG.getRoot();
5015 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005016
Chris Lattner8047d9a2009-12-24 00:37:38 +00005017 SDValue Ptr = Builder.getValue(PtrVal);
5018 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005019 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005020 false /*volatile*/,
5021 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005022
Chris Lattner8047d9a2009-12-24 00:37:38 +00005023 if (!ConstantMemory)
5024 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5025 return LoadVal;
5026}
5027
5028
5029/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5030/// If so, return true and lower it, otherwise return false and it will be
5031/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005032bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005033 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005034 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005035 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005036
Gabor Greif0635f352010-06-25 09:38:13 +00005037 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005038 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005039 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005040 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005041 return false;
5042
Gabor Greif0635f352010-06-25 09:38:13 +00005043 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005044
Chris Lattner8047d9a2009-12-24 00:37:38 +00005045 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5046 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005047 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5048 bool ActuallyDoIt = true;
5049 MVT LoadVT;
5050 const Type *LoadTy;
5051 switch (Size->getZExtValue()) {
5052 default:
5053 LoadVT = MVT::Other;
5054 LoadTy = 0;
5055 ActuallyDoIt = false;
5056 break;
5057 case 2:
5058 LoadVT = MVT::i16;
5059 LoadTy = Type::getInt16Ty(Size->getContext());
5060 break;
5061 case 4:
5062 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005063 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005064 break;
5065 case 8:
5066 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005067 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005068 break;
5069 /*
5070 case 16:
5071 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005072 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005073 LoadTy = VectorType::get(LoadTy, 4);
5074 break;
5075 */
5076 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005077
Chris Lattner04b091a2009-12-24 01:07:17 +00005078 // This turns into unaligned loads. We only do this if the target natively
5079 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5080 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005081
Chris Lattner04b091a2009-12-24 01:07:17 +00005082 // Require that we can find a legal MVT, and only do this if the target
5083 // supports unaligned loads of that type. Expanding into byte loads would
5084 // bloat the code.
5085 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5086 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5087 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5088 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5089 ActuallyDoIt = false;
5090 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005091
Chris Lattner04b091a2009-12-24 01:07:17 +00005092 if (ActuallyDoIt) {
5093 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5094 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005095
Chris Lattner04b091a2009-12-24 01:07:17 +00005096 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5097 ISD::SETNE);
5098 EVT CallVT = TLI.getValueType(I.getType(), true);
5099 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5100 return true;
5101 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005102 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005103
5104
Chris Lattner8047d9a2009-12-24 00:37:38 +00005105 return false;
5106}
5107
5108
Dan Gohman46510a72010-04-15 01:51:59 +00005109void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005110 // Handle inline assembly differently.
5111 if (isa<InlineAsm>(I.getCalledValue())) {
5112 visitInlineAsm(&I);
5113 return;
5114 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005115
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005116 // See if any floating point values are being passed to this function. This is
5117 // used to emit an undefined reference to fltused on Windows.
5118 const FunctionType *FT =
5119 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5120 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5121 if (FT->isVarArg() &&
5122 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5123 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5124 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005125 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005126 i != e; ++i) {
5127 if (!i->isFloatingPointTy()) continue;
5128 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5129 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005130 }
5131 }
5132 }
5133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 const char *RenameFn = 0;
5135 if (Function *F = I.getCalledFunction()) {
5136 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005137 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005138 if (unsigned IID = II->getIntrinsicID(F)) {
5139 RenameFn = visitIntrinsicCall(I, IID);
5140 if (!RenameFn)
5141 return;
5142 }
5143 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005144 if (unsigned IID = F->getIntrinsicID()) {
5145 RenameFn = visitIntrinsicCall(I, IID);
5146 if (!RenameFn)
5147 return;
5148 }
5149 }
5150
5151 // Check for well-known libc/libm calls. If the function is internal, it
5152 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005153 if (!F->hasLocalLinkage() && F->hasName()) {
5154 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005155 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005156 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005157 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5158 I.getType() == I.getArgOperand(0)->getType() &&
5159 I.getType() == I.getArgOperand(1)->getType()) {
5160 SDValue LHS = getValue(I.getArgOperand(0));
5161 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005162 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5163 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164 return;
5165 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005166 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005167 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005168 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5169 I.getType() == I.getArgOperand(0)->getType()) {
5170 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005171 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5172 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005173 return;
5174 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005175 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005176 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005177 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5178 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005179 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005180 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005181 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5182 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 return;
5184 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005185 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005186 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005187 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5188 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005189 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005190 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005191 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5192 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005193 return;
5194 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005195 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005196 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005197 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5198 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005199 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005200 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005201 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5202 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005203 return;
5204 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005205 } else if (Name == "memcmp") {
5206 if (visitMemCmpCall(I))
5207 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 }
5209 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 SDValue Callee;
5213 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005214 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 else
Bill Wendling056292f2008-09-16 21:48:12 +00005216 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217
Bill Wendling0d580132009-12-23 01:28:19 +00005218 // Check if we can potentially perform a tail call. More detailed checking is
5219 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005220 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221}
5222
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005223namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225/// AsmOperandInfo - This contains information for each constraint that we are
5226/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005227class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005228public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 /// CallOperand - If this is the result output operand or a clobber
5230 /// this is null, otherwise it is the incoming operand to the CallInst.
5231 /// This gets modified as the asm is processed.
5232 SDValue CallOperand;
5233
5234 /// AssignedRegs - If this is a register or register class operand, this
5235 /// contains the set of register corresponding to the operand.
5236 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005237
John Thompsoneac6e1d2010-09-13 18:15:37 +00005238 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5240 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5243 /// busy in OutputRegs/InputRegs.
5244 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 std::set<unsigned> &InputRegs,
5247 const TargetRegisterInfo &TRI) const {
5248 if (isOutReg) {
5249 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5250 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5251 }
5252 if (isInReg) {
5253 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5254 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5255 }
5256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
Owen Andersone50ed302009-08-10 22:56:29 +00005258 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005259 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005261 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005262 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005263 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005265
Chris Lattner81249c92008-10-17 17:05:25 +00005266 if (isa<BasicBlock>(CallOperandVal))
5267 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005268
Chris Lattner81249c92008-10-17 17:05:25 +00005269 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
Eric Christophercef81b72011-05-09 20:04:43 +00005271 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005272 // If this is an indirect operand, the operand is a pointer to the
5273 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005274 if (isIndirect) {
5275 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5276 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005277 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005278 OpTy = PtrTy->getElementType();
5279 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005280
Eric Christophercef81b72011-05-09 20:04:43 +00005281 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
5282 if (const StructType *STy = dyn_cast<StructType>(OpTy))
5283 if (STy->getNumElements() == 1)
5284 OpTy = STy->getElementType(0);
5285
Chris Lattner81249c92008-10-17 17:05:25 +00005286 // If OpTy is not a single value, it may be a struct/union that we
5287 // can tile with integers.
5288 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5289 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5290 switch (BitSize) {
5291 default: break;
5292 case 1:
5293 case 8:
5294 case 16:
5295 case 32:
5296 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005297 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005298 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005299 break;
5300 }
5301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302
Chris Lattner81249c92008-10-17 17:05:25 +00005303 return TLI.getValueType(OpTy, true);
5304 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306private:
5307 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5308 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005309 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310 const TargetRegisterInfo &TRI) {
5311 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5312 Regs.insert(Reg);
5313 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5314 for (; *Aliases; ++Aliases)
5315 Regs.insert(*Aliases);
5316 }
5317};
Dan Gohman462f6b52010-05-29 17:53:24 +00005318
John Thompson44ab89e2010-10-29 17:29:13 +00005319typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5320
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005321} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005322
Dan Gohman462f6b52010-05-29 17:53:24 +00005323/// isAllocatableRegister - If the specified register is safe to allocate,
5324/// i.e. it isn't a stack pointer or some other special register, return the
5325/// register class for the register. Otherwise, return null.
5326static const TargetRegisterClass *
5327isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5328 const TargetLowering &TLI,
5329 const TargetRegisterInfo *TRI) {
5330 EVT FoundVT = MVT::Other;
5331 const TargetRegisterClass *FoundRC = 0;
5332 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5333 E = TRI->regclass_end(); RCI != E; ++RCI) {
5334 EVT ThisVT = MVT::Other;
5335
5336 const TargetRegisterClass *RC = *RCI;
5337 // If none of the value types for this register class are valid, we
5338 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5339 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5340 I != E; ++I) {
5341 if (TLI.isTypeLegal(*I)) {
5342 // If we have already found this register in a different register class,
5343 // choose the one with the largest VT specified. For example, on
5344 // PowerPC, we favor f64 register classes over f32.
5345 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5346 ThisVT = *I;
5347 break;
5348 }
5349 }
5350 }
5351
5352 if (ThisVT == MVT::Other) continue;
5353
5354 // NOTE: This isn't ideal. In particular, this might allocate the
5355 // frame pointer in functions that need it (due to them not being taken
5356 // out of allocation, because a variable sized allocation hasn't been seen
5357 // yet). This is a slight code pessimization, but should still work.
5358 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5359 E = RC->allocation_order_end(MF); I != E; ++I)
5360 if (*I == Reg) {
5361 // We found a matching register class. Keep looking at others in case
5362 // we find one with larger registers that this physreg is also in.
5363 FoundRC = RC;
5364 FoundVT = ThisVT;
5365 break;
5366 }
5367 }
5368 return FoundRC;
5369}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370
5371/// GetRegistersForValue - Assign registers (virtual or physical) for the
5372/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005373/// register allocator to handle the assignment process. However, if the asm
5374/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375/// allocation. This produces generally horrible, but correct, code.
5376///
5377/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378/// Input and OutputRegs are the set of already allocated physical registers.
5379///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005380static void GetRegistersForValue(SelectionDAG &DAG,
5381 const TargetLowering &TLI,
5382 DebugLoc DL,
5383 SDISelAsmOperandInfo &OpInfo,
5384 std::set<unsigned> &OutputRegs,
5385 std::set<unsigned> &InputRegs) {
5386 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 // Compute whether this value requires an input register, an output register,
5389 // or both.
5390 bool isOutReg = false;
5391 bool isInReg = false;
5392 switch (OpInfo.Type) {
5393 case InlineAsm::isOutput:
5394 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395
5396 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005397 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005398 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005399 break;
5400 case InlineAsm::isInput:
5401 isInReg = true;
5402 isOutReg = false;
5403 break;
5404 case InlineAsm::isClobber:
5405 isOutReg = true;
5406 isInReg = true;
5407 break;
5408 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
5410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005411 MachineFunction &MF = DAG.getMachineFunction();
5412 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005414 // If this is a constraint for a single physreg, or a constraint for a
5415 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005416 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5418 OpInfo.ConstraintVT);
5419
5420 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005422 // If this is a FP input in an integer register (or visa versa) insert a bit
5423 // cast of the input value. More generally, handle any case where the input
5424 // value disagrees with the register class we plan to stick this in.
5425 if (OpInfo.Type == InlineAsm::isInput &&
5426 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005427 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005428 // types are identical size, use a bitcast to convert (e.g. two differing
5429 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005430 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005431 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005432 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005433 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005434 OpInfo.ConstraintVT = RegVT;
5435 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5436 // If the input is a FP value and we want it in FP registers, do a
5437 // bitcast to the corresponding integer type. This turns an f64 value
5438 // into i64, which can be passed with two i32 values on a 32-bit
5439 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005440 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005441 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005442 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005443 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005444 OpInfo.ConstraintVT = RegVT;
5445 }
5446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Owen Anderson23b9b192009-08-12 00:36:31 +00005448 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005449 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005450
Owen Andersone50ed302009-08-10 22:56:29 +00005451 EVT RegVT;
5452 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453
5454 // If this is a constraint for a specific physical register, like {r17},
5455 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005456 if (unsigned AssignedReg = PhysReg.first) {
5457 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005459 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 // Get the actual register value type. This is important, because the user
5462 // may have asked for (e.g.) the AX register in i32 type. We need to
5463 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005464 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005467 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468
5469 // If this is an expanded reference, add the rest of the regs to Regs.
5470 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005471 TargetRegisterClass::iterator I = RC->begin();
5472 for (; *I != AssignedReg; ++I)
5473 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 // Already added the first reg.
5476 --NumRegs; ++I;
5477 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005478 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479 Regs.push_back(*I);
5480 }
5481 }
Bill Wendling651ad132009-12-22 01:25:10 +00005482
Dan Gohman7451d3e2010-05-29 17:03:36 +00005483 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5485 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5486 return;
5487 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 // Otherwise, if this was a reference to an LLVM register class, create vregs
5490 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005491 if (const TargetRegisterClass *RC = PhysReg.second) {
5492 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005494 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495
Evan Chengfb112882009-03-23 08:01:15 +00005496 // Create the appropriate number of virtual registers.
5497 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5498 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005499 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005500
Dan Gohman7451d3e2010-05-29 17:03:36 +00005501 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005502 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005504
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005505 // This is a reference to a register class that doesn't directly correspond
5506 // to an LLVM register class. Allocate NumRegs consecutive, available,
5507 // registers from the class.
5508 std::vector<unsigned> RegClassRegs
5509 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5510 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5513 unsigned NumAllocated = 0;
5514 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5515 unsigned Reg = RegClassRegs[i];
5516 // See if this register is available.
5517 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5518 (isInReg && InputRegs.count(Reg))) { // Already used.
5519 // Make sure we find consecutive registers.
5520 NumAllocated = 0;
5521 continue;
5522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 // Check to see if this register is allocatable (i.e. don't give out the
5525 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005526 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5527 if (!RC) { // Couldn't allocate this register.
5528 // Reset NumAllocated to make sure we return consecutive registers.
5529 NumAllocated = 0;
5530 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 // Okay, this register is good, we can use it.
5534 ++NumAllocated;
5535
5536 // If we allocated enough consecutive registers, succeed.
5537 if (NumAllocated == NumRegs) {
5538 unsigned RegStart = (i-NumAllocated)+1;
5539 unsigned RegEnd = i+1;
5540 // Mark all of the allocated registers used.
5541 for (unsigned i = RegStart; i != RegEnd; ++i)
5542 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005543
Dan Gohman7451d3e2010-05-29 17:03:36 +00005544 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 OpInfo.ConstraintVT);
5546 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5547 return;
5548 }
5549 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 // Otherwise, we couldn't allocate enough registers for this.
5552}
5553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554/// visitInlineAsm - Handle a call to an InlineAsm object.
5555///
Dan Gohman46510a72010-04-15 01:51:59 +00005556void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5557 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558
5559 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005560 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005562 std::set<unsigned> OutputRegs, InputRegs;
5563
Evan Chengce1cdac2011-05-06 20:52:23 +00005564 TargetLowering::AsmOperandInfoVector
5565 TargetConstraints = TLI.ParseConstraints(CS);
5566
John Thompsoneac6e1d2010-09-13 18:15:37 +00005567 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5570 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005571 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5572 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005574
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576
5577 // Compute the value type for each operand.
5578 switch (OpInfo.Type) {
5579 case InlineAsm::isOutput:
5580 // Indirect outputs just consume an argument.
5581 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005582 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005583 break;
5584 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005585
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 // The return value of the call is this value. As such, there is no
5587 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005588 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005589 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5591 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5592 } else {
5593 assert(ResNo == 0 && "Asm only has one result!");
5594 OpVT = TLI.getValueType(CS.getType());
5595 }
5596 ++ResNo;
5597 break;
5598 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005599 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 break;
5601 case InlineAsm::isClobber:
5602 // Nothing to do.
5603 break;
5604 }
5605
5606 // If this is an input or an indirect output, process the call argument.
5607 // BasicBlocks are labels, currently appearing only in asm's.
5608 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005609 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005610 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005611 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Owen Anderson1d0be152009-08-13 21:58:54 +00005615 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005619
John Thompsoneac6e1d2010-09-13 18:15:37 +00005620 // Indirect operand accesses access memory.
5621 if (OpInfo.isIndirect)
5622 hasMemory = true;
5623 else {
5624 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005625 TargetLowering::ConstraintType
5626 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005627 if (CType == TargetLowering::C_Memory) {
5628 hasMemory = true;
5629 break;
5630 }
5631 }
5632 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005633 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005634
John Thompsoneac6e1d2010-09-13 18:15:37 +00005635 SDValue Chain, Flag;
5636
5637 // We won't need to flush pending loads if this asm doesn't touch
5638 // memory and is nonvolatile.
5639 if (hasMemory || IA->hasSideEffects())
5640 Chain = getRoot();
5641 else
5642 Chain = DAG.getRoot();
5643
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005644 // Second pass over the constraints: compute which constraint option to use
5645 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005646 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005647 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005648
John Thompson54584742010-09-24 22:24:05 +00005649 // If this is an output operand with a matching input operand, look up the
5650 // matching input. If their types mismatch, e.g. one is an integer, the
5651 // other is floating point, or their sizes are different, flag it as an
5652 // error.
5653 if (OpInfo.hasMatchingInput()) {
5654 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005655
John Thompson54584742010-09-24 22:24:05 +00005656 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5657 if ((OpInfo.ConstraintVT.isInteger() !=
5658 Input.ConstraintVT.isInteger()) ||
5659 (OpInfo.ConstraintVT.getSizeInBits() !=
5660 Input.ConstraintVT.getSizeInBits())) {
5661 report_fatal_error("Unsupported asm: input constraint"
5662 " with a matching output constraint of"
5663 " incompatible type!");
5664 }
5665 Input.ConstraintVT = OpInfo.ConstraintVT;
5666 }
5667 }
5668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005670 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 // If this is a memory input, and if the operand is not indirect, do what we
5673 // need to to provide an address for the memory input.
5674 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5675 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005676 assert((OpInfo.isMultipleAlternative ||
5677 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005680 // Memory operands really want the address of the value. If we don't have
5681 // an indirect input, put it in the constpool if we can, otherwise spill
5682 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 // If the operand is a float, integer, or vector constant, spill to a
5685 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005686 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5688 isa<ConstantVector>(OpVal)) {
5689 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5690 TLI.getPointerTy());
5691 } else {
5692 // Otherwise, create a stack slot and emit a store to it before the
5693 // asm.
5694 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005695 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5697 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005698 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005700 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005701 OpInfo.CallOperand, StackSlot,
5702 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005703 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 OpInfo.CallOperand = StackSlot;
5705 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 // There is no longer a Value* corresponding to this operand.
5708 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005710 // It is now an indirect operand.
5711 OpInfo.isIndirect = true;
5712 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 // If this constraint is for a specific register, allocate it before
5715 // anything else.
5716 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005717 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5718 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005722 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5724 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726 // C_Register operands have already been allocated, Other/Memory don't need
5727 // to be.
5728 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005729 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5730 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005731 }
5732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5734 std::vector<SDValue> AsmNodeOperands;
5735 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5736 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005737 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5738 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005739
Chris Lattnerdecc2672010-04-07 05:20:54 +00005740 // If we have a !srcloc metadata node associated with it, we want to attach
5741 // this to the ultimately generated inline asm machineinstr. To do this, we
5742 // pass in the third operand as this (potentially null) inline asm MDNode.
5743 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5744 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005745
Evan Chengc36b7062011-01-07 23:50:32 +00005746 // Remember the HasSideEffect and AlignStack bits as operand 3.
5747 unsigned ExtraInfo = 0;
5748 if (IA->hasSideEffects())
5749 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5750 if (IA->isAlignStack())
5751 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5752 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5753 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 // Loop over all of the inputs, copying the operand values into the
5756 // appropriate registers and processing the output regs.
5757 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5760 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005761
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5763 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5764
5765 switch (OpInfo.Type) {
5766 case InlineAsm::isOutput: {
5767 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5768 OpInfo.ConstraintType != TargetLowering::C_Register) {
5769 // Memory output, or 'other' output (e.g. 'X' constraint).
5770 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5771
5772 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005773 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5774 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775 TLI.getPointerTy()));
5776 AsmNodeOperands.push_back(OpInfo.CallOperand);
5777 break;
5778 }
5779
5780 // Otherwise, this is a register or register class output.
5781
5782 // Copy the output from the appropriate register. Find a register that
5783 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005784 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005785 report_fatal_error("Couldn't allocate output reg for constraint '" +
5786 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787
5788 // If this is an indirect operand, store through the pointer after the
5789 // asm.
5790 if (OpInfo.isIndirect) {
5791 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5792 OpInfo.CallOperandVal));
5793 } else {
5794 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005795 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 // Concatenate this output onto the outputs list.
5797 RetValRegs.append(OpInfo.AssignedRegs);
5798 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 // Add information to the INLINEASM node to know that this register is
5801 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005802 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005803 InlineAsm::Kind_RegDefEarlyClobber :
5804 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005805 false,
5806 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005807 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005808 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 break;
5810 }
5811 case InlineAsm::isInput: {
5812 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005813
Chris Lattner6bdcda32008-10-17 16:47:46 +00005814 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005815 // If this is required to match an output register we have already set,
5816 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005817 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 // Scan until we find the definition we already emitted of this operand.
5820 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005821 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 for (; OperandNo; --OperandNo) {
5823 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005824 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005825 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005826 assert((InlineAsm::isRegDefKind(OpFlag) ||
5827 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5828 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005829 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005830 }
5831
Evan Cheng697cbbf2009-03-20 18:03:34 +00005832 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005833 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005834 if (InlineAsm::isRegDefKind(OpFlag) ||
5835 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005836 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005837 if (OpInfo.isIndirect) {
5838 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005839 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005840 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5841 " don't know how to handle tied "
5842 "indirect register inputs");
5843 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005847 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005848 MatchedRegs.RegVTs.push_back(RegVT);
5849 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005850 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005851 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005852 MatchedRegs.Regs.push_back
5853 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
5855 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005856 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005857 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005858 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005859 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005860 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005863
Chris Lattnerdecc2672010-04-07 05:20:54 +00005864 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5865 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5866 "Unexpected number of operands");
5867 // Add information to the INLINEASM node to know about this input.
5868 // See InlineAsm.h isUseOperandTiedToDef.
5869 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5870 OpInfo.getMatchedOperand());
5871 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5872 TLI.getPointerTy()));
5873 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5874 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Dale Johannesenb5611a62010-07-13 20:17:05 +00005877 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005878 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5879 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005880 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005881
Dale Johannesenb5611a62010-07-13 20:17:05 +00005882 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 std::vector<SDValue> Ops;
5884 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005885 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005886 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005887 report_fatal_error("Invalid operand for inline asm constraint '" +
5888 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005891 unsigned ResOpType =
5892 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 TLI.getPointerTy()));
5895 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5896 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005897 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005898
Chris Lattnerdecc2672010-04-07 05:20:54 +00005899 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5901 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5902 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005905 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005906 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 TLI.getPointerTy()));
5908 AsmNodeOperands.push_back(InOperandVal);
5909 break;
5910 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5913 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5914 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005915 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005916 "Don't know how to handle indirect register inputs yet!");
5917
5918 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005919 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005920 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005921 report_fatal_error("Couldn't allocate input reg for constraint '" +
5922 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923
Dale Johannesen66978ee2009-01-31 02:22:37 +00005924 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005925 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005926
Chris Lattnerdecc2672010-04-07 05:20:54 +00005927 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005928 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 break;
5930 }
5931 case InlineAsm::isClobber: {
5932 // Add the clobbered value to the operand list, so that the register
5933 // allocator is aware that the physreg got clobbered.
5934 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005935 OpInfo.AssignedRegs.AddInlineAsmOperands(
5936 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005937 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005938 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 break;
5940 }
5941 }
5942 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005943
Chris Lattnerdecc2672010-04-07 05:20:54 +00005944 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005945 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005947
Dale Johannesen66978ee2009-01-31 02:22:37 +00005948 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005949 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 &AsmNodeOperands[0], AsmNodeOperands.size());
5951 Flag = Chain.getValue(1);
5952
5953 // If this asm returns a register value, copy the result from that register
5954 // and set it as the value of the call.
5955 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005956 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005957 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005958
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005959 // FIXME: Why don't we do this for inline asms with MRVs?
5960 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005961 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005962
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005963 // If any of the results of the inline asm is a vector, it may have the
5964 // wrong width/num elts. This can happen for register classes that can
5965 // contain multiple different value types. The preg or vreg allocated may
5966 // not have the same VT as was expected. Convert it to the right type
5967 // with bit_convert.
5968 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005969 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005970 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005971
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005972 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005973 ResultType.isInteger() && Val.getValueType().isInteger()) {
5974 // If a result value was tied to an input value, the computed result may
5975 // have a wider width than the expected result. Extract the relevant
5976 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005977 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005978 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005979
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005980 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005981 }
Dan Gohman95915732008-10-18 01:03:45 +00005982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005984 // Don't need to use this as a chain in this case.
5985 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5986 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005988
Dan Gohman46510a72010-04-15 01:51:59 +00005989 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 // Process indirect outputs, first output all of the flagged copies out of
5992 // physregs.
5993 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5994 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005995 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005996 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005997 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5999 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 // Emit the non-flagged stores from the physregs.
6002 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006003 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6004 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6005 StoresToEmit[i].first,
6006 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006007 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006008 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006009 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006010 }
6011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006013 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016 DAG.setRoot(Chain);
6017}
6018
Dan Gohman46510a72010-04-15 01:51:59 +00006019void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006020 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6021 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006022 getValue(I.getArgOperand(0)),
6023 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024}
6025
Dan Gohman46510a72010-04-15 01:51:59 +00006026void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006027 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006028 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6029 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006030 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006031 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032 setValue(&I, V);
6033 DAG.setRoot(V.getValue(1));
6034}
6035
Dan Gohman46510a72010-04-15 01:51:59 +00006036void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006037 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6038 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006039 getValue(I.getArgOperand(0)),
6040 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041}
6042
Dan Gohman46510a72010-04-15 01:51:59 +00006043void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006044 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6045 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006046 getValue(I.getArgOperand(0)),
6047 getValue(I.getArgOperand(1)),
6048 DAG.getSrcValue(I.getArgOperand(0)),
6049 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050}
6051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006053/// implementation, which just calls LowerCall.
6054/// FIXME: When all targets are
6055/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056std::pair<SDValue, SDValue>
6057TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6058 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006059 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006060 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006061 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006063 ArgListTy &Args, SelectionDAG &DAG,
6064 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006065 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006066 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006067 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006069 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6071 for (unsigned Value = 0, NumValues = ValueVTs.size();
6072 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006073 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006074 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006075 SDValue Op = SDValue(Args[i].Node.getNode(),
6076 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006077 ISD::ArgFlagsTy Flags;
6078 unsigned OriginalAlignment =
6079 getTargetData()->getABITypeAlignment(ArgTy);
6080
6081 if (Args[i].isZExt)
6082 Flags.setZExt();
6083 if (Args[i].isSExt)
6084 Flags.setSExt();
6085 if (Args[i].isInReg)
6086 Flags.setInReg();
6087 if (Args[i].isSRet)
6088 Flags.setSRet();
6089 if (Args[i].isByVal) {
6090 Flags.setByVal();
6091 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6092 const Type *ElementTy = Ty->getElementType();
6093 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006094 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 // For ByVal, alignment should come from FE. BE will guess if this
6096 // info is not there but there are cases it cannot get right.
6097 if (Args[i].Alignment)
6098 FrameAlign = Args[i].Alignment;
6099 Flags.setByValAlign(FrameAlign);
6100 Flags.setByValSize(FrameSize);
6101 }
6102 if (Args[i].isNest)
6103 Flags.setNest();
6104 Flags.setOrigAlign(OriginalAlignment);
6105
Owen Anderson23b9b192009-08-12 00:36:31 +00006106 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6107 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 SmallVector<SDValue, 4> Parts(NumParts);
6109 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6110
6111 if (Args[i].isSExt)
6112 ExtendKind = ISD::SIGN_EXTEND;
6113 else if (Args[i].isZExt)
6114 ExtendKind = ISD::ZERO_EXTEND;
6115
Bill Wendling46ada192010-03-02 01:55:18 +00006116 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006117 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118
Dan Gohman98ca4f22009-08-05 01:29:28 +00006119 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006121 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6122 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006123 if (NumParts > 1 && j == 0)
6124 MyFlags.Flags.setSplit();
6125 else if (j != 0)
6126 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127
Dan Gohman98ca4f22009-08-05 01:29:28 +00006128 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006129 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 }
6131 }
6132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006133
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 // Handle the incoming return values from the call.
6135 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006136 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006137 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006138 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006139 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006140 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6141 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006142 for (unsigned i = 0; i != NumRegs; ++i) {
6143 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006144 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006145 MyFlags.Used = isReturnValueUsed;
6146 if (RetSExt)
6147 MyFlags.Flags.setSExt();
6148 if (RetZExt)
6149 MyFlags.Flags.setZExt();
6150 if (isInreg)
6151 MyFlags.Flags.setInReg();
6152 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006153 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006154 }
6155
Dan Gohman98ca4f22009-08-05 01:29:28 +00006156 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006157 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006158 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006159
6160 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006161 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006162 "LowerCall didn't return a valid chain!");
6163 assert((!isTailCall || InVals.empty()) &&
6164 "LowerCall emitted a return value for a tail call!");
6165 assert((isTailCall || InVals.size() == Ins.size()) &&
6166 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006167
6168 // For a tail call, the return value is merely live-out and there aren't
6169 // any nodes in the DAG representing it. Return a special value to
6170 // indicate that a tail call has been emitted and no more Instructions
6171 // should be processed in the current block.
6172 if (isTailCall) {
6173 DAG.setRoot(Chain);
6174 return std::make_pair(SDValue(), SDValue());
6175 }
6176
Evan Chengaf1871f2010-03-11 19:38:18 +00006177 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6178 assert(InVals[i].getNode() &&
6179 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006180 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006181 "LowerCall emitted a value with the wrong type!");
6182 });
6183
Dan Gohman98ca4f22009-08-05 01:29:28 +00006184 // Collect the legal value parts into potentially illegal values
6185 // that correspond to the original function's return values.
6186 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6187 if (RetSExt)
6188 AssertOp = ISD::AssertSext;
6189 else if (RetZExt)
6190 AssertOp = ISD::AssertZext;
6191 SmallVector<SDValue, 4> ReturnValues;
6192 unsigned CurReg = 0;
6193 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006194 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006195 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6196 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006197
Bill Wendling46ada192010-03-02 01:55:18 +00006198 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006199 NumRegs, RegisterVT, VT,
6200 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006201 CurReg += NumRegs;
6202 }
6203
6204 // For a function returning void, there is no return value. We can't create
6205 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006206 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006207 if (ReturnValues.empty())
6208 return std::make_pair(SDValue(), Chain);
6209
6210 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6211 DAG.getVTList(&RetTys[0], RetTys.size()),
6212 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 return std::make_pair(Res, Chain);
6214}
6215
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006216void TargetLowering::LowerOperationWrapper(SDNode *N,
6217 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006218 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006219 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006220 if (Res.getNode())
6221 Results.push_back(Res);
6222}
6223
Dan Gohmand858e902010-04-17 15:26:15 +00006224SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006225 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 return SDValue();
6227}
6228
Dan Gohman46510a72010-04-15 01:51:59 +00006229void
6230SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006231 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232 assert((Op.getOpcode() != ISD::CopyFromReg ||
6233 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6234 "Copy from a reg to the same reg!");
6235 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6236
Owen Anderson23b9b192009-08-12 00:36:31 +00006237 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006239 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006240 PendingExports.push_back(Chain);
6241}
6242
6243#include "llvm/CodeGen/SelectionDAGISel.h"
6244
Eli Friedman23d32432011-05-05 16:53:34 +00006245/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6246/// entry block, return true. This includes arguments used by switches, since
6247/// the switch may expand into multiple basic blocks.
6248static bool isOnlyUsedInEntryBlock(const Argument *A) {
6249 // With FastISel active, we may be splitting blocks, so force creation
6250 // of virtual registers for all non-dead arguments.
6251 if (EnableFastISel)
6252 return A->use_empty();
6253
6254 const BasicBlock *Entry = A->getParent()->begin();
6255 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6256 UI != E; ++UI) {
6257 const User *U = *UI;
6258 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6259 return false; // Use not in entry block.
6260 }
6261 return true;
6262}
6263
Dan Gohman46510a72010-04-15 01:51:59 +00006264void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006265 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006266 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006267 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006268 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006269 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006270 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006272 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006273 SmallVector<ISD::OutputArg, 4> Outs;
6274 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6275 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006276
Dan Gohman7451d3e2010-05-29 17:03:36 +00006277 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006278 // Put in an sret pointer parameter before all the other parameters.
6279 SmallVector<EVT, 1> ValueVTs;
6280 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6281
6282 // NOTE: Assuming that a pointer will never break down to more than one VT
6283 // or one register.
6284 ISD::ArgFlagsTy Flags;
6285 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006286 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006287 ISD::InputArg RetArg(Flags, RegisterVT, true);
6288 Ins.push_back(RetArg);
6289 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006290
Dan Gohman98ca4f22009-08-05 01:29:28 +00006291 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006292 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006293 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006294 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006295 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006296 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6297 bool isArgValueUsed = !I->use_empty();
6298 for (unsigned Value = 0, NumValues = ValueVTs.size();
6299 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006300 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006301 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006302 ISD::ArgFlagsTy Flags;
6303 unsigned OriginalAlignment =
6304 TD->getABITypeAlignment(ArgTy);
6305
6306 if (F.paramHasAttr(Idx, Attribute::ZExt))
6307 Flags.setZExt();
6308 if (F.paramHasAttr(Idx, Attribute::SExt))
6309 Flags.setSExt();
6310 if (F.paramHasAttr(Idx, Attribute::InReg))
6311 Flags.setInReg();
6312 if (F.paramHasAttr(Idx, Attribute::StructRet))
6313 Flags.setSRet();
6314 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6315 Flags.setByVal();
6316 const PointerType *Ty = cast<PointerType>(I->getType());
6317 const Type *ElementTy = Ty->getElementType();
6318 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6319 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6320 // For ByVal, alignment should be passed from FE. BE will guess if
6321 // this info is not there but there are cases it cannot get right.
6322 if (F.getParamAlignment(Idx))
6323 FrameAlign = F.getParamAlignment(Idx);
6324 Flags.setByValAlign(FrameAlign);
6325 Flags.setByValSize(FrameSize);
6326 }
6327 if (F.paramHasAttr(Idx, Attribute::Nest))
6328 Flags.setNest();
6329 Flags.setOrigAlign(OriginalAlignment);
6330
Owen Anderson23b9b192009-08-12 00:36:31 +00006331 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6332 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006333 for (unsigned i = 0; i != NumRegs; ++i) {
6334 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6335 if (NumRegs > 1 && i == 0)
6336 MyFlags.Flags.setSplit();
6337 // if it isn't first piece, alignment must be 1
6338 else if (i > 0)
6339 MyFlags.Flags.setOrigAlign(1);
6340 Ins.push_back(MyFlags);
6341 }
6342 }
6343 }
6344
6345 // Call the target to set up the argument values.
6346 SmallVector<SDValue, 8> InVals;
6347 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6348 F.isVarArg(), Ins,
6349 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006350
6351 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006353 "LowerFormalArguments didn't return a valid chain!");
6354 assert(InVals.size() == Ins.size() &&
6355 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006356 DEBUG({
6357 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6358 assert(InVals[i].getNode() &&
6359 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006360 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006361 "LowerFormalArguments emitted a value with the wrong type!");
6362 }
6363 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006364
Dan Gohman5e866062009-08-06 15:37:27 +00006365 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006366 DAG.setRoot(NewRoot);
6367
6368 // Set up the argument values.
6369 unsigned i = 0;
6370 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006371 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006372 // Create a virtual register for the sret pointer, and put in a copy
6373 // from the sret argument into it.
6374 SmallVector<EVT, 1> ValueVTs;
6375 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6376 EVT VT = ValueVTs[0];
6377 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6378 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006379 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006380 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006381
Dan Gohman2048b852009-11-23 18:04:58 +00006382 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006383 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6384 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006385 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006386 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6387 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006388 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006389
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006390 // i indexes lowered arguments. Bump it past the hidden sret argument.
6391 // Idx indexes LLVM arguments. Don't touch it.
6392 ++i;
6393 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006394
Dan Gohman46510a72010-04-15 01:51:59 +00006395 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006396 ++I, ++Idx) {
6397 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006398 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006399 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006401
6402 // If this argument is unused then remember its value. It is used to generate
6403 // debugging information.
6404 if (I->use_empty() && NumValues)
6405 SDB->setUnusedArgValue(I, InVals[i]);
6406
Eli Friedman23d32432011-05-05 16:53:34 +00006407 for (unsigned Val = 0; Val != NumValues; ++Val) {
6408 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006409 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6410 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006411
6412 if (!I->use_empty()) {
6413 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6414 if (F.paramHasAttr(Idx, Attribute::SExt))
6415 AssertOp = ISD::AssertSext;
6416 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6417 AssertOp = ISD::AssertZext;
6418
Bill Wendling46ada192010-03-02 01:55:18 +00006419 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006420 NumParts, PartVT, VT,
6421 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006422 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006423
Dan Gohman98ca4f22009-08-05 01:29:28 +00006424 i += NumParts;
6425 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006426
Eli Friedman23d32432011-05-05 16:53:34 +00006427 // We don't need to do anything else for unused arguments.
6428 if (ArgValues.empty())
6429 continue;
6430
Devang Patel0b48ead2010-08-31 22:22:42 +00006431 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006432 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006433 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006434 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6435 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6436
Eli Friedman23d32432011-05-05 16:53:34 +00006437 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6438 SDB->getCurDebugLoc());
6439 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006440
Eli Friedman23d32432011-05-05 16:53:34 +00006441 // If this argument is live outside of the entry block, insert a copy from
6442 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006443 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006444 // If we can, though, try to skip creating an unnecessary vreg.
6445 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006446 // general. It's also subtly incompatible with the hacks FastISel
6447 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006448 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6449 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6450 FuncInfo->ValueMap[I] = Reg;
6451 continue;
6452 }
6453 }
6454 if (!isOnlyUsedInEntryBlock(I)) {
6455 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006456 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006458 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006459
Dan Gohman98ca4f22009-08-05 01:29:28 +00006460 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006461
6462 // Finally, if the target has anything special to do, allow it to do so.
6463 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006464 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465}
6466
6467/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6468/// ensure constants are generated when needed. Remember the virtual registers
6469/// that need to be added to the Machine PHI nodes as input. We cannot just
6470/// directly add them, because expansion might result in multiple MBB's for one
6471/// BB. As such, the start of the BB might correspond to a different MBB than
6472/// the end.
6473///
6474void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006475SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006476 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477
6478 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6479
6480 // Check successor nodes' PHI nodes that expect a constant to be available
6481 // from this block.
6482 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006483 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006484 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006485 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006487 // If this terminator has multiple identical successors (common for
6488 // switches), only handle each succ once.
6489 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006491 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006492
6493 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6494 // nodes and Machine PHI nodes, but the incoming operands have not been
6495 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006496 for (BasicBlock::const_iterator I = SuccBB->begin();
6497 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006498 // Ignore dead phi's.
6499 if (PN->use_empty()) continue;
6500
6501 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006502 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006503
Dan Gohman46510a72010-04-15 01:51:59 +00006504 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006505 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006506 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006507 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006508 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 }
6510 Reg = RegOut;
6511 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006512 DenseMap<const Value *, unsigned>::iterator I =
6513 FuncInfo.ValueMap.find(PHIOp);
6514 if (I != FuncInfo.ValueMap.end())
6515 Reg = I->second;
6516 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006517 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006518 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006519 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006520 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006521 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006522 }
6523 }
6524
6525 // Remember that this register needs to added to the machine PHI node as
6526 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006527 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006528 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6529 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006530 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006531 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006532 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006533 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006534 Reg += NumRegisters;
6535 }
6536 }
6537 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006538 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006539}