blob: c90e2951a3cc5fddbfd41485cfcc05fbf1a9f1cf [file] [log] [blame]
Chris Lattnerc6644182006-03-07 06:32:48 +00001//===-- PPCHazardRecognizers.cpp - PowerPC Hazard Recognizer Impls --------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc6644182006-03-07 06:32:48 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements hazard recognizers for scheduling on PowerPC processors.
11//
12//===----------------------------------------------------------------------===//
13
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000014#define DEBUG_TYPE "pre-RA-sched"
Chris Lattnerc6644182006-03-07 06:32:48 +000015#include "PPCHazardRecognizers.h"
16#include "PPC.h"
Chris Lattner88d211f2006-03-12 09:13:49 +000017#include "PPCInstrInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattnerc6644182006-03-07 06:32:48 +000019#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000020#include "llvm/Support/ErrorHandling.h"
Chris Lattner893e1c92009-08-23 06:49:22 +000021#include "llvm/Support/raw_ostream.h"
Chris Lattnerc6644182006-03-07 06:32:48 +000022using namespace llvm;
23
Chris Lattnerc6644182006-03-07 06:32:48 +000024//===----------------------------------------------------------------------===//
Hal Finkelc6d08f12011-10-17 04:03:49 +000025// PowerPC 440 Hazard Recognizer
26void PPCHazardRecognizer440::EmitInstruction(SUnit *SU) {
27 const MCInstrDesc *MCID = DAG->getInstrDesc(SU);
28 if (!MCID) {
29 // This is a PPC pseudo-instruction.
Hal Finkelc6d08f12011-10-17 04:03:49 +000030 return;
31 }
32
33 ScoreboardHazardRecognizer::EmitInstruction(SU);
34}
35
36//===----------------------------------------------------------------------===//
Chris Lattnerc6644182006-03-07 06:32:48 +000037// PowerPC 970 Hazard Recognizer
38//
Chris Lattner7ce64852006-03-07 06:44:19 +000039// This models the dispatch group formation of the PPC970 processor. Dispatch
Chris Lattner88d211f2006-03-12 09:13:49 +000040// groups are bundles of up to five instructions that can contain various mixes
Andrew Trick6e8f4c42010-12-24 04:28:06 +000041// of instructions. The PPC970 can dispatch a peak of 4 non-branch and one
Chris Lattner88d211f2006-03-12 09:13:49 +000042// branch instruction per-cycle.
Chris Lattner7ce64852006-03-07 06:44:19 +000043//
Chris Lattner88d211f2006-03-12 09:13:49 +000044// There are a number of restrictions to dispatch group formation: some
45// instructions can only be issued in the first slot of a dispatch group, & some
46// instructions fill an entire dispatch group. Additionally, only branches can
47// issue in the 5th (last) slot.
Chris Lattner7ce64852006-03-07 06:44:19 +000048//
49// Finally, there are a number of "structural" hazards on the PPC970. These
50// conditions cause large performance penalties due to misprediction, recovery,
51// and replay logic that has to happen. These cases include setting a CTR and
52// branching through it in the same dispatch group, and storing to an address,
53// then loading from the same address within a dispatch group. To avoid these
54// conditions, we insert no-op instructions when appropriate.
55//
Chris Lattnerc6644182006-03-07 06:32:48 +000056// FIXME: This is missing some significant cases:
Chris Lattnerc6644182006-03-07 06:32:48 +000057// 1. Modeling of microcoded instructions.
Chris Lattner3faad492006-03-13 05:20:04 +000058// 2. Handling of serialized operations.
59// 3. Handling of the esoteric cases in "Resource-based Instruction Grouping".
Chris Lattnerc6644182006-03-07 06:32:48 +000060//
Chris Lattnerc6644182006-03-07 06:32:48 +000061
Chris Lattner88d211f2006-03-12 09:13:49 +000062PPCHazardRecognizer970::PPCHazardRecognizer970(const TargetInstrInfo &tii)
63 : TII(tii) {
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000064 EndDispatchGroup();
65}
66
Chris Lattnerc6644182006-03-07 06:32:48 +000067void PPCHazardRecognizer970::EndDispatchGroup() {
Chris Lattner893e1c92009-08-23 06:49:22 +000068 DEBUG(errs() << "=== Start of dispatch group\n");
Chris Lattnerc6644182006-03-07 06:32:48 +000069 NumIssued = 0;
Andrew Trick6e8f4c42010-12-24 04:28:06 +000070
Chris Lattnerc6644182006-03-07 06:32:48 +000071 // Structural hazard info.
72 HasCTRSet = false;
Chris Lattner88d211f2006-03-12 09:13:49 +000073 NumStores = 0;
Chris Lattnerc6644182006-03-07 06:32:48 +000074}
75
76
Andrew Trick6e8f4c42010-12-24 04:28:06 +000077PPCII::PPC970_Unit
Chris Lattner88d211f2006-03-12 09:13:49 +000078PPCHazardRecognizer970::GetInstrType(unsigned Opcode,
79 bool &isFirst, bool &isSingle,
Chris Lattner3faad492006-03-13 05:20:04 +000080 bool &isCracked,
81 bool &isLoad, bool &isStore) {
Evan Chenge837dea2011-06-28 19:10:37 +000082 const MCInstrDesc &MCID = TII.get(Opcode);
Andrew Trick6e8f4c42010-12-24 04:28:06 +000083
Evan Chenge837dea2011-06-28 19:10:37 +000084 isLoad = MCID.mayLoad();
85 isStore = MCID.mayStore();
Andrew Trick6e8f4c42010-12-24 04:28:06 +000086
Evan Chenge837dea2011-06-28 19:10:37 +000087 uint64_t TSFlags = MCID.TSFlags;
Andrew Trick6e8f4c42010-12-24 04:28:06 +000088
Chris Lattner3faad492006-03-13 05:20:04 +000089 isFirst = TSFlags & PPCII::PPC970_First;
90 isSingle = TSFlags & PPCII::PPC970_Single;
91 isCracked = TSFlags & PPCII::PPC970_Cracked;
Chris Lattner88d211f2006-03-12 09:13:49 +000092 return (PPCII::PPC970_Unit)(TSFlags & PPCII::PPC970_Mask);
Chris Lattnerc6644182006-03-07 06:32:48 +000093}
94
Chris Lattnerc6644182006-03-07 06:32:48 +000095/// isLoadOfStoredAddress - If we have a load from the previously stored pointer
96/// as indicated by StorePtr1/StorePtr2/StoreSize, return true.
97bool PPCHazardRecognizer970::
Hal Finkel64c34e22011-12-02 04:58:02 +000098isLoadOfStoredAddress(uint64_t LoadSize, int64_t LoadOffset,
99 const Value *LoadValue) const {
Chris Lattner88d211f2006-03-12 09:13:49 +0000100 for (unsigned i = 0, e = NumStores; i != e; ++i) {
101 // Handle exact and commuted addresses.
Hal Finkel64c34e22011-12-02 04:58:02 +0000102 if (LoadValue == StoreValue[i] && LoadOffset == StoreOffset[i])
Chris Lattner88d211f2006-03-12 09:13:49 +0000103 return true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000104
Chris Lattner88d211f2006-03-12 09:13:49 +0000105 // Okay, we don't have an exact match, if this is an indexed offset, see if
106 // we have overlap (which happens during fp->int conversion for example).
Hal Finkel64c34e22011-12-02 04:58:02 +0000107 if (StoreValue[i] == LoadValue) {
108 // Okay the base pointers match, so we have [c1+r] vs [c2+r]. Check
109 // to see if the load and store actually overlap.
110 if (StoreOffset[i] < LoadOffset) {
111 if (int64_t(StoreOffset[i]+StoreSize[i]) > LoadOffset) return true;
112 } else {
113 if (int64_t(LoadOffset+LoadSize) > StoreOffset[i]) return true;
114 }
Chris Lattner88d211f2006-03-12 09:13:49 +0000115 }
Chris Lattnerc6644182006-03-07 06:32:48 +0000116 }
117 return false;
118}
119
120/// getHazardType - We return hazard for any non-branch instruction that would
Dan Gohmanf451cb82010-02-10 16:03:48 +0000121/// terminate the dispatch group. We turn NoopHazard for any
Chris Lattnerc6644182006-03-07 06:32:48 +0000122/// instructions that wouldn't terminate the dispatch group that would cause a
123/// pipeline flush.
Dan Gohmanfc54c552009-01-15 22:18:12 +0000124ScheduleHazardRecognizer::HazardType PPCHazardRecognizer970::
Andrew Trick2da8bc82010-12-24 05:03:26 +0000125getHazardType(SUnit *SU, int Stalls) {
126 assert(Stalls == 0 && "PPC hazards don't support scoreboard lookahead");
127
Hal Finkel64c34e22011-12-02 04:58:02 +0000128 MachineInstr *MI = SU->getInstr();
129
130 if (MI->isDebugValue())
131 return NoHazard;
132
133 unsigned Opcode = MI->getOpcode();
134
Chris Lattner3faad492006-03-13 05:20:04 +0000135 bool isFirst, isSingle, isCracked, isLoad, isStore;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000136 PPCII::PPC970_Unit InstrType =
Hal Finkel64c34e22011-12-02 04:58:02 +0000137 GetInstrType(Opcode, isFirst, isSingle, isCracked,
Chris Lattner3faad492006-03-13 05:20:04 +0000138 isLoad, isStore);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000139 if (InstrType == PPCII::PPC970_Pseudo) return NoHazard;
Chris Lattnerc6644182006-03-07 06:32:48 +0000140
Chris Lattner88d211f2006-03-12 09:13:49 +0000141 // We can only issue a PPC970_First/PPC970_Single instruction (such as
142 // crand/mtspr/etc) if this is the first cycle of the dispatch group.
Chris Lattner3faad492006-03-13 05:20:04 +0000143 if (NumIssued != 0 && (isFirst || isSingle))
Chris Lattner88d211f2006-03-12 09:13:49 +0000144 return Hazard;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000145
Chris Lattner3faad492006-03-13 05:20:04 +0000146 // If this instruction is cracked into two ops by the decoder, we know that
147 // it is not a branch and that it cannot issue if 3 other instructions are
148 // already in the dispatch group.
149 if (isCracked && NumIssued > 2)
150 return Hazard;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000151
Chris Lattnerc6644182006-03-07 06:32:48 +0000152 switch (InstrType) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000153 default: llvm_unreachable("Unknown instruction type!");
Chris Lattner88d211f2006-03-12 09:13:49 +0000154 case PPCII::PPC970_FXU:
155 case PPCII::PPC970_LSU:
156 case PPCII::PPC970_FPU:
157 case PPCII::PPC970_VALU:
158 case PPCII::PPC970_VPERM:
159 // We can only issue a branch as the last instruction in a group.
160 if (NumIssued == 4) return Hazard;
161 break;
162 case PPCII::PPC970_CRU:
163 // We can only issue a CR instruction in the first two slots.
164 if (NumIssued >= 2) return Hazard;
165 break;
166 case PPCII::PPC970_BRU:
167 break;
Chris Lattnerc6644182006-03-07 06:32:48 +0000168 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000169
Chris Lattnerc6644182006-03-07 06:32:48 +0000170 // Do not allow MTCTR and BCTRL to be in the same dispatch group.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000171 if (HasCTRSet && (Opcode == PPC::BCTRL_Darwin || Opcode == PPC::BCTRL_SVR4))
Chris Lattnerc6644182006-03-07 06:32:48 +0000172 return NoopHazard;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000173
Chris Lattnerc6644182006-03-07 06:32:48 +0000174 // If this is a load following a store, make sure it's not to the same or
175 // overlapping address.
Hal Finkel64c34e22011-12-02 04:58:02 +0000176 if (isLoad && NumStores && !MI->memoperands_empty()) {
177 MachineMemOperand *MO = *MI->memoperands_begin();
178 if (isLoadOfStoredAddress(MO->getSize(),
179 MO->getOffset(), MO->getValue()))
Chris Lattnerc6644182006-03-07 06:32:48 +0000180 return NoopHazard;
181 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000182
Chris Lattnerc6644182006-03-07 06:32:48 +0000183 return NoHazard;
184}
185
Dan Gohmanfc54c552009-01-15 22:18:12 +0000186void PPCHazardRecognizer970::EmitInstruction(SUnit *SU) {
Hal Finkel64c34e22011-12-02 04:58:02 +0000187 MachineInstr *MI = SU->getInstr();
188
189 if (MI->isDebugValue())
190 return;
191
192 unsigned Opcode = MI->getOpcode();
193
Chris Lattner3faad492006-03-13 05:20:04 +0000194 bool isFirst, isSingle, isCracked, isLoad, isStore;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000195 PPCII::PPC970_Unit InstrType =
Hal Finkel64c34e22011-12-02 04:58:02 +0000196 GetInstrType(Opcode, isFirst, isSingle, isCracked,
Chris Lattner3faad492006-03-13 05:20:04 +0000197 isLoad, isStore);
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000198 if (InstrType == PPCII::PPC970_Pseudo) return;
Chris Lattnerc6644182006-03-07 06:32:48 +0000199
200 // Update structural hazard information.
Roman Divacky0c9b5592011-06-03 15:47:49 +0000201 if (Opcode == PPC::MTCTR || Opcode == PPC::MTCTR8) HasCTRSet = true;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000202
Chris Lattnerc6644182006-03-07 06:32:48 +0000203 // Track the address stored to.
Hal Finkel64c34e22011-12-02 04:58:02 +0000204 if (isStore && NumStores < 4 && !MI->memoperands_empty()) {
205 MachineMemOperand *MO = *MI->memoperands_begin();
206 StoreSize[NumStores] = MO->getSize();
207 StoreOffset[NumStores] = MO->getOffset();
208 StoreValue[NumStores] = MO->getValue();
Chris Lattner88d211f2006-03-12 09:13:49 +0000209 ++NumStores;
Chris Lattnerc6644182006-03-07 06:32:48 +0000210 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000211
Chris Lattner88d211f2006-03-12 09:13:49 +0000212 if (InstrType == PPCII::PPC970_BRU || isSingle)
213 NumIssued = 4; // Terminate a d-group.
Chris Lattnerc6644182006-03-07 06:32:48 +0000214 ++NumIssued;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000215
Chris Lattner3faad492006-03-13 05:20:04 +0000216 // If this instruction is cracked into two ops by the decoder, remember that
217 // we issued two pieces.
218 if (isCracked)
219 ++NumIssued;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000220
Chris Lattnerc6644182006-03-07 06:32:48 +0000221 if (NumIssued == 5)
222 EndDispatchGroup();
223}
224
225void PPCHazardRecognizer970::AdvanceCycle() {
226 assert(NumIssued < 5 && "Illegal dispatch group!");
227 ++NumIssued;
228 if (NumIssued == 5)
229 EndDispatchGroup();
230}
Hal Finkel64c34e22011-12-02 04:58:02 +0000231
232void PPCHazardRecognizer970::Reset() {
233 EndDispatchGroup();
234}
235