blob: ac6ef7af59db8d4e6aa6fc13d25560de2ee51952 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000126// t2addrmode_posimm8 := reg + imm8
127def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
128def t2addrmode_posimm8 : Operand<i32> {
129 let PrintMethod = "printT2AddrModeImm8Operand";
130 let EncoderMethod = "getT2AddrModeImm8OpValue";
131 let DecoderMethod = "DecodeT2AddrModeImm8";
132 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000136// t2addrmode_negimm8 := reg - imm8
137def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
138def t2addrmode_negimm8 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
140 let PrintMethod = "printT2AddrModeImm8Operand";
141 let EncoderMethod = "getT2AddrModeImm8OpValue";
142 let DecoderMethod = "DecodeT2AddrModeImm8";
143 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chen0635fc52010-03-04 17:40:44 +0000147// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000148def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_imm8 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
151 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
156}
157
Evan Cheng6d94f112009-07-03 00:06:39 +0000158def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000159 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
160 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000161 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000162 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000164}
165
Evan Cheng5c874172009-07-09 22:21:59 +0000166// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000167def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000168def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000169 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000172 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000173 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
174}
175
Jim Grosbacha77295d2011-09-08 22:07:06 +0000176def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000177def t2am_imm8s4_offset : Operand<i32> {
178 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000179 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000180 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000181}
182
Jim Grosbachb6aed502011-09-09 18:37:27 +0000183// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
184def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
185 let Name = "MemImm0_1020s4Offset";
186}
187def t2addrmode_imm0_1020s4 : Operand<i32> {
188 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
189 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
190 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
191 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
192 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
193}
194
Evan Chengcba962d2009-07-09 20:40:44 +0000195// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000196def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000197def t2addrmode_so_reg : Operand<i32>,
198 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
199 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000200 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000202 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000203 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000204}
205
Jim Grosbach7f739be2011-09-19 22:21:13 +0000206// Addresses for the TBB/TBH instructions.
207def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
208def addrmode_tbb : Operand<i32> {
209 let PrintMethod = "printAddrModeTBB";
210 let ParserMatchClass = addrmode_tbb_asmoperand;
211 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
212}
213def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
214def addrmode_tbh : Operand<i32> {
215 let PrintMethod = "printAddrModeTBH";
216 let ParserMatchClass = addrmode_tbh_asmoperand;
217 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
218}
219
Anton Korobeynikov52237112009-06-17 18:13:58 +0000220//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000221// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000222//
223
Owen Andersona99e7782010-11-15 18:45:17 +0000224
225class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000226 string opc, string asm, list<dag> pattern>
227 : T2I<oops, iops, itin, opc, asm, pattern> {
228 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{26} = imm{11};
233 let Inst{14-12} = imm{10-8};
234 let Inst{7-0} = imm{7-0};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237
Owen Andersona99e7782010-11-15 18:45:17 +0000238class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
239 string opc, string asm, list<dag> pattern>
240 : T2sI<oops, iops, itin, opc, asm, pattern> {
241 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000242 bits<4> Rn;
243 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Jim Grosbach86386922010-12-08 22:10:43 +0000245 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000246 let Inst{26} = imm{11};
247 let Inst{14-12} = imm{10-8};
248 let Inst{7-0} = imm{7-0};
249}
250
Owen Andersonbb6315d2010-11-15 19:58:36 +0000251class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rn;
255 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000258 let Inst{26} = imm{11};
259 let Inst{14-12} = imm{10-8};
260 let Inst{7-0} = imm{7-0};
261}
262
263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2I<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rd;
268 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000271 let Inst{3-0} = ShiftedRm{3-0};
272 let Inst{5-4} = ShiftedRm{6-5};
273 let Inst{14-12} = ShiftedRm{11-9};
274 let Inst{7-6} = ShiftedRm{8-7};
275}
276
277class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000279 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000280 bits<4> Rd;
281 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000284 let Inst{3-0} = ShiftedRm{3-0};
285 let Inst{5-4} = ShiftedRm{6-5};
286 let Inst{14-12} = ShiftedRm{11-9};
287 let Inst{7-6} = ShiftedRm{8-7};
288}
289
Owen Andersonbb6315d2010-11-15 19:58:36 +0000290class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
292 : T2I<oops, iops, itin, opc, asm, pattern> {
293 bits<4> Rn;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
Owen Andersona99e7782010-11-15 18:45:17 +0000303class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000305 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000306 bits<4> Rd;
307 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{11-8} = Rd;
310 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000311}
312
313class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
314 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000315 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000316 bits<4> Rd;
317 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000318
Jim Grosbach86386922010-12-08 22:10:43 +0000319 let Inst{11-8} = Rd;
320 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000321}
322
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000325 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 bits<4> Rn;
327 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{19-16} = Rn;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331}
332
Owen Andersona99e7782010-11-15 18:45:17 +0000333
334class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
335 string opc, string asm, list<dag> pattern>
336 : T2I<oops, iops, itin, opc, asm, pattern> {
337 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000338 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000339 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000342 let Inst{19-16} = Rn;
343 let Inst{26} = imm{11};
344 let Inst{14-12} = imm{10-8};
345 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000346}
347
Owen Anderson83da6cd2010-11-14 05:37:38 +0000348class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000349 string opc, string asm, list<dag> pattern>
350 : T2sI<oops, iops, itin, opc, asm, pattern> {
351 bits<4> Rd;
352 bits<4> Rn;
353 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357 let Inst{26} = imm{11};
358 let Inst{14-12} = imm{10-8};
359 let Inst{7-0} = imm{7-0};
360}
361
Owen Andersonbb6315d2010-11-15 19:58:36 +0000362class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : T2I<oops, iops, itin, opc, asm, pattern> {
365 bits<4> Rd;
366 bits<4> Rm;
367 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000368
Jim Grosbach86386922010-12-08 22:10:43 +0000369 let Inst{11-8} = Rd;
370 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000371 let Inst{14-12} = imm{4-2};
372 let Inst{7-6} = imm{1-0};
373}
374
375class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : T2sI<oops, iops, itin, opc, asm, pattern> {
378 bits<4> Rd;
379 bits<4> Rm;
380 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000381
Jim Grosbach86386922010-12-08 22:10:43 +0000382 let Inst{11-8} = Rd;
383 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000384 let Inst{14-12} = imm{4-2};
385 let Inst{7-6} = imm{1-0};
386}
387
Owen Anderson5de6d842010-11-12 21:12:40 +0000388class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000390 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000391 bits<4> Rd;
392 bits<4> Rn;
393 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{19-16} = Rn;
397 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000398}
399
400class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000402 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000403 bits<4> Rd;
404 bits<4> Rn;
405 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000406
Jim Grosbach86386922010-12-08 22:10:43 +0000407 let Inst{11-8} = Rd;
408 let Inst{19-16} = Rn;
409 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000410}
411
412class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
415 bits<4> Rd;
416 bits<4> Rn;
417 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000418
Jim Grosbach86386922010-12-08 22:10:43 +0000419 let Inst{11-8} = Rd;
420 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000421 let Inst{3-0} = ShiftedRm{3-0};
422 let Inst{5-4} = ShiftedRm{6-5};
423 let Inst{14-12} = ShiftedRm{11-9};
424 let Inst{7-6} = ShiftedRm{8-7};
425}
426
427class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000429 : T2sI<oops, iops, itin, opc, asm, pattern> {
430 bits<4> Rd;
431 bits<4> Rn;
432 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000433
Jim Grosbach86386922010-12-08 22:10:43 +0000434 let Inst{11-8} = Rd;
435 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000436 let Inst{3-0} = ShiftedRm{3-0};
437 let Inst{5-4} = ShiftedRm{6-5};
438 let Inst{14-12} = ShiftedRm{11-9};
439 let Inst{7-6} = ShiftedRm{8-7};
440}
441
Owen Anderson35141a92010-11-18 01:08:42 +0000442class T2FourReg<dag oops, dag iops, InstrItinClass itin,
443 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000444 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000445 bits<4> Rd;
446 bits<4> Rn;
447 bits<4> Rm;
448 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000449
Jim Grosbach86386922010-12-08 22:10:43 +0000450 let Inst{19-16} = Rn;
451 let Inst{15-12} = Ra;
452 let Inst{11-8} = Rd;
453 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000454}
455
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000456class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
457 dag oops, dag iops, InstrItinClass itin,
458 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000459 : T2I<oops, iops, itin, opc, asm, pattern> {
460 bits<4> RdLo;
461 bits<4> RdHi;
462 bits<4> Rn;
463 bits<4> Rm;
464
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000465 let Inst{31-23} = 0b111110111;
466 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000467 let Inst{19-16} = Rn;
468 let Inst{15-12} = RdLo;
469 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000470 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000471 let Inst{3-0} = Rm;
472}
473
Owen Anderson35141a92010-11-18 01:08:42 +0000474
Evan Chenga67efd12009-06-23 19:39:13 +0000475/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000476/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000477/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000478multiclass T2I_bin_irs<bits<4> opcod, string opc,
479 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000480 PatFrag opnode, string baseOpc, bit Commutable = 0,
481 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def ri : T2sTwoRegImm<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
485 opc, "\t$Rd, $Rn, $imm",
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11110;
488 let Inst{25} = 0;
489 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000490 let Inst{15} = 0;
491 }
Evan Chenga67efd12009-06-23 19:39:13 +0000492 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
494 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
495 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{14-12} = 0b000; // imm3
501 let Inst{7-6} = 0b00; // imm2
502 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000503 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000504 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def rs : T2sTwoRegShiftedReg<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11101;
510 let Inst{26-25} = 0b01;
511 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000512 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000513 // Assembly aliases for optional destination operand when it's the same
514 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000515 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000516 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
517 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000518 cc_out:$s)>;
519 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000520 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
521 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000522 cc_out:$s)>;
523 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
525 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000526 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000527}
528
David Goodwin1f096272009-07-27 23:34:12 +0000529/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000530// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000531multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
532 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000534 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
535 // Assembler aliases w/o the ".w" suffix.
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
537 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
538 rGPR:$Rm, pred:$p,
539 cc_out:$s)>;
540 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
541 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
542 t2_so_reg:$shift, pred:$p,
543 cc_out:$s)>;
544
545 // and with the optional destination operand, too.
546 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
547 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
548 rGPR:$Rm, pred:$p,
549 cc_out:$s)>;
550 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
551 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
552 t2_so_reg:$shift, pred:$p,
553 cc_out:$s)>;
554}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000555
Evan Cheng1e249e32009-06-25 20:59:23 +0000556/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000557/// reversed. The 'rr' form is only defined for the disassembler; for codegen
558/// it is equivalent to the T2I_bin_irs counterpart.
559multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000560 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000561 def ri : T2sTwoRegImm<
562 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
563 opc, ".w\t$Rd, $Rn, $imm",
564 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000565 let Inst{31-27} = 0b11110;
566 let Inst{25} = 0;
567 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000568 let Inst{15} = 0;
569 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000570 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def rr : T2sThreeReg<
572 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
573 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000574 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000575 let Inst{31-27} = 0b11101;
576 let Inst{26-25} = 0b01;
577 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000578 let Inst{14-12} = 0b000; // imm3
579 let Inst{7-6} = 0b00; // imm2
580 let Inst{5-4} = 0b00; // type
581 }
Evan Chengf49810c2009-06-23 17:48:47 +0000582 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000583 def rs : T2sTwoRegShiftedReg<
584 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
585 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
586 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{31-27} = 0b11101;
588 let Inst{26-25} = 0b01;
589 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000590 }
Evan Chengf49810c2009-06-23 17:48:47 +0000591}
592
Evan Chenga67efd12009-06-23 19:39:13 +0000593/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000594/// instruction modifies the CPSR register.
Evan Cheng4a517082011-09-06 18:52:20 +0000595let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000596multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
597 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
598 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000599 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000600 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000601 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000602 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000603 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11110;
605 let Inst{25} = 0;
606 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000607 let Inst{15} = 0;
608 }
Evan Chenga67efd12009-06-23 19:39:13 +0000609 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000610 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000611 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000612 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000613 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000614 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11101;
616 let Inst{26-25} = 0b01;
617 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000618 let Inst{14-12} = 0b000; // imm3
619 let Inst{7-6} = 0b00; // imm2
620 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000621 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000622 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000623 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000624 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000625 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000626 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000627 let Inst{31-27} = 0b11101;
628 let Inst{26-25} = 0b01;
629 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000630 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000631}
632}
633
Evan Chenga67efd12009-06-23 19:39:13 +0000634/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
635/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000636multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
637 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000638 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000639 // The register-immediate version is re-materializable. This is useful
640 // in particular for taking the address of a local.
641 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000643 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000644 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000645 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11110;
647 let Inst{25} = 0;
648 let Inst{24} = 1;
649 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{15} = 0;
651 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000652 }
Evan Chengf49810c2009-06-23 17:48:47 +0000653 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000654 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000655 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
656 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
657 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000658 bits<4> Rd;
659 bits<4> Rn;
660 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000661 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000662 let Inst{26} = imm{11};
663 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{23-21} = op23_21;
665 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000666 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000668 let Inst{14-12} = imm{10-8};
669 let Inst{11-8} = Rd;
670 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000671 }
Evan Chenga67efd12009-06-23 19:39:13 +0000672 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000673 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000675 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{31-27} = 0b11101;
678 let Inst{26-25} = 0b01;
679 let Inst{24} = 1;
680 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000681 let Inst{14-12} = 0b000; // imm3
682 let Inst{7-6} = 0b00; // imm2
683 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000684 }
Evan Chengf49810c2009-06-23 17:48:47 +0000685 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000686 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000687 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000688 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000689 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000692 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000694 }
Evan Chengf49810c2009-06-23 17:48:47 +0000695}
696
Jim Grosbach6935efc2009-11-24 00:20:27 +0000697/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000698/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000699/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000700let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000701multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
702 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000703 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000704 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000705 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000706 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000707 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000708 let Inst{31-27} = 0b11110;
709 let Inst{25} = 0;
710 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000711 let Inst{15} = 0;
712 }
Evan Chenga67efd12009-06-23 19:39:13 +0000713 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000714 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000715 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000716 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000717 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000718 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000719 let Inst{31-27} = 0b11101;
720 let Inst{26-25} = 0b01;
721 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 let Inst{14-12} = 0b000; // imm3
723 let Inst{7-6} = 0b00; // imm2
724 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000725 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000726 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000727 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000728 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000729 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000730 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000731 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000732 let Inst{31-27} = 0b11101;
733 let Inst{26-25} = 0b01;
734 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000735 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000736}
Andrew Trick1c3af772011-04-23 03:55:32 +0000737}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000738
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000739/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
740/// version is not needed since this is only for codegen.
Evan Cheng4a517082011-09-06 18:52:20 +0000741let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000742multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000743 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000744 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000745 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000746 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000747 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11110;
749 let Inst{25} = 0;
750 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000751 let Inst{15} = 0;
752 }
Evan Chengf49810c2009-06-23 17:48:47 +0000753 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000754 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000755 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000756 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000757 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11101;
759 let Inst{26-25} = 0b01;
760 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000761 }
Evan Chengf49810c2009-06-23 17:48:47 +0000762}
763}
764
Evan Chenga67efd12009-06-23 19:39:13 +0000765/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
766// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000767multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
768 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000769 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000770 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000771 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000772 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000773 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000774 let Inst{31-27} = 0b11101;
775 let Inst{26-21} = 0b010010;
776 let Inst{19-16} = 0b1111; // Rn
777 let Inst{5-4} = opcod;
778 }
Evan Chenga67efd12009-06-23 19:39:13 +0000779 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000780 def rr : T2sThreeReg<
781 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
782 opc, ".w\t$Rd, $Rn, $Rm",
783 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000784 let Inst{31-27} = 0b11111;
785 let Inst{26-23} = 0b0100;
786 let Inst{22-21} = opcod;
787 let Inst{15-12} = 0b1111;
788 let Inst{7-4} = 0b0000;
789 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000790
791 // Optional destination register
792 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
793 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
794 ty:$imm, pred:$p,
795 cc_out:$s)>;
796 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
797 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
798 rGPR:$Rm, pred:$p,
799 cc_out:$s)>;
800
801 // Assembler aliases w/o the ".w" suffix.
802 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
803 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
804 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000805 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000806 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
807 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
808 rGPR:$Rm, pred:$p,
809 cc_out:$s)>;
810
811 // and with the optional destination operand, too.
812 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
813 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
814 ty:$imm, pred:$p,
815 cc_out:$s)>;
816 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
817 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
818 rGPR:$Rm, pred:$p,
819 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000820}
Evan Chengf49810c2009-06-23 17:48:47 +0000821
Johnny Chend68e1192009-12-15 17:24:14 +0000822/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000823/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000824/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000825multiclass T2I_cmp_irs<bits<4> opcod, string opc,
826 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000827 PatFrag opnode, string baseOpc> {
828let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000829 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000830 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000831 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000832 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000833 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000834 let Inst{31-27} = 0b11110;
835 let Inst{25} = 0;
836 let Inst{24-21} = opcod;
837 let Inst{20} = 1; // The S bit.
838 let Inst{15} = 0;
839 let Inst{11-8} = 0b1111; // Rd
840 }
Evan Chenga67efd12009-06-23 19:39:13 +0000841 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000842 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000843 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000844 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000845 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000846 let Inst{31-27} = 0b11101;
847 let Inst{26-25} = 0b01;
848 let Inst{24-21} = opcod;
849 let Inst{20} = 1; // The S bit.
850 let Inst{14-12} = 0b000; // imm3
851 let Inst{11-8} = 0b1111; // Rd
852 let Inst{7-6} = 0b00; // imm2
853 let Inst{5-4} = 0b00; // type
854 }
Evan Chengf49810c2009-06-23 17:48:47 +0000855 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000856 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000857 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000858 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000859 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000860 let Inst{31-27} = 0b11101;
861 let Inst{26-25} = 0b01;
862 let Inst{24-21} = opcod;
863 let Inst{20} = 1; // The S bit.
864 let Inst{11-8} = 0b1111; // Rd
865 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000866}
Jim Grosbachef88a922011-09-06 21:44:58 +0000867
868 // Assembler aliases w/o the ".w" suffix.
869 // No alias here for 'rr' version as not all instantiations of this
870 // multiclass want one (CMP in particular, does not).
871 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
872 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
873 t2_so_imm:$imm, pred:$p)>;
874 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
875 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
876 t2_so_reg:$shift,
877 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000878}
879
Evan Chengf3c21b82009-06-30 02:15:48 +0000880/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000881multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000882 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
883 PatFrag opnode> {
884 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000885 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000886 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000887 bits<4> Rt;
888 bits<17> addr;
889 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000890 let Inst{24} = signed;
891 let Inst{23} = 1;
892 let Inst{22-21} = opcod;
893 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000894 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000895 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000896 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000897 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000898 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000899 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000900 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
901 bits<4> Rt;
902 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000903 let Inst{31-27} = 0b11111;
904 let Inst{26-25} = 0b00;
905 let Inst{24} = signed;
906 let Inst{23} = 0;
907 let Inst{22-21} = opcod;
908 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000909 let Inst{19-16} = addr{12-9}; // Rn
910 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{11} = 1;
912 // Offset: index==TRUE, wback==FALSE
913 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000914 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000915 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000916 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000917 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000918 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000919 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000920 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000921 let Inst{31-27} = 0b11111;
922 let Inst{26-25} = 0b00;
923 let Inst{24} = signed;
924 let Inst{23} = 0;
925 let Inst{22-21} = opcod;
926 let Inst{20} = 1; // load
927 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson75579f72010-11-29 22:44:32 +0000929 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000930 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000931
Owen Anderson75579f72010-11-29 22:44:32 +0000932 bits<10> addr;
933 let Inst{19-16} = addr{9-6}; // Rn
934 let Inst{3-0} = addr{5-2}; // Rm
935 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000936
937 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000939
Owen Anderson971b83b2011-02-08 22:39:40 +0000940 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000941 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000942 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000943 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000944 let isReMaterializable = 1;
945 let Inst{31-27} = 0b11111;
946 let Inst{26-25} = 0b00;
947 let Inst{24} = signed;
948 let Inst{23} = ?; // add = (U == '1')
949 let Inst{22-21} = opcod;
950 let Inst{20} = 1; // load
951 let Inst{19-16} = 0b1111; // Rn
952 bits<4> Rt;
953 bits<12> addr;
954 let Inst{15-12} = Rt{3-0};
955 let Inst{11-0} = addr{11-0};
956 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000957}
958
David Goodwin73b8f162009-06-30 22:11:34 +0000959/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000960multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000961 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
962 PatFrag opnode> {
963 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000964 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000965 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000966 let Inst{31-27} = 0b11111;
967 let Inst{26-23} = 0b0001;
968 let Inst{22-21} = opcod;
969 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson75579f72010-11-29 22:44:32 +0000971 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000972 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000973
Owen Anderson80dd3e02010-11-30 22:45:47 +0000974 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000975 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000976 let Inst{19-16} = addr{16-13}; // Rn
977 let Inst{23} = addr{12}; // U
978 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000979 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000980 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000981 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000982 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000983 let Inst{31-27} = 0b11111;
984 let Inst{26-23} = 0b0000;
985 let Inst{22-21} = opcod;
986 let Inst{20} = 0; // !load
987 let Inst{11} = 1;
988 // Offset: index==TRUE, wback==FALSE
989 let Inst{10} = 1; // The P bit.
990 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000991
Owen Anderson75579f72010-11-29 22:44:32 +0000992 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000993 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000994
Owen Anderson75579f72010-11-29 22:44:32 +0000995 bits<13> addr;
996 let Inst{19-16} = addr{12-9}; // Rn
997 let Inst{9} = addr{8}; // U
998 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000999 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001000 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001001 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001002 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001003 let Inst{31-27} = 0b11111;
1004 let Inst{26-23} = 0b0000;
1005 let Inst{22-21} = opcod;
1006 let Inst{20} = 0; // !load
1007 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001008
Owen Anderson75579f72010-11-29 22:44:32 +00001009 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001010 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001011
Owen Anderson75579f72010-11-29 22:44:32 +00001012 bits<10> addr;
1013 let Inst{19-16} = addr{9-6}; // Rn
1014 let Inst{3-0} = addr{5-2}; // Rm
1015 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001016 }
David Goodwin73b8f162009-06-30 22:11:34 +00001017}
1018
Evan Cheng0e55fd62010-09-30 01:08:25 +00001019/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001020/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001021class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1022 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1023 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001024 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1025 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001026 let Inst{31-27} = 0b11111;
1027 let Inst{26-23} = 0b0100;
1028 let Inst{22-20} = opcod;
1029 let Inst{19-16} = 0b1111; // Rn
1030 let Inst{15-12} = 0b1111;
1031 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001032
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001033 bits<2> rot;
1034 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001035}
1036
Eli Friedman761fa7a2010-06-24 18:20:04 +00001037// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001038class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001039 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1040 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1041 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001042 Requires<[HasT2ExtractPack, IsThumb2]> {
1043 bits<2> rot;
1044 let Inst{31-27} = 0b11111;
1045 let Inst{26-23} = 0b0100;
1046 let Inst{22-20} = opcod;
1047 let Inst{19-16} = 0b1111; // Rn
1048 let Inst{15-12} = 0b1111;
1049 let Inst{7} = 1;
1050 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001051}
1052
Eli Friedman761fa7a2010-06-24 18:20:04 +00001053// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1054// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001055class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1056 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1057 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001058 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001059 bits<2> rot;
1060 let Inst{31-27} = 0b11111;
1061 let Inst{26-23} = 0b0100;
1062 let Inst{22-20} = opcod;
1063 let Inst{19-16} = 0b1111; // Rn
1064 let Inst{15-12} = 0b1111;
1065 let Inst{7} = 1;
1066 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001067}
1068
Evan Cheng0e55fd62010-09-30 01:08:25 +00001069/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001070/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001071class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1072 : T2ThreeReg<(outs rGPR:$Rd),
1073 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1074 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1075 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1076 Requires<[HasT2ExtractPack, IsThumb2]> {
1077 bits<2> rot;
1078 let Inst{31-27} = 0b11111;
1079 let Inst{26-23} = 0b0100;
1080 let Inst{22-20} = opcod;
1081 let Inst{15-12} = 0b1111;
1082 let Inst{7} = 1;
1083 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001084}
1085
Jim Grosbach70327412011-07-27 17:48:13 +00001086class T2I_exta_rrot_np<bits<3> opcod, string opc>
1087 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1088 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1089 bits<2> rot;
1090 let Inst{31-27} = 0b11111;
1091 let Inst{26-23} = 0b0100;
1092 let Inst{22-20} = opcod;
1093 let Inst{15-12} = 0b1111;
1094 let Inst{7} = 1;
1095 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001096}
1097
Anton Korobeynikov52237112009-06-17 18:13:58 +00001098//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001099// Instructions
1100//===----------------------------------------------------------------------===//
1101
1102//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001103// Miscellaneous Instructions.
1104//
1105
Owen Andersonda663f72010-11-15 21:30:39 +00001106class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1107 string asm, list<dag> pattern>
1108 : T2XI<oops, iops, itin, asm, pattern> {
1109 bits<4> Rd;
1110 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001111
Jim Grosbach86386922010-12-08 22:10:43 +00001112 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001113 let Inst{26} = label{11};
1114 let Inst{14-12} = label{10-8};
1115 let Inst{7-0} = label{7-0};
1116}
1117
Evan Chenga09b9ca2009-06-24 23:47:58 +00001118// LEApcrel - Load a pc-relative address into a register without offending the
1119// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001120def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1121 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001122 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001123 let Inst{31-27} = 0b11110;
1124 let Inst{25-24} = 0b10;
1125 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1126 let Inst{22} = 0;
1127 let Inst{20} = 0;
1128 let Inst{19-16} = 0b1111; // Rn
1129 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001130
Owen Andersona838a252010-12-14 00:36:49 +00001131 bits<4> Rd;
1132 bits<13> addr;
1133 let Inst{11-8} = Rd;
1134 let Inst{23} = addr{12};
1135 let Inst{21} = addr{12};
1136 let Inst{26} = addr{11};
1137 let Inst{14-12} = addr{10-8};
1138 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001139
1140 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001141}
Owen Andersona838a252010-12-14 00:36:49 +00001142
1143let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001144def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001145 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001146def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1147 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001148 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001149 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001150
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001151
Evan Chenga09b9ca2009-06-24 23:47:58 +00001152//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001153// Load / store Instructions.
1154//
1155
Evan Cheng055b0312009-06-29 07:51:04 +00001156// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001157let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001158defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001159 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001160
Evan Chengf3c21b82009-06-30 02:15:48 +00001161// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001162defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001163 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001164defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001165 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001166
Evan Chengf3c21b82009-06-30 02:15:48 +00001167// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001168defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001169 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001170defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001171 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001172
Owen Anderson9d63d902010-12-01 19:18:46 +00001173let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001174// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001175def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001176 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001177 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001178} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001179
1180// zextload i1 -> zextload i8
1181def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1182 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001183def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1184 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001185def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1186 (t2LDRBs t2addrmode_so_reg:$addr)>;
1187def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1188 (t2LDRBpci tconstpool:$addr)>;
1189
1190// extload -> zextload
1191// FIXME: Reduce the number of patterns by legalizing extload to zextload
1192// earlier?
1193def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1194 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001195def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1196 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001197def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1198 (t2LDRBs t2addrmode_so_reg:$addr)>;
1199def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1200 (t2LDRBpci tconstpool:$addr)>;
1201
1202def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1203 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001204def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1205 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001206def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1207 (t2LDRBs t2addrmode_so_reg:$addr)>;
1208def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1209 (t2LDRBpci tconstpool:$addr)>;
1210
1211def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1212 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001213def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1214 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001215def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1216 (t2LDRHs t2addrmode_so_reg:$addr)>;
1217def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1218 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001219
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001220// FIXME: The destination register of the loads and stores can't be PC, but
1221// can be SP. We need another regclass (similar to rGPR) to represent
1222// that. Not a pressing issue since these are selected manually,
1223// not via pattern.
1224
Evan Chenge88d5ce2009-07-02 07:28:31 +00001225// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001226
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001227let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001228def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001229 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001230 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001231 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1232 []> {
1233 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1234}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001235
Jim Grosbacheeec0252011-09-08 00:39:19 +00001236def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001237 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1238 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1239 "ldr", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001240
Jim Grosbacheeec0252011-09-08 00:39:19 +00001241def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001242 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001243 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001244 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1245 []> {
1246 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1247}
1248def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001249 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1250 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1251 "ldrb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001252
Jim Grosbacheeec0252011-09-08 00:39:19 +00001253def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001256 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1257 []> {
1258 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1259}
1260def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001261 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1262 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1263 "ldrh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001264
Jim Grosbacheeec0252011-09-08 00:39:19 +00001265def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001266 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001267 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001268 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1269 []> {
1270 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1271}
1272def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001273 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1274 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1275 "ldrsb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001276
Jim Grosbacheeec0252011-09-08 00:39:19 +00001277def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001278 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001279 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001280 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1281 []> {
1282 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1283}
1284def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001285 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1286 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1287 "ldrsh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001288} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001289
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001290// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001291// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001292class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001293 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001294 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001295 bits<4> Rt;
1296 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001297 let Inst{31-27} = 0b11111;
1298 let Inst{26-25} = 0b00;
1299 let Inst{24} = signed;
1300 let Inst{23} = 0;
1301 let Inst{22-21} = type;
1302 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001303 let Inst{19-16} = addr{12-9};
1304 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001305 let Inst{11} = 1;
1306 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001307 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001308}
1309
Evan Cheng0e55fd62010-09-30 01:08:25 +00001310def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1311def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1312def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1313def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1314def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001315
David Goodwin73b8f162009-06-30 22:11:34 +00001316// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001317defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001318 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001319defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001320 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001321defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001322 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001323
David Goodwin6647cea2009-06-30 22:50:01 +00001324// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001325let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001326def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001327 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001328 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001329
Evan Cheng6d94f112009-07-03 00:06:39 +00001330// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001331def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001332 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001334 "str", "\t$Rt, $addr!",
1335 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1336 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1337}
1338def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1339 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1340 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1341 "strh", "\t$Rt, $addr!",
1342 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1343 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1344}
1345
1346def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1347 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1348 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1349 "strb", "\t$Rt, $addr!",
1350 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1351 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1352}
Evan Cheng6d94f112009-07-03 00:06:39 +00001353
Jim Grosbacheeec0252011-09-08 00:39:19 +00001354def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001355 (ins rGPR:$Rt, addr_offset_none:$Rn,
1356 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001358 "str", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001359 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1360 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001361 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1362 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001363
Jim Grosbacheeec0252011-09-08 00:39:19 +00001364def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001365 (ins rGPR:$Rt, addr_offset_none:$Rn,
1366 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001367 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001368 "strh", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001369 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1370 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001371 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1372 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001373
Jim Grosbacheeec0252011-09-08 00:39:19 +00001374def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001375 (ins rGPR:$Rt, addr_offset_none:$Rn,
1376 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001377 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001378 "strb", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001379 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1380 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001381 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1382 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001383
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001384// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1385// put the patterns on the instruction definitions directly as ISel wants
1386// the address base and offset to be separate operands, not a single
1387// complex operand like we represent the instructions themselves. The
1388// pseudos map between the two.
1389let usesCustomInserter = 1,
1390 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1391def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1392 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1393 4, IIC_iStore_ru,
1394 [(set GPRnopc:$Rn_wb,
1395 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1396def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1397 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1398 4, IIC_iStore_ru,
1399 [(set GPRnopc:$Rn_wb,
1400 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1401def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1402 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1403 4, IIC_iStore_ru,
1404 [(set GPRnopc:$Rn_wb,
1405 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1406}
1407
1408
Johnny Chene54a3ef2010-03-03 18:45:36 +00001409// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1410// only.
1411// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001413 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001414 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001415 let Inst{31-27} = 0b11111;
1416 let Inst{26-25} = 0b00;
1417 let Inst{24} = 0; // not signed
1418 let Inst{23} = 0;
1419 let Inst{22-21} = type;
1420 let Inst{20} = 0; // store
1421 let Inst{11} = 1;
1422 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001423
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001424 bits<4> Rt;
1425 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001426 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001427 let Inst{19-16} = addr{12-9};
1428 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001429}
1430
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1432def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1433def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001434
Johnny Chenae1757b2010-03-11 01:13:36 +00001435// ldrd / strd pre / post variants
1436// For disassembly only.
1437
Jim Grosbacha77295d2011-09-08 22:07:06 +00001438def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1439 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1440 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1441 let AsmMatchConverter = "cvtT2LdrdPre";
1442 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1443}
Johnny Chenae1757b2010-03-11 01:13:36 +00001444
Jim Grosbacha77295d2011-09-08 22:07:06 +00001445def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1446 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001447 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001448 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001449
Jim Grosbacha77295d2011-09-08 22:07:06 +00001450def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1451 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1452 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1453 "$addr.base = $wb", []> {
1454 let AsmMatchConverter = "cvtT2StrdPre";
1455 let DecoderMethod = "DecodeT2STRDPreInstruction";
1456}
Johnny Chenae1757b2010-03-11 01:13:36 +00001457
Jim Grosbacha77295d2011-09-08 22:07:06 +00001458def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1459 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1460 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001461 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001462 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001463
Johnny Chen0635fc52010-03-04 17:40:44 +00001464// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1465// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001466// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1467// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001468multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001469
Evan Chengdfed19f2010-11-03 06:34:55 +00001470 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001471 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001472 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001473 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001474 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001475 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001476 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001477 let Inst{20} = 1;
1478 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001479
Owen Anderson80dd3e02010-11-30 22:45:47 +00001480 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001481 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001482 let Inst{19-16} = addr{16-13}; // Rn
1483 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001484 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001485 }
1486
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001487 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001488 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001489 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001490 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001491 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001492 let Inst{23} = 0; // U = 0
1493 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001494 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001495 let Inst{20} = 1;
1496 let Inst{15-12} = 0b1111;
1497 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001498
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001499 bits<13> addr;
1500 let Inst{19-16} = addr{12-9}; // Rn
1501 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001502 }
1503
Evan Chengdfed19f2010-11-03 06:34:55 +00001504 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001505 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001506 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001507 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001508 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001509 let Inst{23} = 0; // add = TRUE for T1
1510 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001511 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001512 let Inst{20} = 1;
1513 let Inst{15-12} = 0b1111;
1514 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001515
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001516 bits<10> addr;
1517 let Inst{19-16} = addr{9-6}; // Rn
1518 let Inst{3-0} = addr{5-2}; // Rm
1519 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001520
1521 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001522 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001523}
1524
Evan Cheng416941d2010-11-04 05:19:35 +00001525defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1526defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1527defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001528
Evan Cheng2889cce2009-07-03 00:18:36 +00001529//===----------------------------------------------------------------------===//
1530// Load / store multiple Instructions.
1531//
1532
Owen Andersoncd00dc62011-09-12 21:28:46 +00001533multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001534 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001535 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001536 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001537 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001538 bits<4> Rn;
1539 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001540
Bill Wendling6c470b82010-11-13 09:09:38 +00001541 let Inst{31-27} = 0b11101;
1542 let Inst{26-25} = 0b00;
1543 let Inst{24-23} = 0b01; // Increment After
1544 let Inst{22} = 0;
1545 let Inst{21} = 0; // No writeback
1546 let Inst{20} = L_bit;
1547 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001548 let Inst{15} = 0;
1549 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001551 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001552 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001553 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001554 bits<4> Rn;
1555 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001556
Bill Wendling6c470b82010-11-13 09:09:38 +00001557 let Inst{31-27} = 0b11101;
1558 let Inst{26-25} = 0b00;
1559 let Inst{24-23} = 0b01; // Increment After
1560 let Inst{22} = 0;
1561 let Inst{21} = 1; // Writeback
1562 let Inst{20} = L_bit;
1563 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001564 let Inst{15} = 0;
1565 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001566 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001567 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001569 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 bits<4> Rn;
1571 bits<16> regs;
1572
1573 let Inst{31-27} = 0b11101;
1574 let Inst{26-25} = 0b00;
1575 let Inst{24-23} = 0b10; // Decrement Before
1576 let Inst{22} = 0;
1577 let Inst{21} = 0; // No writeback
1578 let Inst{20} = L_bit;
1579 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001580 let Inst{15} = 0;
1581 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001582 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001583 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001585 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 bits<4> Rn;
1587 bits<16> regs;
1588
1589 let Inst{31-27} = 0b11101;
1590 let Inst{26-25} = 0b00;
1591 let Inst{24-23} = 0b10; // Decrement Before
1592 let Inst{22} = 0;
1593 let Inst{21} = 1; // Writeback
1594 let Inst{20} = L_bit;
1595 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001596 let Inst{15} = 0;
1597 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 }
1599}
1600
Bill Wendlingc93989a2010-11-13 11:20:05 +00001601let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001602
1603let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001604defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1605
1606multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1607 InstrItinClass itin_upd, bit L_bit> {
1608 def IA :
1609 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1610 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1611 bits<4> Rn;
1612 bits<16> regs;
1613
1614 let Inst{31-27} = 0b11101;
1615 let Inst{26-25} = 0b00;
1616 let Inst{24-23} = 0b01; // Increment After
1617 let Inst{22} = 0;
1618 let Inst{21} = 0; // No writeback
1619 let Inst{20} = L_bit;
1620 let Inst{19-16} = Rn;
1621 let Inst{15} = 0;
1622 let Inst{14} = regs{14};
1623 let Inst{13} = 0;
1624 let Inst{12-0} = regs{12-0};
1625 }
1626 def IA_UPD :
1627 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1628 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1629 bits<4> Rn;
1630 bits<16> regs;
1631
1632 let Inst{31-27} = 0b11101;
1633 let Inst{26-25} = 0b00;
1634 let Inst{24-23} = 0b01; // Increment After
1635 let Inst{22} = 0;
1636 let Inst{21} = 1; // Writeback
1637 let Inst{20} = L_bit;
1638 let Inst{19-16} = Rn;
1639 let Inst{15} = 0;
1640 let Inst{14} = regs{14};
1641 let Inst{13} = 0;
1642 let Inst{12-0} = regs{12-0};
1643 }
1644 def DB :
1645 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1646 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1647 bits<4> Rn;
1648 bits<16> regs;
1649
1650 let Inst{31-27} = 0b11101;
1651 let Inst{26-25} = 0b00;
1652 let Inst{24-23} = 0b10; // Decrement Before
1653 let Inst{22} = 0;
1654 let Inst{21} = 0; // No writeback
1655 let Inst{20} = L_bit;
1656 let Inst{19-16} = Rn;
1657 let Inst{15} = 0;
1658 let Inst{14} = regs{14};
1659 let Inst{13} = 0;
1660 let Inst{12-0} = regs{12-0};
1661 }
1662 def DB_UPD :
1663 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1664 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1665 bits<4> Rn;
1666 bits<16> regs;
1667
1668 let Inst{31-27} = 0b11101;
1669 let Inst{26-25} = 0b00;
1670 let Inst{24-23} = 0b10; // Decrement Before
1671 let Inst{22} = 0;
1672 let Inst{21} = 1; // Writeback
1673 let Inst{20} = L_bit;
1674 let Inst{19-16} = Rn;
1675 let Inst{15} = 0;
1676 let Inst{14} = regs{14};
1677 let Inst{13} = 0;
1678 let Inst{12-0} = regs{12-0};
1679 }
1680}
1681
Bill Wendlingddc918b2010-11-13 10:57:02 +00001682
1683let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001684defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001685
1686} // neverHasSideEffects
1687
Bob Wilson815baeb2010-03-13 01:08:20 +00001688
Evan Cheng9cb9e672009-06-27 02:26:13 +00001689//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001690// Move Instructions.
1691//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001692
Evan Chengf49810c2009-06-23 17:48:47 +00001693let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001694def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001695 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001696 let Inst{31-27} = 0b11101;
1697 let Inst{26-25} = 0b01;
1698 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001699 let Inst{19-16} = 0b1111; // Rn
1700 let Inst{14-12} = 0b000;
1701 let Inst{7-4} = 0b0000;
1702}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001703def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1704 pred:$p, CPSR)>;
1705def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1706 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001707
Evan Cheng5adb66a2009-09-28 09:14:39 +00001708// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001709let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1710 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001711def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1712 "mov", ".w\t$Rd, $imm",
1713 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001714 let Inst{31-27} = 0b11110;
1715 let Inst{25} = 0;
1716 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001717 let Inst{19-16} = 0b1111; // Rn
1718 let Inst{15} = 0;
1719}
David Goodwin83b35932009-06-26 16:10:07 +00001720
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001721// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1722// Use aliases to get that to play nice here.
1723def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1724 pred:$p, CPSR)>;
1725def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1726 pred:$p, CPSR)>;
1727
1728def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1729 pred:$p, zero_reg)>;
1730def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1731 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001732
Evan Chengc4af4632010-11-17 20:13:28 +00001733let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001734def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001735 "movw", "\t$Rd, $imm",
1736 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001737 let Inst{31-27} = 0b11110;
1738 let Inst{25} = 1;
1739 let Inst{24-21} = 0b0010;
1740 let Inst{20} = 0; // The S bit.
1741 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001742
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001743 bits<4> Rd;
1744 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001745
Jim Grosbach86386922010-12-08 22:10:43 +00001746 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001747 let Inst{19-16} = imm{15-12};
1748 let Inst{26} = imm{11};
1749 let Inst{14-12} = imm{10-8};
1750 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001751}
Evan Chengf49810c2009-06-23 17:48:47 +00001752
Evan Cheng53519f02011-01-21 18:55:51 +00001753def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001754 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1755
1756let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001757def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001758 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001759 "movt", "\t$Rd, $imm",
1760 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001761 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001762 let Inst{31-27} = 0b11110;
1763 let Inst{25} = 1;
1764 let Inst{24-21} = 0b0110;
1765 let Inst{20} = 0; // The S bit.
1766 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001767
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001768 bits<4> Rd;
1769 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001770
Jim Grosbach86386922010-12-08 22:10:43 +00001771 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001772 let Inst{19-16} = imm{15-12};
1773 let Inst{26} = imm{11};
1774 let Inst{14-12} = imm{10-8};
1775 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001776}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001777
Evan Cheng53519f02011-01-21 18:55:51 +00001778def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001779 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1780} // Constraints
1781
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001782def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001783
Anton Korobeynikov52237112009-06-17 18:13:58 +00001784//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001785// Extend Instructions.
1786//
1787
1788// Sign extenders
1789
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001790def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001791 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001792def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001793 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001794def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001795
Jim Grosbach70327412011-07-27 17:48:13 +00001796def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001797 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001798def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001799 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001800def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001801
Evan Chengd27c9fc2009-07-03 01:43:10 +00001802// Zero extenders
1803
1804let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001805def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001806 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001807def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001808 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001809def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001810 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001811
Jim Grosbach79464942010-07-28 23:17:45 +00001812// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1813// The transformation should probably be done as a combiner action
1814// instead so we can include a check for masking back in the upper
1815// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001816//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001817// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001818// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001819def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001820 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001821 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001822
Jim Grosbach70327412011-07-27 17:48:13 +00001823def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001824 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001825def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001826 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001827def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001828}
1829
1830//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001831// Arithmetic Instructions.
1832//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001833
Johnny Chend68e1192009-12-15 17:24:14 +00001834defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1835 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1836defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1837 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001838
Evan Chengf49810c2009-06-23 17:48:47 +00001839// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng4a517082011-09-06 18:52:20 +00001840// FIXME: Eliminate them if we can write def : Pat patterns which defines
1841// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001842defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001843 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001844 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001845defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001846 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001847 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001848
Evan Cheng37fefc22011-08-30 19:09:48 +00001849let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001850defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001851 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001852defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001853 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001854}
Evan Chengf49810c2009-06-23 17:48:47 +00001855
David Goodwin752aa7d2009-07-27 16:39:05 +00001856// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001857defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001858 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001859
1860// FIXME: Eliminate them if we can write def : Pat patterns which defines
1861// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001862defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001863 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001864
1865// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001866// The assume-no-carry-in form uses the negation of the input since add/sub
1867// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1868// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1869// details.
1870// The AddedComplexity preferences the first variant over the others since
1871// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001872let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001873def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1874 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1875def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1876 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1877def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1878 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1879let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001880def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001881 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001882def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001883 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001884// The with-carry-in form matches bitwise not instead of the negation.
1885// Effectively, the inverse interpretation of the carry flag already accounts
1886// for part of the negation.
1887let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001888def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001889 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001890def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001891 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001892
Johnny Chen93042d12010-03-02 18:14:57 +00001893// Select Bytes -- for disassembly only
1894
Owen Andersonc7373f82010-11-30 20:00:01 +00001895def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001896 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1897 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001898 let Inst{31-27} = 0b11111;
1899 let Inst{26-24} = 0b010;
1900 let Inst{23} = 0b1;
1901 let Inst{22-20} = 0b010;
1902 let Inst{15-12} = 0b1111;
1903 let Inst{7} = 0b1;
1904 let Inst{6-4} = 0b000;
1905}
1906
Johnny Chenadc77332010-02-26 22:04:29 +00001907// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1908// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001909class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001910 list<dag> pat = [/* For disassembly only; pattern left blank */],
1911 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1912 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001913 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1914 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001915 let Inst{31-27} = 0b11111;
1916 let Inst{26-23} = 0b0101;
1917 let Inst{22-20} = op22_20;
1918 let Inst{15-12} = 0b1111;
1919 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001920
Owen Anderson46c478e2010-11-17 19:57:38 +00001921 bits<4> Rd;
1922 bits<4> Rn;
1923 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001924
Jim Grosbach86386922010-12-08 22:10:43 +00001925 let Inst{11-8} = Rd;
1926 let Inst{19-16} = Rn;
1927 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001928}
1929
1930// Saturating add/subtract -- for disassembly only
1931
Nate Begeman692433b2010-07-29 17:56:55 +00001932def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001933 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1934 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001935def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1936def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1937def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001938def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1939 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1940def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1941 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001942def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001943def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001944 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1945 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001946def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1947def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1948def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1949def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1950def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1951def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1952def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1953def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1954
1955// Signed/Unsigned add/subtract -- for disassembly only
1956
1957def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1958def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1959def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1960def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1961def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1962def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1963def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1964def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1965def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1966def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1967def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1968def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1969
1970// Signed/Unsigned halving add/subtract -- for disassembly only
1971
1972def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1973def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1974def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1975def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1976def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1977def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1978def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1979def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1980def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1981def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1982def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1983def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1984
Owen Anderson821752e2010-11-18 20:32:18 +00001985// Helper class for disassembly only
1986// A6.3.16 & A6.3.17
1987// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1988class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1989 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1990 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1991 let Inst{31-27} = 0b11111;
1992 let Inst{26-24} = 0b011;
1993 let Inst{23} = long;
1994 let Inst{22-20} = op22_20;
1995 let Inst{7-4} = op7_4;
1996}
1997
1998class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1999 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2000 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2001 let Inst{31-27} = 0b11111;
2002 let Inst{26-24} = 0b011;
2003 let Inst{23} = long;
2004 let Inst{22-20} = op22_20;
2005 let Inst{7-4} = op7_4;
2006}
2007
Johnny Chenadc77332010-02-26 22:04:29 +00002008// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
2009
Owen Anderson821752e2010-11-18 20:32:18 +00002010def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2011 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002012 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2013 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002014 let Inst{15-12} = 0b1111;
2015}
Owen Anderson821752e2010-11-18 20:32:18 +00002016def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002017 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002018 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2019 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002020
2021// Signed/Unsigned saturate -- for disassembly only
2022
Owen Anderson46c478e2010-11-17 19:57:38 +00002023class T2SatI<dag oops, dag iops, InstrItinClass itin,
2024 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002025 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002026 bits<4> Rd;
2027 bits<4> Rn;
2028 bits<5> sat_imm;
2029 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002030
Jim Grosbach86386922010-12-08 22:10:43 +00002031 let Inst{11-8} = Rd;
2032 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002033 let Inst{4-0} = sat_imm;
2034 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002035 let Inst{14-12} = sh{4-2};
2036 let Inst{7-6} = sh{1-0};
2037}
2038
Owen Andersonc7373f82010-11-30 20:00:01 +00002039def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002040 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002041 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
2042 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002043 let Inst{31-27} = 0b11110;
2044 let Inst{25-22} = 0b1100;
2045 let Inst{20} = 0;
2046 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002047 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002048}
2049
Owen Andersonc7373f82010-11-30 20:00:01 +00002050def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002051 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002052 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002053 [/* For disassembly only; pattern left blank */]>,
2054 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002055 let Inst{31-27} = 0b11110;
2056 let Inst{25-22} = 0b1100;
2057 let Inst{20} = 0;
2058 let Inst{15} = 0;
2059 let Inst{21} = 1; // sh = '1'
2060 let Inst{14-12} = 0b000; // imm3 = '000'
2061 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002062 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002063}
2064
Owen Andersonc7373f82010-11-30 20:00:01 +00002065def t2USAT: T2SatI<
Jim Grosbachb105b992011-09-16 18:32:30 +00002066 (outs rGPR:$Rd), (ins imm0_31:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Andersonc7373f82010-11-30 20:00:01 +00002067 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002068 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002069 let Inst{31-27} = 0b11110;
2070 let Inst{25-22} = 0b1110;
2071 let Inst{20} = 0;
2072 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002073}
2074
Jim Grosbachb105b992011-09-16 18:32:30 +00002075def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002076 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00002077 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002078 [/* For disassembly only; pattern left blank */]>,
2079 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002080 let Inst{31-27} = 0b11110;
2081 let Inst{25-22} = 0b1110;
2082 let Inst{20} = 0;
2083 let Inst{15} = 0;
2084 let Inst{21} = 1; // sh = '1'
2085 let Inst{14-12} = 0b000; // imm3 = '000'
2086 let Inst{7-6} = 0b00; // imm2 = '00'
2087}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002088
Bob Wilson38aa2872010-08-13 21:48:10 +00002089def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2090def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002091
Evan Chengf49810c2009-06-23 17:48:47 +00002092//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002093// Shift and rotate Instructions.
2094//
2095
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002096defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2097 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002098defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002099 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002100defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002101 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2102defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2103 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002104
Andrew Trickd49ffe82011-04-29 14:18:15 +00002105// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2106def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2107 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2108
David Goodwinca01a8d2009-09-01 18:32:09 +00002109let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002110def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2111 "rrx", "\t$Rd, $Rm",
2112 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002113 let Inst{31-27} = 0b11101;
2114 let Inst{26-25} = 0b01;
2115 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002116 let Inst{19-16} = 0b1111; // Rn
2117 let Inst{14-12} = 0b000;
2118 let Inst{7-4} = 0b0011;
2119}
David Goodwinca01a8d2009-09-01 18:32:09 +00002120}
Evan Chenga67efd12009-06-23 19:39:13 +00002121
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002122let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002123def t2MOVsrl_flag : T2TwoRegShiftImm<
2124 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2125 "lsrs", ".w\t$Rd, $Rm, #1",
2126 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{31-27} = 0b11101;
2128 let Inst{26-25} = 0b01;
2129 let Inst{24-21} = 0b0010;
2130 let Inst{20} = 1; // The S bit.
2131 let Inst{19-16} = 0b1111; // Rn
2132 let Inst{5-4} = 0b01; // Shift type.
2133 // Shift amount = Inst{14-12:7-6} = 1.
2134 let Inst{14-12} = 0b000;
2135 let Inst{7-6} = 0b01;
2136}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002137def t2MOVsra_flag : T2TwoRegShiftImm<
2138 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2139 "asrs", ".w\t$Rd, $Rm, #1",
2140 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002141 let Inst{31-27} = 0b11101;
2142 let Inst{26-25} = 0b01;
2143 let Inst{24-21} = 0b0010;
2144 let Inst{20} = 1; // The S bit.
2145 let Inst{19-16} = 0b1111; // Rn
2146 let Inst{5-4} = 0b10; // Shift type.
2147 // Shift amount = Inst{14-12:7-6} = 1.
2148 let Inst{14-12} = 0b000;
2149 let Inst{7-6} = 0b01;
2150}
David Goodwin3583df72009-07-28 17:06:49 +00002151}
2152
Evan Chenga67efd12009-06-23 19:39:13 +00002153//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002154// Bitwise Instructions.
2155//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002156
Johnny Chend68e1192009-12-15 17:24:14 +00002157defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002158 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002159 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002160defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002161 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002162 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002163defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002164 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002165 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002166
Johnny Chend68e1192009-12-15 17:24:14 +00002167defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002168 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002169 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2170 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002171
Owen Anderson2f7aed32010-11-17 22:16:31 +00002172class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2173 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002174 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002175 bits<4> Rd;
2176 bits<5> msb;
2177 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002178
Jim Grosbach86386922010-12-08 22:10:43 +00002179 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002180 let Inst{4-0} = msb{4-0};
2181 let Inst{14-12} = lsb{4-2};
2182 let Inst{7-6} = lsb{1-0};
2183}
2184
2185class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2186 string opc, string asm, list<dag> pattern>
2187 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2188 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002189
Jim Grosbach86386922010-12-08 22:10:43 +00002190 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002191}
2192
2193let Constraints = "$src = $Rd" in
2194def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2195 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2196 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002197 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002198 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002199 let Inst{25} = 1;
2200 let Inst{24-20} = 0b10110;
2201 let Inst{19-16} = 0b1111; // Rn
2202 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002203 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002204
Owen Anderson2f7aed32010-11-17 22:16:31 +00002205 bits<10> imm;
2206 let msb{4-0} = imm{9-5};
2207 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002208}
Evan Chengf49810c2009-06-23 17:48:47 +00002209
Owen Anderson2f7aed32010-11-17 22:16:31 +00002210def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002211 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002212 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002213 let Inst{31-27} = 0b11110;
2214 let Inst{25} = 1;
2215 let Inst{24-20} = 0b10100;
2216 let Inst{15} = 0;
2217}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002218
Owen Anderson2f7aed32010-11-17 22:16:31 +00002219def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002220 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002221 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11110;
2223 let Inst{25} = 1;
2224 let Inst{24-20} = 0b11100;
2225 let Inst{15} = 0;
2226}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002227
Johnny Chen9474d552010-02-02 19:31:58 +00002228// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002229let Constraints = "$src = $Rd" in {
2230 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2231 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2232 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2233 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2234 bf_inv_mask_imm:$imm))]> {
2235 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002236 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002237 let Inst{25} = 1;
2238 let Inst{24-20} = 0b10110;
2239 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002240 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002241
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002242 bits<10> imm;
2243 let msb{4-0} = imm{9-5};
2244 let lsb{4-0} = imm{4-0};
2245 }
Johnny Chen9474d552010-02-02 19:31:58 +00002246}
Evan Chengf49810c2009-06-23 17:48:47 +00002247
Evan Cheng7e1bf302010-09-29 00:27:46 +00002248defm t2ORN : T2I_bin_irs<0b0011, "orn",
2249 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002250 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2251 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002252
Jim Grosbachd32872f2011-09-14 21:24:41 +00002253/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2254/// unary operation that produces a value. These are predicable and can be
2255/// changed to modify CPSR.
2256multiclass T2I_un_irs<bits<4> opcod, string opc,
2257 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2258 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2259 // shifted imm
2260 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2261 opc, "\t$Rd, $imm",
2262 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2263 let isAsCheapAsAMove = Cheap;
2264 let isReMaterializable = ReMat;
2265 let Inst{31-27} = 0b11110;
2266 let Inst{25} = 0;
2267 let Inst{24-21} = opcod;
2268 let Inst{19-16} = 0b1111; // Rn
2269 let Inst{15} = 0;
2270 }
2271 // register
2272 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2273 opc, ".w\t$Rd, $Rm",
2274 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2275 let Inst{31-27} = 0b11101;
2276 let Inst{26-25} = 0b01;
2277 let Inst{24-21} = opcod;
2278 let Inst{19-16} = 0b1111; // Rn
2279 let Inst{14-12} = 0b000; // imm3
2280 let Inst{7-6} = 0b00; // imm2
2281 let Inst{5-4} = 0b00; // type
2282 }
2283 // shifted register
2284 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2285 opc, ".w\t$Rd, $ShiftedRm",
2286 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2287 let Inst{31-27} = 0b11101;
2288 let Inst{26-25} = 0b01;
2289 let Inst{24-21} = opcod;
2290 let Inst{19-16} = 0b1111; // Rn
2291 }
2292}
2293
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002294// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2295let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002296defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002297 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002298 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002299
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002300let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002301def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2302 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002303
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002304// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002305def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2306 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002307 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002308
2309def : T2Pat<(t2_so_imm_not:$src),
2310 (t2MVNi t2_so_imm_not:$src)>;
2311
Evan Chengf49810c2009-06-23 17:48:47 +00002312//===----------------------------------------------------------------------===//
2313// Multiply Instructions.
2314//
Evan Cheng8de898a2009-06-26 00:19:44 +00002315let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002316def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2317 "mul", "\t$Rd, $Rn, $Rm",
2318 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002319 let Inst{31-27} = 0b11111;
2320 let Inst{26-23} = 0b0110;
2321 let Inst{22-20} = 0b000;
2322 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2323 let Inst{7-4} = 0b0000; // Multiply
2324}
Evan Chengf49810c2009-06-23 17:48:47 +00002325
Owen Anderson35141a92010-11-18 01:08:42 +00002326def t2MLA: T2FourReg<
2327 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2328 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2329 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002330 let Inst{31-27} = 0b11111;
2331 let Inst{26-23} = 0b0110;
2332 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{7-4} = 0b0000; // Multiply
2334}
Evan Chengf49810c2009-06-23 17:48:47 +00002335
Owen Anderson35141a92010-11-18 01:08:42 +00002336def t2MLS: T2FourReg<
2337 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2338 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2339 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002340 let Inst{31-27} = 0b11111;
2341 let Inst{26-23} = 0b0110;
2342 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002343 let Inst{7-4} = 0b0001; // Multiply and Subtract
2344}
Evan Chengf49810c2009-06-23 17:48:47 +00002345
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002346// Extra precision multiplies with low / high results
2347let neverHasSideEffects = 1 in {
2348let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002349def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002350 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002351 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002352 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002354def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002355 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002356 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002357 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002358} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002359
2360// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002361def t2SMLAL : T2MulLong<0b100, 0b0000,
2362 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002363 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002364 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002365
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002366def t2UMLAL : T2MulLong<0b110, 0b0000,
2367 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002368 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002369 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002370
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002371def t2UMAAL : T2MulLong<0b110, 0b0110,
2372 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002373 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002374 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2375 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376} // neverHasSideEffects
2377
Johnny Chen93042d12010-03-02 18:14:57 +00002378// Rounding variants of the below included for disassembly only
2379
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002380// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002381def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2382 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002383 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2384 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002385 let Inst{31-27} = 0b11111;
2386 let Inst{26-23} = 0b0110;
2387 let Inst{22-20} = 0b101;
2388 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2389 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2390}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391
Owen Anderson821752e2010-11-18 20:32:18 +00002392def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002393 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2394 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002395 let Inst{31-27} = 0b11111;
2396 let Inst{26-23} = 0b0110;
2397 let Inst{22-20} = 0b101;
2398 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2399 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2400}
2401
Owen Anderson821752e2010-11-18 20:32:18 +00002402def t2SMMLA : T2FourReg<
2403 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2404 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002405 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2406 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{31-27} = 0b11111;
2408 let Inst{26-23} = 0b0110;
2409 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2411}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002412
Owen Anderson821752e2010-11-18 20:32:18 +00002413def t2SMMLAR: T2FourReg<
2414 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002415 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2416 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002417 let Inst{31-27} = 0b11111;
2418 let Inst{26-23} = 0b0110;
2419 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002420 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2421}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002422
Owen Anderson821752e2010-11-18 20:32:18 +00002423def t2SMMLS: T2FourReg<
2424 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2425 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002426 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2427 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002428 let Inst{31-27} = 0b11111;
2429 let Inst{26-23} = 0b0110;
2430 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2432}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002433
Owen Anderson821752e2010-11-18 20:32:18 +00002434def t2SMMLSR:T2FourReg<
2435 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002436 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2437 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002438 let Inst{31-27} = 0b11111;
2439 let Inst{26-23} = 0b0110;
2440 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002441 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2442}
2443
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002444multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002445 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2446 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2447 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002448 (sext_inreg rGPR:$Rm, i16)))]>,
2449 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{31-27} = 0b11111;
2451 let Inst{26-23} = 0b0110;
2452 let Inst{22-20} = 0b001;
2453 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2454 let Inst{7-6} = 0b00;
2455 let Inst{5-4} = 0b00;
2456 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002457
Owen Anderson821752e2010-11-18 20:32:18 +00002458 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2459 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2460 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002461 (sra rGPR:$Rm, (i32 16))))]>,
2462 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002463 let Inst{31-27} = 0b11111;
2464 let Inst{26-23} = 0b0110;
2465 let Inst{22-20} = 0b001;
2466 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2467 let Inst{7-6} = 0b00;
2468 let Inst{5-4} = 0b01;
2469 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002470
Owen Anderson821752e2010-11-18 20:32:18 +00002471 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2472 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2473 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 (sext_inreg rGPR:$Rm, i16)))]>,
2475 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002476 let Inst{31-27} = 0b11111;
2477 let Inst{26-23} = 0b0110;
2478 let Inst{22-20} = 0b001;
2479 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2480 let Inst{7-6} = 0b00;
2481 let Inst{5-4} = 0b10;
2482 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002483
Owen Anderson821752e2010-11-18 20:32:18 +00002484 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2485 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2486 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002487 (sra rGPR:$Rm, (i32 16))))]>,
2488 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002489 let Inst{31-27} = 0b11111;
2490 let Inst{26-23} = 0b0110;
2491 let Inst{22-20} = 0b001;
2492 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2493 let Inst{7-6} = 0b00;
2494 let Inst{5-4} = 0b11;
2495 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002496
Owen Anderson821752e2010-11-18 20:32:18 +00002497 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2498 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2499 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002500 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2501 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002502 let Inst{31-27} = 0b11111;
2503 let Inst{26-23} = 0b0110;
2504 let Inst{22-20} = 0b011;
2505 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2506 let Inst{7-6} = 0b00;
2507 let Inst{5-4} = 0b00;
2508 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002509
Owen Anderson821752e2010-11-18 20:32:18 +00002510 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2511 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2512 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002513 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2514 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002515 let Inst{31-27} = 0b11111;
2516 let Inst{26-23} = 0b0110;
2517 let Inst{22-20} = 0b011;
2518 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2519 let Inst{7-6} = 0b00;
2520 let Inst{5-4} = 0b01;
2521 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002522}
2523
2524
2525multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002526 def BB : T2FourReg<
2527 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2528 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2529 [(set rGPR:$Rd, (add rGPR:$Ra,
2530 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002531 (sext_inreg rGPR:$Rm, i16))))]>,
2532 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002533 let Inst{31-27} = 0b11111;
2534 let Inst{26-23} = 0b0110;
2535 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002536 let Inst{7-6} = 0b00;
2537 let Inst{5-4} = 0b00;
2538 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002539
Owen Anderson821752e2010-11-18 20:32:18 +00002540 def BT : T2FourReg<
2541 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2542 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2543 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002544 (sra rGPR:$Rm, (i32 16)))))]>,
2545 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002546 let Inst{31-27} = 0b11111;
2547 let Inst{26-23} = 0b0110;
2548 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002549 let Inst{7-6} = 0b00;
2550 let Inst{5-4} = 0b01;
2551 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002552
Owen Anderson821752e2010-11-18 20:32:18 +00002553 def TB : T2FourReg<
2554 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2555 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2556 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002557 (sext_inreg rGPR:$Rm, i16))))]>,
2558 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002559 let Inst{31-27} = 0b11111;
2560 let Inst{26-23} = 0b0110;
2561 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002562 let Inst{7-6} = 0b00;
2563 let Inst{5-4} = 0b10;
2564 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002565
Owen Anderson821752e2010-11-18 20:32:18 +00002566 def TT : T2FourReg<
2567 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2568 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2569 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002570 (sra rGPR:$Rm, (i32 16)))))]>,
2571 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002572 let Inst{31-27} = 0b11111;
2573 let Inst{26-23} = 0b0110;
2574 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002575 let Inst{7-6} = 0b00;
2576 let Inst{5-4} = 0b11;
2577 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002578
Owen Anderson821752e2010-11-18 20:32:18 +00002579 def WB : T2FourReg<
2580 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2581 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2582 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002583 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2584 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002585 let Inst{31-27} = 0b11111;
2586 let Inst{26-23} = 0b0110;
2587 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002588 let Inst{7-6} = 0b00;
2589 let Inst{5-4} = 0b00;
2590 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002591
Owen Anderson821752e2010-11-18 20:32:18 +00002592 def WT : T2FourReg<
2593 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2594 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2595 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002596 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2597 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002598 let Inst{31-27} = 0b11111;
2599 let Inst{26-23} = 0b0110;
2600 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002601 let Inst{7-6} = 0b00;
2602 let Inst{5-4} = 0b01;
2603 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002604}
2605
2606defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2607defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2608
Jim Grosbacheeca7582011-09-15 23:45:50 +00002609// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002610def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2611 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002612 [/* For disassembly only; pattern left blank */]>,
2613 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002614def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2615 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002616 [/* For disassembly only; pattern left blank */]>,
2617 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002618def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2619 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002620 [/* For disassembly only; pattern left blank */]>,
2621 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002622def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2623 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002624 [/* For disassembly only; pattern left blank */]>,
2625 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002626
Johnny Chenadc77332010-02-26 22:04:29 +00002627// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002628def t2SMUAD: T2ThreeReg_mac<
2629 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002630 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2631 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002632 let Inst{15-12} = 0b1111;
2633}
Owen Anderson821752e2010-11-18 20:32:18 +00002634def t2SMUADX:T2ThreeReg_mac<
2635 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002636 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2637 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002638 let Inst{15-12} = 0b1111;
2639}
Owen Anderson821752e2010-11-18 20:32:18 +00002640def t2SMUSD: T2ThreeReg_mac<
2641 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002642 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2643 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002644 let Inst{15-12} = 0b1111;
2645}
Owen Anderson821752e2010-11-18 20:32:18 +00002646def t2SMUSDX:T2ThreeReg_mac<
2647 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002648 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2649 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002650 let Inst{15-12} = 0b1111;
2651}
Owen Andersonc6788c82011-08-22 23:31:45 +00002652def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002653 0, 0b010, 0b0000, (outs rGPR:$Rd),
2654 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002655 "\t$Rd, $Rn, $Rm, $Ra", []>,
2656 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002657def t2SMLADX : T2FourReg_mac<
2658 0, 0b010, 0b0001, (outs rGPR:$Rd),
2659 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002660 "\t$Rd, $Rn, $Rm, $Ra", []>,
2661 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002662def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2663 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002664 "\t$Rd, $Rn, $Rm, $Ra", []>,
2665 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002666def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2667 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002668 "\t$Rd, $Rn, $Rm, $Ra", []>,
2669 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002670def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002671 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2672 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002674def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002675 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2676 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002677 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002678def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002679 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2680 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002681 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002682def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2683 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002684 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002685 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002686
2687//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002688// Division Instructions.
2689// Signed and unsigned division on v7-M
2690//
2691def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2692 "sdiv", "\t$Rd, $Rn, $Rm",
2693 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2694 Requires<[HasDivide, IsThumb2]> {
2695 let Inst{31-27} = 0b11111;
2696 let Inst{26-21} = 0b011100;
2697 let Inst{20} = 0b1;
2698 let Inst{15-12} = 0b1111;
2699 let Inst{7-4} = 0b1111;
2700}
2701
2702def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2703 "udiv", "\t$Rd, $Rn, $Rm",
2704 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2705 Requires<[HasDivide, IsThumb2]> {
2706 let Inst{31-27} = 0b11111;
2707 let Inst{26-21} = 0b011101;
2708 let Inst{20} = 0b1;
2709 let Inst{15-12} = 0b1111;
2710 let Inst{7-4} = 0b1111;
2711}
2712
2713//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002714// Misc. Arithmetic Instructions.
2715//
2716
Jim Grosbach80dc1162010-02-16 21:23:02 +00002717class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2718 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002719 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002720 let Inst{31-27} = 0b11111;
2721 let Inst{26-22} = 0b01010;
2722 let Inst{21-20} = op1;
2723 let Inst{15-12} = 0b1111;
2724 let Inst{7-6} = 0b10;
2725 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002726 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002727}
Evan Chengf49810c2009-06-23 17:48:47 +00002728
Owen Anderson612fb5b2010-11-18 21:15:19 +00002729def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2730 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002731
Owen Anderson612fb5b2010-11-18 21:15:19 +00002732def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2733 "rbit", "\t$Rd, $Rm",
2734 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002735
Owen Anderson612fb5b2010-11-18 21:15:19 +00002736def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2737 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002738
Owen Anderson612fb5b2010-11-18 21:15:19 +00002739def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2740 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002741 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002742
Owen Anderson612fb5b2010-11-18 21:15:19 +00002743def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2744 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002745 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002746
Evan Chengf60ceac2011-06-15 17:17:48 +00002747def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002748 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002749 (t2REVSH rGPR:$Rm)>;
2750
Owen Anderson612fb5b2010-11-18 21:15:19 +00002751def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002752 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2753 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002754 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002755 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002756 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002757 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002758 let Inst{31-27} = 0b11101;
2759 let Inst{26-25} = 0b01;
2760 let Inst{24-20} = 0b01100;
2761 let Inst{5} = 0; // BT form
2762 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002763
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002764 bits<5> sh;
2765 let Inst{14-12} = sh{4-2};
2766 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002767}
Evan Cheng40289b02009-07-07 05:35:52 +00002768
2769// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002770def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2771 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002772 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002773def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002774 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002775 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002776
Bob Wilsondc66eda2010-08-16 22:26:55 +00002777// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2778// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002779def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002780 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2781 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002782 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002783 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002784 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002785 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002786 let Inst{31-27} = 0b11101;
2787 let Inst{26-25} = 0b01;
2788 let Inst{24-20} = 0b01100;
2789 let Inst{5} = 1; // TB form
2790 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002791
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002792 bits<5> sh;
2793 let Inst{14-12} = sh{4-2};
2794 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002795}
Evan Cheng40289b02009-07-07 05:35:52 +00002796
2797// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2798// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002799def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002800 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002801 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002802def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002803 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002804 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002805 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002806
2807//===----------------------------------------------------------------------===//
2808// Comparison Instructions...
2809//
Johnny Chend68e1192009-12-15 17:24:14 +00002810defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002811 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002812 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002813
Jim Grosbachef88a922011-09-06 21:44:58 +00002814def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2815 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2816def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2817 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2818def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2819 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002820
Dan Gohman4b7dff92010-08-26 15:50:25 +00002821//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2822// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002823//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2824// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002825defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002826 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002827 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2828 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002829
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002830//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2831// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002832
Jim Grosbachef88a922011-09-06 21:44:58 +00002833def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2834 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002835
Johnny Chend68e1192009-12-15 17:24:14 +00002836defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002837 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002838 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2839 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002840defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002841 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002842 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2843 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002844
Evan Chenge253c952009-07-07 20:39:03 +00002845// Conditional moves
2846// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002847// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002848let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002849def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2850 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002851 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002852 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002853 RegConstraint<"$false = $Rd">;
2854
2855let isMoveImm = 1 in
2856def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2857 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002858 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002859[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2860 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002861
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002862// FIXME: Pseudo-ize these. For now, just mark codegen only.
2863let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002864let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002865def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002866 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002867 "movw", "\t$Rd, $imm", []>,
2868 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002869 let Inst{31-27} = 0b11110;
2870 let Inst{25} = 1;
2871 let Inst{24-21} = 0b0010;
2872 let Inst{20} = 0; // The S bit.
2873 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002874
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002875 bits<4> Rd;
2876 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002877
Jim Grosbach86386922010-12-08 22:10:43 +00002878 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002879 let Inst{19-16} = imm{15-12};
2880 let Inst{26} = imm{11};
2881 let Inst{14-12} = imm{10-8};
2882 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002883}
2884
Evan Chengc4af4632010-11-17 20:13:28 +00002885let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002886def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2887 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002888 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002889
Evan Chengc4af4632010-11-17 20:13:28 +00002890let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002891def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2892 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2893[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002894 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002895 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002896 let Inst{31-27} = 0b11110;
2897 let Inst{25} = 0;
2898 let Inst{24-21} = 0b0011;
2899 let Inst{20} = 0; // The S bit.
2900 let Inst{19-16} = 0b1111; // Rn
2901 let Inst{15} = 0;
2902}
2903
Johnny Chend68e1192009-12-15 17:24:14 +00002904class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2905 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002906 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002907 let Inst{31-27} = 0b11101;
2908 let Inst{26-25} = 0b01;
2909 let Inst{24-21} = 0b0010;
2910 let Inst{20} = 0; // The S bit.
2911 let Inst{19-16} = 0b1111; // Rn
2912 let Inst{5-4} = opcod; // Shift type.
2913}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002914def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2915 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2916 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2917 RegConstraint<"$false = $Rd">;
2918def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2919 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2920 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2921 RegConstraint<"$false = $Rd">;
2922def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2923 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2924 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2925 RegConstraint<"$false = $Rd">;
2926def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2927 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2928 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2929 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002930} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002931} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002932
David Goodwin5e47a9a2009-06-30 18:04:13 +00002933//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002934// Atomic operations intrinsics
2935//
2936
2937// memory barriers protect the atomic sequences
2938let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002939def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2940 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2941 Requires<[IsThumb, HasDB]> {
2942 bits<4> opt;
2943 let Inst{31-4} = 0xf3bf8f5;
2944 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002945}
2946}
2947
Bob Wilsonf74a4292010-10-30 00:54:37 +00002948def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002949 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002950 Requires<[IsThumb, HasDB]> {
2951 bits<4> opt;
2952 let Inst{31-4} = 0xf3bf8f4;
2953 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002954}
2955
Jim Grosbachaa833e52011-09-06 22:53:27 +00002956def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2957 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002958 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002959 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002960 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002961 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002962}
2963
Owen Anderson16884412011-07-13 23:22:26 +00002964class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002965 InstrItinClass itin, string opc, string asm, string cstr,
2966 list<dag> pattern, bits<4> rt2 = 0b1111>
2967 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2968 let Inst{31-27} = 0b11101;
2969 let Inst{26-20} = 0b0001101;
2970 let Inst{11-8} = rt2;
2971 let Inst{7-6} = 0b01;
2972 let Inst{5-4} = opcod;
2973 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002974
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002975 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002976 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002977 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002978 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002979}
Owen Anderson16884412011-07-13 23:22:26 +00002980class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002981 InstrItinClass itin, string opc, string asm, string cstr,
2982 list<dag> pattern, bits<4> rt2 = 0b1111>
2983 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2984 let Inst{31-27} = 0b11101;
2985 let Inst{26-20} = 0b0001100;
2986 let Inst{11-8} = rt2;
2987 let Inst{7-6} = 0b01;
2988 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002989
Owen Anderson91a7c592010-11-19 00:28:38 +00002990 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002991 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002992 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002993 let Inst{3-0} = Rd;
2994 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002995 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002996}
2997
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002998let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002999def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003000 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003001 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003002def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003003 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003004 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003005def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003006 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003007 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003008 bits<4> Rt;
3009 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003010 let Inst{31-27} = 0b11101;
3011 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003012 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003013 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003014 let Inst{11-8} = 0b1111;
3015 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003016}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003017let hasExtraDefRegAllocReq = 1 in
3018def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003019 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003020 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003021 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003022 [], {?, ?, ?, ?}> {
3023 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003024 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003025}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003026}
3027
Owen Anderson91a7c592010-11-19 00:28:38 +00003028let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003029def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003030 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003031 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003032 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3033def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003034 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003035 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003036 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003037def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3038 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003039 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003040 "strex", "\t$Rd, $Rt, $addr", "",
3041 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003042 bits<4> Rd;
3043 bits<4> Rt;
3044 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003045 let Inst{31-27} = 0b11101;
3046 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003047 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003048 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003049 let Inst{11-8} = Rd;
3050 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003051}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003052}
3053
3054let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003055def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003056 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003057 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003058 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003059 {?, ?, ?, ?}> {
3060 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003061 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003062}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003063
Jim Grosbachad2dad92011-09-06 20:27:04 +00003064def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003065 Requires<[IsThumb2, HasV7]> {
3066 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003067 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003068 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003069 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003070 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003071 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003072 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003073}
3074
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003075//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003076// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003077// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003078// address and save #0 in R0 for the non-longjmp case.
3079// Since by its nature we may be coming from some other function to get
3080// here, and we're using the stack frame for the containing function to
3081// save/restore registers, we can't keep anything live in regs across
3082// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003083// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003084// except for our own input by listing the relevant registers in Defs. By
3085// doing so, we also cause the prologue/epilogue code to actively preserve
3086// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003087// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003088let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003089 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003090 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3091 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003092 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003093 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003094 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003095 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003096}
3097
Bob Wilsonec80e262010-04-09 20:41:18 +00003098let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003099 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003100 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003101 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003102 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003103 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003104 Requires<[IsThumb2, NoVFP]>;
3105}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003106
3107
3108//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003109// Control-Flow Instructions
3110//
3111
Evan Chengc50a1cb2009-07-09 22:58:39 +00003112// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003113// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003114let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003115 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003116def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003117 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003118 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003119 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003120 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003121
David Goodwin5e47a9a2009-06-30 18:04:13 +00003122let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3123let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003124def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3125 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003126 [(br bb:$target)]> {
3127 let Inst{31-27} = 0b11110;
3128 let Inst{15-14} = 0b10;
3129 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003130
3131 bits<20> target;
3132 let Inst{26} = target{19};
3133 let Inst{11} = target{18};
3134 let Inst{13} = target{17};
3135 let Inst{21-16} = target{16-11};
3136 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003137}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003138
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003139let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003140def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003141 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003142 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003143 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003144
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003145// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003146def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003147 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003148
Jim Grosbachd4811102010-12-15 19:03:16 +00003149def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003150 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003151
Jim Grosbach7f739be2011-09-19 22:21:13 +00003152def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3153 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003154 bits<4> Rn;
3155 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003156 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003157 let Inst{19-16} = Rn;
3158 let Inst{15-5} = 0b11110000000;
3159 let Inst{4} = 0; // B form
3160 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003161
3162 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003163}
Evan Cheng5657c012009-07-29 02:18:14 +00003164
Jim Grosbach7f739be2011-09-19 22:21:13 +00003165def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3166 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003167 bits<4> Rn;
3168 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003169 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003170 let Inst{19-16} = Rn;
3171 let Inst{15-5} = 0b11110000000;
3172 let Inst{4} = 1; // H form
3173 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003174
3175 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003176}
Evan Cheng5657c012009-07-29 02:18:14 +00003177} // isNotDuplicable, isIndirectBranch
3178
David Goodwinc9a59b52009-06-30 19:50:22 +00003179} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003180
3181// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003182// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003183let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003184def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003185 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003186 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3187 let Inst{31-27} = 0b11110;
3188 let Inst{15-14} = 0b10;
3189 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003190
Owen Andersonfb20d892010-12-09 00:27:41 +00003191 bits<4> p;
3192 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003193
Owen Andersonfb20d892010-12-09 00:27:41 +00003194 bits<21> target;
3195 let Inst{26} = target{20};
3196 let Inst{11} = target{19};
3197 let Inst{13} = target{18};
3198 let Inst{21-16} = target{17-12};
3199 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003200
3201 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003202}
Evan Chengf49810c2009-06-23 17:48:47 +00003203
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003204// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3205// it goes here.
3206let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3207 // Darwin version.
3208 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3209 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003210 def tTAILJMPd: tPseudoExpand<(outs),
3211 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003212 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003213 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003214 Requires<[IsThumb2, IsDarwin]>;
3215}
Evan Cheng06e16582009-07-10 01:54:42 +00003216
3217// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003218let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003219def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003220 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003221 "it$mask\t$cc", "", []> {
3222 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003223 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003224 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003225
3226 bits<4> cc;
3227 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003228 let Inst{7-4} = cc;
3229 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003230
3231 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003232}
Evan Cheng06e16582009-07-10 01:54:42 +00003233
Johnny Chence6275f2010-02-25 19:05:29 +00003234// Branch and Exchange Jazelle -- for disassembly only
3235// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003236def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3237 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003238 let Inst{31-27} = 0b11110;
3239 let Inst{26} = 0;
3240 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003241 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003242 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003243}
3244
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003245// Compare and branch on zero / non-zero
3246let isBranch = 1, isTerminator = 1 in {
3247 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3248 "cbz\t$Rn, $target", []>,
3249 T1Misc<{0,0,?,1,?,?,?}>,
3250 Requires<[IsThumb2]> {
3251 // A8.6.27
3252 bits<6> target;
3253 bits<3> Rn;
3254 let Inst{9} = target{5};
3255 let Inst{7-3} = target{4-0};
3256 let Inst{2-0} = Rn;
3257 }
3258
3259 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3260 "cbnz\t$Rn, $target", []>,
3261 T1Misc<{1,0,?,1,?,?,?}>,
3262 Requires<[IsThumb2]> {
3263 // A8.6.27
3264 bits<6> target;
3265 bits<3> Rn;
3266 let Inst{9} = target{5};
3267 let Inst{7-3} = target{4-0};
3268 let Inst{2-0} = Rn;
3269 }
3270}
3271
3272
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003273// Change Processor State is a system instruction -- for disassembly and
3274// parsing only.
3275// FIXME: Since the asm parser has currently no clean way to handle optional
3276// operands, create 3 versions of the same instruction. Once there's a clean
3277// framework to represent optional operands, change this behavior.
3278class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3279 !strconcat("cps", asm_op),
3280 [/* For disassembly only; pattern left blank */]> {
3281 bits<2> imod;
3282 bits<3> iflags;
3283 bits<5> mode;
3284 bit M;
3285
Johnny Chen93042d12010-03-02 18:14:57 +00003286 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003287 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003288 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003289 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003290 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003291 let Inst{12} = 0;
3292 let Inst{10-9} = imod;
3293 let Inst{8} = M;
3294 let Inst{7-5} = iflags;
3295 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003296 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003297}
3298
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003299let M = 1 in
3300 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3301 "$imod.w\t$iflags, $mode">;
3302let mode = 0, M = 0 in
3303 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3304 "$imod.w\t$iflags">;
3305let imod = 0, iflags = 0, M = 1 in
3306 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3307
Johnny Chen0f7866e2010-03-03 02:09:43 +00003308// A6.3.4 Branches and miscellaneous control
3309// Table A6-14 Change Processor State, and hint instructions
3310// Helper class for disassembly only.
3311class T2I_hint<bits<8> op7_0, string opc, string asm>
3312 : T2I<(outs), (ins), NoItinerary, opc, asm,
3313 [/* For disassembly only; pattern left blank */]> {
3314 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003315 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003316 let Inst{15-14} = 0b10;
3317 let Inst{12} = 0;
3318 let Inst{10-8} = 0b000;
3319 let Inst{7-0} = op7_0;
3320}
3321
3322def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3323def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3324def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3325def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3326def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3327
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003328def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003329 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003330 let Inst{31-20} = 0b111100111010;
3331 let Inst{19-16} = 0b1111;
3332 let Inst{15-8} = 0b10000000;
3333 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003334 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003335}
3336
Johnny Chen6341c5a2010-02-25 20:25:24 +00003337// Secure Monitor Call is a system instruction -- for disassembly only
3338// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003339def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003340 [/* For disassembly only; pattern left blank */]> {
3341 let Inst{31-27} = 0b11110;
3342 let Inst{26-20} = 0b1111111;
3343 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003344
Owen Andersond18a9c92010-11-29 19:22:08 +00003345 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003346 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003347}
3348
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003349class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3350 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003351 : T2I<oops, iops, itin, opc, asm, pattern> {
3352 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003353 let Inst{31-25} = 0b1110100;
3354 let Inst{24-23} = Op;
3355 let Inst{22} = 0;
3356 let Inst{21} = W;
3357 let Inst{20-16} = 0b01101;
3358 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003359 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003360}
3361
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003362// Store Return State is a system instruction.
3363def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3364 "srsdb", "\tsp!, $mode", []>;
3365def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3366 "srsdb","\tsp, $mode", []>;
3367def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3368 "srsia","\tsp!, $mode", []>;
3369def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3370 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003371
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003372// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003373class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003374 string opc, string asm, list<dag> pattern>
3375 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003376 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003377
Owen Andersond18a9c92010-11-29 19:22:08 +00003378 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003379 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003380 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003381}
3382
Owen Anderson5404c2b2010-11-29 20:38:48 +00003383def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003384 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003385 [/* For disassembly only; pattern left blank */]>;
3386def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003387 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003388 [/* For disassembly only; pattern left blank */]>;
3389def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003390 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003391 [/* For disassembly only; pattern left blank */]>;
3392def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003393 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003394 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003395
Evan Chengf49810c2009-06-23 17:48:47 +00003396//===----------------------------------------------------------------------===//
3397// Non-Instruction Patterns
3398//
3399
Evan Cheng5adb66a2009-09-28 09:14:39 +00003400// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003401// This is a single pseudo instruction to make it re-materializable.
3402// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003403let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003404def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003405 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003406 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003407
Evan Cheng53519f02011-01-21 18:55:51 +00003408// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003409// It also makes it possible to rematerialize the instructions.
3410// FIXME: Remove this when we can do generalized remat and when machine licm
3411// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003412let isReMaterializable = 1 in {
3413def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3414 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003415 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3416 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003417
Evan Cheng53519f02011-01-21 18:55:51 +00003418def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3419 IIC_iMOVix2,
3420 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3421 Requires<[IsThumb2, UseMovt]>;
3422}
3423
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003424// ConstantPool, GlobalAddress, and JumpTable
3425def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3426 Requires<[IsThumb2, DontUseMovt]>;
3427def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3428def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3429 Requires<[IsThumb2, UseMovt]>;
3430
3431def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3432 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3433
Evan Chengb9803a82009-11-06 23:52:48 +00003434// Pseudo instruction that combines ldr from constpool and add pc. This should
3435// be expanded into two instructions late to allow if-conversion and
3436// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003437let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003438def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003439 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003440 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003441 imm:$cp))]>,
3442 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003443//===----------------------------------------------------------------------===//
3444// Coprocessor load/store -- for disassembly only
3445//
3446class T2CI<dag oops, dag iops, string opc, string asm>
3447 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3448 let Inst{27-25} = 0b110;
3449}
3450
3451multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3452 def _OFFSET : T2CI<(outs),
3453 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3454 opc, "\tp$cop, cr$CRd, $addr"> {
3455 let Inst{31-28} = op31_28;
3456 let Inst{24} = 1; // P = 1
3457 let Inst{21} = 0; // W = 0
3458 let Inst{22} = 0; // D = 0
3459 let Inst{20} = load;
3460 let DecoderMethod = "DecodeCopMemInstruction";
3461 }
3462
3463 def _PRE : T2CI<(outs),
3464 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3465 opc, "\tp$cop, cr$CRd, $addr!"> {
3466 let Inst{31-28} = op31_28;
3467 let Inst{24} = 1; // P = 1
3468 let Inst{21} = 1; // W = 1
3469 let Inst{22} = 0; // D = 0
3470 let Inst{20} = load;
3471 let DecoderMethod = "DecodeCopMemInstruction";
3472 }
3473
3474 def _POST : T2CI<(outs),
3475 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3476 opc, "\tp$cop, cr$CRd, $addr"> {
3477 let Inst{31-28} = op31_28;
3478 let Inst{24} = 0; // P = 0
3479 let Inst{21} = 1; // W = 1
3480 let Inst{22} = 0; // D = 0
3481 let Inst{20} = load;
3482 let DecoderMethod = "DecodeCopMemInstruction";
3483 }
3484
3485 def _OPTION : T2CI<(outs),
3486 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3487 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3488 let Inst{31-28} = op31_28;
3489 let Inst{24} = 0; // P = 0
3490 let Inst{23} = 1; // U = 1
3491 let Inst{21} = 0; // W = 0
3492 let Inst{22} = 0; // D = 0
3493 let Inst{20} = load;
3494 let DecoderMethod = "DecodeCopMemInstruction";
3495 }
3496
3497 def L_OFFSET : T2CI<(outs),
3498 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3499 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 1; // P = 1
3502 let Inst{21} = 0; // W = 0
3503 let Inst{22} = 1; // D = 1
3504 let Inst{20} = load;
3505 let DecoderMethod = "DecodeCopMemInstruction";
3506 }
3507
3508 def L_PRE : T2CI<(outs),
3509 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3510 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3511 let Inst{31-28} = op31_28;
3512 let Inst{24} = 1; // P = 1
3513 let Inst{21} = 1; // W = 1
3514 let Inst{22} = 1; // D = 1
3515 let Inst{20} = load;
3516 let DecoderMethod = "DecodeCopMemInstruction";
3517 }
3518
3519 def L_POST : T2CI<(outs),
3520 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3521 postidx_imm8s4:$offset),
3522 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 0; // P = 0
3525 let Inst{21} = 1; // W = 1
3526 let Inst{22} = 1; // D = 1
3527 let Inst{20} = load;
3528 let DecoderMethod = "DecodeCopMemInstruction";
3529 }
3530
3531 def L_OPTION : T2CI<(outs),
3532 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3533 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3534 let Inst{31-28} = op31_28;
3535 let Inst{24} = 0; // P = 0
3536 let Inst{23} = 1; // U = 1
3537 let Inst{21} = 0; // W = 0
3538 let Inst{22} = 1; // D = 1
3539 let Inst{20} = load;
3540 let DecoderMethod = "DecodeCopMemInstruction";
3541 }
3542}
3543
3544defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3545defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3546
Johnny Chen23336552010-02-25 18:46:43 +00003547
3548//===----------------------------------------------------------------------===//
3549// Move between special register and ARM core register -- for disassembly only
3550//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003551// Move to ARM core register from Special Register
3552def t2MRS : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003553 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003554 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003555 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003556 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003557}
3558
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003559def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS GPR:$Rd, pred:$p)>;
3560
3561def t2MRSsys:T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []> {
3562 bits<4> Rd;
3563 let Inst{31-12} = 0b11110011111111111000;
3564 let Inst{11-8} = Rd;
3565 let Inst{7-0} = 0b0000;
3566}
Johnny Chen23336552010-02-25 18:46:43 +00003567
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003568// Move from ARM core register to Special Register
3569//
3570// No need to have both system and application versions, the encodings are the
3571// same and the assembly parser has no way to distinguish between them. The mask
3572// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3573// the mask with the fields to be accessed in the special register.
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003574def t2MSR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3575 NoItinerary, "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003576 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003577 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003578 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003579 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003580 let Inst{19-16} = Rn;
3581 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003582 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003583 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003584}
3585
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003586//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003587// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003588//
3589
Jim Grosbache35c5e02011-07-13 21:35:10 +00003590class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3591 list<dag> pattern>
3592 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003593 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003594 pattern> {
3595 let Inst{27-24} = 0b1110;
3596 let Inst{20} = direction;
3597 let Inst{4} = 1;
3598
3599 bits<4> Rt;
3600 bits<4> cop;
3601 bits<3> opc1;
3602 bits<3> opc2;
3603 bits<4> CRm;
3604 bits<4> CRn;
3605
3606 let Inst{15-12} = Rt;
3607 let Inst{11-8} = cop;
3608 let Inst{23-21} = opc1;
3609 let Inst{7-5} = opc2;
3610 let Inst{3-0} = CRm;
3611 let Inst{19-16} = CRn;
3612}
3613
Jim Grosbache35c5e02011-07-13 21:35:10 +00003614class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3615 list<dag> pattern = []>
3616 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003617 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003618 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3619 let Inst{27-24} = 0b1100;
3620 let Inst{23-21} = 0b010;
3621 let Inst{20} = direction;
3622
3623 bits<4> Rt;
3624 bits<4> Rt2;
3625 bits<4> cop;
3626 bits<4> opc1;
3627 bits<4> CRm;
3628
3629 let Inst{15-12} = Rt;
3630 let Inst{19-16} = Rt2;
3631 let Inst{11-8} = cop;
3632 let Inst{7-4} = opc1;
3633 let Inst{3-0} = CRm;
3634}
3635
3636/* from ARM core register to coprocessor */
3637def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003638 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003639 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3640 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003641 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3642 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003643def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003644 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3645 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003646 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3647 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003648
3649/* from coprocessor to ARM core register */
3650def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003651 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3652 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003653
3654def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003655 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3656 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003657
Jim Grosbache35c5e02011-07-13 21:35:10 +00003658def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3659 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3660
3661def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003662 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3663
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003664
Jim Grosbache35c5e02011-07-13 21:35:10 +00003665/* from ARM core register to coprocessor */
3666def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3667 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3668 imm:$CRm)]>;
3669def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003670 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3671 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003672/* from coprocessor to ARM core register */
3673def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3674
3675def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003676
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003677//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003678// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003679//
3680
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003681def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003682 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003683 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3684 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3685 imm:$CRm, imm:$opc2)]> {
3686 let Inst{27-24} = 0b1110;
3687
3688 bits<4> opc1;
3689 bits<4> CRn;
3690 bits<4> CRd;
3691 bits<4> cop;
3692 bits<3> opc2;
3693 bits<4> CRm;
3694
3695 let Inst{3-0} = CRm;
3696 let Inst{4} = 0;
3697 let Inst{7-5} = opc2;
3698 let Inst{11-8} = cop;
3699 let Inst{15-12} = CRd;
3700 let Inst{19-16} = CRn;
3701 let Inst{23-20} = opc1;
3702}
3703
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003704def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003705 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003706 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003707 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3708 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003709 let Inst{27-24} = 0b1110;
3710
3711 bits<4> opc1;
3712 bits<4> CRn;
3713 bits<4> CRd;
3714 bits<4> cop;
3715 bits<3> opc2;
3716 bits<4> CRm;
3717
3718 let Inst{3-0} = CRm;
3719 let Inst{4} = 0;
3720 let Inst{7-5} = opc2;
3721 let Inst{11-8} = cop;
3722 let Inst{15-12} = CRd;
3723 let Inst{19-16} = CRn;
3724 let Inst{23-20} = opc1;
3725}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003726
3727
3728
3729//===----------------------------------------------------------------------===//
3730// Non-Instruction Patterns
3731//
3732
3733// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003734let AddedComplexity = 16 in {
3735def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003736 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003737def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003738 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003739def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3740 Requires<[HasT2ExtractPack, IsThumb2]>;
3741def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3742 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3743 Requires<[HasT2ExtractPack, IsThumb2]>;
3744def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3745 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3746 Requires<[HasT2ExtractPack, IsThumb2]>;
3747}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003748
Jim Grosbach70327412011-07-27 17:48:13 +00003749def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003750 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003751def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003752 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003753def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3754 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3755 Requires<[HasT2ExtractPack, IsThumb2]>;
3756def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3757 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3758 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003759
3760// Atomic load/store patterns
3761def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3762 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003763def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3764 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003765def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3766 (t2LDRBs t2addrmode_so_reg:$addr)>;
3767def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3768 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003769def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3770 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003771def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3772 (t2LDRHs t2addrmode_so_reg:$addr)>;
3773def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3774 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003775def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3776 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003777def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3778 (t2LDRs t2addrmode_so_reg:$addr)>;
3779def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3780 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003781def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3782 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003783def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3784 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3785def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3786 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003787def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3788 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003789def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3790 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3791def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3792 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003793def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3794 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003795def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3796 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003797
3798
3799//===----------------------------------------------------------------------===//
3800// Assembler aliases
3801//
3802
3803// Aliases for ADC without the ".w" optional width specifier.
3804def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3805 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3806def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3807 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3808 pred:$p, cc_out:$s)>;
3809
3810// Aliases for SBC without the ".w" optional width specifier.
3811def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3812 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3813def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3814 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3815 pred:$p, cc_out:$s)>;
3816
Jim Grosbachf0851e52011-09-02 18:14:46 +00003817// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003818def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003819 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003820def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003821 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3822def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3823 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3824def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3825 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3826 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003827
Jim Grosbachf67e8552011-09-16 22:58:42 +00003828// Aliases for SUB without the ".w" optional width specifier.
3829def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
3830 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3831def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
3832 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3833def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
3834 (t2SUBrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3835def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
3836 (t2SUBrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3837 pred:$p, cc_out:$s)>;
3838
Jim Grosbachef88a922011-09-06 21:44:58 +00003839// Alias for compares without the ".w" optional width specifier.
3840def : t2InstAlias<"cmn${p} $Rn, $Rm",
3841 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3842def : t2InstAlias<"teq${p} $Rn, $Rm",
3843 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3844def : t2InstAlias<"tst${p} $Rn, $Rm",
3845 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3846
Jim Grosbach06c1a512011-09-06 22:14:58 +00003847// Memory barriers
3848def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3849def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003850def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003851
Jim Grosbach0811fe12011-09-09 19:42:40 +00003852// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3853// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003854def : t2InstAlias<"ldr${p} $Rt, $addr",
3855 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3856def : t2InstAlias<"ldrb${p} $Rt, $addr",
3857 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3858def : t2InstAlias<"ldrh${p} $Rt, $addr",
3859 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003860def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3861 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3862def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3863 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3864
Jim Grosbachab899c12011-09-07 23:10:15 +00003865def : t2InstAlias<"ldr${p} $Rt, $addr",
3866 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3867def : t2InstAlias<"ldrb${p} $Rt, $addr",
3868 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3869def : t2InstAlias<"ldrh${p} $Rt, $addr",
3870 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003871def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3872 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3873def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3874 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003875
3876// Alias for MVN without the ".w" optional width specifier.
3877def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3878 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3879def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3880 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003881
3882// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3883// shift amount is zero (i.e., unspecified).
3884def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3885 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3886 Requires<[HasT2ExtractPack, IsThumb2]>;
3887def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3888 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3889 Requires<[HasT2ExtractPack, IsThumb2]>;
3890
Jim Grosbach57b21e42011-09-15 15:55:04 +00003891// PUSH/POP aliases for STM/LDM
3892def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3893def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3894def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3895def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3896
Jim Grosbach689b86e2011-09-15 19:46:13 +00003897// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003898def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003899def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3900def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003901
3902
3903// Alias for RSB without the ".w" optional width specifier, and with optional
3904// implied destination register.
3905def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3906 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3907def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3908 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3909def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3910 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3911def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3912 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3913 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003914
3915// SSAT/USAT optional shift operand.
3916def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3917 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3918def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3919 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3920
Jim Grosbach8213c962011-09-16 20:50:13 +00003921// STM w/o the .w suffix.
3922def : t2InstAlias<"stm${p} $Rn, $regs",
3923 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003924
3925// Alias for STR, STRB, and STRH without the ".w" optional
3926// width specifier.
3927def : t2InstAlias<"str${p} $Rt, $addr",
3928 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3929def : t2InstAlias<"strb${p} $Rt, $addr",
3930 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3931def : t2InstAlias<"strh${p} $Rt, $addr",
3932 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3933
3934def : t2InstAlias<"str${p} $Rt, $addr",
3935 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3936def : t2InstAlias<"strb${p} $Rt, $addr",
3937 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3938def : t2InstAlias<"strh${p} $Rt, $addr",
3939 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003940
3941// Extend instruction optional rotate operand.
3942def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3943 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3944def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3945 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3946def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3947 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00003948def : t2InstAlias<"sxtb${p} $Rd, $Rm",
3949 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3950def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
3951 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3952def : t2InstAlias<"sxth${p} $Rd, $Rm",
3953 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3954
3955// Extend instruction w/o the ".w" optional width specifier.
3956def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
3957 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3958def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
3959 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3960def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
3961 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;