blob: 873edddf8b32ab1908a2fb417c38c775553ccfc5 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000033#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Evan Cheng752195e2009-09-14 21:33:42 +000042STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000045INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
46 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000047INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000049INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000050INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000052 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000053
Chris Lattnerf7da2c72006-08-24 22:43:55 +000054void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000055 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000056 AU.addRequired<AliasAnalysis>();
57 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000058 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000059 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000060 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000061 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000062 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000063 AU.addPreserved<SlotIndexes>();
64 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000066}
67
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000068LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
69 DomTree(0), LRCalc(0) {
70 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
71}
72
73LiveIntervals::~LiveIntervals() {
74 delete LRCalc;
75}
76
Chris Lattnerf7da2c72006-08-24 22:43:55 +000077void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000078 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000079 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
80 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
81 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000082 RegMaskSlots.clear();
83 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000084 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000085
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000086 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
87 delete RegUnitIntervals[i];
88 RegUnitIntervals.clear();
89
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000090 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
91 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000092}
93
Owen Anderson80b3ce62008-05-28 20:54:50 +000094/// runOnMachineFunction - Register allocate the whole function
95///
96bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000097 MF = &fn;
98 MRI = &MF->getRegInfo();
99 TM = &fn.getTarget();
100 TRI = TM->getRegisterInfo();
101 TII = TM->getInstrInfo();
102 AA = &getAnalysis<AliasAnalysis>();
103 LV = &getAnalysis<LiveVariables>();
104 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000105 DomTree = &getAnalysis<MachineDominatorTree>();
106 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000107 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000108 AllocatableRegs = TRI->getAllocatableSet(fn);
109 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000111 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000112
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000113 numIntervals += getNumIntervals();
114
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000115 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000116
Chris Lattner70ca3582004-09-30 15:59:17 +0000117 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000118 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000119}
120
Chris Lattner70ca3582004-09-30 15:59:17 +0000121/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000122void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000123 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000124
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000125 // Dump the regunits.
126 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
127 if (LiveInterval *LI = RegUnitIntervals[i])
128 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
129
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000130 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000131 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
132 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
133 if (hasInterval(Reg))
134 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
135 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000136
Evan Cheng752195e2009-09-14 21:33:42 +0000137 printInstrs(OS);
138}
139
140void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000141 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000142 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000143}
144
Evan Cheng752195e2009-09-14 21:33:42 +0000145void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000146 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000147}
148
Evan Chengafff40a2010-05-04 20:26:52 +0000149static
Evan Cheng37499432010-05-05 18:27:40 +0000150bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000151 unsigned Reg = MI.getOperand(MOIdx).getReg();
152 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
153 const MachineOperand &MO = MI.getOperand(i);
154 if (!MO.isReg())
155 continue;
156 if (MO.getReg() == Reg && MO.isDef()) {
157 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
158 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000159 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000160 return true;
161 }
162 }
163 return false;
164}
165
Evan Cheng37499432010-05-05 18:27:40 +0000166/// isPartialRedef - Return true if the specified def at the specific index is
167/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000168/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000169bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
170 LiveInterval &interval) {
171 if (!MO.getSubReg() || MO.isEarlyClobber())
172 return false;
173
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000174 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000175 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000176 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000177 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
178 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000179 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
180 }
181 return false;
182}
183
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000184void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000185 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000186 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000187 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000188 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000189 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000190 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000191
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000192 // Virtual registers may be defined multiple times (due to phi
193 // elimination and 2-addr elimination). Much of what we do only has to be
194 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000195 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000196 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000197 if (interval.empty()) {
198 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000199 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000200
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000201 // Make sure the first definition is not a partial redefinition.
202 assert(!MO.readsReg() && "First def cannot also read virtual register "
203 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000204
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000205 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000206 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000207
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000208 // Loop over all of the blocks that the vreg is defined in. There are
209 // two cases we have to handle here. The most common case is a vreg
210 // whose lifetime is contained within a basic block. In this case there
211 // will be a single kill, in MBB, which comes after the definition.
212 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
213 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000214 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000216 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000218 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000219
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 // If the kill happens after the definition, we have an intra-block
221 // live range.
222 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000223 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000224 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000225 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000227 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000228 return;
229 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000230 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000231
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 // The other case we handle is when a virtual register lives to the end
233 // of the defining block, potentially live across some blocks, then is
234 // live into some number of blocks, but gets killed. Start by adding a
235 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000236 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000237 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 interval.addRange(NewLR);
239
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000240 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000241
242 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000243 // A phi join register is killed at the end of the MBB and revived as a
244 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000245 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
246 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000247 ValNo->setHasPHIKill(true);
248 } else {
249 // Iterate over all of the blocks that the variable is completely
250 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
251 // live interval.
252 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
253 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000254 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000255 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
256 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000257 interval.addRange(LR);
258 DEBUG(dbgs() << " +" << LR);
259 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000260 }
261
262 // Finally, this virtual register is live from the start of any killing
263 // block to the 'use' slot of the killing instruction.
264 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
265 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000266 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000267 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000268
269 // Create interval with one of a NEW value number. Note that this value
270 // number isn't actually defined by an instruction, weird huh? :)
271 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000272 assert(getInstructionFromIndex(Start) == 0 &&
273 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000274 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000275 ValNo->setIsPHIDef(true);
276 }
277 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000279 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000280 }
281
282 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000283 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000284 // Multiple defs of the same virtual register by the same instruction.
285 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000286 // This is likely due to elimination of REG_SEQUENCE instructions. Return
287 // here since there is nothing to do.
288 return;
289
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000290 // If this is the second time we see a virtual register definition, it
291 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000292 // the result of two address elimination, then the vreg is one of the
293 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000294
295 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000296 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
297 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000298 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
299 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300 // If this is a two-address definition, then we have already processed
301 // the live range. The only problem is that we didn't realize there
302 // are actually two values in the live interval. Because of this we
303 // need to take the LiveRegion that defines this register and split it
304 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000305 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306
Lang Hames35f291d2009-09-12 03:34:03 +0000307 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000308 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000309 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000310 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000311
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000312 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000313 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000314 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000315
Chris Lattner91725b72006-08-31 05:54:43 +0000316 // The new value number (#1) is defined by the instruction we claimed
317 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000318 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000319
Chris Lattner91725b72006-08-31 05:54:43 +0000320 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000321 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000322
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000323 // Add the new live interval which replaces the range for the input copy.
324 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000325 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000326 interval.addRange(LR);
327
328 // If this redefinition is dead, we need to add a dummy unit live
329 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000330 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000331 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000332 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000333
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000334 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000335 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 // In the case of PHI elimination, each variable definition is only
337 // live until the end of the block. We've already taken care of the
338 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000339
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000340 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000341 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000342 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000343
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000344 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000345
Lang Hames74ab5ee2009-12-22 00:11:50 +0000346 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000347 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000349 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000350 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000351 } else {
352 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 }
354 }
355
David Greene8a342292010-01-04 22:49:02 +0000356 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000357}
358
Chris Lattnerf35fef72004-07-23 21:24:19 +0000359void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
360 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000361 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000362 MachineOperand& MO,
363 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000364 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000365 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000366 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000367}
368
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000369/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000370/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000371/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000372/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000373void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000374 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000375 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000376 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000377
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000378 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000379
Evan Chengd129d732009-07-17 19:43:40 +0000380 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000381 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000382 MBBI != E; ++MBBI) {
383 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000384 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
385
Evan Cheng00a99a32010-02-06 09:07:11 +0000386 if (MBB->empty())
387 continue;
388
Owen Anderson134eb732008-09-21 20:43:24 +0000389 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000390 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000391 DEBUG(dbgs() << "BB#" << MBB->getNumber()
392 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000393
Owen Anderson99500ae2008-09-15 22:00:38 +0000394 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000395 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000396 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000397
Dale Johannesen1caedd02010-01-22 22:38:21 +0000398 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
399 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000400 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000401 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000402 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000403 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000404 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000405
Evan Cheng438f7bc2006-11-10 08:43:01 +0000406 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000407 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
408 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000409
410 // Collect register masks.
411 if (MO.isRegMask()) {
412 RegMaskSlots.push_back(MIIndex.getRegSlot());
413 RegMaskBits.push_back(MO.getRegMask());
414 continue;
415 }
416
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000417 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000418 continue;
419
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000421 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000422 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000423 else if (MO.isUndef())
424 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000426
Lang Hames233a60e2009-11-03 23:52:08 +0000427 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000428 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000429 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000430
431 // Compute the number of register mask instructions in this block.
432 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
433 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000434 }
Evan Chengd129d732009-07-17 19:43:40 +0000435
436 // Create empty intervals for registers defined by implicit_def's (except
437 // for those implicit_def that define values which are liveout of their
438 // blocks.
439 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
440 unsigned UndefReg = UndefUses[i];
441 (void)getOrCreateInterval(UndefReg);
442 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000443}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000444
Owen Anderson03857b22008-08-13 21:49:13 +0000445LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000446 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000447 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000448}
Evan Chengf2fbca62007-11-12 06:35:08 +0000449
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000450
451//===----------------------------------------------------------------------===//
452// Register Unit Liveness
453//===----------------------------------------------------------------------===//
454//
455// Fixed interference typically comes from ABI boundaries: Function arguments
456// and return values are passed in fixed registers, and so are exception
457// pointers entering landing pads. Certain instructions require values to be
458// present in specific registers. That is also represented through fixed
459// interference.
460//
461
462/// computeRegUnitInterval - Compute the live interval of a register unit, based
463/// on the uses and defs of aliasing registers. The interval should be empty,
464/// or contain only dead phi-defs from ABI blocks.
465void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
466 unsigned Unit = LI->reg;
467
468 assert(LRCalc && "LRCalc not initialized.");
469 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
470
471 // The physregs aliasing Unit are the roots and their super-registers.
472 // Create all values as dead defs before extending to uses. Note that roots
473 // may share super-registers. That's OK because createDeadDefs() is
474 // idempotent. It is very rare for a register unit to have multiple roots, so
475 // uniquing super-registers is probably not worthwhile.
476 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
477 unsigned Root = *Roots;
478 if (!MRI->reg_empty(Root))
479 LRCalc->createDeadDefs(LI, Root);
480 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
481 if (!MRI->reg_empty(*Supers))
482 LRCalc->createDeadDefs(LI, *Supers);
483 }
484 }
485
486 // Now extend LI to reach all uses.
487 // Ignore uses of reserved registers. We only track defs of those.
488 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
489 unsigned Root = *Roots;
490 if (!isReserved(Root) && !MRI->reg_empty(Root))
491 LRCalc->extendToUses(LI, Root);
492 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
493 unsigned Reg = *Supers;
494 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
495 LRCalc->extendToUses(LI, Reg);
496 }
497 }
498}
499
500
501/// computeLiveInRegUnits - Precompute the live ranges of any register units
502/// that are live-in to an ABI block somewhere. Register values can appear
503/// without a corresponding def when entering the entry block or a landing pad.
504///
505void LiveIntervals::computeLiveInRegUnits() {
506 RegUnitIntervals.resize(TRI->getNumRegUnits());
507 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
508
509 // Keep track of the intervals allocated.
510 SmallVector<LiveInterval*, 8> NewIntvs;
511
512 // Check all basic blocks for live-ins.
513 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
514 MFI != MFE; ++MFI) {
515 const MachineBasicBlock *MBB = MFI;
516
517 // We only care about ABI blocks: Entry + landing pads.
518 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
519 continue;
520
521 // Create phi-defs at Begin for all live-in registers.
522 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
523 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
524 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
525 LIE = MBB->livein_end(); LII != LIE; ++LII) {
526 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
527 unsigned Unit = *Units;
528 LiveInterval *Intv = RegUnitIntervals[Unit];
529 if (!Intv) {
530 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
531 NewIntvs.push_back(Intv);
532 }
533 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000534 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000535 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
536 }
537 }
538 DEBUG(dbgs() << '\n');
539 }
540 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
541
542 // Compute the 'normal' part of the intervals.
543 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
544 computeRegUnitInterval(NewIntvs[i]);
545}
546
547
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000548/// shrinkToUses - After removing some uses of a register, shrink its live
549/// range to just the remaining uses. This method does not compute reaching
550/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000551bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000552 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000553 DEBUG(dbgs() << "Shrink: " << *li << '\n');
554 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000555 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000556 // Find all the values used, including PHI kills.
557 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
558
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000559 // Blocks that have already been added to WorkList as live-out.
560 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
561
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000562 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000563 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000564 MachineInstr *UseMI = I.skipInstruction();) {
565 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
566 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000567 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000568 LiveRangeQuery LRQ(*li, Idx);
569 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000570 if (!VNI) {
571 // This shouldn't happen: readsVirtualRegister returns true, but there is
572 // no live value. It is likely caused by a target getting <undef> flags
573 // wrong.
574 DEBUG(dbgs() << Idx << '\t' << *UseMI
575 << "Warning: Instr claims to read non-existent value in "
576 << *li << '\n');
577 continue;
578 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000579 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000580 // register one slot early.
581 if (VNInfo *DefVNI = LRQ.valueDefined())
582 Idx = DefVNI->def;
583
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000584 WorkList.push_back(std::make_pair(Idx, VNI));
585 }
586
587 // Create a new live interval with only minimal live segments per def.
588 LiveInterval NewLI(li->reg, 0);
589 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
590 I != E; ++I) {
591 VNInfo *VNI = *I;
592 if (VNI->isUnused())
593 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000594 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000595 }
596
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000597 // Keep track of the PHIs that are in use.
598 SmallPtrSet<VNInfo*, 8> UsedPHIs;
599
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000600 // Extend intervals to reach all uses in WorkList.
601 while (!WorkList.empty()) {
602 SlotIndex Idx = WorkList.back().first;
603 VNInfo *VNI = WorkList.back().second;
604 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000605 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000606 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000607
608 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000609 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000610 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000611 assert(ExtVNI == VNI && "Unexpected existing value number");
612 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000613 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000614 continue;
615 // The PHI is live, make sure the predecessors are live-out.
616 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
617 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000618 if (!LiveOut.insert(*PI))
619 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000620 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000621 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000622 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000623 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000624 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000625 continue;
626 }
627
628 // VNI is live-in to MBB.
629 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000630 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000631
632 // Make sure VNI is live-out from the predecessors.
633 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
634 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000635 if (!LiveOut.insert(*PI))
636 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000637 SlotIndex Stop = getMBBEndIdx(*PI);
638 assert(li->getVNInfoBefore(Stop) == VNI &&
639 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000640 WorkList.push_back(std::make_pair(Stop, VNI));
641 }
642 }
643
644 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000645 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000646 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
647 I != E; ++I) {
648 VNInfo *VNI = *I;
649 if (VNI->isUnused())
650 continue;
651 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
652 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000653 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000654 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000655 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000656 // This is a dead PHI. Remove it.
657 VNI->setIsUnused(true);
658 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000659 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
660 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000661 } else {
662 // This is a dead def. Make sure the instruction knows.
663 MachineInstr *MI = getInstructionFromIndex(VNI->def);
664 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000665 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000666 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000667 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000668 dead->push_back(MI);
669 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000670 }
671 }
672
673 // Move the trimmed ranges back.
674 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000675 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000676 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000677}
678
679
Evan Chengf2fbca62007-11-12 06:35:08 +0000680//===----------------------------------------------------------------------===//
681// Register allocator hooks.
682//
683
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000684void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000685 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
686 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000687 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000688 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000689 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000690
691 // Every instruction that kills Reg corresponds to a live range end point.
692 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
693 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000694 // A block index indicates an MBB edge.
695 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000696 continue;
697 MachineInstr *MI = getInstructionFromIndex(RI->end);
698 if (!MI)
699 continue;
700 MI->addRegisterKilled(Reg, NULL);
701 }
702 }
703}
704
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000705MachineBasicBlock*
706LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
707 // A local live range must be fully contained inside the block, meaning it is
708 // defined and killed at instructions, not at block boundaries. It is not
709 // live in or or out of any block.
710 //
711 // It is technically possible to have a PHI-defined live range identical to a
712 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000713
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000714 SlotIndex Start = LI.beginIndex();
715 if (Start.isBlock())
716 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000717
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000718 SlotIndex Stop = LI.endIndex();
719 if (Stop.isBlock())
720 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000721
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000722 // getMBBFromIndex doesn't need to search the MBB table when both indexes
723 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000724 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
725 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000726 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000727}
728
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000729float
730LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
731 // Limit the loop depth ridiculousness.
732 if (loopDepth > 200)
733 loopDepth = 200;
734
735 // The loop depth is used to roughly estimate the number of times the
736 // instruction is executed. Something like 10^d is simple, but will quickly
737 // overflow a float. This expression behaves like 10^d for small d, but is
738 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
739 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000740 // By the way, powf() might be unavailable here. For consistency,
741 // We may take pow(double,double).
742 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000743
744 return (isDef + isUse) * lc;
745}
746
Owen Andersonc4dc1322008-06-05 17:15:43 +0000747LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000748 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000749 LiveInterval& Interval = getOrCreateInterval(reg);
750 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000751 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000752 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000753 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000754 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000755 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000756 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000757 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000758
Owen Andersonc4dc1322008-06-05 17:15:43 +0000759 return LR;
760}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000761
762
763//===----------------------------------------------------------------------===//
764// Register mask functions
765//===----------------------------------------------------------------------===//
766
767bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
768 BitVector &UsableRegs) {
769 if (LI.empty())
770 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000771 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
772
773 // Use a smaller arrays for local live ranges.
774 ArrayRef<SlotIndex> Slots;
775 ArrayRef<const uint32_t*> Bits;
776 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
777 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
778 Bits = getRegMaskBitsInBlock(MBB->getNumber());
779 } else {
780 Slots = getRegMaskSlots();
781 Bits = getRegMaskBits();
782 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000783
784 // We are going to enumerate all the register mask slots contained in LI.
785 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000786 ArrayRef<SlotIndex>::iterator SlotI =
787 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
788 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
789
790 // No slots in range, LI begins after the last call.
791 if (SlotI == SlotE)
792 return false;
793
794 bool Found = false;
795 for (;;) {
796 assert(*SlotI >= LiveI->start);
797 // Loop over all slots overlapping this segment.
798 while (*SlotI < LiveI->end) {
799 // *SlotI overlaps LI. Collect mask bits.
800 if (!Found) {
801 // This is the first overlap. Initialize UsableRegs to all ones.
802 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000803 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000804 Found = true;
805 }
806 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000807 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000808 if (++SlotI == SlotE)
809 return Found;
810 }
811 // *SlotI is beyond the current LI segment.
812 LiveI = LI.advanceTo(LiveI, *SlotI);
813 if (LiveI == LiveE)
814 return Found;
815 // Advance SlotI until it overlaps.
816 while (*SlotI < LiveI->start)
817 if (++SlotI == SlotE)
818 return Found;
819 }
820}
Lang Hames3dc7c512012-02-17 18:44:18 +0000821
822//===----------------------------------------------------------------------===//
823// IntervalUpdate class.
824//===----------------------------------------------------------------------===//
825
Lang Hamesfd6d3212012-02-21 00:00:36 +0000826// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000827class LiveIntervals::HMEditor {
828private:
Lang Hamesecb50622012-02-17 23:43:40 +0000829 LiveIntervals& LIS;
830 const MachineRegisterInfo& MRI;
831 const TargetRegisterInfo& TRI;
832 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000833
Lang Hames55fed622012-02-19 03:00:30 +0000834 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
835 typedef DenseSet<IntRangePair> RangeSet;
836
Lang Hames6aceab12012-02-19 07:13:05 +0000837 struct RegRanges {
838 LiveRange* Use;
839 LiveRange* EC;
840 LiveRange* Dead;
841 LiveRange* Def;
842 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
843 };
844 typedef DenseMap<unsigned, RegRanges> BundleRanges;
845
Lang Hames3dc7c512012-02-17 18:44:18 +0000846public:
Lang Hamesecb50622012-02-17 23:43:40 +0000847 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
848 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
849 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000850
Lang Hames55fed622012-02-19 03:00:30 +0000851 // Update intervals for all operands of MI from OldIdx to NewIdx.
852 // This assumes that MI used to be at OldIdx, and now resides at
853 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000854 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000855 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
856
Lang Hames55fed622012-02-19 03:00:30 +0000857 // Collect the operands.
858 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000859 bool hasRegMaskOp = false;
860 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000861
Andrew Trickf70af522012-03-21 04:12:16 +0000862 // To keep the LiveRanges valid within an interval, move the ranges closest
863 // to the destination first. This prevents ranges from overlapping, to that
864 // APIs like removeRange still work.
865 if (NewIdx < OldIdx) {
866 moveAllEnteringFrom(OldIdx, Entering);
867 moveAllInternalFrom(OldIdx, Internal);
868 moveAllExitingFrom(OldIdx, Exiting);
869 }
870 else {
871 moveAllExitingFrom(OldIdx, Exiting);
872 moveAllInternalFrom(OldIdx, Internal);
873 moveAllEnteringFrom(OldIdx, Entering);
874 }
Lang Hames55fed622012-02-19 03:00:30 +0000875
Lang Hamesac027142012-02-19 03:09:55 +0000876 if (hasRegMaskOp)
877 updateRegMaskSlots(OldIdx);
878
Lang Hames55fed622012-02-19 03:00:30 +0000879#ifndef NDEBUG
880 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000881 validator = std::for_each(Entering.begin(), Entering.end(), validator);
882 validator = std::for_each(Internal.begin(), Internal.end(), validator);
883 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000884 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000885#endif
886
Lang Hames3dc7c512012-02-17 18:44:18 +0000887 }
888
Lang Hames4586d252012-02-21 22:29:38 +0000889 // Update intervals for all operands of MI to refer to BundleStart's
890 // SlotIndex.
891 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000892 if (MI == BundleStart)
893 return; // Bundling instr with itself - nothing to do.
894
Lang Hamesfd6d3212012-02-21 00:00:36 +0000895 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
896 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
897 "SlotIndex <-> Instruction mapping broken for MI");
898
Lang Hames4586d252012-02-21 22:29:38 +0000899 // Collect all ranges already in the bundle.
900 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000901 RangeSet Entering, Internal, Exiting;
902 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000903 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
904 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
905 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
906 if (&*BII == MI)
907 continue;
908 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
909 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
910 }
911
912 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
913
Lang Hamesf905f692012-05-29 18:19:54 +0000914 Entering.clear();
915 Internal.clear();
916 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000917 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000918 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
919
920 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
921 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
922 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000923
924 moveAllEnteringFromInto(OldIdx, Entering, BR);
925 moveAllInternalFromInto(OldIdx, Internal, BR);
926 moveAllExitingFromInto(OldIdx, Exiting, BR);
927
Lang Hames4586d252012-02-21 22:29:38 +0000928
Lang Hames6aceab12012-02-19 07:13:05 +0000929#ifndef NDEBUG
930 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000931 validator = std::for_each(Entering.begin(), Entering.end(), validator);
932 validator = std::for_each(Internal.begin(), Internal.end(), validator);
933 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000934 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
935#endif
936 }
937
Lang Hames55fed622012-02-19 03:00:30 +0000938private:
Lang Hames3dc7c512012-02-17 18:44:18 +0000939
Lang Hames55fed622012-02-19 03:00:30 +0000940#ifndef NDEBUG
941 class LIValidator {
942 private:
943 DenseSet<const LiveInterval*> Checked, Bogus;
944 public:
945 void operator()(const IntRangePair& P) {
946 const LiveInterval* LI = P.first;
947 if (Checked.count(LI))
948 return;
949 Checked.insert(LI);
950 if (LI->empty())
951 return;
952 SlotIndex LastEnd = LI->begin()->start;
953 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
954 LRI != LRE; ++LRI) {
955 const LiveRange& LR = *LRI;
956 if (LastEnd > LR.start || LR.start >= LR.end)
957 Bogus.insert(LI);
958 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +0000959 }
960 }
Lang Hames3dc7c512012-02-17 18:44:18 +0000961
Lang Hames55fed622012-02-19 03:00:30 +0000962 bool rangesOk() const {
963 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +0000964 }
Lang Hames55fed622012-02-19 03:00:30 +0000965 };
966#endif
Lang Hames3dc7c512012-02-17 18:44:18 +0000967
Lang Hames55fed622012-02-19 03:00:30 +0000968 // Collect IntRangePairs for all operands of MI that may need fixing.
969 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
970 // maps).
971 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +0000972 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
973 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +0000974 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
975 MOE = MI->operands_end();
976 MOI != MOE; ++MOI) {
977 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +0000978
979 if (MO.isRegMask()) {
980 hasRegMaskOp = true;
981 continue;
982 }
983
Lang Hamesecb50622012-02-17 23:43:40 +0000984 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +0000985 continue;
986
Lang Hamesecb50622012-02-17 23:43:40 +0000987 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +0000988
989 // TODO: Currently we're skipping uses that are reserved or have no
990 // interval, but we're not updating their kills. This should be
991 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +0000992 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +0000993 continue;
994
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +0000995 // Collect ranges for register units. These live ranges are computed on
996 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +0000997 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +0000998 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
999 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1000 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001001 } else {
1002 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001003 collectRanges(MO, &LIS.getInterval(Reg),
1004 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001005 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001006 }
1007 }
Lang Hames55fed622012-02-19 03:00:30 +00001008
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001009 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1010 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1011 SlotIndex OldIdx) {
1012 if (MO.readsReg()) {
1013 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1014 if (LR != 0)
1015 Entering.insert(std::make_pair(LI, LR));
1016 }
1017 if (MO.isDef()) {
1018 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1019 assert(LR != 0 && "No live range for def?");
1020 if (LR->end > OldIdx.getDeadSlot())
1021 Exiting.insert(std::make_pair(LI, LR));
1022 else
1023 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001024 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001025 }
1026
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001027 BundleRanges createBundleRanges(RangeSet& Entering,
1028 RangeSet& Internal,
1029 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001030 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001031
1032 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001033 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001034 LiveInterval* LI = EI->first;
1035 LiveRange* LR = EI->second;
1036 BR[LI->reg].Use = LR;
1037 }
1038
1039 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001040 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001041 LiveInterval* LI = II->first;
1042 LiveRange* LR = II->second;
1043 if (LR->end.isDead()) {
1044 BR[LI->reg].Dead = LR;
1045 } else {
1046 BR[LI->reg].EC = LR;
1047 }
1048 }
1049
1050 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001051 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001052 LiveInterval* LI = EI->first;
1053 LiveRange* LR = EI->second;
1054 BR[LI->reg].Def = LR;
1055 }
1056
1057 return BR;
1058 }
1059
Lang Hamesecb50622012-02-17 23:43:40 +00001060 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1061 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1062 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001063 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001064 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1065 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001066 assert(!NewKillMI->killsRegister(reg) &&
1067 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001068 OldKillMI->clearRegisterKills(reg, &TRI);
1069 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001070 }
1071
Lang Hamesecb50622012-02-17 23:43:40 +00001072 void updateRegMaskSlots(SlotIndex OldIdx) {
1073 SmallVectorImpl<SlotIndex>::iterator RI =
1074 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1075 OldIdx);
1076 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1077 *RI = NewIdx;
1078 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001079 "RegSlots out of order. Did you move one call across another?");
1080 }
Lang Hames55fed622012-02-19 03:00:30 +00001081
1082 // Return the last use of reg between NewIdx and OldIdx.
1083 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1084 SlotIndex LastUse = NewIdx;
1085 for (MachineRegisterInfo::use_nodbg_iterator
1086 UI = MRI.use_nodbg_begin(Reg),
1087 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001088 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001089 const MachineInstr* MI = &*UI;
1090 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1091 if (InstSlot > LastUse && InstSlot < OldIdx)
1092 LastUse = InstSlot;
1093 }
1094 return LastUse;
1095 }
1096
1097 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1098 LiveInterval* LI = P.first;
1099 LiveRange* LR = P.second;
1100 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1101 if (LiveThrough)
1102 return;
1103 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1104 if (LastUse != NewIdx)
1105 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001106 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001107 }
1108
1109 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1110 LiveInterval* LI = P.first;
1111 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001112 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001113 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001114 // Move kill flags if OldIdx was not originally the end
1115 // (otherwise LR->end points to an invalid slot).
1116 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1117 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1118 moveKillFlags(LI->reg, LR->end, NewIdx);
1119 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001120 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001121 }
1122 }
1123
1124 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1125 bool GoingUp = NewIdx < OldIdx;
1126
1127 if (GoingUp) {
1128 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1129 EI != EE; ++EI)
1130 moveEnteringUpFrom(OldIdx, *EI);
1131 } else {
1132 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1133 EI != EE; ++EI)
1134 moveEnteringDownFrom(OldIdx, *EI);
1135 }
1136 }
1137
1138 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1139 LiveInterval* LI = P.first;
1140 LiveRange* LR = P.second;
1141 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1142 LR->end <= OldIdx.getDeadSlot() &&
1143 "Range should be internal to OldIdx.");
1144 LiveRange Tmp(*LR);
1145 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1146 Tmp.valno->def = Tmp.start;
1147 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1148 LI->removeRange(*LR);
1149 LI->addRange(Tmp);
1150 }
1151
1152 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1153 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1154 II != IE; ++II)
1155 moveInternalFrom(OldIdx, *II);
1156 }
1157
1158 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1159 LiveRange* LR = P.second;
1160 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1161 "Range should start in OldIdx.");
1162 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1163 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1164 LR->start = NewStart;
1165 LR->valno->def = NewStart;
1166 }
1167
1168 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1169 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1170 EI != EE; ++EI)
1171 moveExitingFrom(OldIdx, *EI);
1172 }
1173
Lang Hames6aceab12012-02-19 07:13:05 +00001174 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1175 BundleRanges& BR) {
1176 LiveInterval* LI = P.first;
1177 LiveRange* LR = P.second;
1178 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1179 if (LiveThrough) {
1180 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1181 "Def in bundle should be def range.");
1182 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1183 "If bundle has use for this reg it should be LR.");
1184 BR[LI->reg].Use = LR;
1185 return;
1186 }
1187
1188 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001189 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001190
1191 if (LR->start < NewIdx) {
1192 // Becoming a new entering range.
1193 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1194 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001195 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001196 "Bundle shouldn't have different use range for same reg.");
1197 LR->end = LastUse.getRegSlot();
1198 BR[LI->reg].Use = LR;
1199 } else {
1200 // Becoming a new Dead-def.
1201 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1202 "Live range starting at unexpected slot.");
1203 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1204 assert(BR[LI->reg].Dead == 0 &&
1205 "Can't have def and dead def of same reg in a bundle.");
1206 LR->end = LastUse.getDeadSlot();
1207 BR[LI->reg].Dead = BR[LI->reg].Def;
1208 BR[LI->reg].Def = 0;
1209 }
1210 }
1211
1212 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1213 BundleRanges& BR) {
1214 LiveInterval* LI = P.first;
1215 LiveRange* LR = P.second;
1216 if (NewIdx > LR->end) {
1217 // Range extended to bundle. Add to bundle uses.
1218 // Note: Currently adds kill flags to bundle start.
1219 assert(BR[LI->reg].Use == 0 &&
1220 "Bundle already has use range for reg.");
1221 moveKillFlags(LI->reg, LR->end, NewIdx);
1222 LR->end = NewIdx.getRegSlot();
1223 BR[LI->reg].Use = LR;
1224 } else {
1225 assert(BR[LI->reg].Use != 0 &&
1226 "Bundle should already have a use range for reg.");
1227 }
1228 }
1229
1230 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1231 BundleRanges& BR) {
1232 bool GoingUp = NewIdx < OldIdx;
1233
1234 if (GoingUp) {
1235 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1236 EI != EE; ++EI)
1237 moveEnteringUpFromInto(OldIdx, *EI, BR);
1238 } else {
1239 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1240 EI != EE; ++EI)
1241 moveEnteringDownFromInto(OldIdx, *EI, BR);
1242 }
1243 }
1244
1245 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1246 BundleRanges& BR) {
1247 // TODO: Sane rules for moving ranges into bundles.
1248 }
1249
1250 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1251 BundleRanges& BR) {
1252 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1253 II != IE; ++II)
1254 moveInternalFromInto(OldIdx, *II, BR);
1255 }
1256
1257 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1258 BundleRanges& BR) {
1259 LiveInterval* LI = P.first;
1260 LiveRange* LR = P.second;
1261
1262 assert(LR->start.isRegister() &&
1263 "Don't know how to merge exiting ECs into bundles yet.");
1264
1265 if (LR->end > NewIdx.getDeadSlot()) {
1266 // This range is becoming an exiting range on the bundle.
1267 // If there was an old dead-def of this reg, delete it.
1268 if (BR[LI->reg].Dead != 0) {
1269 LI->removeRange(*BR[LI->reg].Dead);
1270 BR[LI->reg].Dead = 0;
1271 }
1272 assert(BR[LI->reg].Def == 0 &&
1273 "Can't have two defs for the same variable exiting a bundle.");
1274 LR->start = NewIdx.getRegSlot();
1275 LR->valno->def = LR->start;
1276 BR[LI->reg].Def = LR;
1277 } else {
1278 // This range is becoming internal to the bundle.
1279 assert(LR->end == NewIdx.getRegSlot() &&
1280 "Can't bundle def whose kill is before the bundle");
1281 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1282 // Already have a def for this. Just delete range.
1283 LI->removeRange(*LR);
1284 } else {
1285 // Make range dead, record.
1286 LR->end = NewIdx.getDeadSlot();
1287 BR[LI->reg].Dead = LR;
1288 assert(BR[LI->reg].Use == LR &&
1289 "Range becoming dead should currently be use.");
1290 }
1291 // In both cases the range is no longer a use on the bundle.
1292 BR[LI->reg].Use = 0;
1293 }
1294 }
1295
1296 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1297 BundleRanges& BR) {
1298 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1299 EI != EE; ++EI)
1300 moveExitingFromInto(OldIdx, *EI, BR);
1301 }
1302
Lang Hames3dc7c512012-02-17 18:44:18 +00001303};
1304
Lang Hamesecb50622012-02-17 23:43:40 +00001305void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001306 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1307 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001308 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001309 Indexes->getInstructionIndex(MI) :
1310 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001311 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1312 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001313 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001314 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001315
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001316 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001317 HME.moveAllRangesFrom(MI, OldIndex);
1318}
1319
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001320void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1321 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001322 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1323 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001324 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001325}