blob: ce2b178445aca8eb30512d453984b85aa506cfcb [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===//
Chris Lattnera5a91b12005-08-17 19:33:03 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file defines a pattern matching instruction selector for PowerPC,
Chris Lattnera5a91b12005-08-17 19:33:03 +000011// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner26689592005-10-14 23:51:18 +000015#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000016#include "PPCTargetMachine.h"
17#include "PPCISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
31namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000032 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
33
34 //===--------------------------------------------------------------------===//
Nate Begeman1d9d7422005-10-18 00:28:58 +000035 /// PPCDAGToDAGISel - PPC specific code to select PPC machine
Chris Lattnera5a91b12005-08-17 19:33:03 +000036 /// instructions for SelectionDAG operations.
37 ///
Nate Begeman1d9d7422005-10-18 00:28:58 +000038 class PPCDAGToDAGISel : public SelectionDAGISel {
Nate Begeman21e463b2005-10-16 05:39:50 +000039 PPCTargetLowering PPCLowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000040 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000041 public:
Nate Begeman1d9d7422005-10-18 00:28:58 +000042 PPCDAGToDAGISel(TargetMachine &TM)
Nate Begeman21e463b2005-10-16 05:39:50 +000043 : SelectionDAGISel(PPCLowering), PPCLowering(TM) {}
Chris Lattnera5a91b12005-08-17 19:33:03 +000044
Chris Lattner4416f1a2005-08-19 22:38:53 +000045 virtual bool runOnFunction(Function &Fn) {
46 // Make sure we re-emit a set of the global base reg if necessary
47 GlobalBaseReg = 0;
48 return SelectionDAGISel::runOnFunction(Fn);
49 }
50
Chris Lattnera5a91b12005-08-17 19:33:03 +000051 /// getI32Imm - Return a target constant with the specified value, of type
52 /// i32.
53 inline SDOperand getI32Imm(unsigned Imm) {
54 return CurDAG->getTargetConstant(Imm, MVT::i32);
55 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000056
57 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
58 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000059 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000060
61 // Select - Convert the specified operand from a target-independent to a
62 // target-specific node if it hasn't already been changed.
63 SDOperand Select(SDOperand Op);
64
Nate Begeman02b88a42005-08-19 00:38:14 +000065 SDNode *SelectBitfieldInsert(SDNode *N);
66
Chris Lattner2fbb4572005-08-21 18:50:37 +000067 /// SelectCC - Select a comparison of the specified values with the
68 /// specified condition code, returning the CR# of the expression.
69 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
70
Chris Lattner9944b762005-08-21 22:31:09 +000071 /// SelectAddr - Given the specified address, return the two operands for a
72 /// load/store instruction, and return true if it should be an indexed [r+r]
73 /// operation.
74 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
Nate Begemanf43a3ca2005-11-30 08:22:07 +000075
76 /// SelectAddrIndexed - Given the specified addressed, force it to be
77 /// represented as an indexed [r+r] operation, rather than possibly
78 /// returning [r+imm] as SelectAddr may.
79 void SelectAddrIndexed(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
Chris Lattner9944b762005-08-21 22:31:09 +000080
Chris Lattner047b9522005-08-25 22:04:30 +000081 SDOperand BuildSDIVSequence(SDNode *N);
82 SDOperand BuildUDIVSequence(SDNode *N);
83
Chris Lattnera5a91b12005-08-17 19:33:03 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Chris Lattnerbd937b92005-10-06 18:45:51 +000086 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
87
Chris Lattnera5a91b12005-08-17 19:33:03 +000088 virtual const char *getPassName() const {
89 return "PowerPC DAG->DAG Pattern Instruction Selection";
90 }
Chris Lattneraf165382005-09-13 22:03:06 +000091
92// Include the pieces autogenerated from the target description.
Chris Lattner4c7b43b2005-10-14 23:37:35 +000093#include "PPCGenDAGISel.inc"
Chris Lattnerbd937b92005-10-06 18:45:51 +000094
95private:
Chris Lattner222adac2005-10-06 19:03:35 +000096 SDOperand SelectDYNAMIC_STACKALLOC(SDOperand Op);
97 SDOperand SelectADD_PARTS(SDOperand Op);
98 SDOperand SelectSUB_PARTS(SDOperand Op);
99 SDOperand SelectSETCC(SDOperand Op);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000100 SDOperand SelectCALL(SDOperand Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000101 };
102}
103
Chris Lattnerbd937b92005-10-06 18:45:51 +0000104/// InstructionSelectBasicBlock - This callback is invoked by
105/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000106void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
Chris Lattnerbd937b92005-10-06 18:45:51 +0000107 DEBUG(BB->dump());
108
109 // The selection process is inherently a bottom-up recursive process (users
110 // select their uses before themselves). Given infinite stack space, we
111 // could just start selecting on the root and traverse the whole graph. In
112 // practice however, this causes us to run out of stack space on large basic
113 // blocks. To avoid this problem, select the entry node, then all its uses,
114 // iteratively instead of recursively.
115 std::vector<SDOperand> Worklist;
116 Worklist.push_back(DAG.getEntryNode());
117
118 // Note that we can do this in the PPC target (scanning forward across token
119 // chain edges) because no nodes ever get folded across these edges. On a
120 // target like X86 which supports load/modify/store operations, this would
121 // have to be more careful.
122 while (!Worklist.empty()) {
123 SDOperand Node = Worklist.back();
124 Worklist.pop_back();
125
Chris Lattnercf01a702005-10-07 22:10:27 +0000126 // Chose from the least deep of the top two nodes.
127 if (!Worklist.empty() &&
128 Worklist.back().Val->getNodeDepth() < Node.Val->getNodeDepth())
129 std::swap(Worklist.back(), Node);
130
Chris Lattnerbd937b92005-10-06 18:45:51 +0000131 if ((Node.Val->getOpcode() >= ISD::BUILTIN_OP_END &&
132 Node.Val->getOpcode() < PPCISD::FIRST_NUMBER) ||
133 CodeGenMap.count(Node)) continue;
134
135 for (SDNode::use_iterator UI = Node.Val->use_begin(),
136 E = Node.Val->use_end(); UI != E; ++UI) {
137 // Scan the values. If this use has a value that is a token chain, add it
138 // to the worklist.
139 SDNode *User = *UI;
140 for (unsigned i = 0, e = User->getNumValues(); i != e; ++i)
141 if (User->getValueType(i) == MVT::Other) {
142 Worklist.push_back(SDOperand(User, i));
143 break;
144 }
145 }
146
147 // Finally, legalize this node.
148 Select(Node);
149 }
Chris Lattnercf01a702005-10-07 22:10:27 +0000150
Chris Lattnerbd937b92005-10-06 18:45:51 +0000151 // Select target instructions for the DAG.
152 DAG.setRoot(Select(DAG.getRoot()));
153 CodeGenMap.clear();
154 DAG.RemoveDeadNodes();
155
156 // Emit machine code to BB.
157 ScheduleAndEmitDAG(DAG);
158}
Chris Lattner6cd40d52005-09-03 01:17:22 +0000159
Chris Lattner4416f1a2005-08-19 22:38:53 +0000160/// getGlobalBaseReg - Output the instructions required to put the
161/// base address to use for accessing globals into a register.
162///
Nate Begeman1d9d7422005-10-18 00:28:58 +0000163SDOperand PPCDAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000164 if (!GlobalBaseReg) {
165 // Insert the set of GlobalBaseReg into the first MBB of the function
166 MachineBasicBlock &FirstMBB = BB->getParent()->front();
167 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
168 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
Nate Begeman1d9d7422005-10-18 00:28:58 +0000169 // FIXME: when we get to LP64, we will need to create the appropriate
170 // type of register here.
171 GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000172 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
173 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
174 }
Chris Lattner9944b762005-08-21 22:31:09 +0000175 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000176}
177
178
Nate Begeman0f3257a2005-08-18 05:00:13 +0000179// isIntImmediate - This method tests to see if a constant operand.
180// If so Imm will receive the 32 bit value.
181static bool isIntImmediate(SDNode *N, unsigned& Imm) {
182 if (N->getOpcode() == ISD::Constant) {
183 Imm = cast<ConstantSDNode>(N)->getValue();
184 return true;
185 }
186 return false;
187}
188
Nate Begemancffc32b2005-08-18 07:30:46 +0000189// isOprShiftImm - Returns true if the specified operand is a shift opcode with
190// a immediate shift count less than 32.
191static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
192 Opc = N->getOpcode();
193 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
194 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
195}
196
197// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
198// any number of 0s on either side. The 1s are allowed to wrap from LSB to
199// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
200// not, since all 1s are not contiguous.
201static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
202 if (isShiftedMask_32(Val)) {
203 // look for the first non-zero bit
204 MB = CountLeadingZeros_32(Val);
205 // look for the first zero bit after the run of ones
206 ME = CountLeadingZeros_32((Val - 1) ^ Val);
207 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000208 } else {
209 Val = ~Val; // invert mask
210 if (isShiftedMask_32(Val)) {
211 // effectively look for the first zero bit
212 ME = CountLeadingZeros_32(Val) - 1;
213 // effectively look for the first one bit after the run of zeros
214 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
215 return true;
216 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000217 }
218 // no run present
219 return false;
220}
221
Chris Lattner65a419a2005-10-09 05:36:17 +0000222// isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate
Nate Begemancffc32b2005-08-18 07:30:46 +0000223// and mask opcode and mask operation.
224static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
225 unsigned &SH, unsigned &MB, unsigned &ME) {
Nate Begemanda32c9e2005-10-19 00:05:37 +0000226 // Don't even go down this path for i64, since different logic will be
227 // necessary for rldicl/rldicr/rldimi.
228 if (N->getValueType(0) != MVT::i32)
229 return false;
230
Nate Begemancffc32b2005-08-18 07:30:46 +0000231 unsigned Shift = 32;
232 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
233 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000234 if (N->getNumOperands() != 2 ||
235 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000236 return false;
237
238 if (Opcode == ISD::SHL) {
239 // apply shift left to mask if it comes first
240 if (IsShiftMask) Mask = Mask << Shift;
241 // determine which bits are made indeterminant by shift
242 Indeterminant = ~(0xFFFFFFFFu << Shift);
Chris Lattner651dea72005-10-15 21:40:12 +0000243 } else if (Opcode == ISD::SRL) {
Nate Begemancffc32b2005-08-18 07:30:46 +0000244 // apply shift right to mask if it comes first
245 if (IsShiftMask) Mask = Mask >> Shift;
246 // determine which bits are made indeterminant by shift
247 Indeterminant = ~(0xFFFFFFFFu >> Shift);
248 // adjust for the left rotate
249 Shift = 32 - Shift;
250 } else {
251 return false;
252 }
253
254 // if the mask doesn't intersect any Indeterminant bits
255 if (Mask && !(Mask & Indeterminant)) {
256 SH = Shift;
257 // make sure the mask is still a mask (wrap arounds may not be)
258 return isRunOfOnes(Mask, MB, ME);
259 }
260 return false;
261}
262
Nate Begeman0f3257a2005-08-18 05:00:13 +0000263// isOpcWithIntImmediate - This method tests to see if the node is a specific
264// opcode and that it has a immediate integer right operand.
265// If so Imm will receive the 32 bit value.
266static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
267 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
268}
269
270// isOprNot - Returns true if the specified operand is an xor with immediate -1.
271static bool isOprNot(SDNode *N) {
272 unsigned Imm;
273 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
274}
275
Chris Lattnera5a91b12005-08-17 19:33:03 +0000276// Immediate constant composers.
277// Lo16 - grabs the lo 16 bits from a 32 bit constant.
278// Hi16 - grabs the hi 16 bits from a 32 bit constant.
279// HA16 - computes the hi bits required if the lo bits are add/subtracted in
280// arithmethically.
281static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
282static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
283static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
284
285// isIntImmediate - This method tests to see if a constant operand.
286// If so Imm will receive the 32 bit value.
287static bool isIntImmediate(SDOperand N, unsigned& Imm) {
288 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
289 Imm = (unsigned)CN->getSignExtended();
290 return true;
291 }
292 return false;
293}
294
Nate Begeman02b88a42005-08-19 00:38:14 +0000295/// SelectBitfieldInsert - turn an or of two masked values into
296/// the rotate left word immediate then mask insert (rlwimi) instruction.
297/// Returns true on success, false if the caller still needs to select OR.
298///
299/// Patterns matched:
300/// 1. or shl, and 5. or and, and
301/// 2. or and, shl 6. or shl, shr
302/// 3. or shr, and 7. or shr, shl
303/// 4. or and, shr
Nate Begeman1d9d7422005-10-18 00:28:58 +0000304SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
Nate Begeman02b88a42005-08-19 00:38:14 +0000305 bool IsRotate = false;
306 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
307 unsigned Value;
308
309 SDOperand Op0 = N->getOperand(0);
310 SDOperand Op1 = N->getOperand(1);
311
312 unsigned Op0Opc = Op0.getOpcode();
313 unsigned Op1Opc = Op1.getOpcode();
314
315 // Verify that we have the correct opcodes
316 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
317 return false;
318 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
319 return false;
320
321 // Generate Mask value for Target
322 if (isIntImmediate(Op0.getOperand(1), Value)) {
323 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000324 case ISD::SHL: TgtMask <<= Value; break;
325 case ISD::SRL: TgtMask >>= Value; break;
326 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000327 }
328 } else {
329 return 0;
330 }
331
332 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000333 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000334 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000335
336 switch(Op1Opc) {
337 case ISD::SHL:
338 SH = Value;
339 InsMask <<= SH;
340 if (Op0Opc == ISD::SRL) IsRotate = true;
341 break;
342 case ISD::SRL:
343 SH = Value;
344 InsMask >>= SH;
345 SH = 32-SH;
346 if (Op0Opc == ISD::SHL) IsRotate = true;
347 break;
348 case ISD::AND:
349 InsMask &= Value;
350 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000351 }
352
353 // If both of the inputs are ANDs and one of them has a logical shift by
354 // constant as its input, make that AND the inserted value so that we can
355 // combine the shift into the rotate part of the rlwimi instruction
356 bool IsAndWithShiftOp = false;
357 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
358 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
359 Op1.getOperand(0).getOpcode() == ISD::SRL) {
360 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
361 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
362 IsAndWithShiftOp = true;
363 }
364 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
365 Op0.getOperand(0).getOpcode() == ISD::SRL) {
366 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
367 std::swap(Op0, Op1);
368 std::swap(TgtMask, InsMask);
369 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
370 IsAndWithShiftOp = true;
371 }
372 }
373 }
374
375 // Verify that the Target mask and Insert mask together form a full word mask
376 // and that the Insert mask is a run of set bits (which implies both are runs
377 // of set bits). Given that, Select the arguments and generate the rlwimi
378 // instruction.
379 unsigned MB, ME;
380 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
381 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
382 bool Op0IsAND = Op0Opc == ISD::AND;
383 // Check for rotlwi / rotrwi here, a special case of bitfield insert
384 // where both bitfield halves are sourced from the same value.
385 if (IsRotate && fullMask &&
386 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
387 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
388 Select(N->getOperand(0).getOperand(0)),
389 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
390 return Op0.Val;
391 }
392 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
393 : Select(Op0);
394 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
395 : Select(Op1.getOperand(0));
396 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
397 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
398 return Op0.Val;
399 }
400 return 0;
401}
402
Chris Lattner9944b762005-08-21 22:31:09 +0000403/// SelectAddr - Given the specified address, return the two operands for a
404/// load/store instruction, and return true if it should be an indexed [r+r]
405/// operation.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000406bool PPCDAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
407 SDOperand &Op2) {
Chris Lattner9944b762005-08-21 22:31:09 +0000408 unsigned imm = 0;
409 if (Addr.getOpcode() == ISD::ADD) {
410 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
411 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000412 if (FrameIndexSDNode *FI =
413 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000414 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000415 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000416 } else {
417 Op2 = Select(Addr.getOperand(0));
418 }
419 return false;
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000420 } else if (Addr.getOperand(1).getOpcode() == PPCISD::Lo) {
421 // Match LOAD (ADD (X, Lo(G))).
422 assert(!cast<ConstantSDNode>(Addr.getOperand(1).getOperand(1))->getValue()
423 && "Cannot handle constant offsets yet!");
424 Op1 = Addr.getOperand(1).getOperand(0); // The global address.
Nate Begeman28a6b022005-12-10 02:36:00 +0000425 assert(Op1.getOpcode() == ISD::TargetGlobalAddress ||
426 Op1.getOpcode() == ISD::TargetConstantPool);
Chris Lattner4f0f86d2005-11-17 18:02:16 +0000427 Op2 = Select(Addr.getOperand(0));
428 return false; // [&g+r]
Chris Lattner9944b762005-08-21 22:31:09 +0000429 } else {
430 Op1 = Select(Addr.getOperand(0));
431 Op2 = Select(Addr.getOperand(1));
432 return true; // [r+r]
433 }
434 }
435
Nate Begeman28a6b022005-12-10 02:36:00 +0000436 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr))
Chris Lattnere28e40a2005-08-25 00:45:43 +0000437 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Nate Begeman28a6b022005-12-10 02:36:00 +0000438 else
439 Op2 = Select(Addr);
Chris Lattner9944b762005-08-21 22:31:09 +0000440 Op1 = getI32Imm(0);
Chris Lattner9944b762005-08-21 22:31:09 +0000441 return false;
442}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000443
Nate Begemanf43a3ca2005-11-30 08:22:07 +0000444/// SelectAddrIndexed - Given the specified addressed, force it to be
445/// represented as an indexed [r+r] operation, rather than possibly
446/// returning [r+imm] as SelectAddr may.
447void PPCDAGToDAGISel::SelectAddrIndexed(SDOperand Addr, SDOperand &Op1,
448 SDOperand &Op2) {
449 if (Addr.getOpcode() == ISD::ADD) {
450 Op1 = Select(Addr.getOperand(0));
451 Op2 = Select(Addr.getOperand(1));
452 return;
453 }
454
455 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
456 Op1 = CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(0));
457 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
458 return;
459 }
460 Op1 = CurDAG->getTargetNode(PPC::LI, MVT::i32, getI32Imm(0));
461 Op2 = Select(Addr);
462}
463
Chris Lattner2fbb4572005-08-21 18:50:37 +0000464/// SelectCC - Select a comparison of the specified values with the specified
465/// condition code, returning the CR# of the expression.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000466SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
467 ISD::CondCode CC) {
Chris Lattner2fbb4572005-08-21 18:50:37 +0000468 // Always select the LHS.
469 LHS = Select(LHS);
470
471 // Use U to determine whether the SETCC immediate range is signed or not.
472 if (MVT::isInteger(LHS.getValueType())) {
473 bool U = ISD::isUnsignedIntSetCC(CC);
474 unsigned Imm;
475 if (isIntImmediate(RHS, Imm) &&
476 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
477 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
478 LHS, getI32Imm(Lo16(Imm)));
479 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
480 LHS, Select(RHS));
Chris Lattner919c0322005-10-01 01:35:02 +0000481 } else if (LHS.getValueType() == MVT::f32) {
482 return CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000483 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000484 return CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000485 }
486}
487
488/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
489/// to Condition.
490static unsigned getBCCForSetCC(ISD::CondCode CC) {
491 switch (CC) {
492 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000493 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000494 case ISD::SETEQ: return PPC::BEQ;
Chris Lattnered048c02005-10-28 20:49:47 +0000495 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000496 case ISD::SETNE: return PPC::BNE;
Chris Lattnered048c02005-10-28 20:49:47 +0000497 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000498 case ISD::SETULT:
499 case ISD::SETLT: return PPC::BLT;
Chris Lattnered048c02005-10-28 20:49:47 +0000500 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000501 case ISD::SETULE:
502 case ISD::SETLE: return PPC::BLE;
Chris Lattnered048c02005-10-28 20:49:47 +0000503 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000504 case ISD::SETUGT:
505 case ISD::SETGT: return PPC::BGT;
Chris Lattnered048c02005-10-28 20:49:47 +0000506 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner2fbb4572005-08-21 18:50:37 +0000507 case ISD::SETUGE:
508 case ISD::SETGE: return PPC::BGE;
Chris Lattner6df25072005-10-28 20:32:44 +0000509
510 case ISD::SETO: return PPC::BUN;
511 case ISD::SETUO: return PPC::BNU;
Chris Lattner2fbb4572005-08-21 18:50:37 +0000512 }
513 return 0;
514}
515
Chris Lattner64906a02005-08-25 20:08:18 +0000516/// getCRIdxForSetCC - Return the index of the condition register field
517/// associated with the SetCC condition, and whether or not the field is
518/// treated as inverted. That is, lt = 0; ge = 0 inverted.
519static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
520 switch (CC) {
521 default: assert(0 && "Unknown condition!"); abort();
Chris Lattnered048c02005-10-28 20:49:47 +0000522 case ISD::SETOLT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000523 case ISD::SETULT:
524 case ISD::SETLT: Inv = false; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000525 case ISD::SETOGE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000526 case ISD::SETUGE:
527 case ISD::SETGE: Inv = true; return 0;
Chris Lattnered048c02005-10-28 20:49:47 +0000528 case ISD::SETOGT: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000529 case ISD::SETUGT:
530 case ISD::SETGT: Inv = false; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000531 case ISD::SETOLE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000532 case ISD::SETULE:
533 case ISD::SETLE: Inv = true; return 1;
Chris Lattnered048c02005-10-28 20:49:47 +0000534 case ISD::SETOEQ: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000535 case ISD::SETEQ: Inv = false; return 2;
Chris Lattnered048c02005-10-28 20:49:47 +0000536 case ISD::SETONE: // FIXME: This is incorrect see PR642.
Chris Lattner64906a02005-08-25 20:08:18 +0000537 case ISD::SETNE: Inv = true; return 2;
Chris Lattner6df25072005-10-28 20:32:44 +0000538 case ISD::SETO: Inv = true; return 3;
539 case ISD::SETUO: Inv = false; return 3;
Chris Lattner64906a02005-08-25 20:08:18 +0000540 }
541 return 0;
542}
Chris Lattner9944b762005-08-21 22:31:09 +0000543
Nate Begeman1d9d7422005-10-18 00:28:58 +0000544SDOperand PPCDAGToDAGISel::SelectDYNAMIC_STACKALLOC(SDOperand Op) {
Chris Lattnerbd937b92005-10-06 18:45:51 +0000545 SDNode *N = Op.Val;
546
547 // FIXME: We are currently ignoring the requested alignment for handling
548 // greater than the stack alignment. This will need to be revisited at some
549 // point. Align = N.getOperand(2);
550 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
551 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
552 std::cerr << "Cannot allocate stack object with greater alignment than"
553 << " the stack alignment yet!";
554 abort();
555 }
556 SDOperand Chain = Select(N->getOperand(0));
557 SDOperand Amt = Select(N->getOperand(1));
558
559 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
560
561 SDOperand R1Val = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
562 Chain = R1Val.getValue(1);
563
564 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
565 // from the stack pointer, giving us the result pointer.
566 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Val);
567
568 // Copy this result back into R1.
569 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
570
571 // Copy this result back out of R1 to make sure we're not using the stack
572 // space without decrementing the stack pointer.
573 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
574
575 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
576 CodeGenMap[Op.getValue(0)] = Result;
577 CodeGenMap[Op.getValue(1)] = Result.getValue(1);
578 return SDOperand(Result.Val, Op.ResNo);
579}
580
Nate Begeman1d9d7422005-10-18 00:28:58 +0000581SDOperand PPCDAGToDAGISel::SelectADD_PARTS(SDOperand Op) {
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000582 SDNode *N = Op.Val;
583 SDOperand LHSL = Select(N->getOperand(0));
584 SDOperand LHSH = Select(N->getOperand(1));
585
586 unsigned Imm;
587 bool ME = false, ZE = false;
588 if (isIntImmediate(N->getOperand(3), Imm)) {
589 ME = (signed)Imm == -1;
590 ZE = Imm == 0;
591 }
592
593 std::vector<SDOperand> Result;
594 SDOperand CarryFromLo;
595 if (isIntImmediate(N->getOperand(2), Imm) &&
596 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
597 // Codegen the low 32 bits of the add. Interestingly, there is no
598 // shifted form of add immediate carrying.
599 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
600 LHSL, getI32Imm(Imm));
601 } else {
602 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
603 LHSL, Select(N->getOperand(2)));
604 }
605 CarryFromLo = CarryFromLo.getValue(1);
606
607 // Codegen the high 32 bits, adding zero, minus one, or the full value
608 // along with the carry flag produced by addc/addic.
609 SDOperand ResultHi;
610 if (ZE)
611 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
612 else if (ME)
613 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
614 else
615 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
616 Select(N->getOperand(3)), CarryFromLo);
617 Result.push_back(CarryFromLo.getValue(0));
618 Result.push_back(ResultHi);
619
620 CodeGenMap[Op.getValue(0)] = Result[0];
621 CodeGenMap[Op.getValue(1)] = Result[1];
622 return Result[Op.ResNo];
623}
Nate Begeman1d9d7422005-10-18 00:28:58 +0000624SDOperand PPCDAGToDAGISel::SelectSUB_PARTS(SDOperand Op) {
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000625 SDNode *N = Op.Val;
626 SDOperand LHSL = Select(N->getOperand(0));
627 SDOperand LHSH = Select(N->getOperand(1));
628 SDOperand RHSL = Select(N->getOperand(2));
629 SDOperand RHSH = Select(N->getOperand(3));
630
631 std::vector<SDOperand> Result;
632 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
633 RHSL, LHSL));
634 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
635 Result[0].getValue(1)));
636 CodeGenMap[Op.getValue(0)] = Result[0];
637 CodeGenMap[Op.getValue(1)] = Result[1];
638 return Result[Op.ResNo];
639}
640
Nate Begeman1d9d7422005-10-18 00:28:58 +0000641SDOperand PPCDAGToDAGISel::SelectSETCC(SDOperand Op) {
Chris Lattner222adac2005-10-06 19:03:35 +0000642 SDNode *N = Op.Val;
643 unsigned Imm;
644 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
645 if (isIntImmediate(N->getOperand(1), Imm)) {
646 // We can codegen setcc op, imm very efficiently compared to a brcond.
647 // Check for those cases here.
648 // setcc op, 0
649 if (Imm == 0) {
650 SDOperand Op = Select(N->getOperand(0));
651 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000652 default: break;
653 case ISD::SETEQ:
654 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner71d3d502005-11-30 22:53:06 +0000655 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
656 getI32Imm(5), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000657 case ISD::SETNE: {
658 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
659 Op, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +0000660 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
661 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000662 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000663 case ISD::SETLT:
Chris Lattner71d3d502005-11-30 22:53:06 +0000664 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
665 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000666 case ISD::SETGT: {
667 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
668 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner71d3d502005-11-30 22:53:06 +0000669 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
670 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000671 }
672 }
Chris Lattner222adac2005-10-06 19:03:35 +0000673 } else if (Imm == ~0U) { // setcc op, -1
674 SDOperand Op = Select(N->getOperand(0));
675 switch (CC) {
Chris Lattnerdabb8292005-10-21 21:17:10 +0000676 default: break;
677 case ISD::SETEQ:
678 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
679 Op, getI32Imm(1));
Chris Lattner71d3d502005-11-30 22:53:06 +0000680 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
681 CurDAG->getTargetNode(PPC::LI, MVT::i32,
682 getI32Imm(0)),
683 Op.getValue(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000684 case ISD::SETNE: {
685 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
686 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
687 Op, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +0000688 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op,
689 AD.getValue(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000690 }
Chris Lattnerdabb8292005-10-21 21:17:10 +0000691 case ISD::SETLT: {
692 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
693 getI32Imm(1));
694 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner71d3d502005-11-30 22:53:06 +0000695 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
696 getI32Imm(31), getI32Imm(31));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000697 }
698 case ISD::SETGT:
699 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
700 getI32Imm(31), getI32Imm(31));
Chris Lattner71d3d502005-11-30 22:53:06 +0000701 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattnerdabb8292005-10-21 21:17:10 +0000702 }
Chris Lattner222adac2005-10-06 19:03:35 +0000703 }
704 }
705
706 bool Inv;
707 unsigned Idx = getCRIdxForSetCC(CC, Inv);
708 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
709 SDOperand IntCR;
710
711 // Force the ccreg into CR7.
712 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
713
Chris Lattner85961d52005-12-06 20:56:18 +0000714 SDOperand InFlag(0, 0); // Null incoming flag value.
Chris Lattnerdb1cb2b2005-12-01 03:50:19 +0000715 CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg,
716 InFlag).getValue(1);
Chris Lattner222adac2005-10-06 19:03:35 +0000717
718 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
719 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
720 else
721 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
722
723 if (!Inv) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000724 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
725 getI32Imm((32-(3-Idx)) & 31),
726 getI32Imm(31), getI32Imm(31));
Chris Lattner222adac2005-10-06 19:03:35 +0000727 } else {
728 SDOperand Tmp =
729 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner7d7b9672005-10-28 22:58:07 +0000730 getI32Imm((32-(3-Idx)) & 31),
731 getI32Imm(31),getI32Imm(31));
Chris Lattner71d3d502005-11-30 22:53:06 +0000732 return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner222adac2005-10-06 19:03:35 +0000733 }
Chris Lattner222adac2005-10-06 19:03:35 +0000734}
Chris Lattner2b63e4c2005-10-06 18:56:10 +0000735
Nate Begeman422b0ce2005-11-16 00:48:01 +0000736/// isCallCompatibleAddress - Return true if the specified 32-bit value is
737/// representable in the immediate field of a Bx instruction.
738static bool isCallCompatibleAddress(ConstantSDNode *C) {
739 int Addr = C->getValue();
740 if (Addr & 3) return false; // Low 2 bits are implicitly zero.
741 return (Addr << 6 >> 6) == Addr; // Top 6 bits have to be sext of immediate.
742}
743
Nate Begeman1d9d7422005-10-18 00:28:58 +0000744SDOperand PPCDAGToDAGISel::SelectCALL(SDOperand Op) {
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000745 SDNode *N = Op.Val;
746 SDOperand Chain = Select(N->getOperand(0));
747
748 unsigned CallOpcode;
749 std::vector<SDOperand> CallOperands;
750
751 if (GlobalAddressSDNode *GASD =
752 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000753 CallOpcode = PPC::BL;
Chris Lattner2823b3e2005-11-17 05:56:14 +0000754 CallOperands.push_back(N->getOperand(1));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000755 } else if (ExternalSymbolSDNode *ESSDN =
756 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000757 CallOpcode = PPC::BL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000758 CallOperands.push_back(N->getOperand(1));
Nate Begeman422b0ce2005-11-16 00:48:01 +0000759 } else if (isa<ConstantSDNode>(N->getOperand(1)) &&
760 isCallCompatibleAddress(cast<ConstantSDNode>(N->getOperand(1)))) {
761 ConstantSDNode *C = cast<ConstantSDNode>(N->getOperand(1));
762 CallOpcode = PPC::BLA;
763 CallOperands.push_back(getI32Imm((int)C->getValue() >> 2));
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000764 } else {
765 // Copy the callee address into the CTR register.
766 SDOperand Callee = Select(N->getOperand(1));
767 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
768
769 // Copy the callee address into R12 on darwin.
770 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
771 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000772
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000773 CallOperands.push_back(R12);
Nate Begeman422b0ce2005-11-16 00:48:01 +0000774 CallOpcode = PPC::BCTRL;
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000775 }
776
777 unsigned GPR_idx = 0, FPR_idx = 0;
778 static const unsigned GPR[] = {
779 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
780 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
781 };
782 static const unsigned FPR[] = {
783 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
784 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
785 };
786
787 SDOperand InFlag; // Null incoming flag value.
788
789 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
790 unsigned DestReg = 0;
791 MVT::ValueType RegTy = N->getOperand(i).getValueType();
792 if (RegTy == MVT::i32) {
793 assert(GPR_idx < 8 && "Too many int args");
794 DestReg = GPR[GPR_idx++];
795 } else {
796 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
797 "Unpromoted integer arg?");
798 assert(FPR_idx < 13 && "Too many fp args");
799 DestReg = FPR[FPR_idx++];
800 }
801
802 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
803 SDOperand Val = Select(N->getOperand(i));
804 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
805 InFlag = Chain.getValue(1);
806 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
807 }
808 }
809
810 // Finally, once everything is in registers to pass to the call, emit the
811 // call itself.
812 if (InFlag.Val)
813 CallOperands.push_back(InFlag); // Strong dep on register copies.
814 else
815 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
816 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
817 CallOperands);
818
819 std::vector<SDOperand> CallResults;
820
821 // If the call has results, copy the values out of the ret val registers.
822 switch (N->getValueType(0)) {
823 default: assert(0 && "Unexpected ret value!");
824 case MVT::Other: break;
825 case MVT::i32:
826 if (N->getValueType(1) == MVT::i32) {
827 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
828 Chain.getValue(1)).getValue(1);
829 CallResults.push_back(Chain.getValue(0));
830 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
831 Chain.getValue(2)).getValue(1);
832 CallResults.push_back(Chain.getValue(0));
833 } else {
834 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
835 Chain.getValue(1)).getValue(1);
836 CallResults.push_back(Chain.getValue(0));
837 }
838 break;
839 case MVT::f32:
840 case MVT::f64:
841 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
842 Chain.getValue(1)).getValue(1);
843 CallResults.push_back(Chain.getValue(0));
844 break;
845 }
846
847 CallResults.push_back(Chain);
848 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
849 CodeGenMap[Op.getValue(i)] = CallResults[i];
850 return CallResults[Op.ResNo];
851}
852
Chris Lattnera5a91b12005-08-17 19:33:03 +0000853// Select - Convert the specified operand from a target-independent to a
854// target-specific node if it hasn't already been changed.
Nate Begeman1d9d7422005-10-18 00:28:58 +0000855SDOperand PPCDAGToDAGISel::Select(SDOperand Op) {
Chris Lattnera5a91b12005-08-17 19:33:03 +0000856 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000857 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
858 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000859 return Op; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000860
861 // If this has already been converted, use it.
862 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
863 if (CGMI != CodeGenMap.end()) return CGMI->second;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000864
865 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000866 default: break;
Chris Lattner222adac2005-10-06 19:03:35 +0000867 case ISD::DYNAMIC_STACKALLOC: return SelectDYNAMIC_STACKALLOC(Op);
868 case ISD::ADD_PARTS: return SelectADD_PARTS(Op);
869 case ISD::SUB_PARTS: return SelectSUB_PARTS(Op);
870 case ISD::SETCC: return SelectSETCC(Op);
Chris Lattner6a16f6a2005-10-06 19:07:45 +0000871 case ISD::CALL: return SelectCALL(Op);
872 case ISD::TAILCALL: return SelectCALL(Op);
Chris Lattner860e8862005-11-17 07:30:41 +0000873 case PPCISD::GlobalBaseReg: return getGlobalBaseReg();
874
Chris Lattnere28e40a2005-08-25 00:45:43 +0000875 case ISD::FrameIndex: {
876 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner71d3d502005-11-30 22:53:06 +0000877 if (N->hasOneUse())
878 return CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
879 CurDAG->getTargetFrameIndex(FI, MVT::i32),
880 getI32Imm(0));
Chris Lattner05f56a52005-12-01 18:09:22 +0000881 return CodeGenMap[Op] =
882 CurDAG->getTargetNode(PPC::ADDI, MVT::i32,
883 CurDAG->getTargetFrameIndex(FI, MVT::i32),
884 getI32Imm(0));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000885 }
Chris Lattner88add102005-09-28 22:50:24 +0000886 case ISD::SDIV: {
Nate Begeman405e3ec2005-10-21 00:02:42 +0000887 // FIXME: since this depends on the setting of the carry flag from the srawi
888 // we should really be making notes about that for the scheduler.
889 // FIXME: It sure would be nice if we could cheaply recognize the
890 // srl/add/sra pattern the dag combiner will generate for this as
891 // sra/addze rather than having to handle sdiv ourselves. oh well.
Chris Lattner8784a232005-08-25 17:50:06 +0000892 unsigned Imm;
893 if (isIntImmediate(N->getOperand(1), Imm)) {
894 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
895 SDOperand Op =
896 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
897 Select(N->getOperand(0)),
898 getI32Imm(Log2_32(Imm)));
Chris Lattner71d3d502005-11-30 22:53:06 +0000899 return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
900 Op.getValue(0), Op.getValue(1));
Chris Lattner8784a232005-08-25 17:50:06 +0000901 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
902 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000903 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000904 Select(N->getOperand(0)),
905 getI32Imm(Log2_32(-Imm)));
906 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000907 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
908 Op.getValue(1));
Chris Lattner71d3d502005-11-30 22:53:06 +0000909 return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner8784a232005-08-25 17:50:06 +0000910 }
911 }
Chris Lattner047b9522005-08-25 22:04:30 +0000912
Chris Lattner237733e2005-09-29 23:33:31 +0000913 // Other cases are autogenerated.
914 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000915 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000916 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000917 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000918 // If this is an and of a value rotated between 0 and 31 bits and then and'd
919 // with a mask, emit rlwinm
920 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
921 isShiftedMask_32(~Imm))) {
922 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000923 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000924 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
925 Val = Select(N->getOperand(0).getOperand(0));
Chris Lattner3393e802005-10-25 19:32:37 +0000926 } else if (Imm == 0) {
927 // AND X, 0 -> 0, not "rlwinm 32".
928 return Select(N->getOperand(1));
929 } else {
Nate Begemancffc32b2005-08-18 07:30:46 +0000930 Val = Select(N->getOperand(0));
931 isRunOfOnes(Imm, MB, ME);
932 SH = 0;
933 }
Chris Lattner71d3d502005-11-30 22:53:06 +0000934 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
935 getI32Imm(MB), getI32Imm(ME));
Nate Begemancffc32b2005-08-18 07:30:46 +0000936 }
Chris Lattner237733e2005-09-29 23:33:31 +0000937
938 // Other cases are autogenerated.
939 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000940 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000941 case ISD::OR:
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000942 if (SDNode *I = SelectBitfieldInsert(N))
943 return CodeGenMap[Op] = SDOperand(I, 0);
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000944
Chris Lattner237733e2005-09-29 23:33:31 +0000945 // Other cases are autogenerated.
946 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000947 case ISD::SHL: {
948 unsigned Imm, SH, MB, ME;
949 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000950 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000951 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
952 Select(N->getOperand(0).getOperand(0)),
953 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
Nate Begeman8d948322005-10-19 01:12:32 +0000954 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000955
956 // Other cases are autogenerated.
957 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000958 }
959 case ISD::SRL: {
960 unsigned Imm, SH, MB, ME;
961 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
Nate Begeman2d5aff72005-10-19 18:42:01 +0000962 isRotateAndMask(N, Imm, true, SH, MB, ME)) {
Chris Lattner71d3d502005-11-30 22:53:06 +0000963 return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
964 Select(N->getOperand(0).getOperand(0)),
965 getI32Imm(SH & 0x1F), getI32Imm(MB),
966 getI32Imm(ME));
Nate Begeman8d948322005-10-19 01:12:32 +0000967 }
Nate Begeman2d5aff72005-10-19 18:42:01 +0000968
969 // Other cases are autogenerated.
970 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000971 }
Nate Begeman26653502005-08-17 23:46:35 +0000972 case ISD::FNEG: {
973 SDOperand Val = Select(N->getOperand(0));
974 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner4cb5a1b2005-10-15 22:06:18 +0000975 if (N->getOperand(0).Val->hasOneUse()) {
Nate Begeman26653502005-08-17 23:46:35 +0000976 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +0000977 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +0000978 default: Opc = 0; break;
Chris Lattner919c0322005-10-01 01:35:02 +0000979 case PPC::FABSS: Opc = PPC::FNABSS; break;
980 case PPC::FABSD: Opc = PPC::FNABSD; break;
Nate Begeman26653502005-08-17 23:46:35 +0000981 case PPC::FMADD: Opc = PPC::FNMADD; break;
982 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
983 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
984 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
985 }
986 // If we inverted the opcode, then emit the new instruction with the
987 // inverted opcode and the original instruction's operands. Otherwise,
988 // fall through and generate a fneg instruction.
989 if (Opc) {
Chris Lattner919c0322005-10-01 01:35:02 +0000990 if (Opc == PPC::FNABSS || Opc == PPC::FNABSD)
Chris Lattner71d3d502005-11-30 22:53:06 +0000991 return CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +0000992 else
Chris Lattner71d3d502005-11-30 22:53:06 +0000993 return CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
994 Val.getOperand(1), Val.getOperand(2));
Nate Begeman26653502005-08-17 23:46:35 +0000995 }
996 }
Chris Lattnerbead6612005-12-04 19:04:38 +0000997 // Other cases are autogenerated.
998 break;
Nate Begeman26653502005-08-17 23:46:35 +0000999 }
Chris Lattner9944b762005-08-21 22:31:09 +00001000 case ISD::LOAD:
1001 case ISD::EXTLOAD:
1002 case ISD::ZEXTLOAD:
1003 case ISD::SEXTLOAD: {
1004 SDOperand Op1, Op2;
Nate Begemanf43a3ca2005-11-30 08:22:07 +00001005 // If this is a vector load, then force this to be indexed addressing, since
1006 // altivec does not have immediate offsets for loads.
1007 bool isIdx = true;
1008 if (N->getOpcode() == ISD::LOAD && MVT::isVector(N->getValueType(0))) {
1009 SelectAddrIndexed(N->getOperand(1), Op1, Op2);
1010 } else {
1011 isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1012 }
Chris Lattner9944b762005-08-21 22:31:09 +00001013 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1014 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
Nate Begemanf43a3ca2005-11-30 08:22:07 +00001015
Chris Lattner9944b762005-08-21 22:31:09 +00001016 unsigned Opc;
1017 switch (TypeBeingLoaded) {
1018 default: N->dump(); assert(0 && "Cannot load this type!");
1019 case MVT::i1:
1020 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1021 case MVT::i16:
1022 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1023 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1024 } else {
1025 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1026 }
1027 break;
1028 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1029 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1030 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
Nate Begemanf43a3ca2005-11-30 08:22:07 +00001031 case MVT::v4f32: Opc = PPC::LVX; break;
Chris Lattner9944b762005-08-21 22:31:09 +00001032 }
1033
Chris Lattner919c0322005-10-01 01:35:02 +00001034 // If this is an f32 -> f64 load, emit the f32 load, then use an 'extending
1035 // copy'.
1036 if (TypeBeingLoaded != MVT::f32 || N->getOpcode() == ISD::LOAD) {
Chris Lattner71d3d502005-11-30 22:53:06 +00001037 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
1038 Op1, Op2, Select(N->getOperand(0))).
1039 getValue(Op.ResNo);
Chris Lattner919c0322005-10-01 01:35:02 +00001040 } else {
1041 std::vector<SDOperand> Ops;
1042 Ops.push_back(Op1);
1043 Ops.push_back(Op2);
1044 Ops.push_back(Select(N->getOperand(0)));
1045 SDOperand Res = CurDAG->getTargetNode(Opc, MVT::f32, MVT::Other, Ops);
1046 SDOperand Ext = CurDAG->getTargetNode(PPC::FMRSD, MVT::f64, Res);
1047 CodeGenMap[Op.getValue(0)] = Ext;
1048 CodeGenMap[Op.getValue(1)] = Res.getValue(1);
1049 if (Op.ResNo)
1050 return Res.getValue(1);
1051 else
1052 return Ext;
1053 }
Chris Lattner9944b762005-08-21 22:31:09 +00001054 }
Chris Lattnerf7f22552005-08-22 01:27:59 +00001055 case ISD::TRUNCSTORE:
1056 case ISD::STORE: {
1057 SDOperand AddrOp1, AddrOp2;
Nate Begemanf43a3ca2005-11-30 08:22:07 +00001058 // If this is a vector store, then force this to be indexed addressing,
1059 // since altivec does not have immediate offsets for stores.
1060 bool isIdx = true;
1061 if (N->getOpcode() == ISD::STORE &&
1062 MVT::isVector(N->getOperand(1).getValueType())) {
1063 SelectAddrIndexed(N->getOperand(2), AddrOp1, AddrOp2);
1064 } else {
1065 isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1066 }
Chris Lattnerf7f22552005-08-22 01:27:59 +00001067
1068 unsigned Opc;
1069 if (N->getOpcode() == ISD::STORE) {
1070 switch (N->getOperand(1).getValueType()) {
1071 default: assert(0 && "unknown Type in store");
1072 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1073 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1074 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
Nate Begemanf43a3ca2005-11-30 08:22:07 +00001075 case MVT::v4f32: Opc = PPC::STVX;
Chris Lattnerf7f22552005-08-22 01:27:59 +00001076 }
1077 } else { //ISD::TRUNCSTORE
1078 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1079 default: assert(0 && "unknown Type in store");
Chris Lattnerf7f22552005-08-22 01:27:59 +00001080 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1081 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1082 }
1083 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001084
Chris Lattner71d3d502005-11-30 22:53:06 +00001085 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
1086 AddrOp1, AddrOp2, Select(N->getOperand(0)));
Chris Lattnerf7f22552005-08-22 01:27:59 +00001087 }
Chris Lattner64906a02005-08-25 20:08:18 +00001088
Chris Lattner13794f52005-08-26 18:46:49 +00001089 case ISD::SELECT_CC: {
1090 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1091
1092 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1093 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1094 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1095 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1096 if (N1C->isNullValue() && N3C->isNullValue() &&
1097 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1098 SDOperand LHS = Select(N->getOperand(0));
1099 SDOperand Tmp =
1100 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1101 LHS, getI32Imm(~0U));
Chris Lattner71d3d502005-11-30 22:53:06 +00001102 return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1103 Tmp.getValue(1));
Chris Lattner13794f52005-08-26 18:46:49 +00001104 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001105
Chris Lattner50ff55c2005-09-01 19:20:44 +00001106 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001107 unsigned BROpc = getBCCForSetCC(CC);
1108
1109 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001110 unsigned SelectCCOp;
1111 if (MVT::isInteger(N->getValueType(0)))
1112 SelectCCOp = PPC::SELECT_CC_Int;
1113 else if (N->getValueType(0) == MVT::f32)
1114 SelectCCOp = PPC::SELECT_CC_F4;
1115 else
1116 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner71d3d502005-11-30 22:53:06 +00001117 return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1118 Select(N->getOperand(2)),
1119 Select(N->getOperand(3)),
1120 getI32Imm(BROpc));
Chris Lattner13794f52005-08-26 18:46:49 +00001121 }
1122
Chris Lattnera5a91b12005-08-17 19:33:03 +00001123 case ISD::RET: {
1124 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1125
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001126 if (N->getNumOperands() == 2) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001127 SDOperand Val = Select(N->getOperand(1));
Chris Lattnereb80fe82005-08-30 22:59:48 +00001128 if (N->getOperand(1).getValueType() == MVT::i32) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001129 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001130 } else {
1131 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1132 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001133 }
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001134 } else if (N->getNumOperands() > 1) {
1135 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1136 N->getOperand(2).getValueType() == MVT::i32 &&
1137 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1138 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1139 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
Chris Lattnera5a91b12005-08-17 19:33:03 +00001140 }
1141
1142 // Finally, select this to a blr (return) instruction.
Chris Lattner71d3d502005-11-30 22:53:06 +00001143 return CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001144 }
Chris Lattner2fbb4572005-08-21 18:50:37 +00001145 case ISD::BR_CC:
1146 case ISD::BRTWOWAY_CC: {
1147 SDOperand Chain = Select(N->getOperand(0));
1148 MachineBasicBlock *Dest =
1149 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1150 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1151 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001152
1153 // If this is a two way branch, then grab the fallthrough basic block
1154 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1155 // conversion if necessary by the branch selection pass. Otherwise, emit a
1156 // standard conditional branch.
1157 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
Chris Lattnerca0a4772005-10-01 23:06:26 +00001158 SDOperand CondTrueBlock = N->getOperand(4);
1159 SDOperand CondFalseBlock = N->getOperand(5);
1160
1161 // If the false case is the current basic block, then this is a self loop.
1162 // We do not want to emit "Loop: ... brcond Out; br Loop", as it adds an
1163 // extra dispatch group to the loop. Instead, invert the condition and
1164 // emit "Loop: ... br!cond Loop; br Out
1165 if (cast<BasicBlockSDNode>(CondFalseBlock)->getBasicBlock() == BB) {
1166 std::swap(CondTrueBlock, CondFalseBlock);
1167 CC = getSetCCInverse(CC,
1168 MVT::isInteger(N->getOperand(2).getValueType()));
1169 }
1170
1171 unsigned Opc = getBCCForSetCC(CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001172 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1173 CondCode, getI32Imm(Opc),
Chris Lattnerca0a4772005-10-01 23:06:26 +00001174 CondTrueBlock, CondFalseBlock,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001175 Chain);
Chris Lattner71d3d502005-11-30 22:53:06 +00001176 return CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001177 } else {
1178 // Iterate to the next basic block
1179 ilist<MachineBasicBlock>::iterator It = BB;
1180 ++It;
1181
1182 // If the fallthrough path is off the end of the function, which would be
1183 // undefined behavior, set it to be the same as the current block because
1184 // we have nothing better to set it to, and leaving it alone will cause
1185 // the PowerPC Branch Selection pass to crash.
1186 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner71d3d502005-11-30 22:53:06 +00001187 return CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
1188 getI32Imm(getBCCForSetCC(CC)),
1189 N->getOperand(4), CurDAG->getBasicBlock(It),
1190 Chain);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001191 }
Chris Lattner2fbb4572005-08-21 18:50:37 +00001192 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001193 }
Chris Lattner25dae722005-09-03 00:53:47 +00001194
Chris Lattner19c09072005-09-07 23:45:15 +00001195 return SelectCode(Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001196}
1197
1198
Nate Begeman1d9d7422005-10-18 00:28:58 +00001199/// createPPCISelDag - This pass converts a legalized DAG into a
Chris Lattnera5a91b12005-08-17 19:33:03 +00001200/// PowerPC-specific DAG, ready for instruction scheduling.
1201///
Nate Begeman1d9d7422005-10-18 00:28:58 +00001202FunctionPass *llvm::createPPCISelDag(TargetMachine &TM) {
1203 return new PPCDAGToDAGISel(TM);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001204}
1205