blob: 12a6cfba4f71d206733bbd6b63dd610f71be7f94 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
18// PowerPC specific DAG Nodes.
19//
20
21def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
22def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
23def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
24
Chris Lattner9c73f092005-10-25 20:55:47 +000025def PPCfsel : SDNode<"PPCISD::FSEL",
26 // Type constraint for fsel.
27 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
28 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000029
Nate Begeman993aeb22005-12-13 22:55:22 +000030def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
31def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
32def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
33def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000034
Chris Lattner4172b102005-12-06 02:10:38 +000035// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
36// amounts. These nodes are generated by the multi-precision shift code.
37def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
38 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
39]>;
40def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
41def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
42def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
43
Chris Lattner937a79d2005-12-04 19:01:59 +000044// These are target-independent nodes, but have target-specific formats.
45def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
46def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
47def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
48
Chris Lattner47f01f12005-09-08 19:50:41 +000049//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000050// PowerPC specific transformation functions and pattern fragments.
51//
Nate Begeman8d948322005-10-19 01:12:32 +000052
Nate Begeman2d5aff72005-10-19 18:42:01 +000053def SHL32 : SDNodeXForm<imm, [{
54 // Transformation function: 31 - imm
55 return getI32Imm(31 - N->getValue());
56}]>;
57
58def SHL64 : SDNodeXForm<imm, [{
59 // Transformation function: 63 - imm
60 return getI32Imm(63 - N->getValue());
61}]>;
62
63def SRL32 : SDNodeXForm<imm, [{
64 // Transformation function: 32 - imm
65 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
66}]>;
67
68def SRL64 : SDNodeXForm<imm, [{
69 // Transformation function: 64 - imm
70 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
71}]>;
72
Chris Lattner2eb25172005-09-09 00:39:56 +000073def LO16 : SDNodeXForm<imm, [{
74 // Transformation function: get the low 16 bits.
75 return getI32Imm((unsigned short)N->getValue());
76}]>;
77
78def HI16 : SDNodeXForm<imm, [{
79 // Transformation function: shift the immediate value down into the low bits.
80 return getI32Imm((unsigned)N->getValue() >> 16);
81}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000082
Chris Lattner79d0e9f2005-09-28 23:07:13 +000083def HA16 : SDNodeXForm<imm, [{
84 // Transformation function: shift the immediate value down into the low bits.
85 signed int Val = N->getValue();
86 return getI32Imm((Val - (signed short)Val) >> 16);
87}]>;
88
89
Chris Lattner3e63ead2005-09-08 17:33:10 +000090def immSExt16 : PatLeaf<(imm), [{
91 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
92 // field. Used by instructions like 'addi'.
93 return (int)N->getValue() == (short)N->getValue();
94}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000095def immZExt16 : PatLeaf<(imm), [{
96 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
97 // field. Used by instructions like 'ori'.
98 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000099}], LO16>;
100
Chris Lattner3e63ead2005-09-08 17:33:10 +0000101def imm16Shifted : PatLeaf<(imm), [{
102 // imm16Shifted predicate - True if only bits in the top 16-bits of the
103 // immediate are set. Used by instructions like 'addis'.
104 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000105}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000106
Chris Lattnerbfde0802005-09-08 17:40:49 +0000107/*
108// Example of a legalize expander: Only for PPC64.
109def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
110 [(set f64:$tmp , (FCTIDZ f64:$src)),
111 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
112 (store f64:$tmp, i32:$tmpFI),
113 (set i64:$dst, (load i32:$tmpFI))],
114 Subtarget_PPC64>;
115*/
Chris Lattner3e63ead2005-09-08 17:33:10 +0000116
Chris Lattner47f01f12005-09-08 19:50:41 +0000117//===----------------------------------------------------------------------===//
118// PowerPC Flag Definitions.
119
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000120class isPPC64 { bit PPC64 = 1; }
121class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000122class isDOT {
123 list<Register> Defs = [CR0];
124 bit RC = 1;
125}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000126
Chris Lattner47f01f12005-09-08 19:50:41 +0000127
128
129//===----------------------------------------------------------------------===//
130// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000131
Chris Lattner4345a4a2005-09-14 20:53:05 +0000132def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000133 let PrintMethod = "printU5ImmOperand";
134}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000135def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000136 let PrintMethod = "printU6ImmOperand";
137}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000138def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000139 let PrintMethod = "printS16ImmOperand";
140}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000141def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000142 let PrintMethod = "printU16ImmOperand";
143}
Chris Lattner841d12d2005-10-18 16:51:22 +0000144def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
145 let PrintMethod = "printS16X4ImmOperand";
146}
Chris Lattner1e484782005-12-04 18:42:54 +0000147def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000148 let PrintMethod = "printBranchOperand";
149}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000150def calltarget : Operand<i32> {
151 let PrintMethod = "printCallOperand";
152}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000153def aaddr : Operand<i32> {
154 let PrintMethod = "printAbsAddrOperand";
155}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000156def piclabel: Operand<i32> {
157 let PrintMethod = "printPICLabel";
158}
Nate Begemaned428532004-09-04 05:00:00 +0000159def symbolHi: Operand<i32> {
160 let PrintMethod = "printSymbolHi";
161}
162def symbolLo: Operand<i32> {
163 let PrintMethod = "printSymbolLo";
164}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000165def crbitm: Operand<i8> {
166 let PrintMethod = "printcrbitm";
167}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000168// Address operands
169def memri : Operand<i32> {
170 let PrintMethod = "printMemRegImm";
171 let NumMIOperands = 2;
172 let MIOperandInfo = (ops i32imm, GPRC);
173}
174def memrr : Operand<i32> {
175 let PrintMethod = "printMemRegReg";
176 let NumMIOperands = 2;
177 let MIOperandInfo = (ops GPRC, GPRC);
178}
179
180// Define X86 specific addressing mode.
181def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
182def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
183def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000184
Evan Cheng8c75ef92005-12-14 22:07:12 +0000185//===----------------------------------------------------------------------===//
186// PowerPC Instruction Predicate Definitions.
Nate Begemana07da922005-12-14 22:54:33 +0000187def FPContractions : Predicate<"NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000188
Chris Lattner47f01f12005-09-08 19:50:41 +0000189//===----------------------------------------------------------------------===//
190// PowerPC Instruction Definitions.
191
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000192// Pseudo-instructions:
Chris Lattner3075a4e2005-10-25 20:58:43 +0000193def PHI : Pseudo<(ops variable_ops), "; PHI", []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000194
Chris Lattner937a79d2005-12-04 19:01:59 +0000195let isLoad = 1, hasCtrlDep = 1 in {
196def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
197 "; ADJCALLSTACKDOWN",
198 [(callseq_start imm:$amt)]>;
199def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
200 "; ADJCALLSTACKUP",
201 [(callseq_end imm:$amt)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000202}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000203def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
204 [(set GPRC:$rD, (undef))]>;
205def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8",
206 [(set F8RC:$rD, (undef))]>;
207def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4",
208 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000209
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000210// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
211// scheduler into a branch sequence.
212let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
213 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000214 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000215 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000216 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000217 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000218 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000219}
220
221
Chris Lattner47f01f12005-09-08 19:50:41 +0000222let isTerminator = 1 in {
223 let isReturn = 1 in
Jim Laskey53842142005-10-19 19:51:16 +0000224 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB>;
225 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000226}
227
Chris Lattner7a823bd2005-02-15 20:26:49 +0000228let Defs = [LR] in
Chris Lattner3075a4e2005-10-25 20:58:43 +0000229 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000230
Chris Lattner60a4ab22005-12-04 18:48:01 +0000231let isBranch = 1, isTerminator = 1, hasCtrlDep = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000232 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
233 target:$true, target:$false),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000234 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000235 def B : IForm<18, 0, 0, (ops target:$dst),
236 "b $dst", BrB,
237 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000238
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000239 // FIXME: 4*CR# needs to be added to the BI field!
240 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000241 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000242 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000243 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000244 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000245 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000246 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000247 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000248 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000249 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000250 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000251 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000252 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000253 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
254 "bun $crS, $block", BrB>;
255 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
256 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000257}
258
Chris Lattnerfc879282005-05-15 20:11:44 +0000259let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000260 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000261 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
262 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000263 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000264 CR0,CR1,CR5,CR6,CR7] in {
265 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000266 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
267 "bl $func", BrB, []>;
268 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
269 "bla $func", BrB, []>;
Nate Begeman422b0ce2005-11-16 00:48:01 +0000270 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000271}
272
Nate Begeman07aada82004-08-30 02:28:06 +0000273// D-Form instructions. Most instructions that perform an operation on a
274// register and an immediate are of this type.
275//
Nate Begemanb816f022004-10-07 22:30:03 +0000276let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000277def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
278 "lbz $rD, $src", LdStGeneral,
279 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
280def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
281 "lha $rD, $src", LdStLHA,
282 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>;
283def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
284 "lhz $rD, $src", LdStGeneral,
285 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000286def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000287 "lmw $rD, $disp($rA)", LdStLMW,
288 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000289def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
290 "lwz $rD, $src", LdStGeneral,
291 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000292def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000293 "lwzu $rD, $disp($rA)", LdStGeneral,
294 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000295}
Chris Lattner57226fb2005-04-19 04:59:28 +0000296def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000297 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000298 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000299def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000300 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000301 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000302def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000303 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000304 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000305def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000306 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000307 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000308def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000309 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000310 [(set GPRC:$rD, (add GPRC:$rA,
311 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000312def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000313 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000314 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000315def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000316 "subfic $rD, $rA, $imm", IntGeneral,
Chris Lattnere0255742005-09-28 22:47:06 +0000317 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000318def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000319 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000320 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000321def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000322 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000323 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000324let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000325def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000326 "stmw $rS, $disp($rA)", LdStLMW,
327 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000328def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
329 "stb $rS, $src", LdStGeneral,
330 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
331def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
332 "sth $rS, $src", LdStGeneral,
333 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
334def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
335 "stw $rS, $src", LdStGeneral,
336 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000337def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000338 "stwu $rS, $disp($rA)", LdStGeneral,
339 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000340}
Chris Lattner57226fb2005-04-19 04:59:28 +0000341def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000342 "andi. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000343 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000344def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000345 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattnerbfde0802005-09-08 17:40:49 +0000346 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000349 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000350def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000351 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000352 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000353def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000354 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000355 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000356def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000357 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000358 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000359def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
360 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000361def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000362 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000363def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000364 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000366 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000367def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000368 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000369def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000370 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000371def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000372 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000373let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000374def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
375 "lfs $rD, $src", LdStLFDU,
376 [(set F4RC:$rD, (load iaddr:$src))]>;
377def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
378 "lfd $rD, $src", LdStLFD,
379 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000380}
381let isStore = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000382def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
383 "stfs $rS, $dst", LdStUX,
384 [(store F4RC:$rS, iaddr:$dst)]>;
385def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
386 "stfd $rS, $dst", LdStUX,
387 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000388}
Nate Begemaned428532004-09-04 05:00:00 +0000389
390// DS-Form instructions. Load/Store instructions available in PPC-64
391//
Nate Begemanb816f022004-10-07 22:30:03 +0000392let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000393def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000394 "lwa $rT, $DS($rA)", LdStLWA,
395 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000396def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000397 "ld $rT, $DS($rA)", LdStLD,
398 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000399}
400let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000401def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000402 "std $rT, $DS($rA)", LdStSTD,
403 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000404def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000405 "stdu $rT, $DS($rA)", LdStSTD,
406 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000407}
Nate Begemanc3306122004-08-21 05:56:39 +0000408
Nate Begeman07aada82004-08-30 02:28:06 +0000409// X-Form instructions. Most instructions that perform an operation on a
410// register and another register are of this type.
411//
Nate Begemanb816f022004-10-07 22:30:03 +0000412let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000413def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
414 "lbzx $rD, $src", LdStGeneral,
415 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
416def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
417 "lhax $rD, $src", LdStLHA,
418 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>;
419def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
420 "lhzx $rD, $src", LdStGeneral,
421 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
422def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
423 "lwax $rD, $src", LdStLHA,
424 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64;
425def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
426 "lwzx $rD, $src", LdStGeneral,
427 [(set GPRC:$rD, (load xaddr:$src))]>;
428def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
429 "ldx $rD, $src", LdStLD,
430 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000431def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000432 "lvebx $vD, $base, $rA", LdStGeneral,
433 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000434def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000435 "lvehx $vD, $base, $rA", LdStGeneral,
436 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000437def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000438 "lvewx $vD, $base, $rA", LdStGeneral,
439 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000440def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
441 "lvx $vD, $src", LdStGeneral,
442 [(set VRRC:$vD, (load xoaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000443}
Nate Begeman09761222005-12-09 23:54:18 +0000444def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
445 "lvsl $vD, $base, $rA", LdStGeneral,
446 []>;
447def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
448 "lvsl $vD, $base, $rA", LdStGeneral,
449 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000450def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000451 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000452 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000453def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000454 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000455 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000456def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000457 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000458 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000459def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000460 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000461 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000462def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000463 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000464 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000465def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000466 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000467 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000468def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000469 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000470 []>;
471def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000472 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000473 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000474def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000475 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000476 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000477def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000478 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000479 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000480def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000481 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000482 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
483def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000484 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000485 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000486def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000487 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000488 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000489def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000490 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000491 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000492def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000493 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000494 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000495def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000496 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000497 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000498def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000499 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000500 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000501def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000502 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000503 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000504def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000505 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000506 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000507let isStore = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000508def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
509 "stbx $rS, $dst", LdStGeneral,
510 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>;
511def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
512 "sthx $rS, $dst", LdStGeneral,
513 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>;
514def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
515 "stwx $rS, $dst", LdStGeneral,
516 [(store GPRC:$rS, xaddr:$dst)]>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000517def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000518 "stwux $rS, $rA, $rB", LdStGeneral,
519 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000520def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000521 "stdx $rS, $rA, $rB", LdStSTD,
522 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000523def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000524 "stdux $rS, $rA, $rB", LdStSTD,
525 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000526def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000527 "stvebx $rS, $rA, $rB", LdStGeneral,
528 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000529def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000530 "stvehx $rS, $rA, $rB", LdStGeneral,
531 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000532def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000533 "stvewx $rS, $rA, $rB", LdStGeneral,
534 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000535def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
536 "stvx $rS, $dst", LdStGeneral,
537 [(store VRRC:$rS, xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000538}
Chris Lattner883059f2005-04-19 05:15:18 +0000539def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000540 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000541 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000542def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000543 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000544 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000545def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000546 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000547 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000548def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000549 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000550 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000551def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
552 "extsw $rA, $rS", IntGeneral,
553 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000554def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000555 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000556def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000557 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000558def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000559 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000560def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000561 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000562def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000563 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000564def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000565 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000566//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000567// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000568def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000569 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000570def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000571 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000572
Nate Begemanb816f022004-10-07 22:30:03 +0000573let isLoad = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000574def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
575 "lfsx $frD, $src", LdStLFDU,
576 [(set F4RC:$frD, (load xaddr:$src))]>;
577def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
578 "lfdx $frD, $src", LdStLFDU,
579 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000580}
Chris Lattner919c0322005-10-01 01:35:02 +0000581def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000583 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000584def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000585 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000586 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000587def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000589 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000590def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000591 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000592 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000593def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000594 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000595 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
596def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000597 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000598 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000599
600/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
601def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000602 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000603 []>; // (set F4RC:$frD, F4RC:$frB)
604def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000605 "fmr $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000606 []>; // (set F8RC:$frD, F8RC:$frB)
607def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000608 "fmr $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000609 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000610
611// These are artificially split into two different forms, for 4/8 byte FP.
612def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000613 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000614 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
615def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000616 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000617 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
618def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000620 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
621def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000623 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
624def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
627def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
630
Nate Begemanadeb43d2005-07-20 22:42:00 +0000631
Nate Begemanb816f022004-10-07 22:30:03 +0000632let isStore = 1 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000633def STFIWX: XForm_28<31, 983, (ops F4RC:$frS, memrr:$dst),
634 "stfiwx $frS, $dst", LdStUX,
Nate Begeman09761222005-12-09 23:54:18 +0000635 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000636def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
637 "stfsx $frS, $dst", LdStUX,
638 [(store F4RC:$frS, xaddr:$dst)]>;
639def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
640 "stfdx $frS, $dst", LdStUX,
641 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000642}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000643
Nate Begeman07aada82004-08-30 02:28:06 +0000644// XL-Form instructions. condition register logical ops.
645//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000646def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Jim Laskey53842142005-10-19 19:51:16 +0000647 "mcrf $BF, $BFA", BrMCR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000648
649// XFX-Form instructions. Instructions that deal with SPRs
650//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000651// Note that although LR should be listed as `8' and CTR as `9' in the SPR
652// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
653// which means the SPR value needs to be multiplied by a factor of 32.
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000654def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>;
655def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>;
Jim Laskey53842142005-10-19 19:51:16 +0000656def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000657def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000658 "mtcrf $FXM, $rS", BrMCRX>;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000659def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
660 "mfcr $rT, $FXM", SprMFCR>;
661def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>;
662def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>;
663def MTSPR : XFXForm_7<31, 467, (ops GPRC:$rS, u16imm:$UIMM), "mtspr $UIMM, $rS",
664 SprMTSPR>;
Nate Begeman07aada82004-08-30 02:28:06 +0000665
Nate Begeman07aada82004-08-30 02:28:06 +0000666// XS-Form instructions. Just 'sradi'
667//
Chris Lattner883059f2005-04-19 05:15:18 +0000668def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000669 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000670
671// XO-Form instructions. Arithmetic instructions that can set overflow bit
672//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000673def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000674 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000675 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000676def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000677 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000678 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000679def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000680 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000681 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000682def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000683 "adde $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000684 []>;
Nate Begeman12a92342005-10-20 07:51:08 +0000685def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "divd $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000687 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
688def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "divdu $rT, $rA, $rB", IntDivD,
Nate Begeman12a92342005-10-20 07:51:08 +0000690 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000691def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000693 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000694def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000696 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000697def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
698 "mulhd $rT, $rA, $rB", IntMulHW,
699 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
700def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
701 "mulhdu $rT, $rA, $rB", IntMulHWU,
702 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000703def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000704 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000705 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000706def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000707 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000708 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000709def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000710 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000711 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000712def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000713 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000714 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000715def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000716 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000717 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000718def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000719 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000720 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000721def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000722 "subfe $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000723 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000724def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "addme $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000726 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000727def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000728 "addze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000729 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000732 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000733def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000734 "subfze $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000735 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000736
737// A-Form instructions. Most of the instructions executed in the FPU are of
738// this type.
739//
Chris Lattner14522e32005-04-19 05:21:30 +0000740def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000741 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000742 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000743 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000744 F8RC:$FRB))]>,
745 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000746def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000747 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000748 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000749 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000750 F4RC:$FRB))]>,
751 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000752def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000753 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000754 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000755 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000756 F8RC:$FRB))]>,
757 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000758def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000759 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000760 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000761 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000762 F4RC:$FRB))]>,
763 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000765 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000767 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000768 F8RC:$FRB)))]>,
769 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000770def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000771 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000772 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000773 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000774 F4RC:$FRB)))]>,
775 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000777 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000778 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000779 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000780 F8RC:$FRB)))]>,
781 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000782def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000783 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000785 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000786 F4RC:$FRB)))]>,
787 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000788// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
789// having 4 of these, force the comparison to always be an 8-byte double (code
790// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000791// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000792def FSELD : AForm_1<63, 23,
793 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000794 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000795 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000796def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000797 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000799 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000800def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000801 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000802 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000803 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000804def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000805 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000806 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000807 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000808def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000809 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000810 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000811 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000812def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000813 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000814 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000815 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000816def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000817 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000818 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000819 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000820def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000821 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000822 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000823 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000824def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000825 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000826 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000827 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000828def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000829 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000830 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000831 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000832
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000833// M-Form instructions. rotate and mask instructions.
834//
Chris Lattner043870d2005-09-09 18:17:41 +0000835let isTwoAddress = 1, isCommutable = 1 in {
836// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000837def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000838 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000839 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000840 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000841def RLDIMI : MDForm_1<30, 3,
842 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000843 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000844 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000845}
Chris Lattner14522e32005-04-19 05:21:30 +0000846def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000847 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000848 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000849 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000850def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000851 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000852 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000853 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000854def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000855 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000856 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000857 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000858
859// MD-Form instructions. 64 bit rotate instructions.
860//
Chris Lattner14522e32005-04-19 05:21:30 +0000861def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000862 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000863 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000864 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000865def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000866 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000867 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000868 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000869
Nate Begemane4f17a52005-11-23 05:29:52 +0000870// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000871def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
872 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
873 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000874 VRRC:$vB))]>,
875 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000876def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000877 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
878 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
879 VRRC:$vC),
880 VRRC:$vB)))]>,
881 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000882
883// VX-Form instructions. AltiVec arithmetic ops.
884def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
885 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000886 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000887def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
888 "vcfsx $vD, $vB, $UIMM", VecFP,
889 []>;
890def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
891 "vcfux $vD, $vB, $UIMM", VecFP,
892 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000893def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
894 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000895 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000896def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
897 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000898 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000899def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
900 "vexptefp $vD, $vB", VecFP,
901 []>;
902def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
903 "vlogefp $vD, $vB", VecFP,
904 []>;
905def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
906 "vmaxfp $vD, $vA, $vB", VecFP,
907 []>;
908def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
909 "vminfp $vD, $vA, $vB", VecFP,
910 []>;
911def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
912 "vrefp $vD, $vB", VecFP,
913 []>;
914def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
915 "vrfim $vD, $vB", VecFP,
916 []>;
917def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
918 "vrfin $vD, $vB", VecFP,
919 []>;
920def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
921 "vrfip $vD, $vB", VecFP,
922 []>;
923def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
924 "vrfiz $vD, $vB", VecFP,
925 []>;
926def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
927 "vrsqrtefp $vD, $vB", VecFP,
928 []>;
929def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
930 "vsubfp $vD, $vA, $vB", VecFP,
931 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Nate Begeman3fb68772005-12-14 00:34:09 +0000932def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
933 "vxor $vD, $vA, $vB", VecFP,
934 []>;
935
936// VX-Form Pseudo Instructions
937
938def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
939 "vxor $vD, $vD, $vD", VecFP,
940 []>;
941
Nate Begemane4f17a52005-11-23 05:29:52 +0000942
Chris Lattner2eb25172005-09-09 00:39:56 +0000943//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000944// DWARF Pseudo Instructions
945//
946
947def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
948 "; .loc $file, $line, $col",
949 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
950 (i32 imm:$file))]>;
951
952//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000953// PowerPC Instruction Patterns
954//
955
Chris Lattner30e21a42005-09-26 22:20:16 +0000956// Arbitrary immediate support. Implement in terms of LIS/ORI.
957def : Pat<(i32 imm:$imm),
958 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000959
960// Implement the 'not' operation with the NOR instruction.
961def NOT : Pat<(not GPRC:$in),
962 (NOR GPRC:$in, GPRC:$in)>;
963
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000964// ADD an arbitrary immediate.
965def : Pat<(add GPRC:$in, imm:$imm),
966 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
967// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000968def : Pat<(or GPRC:$in, imm:$imm),
969 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000970// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000971def : Pat<(xor GPRC:$in, imm:$imm),
972 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begemanae1641c2005-10-21 06:36:18 +0000973def : Pat<(or (shl GPRC:$rS, GPRC:$rB),
974 (srl GPRC:$rS, (sub 32, GPRC:$rB))),
975 (RLWNM GPRC:$rS, GPRC:$rB, 0, 31)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000976
Nate Begemanf492f992005-12-16 09:19:13 +0000977def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000978 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000979def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000980 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +0000981def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +0000982 (OR8To4 G8RC:$in, G8RC:$in)>;
983
Nate Begeman2d5aff72005-10-19 18:42:01 +0000984// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +0000985def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000986 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000987def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000988 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
989// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000990def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000991 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000992def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000993 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
994
Chris Lattner860e8862005-11-17 07:30:41 +0000995// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000996def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
997def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
998def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
999def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001000def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1001 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001002def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1003 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001004
Nate Begeman3fb68772005-12-14 00:34:09 +00001005def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1006 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1007
Nate Begemana07da922005-12-14 22:54:33 +00001008// Fused negative multiply subtract, alternate pattern
1009def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1010 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1011 Requires<[FPContractions]>;
1012def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1013 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1014 Requires<[FPContractions]>;
1015
Nate Begeman993aeb22005-12-13 22:55:22 +00001016// Fused multiply add and multiply sub for packed float. These are represented
1017// separately from the real instructions above, for operations that must have
1018// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1019def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1020 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1021def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1022 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1023
Chris Lattner4172b102005-12-06 02:10:38 +00001024// Standard shifts. These are represented separately from the real shifts above
1025// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1026// amounts.
1027def : Pat<(sra GPRC:$rS, GPRC:$rB),
1028 (SRAW GPRC:$rS, GPRC:$rB)>;
1029def : Pat<(srl GPRC:$rS, GPRC:$rB),
1030 (SRW GPRC:$rS, GPRC:$rB)>;
1031def : Pat<(shl GPRC:$rS, GPRC:$rB),
1032 (SLW GPRC:$rS, GPRC:$rB)>;
1033
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001034def : Pat<(i32 (zextload iaddr:$src, i1)),
1035 (LBZ iaddr:$src)>;
1036def : Pat<(i32 (zextload xaddr:$src, i1)),
1037 (LBZX xaddr:$src)>;
1038def : Pat<(i32 (extload iaddr:$src, i1)),
1039 (LBZ iaddr:$src)>;
1040def : Pat<(i32 (extload xaddr:$src, i1)),
1041 (LBZX xaddr:$src)>;
1042def : Pat<(i32 (extload iaddr:$src, i8)),
1043 (LBZ iaddr:$src)>;
1044def : Pat<(i32 (extload xaddr:$src, i8)),
1045 (LBZX xaddr:$src)>;
1046def : Pat<(i32 (extload iaddr:$src, i16)),
1047 (LHZ iaddr:$src)>;
1048def : Pat<(i32 (extload xaddr:$src, i16)),
1049 (LHZX xaddr:$src)>;
1050def : Pat<(f64 (extload iaddr:$src, f32)),
1051 (FMRSD (LFS iaddr:$src))>;
1052def : Pat<(f64 (extload xaddr:$src, f32)),
1053 (FMRSD (LFSX xaddr:$src))>;
1054
Chris Lattnerea874f32005-09-24 00:41:58 +00001055// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001056/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001057def : Pattern<(xor GPRC:$in, imm:$imm),
1058 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1059 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001060*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001061
Chris Lattner2eb25172005-09-09 00:39:56 +00001062//===----------------------------------------------------------------------===//
1063// PowerPCInstrInfo Definition
1064//
Chris Lattnerbe686a82004-12-16 16:31:57 +00001065def PowerPCInstrInfo : InstrInfo {
1066 let PHIInst = PHI;
1067
1068 let TSFlagsFields = [ "VMX", "PPC64" ];
1069 let TSFlagsShifts = [ 0, 1 ];
1070
1071 let isLittleEndianEncoding = 1;
1072}
Chris Lattner2eb25172005-09-09 00:39:56 +00001073