blob: 87c480516839dd8ab29bda87c5d91e82851db34e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000065static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
66 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000067 EVT VT = Vec.getValueType();
68 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000069 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000070 int Factor = VT.getSizeInBits()/128;
71 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
72 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000073
74 // Extract from UNDEF is UNDEF.
75 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000076 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000077
Craig Topperb14940a2012-04-22 20:55:18 +000078 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
79 // we can match to VEXTRACTF128.
80 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000081
Craig Topperb14940a2012-04-22 20:55:18 +000082 // This is the index of the first element of the 128-bit chunk
83 // we want.
84 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
85 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000086
Craig Topperb14940a2012-04-22 20:55:18 +000087 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
88 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
89 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000090
Craig Topperb14940a2012-04-22 20:55:18 +000091 return Result;
David Greenea5f26012011-02-07 19:36:54 +000092}
93
94/// Generate a DAG to put 128-bits into a vector > 128 bits. This
95/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000096/// simple superregister reference. Idx is an index in the 128 bits
97/// we want. It need not be aligned to a 128-bit bounday. That makes
98/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000099static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
100 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000101 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000102 EVT VT = Vec.getValueType();
103 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000104
Craig Topperb14940a2012-04-22 20:55:18 +0000105 EVT ElVT = VT.getVectorElementType();
106 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000107
Craig Topperb14940a2012-04-22 20:55:18 +0000108 // Insert the relevant 128 bits.
109 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000110
Craig Topperb14940a2012-04-22 20:55:18 +0000111 // This is the index of the first element of the 128-bit chunk
112 // we want.
113 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
114 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
117 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
118 VecIdx);
119 return Result;
David Greenea5f26012011-02-07 19:36:54 +0000120}
121
Craig Topper4c7972d2012-04-22 18:15:59 +0000122/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
123/// instructions. This is used because creating CONCAT_VECTOR nodes of
124/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
125/// large BUILD_VECTORS.
126static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
127 unsigned NumElems, SelectionDAG &DAG,
128 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000129 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
130 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000134 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
135 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000136
Evan Cheng2bffee22011-02-01 01:14:13 +0000137 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000138 if (is64Bit)
139 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000140 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000141 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000142
Evan Cheng203576a2011-07-20 19:50:42 +0000143 if (Subtarget->isTargetELF())
144 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000145 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000146 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000147 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000148}
149
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000150X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000151 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000152 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000153 X86ScalarSSEf64 = Subtarget->hasSSE2();
154 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000156
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000157 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000158 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000159
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000161 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162
163 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000164 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000165 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
166 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000167
Eric Christopherde5e1012011-03-11 01:05:58 +0000168 // For 64-bit since we have so many registers use the ILP scheduler, for
169 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000170 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000171 if (Subtarget->is64Bit())
172 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000173 else if (Subtarget->isAtom())
174 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 else
176 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000178
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000179 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000180 // Setup Windows compiler runtime calls.
181 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000182 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000183 setLibcallName(RTLIB::SREM_I64, "_allrem");
184 setLibcallName(RTLIB::UREM_I64, "_aullrem");
185 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000187 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000188 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
189 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
190 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000191
192 // The _ftol2 runtime function has an unusual calling conv, which
193 // is modeled by a special pseudo-instruction.
194 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
195 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000198 }
199
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000200 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000201 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000202 setUseUnderscoreSetJmp(false);
203 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000204 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000205 // MS runtime is weird: it exports _setjmp, but longjmp!
206 setUseUnderscoreSetJmp(true);
207 setUseUnderscoreLongJmp(false);
208 } else {
209 setUseUnderscoreSetJmp(true);
210 setUseUnderscoreLongJmp(true);
211 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000214 addRegisterClass(MVT::i8, &X86::GR8RegClass);
215 addRegisterClass(MVT::i16, &X86::GR16RegClass);
216 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000218 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000221
Scott Michelfdc40a02009-02-17 22:15:04 +0000222 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000226 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
228 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000229
230 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
232 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
234 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000237
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000238 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
239 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
241 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000243
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000247 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000248 // We have an algorithm for SSE2->double, and we turn this into a
249 // 64-bit FILD followed by conditional FADD for other targets.
250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000251 // We have an algorithm for SSE2, and we turn this into a 64-bit
252 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000253 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000255
256 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
257 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
259 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000260
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000261 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000262 // SSE has no i16 to fp conversion, only i32
263 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000265 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000267 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000274 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000275
Dale Johannesen73328d12007-09-19 23:55:34 +0000276 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
277 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000280
Evan Cheng02568ff2006-01-30 22:13:22 +0000281 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
282 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
284 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000285
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000286 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000288 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
292 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000293 }
294
295 // Handle FP_TO_UINT by promoting the destination to a larger signed
296 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
298 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000300
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000304 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000305 // Since AVX is a superset of SSE3, only check for SSE here.
306 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 // Expand FP_TO_UINT into a select.
308 // FIXME: We would like to use a Custom expander here eventually to do
309 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000312 // With SSE3 we can use fisttpll to convert to a signed i64; without
313 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000317 if (isTargetFTOL()) {
318 // Use the _ftol2 runtime function, which has a pseudo-instruction
319 // to handle its weird calling convention.
320 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
321 }
322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000344 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000491 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000566 addRegisterClass(MVT::f32, &X86::FR32RegClass);
567 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000598 addRegisterClass(MVT::f32, &X86::FR32RegClass);
599 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000631 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
632 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000659 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000775 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000812 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000829 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000833 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
834 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
835 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
836 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001010 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1011 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1012 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1013 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1014 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1015 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001221 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001222 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001223 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001224 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Nadav Rotema3540772012-04-23 21:53:37 +00001226 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001227 if (Subtarget->is64Bit())
1228 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001229 if (Subtarget->hasBMI())
1230 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001231
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001232 computeRegisterProperties();
1233
Evan Cheng05219282011-01-06 06:52:41 +00001234 // On Darwin, -Os means optimize for size without hurting performance,
1235 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001236 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001238 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1240 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1241 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001242 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001243 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001244
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001245 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001246}
1247
Scott Michel5b8f82e2008-03-10 15:42:14 +00001248
Duncan Sands28b77e92011-09-06 19:07:46 +00001249EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1250 if (!VT.isVector()) return MVT::i8;
1251 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252}
1253
1254
Evan Cheng29286502008-01-23 23:17:41 +00001255/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1256/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001258 if (MaxAlign == 16)
1259 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001260 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001261 if (VTy->getBitWidth() == 128)
1262 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 unsigned EltAlign = 0;
1265 getMaxByValAlign(ATy->getElementType(), EltAlign);
1266 if (EltAlign > MaxAlign)
1267 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1270 unsigned EltAlign = 0;
1271 getMaxByValAlign(STy->getElementType(i), EltAlign);
1272 if (EltAlign > MaxAlign)
1273 MaxAlign = EltAlign;
1274 if (MaxAlign == 16)
1275 break;
1276 }
1277 }
Evan Cheng29286502008-01-23 23:17:41 +00001278}
1279
1280/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1281/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001282/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1283/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001284unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001285 if (Subtarget->is64Bit()) {
1286 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001287 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (TyAlign > 8)
1289 return TyAlign;
1290 return 8;
1291 }
1292
Evan Cheng29286502008-01-23 23:17:41 +00001293 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001294 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001295 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001296 return Align;
1297}
Chris Lattner2b02a442007-02-25 08:29:00 +00001298
Evan Chengf0df0312008-05-15 08:39:06 +00001299/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001300/// and store operations as a result of memset, memcpy, and memmove
1301/// lowering. If DstAlign is zero that means it's safe to destination
1302/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1303/// means there isn't a need to check it against alignment requirement,
1304/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001305/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1307/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1308/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001309/// It returns EVT::Other if the type should be determined using generic
1310/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001311EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001312X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1313 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001314 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001317 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1318 // linux. This is because the stack realignment code can't handle certain
1319 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001321 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001322 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 (Subtarget->isUnalignedMemAccessFast() ||
1325 ((DstAlign == 0 || DstAlign >= 16) &&
1326 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001328 if (Subtarget->getStackAlignment() >= 32) {
1329 if (Subtarget->hasAVX2())
1330 return MVT::v8i32;
1331 if (Subtarget->hasAVX())
1332 return MVT::v8f32;
1333 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001334 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001341 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001412 RRC = Subtarget->is64Bit() ?
1413 (const TargetRegisterClass*)&X86::GR64RegClass :
1414 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001415 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001416 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001417 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001418 break;
1419 case MVT::f32: case MVT::f64:
1420 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1421 case MVT::v4f32: case MVT::v2f64:
1422 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1423 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001424 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001425 break;
1426 }
1427 return std::make_pair(RRC, Cost);
1428}
1429
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001430bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1431 unsigned &Offset) const {
1432 if (!Subtarget->isTargetLinux())
1433 return false;
1434
1435 if (Subtarget->is64Bit()) {
1436 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1437 Offset = 0x28;
1438 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1439 AddressSpace = 256;
1440 else
1441 AddressSpace = 257;
1442 } else {
1443 // %gs:0x14 on i386
1444 Offset = 0x14;
1445 AddressSpace = 256;
1446 }
1447 return true;
1448}
1449
1450
Chris Lattner2b02a442007-02-25 08:29:00 +00001451//===----------------------------------------------------------------------===//
1452// Return Value Calling Convention Implementation
1453//===----------------------------------------------------------------------===//
1454
Chris Lattner59ed56b2007-02-28 04:55:35 +00001455#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001456
Michael J. Spencerec38de22010-10-10 22:04:20 +00001457bool
Eric Christopher471e4222011-06-08 23:55:35 +00001458X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001459 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001460 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001461 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001462 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001463 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001464 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001465 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466}
1467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468SDValue
1469X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001470 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001472 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001473 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Chris Lattner9774c912007-02-27 05:28:59 +00001477 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001478 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 RVLocs, *DAG.getContext());
1480 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Evan Chengdcea1632010-02-04 02:40:39 +00001482 // Add the regs to the liveout set for the function.
1483 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1484 for (unsigned i = 0; i != RVLocs.size(); ++i)
1485 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1486 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001489
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001491 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1492 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1494 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001496 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001497 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1498 CCValAssign &VA = RVLocs[i];
1499 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001500 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001501 EVT ValVT = ValToCopy.getValueType();
1502
Dale Johannesenc4510512010-09-24 19:05:48 +00001503 // If this is x86-64, and we disabled SSE, we can't return FP values,
1504 // or SSE or MMX vectors.
1505 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1506 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001507 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001508 report_fatal_error("SSE register return with SSE disabled");
1509 }
1510 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1511 // llvm-gcc has never done it right and no one has noticed, so this
1512 // should be OK for now.
1513 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001514 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001515 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattner447ff682008-03-11 03:23:40 +00001517 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1518 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001519 if (VA.getLocReg() == X86::ST0 ||
1520 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1522 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001525 RetOps.push_back(ValToCopy);
1526 // Don't emit a copytoreg.
1527 continue;
1528 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001529
Evan Cheng242b38b2009-02-23 09:03:22 +00001530 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1531 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001532 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001533 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001534 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001535 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001536 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1537 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 // If we don't have SSE2 available, convert to v4f32 so the generated
1539 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001540 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001543 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001544 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001545
Dale Johannesendd64c412009-02-04 00:33:20 +00001546 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547 Flag = Chain.getValue(1);
1548 }
Dan Gohman61a92132008-04-21 23:59:07 +00001549
1550 // The x86-64 ABI for returning structs by value requires that we copy
1551 // the sret argument into %rax for the return. We saved the argument into
1552 // a virtual register in the entry block, so now we copy the value out
1553 // and into %rax.
1554 if (Subtarget->is64Bit() &&
1555 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1556 MachineFunction &MF = DAG.getMachineFunction();
1557 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1558 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001559 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001560 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001562
Dale Johannesendd64c412009-02-04 00:33:20 +00001563 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001564 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001565
1566 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001567 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001569
Chris Lattner447ff682008-03-11 03:23:40 +00001570 RetOps[0] = Chain; // Update chain.
1571
1572 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001573 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
1576 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001578}
1579
Evan Chengbf010eb2012-04-10 01:51:00 +00001580bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581 if (N->getNumValues() != 1)
1582 return false;
1583 if (!N->hasNUsesOfValue(1, 0))
1584 return false;
1585
Evan Chengbf010eb2012-04-10 01:51:00 +00001586 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001587 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001588 if (Copy->getOpcode() == ISD::CopyToReg) {
1589 // If the copy has a glue operand, we conservatively assume it isn't safe to
1590 // perform a tail call.
1591 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1592 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001593 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001594 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001595 return false;
1596
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001599 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600 if (UI->getOpcode() != X86ISD::RET_FLAG)
1601 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001602 HasRet = true;
1603 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001604
Evan Chengbf010eb2012-04-10 01:51:00 +00001605 if (!HasRet)
1606 return false;
1607
1608 Chain = TCChain;
1609 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001610}
1611
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001612EVT
1613X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001614 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001615 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001616 // TODO: Is this also valid on 32-bit?
1617 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001618 ReturnMVT = MVT::i8;
1619 else
1620 ReturnMVT = MVT::i32;
1621
1622 EVT MinVT = getRegisterType(Context, ReturnMVT);
1623 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001624}
1625
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626/// LowerCallResult - Lower the result values of a call into the
1627/// appropriate copies out of appropriate physical registers.
1628///
1629SDValue
1630X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001631 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 const SmallVectorImpl<ISD::InputArg> &Ins,
1633 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001634 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001635
Chris Lattnere32bbf62007-02-28 07:09:55 +00001636 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001637 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001638 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001639 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001640 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Chris Lattner3085e152007-02-25 08:59:22 +00001643 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001644 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001645 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001646 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001647
Torok Edwin3f142c32009-02-01 18:15:56 +00001648 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001650 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001651 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001652 }
1653
Evan Cheng79fb3b42009-02-20 20:43:02 +00001654 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655
1656 // If this is a call to a function that returns an fp value on the floating
1657 // point stack, we must guarantee the the value is popped from the stack, so
1658 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001659 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 // instead.
1661 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1662 // If we prefer to use the value in xmm registers, copy it out as f80 and
1663 // use a truncate to move it from fp stack reg to xmm reg.
1664 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001665 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001666 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1667 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001668 Val = Chain.getValue(0);
1669
1670 // Round the f80 to the right size, which also moves it to the appropriate
1671 // xmm register.
1672 if (CopyVT != VA.getValVT())
1673 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1674 // This truncation won't change the value.
1675 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001676 } else {
1677 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1678 CopyVT, InFlag).getValue(1);
1679 Val = Chain.getValue(0);
1680 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001681 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001683 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001686}
1687
1688
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001690// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001691//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001692// StdCall calling convention seems to be standard for many Windows' API
1693// routines and around. It differs from C calling convention just a little:
1694// callee should clean up the stack, not caller. Symbols should be also
1695// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001696// For info on fast calling convention see Fast Calling Convention (tail call)
1697// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001698
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001700/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1702 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001706}
1707
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001708/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001709/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710static bool
1711ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1712 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001716}
1717
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001718/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1719/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001720/// the specific parameter attribute. The copy will be passed as a byval
1721/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001722static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001723CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001724 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1725 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001726 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001727
Dale Johannesendd64c412009-02-04 00:33:20 +00001728 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001729 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001730 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001731}
1732
Chris Lattner29689432010-03-11 00:22:57 +00001733/// IsTailCallConvention - Return true if the calling convention is one that
1734/// supports tail call optimization.
1735static bool IsTailCallConvention(CallingConv::ID CC) {
1736 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1737}
1738
Evan Cheng485fafc2011-03-21 01:19:09 +00001739bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001740 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001741 return false;
1742
1743 CallSite CS(CI);
1744 CallingConv::ID CalleeCC = CS.getCallingConv();
1745 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1746 return false;
1747
1748 return true;
1749}
1750
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1752/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001753static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1754 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001755 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001756}
1757
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758SDValue
1759X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001760 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761 const SmallVectorImpl<ISD::InputArg> &Ins,
1762 DebugLoc dl, SelectionDAG &DAG,
1763 const CCValAssign &VA,
1764 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001765 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001766 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001768 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1769 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001770 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001771 EVT ValVT;
1772
1773 // If value is passed by pointer we have address passed instead of the value
1774 // itself.
1775 if (VA.getLocInfo() == CCValAssign::Indirect)
1776 ValVT = VA.getLocVT();
1777 else
1778 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001779
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001780 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001781 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001782 // In case of tail call optimization mark all arguments mutable. Since they
1783 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001784 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001785 unsigned Bytes = Flags.getByValSize();
1786 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1787 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001788 return DAG.getFrameIndex(FI, getPointerTy());
1789 } else {
1790 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001791 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001792 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1793 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001794 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001795 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001796 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001797}
1798
Dan Gohman475871a2008-07-27 21:46:04 +00001799SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001801 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 bool isVarArg,
1803 const SmallVectorImpl<ISD::InputArg> &Ins,
1804 DebugLoc dl,
1805 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001806 SmallVectorImpl<SDValue> &InVals)
1807 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001808 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 const Function* Fn = MF.getFunction();
1812 if (Fn->hasExternalLinkage() &&
1813 Subtarget->isTargetCygMing() &&
1814 Fn->getName() == "main")
1815 FuncInfo->setForceFramePointer(true);
1816
Evan Cheng1bc78042006-04-26 01:20:17 +00001817 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001819 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001820 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821
Chris Lattner29689432010-03-11 00:22:57 +00001822 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1823 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001824
Chris Lattner638402b2007-02-28 07:00:42 +00001825 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001827 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001829
1830 // Allocate shadow area for Win64
1831 if (IsWin64) {
1832 CCInfo.AllocateStack(32, 8);
1833 }
1834
Duncan Sands45907662010-10-31 13:21:44 +00001835 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001838 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
1841 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1842 // places.
1843 assert(VA.getValNo() != LastVal &&
1844 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001845 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001846 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001847
Chris Lattnerf39f7712007-02-28 05:46:49 +00001848 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001850 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001852 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001854 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001856 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001858 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001859 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001861 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001862 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001863 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001864 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001866 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001867
Devang Patel68e6bee2011-02-21 23:21:26 +00001868 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001869 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001870
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1872 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1873 // right size.
1874 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001875 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 DAG.getValueType(VA.getValVT()));
1877 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001878 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001879 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001880 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001881 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001884 // Handle MMX values passed in XMM regs.
1885 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001886 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1887 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 } else
1889 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001890 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001891 } else {
1892 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001894 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
1896 // If value is passed via pointer - do a load.
1897 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001898 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001899 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001900
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001902 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001903
Dan Gohman61a92132008-04-21 23:59:07 +00001904 // The x86-64 ABI for returning structs by value requires that we copy
1905 // the sret argument into %rax for the return. Save the argument into
1906 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001907 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001908 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1909 unsigned Reg = FuncInfo->getSRetReturnReg();
1910 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001912 FuncInfo->setSRetReturnReg(Reg);
1913 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001916 }
1917
Chris Lattnerf39f7712007-02-28 05:46:49 +00001918 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001919 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001920 if (FuncIsMadeTailCallSafe(CallConv,
1921 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001922 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001923
Evan Cheng1bc78042006-04-26 01:20:17 +00001924 // If the function takes variable number of arguments, make a frame index for
1925 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001926 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001927 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1928 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001929 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 }
1931 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1933
1934 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001935 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001938 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1940 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001941 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1943 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1944 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001945 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001946 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001949 // The XMM registers which might contain var arg parameters are shadowed
1950 // in their paired GPR. So we only need to save the GPR to their home
1951 // slots.
1952 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 } else {
1955 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1956 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001957
Chad Rosier30450e82011-12-22 22:35:21 +00001958 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1959 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001960 }
1961 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1962 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001963
Devang Patel578efa92009-06-05 21:57:13 +00001964 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001965 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001966 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001967 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1968 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001969 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001970 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001971 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001972 // Kernel mode asks for SSE to be disabled, so don't push them
1973 // on the stack.
1974 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001975
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001977 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001978 // Get to the caller-allocated home save location. Add 8 to account
1979 // for the return address.
1980 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001982 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001983 // Fixup to set vararg frame on shadow area (4 x i64).
1984 if (NumIntRegs < 4)
1985 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001986 } else {
1987 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001988 // registers, then we must store them to their spots on the stack so
1989 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1991 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1992 FuncInfo->setRegSaveFrameIndex(
1993 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001995 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001996
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001999 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2000 getPointerTy());
2001 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002002 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002003 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2004 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002005 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002006 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002007 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002009 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002010 MachinePointerInfo::getFixedStack(
2011 FuncInfo->getRegSaveFrameIndex(), Offset),
2012 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002014 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002016
Dan Gohmanface41a2009-08-16 21:24:25 +00002017 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2018 // Now store the XMM (fp + vector) parameter registers.
2019 SmallVector<SDValue, 11> SaveXMMOps;
2020 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021
Craig Topperc9099502012-04-20 06:31:50 +00002022 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002023 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2024 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohman1e93df62010-04-17 14:41:14 +00002026 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2027 FuncInfo->getRegSaveFrameIndex()));
2028 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2029 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002030
Dan Gohmanface41a2009-08-16 21:24:25 +00002031 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002032 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002033 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002034 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2035 SaveXMMOps.push_back(Val);
2036 }
2037 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2038 MVT::Other,
2039 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002041
2042 if (!MemOps.empty())
2043 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2044 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002047
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002049 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2050 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002052 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002053 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002054 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002055 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2056 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002058 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002059
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002061 // RegSaveFrameIndex is X86-64 only.
2062 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002063 if (CallConv == CallingConv::X86_FastCall ||
2064 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002065 // fastcc functions can't have varargs.
2066 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002067 }
Evan Cheng25caf632006-05-23 21:06:34 +00002068
Rafael Espindola76927d752011-08-30 19:39:58 +00002069 FuncInfo->setArgumentStackSize(StackSize);
2070
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002072}
2073
Dan Gohman475871a2008-07-27 21:46:04 +00002074SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2076 SDValue StackPtr, SDValue Arg,
2077 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002078 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002079 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002080 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002081 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002082 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002083 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002084 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002085
2086 return DAG.getStore(Chain, dl, Arg, PtrOff,
2087 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002088 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002089}
2090
Bill Wendling64e87322009-01-16 19:25:27 +00002091/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002093SDValue
2094X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002095 SDValue &OutRetAddr, SDValue Chain,
2096 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002097 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002099 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002101
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002103 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002104 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002105 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002106}
2107
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002108/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002110static SDValue
2111EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002113 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 // Store the return address to the appropriate stack slot.
2115 if (!FPDiff) return Chain;
2116 // Calculate the new stack slot for the return address.
2117 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002118 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002119 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002123 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002124 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002125 return Chain;
2126}
2127
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002129X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002130 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002131 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002133 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 const SmallVectorImpl<ISD::InputArg> &Ins,
2135 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002136 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002137 MachineFunction &MF = DAG.getMachineFunction();
2138 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002139 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002140 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002142 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143
Nick Lewycky22de16d2012-01-19 00:34:10 +00002144 if (MF.getTarget().Options.DisableTailCalls)
2145 isTailCall = false;
2146
Evan Cheng5f941932010-02-05 02:21:12 +00002147 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002148 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002149 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2150 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002151 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 // Sibcalls are automatically detected tailcalls which do not require
2154 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002155 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002156 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002157
2158 if (isTailCall)
2159 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002160 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002161
Chris Lattner29689432010-03-11 00:22:57 +00002162 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2163 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002164
Chris Lattner638402b2007-02-28 07:00:42 +00002165 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002166 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002167 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002169
2170 // Allocate shadow area for Win64
2171 if (IsWin64) {
2172 CCInfo.AllocateStack(32, 8);
2173 }
2174
Duncan Sands45907662010-10-31 13:21:44 +00002175 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Chris Lattner423c5f42007-02-28 05:31:48 +00002177 // Get a count of how many bytes are to be pushed on the stack.
2178 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002179 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002180 // This is a sibcall. The memory operands are available in caller's
2181 // own caller's stack.
2182 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002183 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2184 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002186
Gordon Henriksen86737662008-01-05 16:56:59 +00002187 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002188 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002190 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2192 FPDiff = NumBytesCallerPushed - NumBytes;
2193
2194 // Set the delta of movement of the returnaddr stackslot.
2195 // But only set if delta is greater than previous delta.
2196 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2197 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2198 }
2199
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (!IsSibcall)
2201 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002202
Dan Gohman475871a2008-07-27 21:46:04 +00002203 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002204 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002205 if (isTailCall && FPDiff)
2206 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2207 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002208
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2210 SmallVector<SDValue, 8> MemOpChains;
2211 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002212
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002213 // Walk the register/memloc assignments, inserting copies/loads. In the case
2214 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002215 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2216 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002217 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002218 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002220 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002221
Chris Lattner423c5f42007-02-28 05:31:48 +00002222 // Promote the value if needed.
2223 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002224 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002225 case CCValAssign::Full: break;
2226 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002227 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
2229 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002230 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002231 break;
2232 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2234 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002235 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2237 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002238 } else
2239 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2240 break;
2241 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002242 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002243 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002244 case CCValAssign::Indirect: {
2245 // Store the argument.
2246 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002247 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002248 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002249 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002250 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002251 Arg = SpillSlot;
2252 break;
2253 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002254 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002255
Chris Lattner423c5f42007-02-28 05:31:48 +00002256 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002257 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2258 if (isVarArg && IsWin64) {
2259 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2260 // shadow reg if callee is a varargs function.
2261 unsigned ShadowReg = 0;
2262 switch (VA.getLocReg()) {
2263 case X86::XMM0: ShadowReg = X86::RCX; break;
2264 case X86::XMM1: ShadowReg = X86::RDX; break;
2265 case X86::XMM2: ShadowReg = X86::R8; break;
2266 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002267 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002268 if (ShadowReg)
2269 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002270 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002271 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002272 assert(VA.isMemLoc());
2273 if (StackPtr.getNode() == 0)
2274 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2275 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2276 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002277 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002279
Evan Cheng32fe1032006-05-25 00:59:30 +00002280 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002282 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002283
Evan Cheng347d5f72006-04-28 21:29:37 +00002284 // Build a sequence of copy-to-reg nodes chained together with token chain
2285 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002287 // Tail call byval lowering might overwrite argument registers so in case of
2288 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002291 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002292 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 InFlag = Chain.getValue(1);
2294 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002295
Chris Lattner88e1fd52009-07-09 04:24:46 +00002296 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002297 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2298 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002300 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2301 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002302 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002303 InFlag);
2304 InFlag = Chain.getValue(1);
2305 } else {
2306 // If we are tail calling and generating PIC/GOT style code load the
2307 // address of the callee into ECX. The value in ecx is used as target of
2308 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2309 // for tail calls on PIC/GOT architectures. Normally we would just put the
2310 // address of GOT into ebx and then call target@PLT. But for tail calls
2311 // ebx would be restored (since ebx is callee saved) before jumping to the
2312 // target@PLT.
2313
2314 // Note: The actual moving to ECX is done further down.
2315 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2316 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2317 !G->getGlobal()->hasProtectedVisibility())
2318 Callee = LowerGlobalAddress(Callee, DAG);
2319 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002320 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002321 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002322 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002323
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002324 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002325 // From AMD64 ABI document:
2326 // For calls that may call functions that use varargs or stdargs
2327 // (prototype-less calls or calls to functions containing ellipsis (...) in
2328 // the declaration) %al is used as hidden argument to specify the number
2329 // of SSE registers used. The contents of %al do not need to match exactly
2330 // the number of registers, but must be an ubound on the number of SSE
2331 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002332
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002334 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002335 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2336 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2337 };
2338 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002339 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002340 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002341
Dale Johannesendd64c412009-02-04 00:33:20 +00002342 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002344 InFlag = Chain.getValue(1);
2345 }
2346
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002347
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002348 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002349 if (isTailCall) {
2350 // Force all the incoming stack arguments to be loaded from the stack
2351 // before any new outgoing arguments are stored to the stack, because the
2352 // outgoing stack slots may alias the incoming argument stack slots, and
2353 // the alias isn't otherwise explicit. This is slightly more conservative
2354 // than necessary, because it means that each store effectively depends
2355 // on every argument instead of just those arguments it would clobber.
2356 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2357
Dan Gohman475871a2008-07-27 21:46:04 +00002358 SmallVector<SDValue, 8> MemOpChains2;
2359 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002361 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002362 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002363 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002364 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2365 CCValAssign &VA = ArgLocs[i];
2366 if (VA.isRegLoc())
2367 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002368 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002369 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 // Create frame index.
2372 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002373 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002374 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002375 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002376
Duncan Sands276dcbd2008-03-21 09:14:45 +00002377 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002378 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002380 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002381 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002383 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002384
Dan Gohman98ca4f22009-08-05 01:29:28 +00002385 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2386 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002387 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002388 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002389 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002390 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002391 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002392 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002393 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002394 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 }
2396 }
2397
2398 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002400 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002401
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002402 // Copy arguments to their registers.
2403 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002404 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002405 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 InFlag = Chain.getValue(1);
2407 }
Dan Gohman475871a2008-07-27 21:46:04 +00002408 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002409
Gordon Henriksen86737662008-01-05 16:56:59 +00002410 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002411 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002412 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002413 }
2414
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002415 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2416 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2417 // In the 64-bit large code model, we have to make all calls
2418 // through a register, since the call instruction's 32-bit
2419 // pc-relative offset may not be large enough to hold the whole
2420 // address.
2421 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002422 // If the callee is a GlobalAddress node (quite common, every direct call
2423 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2424 // it.
2425
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002426 // We should use extra load for direct calls to dllimported functions in
2427 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002428 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002429 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002430 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002431 bool ExtraLoad = false;
2432 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002433
Chris Lattner48a7d022009-07-09 05:02:21 +00002434 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2435 // external symbols most go through the PLT in PIC mode. If the symbol
2436 // has hidden or protected visibility, or if it is static or local, then
2437 // we don't need to use the PLT - we can directly call it.
2438 if (Subtarget->isTargetELF() &&
2439 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002440 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002441 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002442 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002443 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002444 (!Subtarget->getTargetTriple().isMacOSX() ||
2445 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002446 // PC-relative references to external symbols should go through $stub,
2447 // unless we're building with the leopard linker or later, which
2448 // automatically synthesizes these stubs.
2449 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002450 } else if (Subtarget->isPICStyleRIPRel() &&
2451 isa<Function>(GV) &&
2452 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2453 // If the function is marked as non-lazy, generate an indirect call
2454 // which loads from the GOT directly. This avoids runtime overhead
2455 // at the cost of eager binding (and one extra byte of encoding).
2456 OpFlags = X86II::MO_GOTPCREL;
2457 WrapperKind = X86ISD::WrapperRIP;
2458 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002459 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002460
Devang Patel0d881da2010-07-06 22:08:15 +00002461 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002462 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002463
2464 // Add a wrapper if needed.
2465 if (WrapperKind != ISD::DELETED_NODE)
2466 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2467 // Add extra indirection if needed.
2468 if (ExtraLoad)
2469 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2470 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002471 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002472 }
Bill Wendling056292f2008-09-16 21:48:12 +00002473 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002474 unsigned char OpFlags = 0;
2475
Evan Cheng1bf891a2010-12-01 22:59:46 +00002476 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2477 // external symbols should go through the PLT.
2478 if (Subtarget->isTargetELF() &&
2479 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2480 OpFlags = X86II::MO_PLT;
2481 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002482 (!Subtarget->getTargetTriple().isMacOSX() ||
2483 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002484 // PC-relative references to external symbols should go through $stub,
2485 // unless we're building with the leopard linker or later, which
2486 // automatically synthesizes these stubs.
2487 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002488 }
Eric Christopherfd179292009-08-27 18:07:15 +00002489
Chris Lattner48a7d022009-07-09 05:02:21 +00002490 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2491 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002492 }
2493
Chris Lattnerd96d0722007-02-25 06:40:16 +00002494 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002495 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002496 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002497
Evan Chengf22f9b32010-02-06 03:28:46 +00002498 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002499 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2500 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002501 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002503
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002504 Ops.push_back(Chain);
2505 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002506
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002509
Gordon Henriksen86737662008-01-05 16:56:59 +00002510 // Add argument registers to the end of the list so that they are known live
2511 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002512 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2513 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2514 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002515
Evan Cheng586ccac2008-03-18 23:36:35 +00002516 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002518 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2519
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002520 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002521 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002523
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002524 // Add a register mask operand representing the call-preserved registers.
2525 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2526 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2527 assert(Mask && "Missing call preserved mask for calling convention");
2528 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002529
Gabor Greifba36cb52008-08-28 21:40:38 +00002530 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002531 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002532
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002534 // We used to do:
2535 //// If this is the first return lowered for this function, add the regs
2536 //// to the liveout set for the function.
2537 // This isn't right, although it's probably harmless on x86; liveouts
2538 // should be computed from returns not tail calls. Consider a void
2539 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 return DAG.getNode(X86ISD::TC_RETURN, dl,
2541 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002542 }
2543
Dale Johannesenace16102009-02-03 19:33:06 +00002544 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002545 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002546
Chris Lattner2d297092006-05-23 18:50:38 +00002547 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002548 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002549 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2550 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002552 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2553 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002554 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002555 // pops the hidden struct pointer, so we have to push it back.
2556 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002557 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002559 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002560 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002561
Gordon Henriksenae636f82008-01-03 16:47:34 +00002562 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002563 if (!IsSibcall) {
2564 Chain = DAG.getCALLSEQ_END(Chain,
2565 DAG.getIntPtrConstant(NumBytes, true),
2566 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2567 true),
2568 InFlag);
2569 InFlag = Chain.getValue(1);
2570 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002571
Chris Lattner3085e152007-02-25 08:59:22 +00002572 // Handle result values, copying them out of physregs into vregs that we
2573 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002574 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2575 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002576}
2577
Evan Cheng25ab6902006-09-08 06:48:29 +00002578
2579//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002580// Fast Calling Convention (tail call) implementation
2581//===----------------------------------------------------------------------===//
2582
2583// Like std call, callee cleans arguments, convention except that ECX is
2584// reserved for storing the tail called function address. Only 2 registers are
2585// free for argument passing (inreg). Tail call optimization is performed
2586// provided:
2587// * tailcallopt is enabled
2588// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002589// On X86_64 architecture with GOT-style position independent code only local
2590// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002591// To keep the stack aligned according to platform abi the function
2592// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2593// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002594// If a tail called function callee has more arguments than the caller the
2595// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002596// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002597// original REtADDR, but before the saved framepointer or the spilled registers
2598// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2599// stack layout:
2600// arg1
2601// arg2
2602// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002603// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002604// move area ]
2605// (possible EBP)
2606// ESI
2607// EDI
2608// local1 ..
2609
2610/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2611/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002612unsigned
2613X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2614 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 MachineFunction &MF = DAG.getMachineFunction();
2616 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002617 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002621 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2623 // Number smaller than 12 so just add the difference.
2624 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2625 } else {
2626 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002627 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002628 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002629 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002630 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002631}
2632
Evan Cheng5f941932010-02-05 02:21:12 +00002633/// MatchingStackOffset - Return true if the given stack call argument is
2634/// already available in the same position (relatively) of the caller's
2635/// incoming argument stack.
2636static
2637bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2638 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2639 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002640 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2641 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002642 if (Arg.getOpcode() == ISD::CopyFromReg) {
2643 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002644 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002645 return false;
2646 MachineInstr *Def = MRI->getVRegDef(VR);
2647 if (!Def)
2648 return false;
2649 if (!Flags.isByVal()) {
2650 if (!TII->isLoadFromStackSlot(Def, FI))
2651 return false;
2652 } else {
2653 unsigned Opcode = Def->getOpcode();
2654 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2655 Def->getOperand(1).isFI()) {
2656 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002657 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002658 } else
2659 return false;
2660 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002661 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2662 if (Flags.isByVal())
2663 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002664 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002665 // define @foo(%struct.X* %A) {
2666 // tail call @bar(%struct.X* byval %A)
2667 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002668 return false;
2669 SDValue Ptr = Ld->getBasePtr();
2670 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2671 if (!FINode)
2672 return false;
2673 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002674 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002675 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002676 FI = FINode->getIndex();
2677 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002678 } else
2679 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002680
Evan Cheng4cae1332010-03-05 08:38:04 +00002681 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002682 if (!MFI->isFixedObjectIndex(FI))
2683 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002684 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002685}
2686
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2688/// for tail call optimization. Targets which want to do tail call
2689/// optimization should implement this function.
2690bool
2691X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002692 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002694 bool isCalleeStructRet,
2695 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002696 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002697 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002698 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002700 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002701 CalleeCC != CallingConv::C)
2702 return false;
2703
Evan Cheng7096ae42010-01-29 06:45:59 +00002704 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002705 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002706 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002707 CallingConv::ID CallerCC = CallerF->getCallingConv();
2708 bool CCMatch = CallerCC == CalleeCC;
2709
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002710 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002711 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002712 return true;
2713 return false;
2714 }
2715
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002716 // Look for obvious safe cases to perform tail call optimization that do not
2717 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002718
Evan Cheng2c12cb42010-03-26 16:26:03 +00002719 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2720 // emit a special epilogue.
2721 if (RegInfo->needsStackRealignment(MF))
2722 return false;
2723
Evan Chenga375d472010-03-15 18:54:48 +00002724 // Also avoid sibcall optimization if either caller or callee uses struct
2725 // return semantics.
2726 if (isCalleeStructRet || isCallerStructRet)
2727 return false;
2728
Chad Rosier2416da32011-06-24 21:15:36 +00002729 // An stdcall caller is expected to clean up its arguments; the callee
2730 // isn't going to do that.
2731 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2732 return false;
2733
Chad Rosier871f6642011-05-18 19:59:50 +00002734 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002735 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002736 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002737
2738 // Optimizing for varargs on Win64 is unlikely to be safe without
2739 // additional testing.
2740 if (Subtarget->isTargetWin64())
2741 return false;
2742
Chad Rosier871f6642011-05-18 19:59:50 +00002743 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002744 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002745 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002746
Chad Rosier871f6642011-05-18 19:59:50 +00002747 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2748 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2749 if (!ArgLocs[i].isRegLoc())
2750 return false;
2751 }
2752
Chad Rosier30450e82011-12-22 22:35:21 +00002753 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2754 // stack. Therefore, if it's not used by the call it is not safe to optimize
2755 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002756 bool Unused = false;
2757 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2758 if (!Ins[i].Used) {
2759 Unused = true;
2760 break;
2761 }
2762 }
2763 if (Unused) {
2764 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002765 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002766 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002767 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002768 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002769 CCValAssign &VA = RVLocs[i];
2770 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2771 return false;
2772 }
2773 }
2774
Evan Cheng13617962010-04-30 01:12:32 +00002775 // If the calling conventions do not match, then we'd better make sure the
2776 // results are returned in the same way as what the caller expects.
2777 if (!CCMatch) {
2778 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002780 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002781 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2782
2783 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002784 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002785 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002786 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2787
2788 if (RVLocs1.size() != RVLocs2.size())
2789 return false;
2790 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2791 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2792 return false;
2793 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2794 return false;
2795 if (RVLocs1[i].isRegLoc()) {
2796 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2797 return false;
2798 } else {
2799 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2800 return false;
2801 }
2802 }
2803 }
2804
Evan Chenga6bff982010-01-30 01:22:00 +00002805 // If the callee takes no arguments then go on to check the results of the
2806 // call.
2807 if (!Outs.empty()) {
2808 // Check if stack adjustment is needed. For now, do not do this if any
2809 // argument is passed on the stack.
2810 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002811 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002812 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002813
2814 // Allocate shadow area for Win64
2815 if (Subtarget->isTargetWin64()) {
2816 CCInfo.AllocateStack(32, 8);
2817 }
2818
Duncan Sands45907662010-10-31 13:21:44 +00002819 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002820 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002821 MachineFunction &MF = DAG.getMachineFunction();
2822 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2823 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002824
2825 // Check if the arguments are already laid out in the right way as
2826 // the caller's fixed stack objects.
2827 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002828 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2829 const X86InstrInfo *TII =
2830 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002831 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2832 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002833 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002834 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002835 if (VA.getLocInfo() == CCValAssign::Indirect)
2836 return false;
2837 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002838 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2839 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002840 return false;
2841 }
2842 }
2843 }
Evan Cheng9c044672010-05-29 01:35:22 +00002844
2845 // If the tailcall address may be in a register, then make sure it's
2846 // possible to register allocate for it. In 32-bit, the call address can
2847 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002848 // callee-saved registers are restored. These happen to be the same
2849 // registers used to pass 'inreg' arguments so watch out for those.
2850 if (!Subtarget->is64Bit() &&
2851 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002852 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002853 unsigned NumInRegs = 0;
2854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2855 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002856 if (!VA.isRegLoc())
2857 continue;
2858 unsigned Reg = VA.getLocReg();
2859 switch (Reg) {
2860 default: break;
2861 case X86::EAX: case X86::EDX: case X86::ECX:
2862 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002863 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002864 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002865 }
2866 }
2867 }
Evan Chenga6bff982010-01-30 01:22:00 +00002868 }
Evan Chengb1712452010-01-27 06:25:16 +00002869
Evan Cheng86809cc2010-02-03 03:28:02 +00002870 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002871}
2872
Dan Gohman3df24e62008-09-03 23:12:08 +00002873FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002874X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2875 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002876}
2877
2878
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002879//===----------------------------------------------------------------------===//
2880// Other Lowering Hooks
2881//===----------------------------------------------------------------------===//
2882
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002883static bool MayFoldLoad(SDValue Op) {
2884 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2885}
2886
2887static bool MayFoldIntoStore(SDValue Op) {
2888 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2889}
2890
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002891static bool isTargetShuffle(unsigned Opcode) {
2892 switch(Opcode) {
2893 default: return false;
2894 case X86ISD::PSHUFD:
2895 case X86ISD::PSHUFHW:
2896 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002897 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002898 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002899 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002900 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002901 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002902 case X86ISD::MOVLPS:
2903 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002904 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002905 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002906 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907 case X86ISD::MOVSS:
2908 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002909 case X86ISD::UNPCKL:
2910 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002911 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002912 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002913 return true;
2914 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002915}
2916
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002917static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002918 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 switch(Opc) {
2920 default: llvm_unreachable("Unknown x86 shuffle node");
2921 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002922 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002923 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002924 return DAG.getNode(Opc, dl, VT, V1);
2925 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002926}
2927
2928static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002929 SDValue V1, unsigned TargetMask,
2930 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002931 switch(Opc) {
2932 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002933 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002934 case X86ISD::PSHUFHW:
2935 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002936 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002937 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002938 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2939 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002940}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002941
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002943 SDValue V1, SDValue V2, unsigned TargetMask,
2944 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002947 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002948 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002949 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 return DAG.getNode(Opc, dl, VT, V1, V2,
2951 DAG.getConstant(TargetMask, MVT::i8));
2952 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002953}
2954
2955static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2956 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2957 switch(Opc) {
2958 default: llvm_unreachable("Unknown x86 shuffle node");
2959 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002960 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002961 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002962 case X86ISD::MOVLPS:
2963 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002964 case X86ISD::MOVSS:
2965 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002966 case X86ISD::UNPCKL:
2967 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002968 return DAG.getNode(Opc, dl, VT, V1, V2);
2969 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970}
2971
Dan Gohmand858e902010-04-17 15:26:15 +00002972SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002973 MachineFunction &MF = DAG.getMachineFunction();
2974 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2975 int ReturnAddrIndex = FuncInfo->getRAIndex();
2976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002977 if (ReturnAddrIndex == 0) {
2978 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002979 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002980 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002981 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002982 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002983 }
2984
Evan Cheng25ab6902006-09-08 06:48:29 +00002985 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002986}
2987
2988
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002989bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2990 bool hasSymbolicDisplacement) {
2991 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002992 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002993 return false;
2994
2995 // If we don't have a symbolic displacement - we don't have any extra
2996 // restrictions.
2997 if (!hasSymbolicDisplacement)
2998 return true;
2999
3000 // FIXME: Some tweaks might be needed for medium code model.
3001 if (M != CodeModel::Small && M != CodeModel::Kernel)
3002 return false;
3003
3004 // For small code model we assume that latest object is 16MB before end of 31
3005 // bits boundary. We may also accept pretty large negative constants knowing
3006 // that all objects are in the positive half of address space.
3007 if (M == CodeModel::Small && Offset < 16*1024*1024)
3008 return true;
3009
3010 // For kernel code model we know that all object resist in the negative half
3011 // of 32bits address space. We may not accept negative offsets, since they may
3012 // be just off and we may accept pretty large positive ones.
3013 if (M == CodeModel::Kernel && Offset > 0)
3014 return true;
3015
3016 return false;
3017}
3018
Evan Chengef41ff62011-06-23 17:54:54 +00003019/// isCalleePop - Determines whether the callee is required to pop its
3020/// own arguments. Callee pop is necessary to support tail calls.
3021bool X86::isCalleePop(CallingConv::ID CallingConv,
3022 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3023 if (IsVarArg)
3024 return false;
3025
3026 switch (CallingConv) {
3027 default:
3028 return false;
3029 case CallingConv::X86_StdCall:
3030 return !is64Bit;
3031 case CallingConv::X86_FastCall:
3032 return !is64Bit;
3033 case CallingConv::X86_ThisCall:
3034 return !is64Bit;
3035 case CallingConv::Fast:
3036 return TailCallOpt;
3037 case CallingConv::GHC:
3038 return TailCallOpt;
3039 }
3040}
3041
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003042/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3043/// specific condition code, returning the condition code and the LHS/RHS of the
3044/// comparison to make.
3045static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3046 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003047 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003048 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3049 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3050 // X > -1 -> X == 0, jump !sign.
3051 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003052 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003053 }
3054 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003055 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003057 }
3058 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003059 // X < 1 -> X <= 0
3060 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003062 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003063 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003064
Evan Chengd9558e02006-01-06 00:43:03 +00003065 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003066 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003067 case ISD::SETEQ: return X86::COND_E;
3068 case ISD::SETGT: return X86::COND_G;
3069 case ISD::SETGE: return X86::COND_GE;
3070 case ISD::SETLT: return X86::COND_L;
3071 case ISD::SETLE: return X86::COND_LE;
3072 case ISD::SETNE: return X86::COND_NE;
3073 case ISD::SETULT: return X86::COND_B;
3074 case ISD::SETUGT: return X86::COND_A;
3075 case ISD::SETULE: return X86::COND_BE;
3076 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003077 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003079
Chris Lattner4c78e022008-12-23 23:42:27 +00003080 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003081
Chris Lattner4c78e022008-12-23 23:42:27 +00003082 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003083 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3084 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003085 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3086 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003087 }
3088
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 switch (SetCCOpcode) {
3090 default: break;
3091 case ISD::SETOLT:
3092 case ISD::SETOLE:
3093 case ISD::SETUGT:
3094 case ISD::SETUGE:
3095 std::swap(LHS, RHS);
3096 break;
3097 }
3098
3099 // On a floating point condition, the flags are set as follows:
3100 // ZF PF CF op
3101 // 0 | 0 | 0 | X > Y
3102 // 0 | 0 | 1 | X < Y
3103 // 1 | 0 | 0 | X == Y
3104 // 1 | 1 | 1 | unordered
3105 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003106 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETOLT: // flipped
3110 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETOLE: // flipped
3113 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 case ISD::SETUGT: // flipped
3116 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003117 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003118 case ISD::SETUGE: // flipped
3119 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003120 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003122 case ISD::SETNE: return X86::COND_NE;
3123 case ISD::SETUO: return X86::COND_P;
3124 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003125 case ISD::SETOEQ:
3126 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003127 }
Evan Chengd9558e02006-01-06 00:43:03 +00003128}
3129
Evan Cheng4a460802006-01-11 00:33:36 +00003130/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3131/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003132/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003133static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003134 switch (X86CC) {
3135 default:
3136 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003137 case X86::COND_B:
3138 case X86::COND_BE:
3139 case X86::COND_E:
3140 case X86::COND_P:
3141 case X86::COND_A:
3142 case X86::COND_AE:
3143 case X86::COND_NE:
3144 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003145 return true;
3146 }
3147}
3148
Evan Chengeb2f9692009-10-27 19:56:55 +00003149/// isFPImmLegal - Returns true if the target can instruction select the
3150/// specified FP immediate natively. If false, the legalizer will
3151/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003152bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003153 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3154 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3155 return true;
3156 }
3157 return false;
3158}
3159
Nate Begeman9008ca62009-04-27 18:41:29 +00003160/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3161/// the specified range (L, H].
3162static bool isUndefOrInRange(int Val, int Low, int Hi) {
3163 return (Val < 0) || (Val >= Low && Val < Hi);
3164}
3165
3166/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3167/// specified value.
3168static bool isUndefOrEqual(int Val, int CmpVal) {
3169 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003172}
3173
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003174/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3175/// from position Pos and ending in Pos+Size, falls within the specified
3176/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003177static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003178 int Pos, int Size, int Low) {
3179 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3180 if (!isUndefOrEqual(Mask[i], Low))
3181 return false;
3182 return true;
3183}
3184
Nate Begeman9008ca62009-04-27 18:41:29 +00003185/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3186/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3187/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003189 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003191 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 return (Mask[0] < 2 && Mask[1] < 2);
3193 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003194}
3195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3197/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003198static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003203 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Evan Cheng506d3df2006-03-29 23:07:14 +00003206 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003207 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Evan Cheng506d3df2006-03-29 23:07:14 +00003211 return true;
3212}
3213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3215/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003216static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003221 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003225 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003226 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003227 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003228
Rafael Espindola15684b22009-04-24 12:40:33 +00003229 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003230}
3231
Nate Begemana09008b2009-10-19 02:17:23 +00003232/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3233/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003234static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3235 const X86Subtarget *Subtarget) {
3236 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3237 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003238 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003239
Craig Topper0e2037b2012-01-20 05:53:00 +00003240 unsigned NumElts = VT.getVectorNumElements();
3241 unsigned NumLanes = VT.getSizeInBits()/128;
3242 unsigned NumLaneElts = NumElts/NumLanes;
3243
3244 // Do not handle 64-bit element shuffles with palignr.
3245 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003246 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003247
Craig Topper0e2037b2012-01-20 05:53:00 +00003248 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3249 unsigned i;
3250 for (i = 0; i != NumLaneElts; ++i) {
3251 if (Mask[i+l] >= 0)
3252 break;
3253 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003254
Craig Topper0e2037b2012-01-20 05:53:00 +00003255 // Lane is all undef, go to next lane
3256 if (i == NumLaneElts)
3257 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003260
Craig Topper0e2037b2012-01-20 05:53:00 +00003261 // Make sure its in this lane in one of the sources
3262 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3263 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003264 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003265
3266 // If not lane 0, then we must match lane 0
3267 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3268 return false;
3269
3270 // Correct second source to be contiguous with first source
3271 if (Start >= (int)NumElts)
3272 Start -= NumElts - NumLaneElts;
3273
3274 // Make sure we're shifting in the right direction.
3275 if (Start <= (int)(i+l))
3276 return false;
3277
3278 Start -= i;
3279
3280 // Check the rest of the elements to see if they are consecutive.
3281 for (++i; i != NumLaneElts; ++i) {
3282 int Idx = Mask[i+l];
3283
3284 // Make sure its in this lane
3285 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3286 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3287 return false;
3288
3289 // If not lane 0, then we must match lane 0
3290 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3291 return false;
3292
3293 if (Idx >= (int)NumElts)
3294 Idx -= NumElts - NumLaneElts;
3295
3296 if (!isUndefOrEqual(Idx, Start+i))
3297 return false;
3298
3299 }
Nate Begemana09008b2009-10-19 02:17:23 +00003300 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003301
Nate Begemana09008b2009-10-19 02:17:23 +00003302 return true;
3303}
3304
Craig Topper1a7700a2012-01-19 08:19:12 +00003305/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3306/// the two vector operands have swapped position.
3307static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3308 unsigned NumElems) {
3309 for (unsigned i = 0; i != NumElems; ++i) {
3310 int idx = Mask[i];
3311 if (idx < 0)
3312 continue;
3313 else if (idx < (int)NumElems)
3314 Mask[i] = idx + NumElems;
3315 else
3316 Mask[i] = idx - NumElems;
3317 }
3318}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003319
Craig Topper1a7700a2012-01-19 08:19:12 +00003320/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3321/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3322/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3323/// reverse of what x86 shuffles want.
3324static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3325 bool Commuted = false) {
3326 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003327 return false;
3328
Craig Topper1a7700a2012-01-19 08:19:12 +00003329 unsigned NumElems = VT.getVectorNumElements();
3330 unsigned NumLanes = VT.getSizeInBits()/128;
3331 unsigned NumLaneElems = NumElems/NumLanes;
3332
3333 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003334 return false;
3335
3336 // VSHUFPSY divides the resulting vector into 4 chunks.
3337 // The sources are also splitted into 4 chunks, and each destination
3338 // chunk must come from a different source chunk.
3339 //
3340 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3341 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3342 //
3343 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3344 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3345 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003346 // VSHUFPDY divides the resulting vector into 4 chunks.
3347 // The sources are also splitted into 4 chunks, and each destination
3348 // chunk must come from a different source chunk.
3349 //
3350 // SRC1 => X3 X2 X1 X0
3351 // SRC2 => Y3 Y2 Y1 Y0
3352 //
3353 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3354 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003355 unsigned HalfLaneElems = NumLaneElems/2;
3356 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3357 for (unsigned i = 0; i != NumLaneElems; ++i) {
3358 int Idx = Mask[i+l];
3359 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3360 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3361 return false;
3362 // For VSHUFPSY, the mask of the second half must be the same as the
3363 // first but with the appropriate offsets. This works in the same way as
3364 // VPERMILPS works with masks.
3365 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3366 continue;
3367 if (!isUndefOrEqual(Idx, Mask[i]+l))
3368 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003369 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003370 }
3371
3372 return true;
3373}
3374
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003375/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3376/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003377static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003378 unsigned NumElems = VT.getVectorNumElements();
3379
3380 if (VT.getSizeInBits() != 128)
3381 return false;
3382
3383 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003384 return false;
3385
Evan Cheng2064a2b2006-03-28 06:50:32 +00003386 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003387 return isUndefOrEqual(Mask[0], 6) &&
3388 isUndefOrEqual(Mask[1], 7) &&
3389 isUndefOrEqual(Mask[2], 2) &&
3390 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003391}
3392
Nate Begeman0b10b912009-11-07 23:17:15 +00003393/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3394/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3395/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003396static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003397 unsigned NumElems = VT.getVectorNumElements();
3398
3399 if (VT.getSizeInBits() != 128)
3400 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003401
Nate Begeman0b10b912009-11-07 23:17:15 +00003402 if (NumElems != 4)
3403 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003404
Craig Topperdd637ae2012-02-19 05:41:45 +00003405 return isUndefOrEqual(Mask[0], 2) &&
3406 isUndefOrEqual(Mask[1], 3) &&
3407 isUndefOrEqual(Mask[2], 2) &&
3408 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003409}
3410
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3412/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003413static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003414 if (VT.getSizeInBits() != 128)
3415 return false;
3416
Craig Topperdd637ae2012-02-19 05:41:45 +00003417 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419 if (NumElems != 2 && NumElems != 4)
3420 return false;
3421
Craig Topperdd637ae2012-02-19 05:41:45 +00003422 for (unsigned i = 0; i != NumElems/2; ++i)
3423 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 for (unsigned i = NumElems/2; i != NumElems; ++i)
3427 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
3430 return true;
3431}
3432
Nate Begeman0b10b912009-11-07 23:17:15 +00003433/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3434/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003435static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3436 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003437
David Greenea20244d2011-03-02 17:23:43 +00003438 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003439 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440 return false;
3441
Craig Topperdd637ae2012-02-19 05:41:45 +00003442 for (unsigned i = 0; i != NumElems/2; ++i)
3443 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Craig Topperdd637ae2012-02-19 05:41:45 +00003446 for (unsigned i = 0; i != NumElems/2; ++i)
3447 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449
3450 return true;
3451}
3452
Evan Cheng0038e592006-03-28 00:39:58 +00003453/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3454/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003455static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003456 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003457 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003458
3459 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3460 "Unsupported vector type for unpckh");
3461
Craig Topper6347e862011-11-21 06:57:39 +00003462 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003463 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003464 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003465
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003466 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3467 // independently on 128-bit lanes.
3468 unsigned NumLanes = VT.getSizeInBits()/128;
3469 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003470
Craig Topper94438ba2011-12-16 08:06:31 +00003471 for (unsigned l = 0; l != NumLanes; ++l) {
3472 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3473 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003474 i += 2, ++j) {
3475 int BitI = Mask[i];
3476 int BitI1 = Mask[i+1];
3477 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003478 return false;
David Greenea20244d2011-03-02 17:23:43 +00003479 if (V2IsSplat) {
3480 if (!isUndefOrEqual(BitI1, NumElts))
3481 return false;
3482 } else {
3483 if (!isUndefOrEqual(BitI1, j + NumElts))
3484 return false;
3485 }
Evan Cheng39623da2006-04-20 08:58:49 +00003486 }
Evan Cheng0038e592006-03-28 00:39:58 +00003487 }
David Greenea20244d2011-03-02 17:23:43 +00003488
Evan Cheng0038e592006-03-28 00:39:58 +00003489 return true;
3490}
3491
Evan Cheng4fcb9222006-03-28 02:43:26 +00003492/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3493/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003494static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003495 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003496 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497
3498 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3499 "Unsupported vector type for unpckh");
3500
Craig Topper6347e862011-11-21 06:57:39 +00003501 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003502 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003504
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003505 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3506 // independently on 128-bit lanes.
3507 unsigned NumLanes = VT.getSizeInBits()/128;
3508 unsigned NumLaneElts = NumElts/NumLanes;
3509
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003510 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003511 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3512 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003513 int BitI = Mask[i];
3514 int BitI1 = Mask[i+1];
3515 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003516 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003517 if (V2IsSplat) {
3518 if (isUndefOrEqual(BitI1, NumElts))
3519 return false;
3520 } else {
3521 if (!isUndefOrEqual(BitI1, j+NumElts))
3522 return false;
3523 }
Evan Cheng39623da2006-04-20 08:58:49 +00003524 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003525 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003526 return true;
3527}
3528
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003529/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3530/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3531/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003532static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003533 bool HasAVX2) {
3534 unsigned NumElts = VT.getVectorNumElements();
3535
3536 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3537 "Unsupported vector type for unpckh");
3538
3539 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3540 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003543 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3544 // FIXME: Need a better way to get rid of this, there's no latency difference
3545 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3546 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003547 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003548 return false;
3549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003554
Craig Topper94438ba2011-12-16 08:06:31 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
3556 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3557 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003558 i += 2, ++j) {
3559 int BitI = Mask[i];
3560 int BitI1 = Mask[i+1];
3561
3562 if (!isUndefOrEqual(BitI, j))
3563 return false;
3564 if (!isUndefOrEqual(BitI1, j))
3565 return false;
3566 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003567 }
David Greenea20244d2011-03-02 17:23:43 +00003568
Rafael Espindola15684b22009-04-24 12:40:33 +00003569 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003570}
3571
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003572/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3573/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3574/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003575static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003576 unsigned NumElts = VT.getVectorNumElements();
3577
3578 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3579 "Unsupported vector type for unpckh");
3580
3581 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3582 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003583 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003584
Craig Topper94438ba2011-12-16 08:06:31 +00003585 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3586 // independently on 128-bit lanes.
3587 unsigned NumLanes = VT.getSizeInBits()/128;
3588 unsigned NumLaneElts = NumElts/NumLanes;
3589
3590 for (unsigned l = 0; l != NumLanes; ++l) {
3591 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3592 i != (l+1)*NumLaneElts; i += 2, ++j) {
3593 int BitI = Mask[i];
3594 int BitI1 = Mask[i+1];
3595 if (!isUndefOrEqual(BitI, j))
3596 return false;
3597 if (!isUndefOrEqual(BitI1, j))
3598 return false;
3599 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003600 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003601 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003602}
3603
Evan Cheng017dcc62006-04-21 01:05:10 +00003604/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3605/// specifies a shuffle of elements that is suitable for input to MOVSS,
3606/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003607static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003608 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003609 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003610 if (VT.getSizeInBits() == 256)
3611 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003612
Craig Topperc612d792012-01-02 09:17:37 +00003613 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003614
Nate Begeman9008ca62009-04-27 18:41:29 +00003615 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003617
Craig Topperc612d792012-01-02 09:17:37 +00003618 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003619 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003621
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003622 return true;
3623}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003624
Craig Topper70b883b2011-11-28 10:14:51 +00003625/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003626/// as permutations between 128-bit chunks or halves. As an example: this
3627/// shuffle bellow:
3628/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3629/// The first half comes from the second half of V1 and the second half from the
3630/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003631static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003632 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003633 return false;
3634
3635 // The shuffle result is divided into half A and half B. In total the two
3636 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3637 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003638 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003639 bool MatchA = false, MatchB = false;
3640
3641 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003642 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3644 MatchA = true;
3645 break;
3646 }
3647 }
3648
3649 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003650 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003651 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3652 MatchB = true;
3653 break;
3654 }
3655 }
3656
3657 return MatchA && MatchB;
3658}
3659
Craig Topper70b883b2011-11-28 10:14:51 +00003660/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3661/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003662static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003663 EVT VT = SVOp->getValueType(0);
3664
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666
Craig Topperc612d792012-01-02 09:17:37 +00003667 unsigned FstHalf = 0, SndHalf = 0;
3668 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (SVOp->getMaskElt(i) > 0) {
3670 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3671 break;
3672 }
3673 }
Craig Topperc612d792012-01-02 09:17:37 +00003674 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003675 if (SVOp->getMaskElt(i) > 0) {
3676 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3677 break;
3678 }
3679 }
3680
3681 return (FstHalf | (SndHalf << 4));
3682}
3683
Craig Topper70b883b2011-11-28 10:14:51 +00003684/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003685/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3686/// Note that VPERMIL mask matching is different depending whether theunderlying
3687/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3688/// to the same elements of the low, but to the higher half of the source.
3689/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003690/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003691static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003692 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003693 return false;
3694
Craig Topperc612d792012-01-02 09:17:37 +00003695 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003696 // Only match 256-bit with 32/64-bit types
3697 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003698 return false;
3699
Craig Topperc612d792012-01-02 09:17:37 +00003700 unsigned NumLanes = VT.getSizeInBits()/128;
3701 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003702 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003703 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003704 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003705 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003706 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003707 continue;
3708 // VPERMILPS handling
3709 if (Mask[i] < 0)
3710 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003711 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712 return false;
3713 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003714 }
3715
3716 return true;
3717}
3718
Craig Topper5aaffa82012-02-19 02:53:47 +00003719/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003720/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003721/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003722static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003724 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003725 if (VT.getSizeInBits() == 256)
3726 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003727 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003728 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003729
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003732
Craig Topperc612d792012-01-02 09:17:37 +00003733 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3735 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3736 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003738
Evan Cheng39623da2006-04-20 08:58:49 +00003739 return true;
3740}
3741
Evan Chengd9539472006-04-14 21:59:03 +00003742/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3743/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003744/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003745static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003746 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003747 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003748 return false;
3749
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
3752 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3753 (VT.getSizeInBits() == 256 && NumElems != 8))
3754 return false;
3755
3756 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003757 for (unsigned i = 0; i != NumElems; i += 2)
3758 if (!isUndefOrEqual(Mask[i], i+1) ||
3759 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003761
3762 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003763}
3764
3765/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3766/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003767/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003768static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003769 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003770 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003771 return false;
3772
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003773 unsigned NumElems = VT.getVectorNumElements();
3774
3775 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3776 (VT.getSizeInBits() == 256 && NumElems != 8))
3777 return false;
3778
3779 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003780 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003781 if (!isUndefOrEqual(Mask[i], i) ||
3782 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003784
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003785 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003786}
3787
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003788/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3789/// specifies a shuffle of elements that is suitable for input to 256-bit
3790/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003791static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003792 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003793
Craig Topperbeabc6c2011-12-05 06:56:46 +00003794 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003795 return false;
3796
Craig Topperc612d792012-01-02 09:17:37 +00003797 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003798 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003799 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003800 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003801 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003802 return false;
3803 return true;
3804}
3805
Evan Cheng0b457f02008-09-25 20:50:48 +00003806/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003807/// specifies a shuffle of elements that is suitable for input to 128-bit
3808/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003809static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003810 if (VT.getSizeInBits() != 128)
3811 return false;
3812
Craig Topperc612d792012-01-02 09:17:37 +00003813 unsigned e = VT.getVectorNumElements() / 2;
3814 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003815 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003816 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003817 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003818 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003819 return false;
3820 return true;
3821}
3822
David Greenec38a03e2011-02-03 15:50:00 +00003823/// isVEXTRACTF128Index - Return true if the specified
3824/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3825/// suitable for input to VEXTRACTF128.
3826bool X86::isVEXTRACTF128Index(SDNode *N) {
3827 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3828 return false;
3829
3830 // The index should be aligned on a 128-bit boundary.
3831 uint64_t Index =
3832 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3833
3834 unsigned VL = N->getValueType(0).getVectorNumElements();
3835 unsigned VBits = N->getValueType(0).getSizeInBits();
3836 unsigned ElSize = VBits / VL;
3837 bool Result = (Index * ElSize) % 128 == 0;
3838
3839 return Result;
3840}
3841
David Greeneccacdc12011-02-04 16:08:29 +00003842/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3843/// operand specifies a subvector insert that is suitable for input to
3844/// VINSERTF128.
3845bool X86::isVINSERTF128Index(SDNode *N) {
3846 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3847 return false;
3848
3849 // The index should be aligned on a 128-bit boundary.
3850 uint64_t Index =
3851 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3852
3853 unsigned VL = N->getValueType(0).getVectorNumElements();
3854 unsigned VBits = N->getValueType(0).getSizeInBits();
3855 unsigned ElSize = VBits / VL;
3856 bool Result = (Index * ElSize) % 128 == 0;
3857
3858 return Result;
3859}
3860
Evan Cheng63d33002006-03-22 08:01:21 +00003861/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003862/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003863/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003864static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003866
Craig Topper1a7700a2012-01-19 08:19:12 +00003867 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3868 "Unsupported vector type for PSHUF/SHUFP");
3869
3870 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3871 // independently on 128-bit lanes.
3872 unsigned NumElts = VT.getVectorNumElements();
3873 unsigned NumLanes = VT.getSizeInBits()/128;
3874 unsigned NumLaneElts = NumElts/NumLanes;
3875
3876 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3877 "Only supports 2 or 4 elements per lane");
3878
3879 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003880 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003881 for (unsigned i = 0; i != NumElts; ++i) {
3882 int Elt = N->getMaskElt(i);
3883 if (Elt < 0) continue;
3884 Elt %= NumLaneElts;
3885 unsigned ShAmt = i << Shift;
3886 if (ShAmt >= 8) ShAmt -= 8;
3887 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003888 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003889
Evan Cheng63d33002006-03-22 08:01:21 +00003890 return Mask;
3891}
3892
Evan Cheng506d3df2006-03-29 23:07:14 +00003893/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003894/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003895static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003896 unsigned Mask = 0;
3897 // 8 nodes, but we only care about the last 4.
3898 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003899 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003900 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003901 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003902 if (i != 4)
3903 Mask <<= 2;
3904 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003905 return Mask;
3906}
3907
3908/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003909/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003910static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003911 unsigned Mask = 0;
3912 // 8 nodes, but we only care about the first 4.
3913 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003914 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 if (Val >= 0)
3916 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003917 if (i != 0)
3918 Mask <<= 2;
3919 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003920 return Mask;
3921}
3922
Nate Begemana09008b2009-10-19 02:17:23 +00003923/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3924/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003925static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3926 EVT VT = SVOp->getValueType(0);
3927 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003928
Craig Topper0e2037b2012-01-20 05:53:00 +00003929 unsigned NumElts = VT.getVectorNumElements();
3930 unsigned NumLanes = VT.getSizeInBits()/128;
3931 unsigned NumLaneElts = NumElts/NumLanes;
3932
3933 int Val = 0;
3934 unsigned i;
3935 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003936 Val = SVOp->getMaskElt(i);
3937 if (Val >= 0)
3938 break;
3939 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003940 if (Val >= (int)NumElts)
3941 Val -= NumElts - NumLaneElts;
3942
Eli Friedman63f8dde2011-07-25 21:36:45 +00003943 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003944 return (Val - i) * EltSize;
3945}
3946
David Greenec38a03e2011-02-03 15:50:00 +00003947/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3948/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3949/// instructions.
3950unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3951 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3952 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3953
3954 uint64_t Index =
3955 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3956
3957 EVT VecVT = N->getOperand(0).getValueType();
3958 EVT ElVT = VecVT.getVectorElementType();
3959
3960 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003961 return Index / NumElemsPerChunk;
3962}
3963
David Greeneccacdc12011-02-04 16:08:29 +00003964/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3965/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3966/// instructions.
3967unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3968 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3969 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3970
3971 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003972 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003973
3974 EVT VecVT = N->getValueType(0);
3975 EVT ElVT = VecVT.getVectorElementType();
3976
3977 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003978 return Index / NumElemsPerChunk;
3979}
3980
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003981/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3982/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3983/// Handles 256-bit.
3984static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3985 EVT VT = N->getValueType(0);
3986
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003987 unsigned NumElts = VT.getVectorNumElements();
3988
Craig Topper095c5282012-04-15 23:48:57 +00003989 assert((VT.is256BitVector() && NumElts == 4) &&
3990 "Unsupported vector type for VPERMQ/VPERMPD");
3991
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003992 unsigned Mask = 0;
3993 for (unsigned i = 0; i != NumElts; ++i) {
3994 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003995 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003996 continue;
3997 Mask |= Elt << (i*2);
3998 }
3999
4000 return Mask;
4001}
Evan Cheng37b73872009-07-30 08:33:02 +00004002/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4003/// constant +0.0.
4004bool X86::isZeroNode(SDValue Elt) {
4005 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004006 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004007 (isa<ConstantFPSDNode>(Elt) &&
4008 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4009}
4010
Nate Begeman9008ca62009-04-27 18:41:29 +00004011/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4012/// their permute mask.
4013static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4014 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004015 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004016 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004018
Nate Begeman5a5ca152009-04-29 05:20:52 +00004019 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 int idx = SVOp->getMaskElt(i);
4021 if (idx < 0)
4022 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004023 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004025 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004027 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004028 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4029 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004030}
4031
Evan Cheng533a0aa2006-04-19 20:35:22 +00004032/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4033/// match movhlps. The lower half elements should come from upper half of
4034/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004035/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004036static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004037 if (VT.getSizeInBits() != 128)
4038 return false;
4039 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004040 return false;
4041 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004042 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004043 return false;
4044 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004045 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004046 return false;
4047 return true;
4048}
4049
Evan Cheng5ced1d82006-04-06 23:23:56 +00004050/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004051/// is promoted to a vector. It also returns the LoadSDNode by reference if
4052/// required.
4053static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004054 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4055 return false;
4056 N = N->getOperand(0).getNode();
4057 if (!ISD::isNON_EXTLoad(N))
4058 return false;
4059 if (LD)
4060 *LD = cast<LoadSDNode>(N);
4061 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004062}
4063
Dan Gohman65fd6562011-11-03 21:49:52 +00004064// Test whether the given value is a vector value which will be legalized
4065// into a load.
4066static bool WillBeConstantPoolLoad(SDNode *N) {
4067 if (N->getOpcode() != ISD::BUILD_VECTOR)
4068 return false;
4069
4070 // Check for any non-constant elements.
4071 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4072 switch (N->getOperand(i).getNode()->getOpcode()) {
4073 case ISD::UNDEF:
4074 case ISD::ConstantFP:
4075 case ISD::Constant:
4076 break;
4077 default:
4078 return false;
4079 }
4080
4081 // Vectors of all-zeros and all-ones are materialized with special
4082 // instructions rather than being loaded.
4083 return !ISD::isBuildVectorAllZeros(N) &&
4084 !ISD::isBuildVectorAllOnes(N);
4085}
4086
Evan Cheng533a0aa2006-04-19 20:35:22 +00004087/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4088/// match movlp{s|d}. The lower half elements should come from lower half of
4089/// V1 (and in order), and the upper half elements should come from the upper
4090/// half of V2 (and in order). And since V1 will become the source of the
4091/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004092static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004093 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004094 if (VT.getSizeInBits() != 128)
4095 return false;
4096
Evan Cheng466685d2006-10-09 20:57:25 +00004097 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004098 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004099 // Is V2 is a vector load, don't do this transformation. We will try to use
4100 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004101 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004102 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004104 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004105
Evan Cheng533a0aa2006-04-19 20:35:22 +00004106 if (NumElems != 2 && NumElems != 4)
4107 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004108 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004109 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004110 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004111 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004112 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004113 return false;
4114 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115}
4116
Evan Cheng39623da2006-04-20 08:58:49 +00004117/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4118/// all the same.
4119static bool isSplatVector(SDNode *N) {
4120 if (N->getOpcode() != ISD::BUILD_VECTOR)
4121 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004122
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004124 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4125 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004126 return false;
4127 return true;
4128}
4129
Evan Cheng213d2cf2007-05-17 18:45:50 +00004130/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004131/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004132/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004133static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue V1 = N->getOperand(0);
4135 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004136 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4137 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004139 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004141 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4142 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004143 if (Opc != ISD::BUILD_VECTOR ||
4144 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 return false;
4146 } else if (Idx >= 0) {
4147 unsigned Opc = V1.getOpcode();
4148 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4149 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004150 if (Opc != ISD::BUILD_VECTOR ||
4151 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004152 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004153 }
4154 }
4155 return true;
4156}
4157
4158/// getZeroVector - Returns a vector of specified type with all zero elements.
4159///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004160static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004161 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004162 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004163 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Dale Johannesen0488fb62010-09-30 23:57:10 +00004165 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004166 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004168 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004169 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004170 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4171 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4172 } else { // SSE1
4173 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4174 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4175 }
Craig Topper9d352402012-04-23 07:24:41 +00004176 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004177 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004178 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4179 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4180 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4181 } else {
4182 // 256-bit logic and arithmetic instructions in AVX are all
4183 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4184 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4185 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4186 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4187 }
Craig Topper9d352402012-04-23 07:24:41 +00004188 } else
4189 llvm_unreachable("Unexpected vector type");
4190
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004191 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004192}
4193
Chris Lattner8a594482007-11-25 00:24:49 +00004194/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004195/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4196/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4197/// Then bitcast to their original type, ensuring they get CSE'd.
4198static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4199 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004200 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004201 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004202
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004204 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004205 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004206 if (HasAVX2) { // AVX2
4207 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4208 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4209 } else { // AVX
4210 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004211 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004212 }
Craig Topper9d352402012-04-23 07:24:41 +00004213 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004214 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004215 } else
4216 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004217
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004219}
4220
Evan Cheng39623da2006-04-20 08:58:49 +00004221/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4222/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004223static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004224 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004225 if (Mask[i] > (int)NumElems) {
4226 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004227 }
Evan Cheng39623da2006-04-20 08:58:49 +00004228 }
Evan Cheng39623da2006-04-20 08:58:49 +00004229}
4230
Evan Cheng017dcc62006-04-21 01:05:10 +00004231/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4232/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004233static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 SDValue V2) {
4235 unsigned NumElems = VT.getVectorNumElements();
4236 SmallVector<int, 8> Mask;
4237 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 Mask.push_back(i);
4240 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004241}
4242
Nate Begeman9008ca62009-04-27 18:41:29 +00004243/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004244static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 SDValue V2) {
4246 unsigned NumElems = VT.getVectorNumElements();
4247 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004248 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 Mask.push_back(i);
4250 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004251 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004253}
4254
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004256static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 SDValue V2) {
4258 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004259 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004261 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 Mask.push_back(i + Half);
4263 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004264 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004266}
4267
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004268// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004269// a generic shuffle instruction because the target has no such instructions.
4270// Generate shuffles which repeat i16 and i8 several times until they can be
4271// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004272static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004273 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004275 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004276
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 while (NumElems > 4) {
4278 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004279 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004281 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004282 EltNo -= NumElems/2;
4283 }
4284 NumElems >>= 1;
4285 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286 return V;
4287}
Eric Christopherfd179292009-08-27 18:07:15 +00004288
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004289/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4290static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4291 EVT VT = V.getValueType();
4292 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004293 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004294
Craig Topper9d352402012-04-23 07:24:41 +00004295 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004296 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004297 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004298 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4299 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004300 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004301 // To use VPERMILPS to splat scalars, the second half of indicies must
4302 // refer to the higher part, which is a duplication of the lower one,
4303 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004304 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4305 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004306
4307 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4308 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4309 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004310 } else
4311 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312
4313 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4314}
4315
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004316/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4318 EVT SrcVT = SV->getValueType(0);
4319 SDValue V1 = SV->getOperand(0);
4320 DebugLoc dl = SV->getDebugLoc();
4321
4322 int EltNo = SV->getSplatIndex();
4323 int NumElems = SrcVT.getVectorNumElements();
4324 unsigned Size = SrcVT.getSizeInBits();
4325
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004326 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4327 "Unknown how to promote splat for type");
4328
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004329 // Extract the 128-bit part containing the splat element and update
4330 // the splat element index when it refers to the higher register.
4331 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004332 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Craig Topperb14940a2012-04-22 20:55:18 +00004333 V1 = Extract128BitVector(V1, Idx, DAG, dl);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004334 if (Idx > 0)
4335 EltNo -= NumElems/2;
4336 }
4337
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004338 // All i16 and i8 vector types can't be used directly by a generic shuffle
4339 // instruction because the target has no such instruction. Generate shuffles
4340 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004341 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004342 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004343 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004344 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345
4346 // Recreate the 256-bit vector and place the same 128-bit vector
4347 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004348 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004349 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004350 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004351 }
4352
4353 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004354}
4355
Evan Chengba05f722006-04-21 23:03:30 +00004356/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004357/// vector of zero or undef vector. This produces a shuffle where the low
4358/// element of V2 is swizzled into the zero/undef vector, landing at element
4359/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004360static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004361 bool IsZero,
4362 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004363 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004364 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004365 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004366 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 unsigned NumElems = VT.getVectorNumElements();
4368 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004369 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 // If this is the insertion idx, put the low elt of V2 here.
4371 MaskVec.push_back(i == Idx ? NumElems : i);
4372 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004373}
4374
Craig Toppera1ffc682012-03-20 06:42:26 +00004375/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4376/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004377/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004378static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004379 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004380 unsigned NumElems = VT.getVectorNumElements();
4381 SDValue ImmN;
4382
Craig Topper89f4e662012-03-20 07:17:59 +00004383 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004384 switch(N->getOpcode()) {
4385 case X86ISD::SHUFP:
4386 ImmN = N->getOperand(N->getNumOperands()-1);
4387 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4388 break;
4389 case X86ISD::UNPCKH:
4390 DecodeUNPCKHMask(VT, Mask);
4391 break;
4392 case X86ISD::UNPCKL:
4393 DecodeUNPCKLMask(VT, Mask);
4394 break;
4395 case X86ISD::MOVHLPS:
4396 DecodeMOVHLPSMask(NumElems, Mask);
4397 break;
4398 case X86ISD::MOVLHPS:
4399 DecodeMOVLHPSMask(NumElems, Mask);
4400 break;
4401 case X86ISD::PSHUFD:
4402 case X86ISD::VPERMILP:
4403 ImmN = N->getOperand(N->getNumOperands()-1);
4404 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004405 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004406 break;
4407 case X86ISD::PSHUFHW:
4408 ImmN = N->getOperand(N->getNumOperands()-1);
4409 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004410 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004411 break;
4412 case X86ISD::PSHUFLW:
4413 ImmN = N->getOperand(N->getNumOperands()-1);
4414 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004415 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004416 break;
4417 case X86ISD::MOVSS:
4418 case X86ISD::MOVSD: {
4419 // The index 0 always comes from the first element of the second source,
4420 // this is why MOVSS and MOVSD are used in the first place. The other
4421 // elements come from the other positions of the first source vector
4422 Mask.push_back(NumElems);
4423 for (unsigned i = 1; i != NumElems; ++i) {
4424 Mask.push_back(i);
4425 }
4426 break;
4427 }
4428 case X86ISD::VPERM2X128:
4429 ImmN = N->getOperand(N->getNumOperands()-1);
4430 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004431 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004432 break;
4433 case X86ISD::MOVDDUP:
4434 case X86ISD::MOVLHPD:
4435 case X86ISD::MOVLPD:
4436 case X86ISD::MOVLPS:
4437 case X86ISD::MOVSHDUP:
4438 case X86ISD::MOVSLDUP:
4439 case X86ISD::PALIGN:
4440 // Not yet implemented
4441 return false;
4442 default: llvm_unreachable("unknown target shuffle node");
4443 }
4444
4445 return true;
4446}
4447
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004448/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4449/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004450static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004451 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004452 if (Depth == 6)
4453 return SDValue(); // Limit search depth.
4454
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004455 SDValue V = SDValue(N, 0);
4456 EVT VT = V.getValueType();
4457 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004458
4459 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4460 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004461 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462
Craig Topper3d092db2012-03-21 02:14:01 +00004463 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 return DAG.getUNDEF(VT.getVectorElementType());
4465
Craig Topperd156dc12012-02-06 07:17:51 +00004466 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004467 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4468 : SV->getOperand(1);
4469 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004470 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004471
4472 // Recurse into target specific vector shuffles to find scalars.
4473 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004474 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004475 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004476 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004477 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004478
Craig Topper89f4e662012-03-20 07:17:59 +00004479 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004480 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481
Craig Topper3d092db2012-03-21 02:14:01 +00004482 int Elt = ShuffleMask[Index];
4483 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 return DAG.getUNDEF(VT.getVectorElementType());
4485
Craig Topper3d092db2012-03-21 02:14:01 +00004486 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004487 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004488 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004489 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004490 }
4491
4492 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004493 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004494 V = V.getOperand(0);
4495 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004496 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004497
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004498 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004499 return SDValue();
4500 }
4501
4502 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4503 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004504 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004505
4506 if (V.getOpcode() == ISD::BUILD_VECTOR)
4507 return V.getOperand(Index);
4508
4509 return SDValue();
4510}
4511
4512/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4513/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004514/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004515static
Craig Topper3d092db2012-03-21 02:14:01 +00004516unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004517 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004518 unsigned i;
4519 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004520 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004521 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004522 if (!(Elt.getNode() &&
4523 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4524 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004525 }
4526
4527 return i;
4528}
4529
Craig Topper3d092db2012-03-21 02:14:01 +00004530/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4531/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004532/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4533static
Craig Topper3d092db2012-03-21 02:14:01 +00004534bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4535 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4536 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004537 bool SeenV1 = false;
4538 bool SeenV2 = false;
4539
Craig Topper3d092db2012-03-21 02:14:01 +00004540 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004541 int Idx = SVOp->getMaskElt(i);
4542 // Ignore undef indicies
4543 if (Idx < 0)
4544 continue;
4545
Craig Topper3d092db2012-03-21 02:14:01 +00004546 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 SeenV1 = true;
4548 else
4549 SeenV2 = true;
4550
4551 // Only accept consecutive elements from the same vector
4552 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4553 return false;
4554 }
4555
4556 OpNum = SeenV1 ? 0 : 1;
4557 return true;
4558}
4559
4560/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4561/// logical left shift of a vector.
4562static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4563 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4564 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4565 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4566 false /* check zeros from right */, DAG);
4567 unsigned OpSrc;
4568
4569 if (!NumZeros)
4570 return false;
4571
4572 // Considering the elements in the mask that are not consecutive zeros,
4573 // check if they consecutively come from only one of the source vectors.
4574 //
4575 // V1 = {X, A, B, C} 0
4576 // \ \ \ /
4577 // vector_shuffle V1, V2 <1, 2, 3, X>
4578 //
4579 if (!isShuffleMaskConsecutive(SVOp,
4580 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004581 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 NumZeros, // Where to start looking in the src vector
4583 NumElems, // Number of elements in vector
4584 OpSrc)) // Which source operand ?
4585 return false;
4586
4587 isLeft = false;
4588 ShAmt = NumZeros;
4589 ShVal = SVOp->getOperand(OpSrc);
4590 return true;
4591}
4592
4593/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4594/// logical left shift of a vector.
4595static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4596 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4597 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4598 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4599 true /* check zeros from left */, DAG);
4600 unsigned OpSrc;
4601
4602 if (!NumZeros)
4603 return false;
4604
4605 // Considering the elements in the mask that are not consecutive zeros,
4606 // check if they consecutively come from only one of the source vectors.
4607 //
4608 // 0 { A, B, X, X } = V2
4609 // / \ / /
4610 // vector_shuffle V1, V2 <X, X, 4, 5>
4611 //
4612 if (!isShuffleMaskConsecutive(SVOp,
4613 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004614 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004615 0, // Where to start looking in the src vector
4616 NumElems, // Number of elements in vector
4617 OpSrc)) // Which source operand ?
4618 return false;
4619
4620 isLeft = true;
4621 ShAmt = NumZeros;
4622 ShVal = SVOp->getOperand(OpSrc);
4623 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004624}
4625
4626/// isVectorShift - Returns true if the shuffle can be implemented as a
4627/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004628static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004629 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004630 // Although the logic below support any bitwidth size, there are no
4631 // shift instructions which handle more than 128-bit vectors.
4632 if (SVOp->getValueType(0).getSizeInBits() > 128)
4633 return false;
4634
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004635 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4636 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4637 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004638
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004639 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004640}
4641
Evan Chengc78d3b42006-04-24 18:01:45 +00004642/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4643///
Dan Gohman475871a2008-07-27 21:46:04 +00004644static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004645 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004646 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004647 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004648 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004650 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004651
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004652 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004653 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004654 bool First = true;
4655 for (unsigned i = 0; i < 16; ++i) {
4656 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4657 if (ThisIsNonZero && First) {
4658 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004659 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004660 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004662 First = false;
4663 }
4664
4665 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004666 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004667 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4668 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004669 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004671 }
4672 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4674 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4675 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004676 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004677 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004678 } else
4679 ThisElt = LastElt;
4680
Gabor Greifba36cb52008-08-28 21:40:38 +00004681 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004683 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004684 }
4685 }
4686
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004687 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004688}
4689
Bill Wendlinga348c562007-03-22 18:42:45 +00004690/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004691///
Dan Gohman475871a2008-07-27 21:46:04 +00004692static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004693 unsigned NumNonZero, unsigned NumZero,
4694 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004695 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004696 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004697 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004698 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004699
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004700 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004701 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 bool First = true;
4703 for (unsigned i = 0; i < 8; ++i) {
4704 bool isNonZero = (NonZeros & (1 << i)) != 0;
4705 if (isNonZero) {
4706 if (First) {
4707 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004708 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004709 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004710 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 First = false;
4712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004713 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004715 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004716 }
4717 }
4718
4719 return V;
4720}
4721
Evan Chengf26ffe92008-05-29 08:22:04 +00004722/// getVShift - Return a vector logical shift node.
4723///
Owen Andersone50ed302009-08-10 22:56:29 +00004724static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004725 unsigned NumBits, SelectionDAG &DAG,
4726 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004727 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004728 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004729 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004730 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4731 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004732 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004733 DAG.getConstant(NumBits,
4734 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004735}
4736
Dan Gohman475871a2008-07-27 21:46:04 +00004737SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004738X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004739 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004740
Evan Chengc3630942009-12-09 21:00:30 +00004741 // Check if the scalar load can be widened into a vector load. And if
4742 // the address is "base + cst" see if the cst can be "absorbed" into
4743 // the shuffle mask.
4744 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4745 SDValue Ptr = LD->getBasePtr();
4746 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4747 return SDValue();
4748 EVT PVT = LD->getValueType(0);
4749 if (PVT != MVT::i32 && PVT != MVT::f32)
4750 return SDValue();
4751
4752 int FI = -1;
4753 int64_t Offset = 0;
4754 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4755 FI = FINode->getIndex();
4756 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004757 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004758 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4759 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4760 Offset = Ptr.getConstantOperandVal(1);
4761 Ptr = Ptr.getOperand(0);
4762 } else {
4763 return SDValue();
4764 }
4765
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004766 // FIXME: 256-bit vector instructions don't require a strict alignment,
4767 // improve this code to support it better.
4768 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004769 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004770 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004771 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004772 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004773 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004774 // Can't change the alignment. FIXME: It's possible to compute
4775 // the exact stack offset and reference FI + adjust offset instead.
4776 // If someone *really* cares about this. That's the way to implement it.
4777 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004778 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004779 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004780 }
4781 }
4782
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004783 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004784 // Ptr + (Offset & ~15).
4785 if (Offset < 0)
4786 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004787 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004788 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004789 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004790 if (StartOffset)
4791 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4792 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4793
4794 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004795 int NumElems = VT.getVectorNumElements();
4796
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004797 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4798 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004799 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004800 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004801
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004802 SmallVector<int, 8> Mask;
4803 for (int i = 0; i < NumElems; ++i)
4804 Mask.push_back(EltNo);
4805
Craig Toppercc3000632012-01-30 07:50:31 +00004806 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004807 }
4808
4809 return SDValue();
4810}
4811
Michael J. Spencerec38de22010-10-10 22:04:20 +00004812/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4813/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004814/// load which has the same value as a build_vector whose operands are 'elts'.
4815///
4816/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004817///
Nate Begeman1449f292010-03-24 22:19:06 +00004818/// FIXME: we'd also like to handle the case where the last elements are zero
4819/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4820/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004821static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004822 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004823 EVT EltVT = VT.getVectorElementType();
4824 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004825
Nate Begemanfdea31a2010-03-24 20:49:50 +00004826 LoadSDNode *LDBase = NULL;
4827 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004828
Nate Begeman1449f292010-03-24 22:19:06 +00004829 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004830 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004831 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004832 for (unsigned i = 0; i < NumElems; ++i) {
4833 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004834
Nate Begemanfdea31a2010-03-24 20:49:50 +00004835 if (!Elt.getNode() ||
4836 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4837 return SDValue();
4838 if (!LDBase) {
4839 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4840 return SDValue();
4841 LDBase = cast<LoadSDNode>(Elt.getNode());
4842 LastLoadedElt = i;
4843 continue;
4844 }
4845 if (Elt.getOpcode() == ISD::UNDEF)
4846 continue;
4847
4848 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4849 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4850 return SDValue();
4851 LastLoadedElt = i;
4852 }
Nate Begeman1449f292010-03-24 22:19:06 +00004853
4854 // If we have found an entire vector of loads and undefs, then return a large
4855 // load of the entire vector width starting at the base pointer. If we found
4856 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004857 if (LastLoadedElt == NumElems - 1) {
4858 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004859 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004860 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004861 LDBase->isVolatile(), LDBase->isNonTemporal(),
4862 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004863 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004864 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004865 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004866 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004867 }
4868 if (NumElems == 4 && LastLoadedElt == 1 &&
4869 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004870 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4871 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004872 SDValue ResNode =
4873 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4874 LDBase->getPointerInfo(),
4875 LDBase->getAlignment(),
4876 false/*isVolatile*/, true/*ReadMem*/,
4877 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004878 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004879 }
4880 return SDValue();
4881}
4882
Nadav Rotem9d68b062012-04-08 12:54:54 +00004883/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4884/// to generate a splat value for the following cases:
4885/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004886/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004887/// a scalar load, or a constant.
4888/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004889/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004890SDValue
4891X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004892 if (!Subtarget->hasAVX())
4893 return SDValue();
4894
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004895 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004896 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004899 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900
Nadav Rotem9d68b062012-04-08 12:54:54 +00004901 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004902 default:
4903 // Unknown pattern found.
4904 return SDValue();
4905
4906 case ISD::BUILD_VECTOR: {
4907 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004908 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004909 return SDValue();
4910
Nadav Rotem9d68b062012-04-08 12:54:54 +00004911 Ld = Op.getOperand(0);
4912 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4913 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004914
4915 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004916 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004917 // Constants may have multiple users.
4918 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004919 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004920 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004921 }
4922
4923 case ISD::VECTOR_SHUFFLE: {
4924 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4925
4926 // Shuffles must have a splat mask where the first element is
4927 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004928 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004929 return SDValue();
4930
4931 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004932 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004933 return SDValue();
4934
4935 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004936 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004937 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938
4939 // The scalar_to_vector node and the suspected
4940 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004941 // Constants may have multiple users.
4942 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 return SDValue();
4944 break;
4945 }
4946 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004947
Nadav Rotem9d68b062012-04-08 12:54:54 +00004948 bool Is256 = VT.getSizeInBits() == 256;
4949 bool Is128 = VT.getSizeInBits() == 128;
4950
4951 // Handle the broadcasting a single constant scalar from the constant pool
4952 // into a vector. On Sandybridge it is still better to load a constant vector
4953 // from the constant pool and not to broadcast it from a scalar.
4954 if (ConstSplatVal && Subtarget->hasAVX2()) {
4955 EVT CVT = Ld.getValueType();
4956 assert(!CVT.isVector() && "Must not broadcast a vector type");
4957 unsigned ScalarSize = CVT.getSizeInBits();
4958
4959 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4960 (Is128 && (ScalarSize == 32))) {
4961
Nadav Rotem9d68b062012-04-08 12:54:54 +00004962 const Constant *C = 0;
4963 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4964 C = CI->getConstantIntValue();
4965 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4966 C = CF->getConstantFPValue();
4967
4968 assert(C && "Invalid constant type");
4969
Nadav Rotem154819d2012-04-09 07:45:58 +00004970 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004971 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004972 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004973 MachinePointerInfo::getConstantPool(),
4974 false, false, false, Alignment);
4975
Nadav Rotem9d68b062012-04-08 12:54:54 +00004976 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4977 }
4978 }
4979
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004981 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983
Craig Toppera1902a12012-02-01 06:51:58 +00004984 // Reject loads that have uses of the chain result
4985 if (Ld->hasAnyUseOfValue(1))
4986 return SDValue();
4987
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4989
4990 // VBroadcast to YMM
4991 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004992 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993
4994 // VBroadcast to XMM
4995 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004996 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997
Craig Toppera9376332012-01-10 08:23:59 +00004998 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4999 // double since there is vbroadcastsd xmm
5000 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5001 // VBroadcast to YMM
5002 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005004
5005 // VBroadcast to XMM
5006 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005007 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005008 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005009
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 // Unsupported broadcast.
5011 return SDValue();
5012}
5013
Evan Chengc3630942009-12-09 21:00:30 +00005014SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005015X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005016 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005017
David Greenef125a292011-02-08 19:04:41 +00005018 EVT VT = Op.getValueType();
5019 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005020 unsigned NumElems = Op.getNumOperands();
5021
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005022 // Vectors containing all zeros can be matched by pxor and xorps later
5023 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5024 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5025 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005026 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005027 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005029 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005030 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005032 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005033 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5034 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005036 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005037 return Op;
5038
Craig Topper07a27622012-01-22 03:07:48 +00005039 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005040 }
5041
Nadav Rotem154819d2012-04-09 07:45:58 +00005042 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005043 if (Broadcast.getNode())
5044 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045
Owen Andersone50ed302009-08-10 22:56:29 +00005046 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 unsigned NumZero = 0;
5049 unsigned NumNonZero = 0;
5050 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005051 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005055 if (Elt.getOpcode() == ISD::UNDEF)
5056 continue;
5057 Values.insert(Elt);
5058 if (Elt.getOpcode() != ISD::Constant &&
5059 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005060 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005061 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005062 NumZero++;
5063 else {
5064 NonZeros |= (1 << i);
5065 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 }
5067 }
5068
Chris Lattner97a2a562010-08-26 05:24:29 +00005069 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5070 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005071 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Chris Lattner67f453a2008-03-09 05:42:06 +00005073 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005074 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005076 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattner62098042008-03-09 01:05:04 +00005078 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5079 // the value are obviously zero, truncate the value to i32 and do the
5080 // insertion that way. Only do this if the value is non-constant or if the
5081 // value is a constant being inserted into element 0. It is cheaper to do
5082 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005084 (!IsAllConstants || Idx == 0)) {
5085 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005086 // Handle SSE only.
5087 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5088 EVT VecVT = MVT::v4i32;
5089 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005090
Chris Lattner62098042008-03-09 01:05:04 +00005091 // Truncate the value (which may itself be a constant) to i32, and
5092 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005094 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005095 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner62098042008-03-09 01:05:04 +00005097 // Now we have our 32-bit value zero extended in the low element of
5098 // a vector. If Idx != 0, swizzle it into place.
5099 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 SmallVector<int, 4> Mask;
5101 Mask.push_back(Idx);
5102 for (unsigned i = 1; i != VecElts; ++i)
5103 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005104 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005106 }
Craig Topper07a27622012-01-22 03:07:48 +00005107 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005108 }
5109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005110
Chris Lattner19f79692008-03-08 22:59:52 +00005111 // If we have a constant or non-constant insertion into the low element of
5112 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5113 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005114 // depending on what the source datatype is.
5115 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005116 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005117 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005118
5119 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005121 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005122 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005123 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5124 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005125 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005126 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005127 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5128 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005129 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005130 }
5131
5132 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005134 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005135 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005136 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005137 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005138 } else {
5139 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005140 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005141 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005143 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005144 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005145
5146 // Is it a vector logical left shift?
5147 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005148 X86::isZeroNode(Op.getOperand(0)) &&
5149 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005150 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005151 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005152 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005153 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005154 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005156
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005157 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005158 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159
Chris Lattner19f79692008-03-08 22:59:52 +00005160 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5161 // is a non-constant being inserted into an element other than the low one,
5162 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5163 // movd/movss) to move this into the low element, then shuffle it into
5164 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005165 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005166 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005167
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005169 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005170 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005171 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005172 MaskVec.push_back(i == Idx ? 0 : 1);
5173 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 }
5175 }
5176
Chris Lattner67f453a2008-03-09 05:42:06 +00005177 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005178 if (Values.size() == 1) {
5179 if (EVTBits == 32) {
5180 // Instead of a shuffle like this:
5181 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5182 // Check if it's possible to issue this instead.
5183 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5184 unsigned Idx = CountTrailingZeros_32(NonZeros);
5185 SDValue Item = Op.getOperand(Idx);
5186 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5187 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5188 }
Dan Gohman475871a2008-07-27 21:46:04 +00005189 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005190 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005191
Dan Gohmana3941172007-07-24 22:55:08 +00005192 // A vector full of immediates; various special cases are already
5193 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005194 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005195 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005196
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005197 // For AVX-length vectors, build the individual 128-bit pieces and use
5198 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005199 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005200 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005201 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005202 V.push_back(Op.getOperand(i));
5203
5204 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5205
5206 // Build both the lower and upper subvector.
5207 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5208 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5209 NumElems/2);
5210
5211 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005212 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005213 }
5214
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005215 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005216 if (EVTBits == 64) {
5217 if (NumNonZero == 1) {
5218 // One half is zero or undef.
5219 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005220 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005221 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005222 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005223 }
Dan Gohman475871a2008-07-27 21:46:04 +00005224 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005225 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226
5227 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005228 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005230 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005231 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005232 }
5233
Bill Wendling826f36f2007-03-28 00:57:11 +00005234 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005236 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005237 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 }
5239
5240 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005241 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242 if (NumElems == 4 && NumZero > 0) {
5243 for (unsigned i = 0; i < 4; ++i) {
5244 bool isZero = !(NonZeros & (1 << i));
5245 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005246 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 else
Dale Johannesenace16102009-02-03 19:33:06 +00005248 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249 }
5250
5251 for (unsigned i = 0; i < 2; ++i) {
5252 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5253 default: break;
5254 case 0:
5255 V[i] = V[i*2]; // Must be a zero vector.
5256 break;
5257 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005258 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 break;
5260 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005261 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 break;
5263 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005264 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 break;
5266 }
5267 }
5268
Benjamin Kramer9c683542012-01-30 15:16:21 +00005269 bool Reverse1 = (NonZeros & 0x3) == 2;
5270 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5271 int MaskVec[] = {
5272 Reverse1 ? 1 : 0,
5273 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005274 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5275 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005276 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005277 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 }
5279
Nate Begemanfdea31a2010-03-24 20:49:50 +00005280 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5281 // Check for a build vector of consecutive loads.
5282 for (unsigned i = 0; i < NumElems; ++i)
5283 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005284
Nate Begemanfdea31a2010-03-24 20:49:50 +00005285 // Check for elements which are consecutive loads.
5286 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5287 if (LD.getNode())
5288 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005289
5290 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005291 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005292 SDValue Result;
5293 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5294 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5295 else
5296 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005297
Chris Lattner24faf612010-08-28 17:59:08 +00005298 for (unsigned i = 1; i < NumElems; ++i) {
5299 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5300 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005301 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005302 }
5303 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005304 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005305
Chris Lattner6e80e442010-08-28 17:15:43 +00005306 // Otherwise, expand into a number of unpckl*, start by extending each of
5307 // our (non-undef) elements to the full vector width with the element in the
5308 // bottom slot of the vector (which generates no code for SSE).
5309 for (unsigned i = 0; i < NumElems; ++i) {
5310 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5311 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5312 else
5313 V[i] = DAG.getUNDEF(VT);
5314 }
5315
5316 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005317 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5318 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5319 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005320 unsigned EltStride = NumElems >> 1;
5321 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005322 for (unsigned i = 0; i < EltStride; ++i) {
5323 // If V[i+EltStride] is undef and this is the first round of mixing,
5324 // then it is safe to just drop this shuffle: V[i] is already in the
5325 // right place, the one element (since it's the first round) being
5326 // inserted as undef can be dropped. This isn't safe for successive
5327 // rounds because they will permute elements within both vectors.
5328 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5329 EltStride == NumElems/2)
5330 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005331
Chris Lattner6e80e442010-08-28 17:15:43 +00005332 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005333 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005334 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005335 }
5336 return V[0];
5337 }
Dan Gohman475871a2008-07-27 21:46:04 +00005338 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005339}
5340
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005341// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5342// them in a MMX register. This is better than doing a stack convert.
5343static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005344 DebugLoc dl = Op.getDebugLoc();
5345 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005346
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005347 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5348 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5349 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005350 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005351 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5352 InVec = Op.getOperand(1);
5353 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5354 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005355 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5357 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5358 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005359 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005360 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5361 Mask[0] = 0; Mask[1] = 2;
5362 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5363 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005364 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005365}
5366
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005367// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5368// to create 256-bit vectors from two other 128-bit ones.
5369static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5370 DebugLoc dl = Op.getDebugLoc();
5371 EVT ResVT = Op.getValueType();
5372
5373 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5374
5375 SDValue V1 = Op.getOperand(0);
5376 SDValue V2 = Op.getOperand(1);
5377 unsigned NumElems = ResVT.getVectorNumElements();
5378
Craig Topper4c7972d2012-04-22 18:15:59 +00005379 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005380}
5381
5382SDValue
5383X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005384 EVT ResVT = Op.getValueType();
5385
5386 assert(Op.getNumOperands() == 2);
5387 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5388 "Unsupported CONCAT_VECTORS for value type");
5389
5390 // We support concatenate two MMX registers and place them in a MMX register.
5391 // This is better than doing a stack convert.
5392 if (ResVT.is128BitVector())
5393 return LowerMMXCONCAT_VECTORS(Op, DAG);
5394
5395 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5396 // from two other 128-bit ones.
5397 return LowerAVXCONCAT_VECTORS(Op, DAG);
5398}
5399
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005400// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005401static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005402 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005403 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005404 SDValue V1 = SVOp->getOperand(0);
5405 SDValue V2 = SVOp->getOperand(1);
5406 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005407 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005408 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005409
Nadav Roteme6113782012-04-11 06:40:27 +00005410 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005411 return SDValue();
5412
Craig Topper1842ba02012-04-23 06:38:28 +00005413 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005414 MVT OpTy;
5415
Craig Topper708e44f2012-04-23 07:36:33 +00005416 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005417 default: return SDValue();
5418 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005419 ISDNo = X86ISD::BLENDPW;
5420 OpTy = MVT::v8i16;
5421 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005422 case MVT::v4i32:
5423 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005424 ISDNo = X86ISD::BLENDPS;
5425 OpTy = MVT::v4f32;
5426 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005427 case MVT::v2i64:
5428 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005429 ISDNo = X86ISD::BLENDPD;
5430 OpTy = MVT::v2f64;
5431 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005432 case MVT::v8i32:
5433 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005434 if (!Subtarget->hasAVX())
5435 return SDValue();
5436 ISDNo = X86ISD::BLENDPS;
5437 OpTy = MVT::v8f32;
5438 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005439 case MVT::v4i64:
5440 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005441 if (!Subtarget->hasAVX())
5442 return SDValue();
5443 ISDNo = X86ISD::BLENDPD;
5444 OpTy = MVT::v4f64;
5445 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005446 case MVT::v16i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005447 if (!Subtarget->hasAVX2())
5448 return SDValue();
5449 ISDNo = X86ISD::BLENDPW;
5450 OpTy = MVT::v16i16;
5451 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005452 }
5453 assert(ISDNo && "Invalid Op Number");
5454
5455 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005456
Craig Topper1842ba02012-04-23 06:38:28 +00005457 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005458 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005459 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005460 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005461 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005462 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005463 else
5464 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005465 }
5466
Nadav Roteme6113782012-04-11 06:40:27 +00005467 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5468 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5469 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5470 DAG.getConstant(MaskVals, MVT::i32));
5471 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005472}
5473
Nate Begemanb9a47b82009-02-23 08:49:38 +00005474// v8i16 shuffles - Prefer shuffles in the following order:
5475// 1. [all] pshuflw, pshufhw, optional move
5476// 2. [ssse3] 1 x pshufb
5477// 3. [ssse3] 2 x pshufb + 1 x por
5478// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005479SDValue
5480X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5481 SelectionDAG &DAG) const {
5482 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005483 SDValue V1 = SVOp->getOperand(0);
5484 SDValue V2 = SVOp->getOperand(1);
5485 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005487
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 // Determine if more than 1 of the words in each of the low and high quadwords
5489 // of the result come from the same quadword of one of the two inputs. Undef
5490 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005491 unsigned LoQuad[] = { 0, 0, 0, 0 };
5492 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005493 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005495 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005496 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 MaskVals.push_back(EltIdx);
5498 if (EltIdx < 0) {
5499 ++Quad[0];
5500 ++Quad[1];
5501 ++Quad[2];
5502 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005503 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 }
5505 ++Quad[EltIdx / 4];
5506 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005507 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005508
Nate Begemanb9a47b82009-02-23 08:49:38 +00005509 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005510 unsigned MaxQuad = 1;
5511 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005512 if (LoQuad[i] > MaxQuad) {
5513 BestLoQuad = i;
5514 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005515 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005516 }
5517
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 MaxQuad = 1;
5520 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 if (HiQuad[i] > MaxQuad) {
5522 BestHiQuad = i;
5523 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 }
5525 }
5526
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005528 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 // single pshufb instruction is necessary. If There are more than 2 input
5530 // quads, disable the next transformation since it does not help SSSE3.
5531 bool V1Used = InputQuads[0] || InputQuads[1];
5532 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005533 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005535 BestLoQuad = InputQuads[0] ? 0 : 1;
5536 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 }
5538 if (InputQuads.count() > 2) {
5539 BestLoQuad = -1;
5540 BestHiQuad = -1;
5541 }
5542 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5545 // the shuffle mask. If a quad is scored as -1, that means that it contains
5546 // words from all 4 input quadwords.
5547 SDValue NewV;
5548 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005549 int MaskV[] = {
5550 BestLoQuad < 0 ? 0 : BestLoQuad,
5551 BestHiQuad < 0 ? 1 : BestHiQuad
5552 };
Eric Christopherfd179292009-08-27 18:07:15 +00005553 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005554 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5555 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5556 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005557
Nate Begemanb9a47b82009-02-23 08:49:38 +00005558 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5559 // source words for the shuffle, to aid later transformations.
5560 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005561 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005564 if (idx != (int)i)
5565 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005567 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 AllWordsInNewV = false;
5569 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005570 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005571
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5573 if (AllWordsInNewV) {
5574 for (int i = 0; i != 8; ++i) {
5575 int idx = MaskVals[i];
5576 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005577 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005578 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 if ((idx != i) && idx < 4)
5580 pshufhw = false;
5581 if ((idx != i) && idx > 3)
5582 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005583 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 V1 = NewV;
5585 V2Used = false;
5586 BestLoQuad = 0;
5587 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005588 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005589
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5591 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005592 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005593 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5594 unsigned TargetMask = 0;
5595 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005597 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5598 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5599 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005600 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005601 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005603 }
Eric Christopherfd179292009-08-27 18:07:15 +00005604
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 // If we have SSSE3, and all words of the result are from 1 input vector,
5606 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5607 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005608 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005610
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005612 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 // mask, and elements that come from V1 in the V2 mask, so that the two
5614 // results can be OR'd together.
5615 bool TwoInputs = V1Used && V2Used;
5616 for (unsigned i = 0; i != 8; ++i) {
5617 int EltIdx = MaskVals[i] * 2;
5618 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5620 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 continue;
5622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5624 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005626 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005627 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005628 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005630 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005631 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005632
Nate Begemanb9a47b82009-02-23 08:49:38 +00005633 // Calculate the shuffle mask for the second input, shuffle it, and
5634 // OR it with the first shuffled input.
5635 pshufbMask.clear();
5636 for (unsigned i = 0; i != 8; ++i) {
5637 int EltIdx = MaskVals[i] * 2;
5638 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5640 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 continue;
5642 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5644 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005647 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005648 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 MVT::v16i8, &pshufbMask[0], 16));
5650 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005651 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 }
5653
5654 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5655 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005656 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005658 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 for (int i = 0; i != 4; ++i) {
5660 int idx = MaskVals[i];
5661 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 InOrder.set(i);
5663 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005664 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 }
5667 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005670
Craig Topperdd637ae2012-02-19 05:41:45 +00005671 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5672 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005673 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005674 NewV.getOperand(0),
5675 getShufflePSHUFLWImmediate(SVOp), DAG);
5676 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005677 }
Eric Christopherfd179292009-08-27 18:07:15 +00005678
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5680 // and update MaskVals with the new element order.
5681 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005682 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 for (unsigned i = 4; i != 8; ++i) {
5684 int idx = MaskVals[i];
5685 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 InOrder.set(i);
5687 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005688 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005689 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 }
5691 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005693 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005694
Craig Topperdd637ae2012-02-19 05:41:45 +00005695 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5696 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005697 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005698 NewV.getOperand(0),
5699 getShufflePSHUFHWImmediate(SVOp), DAG);
5700 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 }
Eric Christopherfd179292009-08-27 18:07:15 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // In case BestHi & BestLo were both -1, which means each quadword has a word
5704 // from each of the four input quadwords, calculate the InOrder bitvector now
5705 // before falling through to the insert/extract cleanup.
5706 if (BestLoQuad == -1 && BestHiQuad == -1) {
5707 NewV = V1;
5708 for (int i = 0; i != 8; ++i)
5709 if (MaskVals[i] < 0 || MaskVals[i] == i)
5710 InOrder.set(i);
5711 }
Eric Christopherfd179292009-08-27 18:07:15 +00005712
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 // The other elements are put in the right place using pextrw and pinsrw.
5714 for (unsigned i = 0; i != 8; ++i) {
5715 if (InOrder[i])
5716 continue;
5717 int EltIdx = MaskVals[i];
5718 if (EltIdx < 0)
5719 continue;
5720 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005721 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005725 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 DAG.getIntPtrConstant(i));
5727 }
5728 return NewV;
5729}
5730
5731// v16i8 shuffles - Prefer shuffles in the following order:
5732// 1. [ssse3] 1 x pshufb
5733// 2. [ssse3] 2 x pshufb + 1 x por
5734// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5735static
Nate Begeman9008ca62009-04-27 18:41:29 +00005736SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005737 SelectionDAG &DAG,
5738 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005739 SDValue V1 = SVOp->getOperand(0);
5740 SDValue V2 = SVOp->getOperand(1);
5741 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005742 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005743
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005745 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 // present, fall back to case 3.
5747 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5748 bool V1Only = true;
5749 bool V2Only = true;
5750 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005751 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 if (EltIdx < 0)
5753 continue;
5754 if (EltIdx < 16)
5755 V2Only = false;
5756 else
5757 V1Only = false;
5758 }
Eric Christopherfd179292009-08-27 18:07:15 +00005759
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005761 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005763
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005765 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 //
5767 // Otherwise, we have elements from both input vectors, and must zero out
5768 // elements that come from V2 in the first mask, and V1 in the second mask
5769 // so that we can OR them together.
5770 bool TwoInputs = !(V1Only || V2Only);
5771 for (unsigned i = 0; i != 16; ++i) {
5772 int EltIdx = MaskVals[i];
5773 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005774 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 continue;
5776 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 }
5779 // If all the elements are from V2, assign it to V1 and return after
5780 // building the first pshufb.
5781 if (V2Only)
5782 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005784 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 if (!TwoInputs)
5787 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005788
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 // Calculate the shuffle mask for the second input, shuffle it, and
5790 // OR it with the first shuffled input.
5791 pshufbMask.clear();
5792 for (unsigned i = 0; i != 16; ++i) {
5793 int EltIdx = MaskVals[i];
5794 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005795 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 continue;
5797 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005801 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 MVT::v16i8, &pshufbMask[0], 16));
5803 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005804 }
Eric Christopherfd179292009-08-27 18:07:15 +00005805
Nate Begemanb9a47b82009-02-23 08:49:38 +00005806 // No SSSE3 - Calculate in place words and then fix all out of place words
5807 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5808 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005809 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5810 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 SDValue NewV = V2Only ? V2 : V1;
5812 for (int i = 0; i != 8; ++i) {
5813 int Elt0 = MaskVals[i*2];
5814 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005815
Nate Begemanb9a47b82009-02-23 08:49:38 +00005816 // This word of the result is all undef, skip it.
5817 if (Elt0 < 0 && Elt1 < 0)
5818 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // This word of the result is already in the correct place, skip it.
5821 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5822 continue;
5823 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5824 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005825
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5827 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5828 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005829
5830 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5831 // using a single extract together, load it and store it.
5832 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005834 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005836 DAG.getIntPtrConstant(i));
5837 continue;
5838 }
5839
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005841 // source byte is not also odd, shift the extracted word left 8 bits
5842 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 DAG.getIntPtrConstant(Elt1 / 2));
5846 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005848 DAG.getConstant(8,
5849 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005850 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5852 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 }
5854 // If Elt0 is defined, extract it from the appropriate source. If the
5855 // source byte is not also even, shift the extracted word right 8 bits. If
5856 // Elt1 was also defined, OR the extracted values together before
5857 // inserting them in the result.
5858 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005859 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005860 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5861 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005862 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005863 DAG.getConstant(8,
5864 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005865 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5867 DAG.getConstant(0x00FF, MVT::i16));
5868 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005869 : InsElt0;
5870 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 DAG.getIntPtrConstant(i));
5873 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005874 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005875}
5876
Evan Cheng7a831ce2007-12-15 03:00:47 +00005877/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005878/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005879/// done when every pair / quad of shuffle mask elements point to elements in
5880/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005881/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005882static
Nate Begeman9008ca62009-04-27 18:41:29 +00005883SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005884 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005885 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005886 SDValue V1 = SVOp->getOperand(0);
5887 SDValue V2 = SVOp->getOperand(1);
5888 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005889 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005890 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005892 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 case MVT::v4f32: NewVT = MVT::v2f64; break;
5894 case MVT::v4i32: NewVT = MVT::v2i64; break;
5895 case MVT::v8i16: NewVT = MVT::v4i32; break;
5896 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005897 }
5898
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 int Scale = NumElems / NewWidth;
5900 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005901 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005902 int StartIdx = -1;
5903 for (int j = 0; j < Scale; ++j) {
5904 int EltIdx = SVOp->getMaskElt(i+j);
5905 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005906 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005907 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005908 StartIdx = EltIdx - (EltIdx % Scale);
5909 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005910 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005911 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 if (StartIdx == -1)
5913 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005914 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005916 }
5917
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005918 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5919 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005920 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005921}
5922
Evan Chengd880b972008-05-09 21:53:03 +00005923/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005924///
Owen Andersone50ed302009-08-10 22:56:29 +00005925static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 SDValue SrcOp, SelectionDAG &DAG,
5927 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005929 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005930 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005931 LD = dyn_cast<LoadSDNode>(SrcOp);
5932 if (!LD) {
5933 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5934 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005935 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005936 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005937 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005938 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005939 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005940 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005942 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005943 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5944 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5945 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005946 SrcOp.getOperand(0)
5947 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005948 }
5949 }
5950 }
5951
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005952 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005953 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005954 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005955 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005956}
5957
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005958/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5959/// which could not be matched by any known target speficic shuffle
5960static SDValue
5961LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005962 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005963
Craig Topper8f35c132012-01-20 09:29:03 +00005964 unsigned NumElems = VT.getVectorNumElements();
5965 unsigned NumLaneElems = NumElems / 2;
5966
Craig Topper8f35c132012-01-20 09:29:03 +00005967 DebugLoc dl = SVOp->getDebugLoc();
5968 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005969 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5970 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005971
Craig Topper9a2b6e12012-04-06 07:45:23 +00005972 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005973 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005974 // Build a shuffle mask for the output, discovering on the fly which
5975 // input vectors to use as shuffle operands (recorded in InputUsed).
5976 // If building a suitable shuffle vector proves too hard, then bail
5977 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005978 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005979 unsigned LaneStart = l * NumLaneElems;
5980 for (unsigned i = 0; i != NumLaneElems; ++i) {
5981 // The mask element. This indexes into the input.
5982 int Idx = SVOp->getMaskElt(i+LaneStart);
5983 if (Idx < 0) {
5984 // the mask element does not index into any input vector.
5985 Mask.push_back(-1);
5986 continue;
5987 }
Craig Topper8f35c132012-01-20 09:29:03 +00005988
Craig Topper9a2b6e12012-04-06 07:45:23 +00005989 // The input vector this mask element indexes into.
5990 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00005991
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 // Turn the index into an offset from the start of the input vector.
5993 Idx -= Input * NumLaneElems;
5994
5995 // Find or create a shuffle vector operand to hold this input.
5996 unsigned OpNo;
5997 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
5998 if (InputUsed[OpNo] == Input)
5999 // This input vector is already an operand.
6000 break;
6001 if (InputUsed[OpNo] < 0) {
6002 // Create a new operand for this input vector.
6003 InputUsed[OpNo] = Input;
6004 break;
6005 }
6006 }
6007
6008 if (OpNo >= array_lengthof(InputUsed)) {
6009 // More than two input vectors used! Give up.
6010 return SDValue();
6011 }
6012
6013 // Add the mask index for the new shuffle vector.
6014 Mask.push_back(Idx + OpNo * NumLaneElems);
6015 }
6016
6017 if (InputUsed[0] < 0) {
6018 // No input vectors were used! The result is undefined.
6019 Shufs[l] = DAG.getUNDEF(NVT);
6020 } else {
6021 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006022 (InputUsed[0] % 2) * NumLaneElems,
6023 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006024 // If only one input was used, use an undefined vector for the other.
6025 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6026 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006027 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006028 // At least one input vector was used. Create a new shuffle vector.
6029 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6030 }
6031
6032 Mask.clear();
6033 }
Craig Topper8f35c132012-01-20 09:29:03 +00006034
6035 // Concatenate the result back
Craig Topper4c7972d2012-04-22 18:15:59 +00006036 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Shufs[0], Shufs[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006037}
6038
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006039/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6040/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006041static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006042LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 SDValue V1 = SVOp->getOperand(0);
6044 SDValue V2 = SVOp->getOperand(1);
6045 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006047
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006048 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6049
Benjamin Kramer9c683542012-01-30 15:16:21 +00006050 std::pair<int, int> Locs[4];
6051 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006052 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006053
Evan Chengace3c172008-07-22 21:13:36 +00006054 unsigned NumHi = 0;
6055 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006056 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 int Idx = PermMask[i];
6058 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006059 Locs[i] = std::make_pair(-1, -1);
6060 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006061 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6062 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006063 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006064 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006065 NumLo++;
6066 } else {
6067 Locs[i] = std::make_pair(1, NumHi);
6068 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006070 NumHi++;
6071 }
6072 }
6073 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006074
Evan Chengace3c172008-07-22 21:13:36 +00006075 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006076 // If no more than two elements come from either vector. This can be
6077 // implemented with two shuffles. First shuffle gather the elements.
6078 // The second shuffle, which takes the first shuffle as both of its
6079 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006080 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081
Benjamin Kramer9c683542012-01-30 15:16:21 +00006082 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006083
Benjamin Kramer9c683542012-01-30 15:16:21 +00006084 for (unsigned i = 0; i != 4; ++i)
6085 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006086 unsigned Idx = (i < 2) ? 0 : 4;
6087 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006089 }
Evan Chengace3c172008-07-22 21:13:36 +00006090
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006092 }
6093
6094 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006095 // Otherwise, we must have three elements from one vector, call it X, and
6096 // one element from the other, call it Y. First, use a shufps to build an
6097 // intermediate vector with the one element from Y and the element from X
6098 // that will be in the same half in the final destination (the indexes don't
6099 // matter). Then, use a shufps to build the final vector, taking the half
6100 // containing the element from Y from the intermediate, and the other half
6101 // from X.
6102 if (NumHi == 3) {
6103 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006104 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006105 std::swap(V1, V2);
6106 }
6107
6108 // Find the element from V2.
6109 unsigned HiIndex;
6110 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006111 int Val = PermMask[HiIndex];
6112 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006114 if (Val >= 4)
6115 break;
6116 }
6117
Nate Begeman9008ca62009-04-27 18:41:29 +00006118 Mask1[0] = PermMask[HiIndex];
6119 Mask1[1] = -1;
6120 Mask1[2] = PermMask[HiIndex^1];
6121 Mask1[3] = -1;
6122 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006123
6124 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006125 Mask1[0] = PermMask[0];
6126 Mask1[1] = PermMask[1];
6127 Mask1[2] = HiIndex & 1 ? 6 : 4;
6128 Mask1[3] = HiIndex & 1 ? 4 : 6;
6129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006130 }
Craig Topper69947b92012-04-23 06:57:04 +00006131
6132 Mask1[0] = HiIndex & 1 ? 2 : 0;
6133 Mask1[1] = HiIndex & 1 ? 0 : 2;
6134 Mask1[2] = PermMask[2];
6135 Mask1[3] = PermMask[3];
6136 if (Mask1[2] >= 0)
6137 Mask1[2] += 4;
6138 if (Mask1[3] >= 0)
6139 Mask1[3] += 4;
6140 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006141 }
6142
6143 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006144 int LoMask[] = { -1, -1, -1, -1 };
6145 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006146
Benjamin Kramer9c683542012-01-30 15:16:21 +00006147 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006148 unsigned MaskIdx = 0;
6149 unsigned LoIdx = 0;
6150 unsigned HiIdx = 2;
6151 for (unsigned i = 0; i != 4; ++i) {
6152 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006153 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006154 MaskIdx = 1;
6155 LoIdx = 0;
6156 HiIdx = 2;
6157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006158 int Idx = PermMask[i];
6159 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006160 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006161 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006162 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006163 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006164 LoIdx++;
6165 } else {
6166 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006167 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006168 HiIdx++;
6169 }
6170 }
6171
Nate Begeman9008ca62009-04-27 18:41:29 +00006172 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6173 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006174 int MaskOps[] = { -1, -1, -1, -1 };
6175 for (unsigned i = 0; i != 4; ++i)
6176 if (Locs[i].first != -1)
6177 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006179}
6180
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006181static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006182 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006183 V = V.getOperand(0);
6184 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6185 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006186 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6187 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6188 // BUILD_VECTOR (load), undef
6189 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006190 if (MayFoldLoad(V))
6191 return true;
6192 return false;
6193}
6194
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006195// FIXME: the version above should always be used. Since there's
6196// a bug where several vector shuffles can't be folded because the
6197// DAG is not updated during lowering and a node claims to have two
6198// uses while it only has one, use this version, and let isel match
6199// another instruction if the load really happens to have more than
6200// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006201// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006202static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006203 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006204 V = V.getOperand(0);
6205 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6206 V = V.getOperand(0);
6207 if (ISD::isNormalLoad(V.getNode()))
6208 return true;
6209 return false;
6210}
6211
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006212static
Evan Cheng835580f2010-10-07 20:50:20 +00006213SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6214 EVT VT = Op.getValueType();
6215
6216 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006217 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6218 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006219 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6220 V1, DAG));
6221}
6222
6223static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006224SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006225 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006226 SDValue V1 = Op.getOperand(0);
6227 SDValue V2 = Op.getOperand(1);
6228 EVT VT = Op.getValueType();
6229
6230 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6231
Craig Topper1accb7e2012-01-10 06:54:16 +00006232 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006233 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6234
Evan Cheng0899f5c2011-08-31 02:05:24 +00006235 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6236 return DAG.getNode(ISD::BITCAST, dl, VT,
6237 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6238 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6239 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006240}
6241
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006242static
6243SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6244 SDValue V1 = Op.getOperand(0);
6245 SDValue V2 = Op.getOperand(1);
6246 EVT VT = Op.getValueType();
6247
6248 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6249 "unsupported shuffle type");
6250
6251 if (V2.getOpcode() == ISD::UNDEF)
6252 V2 = V1;
6253
6254 // v4i32 or v4f32
6255 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6256}
6257
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006258static
Craig Topper1accb7e2012-01-10 06:54:16 +00006259SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006260 SDValue V1 = Op.getOperand(0);
6261 SDValue V2 = Op.getOperand(1);
6262 EVT VT = Op.getValueType();
6263 unsigned NumElems = VT.getVectorNumElements();
6264
6265 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6266 // operand of these instructions is only memory, so check if there's a
6267 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6268 // same masks.
6269 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006270
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006271 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006272 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006273 CanFoldLoad = true;
6274
6275 // When V1 is a load, it can be folded later into a store in isel, example:
6276 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6277 // turns into:
6278 // (MOVLPSmr addr:$src1, VR128:$src2)
6279 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006280 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006281 CanFoldLoad = true;
6282
Dan Gohman65fd6562011-11-03 21:49:52 +00006283 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006284 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006285 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006286 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6287
6288 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006289 // If we don't care about the second element, procede to use movss.
6290 if (SVOp->getMaskElt(1) != -1)
6291 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006292 }
6293
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006294 // movl and movlp will both match v2i64, but v2i64 is never matched by
6295 // movl earlier because we make it strict to avoid messing with the movlp load
6296 // folding logic (see the code above getMOVLP call). Match it here then,
6297 // this is horrible, but will stay like this until we move all shuffle
6298 // matching to x86 specific nodes. Note that for the 1st condition all
6299 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006300 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006301 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6302 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006303 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006304 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006305 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006306 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307
6308 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6309
6310 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006311 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006312 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006313}
6314
Nadav Rotem154819d2012-04-09 07:45:58 +00006315SDValue
6316X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006317 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6318 EVT VT = Op.getValueType();
6319 DebugLoc dl = Op.getDebugLoc();
6320 SDValue V1 = Op.getOperand(0);
6321 SDValue V2 = Op.getOperand(1);
6322
6323 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006324 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006325
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006326 // Handle splat operations
6327 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006328 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006329 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006330
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006331 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006332 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006333 if (Broadcast.getNode())
6334 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006335
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006336 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006337 if ((Size == 128 && NumElem <= 4) ||
6338 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006339 return SDValue();
6340
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006341 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006342 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006343 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006344
6345 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6346 // do it!
6347 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6348 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6349 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006350 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006351 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006352 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006353 // FIXME: Figure out a cleaner way to do this.
6354 // Try to make use of movq to zero out the top part.
6355 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6356 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6357 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006358 EVT NewVT = NewOp.getValueType();
6359 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6360 NewVT, true, false))
6361 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006362 DAG, Subtarget, dl);
6363 }
6364 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6365 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006366 if (NewOp.getNode()) {
6367 EVT NewVT = NewOp.getValueType();
6368 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6369 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6370 DAG, Subtarget, dl);
6371 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006372 }
6373 }
6374 return SDValue();
6375}
6376
Dan Gohman475871a2008-07-27 21:46:04 +00006377SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006378X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006379 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue V1 = Op.getOperand(0);
6381 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006382 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006383 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006384 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006385 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006386 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006387 bool V1IsSplat = false;
6388 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006389 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006390 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006391 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006392 MachineFunction &MF = DAG.getMachineFunction();
6393 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006394
Craig Topper3426a3e2011-11-14 06:46:21 +00006395 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006396
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006397 if (V1IsUndef && V2IsUndef)
6398 return DAG.getUNDEF(VT);
6399
6400 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006401
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006402 // Vector shuffle lowering takes 3 steps:
6403 //
6404 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6405 // narrowing and commutation of operands should be handled.
6406 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6407 // shuffle nodes.
6408 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6409 // so the shuffle can be broken into other shuffles and the legalizer can
6410 // try the lowering again.
6411 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006412 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006413 // be matched during isel, all of them must be converted to a target specific
6414 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006415
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006416 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6417 // narrowing and commutation of operands should be handled. The actual code
6418 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006419 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006420 if (NewOp.getNode())
6421 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006422
Craig Topper5aaffa82012-02-19 02:53:47 +00006423 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6424
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006425 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6426 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006427 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006428 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006429 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006430 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006431
Craig Topperdd637ae2012-02-19 05:41:45 +00006432 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006433 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006434 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006435
Craig Topperdd637ae2012-02-19 05:41:45 +00006436 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006437 return getMOVHighToLow(Op, dl, DAG);
6438
6439 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006440 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006441 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006442 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006443
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006445 // The actual implementation will match the mask in the if above and then
6446 // during isel it can match several different instructions, not only pshufd
6447 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006448 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6449 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006450
Craig Topper5aaffa82012-02-19 02:53:47 +00006451 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006452
Craig Topperdbd98a42012-02-07 06:28:42 +00006453 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6454 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6455
Craig Topper1accb7e2012-01-10 06:54:16 +00006456 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006457 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6458
Craig Topperb3982da2011-12-31 23:50:21 +00006459 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006460 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006461 }
Eric Christopherfd179292009-08-27 18:07:15 +00006462
Evan Chengf26ffe92008-05-29 08:22:04 +00006463 // Check if this can be converted into a logical shift.
6464 bool isLeft = false;
6465 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006466 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006467 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006468 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006469 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006470 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006471 EVT EltVT = VT.getVectorElementType();
6472 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006473 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006474 }
Eric Christopherfd179292009-08-27 18:07:15 +00006475
Craig Topper5aaffa82012-02-19 02:53:47 +00006476 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006477 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006478 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006479 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006480 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006481 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6482
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006483 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006484 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6485 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006486 }
Eric Christopherfd179292009-08-27 18:07:15 +00006487
Nate Begeman9008ca62009-04-27 18:41:29 +00006488 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006489 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006490 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006491
Craig Topperdd637ae2012-02-19 05:41:45 +00006492 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006493 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006494
Craig Topperdd637ae2012-02-19 05:41:45 +00006495 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006496 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006497
Craig Topperdd637ae2012-02-19 05:41:45 +00006498 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006499 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006500
Craig Topperdd637ae2012-02-19 05:41:45 +00006501 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006502 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503
Craig Topperdd637ae2012-02-19 05:41:45 +00006504 if (ShouldXformToMOVHLPS(M, VT) ||
6505 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006506 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006507
Evan Chengf26ffe92008-05-29 08:22:04 +00006508 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006509 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006510 EVT EltVT = VT.getVectorElementType();
6511 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006512 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006513 }
Eric Christopherfd179292009-08-27 18:07:15 +00006514
Evan Cheng9eca5e82006-10-25 21:49:50 +00006515 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006516 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6517 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006518 V1IsSplat = isSplatVector(V1.getNode());
6519 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006520
Chris Lattner8a594482007-11-25 00:24:49 +00006521 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006522 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6523 CommuteVectorShuffleMask(M, NumElems);
6524 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006525 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006526 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006527 }
6528
Craig Topperbeabc6c2011-12-05 06:56:46 +00006529 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006530 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006531 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006532 return V1;
6533 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6534 // the instruction selector will not match, so get a canonical MOVL with
6535 // swapped operands to undo the commute.
6536 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006537 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538
Craig Topperbeabc6c2011-12-05 06:56:46 +00006539 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006540 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006541
Craig Topperbeabc6c2011-12-05 06:56:46 +00006542 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006543 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006544
Evan Cheng9bbbb982006-10-25 20:48:19 +00006545 if (V2IsSplat) {
6546 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006547 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006548 // new vector_shuffle with the corrected mask.p
6549 SmallVector<int, 8> NewMask(M.begin(), M.end());
6550 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006551 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006552 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006553 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006554 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006555 }
6556
Evan Cheng9eca5e82006-10-25 21:49:50 +00006557 if (Commuted) {
6558 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006559 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006560 CommuteVectorShuffleMask(M, NumElems);
6561 std::swap(V1, V2);
6562 std::swap(V1IsSplat, V2IsSplat);
6563 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006564
Craig Topper39a9e482012-02-11 06:24:48 +00006565 if (isUNPCKLMask(M, VT, HasAVX2))
6566 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006567
Craig Topper39a9e482012-02-11 06:24:48 +00006568 if (isUNPCKHMask(M, VT, HasAVX2))
6569 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006570 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571
Nate Begeman9008ca62009-04-27 18:41:29 +00006572 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006573 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006574 return CommuteVectorShuffle(SVOp, DAG);
6575
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006576 // The checks below are all present in isShuffleMaskLegal, but they are
6577 // inlined here right now to enable us to directly emit target specific
6578 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006579
Craig Topper0e2037b2012-01-20 05:53:00 +00006580 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006581 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006582 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006583 DAG);
6584
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006585 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6586 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006587 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006588 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006589 }
6590
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006591 if (isPSHUFHWMask(M, VT))
6592 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006593 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006594 DAG);
6595
6596 if (isPSHUFLWMask(M, VT))
6597 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006598 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006599 DAG);
6600
Craig Topper1a7700a2012-01-19 08:19:12 +00006601 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006602 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006603 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006604
Craig Topper94438ba2011-12-16 08:06:31 +00006605 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006606 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006607 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006608 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006609
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006610 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006611 // Generate target specific nodes for 128 or 256-bit shuffles only
6612 // supported in the AVX instruction set.
6613 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006614
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006615 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006616 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006617 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6618
Craig Topper70b883b2011-11-28 10:14:51 +00006619 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006620 if (isVPERMILPMask(M, VT, HasAVX)) {
6621 if (HasAVX2 && VT == MVT::v8i32)
6622 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006623 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006624 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006625 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006626 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006627
Craig Topper70b883b2011-11-28 10:14:51 +00006628 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006629 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006630 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006631 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006632
Craig Topper1842ba02012-04-23 06:38:28 +00006633 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006634 if (BlendOp.getNode())
6635 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006636
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006637 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006638 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006639 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006640 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006641 }
Craig Topper92040742012-04-16 06:43:40 +00006642 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6643 &permclMask[0], 8);
6644 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006645 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006646 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006647 }
Craig Topper095c5282012-04-15 23:48:57 +00006648
Craig Topper8325c112012-04-16 00:41:45 +00006649 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6650 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006651 getShuffleCLImmediate(SVOp), DAG);
6652
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006653
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006654 //===--------------------------------------------------------------------===//
6655 // Since no target specific shuffle was selected for this generic one,
6656 // lower it into other known shuffles. FIXME: this isn't true yet, but
6657 // this is the plan.
6658 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006659
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006660 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6661 if (VT == MVT::v8i16) {
6662 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6663 if (NewOp.getNode())
6664 return NewOp;
6665 }
6666
6667 if (VT == MVT::v16i8) {
6668 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6669 if (NewOp.getNode())
6670 return NewOp;
6671 }
6672
6673 // Handle all 128-bit wide vectors with 4 elements, and match them with
6674 // several different shuffle types.
6675 if (NumElems == 4 && VT.getSizeInBits() == 128)
6676 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6677
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006678 // Handle general 256-bit shuffles
6679 if (VT.is256BitVector())
6680 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6681
Dan Gohman475871a2008-07-27 21:46:04 +00006682 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683}
6684
Dan Gohman475871a2008-07-27 21:46:04 +00006685SDValue
6686X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006687 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006688 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006689 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006690
6691 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6692 return SDValue();
6693
Duncan Sands83ec4b62008-06-06 12:08:01 +00006694 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006696 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006698 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006699 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006700 }
6701
6702 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006703 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6704 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6705 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6707 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006708 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006710 Op.getOperand(0)),
6711 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006713 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006715 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006716 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006717 }
6718
6719 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006720 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6721 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006722 // result has a single use which is a store or a bitcast to i32. And in
6723 // the case of a store, it's not worth it if the index is a constant 0,
6724 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006725 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006726 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006727 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006728 if ((User->getOpcode() != ISD::STORE ||
6729 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6730 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006731 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006733 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006735 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006736 Op.getOperand(0)),
6737 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006738 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006739 }
6740
6741 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006742 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006743 if (isa<ConstantSDNode>(Op.getOperand(1)))
6744 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006745 }
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006747}
6748
6749
Dan Gohman475871a2008-07-27 21:46:04 +00006750SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006751X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6752 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755
David Greene74a579d2011-02-10 16:57:36 +00006756 SDValue Vec = Op.getOperand(0);
6757 EVT VecVT = Vec.getValueType();
6758
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006759 // If this is a 256-bit vector result, first extract the 128-bit vector and
6760 // then extract the element from the 128-bit vector.
6761 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006762 DebugLoc dl = Op.getNode()->getDebugLoc();
6763 unsigned NumElems = VecVT.getVectorNumElements();
6764 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006765 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6766
6767 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006768 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006769 Vec = Extract128BitVector(Vec, Upper ? NumElems/2 : 0, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006770
David Greene74a579d2011-02-10 16:57:36 +00006771 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006772 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006773 }
6774
6775 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6776
Craig Topperd0a31172012-01-10 06:37:29 +00006777 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006778 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006779 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006780 return Res;
6781 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006782
Owen Andersone50ed302009-08-10 22:56:29 +00006783 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006784 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006786 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006787 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006788 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006789 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6791 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006792 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006794 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006796 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006797 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006799 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006801 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006802 }
6803
6804 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006805 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 if (Idx == 0)
6807 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006808
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006810 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006811 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006812 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006813 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006814 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006815 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006816 }
6817
6818 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006819 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6820 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6821 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006822 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006823 if (Idx == 0)
6824 return Op;
6825
6826 // UNPCKHPD the element to the lowest double word, then movsd.
6827 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6828 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006829 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006830 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006831 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006832 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006833 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006834 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 }
6836
Dan Gohman475871a2008-07-27 21:46:04 +00006837 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838}
6839
Dan Gohman475871a2008-07-27 21:46:04 +00006840SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006841X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6842 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006843 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006844 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006845 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006846
Dan Gohman475871a2008-07-27 21:46:04 +00006847 SDValue N0 = Op.getOperand(0);
6848 SDValue N1 = Op.getOperand(1);
6849 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006850
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006851 if (VT.getSizeInBits() == 256)
6852 return SDValue();
6853
Dan Gohman8a55ce42009-09-23 21:02:20 +00006854 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006855 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006856 unsigned Opc;
6857 if (VT == MVT::v8i16)
6858 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006859 else if (VT == MVT::v16i8)
6860 Opc = X86ISD::PINSRB;
6861 else
6862 Opc = X86ISD::PINSRB;
6863
Nate Begeman14d12ca2008-02-11 04:19:36 +00006864 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6865 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006866 if (N1.getValueType() != MVT::i32)
6867 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6868 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006869 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006870 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006871 }
6872
6873 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006874 // Bits [7:6] of the constant are the source select. This will always be
6875 // zero here. The DAG Combiner may combine an extract_elt index into these
6876 // bits. For example (insert (extract, 3), 2) could be matched by putting
6877 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006878 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006880 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006881 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006882 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006883 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006885 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006886 }
6887
6888 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006889 // PINSR* works with constant index.
6890 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006891 }
Dan Gohman475871a2008-07-27 21:46:04 +00006892 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006893}
6894
Dan Gohman475871a2008-07-27 21:46:04 +00006895SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006896X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006897 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006898 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006899
David Greene6b381262011-02-09 15:32:06 +00006900 DebugLoc dl = Op.getDebugLoc();
6901 SDValue N0 = Op.getOperand(0);
6902 SDValue N1 = Op.getOperand(1);
6903 SDValue N2 = Op.getOperand(2);
6904
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006905 // If this is a 256-bit vector result, first extract the 128-bit vector,
6906 // insert the element into the extracted half and then place it back.
6907 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006908 if (!isa<ConstantSDNode>(N2))
6909 return SDValue();
6910
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006911 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006912 unsigned NumElems = VT.getVectorNumElements();
6913 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006914 bool Upper = IdxVal >= NumElems/2;
Craig Topperb14940a2012-04-22 20:55:18 +00006915 unsigned Ins128Idx = Upper ? NumElems/2 : 0;
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006916 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006917
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006918 // Insert the element into the desired half.
6919 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6920 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006921
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006922 // Insert the changed part back to the 256-bit vector
6923 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006924 }
6925
Craig Topperd0a31172012-01-10 06:37:29 +00006926 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006927 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6928
Dan Gohman8a55ce42009-09-23 21:02:20 +00006929 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006930 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006931
Dan Gohman8a55ce42009-09-23 21:02:20 +00006932 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006933 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6934 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006935 if (N1.getValueType() != MVT::i32)
6936 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6937 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006938 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006939 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006940 }
Dan Gohman475871a2008-07-27 21:46:04 +00006941 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942}
6943
Dan Gohman475871a2008-07-27 21:46:04 +00006944SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006945X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006946 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006947 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006948 EVT OpVT = Op.getValueType();
6949
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006950 // If this is a 256-bit vector result, first insert into a 128-bit
6951 // vector and then insert into the 256-bit vector.
6952 if (OpVT.getSizeInBits() > 128) {
6953 // Insert into a 128-bit vector.
6954 EVT VT128 = EVT::getVectorVT(*Context,
6955 OpVT.getVectorElementType(),
6956 OpVT.getVectorNumElements() / 2);
6957
6958 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6959
6960 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00006961 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006962 }
6963
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006964 if (Op.getValueType() == MVT::v1i64 &&
6965 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006967
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006969 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6970 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006971 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006972 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006973}
6974
David Greene91585092011-01-26 15:38:49 +00006975// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6976// a simple subregister reference or explicit instructions to grab
6977// upper bits of a vector.
6978SDValue
6979X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6980 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006981 DebugLoc dl = Op.getNode()->getDebugLoc();
6982 SDValue Vec = Op.getNode()->getOperand(0);
6983 SDValue Idx = Op.getNode()->getOperand(1);
6984
Craig Topperb14940a2012-04-22 20:55:18 +00006985 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
6986 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
6987 isa<ConstantSDNode>(Idx)) {
6988 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6989 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00006990 }
David Greene91585092011-01-26 15:38:49 +00006991 }
6992 return SDValue();
6993}
6994
David Greenecfe33c42011-01-26 19:13:22 +00006995// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6996// simple superregister reference or explicit instructions to insert
6997// the upper bits of a vector.
6998SDValue
6999X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7000 if (Subtarget->hasAVX()) {
7001 DebugLoc dl = Op.getNode()->getDebugLoc();
7002 SDValue Vec = Op.getNode()->getOperand(0);
7003 SDValue SubVec = Op.getNode()->getOperand(1);
7004 SDValue Idx = Op.getNode()->getOperand(2);
7005
Craig Topperb14940a2012-04-22 20:55:18 +00007006 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7007 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7008 isa<ConstantSDNode>(Idx)) {
7009 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7010 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007011 }
7012 }
7013 return SDValue();
7014}
7015
Bill Wendling056292f2008-09-16 21:48:12 +00007016// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7017// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7018// one of the above mentioned nodes. It has to be wrapped because otherwise
7019// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7020// be used to form addressing mode. These wrapped nodes will be selected
7021// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007022SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007023X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007024 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007025
Chris Lattner41621a22009-06-26 19:22:52 +00007026 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7027 // global base reg.
7028 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007029 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007030 CodeModel::Model M = getTargetMachine().getCodeModel();
7031
Chris Lattner4f066492009-07-11 20:29:19 +00007032 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007033 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007034 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007035 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007036 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007037 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007038 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Evan Cheng1606e8e2009-03-13 07:51:59 +00007040 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007041 CP->getAlignment(),
7042 CP->getOffset(), OpFlag);
7043 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007044 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007045 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007046 if (OpFlag) {
7047 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007048 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007049 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007050 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007051 }
7052
7053 return Result;
7054}
7055
Dan Gohmand858e902010-04-17 15:26:15 +00007056SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007057 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007058
Chris Lattner18c59872009-06-27 04:16:01 +00007059 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7060 // global base reg.
7061 unsigned char OpFlag = 0;
7062 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007063 CodeModel::Model M = getTargetMachine().getCodeModel();
7064
Chris Lattner4f066492009-07-11 20:29:19 +00007065 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007066 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007067 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007068 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007069 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007070 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007071 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007072
Chris Lattner18c59872009-06-27 04:16:01 +00007073 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7074 OpFlag);
7075 DebugLoc DL = JT->getDebugLoc();
7076 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007077
Chris Lattner18c59872009-06-27 04:16:01 +00007078 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007079 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007080 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7081 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007082 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007083 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007084
Chris Lattner18c59872009-06-27 04:16:01 +00007085 return Result;
7086}
7087
7088SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007089X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007090 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007091
Chris Lattner18c59872009-06-27 04:16:01 +00007092 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7093 // global base reg.
7094 unsigned char OpFlag = 0;
7095 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007096 CodeModel::Model M = getTargetMachine().getCodeModel();
7097
Chris Lattner4f066492009-07-11 20:29:19 +00007098 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007099 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7100 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7101 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007102 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007103 } else if (Subtarget->isPICStyleGOT()) {
7104 OpFlag = X86II::MO_GOT;
7105 } else if (Subtarget->isPICStyleStubPIC()) {
7106 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7107 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7108 OpFlag = X86II::MO_DARWIN_NONLAZY;
7109 }
Eric Christopherfd179292009-08-27 18:07:15 +00007110
Chris Lattner18c59872009-06-27 04:16:01 +00007111 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 DebugLoc DL = Op.getDebugLoc();
7114 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007115
7116
Chris Lattner18c59872009-06-27 04:16:01 +00007117 // With PIC, the address is actually $g + Offset.
7118 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007119 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007120 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7121 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007122 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007123 Result);
7124 }
Eric Christopherfd179292009-08-27 18:07:15 +00007125
Eli Friedman586272d2011-08-11 01:48:05 +00007126 // For symbols that require a load from a stub to get the address, emit the
7127 // load.
7128 if (isGlobalStubReference(OpFlag))
7129 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007130 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 return Result;
7133}
7134
Dan Gohman475871a2008-07-27 21:46:04 +00007135SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007136X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007137 // Create the TargetBlockAddressAddress node.
7138 unsigned char OpFlags =
7139 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007140 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007141 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007142 DebugLoc dl = Op.getDebugLoc();
7143 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7144 /*isTarget=*/true, OpFlags);
7145
Dan Gohmanf705adb2009-10-30 01:28:02 +00007146 if (Subtarget->isPICStyleRIPRel() &&
7147 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007148 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7149 else
7150 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007151
Dan Gohman29cbade2009-11-20 23:18:13 +00007152 // With PIC, the address is actually $g + Offset.
7153 if (isGlobalRelativeToPICBase(OpFlags)) {
7154 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7155 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7156 Result);
7157 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007158
7159 return Result;
7160}
7161
7162SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007163X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007164 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007165 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007166 // Create the TargetGlobalAddress node, folding in the constant
7167 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007168 unsigned char OpFlags =
7169 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007170 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007171 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007172 if (OpFlags == X86II::MO_NO_FLAG &&
7173 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007174 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007175 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007176 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007177 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007178 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007179 }
Eric Christopherfd179292009-08-27 18:07:15 +00007180
Chris Lattner4f066492009-07-11 20:29:19 +00007181 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007182 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007183 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7184 else
7185 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007186
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007187 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007188 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007189 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7190 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007191 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007193
Chris Lattner36c25012009-07-10 07:34:39 +00007194 // For globals that require a load from a stub to get the address, emit the
7195 // load.
7196 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007197 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007198 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007199
Dan Gohman6520e202008-10-18 02:06:02 +00007200 // If there was a non-zero offset that we didn't fold, create an explicit
7201 // addition for it.
7202 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007203 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007204 DAG.getConstant(Offset, getPointerTy()));
7205
Evan Cheng0db9fe62006-04-25 20:13:52 +00007206 return Result;
7207}
7208
Evan Chengda43bcf2008-09-24 00:05:32 +00007209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007210X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007211 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007212 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007213 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007214}
7215
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007216static SDValue
7217GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007218 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007219 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007220 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007221 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007222 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007223 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007224 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007225 GA->getOffset(),
7226 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007227 if (InFlag) {
7228 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007229 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007230 } else {
7231 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007232 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007233 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007234
7235 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007236 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007237
Rafael Espindola15f1b662009-04-24 12:59:40 +00007238 SDValue Flag = Chain.getValue(1);
7239 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007240}
7241
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007242// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007243static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007244LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007245 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007246 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007247 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7248 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007249 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007250 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007251 InFlag = Chain.getValue(1);
7252
Chris Lattnerb903bed2009-06-26 21:20:29 +00007253 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254}
7255
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007256// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007257static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007258LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007259 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007260 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7261 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007262}
7263
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007264// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7265// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007266static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007267 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007268 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007269 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007270
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007271 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7272 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7273 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007274
Michael J. Spencerec38de22010-10-10 22:04:20 +00007275 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007276 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007277 MachinePointerInfo(Ptr),
7278 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007279
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007281 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7282 // initialexec.
7283 unsigned WrapperKind = X86ISD::Wrapper;
7284 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007285 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007286 } else if (is64Bit) {
7287 assert(model == TLSModel::InitialExec);
7288 OperandFlags = X86II::MO_GOTTPOFF;
7289 WrapperKind = X86ISD::WrapperRIP;
7290 } else {
7291 assert(model == TLSModel::InitialExec);
7292 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007293 }
Eric Christopherfd179292009-08-27 18:07:15 +00007294
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007295 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7296 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007297 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007298 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007299 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007300 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007301
Rafael Espindola9a580232009-02-27 13:37:18 +00007302 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007303 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007304 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007305
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007306 // The address of the thread local variable is the add of the thread
7307 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007308 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007309}
7310
Dan Gohman475871a2008-07-27 21:46:04 +00007311SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007312X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007313
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007314 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007315 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007316
Eric Christopher30ef0e52010-06-03 04:07:48 +00007317 if (Subtarget->isTargetELF()) {
7318 // TODO: implement the "local dynamic" model
7319 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007320
Eric Christopher30ef0e52010-06-03 04:07:48 +00007321 // If GV is an alias then use the aliasee for determining
7322 // thread-localness.
7323 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7324 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007325
Chandler Carruth34797132012-04-08 17:20:55 +00007326 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007327
Eric Christopher30ef0e52010-06-03 04:07:48 +00007328 switch (model) {
7329 case TLSModel::GeneralDynamic:
7330 case TLSModel::LocalDynamic: // not implemented
7331 if (Subtarget->is64Bit())
7332 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7333 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Eric Christopher30ef0e52010-06-03 04:07:48 +00007335 case TLSModel::InitialExec:
7336 case TLSModel::LocalExec:
7337 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7338 Subtarget->is64Bit());
7339 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007340 llvm_unreachable("Unknown TLS model.");
7341 }
7342
7343 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007344 // Darwin only has one model of TLS. Lower to that.
7345 unsigned char OpFlag = 0;
7346 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7347 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007348
Eric Christopher30ef0e52010-06-03 04:07:48 +00007349 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7350 // global base reg.
7351 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7352 !Subtarget->is64Bit();
7353 if (PIC32)
7354 OpFlag = X86II::MO_TLVP_PIC_BASE;
7355 else
7356 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007357 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007358 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007359 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007360 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007361 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007362
Eric Christopher30ef0e52010-06-03 04:07:48 +00007363 // With PIC32, the address is actually $g + Offset.
7364 if (PIC32)
7365 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7366 DAG.getNode(X86ISD::GlobalBaseReg,
7367 DebugLoc(), getPointerTy()),
7368 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007369
Eric Christopher30ef0e52010-06-03 04:07:48 +00007370 // Lowering the machine isd will make sure everything is in the right
7371 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007372 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007373 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007374 SDValue Args[] = { Chain, Offset };
7375 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007376
Eric Christopher30ef0e52010-06-03 04:07:48 +00007377 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7378 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7379 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007380
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 // And our return value (tls address) is in the standard call return value
7382 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007383 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007384 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7385 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007386 }
7387
7388 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007389 // Just use the implicit TLS architecture
7390 // Need to generate someting similar to:
7391 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7392 // ; from TEB
7393 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7394 // mov rcx, qword [rdx+rcx*8]
7395 // mov eax, .tls$:tlsvar
7396 // [rax+rcx] contains the address
7397 // Windows 64bit: gs:0x58
7398 // Windows 32bit: fs:__tls_array
7399
7400 // If GV is an alias then use the aliasee for determining
7401 // thread-localness.
7402 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7403 GV = GA->resolveAliasedGlobal(false);
7404 DebugLoc dl = GA->getDebugLoc();
7405 SDValue Chain = DAG.getEntryNode();
7406
7407 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7408 // %gs:0x58 (64-bit).
7409 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7410 ? Type::getInt8PtrTy(*DAG.getContext(),
7411 256)
7412 : Type::getInt32PtrTy(*DAG.getContext(),
7413 257));
7414
7415 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7416 Subtarget->is64Bit()
7417 ? DAG.getIntPtrConstant(0x58)
7418 : DAG.getExternalSymbol("_tls_array",
7419 getPointerTy()),
7420 MachinePointerInfo(Ptr),
7421 false, false, false, 0);
7422
7423 // Load the _tls_index variable
7424 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7425 if (Subtarget->is64Bit())
7426 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7427 IDX, MachinePointerInfo(), MVT::i32,
7428 false, false, 0);
7429 else
7430 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7431 false, false, false, 0);
7432
7433 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007434 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007435 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7436
7437 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7438 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7439 false, false, false, 0);
7440
7441 // Get the offset of start of .tls section
7442 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7443 GA->getValueType(0),
7444 GA->getOffset(), X86II::MO_SECREL);
7445 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7446
7447 // The address of the thread local variable is the add of the thread
7448 // pointer with the offset of the variable.
7449 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007450 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007451
David Blaikie4d6ccb52012-01-20 21:51:11 +00007452 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007453}
7454
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455
Chad Rosierb90d2a92012-01-03 23:19:12 +00007456/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7457/// and take a 2 x i32 value to shift plus a shift amount.
7458SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007459 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007460 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007461 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007462 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007463 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007464 SDValue ShOpLo = Op.getOperand(0);
7465 SDValue ShOpHi = Op.getOperand(1);
7466 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007467 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007469 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007470
Dan Gohman475871a2008-07-27 21:46:04 +00007471 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007473 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7474 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007476 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7477 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007478 }
Evan Chenge3413162006-01-09 18:33:28 +00007479
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7481 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007482 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007484
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007487 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7488 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007489
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007491 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7492 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007493 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007494 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7495 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007496 }
7497
Dan Gohman475871a2008-07-27 21:46:04 +00007498 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007499 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500}
Evan Chenga3195e82006-01-12 22:54:21 +00007501
Dan Gohmand858e902010-04-17 15:26:15 +00007502SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7503 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007504 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007505
Dale Johannesen0488fb62010-09-30 23:57:10 +00007506 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007507 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007508
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007510 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Eli Friedman36df4992009-05-27 00:47:34 +00007512 // These are really Legal; return the operand so the caller accepts it as
7513 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007515 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007516 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007517 Subtarget->is64Bit()) {
7518 return Op;
7519 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007520
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007521 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007522 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007524 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007525 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007526 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007527 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007528 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007529 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007530 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7531}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007532
Owen Andersone50ed302009-08-10 22:56:29 +00007533SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007534 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007535 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007536 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007537 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007538 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007539 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007540 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007541 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007542 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007544
Chris Lattner492a43e2010-09-22 01:28:21 +00007545 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007546
Stuart Hastings84be9582011-06-02 15:57:11 +00007547 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7548 MachineMemOperand *MMO;
7549 if (FI) {
7550 int SSFI = FI->getIndex();
7551 MMO =
7552 DAG.getMachineFunction()
7553 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7554 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7555 } else {
7556 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7557 StackSlot = StackSlot.getOperand(1);
7558 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007559 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007560 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7561 X86ISD::FILD, DL,
7562 Tys, Ops, array_lengthof(Ops),
7563 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007564
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007565 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007566 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007568
7569 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7570 // shouldn't be necessary except that RFP cannot be live across
7571 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007572 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007573 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7574 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007575 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007577 SDValue Ops[] = {
7578 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7579 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007580 MachineMemOperand *MMO =
7581 DAG.getMachineFunction()
7582 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007583 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007584
Chris Lattner492a43e2010-09-22 01:28:21 +00007585 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7586 Ops, array_lengthof(Ops),
7587 Op.getValueType(), MMO);
7588 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007589 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007590 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007591 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007592
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 return Result;
7594}
7595
Bill Wendling8b8a6362009-01-17 03:56:04 +00007596// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007597SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7598 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007599 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007601 movq %rax, %xmm0
7602 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7603 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7604 #ifdef __SSE3__
7605 haddpd %xmm0, %xmm0
7606 #else
7607 pshufd $0x4e, %xmm0, %xmm1
7608 addpd %xmm1, %xmm0
7609 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007610 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007611
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007612 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007613 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007614
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007616 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7617 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007618 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007619
Chris Lattner97484792012-01-25 09:56:22 +00007620 SmallVector<Constant*,2> CV1;
7621 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007622 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007623 CV1.push_back(
7624 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7625 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007626 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007627
Bill Wendling397ae212012-01-05 02:13:20 +00007628 // Load the 64-bit value into an XMM register.
7629 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7630 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007632 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007633 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007634 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7635 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7636 CLod0);
7637
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007639 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007640 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007641 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007643 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644
Craig Topperd0a31172012-01-10 06:37:29 +00007645 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007646 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7647 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7648 } else {
7649 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7650 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7651 S2F, 0x4E, DAG);
7652 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7653 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7654 Sub);
7655 }
7656
7657 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007658 DAG.getIntPtrConstant(0));
7659}
7660
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007662SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7663 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007664 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665 // FP constant to bias correct the final result.
7666 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
7669 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007671 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672
Eli Friedmanf3704762011-08-29 21:15:46 +00007673 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007674 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007675
Owen Anderson825b72b2009-08-11 20:47:22 +00007676 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007677 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678 DAG.getIntPtrConstant(0));
7679
7680 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007682 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007683 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007684 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007685 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007686 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 MVT::v2f64, Bias)));
7688 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007689 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007690 DAG.getIntPtrConstant(0));
7691
7692 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007693 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007694
7695 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007696 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007697
Craig Topper69947b92012-04-23 06:57:04 +00007698 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007699 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007700 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007701 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007702 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007703
7704 // Handle final rounding.
7705 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706}
7707
Dan Gohmand858e902010-04-17 15:26:15 +00007708SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7709 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007710 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007711 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007713 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007714 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7715 // the optimization here.
7716 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007717 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007718
Owen Andersone50ed302009-08-10 22:56:29 +00007719 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 EVT DstVT = Op.getValueType();
7721 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007722 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007723 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007724 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007725 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007726 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007727
7728 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007729 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007730 if (SrcVT == MVT::i32) {
7731 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7732 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7733 getPointerTy(), StackSlot, WordOff);
7734 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007735 StackSlot, MachinePointerInfo(),
7736 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007737 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007738 OffsetSlot, MachinePointerInfo(),
7739 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007740 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7741 return Fild;
7742 }
7743
7744 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7745 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007746 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007747 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 // For i64 source, we need to add the appropriate power of 2 if the input
7749 // was negative. This is the same as the optimization in
7750 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7751 // we must be careful to do the computation in x87 extended precision, not
7752 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007753 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7754 MachineMemOperand *MMO =
7755 DAG.getMachineFunction()
7756 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7757 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007758
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007759 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7760 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7762 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007763
7764 APInt FF(32, 0x5F800000ULL);
7765
7766 // Check whether the sign bit is set.
7767 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7768 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7769 ISD::SETLT);
7770
7771 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7772 SDValue FudgePtr = DAG.getConstantPool(
7773 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7774 getPointerTy());
7775
7776 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7777 SDValue Zero = DAG.getIntPtrConstant(0);
7778 SDValue Four = DAG.getIntPtrConstant(4);
7779 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7780 Zero, Four);
7781 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7782
7783 // Load the value out, extending it from f32 to f80.
7784 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007785 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007786 FudgePtr, MachinePointerInfo::getConstantPool(),
7787 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007788 // Extend everything to 80 bits to force it to be done on x87.
7789 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7790 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007791}
7792
Dan Gohman475871a2008-07-27 21:46:04 +00007793std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007794FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007795 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007796
Owen Andersone50ed302009-08-10 22:56:29 +00007797 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007798
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007799 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007800 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7801 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007802 }
7803
Owen Anderson825b72b2009-08-11 20:47:22 +00007804 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7805 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007806 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007807
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007808 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007812 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007813 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007814 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007815 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007816
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007817 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7818 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007819 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007820 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007821 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007822 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007823
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007825 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7826 Opc = X86ISD::WIN_FTOL;
7827 else
7828 switch (DstTy.getSimpleVT().SimpleTy) {
7829 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7830 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7831 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7832 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7833 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007834
Dan Gohman475871a2008-07-27 21:46:04 +00007835 SDValue Chain = DAG.getEntryNode();
7836 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007837 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007838 // FIXME This causes a redundant load/store if the SSE-class value is already
7839 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007840 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007842 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007843 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007844 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007845 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007846 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007847 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007848 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007849
Chris Lattner492a43e2010-09-22 01:28:21 +00007850 MachineMemOperand *MMO =
7851 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7852 MachineMemOperand::MOLoad, MemSize, MemSize);
7853 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7854 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007855 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007856 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7858 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007859
Chris Lattner07290932010-09-22 01:05:16 +00007860 MachineMemOperand *MMO =
7861 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7862 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007863
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007864 if (Opc != X86ISD::WIN_FTOL) {
7865 // Build the FP_TO_INT*_IN_MEM
7866 SDValue Ops[] = { Chain, Value, StackSlot };
7867 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7868 Ops, 3, DstTy, MMO);
7869 return std::make_pair(FIST, StackSlot);
7870 } else {
7871 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7872 DAG.getVTList(MVT::Other, MVT::Glue),
7873 Chain, Value);
7874 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7875 MVT::i32, ftol.getValue(1));
7876 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7877 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007878 SDValue Ops[] = { eax, edx };
7879 SDValue pair = IsReplace
7880 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7881 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007882 return std::make_pair(pair, SDValue());
7883 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007884}
7885
Dan Gohmand858e902010-04-17 15:26:15 +00007886SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7887 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007888 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007889 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007890
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007891 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7892 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007893 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007894 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7895 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007896
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007897 if (StackSlot.getNode())
7898 // Load the result.
7899 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7900 FIST, StackSlot, MachinePointerInfo(),
7901 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007902
7903 // The node is the result.
7904 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007905}
7906
Dan Gohmand858e902010-04-17 15:26:15 +00007907SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7908 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007909 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7910 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007911 SDValue FIST = Vals.first, StackSlot = Vals.second;
7912 assert(FIST.getNode() && "Unexpected failure");
7913
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007914 if (StackSlot.getNode())
7915 // Load the result.
7916 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7917 FIST, StackSlot, MachinePointerInfo(),
7918 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00007919
7920 // The node is the result.
7921 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007922}
7923
Dan Gohmand858e902010-04-17 15:26:15 +00007924SDValue X86TargetLowering::LowerFABS(SDValue Op,
7925 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007926 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007928 EVT VT = Op.getValueType();
7929 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007930 if (VT.isVector())
7931 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007932 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007934 C = ConstantVector::getSplat(2,
7935 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007936 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007937 C = ConstantVector::getSplat(4,
7938 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007939 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007940 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007941 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007942 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007943 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007944 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007945}
7946
Dan Gohmand858e902010-04-17 15:26:15 +00007947SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007948 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007949 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007950 EVT VT = Op.getValueType();
7951 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007952 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7953 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007954 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007955 NumElts = VT.getVectorNumElements();
7956 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007957 Constant *C;
7958 if (EltVT == MVT::f64)
7959 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7960 else
7961 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7962 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007963 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007964 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007965 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007966 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007967 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007968 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007969 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007970 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00007971 DAG.getNode(ISD::BITCAST, dl, XORVT,
7972 Op.getOperand(0)),
7973 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007974 }
Craig Topper69947b92012-04-23 06:57:04 +00007975
7976 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007977}
7978
Dan Gohmand858e902010-04-17 15:26:15 +00007979SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007980 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007981 SDValue Op0 = Op.getOperand(0);
7982 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007983 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007984 EVT VT = Op.getValueType();
7985 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007986
7987 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007988 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007989 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007990 SrcVT = VT;
7991 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007992 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007993 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007994 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007995 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007996 }
7997
7998 // At this point the operands and the result should have the same
7999 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008000
Evan Cheng68c47cb2007-01-05 07:55:56 +00008001 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008002 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008006 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8010 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008011 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008012 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008013 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008014 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008015 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008016 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008017 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008018
8019 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008020 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008021 // Op0 is MVT::f32, Op1 is MVT::f64.
8022 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8023 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8024 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008025 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008027 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008028 }
8029
Evan Cheng73d6cf12007-01-05 21:37:56 +00008030 // Clear first operand sign bit.
8031 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008032 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8034 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008035 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008036 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8039 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008040 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008041 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008042 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008043 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008044 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008045 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008046 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008047
8048 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008049 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008050}
8051
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008052SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8053 SDValue N0 = Op.getOperand(0);
8054 DebugLoc dl = Op.getDebugLoc();
8055 EVT VT = Op.getValueType();
8056
8057 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8058 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8059 DAG.getConstant(1, VT));
8060 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8061}
8062
Dan Gohman076aee32009-03-04 19:44:21 +00008063/// Emit nodes that will be selected as "test Op0,Op0", or something
8064/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008065SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008066 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008067 DebugLoc dl = Op.getDebugLoc();
8068
Dan Gohman31125812009-03-07 01:58:32 +00008069 // CF and OF aren't always set the way we want. Determine which
8070 // of these we need.
8071 bool NeedCF = false;
8072 bool NeedOF = false;
8073 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008074 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008075 case X86::COND_A: case X86::COND_AE:
8076 case X86::COND_B: case X86::COND_BE:
8077 NeedCF = true;
8078 break;
8079 case X86::COND_G: case X86::COND_GE:
8080 case X86::COND_L: case X86::COND_LE:
8081 case X86::COND_O: case X86::COND_NO:
8082 NeedOF = true;
8083 break;
Dan Gohman31125812009-03-07 01:58:32 +00008084 }
8085
Dan Gohman076aee32009-03-04 19:44:21 +00008086 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008087 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8088 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008089 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8090 // Emit a CMP with 0, which is the TEST pattern.
8091 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8092 DAG.getConstant(0, Op.getValueType()));
8093
8094 unsigned Opcode = 0;
8095 unsigned NumOperands = 0;
8096 switch (Op.getNode()->getOpcode()) {
8097 case ISD::ADD:
8098 // Due to an isel shortcoming, be conservative if this add is likely to be
8099 // selected as part of a load-modify-store instruction. When the root node
8100 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8101 // uses of other nodes in the match, such as the ADD in this case. This
8102 // leads to the ADD being left around and reselected, with the result being
8103 // two adds in the output. Alas, even if none our users are stores, that
8104 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8105 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8106 // climbing the DAG back to the root, and it doesn't seem to be worth the
8107 // effort.
8108 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008109 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8110 if (UI->getOpcode() != ISD::CopyToReg &&
8111 UI->getOpcode() != ISD::SETCC &&
8112 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008113 goto default_case;
8114
8115 if (ConstantSDNode *C =
8116 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8117 // An add of one will be selected as an INC.
8118 if (C->getAPIntValue() == 1) {
8119 Opcode = X86ISD::INC;
8120 NumOperands = 1;
8121 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008122 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008123
8124 // An add of negative one (subtract of one) will be selected as a DEC.
8125 if (C->getAPIntValue().isAllOnesValue()) {
8126 Opcode = X86ISD::DEC;
8127 NumOperands = 1;
8128 break;
8129 }
Dan Gohman076aee32009-03-04 19:44:21 +00008130 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008131
8132 // Otherwise use a regular EFLAGS-setting add.
8133 Opcode = X86ISD::ADD;
8134 NumOperands = 2;
8135 break;
8136 case ISD::AND: {
8137 // If the primary and result isn't used, don't bother using X86ISD::AND,
8138 // because a TEST instruction will be better.
8139 bool NonFlagUse = false;
8140 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8141 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8142 SDNode *User = *UI;
8143 unsigned UOpNo = UI.getOperandNo();
8144 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8145 // Look pass truncate.
8146 UOpNo = User->use_begin().getOperandNo();
8147 User = *User->use_begin();
8148 }
8149
8150 if (User->getOpcode() != ISD::BRCOND &&
8151 User->getOpcode() != ISD::SETCC &&
8152 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8153 NonFlagUse = true;
8154 break;
8155 }
Dan Gohman076aee32009-03-04 19:44:21 +00008156 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008157
8158 if (!NonFlagUse)
8159 break;
8160 }
8161 // FALL THROUGH
8162 case ISD::SUB:
8163 case ISD::OR:
8164 case ISD::XOR:
8165 // Due to the ISEL shortcoming noted above, be conservative if this op is
8166 // likely to be selected as part of a load-modify-store instruction.
8167 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8168 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8169 if (UI->getOpcode() == ISD::STORE)
8170 goto default_case;
8171
8172 // Otherwise use a regular EFLAGS-setting instruction.
8173 switch (Op.getNode()->getOpcode()) {
8174 default: llvm_unreachable("unexpected operator!");
8175 case ISD::SUB: Opcode = X86ISD::SUB; break;
8176 case ISD::OR: Opcode = X86ISD::OR; break;
8177 case ISD::XOR: Opcode = X86ISD::XOR; break;
8178 case ISD::AND: Opcode = X86ISD::AND; break;
8179 }
8180
8181 NumOperands = 2;
8182 break;
8183 case X86ISD::ADD:
8184 case X86ISD::SUB:
8185 case X86ISD::INC:
8186 case X86ISD::DEC:
8187 case X86ISD::OR:
8188 case X86ISD::XOR:
8189 case X86ISD::AND:
8190 return SDValue(Op.getNode(), 1);
8191 default:
8192 default_case:
8193 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008194 }
8195
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008196 if (Opcode == 0)
8197 // Emit a CMP with 0, which is the TEST pattern.
8198 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8199 DAG.getConstant(0, Op.getValueType()));
8200
8201 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8202 SmallVector<SDValue, 4> Ops;
8203 for (unsigned i = 0; i != NumOperands; ++i)
8204 Ops.push_back(Op.getOperand(i));
8205
8206 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8207 DAG.ReplaceAllUsesWith(Op, New);
8208 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008209}
8210
8211/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8212/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008213SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008214 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008215 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8216 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008217 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008218
8219 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008220 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008221}
8222
Evan Chengd40d03e2010-01-06 19:38:29 +00008223/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8224/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008225SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8226 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008227 SDValue Op0 = And.getOperand(0);
8228 SDValue Op1 = And.getOperand(1);
8229 if (Op0.getOpcode() == ISD::TRUNCATE)
8230 Op0 = Op0.getOperand(0);
8231 if (Op1.getOpcode() == ISD::TRUNCATE)
8232 Op1 = Op1.getOperand(0);
8233
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008235 if (Op1.getOpcode() == ISD::SHL)
8236 std::swap(Op0, Op1);
8237 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008238 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8239 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008240 // If we looked past a truncate, check that it's only truncating away
8241 // known zeros.
8242 unsigned BitWidth = Op0.getValueSizeInBits();
8243 unsigned AndBitWidth = And.getValueSizeInBits();
8244 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008245 APInt Zeros, Ones;
8246 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008247 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8248 return SDValue();
8249 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008250 LHS = Op1;
8251 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008252 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008253 } else if (Op1.getOpcode() == ISD::Constant) {
8254 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008255 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008256 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008257
8258 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008259 LHS = AndLHS.getOperand(0);
8260 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008261 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008262
8263 // Use BT if the immediate can't be encoded in a TEST instruction.
8264 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8265 LHS = AndLHS;
8266 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8267 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008268 }
Evan Cheng0488db92007-09-25 01:57:46 +00008269
Evan Chengd40d03e2010-01-06 19:38:29 +00008270 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008271 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008272 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008273 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008274 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008275 // Also promote i16 to i32 for performance / code size reason.
8276 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008277 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008278 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008279
Evan Chengd40d03e2010-01-06 19:38:29 +00008280 // If the operand types disagree, extend the shift amount to match. Since
8281 // BT ignores high bits (like shifts) we can use anyextend.
8282 if (LHS.getValueType() != RHS.getValueType())
8283 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008284
Evan Chengd40d03e2010-01-06 19:38:29 +00008285 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8286 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8287 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8288 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008289 }
8290
Evan Cheng54de3ea2010-01-05 06:52:31 +00008291 return SDValue();
8292}
8293
Dan Gohmand858e902010-04-17 15:26:15 +00008294SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008295
8296 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8297
Evan Cheng54de3ea2010-01-05 06:52:31 +00008298 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8299 SDValue Op0 = Op.getOperand(0);
8300 SDValue Op1 = Op.getOperand(1);
8301 DebugLoc dl = Op.getDebugLoc();
8302 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8303
8304 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008305 // Lower (X & (1 << N)) == 0 to BT(X, N).
8306 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8307 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008308 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008309 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008310 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008311 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8312 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8313 if (NewSetCC.getNode())
8314 return NewSetCC;
8315 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008316
Chris Lattner481eebc2010-12-19 21:23:48 +00008317 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8318 // these.
8319 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008320 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008321 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8322 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008323
Chris Lattner481eebc2010-12-19 21:23:48 +00008324 // If the input is a setcc, then reuse the input setcc or use a new one with
8325 // the inverted condition.
8326 if (Op0.getOpcode() == X86ISD::SETCC) {
8327 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8328 bool Invert = (CC == ISD::SETNE) ^
8329 cast<ConstantSDNode>(Op1)->isNullValue();
8330 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008331
Evan Cheng2c755ba2010-02-27 07:36:59 +00008332 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008333 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8334 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8335 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008336 }
8337
Evan Chenge5b51ac2010-04-17 06:13:15 +00008338 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008339 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008340 if (X86CC == X86::COND_INVALID)
8341 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008343 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008344 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008345 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008346}
8347
Craig Topper89af15e2011-09-18 08:03:58 +00008348// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008349// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008350static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008351 EVT VT = Op.getValueType();
8352
Duncan Sands28b77e92011-09-06 19:07:46 +00008353 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008354 "Unsupported value type for operation");
8355
8356 int NumElems = VT.getVectorNumElements();
8357 DebugLoc dl = Op.getDebugLoc();
8358 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008359
8360 // Extract the LHS vectors
8361 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008362 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8363 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008364
8365 // Extract the RHS vectors
8366 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008367 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8368 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008369
8370 // Issue the operation on the smaller types and concatenate the result back
8371 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8372 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8373 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8374 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8375 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8376}
8377
8378
Dan Gohmand858e902010-04-17 15:26:15 +00008379SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008380 SDValue Cond;
8381 SDValue Op0 = Op.getOperand(0);
8382 SDValue Op1 = Op.getOperand(1);
8383 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008384 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008385 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8386 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008387 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008388
8389 if (isFP) {
8390 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008391 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008392 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008393
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 bool Swap = false;
8395
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008396 // SSE Condition code mapping:
8397 // 0 - EQ
8398 // 1 - LT
8399 // 2 - LE
8400 // 3 - UNORD
8401 // 4 - NEQ
8402 // 5 - NLT
8403 // 6 - NLE
8404 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008405 switch (SetCCOpcode) {
8406 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008407 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008408 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008409 case ISD::SETOGT:
8410 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008411 case ISD::SETLT:
8412 case ISD::SETOLT: SSECC = 1; break;
8413 case ISD::SETOGE:
8414 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 case ISD::SETLE:
8416 case ISD::SETOLE: SSECC = 2; break;
8417 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008418 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008419 case ISD::SETNE: SSECC = 4; break;
8420 case ISD::SETULE: Swap = true;
8421 case ISD::SETUGE: SSECC = 5; break;
8422 case ISD::SETULT: Swap = true;
8423 case ISD::SETUGT: SSECC = 6; break;
8424 case ISD::SETO: SSECC = 7; break;
8425 }
8426 if (Swap)
8427 std::swap(Op0, Op1);
8428
Nate Begemanfb8ead02008-07-25 19:05:58 +00008429 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008430 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008431 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008432 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008433 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8434 DAG.getConstant(3, MVT::i8));
8435 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8436 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008437 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008438 }
8439 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008440 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008441 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8442 DAG.getConstant(7, MVT::i8));
8443 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8444 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008445 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008446 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008447 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008448 }
8449 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008450 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8451 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008453
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008454 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008455 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008456 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008457
Nate Begeman30a0de92008-07-17 16:51:19 +00008458 // We are handling one of the integer comparisons here. Since SSE only has
8459 // GT and EQ comparisons for integer, swapping operands and multiple
8460 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008461 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008462 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Nate Begeman30a0de92008-07-17 16:51:19 +00008464 switch (SetCCOpcode) {
8465 default: break;
8466 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008467 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008469 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008471 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008473 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008474 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008475 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008476 }
8477 if (Swap)
8478 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008479
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008480 // Check that the operation in question is available (most are plain SSE2,
8481 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008482 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008483 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008484 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008485 return SDValue();
8486
Nate Begeman30a0de92008-07-17 16:51:19 +00008487 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8488 // bits of the inputs before performing those operations.
8489 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008490 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008491 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8492 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008493 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008494 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8495 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008496 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8497 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Dale Johannesenace16102009-02-03 19:33:06 +00008500 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008501
8502 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008503 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008504 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008505
Nate Begeman30a0de92008-07-17 16:51:19 +00008506 return Result;
8507}
Evan Cheng0488db92007-09-25 01:57:46 +00008508
Evan Cheng370e5342008-12-03 08:38:43 +00008509// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008510static bool isX86LogicalCmp(SDValue Op) {
8511 unsigned Opc = Op.getNode()->getOpcode();
8512 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8513 return true;
8514 if (Op.getResNo() == 1 &&
8515 (Opc == X86ISD::ADD ||
8516 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008517 Opc == X86ISD::ADC ||
8518 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008519 Opc == X86ISD::SMUL ||
8520 Opc == X86ISD::UMUL ||
8521 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008522 Opc == X86ISD::DEC ||
8523 Opc == X86ISD::OR ||
8524 Opc == X86ISD::XOR ||
8525 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008526 return true;
8527
Chris Lattner9637d5b2010-12-05 07:49:54 +00008528 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8529 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008530
Dan Gohman076aee32009-03-04 19:44:21 +00008531 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008532}
8533
Chris Lattnera2b56002010-12-05 01:23:24 +00008534static bool isZero(SDValue V) {
8535 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8536 return C && C->isNullValue();
8537}
8538
Chris Lattner96908b12010-12-05 02:00:51 +00008539static bool isAllOnes(SDValue V) {
8540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8541 return C && C->isAllOnesValue();
8542}
8543
Dan Gohmand858e902010-04-17 15:26:15 +00008544SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008545 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008546 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 SDValue Op1 = Op.getOperand(1);
8548 SDValue Op2 = Op.getOperand(2);
8549 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008550 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008551
Dan Gohman1a492952009-10-20 16:22:37 +00008552 if (Cond.getOpcode() == ISD::SETCC) {
8553 SDValue NewCond = LowerSETCC(Cond, DAG);
8554 if (NewCond.getNode())
8555 Cond = NewCond;
8556 }
Evan Cheng734503b2006-09-11 02:19:56 +00008557
Chris Lattnera2b56002010-12-05 01:23:24 +00008558 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008559 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008561 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008562 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008563 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8564 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008565 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008566
Chris Lattnera2b56002010-12-05 01:23:24 +00008567 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008568
8569 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008570 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8571 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008572
8573 SDValue CmpOp0 = Cmp.getOperand(0);
8574 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8575 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008576
Chris Lattner96908b12010-12-05 02:00:51 +00008577 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8579 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008580
Chris Lattner96908b12010-12-05 02:00:51 +00008581 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8582 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008583
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008584 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008585 if (N2C == 0 || !N2C->isNullValue())
8586 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8587 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008588 }
8589 }
8590
Chris Lattnera2b56002010-12-05 01:23:24 +00008591 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008592 if (Cond.getOpcode() == ISD::AND &&
8593 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8594 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008595 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008596 Cond = Cond.getOperand(0);
8597 }
8598
Evan Cheng3f41d662007-10-08 22:16:29 +00008599 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8600 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008601 unsigned CondOpcode = Cond.getOpcode();
8602 if (CondOpcode == X86ISD::SETCC ||
8603 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008604 CC = Cond.getOperand(0);
8605
Dan Gohman475871a2008-07-27 21:46:04 +00008606 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008607 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008608 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Evan Cheng3f41d662007-10-08 22:16:29 +00008610 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008611 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008612 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008613 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008614
Chris Lattnerd1980a52009-03-12 06:52:53 +00008615 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8616 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008617 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008618 addTest = false;
8619 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008620 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8621 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8622 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8623 Cond.getOperand(0).getValueType() != MVT::i8)) {
8624 SDValue LHS = Cond.getOperand(0);
8625 SDValue RHS = Cond.getOperand(1);
8626 unsigned X86Opcode;
8627 unsigned X86Cond;
8628 SDVTList VTs;
8629 switch (CondOpcode) {
8630 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8631 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8632 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8633 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8634 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8635 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8636 default: llvm_unreachable("unexpected overflowing operator");
8637 }
8638 if (CondOpcode == ISD::UMULO)
8639 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8640 MVT::i32);
8641 else
8642 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8643
8644 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8645
8646 if (CondOpcode == ISD::UMULO)
8647 Cond = X86Op.getValue(2);
8648 else
8649 Cond = X86Op.getValue(1);
8650
8651 CC = DAG.getConstant(X86Cond, MVT::i8);
8652 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008653 }
8654
8655 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008656 // Look pass the truncate.
8657 if (Cond.getOpcode() == ISD::TRUNCATE)
8658 Cond = Cond.getOperand(0);
8659
8660 // We know the result of AND is compared against zero. Try to match
8661 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008662 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008663 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008664 if (NewSetCC.getNode()) {
8665 CC = NewSetCC.getOperand(0);
8666 Cond = NewSetCC.getOperand(1);
8667 addTest = false;
8668 }
8669 }
8670 }
8671
8672 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008674 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008675 }
8676
Benjamin Kramere915ff32010-12-22 23:09:28 +00008677 // a < b ? -1 : 0 -> RES = ~setcc_carry
8678 // a < b ? 0 : -1 -> RES = setcc_carry
8679 // a >= b ? -1 : 0 -> RES = setcc_carry
8680 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8681 if (Cond.getOpcode() == X86ISD::CMP) {
8682 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8683
8684 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8685 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8686 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8687 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8688 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8689 return DAG.getNOT(DL, Res, Res.getValueType());
8690 return Res;
8691 }
8692 }
8693
Evan Cheng0488db92007-09-25 01:57:46 +00008694 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8695 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008696 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008697 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008698 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008699}
8700
Evan Cheng370e5342008-12-03 08:38:43 +00008701// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8702// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8703// from the AND / OR.
8704static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8705 Opc = Op.getOpcode();
8706 if (Opc != ISD::OR && Opc != ISD::AND)
8707 return false;
8708 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8709 Op.getOperand(0).hasOneUse() &&
8710 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8711 Op.getOperand(1).hasOneUse());
8712}
8713
Evan Cheng961d6d42009-02-02 08:19:07 +00008714// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8715// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008716static bool isXor1OfSetCC(SDValue Op) {
8717 if (Op.getOpcode() != ISD::XOR)
8718 return false;
8719 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8720 if (N1C && N1C->getAPIntValue() == 1) {
8721 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8722 Op.getOperand(0).hasOneUse();
8723 }
8724 return false;
8725}
8726
Dan Gohmand858e902010-04-17 15:26:15 +00008727SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008728 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008729 SDValue Chain = Op.getOperand(0);
8730 SDValue Cond = Op.getOperand(1);
8731 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008732 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008733 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008734 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008735
Dan Gohman1a492952009-10-20 16:22:37 +00008736 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008737 // Check for setcc([su]{add,sub,mul}o == 0).
8738 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8739 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8740 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8741 Cond.getOperand(0).getResNo() == 1 &&
8742 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8743 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8744 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8745 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8746 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8747 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8748 Inverted = true;
8749 Cond = Cond.getOperand(0);
8750 } else {
8751 SDValue NewCond = LowerSETCC(Cond, DAG);
8752 if (NewCond.getNode())
8753 Cond = NewCond;
8754 }
Dan Gohman1a492952009-10-20 16:22:37 +00008755 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008756#if 0
8757 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008758 else if (Cond.getOpcode() == X86ISD::ADD ||
8759 Cond.getOpcode() == X86ISD::SUB ||
8760 Cond.getOpcode() == X86ISD::SMUL ||
8761 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008762 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008763#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008764
Evan Chengad9c0a32009-12-15 00:53:42 +00008765 // Look pass (and (setcc_carry (cmp ...)), 1).
8766 if (Cond.getOpcode() == ISD::AND &&
8767 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8768 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008769 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008770 Cond = Cond.getOperand(0);
8771 }
8772
Evan Cheng3f41d662007-10-08 22:16:29 +00008773 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8774 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008775 unsigned CondOpcode = Cond.getOpcode();
8776 if (CondOpcode == X86ISD::SETCC ||
8777 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008778 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008779
Dan Gohman475871a2008-07-27 21:46:04 +00008780 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008781 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008782 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008783 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008784 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008785 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008786 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008787 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008788 default: break;
8789 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008790 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008791 // These can only come from an arithmetic instruction with overflow,
8792 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008793 Cond = Cond.getNode()->getOperand(1);
8794 addTest = false;
8795 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008796 }
Evan Cheng0488db92007-09-25 01:57:46 +00008797 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008798 }
8799 CondOpcode = Cond.getOpcode();
8800 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8801 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8802 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8803 Cond.getOperand(0).getValueType() != MVT::i8)) {
8804 SDValue LHS = Cond.getOperand(0);
8805 SDValue RHS = Cond.getOperand(1);
8806 unsigned X86Opcode;
8807 unsigned X86Cond;
8808 SDVTList VTs;
8809 switch (CondOpcode) {
8810 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8811 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8812 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8813 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8814 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8815 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8816 default: llvm_unreachable("unexpected overflowing operator");
8817 }
8818 if (Inverted)
8819 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8820 if (CondOpcode == ISD::UMULO)
8821 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8822 MVT::i32);
8823 else
8824 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8825
8826 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8827
8828 if (CondOpcode == ISD::UMULO)
8829 Cond = X86Op.getValue(2);
8830 else
8831 Cond = X86Op.getValue(1);
8832
8833 CC = DAG.getConstant(X86Cond, MVT::i8);
8834 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008835 } else {
8836 unsigned CondOpc;
8837 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8838 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008839 if (CondOpc == ISD::OR) {
8840 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8841 // two branches instead of an explicit OR instruction with a
8842 // separate test.
8843 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008844 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008845 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008846 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008847 Chain, Dest, CC, Cmp);
8848 CC = Cond.getOperand(1).getOperand(0);
8849 Cond = Cmp;
8850 addTest = false;
8851 }
8852 } else { // ISD::AND
8853 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8854 // two branches instead of an explicit AND instruction with a
8855 // separate test. However, we only do this if this block doesn't
8856 // have a fall-through edge, because this requires an explicit
8857 // jmp when the condition is false.
8858 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008859 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008860 Op.getNode()->hasOneUse()) {
8861 X86::CondCode CCode =
8862 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8863 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008865 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008866 // Look for an unconditional branch following this conditional branch.
8867 // We need this because we need to reverse the successors in order
8868 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008869 if (User->getOpcode() == ISD::BR) {
8870 SDValue FalseBB = User->getOperand(1);
8871 SDNode *NewBR =
8872 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008873 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008874 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008875 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008876
Dale Johannesene4d209d2009-02-03 20:21:25 +00008877 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008878 Chain, Dest, CC, Cmp);
8879 X86::CondCode CCode =
8880 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8881 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008883 Cond = Cmp;
8884 addTest = false;
8885 }
8886 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008887 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008888 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8889 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8890 // It should be transformed during dag combiner except when the condition
8891 // is set by a arithmetics with overflow node.
8892 X86::CondCode CCode =
8893 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8894 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008895 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008896 Cond = Cond.getOperand(0).getOperand(1);
8897 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008898 } else if (Cond.getOpcode() == ISD::SETCC &&
8899 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8900 // For FCMP_OEQ, we can emit
8901 // two branches instead of an explicit AND instruction with a
8902 // separate test. However, we only do this if this block doesn't
8903 // have a fall-through edge, because this requires an explicit
8904 // jmp when the condition is false.
8905 if (Op.getNode()->hasOneUse()) {
8906 SDNode *User = *Op.getNode()->use_begin();
8907 // Look for an unconditional branch following this conditional branch.
8908 // We need this because we need to reverse the successors in order
8909 // to implement FCMP_OEQ.
8910 if (User->getOpcode() == ISD::BR) {
8911 SDValue FalseBB = User->getOperand(1);
8912 SDNode *NewBR =
8913 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8914 assert(NewBR == User);
8915 (void)NewBR;
8916 Dest = FalseBB;
8917
8918 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8919 Cond.getOperand(0), Cond.getOperand(1));
8920 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8921 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8922 Chain, Dest, CC, Cmp);
8923 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8924 Cond = Cmp;
8925 addTest = false;
8926 }
8927 }
8928 } else if (Cond.getOpcode() == ISD::SETCC &&
8929 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8930 // For FCMP_UNE, we can emit
8931 // two branches instead of an explicit AND instruction with a
8932 // separate test. However, we only do this if this block doesn't
8933 // have a fall-through edge, because this requires an explicit
8934 // jmp when the condition is false.
8935 if (Op.getNode()->hasOneUse()) {
8936 SDNode *User = *Op.getNode()->use_begin();
8937 // Look for an unconditional branch following this conditional branch.
8938 // We need this because we need to reverse the successors in order
8939 // to implement FCMP_UNE.
8940 if (User->getOpcode() == ISD::BR) {
8941 SDValue FalseBB = User->getOperand(1);
8942 SDNode *NewBR =
8943 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8944 assert(NewBR == User);
8945 (void)NewBR;
8946
8947 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8948 Cond.getOperand(0), Cond.getOperand(1));
8949 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8950 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8951 Chain, Dest, CC, Cmp);
8952 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8953 Cond = Cmp;
8954 addTest = false;
8955 Dest = FalseBB;
8956 }
8957 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008958 }
Evan Cheng0488db92007-09-25 01:57:46 +00008959 }
8960
8961 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008962 // Look pass the truncate.
8963 if (Cond.getOpcode() == ISD::TRUNCATE)
8964 Cond = Cond.getOperand(0);
8965
8966 // We know the result of AND is compared against zero. Try to match
8967 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008968 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008969 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8970 if (NewSetCC.getNode()) {
8971 CC = NewSetCC.getOperand(0);
8972 Cond = NewSetCC.getOperand(1);
8973 addTest = false;
8974 }
8975 }
8976 }
8977
8978 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008980 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008981 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008982 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008983 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008984}
8985
Anton Korobeynikove060b532007-04-17 19:34:00 +00008986
8987// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8988// Calls to _alloca is needed to probe the stack when allocating more than 4k
8989// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8990// that the guard pages used by the OS virtual memory manager are allocated in
8991// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008992SDValue
8993X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008994 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008995 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008996 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008998 "are being used");
8999 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009000 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009001
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009002 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009003 SDValue Chain = Op.getOperand(0);
9004 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009005 // FIXME: Ensure alignment here
9006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 bool Is64Bit = Subtarget->is64Bit();
9008 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009009
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009010 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009011 MachineFunction &MF = DAG.getMachineFunction();
9012 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 if (Is64Bit) {
9015 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009016 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009017 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009018
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009019 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9020 I != E; I++)
9021 if (I->hasNestAttr())
9022 report_fatal_error("Cannot use segmented stacks with functions that "
9023 "have nested arguments.");
9024 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009025
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009026 const TargetRegisterClass *AddrRegClass =
9027 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9028 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9029 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9030 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9031 DAG.getRegister(Vreg, SPTy));
9032 SDValue Ops1[2] = { Value, Chain };
9033 return DAG.getMergeValues(Ops1, 2, dl);
9034 } else {
9035 SDValue Flag;
9036 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009037
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009038 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9039 Flag = Chain.getValue(1);
9040 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009041
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009042 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9043 Flag = Chain.getValue(1);
9044
9045 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9046
9047 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9048 return DAG.getMergeValues(Ops1, 2, dl);
9049 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009050}
9051
Dan Gohmand858e902010-04-17 15:26:15 +00009052SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009053 MachineFunction &MF = DAG.getMachineFunction();
9054 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9055
Dan Gohman69de1932008-02-06 22:27:42 +00009056 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009058
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009059 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009060 // vastart just stores the address of the VarArgsFrameIndex slot into the
9061 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009062 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9063 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009064 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9065 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009066 }
9067
9068 // __va_list_tag:
9069 // gp_offset (0 - 6 * 8)
9070 // fp_offset (48 - 48 + 8 * 16)
9071 // overflow_arg_area (point to parameters coming in memory).
9072 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009073 SmallVector<SDValue, 8> MemOps;
9074 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009075 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009077 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9078 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009079 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009080 MemOps.push_back(Store);
9081
9082 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009084 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009085 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009086 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9087 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009088 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009089 MemOps.push_back(Store);
9090
9091 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009092 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009094 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9095 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009096 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9097 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009098 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009099 MemOps.push_back(Store);
9100
9101 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009102 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009103 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009104 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9105 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009106 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9107 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009108 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009109 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009110 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009111}
9112
Dan Gohmand858e902010-04-17 15:26:15 +00009113SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009114 assert(Subtarget->is64Bit() &&
9115 "LowerVAARG only handles 64-bit va_arg!");
9116 assert((Subtarget->isTargetLinux() ||
9117 Subtarget->isTargetDarwin()) &&
9118 "Unhandled target in LowerVAARG");
9119 assert(Op.getNode()->getNumOperands() == 4);
9120 SDValue Chain = Op.getOperand(0);
9121 SDValue SrcPtr = Op.getOperand(1);
9122 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9123 unsigned Align = Op.getConstantOperandVal(3);
9124 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009125
Dan Gohman320afb82010-10-12 18:00:49 +00009126 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009127 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009128 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9129 uint8_t ArgMode;
9130
9131 // Decide which area this value should be read from.
9132 // TODO: Implement the AMD64 ABI in its entirety. This simple
9133 // selection mechanism works only for the basic types.
9134 if (ArgVT == MVT::f80) {
9135 llvm_unreachable("va_arg for f80 not yet implemented");
9136 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9137 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9138 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9139 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9140 } else {
9141 llvm_unreachable("Unhandled argument type in LowerVAARG");
9142 }
9143
9144 if (ArgMode == 2) {
9145 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009146 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009147 !(DAG.getMachineFunction()
9148 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009149 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009150 }
9151
9152 // Insert VAARG_64 node into the DAG
9153 // VAARG_64 returns two values: Variable Argument Address, Chain
9154 SmallVector<SDValue, 11> InstOps;
9155 InstOps.push_back(Chain);
9156 InstOps.push_back(SrcPtr);
9157 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9158 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9159 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9160 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9161 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9162 VTs, &InstOps[0], InstOps.size(),
9163 MVT::i64,
9164 MachinePointerInfo(SV),
9165 /*Align=*/0,
9166 /*Volatile=*/false,
9167 /*ReadMem=*/true,
9168 /*WriteMem=*/true);
9169 Chain = VAARG.getValue(1);
9170
9171 // Load the next argument and return it
9172 return DAG.getLoad(ArgVT, dl,
9173 Chain,
9174 VAARG,
9175 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009176 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009177}
9178
Dan Gohmand858e902010-04-17 15:26:15 +00009179SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009180 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009181 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009182 SDValue Chain = Op.getOperand(0);
9183 SDValue DstPtr = Op.getOperand(1);
9184 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009185 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9186 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009187 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009188
Chris Lattnere72f2022010-09-21 05:40:29 +00009189 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009190 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009191 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009192 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009193}
9194
Craig Topper80e46362012-01-23 06:16:53 +00009195// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9196// may or may not be a constant. Takes immediate version of shift as input.
9197static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9198 SDValue SrcOp, SDValue ShAmt,
9199 SelectionDAG &DAG) {
9200 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9201
9202 if (isa<ConstantSDNode>(ShAmt)) {
9203 switch (Opc) {
9204 default: llvm_unreachable("Unknown target vector shift node");
9205 case X86ISD::VSHLI:
9206 case X86ISD::VSRLI:
9207 case X86ISD::VSRAI:
9208 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9209 }
9210 }
9211
9212 // Change opcode to non-immediate version
9213 switch (Opc) {
9214 default: llvm_unreachable("Unknown target vector shift node");
9215 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9216 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9217 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9218 }
9219
9220 // Need to build a vector containing shift amount
9221 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9222 SDValue ShOps[4];
9223 ShOps[0] = ShAmt;
9224 ShOps[1] = DAG.getConstant(0, MVT::i32);
9225 ShOps[2] = DAG.getUNDEF(MVT::i32);
9226 ShOps[3] = DAG.getUNDEF(MVT::i32);
9227 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9228 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9229 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9230}
9231
Dan Gohman475871a2008-07-27 21:46:04 +00009232SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009233X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009234 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009235 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009236 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009237 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009238 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 case Intrinsic::x86_sse_comieq_ss:
9240 case Intrinsic::x86_sse_comilt_ss:
9241 case Intrinsic::x86_sse_comile_ss:
9242 case Intrinsic::x86_sse_comigt_ss:
9243 case Intrinsic::x86_sse_comige_ss:
9244 case Intrinsic::x86_sse_comineq_ss:
9245 case Intrinsic::x86_sse_ucomieq_ss:
9246 case Intrinsic::x86_sse_ucomilt_ss:
9247 case Intrinsic::x86_sse_ucomile_ss:
9248 case Intrinsic::x86_sse_ucomigt_ss:
9249 case Intrinsic::x86_sse_ucomige_ss:
9250 case Intrinsic::x86_sse_ucomineq_ss:
9251 case Intrinsic::x86_sse2_comieq_sd:
9252 case Intrinsic::x86_sse2_comilt_sd:
9253 case Intrinsic::x86_sse2_comile_sd:
9254 case Intrinsic::x86_sse2_comigt_sd:
9255 case Intrinsic::x86_sse2_comige_sd:
9256 case Intrinsic::x86_sse2_comineq_sd:
9257 case Intrinsic::x86_sse2_ucomieq_sd:
9258 case Intrinsic::x86_sse2_ucomilt_sd:
9259 case Intrinsic::x86_sse2_ucomile_sd:
9260 case Intrinsic::x86_sse2_ucomigt_sd:
9261 case Intrinsic::x86_sse2_ucomige_sd:
9262 case Intrinsic::x86_sse2_ucomineq_sd: {
9263 unsigned Opc = 0;
9264 ISD::CondCode CC = ISD::SETCC_INVALID;
9265 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009266 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009267 case Intrinsic::x86_sse_comieq_ss:
9268 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009269 Opc = X86ISD::COMI;
9270 CC = ISD::SETEQ;
9271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009273 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009274 Opc = X86ISD::COMI;
9275 CC = ISD::SETLT;
9276 break;
9277 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009278 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009279 Opc = X86ISD::COMI;
9280 CC = ISD::SETLE;
9281 break;
9282 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009283 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009284 Opc = X86ISD::COMI;
9285 CC = ISD::SETGT;
9286 break;
9287 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009288 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009289 Opc = X86ISD::COMI;
9290 CC = ISD::SETGE;
9291 break;
9292 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009293 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009294 Opc = X86ISD::COMI;
9295 CC = ISD::SETNE;
9296 break;
9297 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009298 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009299 Opc = X86ISD::UCOMI;
9300 CC = ISD::SETEQ;
9301 break;
9302 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009303 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009304 Opc = X86ISD::UCOMI;
9305 CC = ISD::SETLT;
9306 break;
9307 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009308 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009309 Opc = X86ISD::UCOMI;
9310 CC = ISD::SETLE;
9311 break;
9312 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009313 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009314 Opc = X86ISD::UCOMI;
9315 CC = ISD::SETGT;
9316 break;
9317 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009318 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009319 Opc = X86ISD::UCOMI;
9320 CC = ISD::SETGE;
9321 break;
9322 case Intrinsic::x86_sse_ucomineq_ss:
9323 case Intrinsic::x86_sse2_ucomineq_sd:
9324 Opc = X86ISD::UCOMI;
9325 CC = ISD::SETNE;
9326 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009327 }
Evan Cheng734503b2006-09-11 02:19:56 +00009328
Dan Gohman475871a2008-07-27 21:46:04 +00009329 SDValue LHS = Op.getOperand(1);
9330 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009331 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009332 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9334 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9335 DAG.getConstant(X86CC, MVT::i8), Cond);
9336 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009337 }
Craig Topper86c7c582012-01-30 01:10:15 +00009338 // XOP comparison intrinsics
9339 case Intrinsic::x86_xop_vpcomltb:
9340 case Intrinsic::x86_xop_vpcomltw:
9341 case Intrinsic::x86_xop_vpcomltd:
9342 case Intrinsic::x86_xop_vpcomltq:
9343 case Intrinsic::x86_xop_vpcomltub:
9344 case Intrinsic::x86_xop_vpcomltuw:
9345 case Intrinsic::x86_xop_vpcomltud:
9346 case Intrinsic::x86_xop_vpcomltuq:
9347 case Intrinsic::x86_xop_vpcomleb:
9348 case Intrinsic::x86_xop_vpcomlew:
9349 case Intrinsic::x86_xop_vpcomled:
9350 case Intrinsic::x86_xop_vpcomleq:
9351 case Intrinsic::x86_xop_vpcomleub:
9352 case Intrinsic::x86_xop_vpcomleuw:
9353 case Intrinsic::x86_xop_vpcomleud:
9354 case Intrinsic::x86_xop_vpcomleuq:
9355 case Intrinsic::x86_xop_vpcomgtb:
9356 case Intrinsic::x86_xop_vpcomgtw:
9357 case Intrinsic::x86_xop_vpcomgtd:
9358 case Intrinsic::x86_xop_vpcomgtq:
9359 case Intrinsic::x86_xop_vpcomgtub:
9360 case Intrinsic::x86_xop_vpcomgtuw:
9361 case Intrinsic::x86_xop_vpcomgtud:
9362 case Intrinsic::x86_xop_vpcomgtuq:
9363 case Intrinsic::x86_xop_vpcomgeb:
9364 case Intrinsic::x86_xop_vpcomgew:
9365 case Intrinsic::x86_xop_vpcomged:
9366 case Intrinsic::x86_xop_vpcomgeq:
9367 case Intrinsic::x86_xop_vpcomgeub:
9368 case Intrinsic::x86_xop_vpcomgeuw:
9369 case Intrinsic::x86_xop_vpcomgeud:
9370 case Intrinsic::x86_xop_vpcomgeuq:
9371 case Intrinsic::x86_xop_vpcomeqb:
9372 case Intrinsic::x86_xop_vpcomeqw:
9373 case Intrinsic::x86_xop_vpcomeqd:
9374 case Intrinsic::x86_xop_vpcomeqq:
9375 case Intrinsic::x86_xop_vpcomequb:
9376 case Intrinsic::x86_xop_vpcomequw:
9377 case Intrinsic::x86_xop_vpcomequd:
9378 case Intrinsic::x86_xop_vpcomequq:
9379 case Intrinsic::x86_xop_vpcomneb:
9380 case Intrinsic::x86_xop_vpcomnew:
9381 case Intrinsic::x86_xop_vpcomned:
9382 case Intrinsic::x86_xop_vpcomneq:
9383 case Intrinsic::x86_xop_vpcomneub:
9384 case Intrinsic::x86_xop_vpcomneuw:
9385 case Intrinsic::x86_xop_vpcomneud:
9386 case Intrinsic::x86_xop_vpcomneuq:
9387 case Intrinsic::x86_xop_vpcomfalseb:
9388 case Intrinsic::x86_xop_vpcomfalsew:
9389 case Intrinsic::x86_xop_vpcomfalsed:
9390 case Intrinsic::x86_xop_vpcomfalseq:
9391 case Intrinsic::x86_xop_vpcomfalseub:
9392 case Intrinsic::x86_xop_vpcomfalseuw:
9393 case Intrinsic::x86_xop_vpcomfalseud:
9394 case Intrinsic::x86_xop_vpcomfalseuq:
9395 case Intrinsic::x86_xop_vpcomtrueb:
9396 case Intrinsic::x86_xop_vpcomtruew:
9397 case Intrinsic::x86_xop_vpcomtrued:
9398 case Intrinsic::x86_xop_vpcomtrueq:
9399 case Intrinsic::x86_xop_vpcomtrueub:
9400 case Intrinsic::x86_xop_vpcomtrueuw:
9401 case Intrinsic::x86_xop_vpcomtrueud:
9402 case Intrinsic::x86_xop_vpcomtrueuq: {
9403 unsigned CC = 0;
9404 unsigned Opc = 0;
9405
9406 switch (IntNo) {
9407 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9408 case Intrinsic::x86_xop_vpcomltb:
9409 case Intrinsic::x86_xop_vpcomltw:
9410 case Intrinsic::x86_xop_vpcomltd:
9411 case Intrinsic::x86_xop_vpcomltq:
9412 CC = 0;
9413 Opc = X86ISD::VPCOM;
9414 break;
9415 case Intrinsic::x86_xop_vpcomltub:
9416 case Intrinsic::x86_xop_vpcomltuw:
9417 case Intrinsic::x86_xop_vpcomltud:
9418 case Intrinsic::x86_xop_vpcomltuq:
9419 CC = 0;
9420 Opc = X86ISD::VPCOMU;
9421 break;
9422 case Intrinsic::x86_xop_vpcomleb:
9423 case Intrinsic::x86_xop_vpcomlew:
9424 case Intrinsic::x86_xop_vpcomled:
9425 case Intrinsic::x86_xop_vpcomleq:
9426 CC = 1;
9427 Opc = X86ISD::VPCOM;
9428 break;
9429 case Intrinsic::x86_xop_vpcomleub:
9430 case Intrinsic::x86_xop_vpcomleuw:
9431 case Intrinsic::x86_xop_vpcomleud:
9432 case Intrinsic::x86_xop_vpcomleuq:
9433 CC = 1;
9434 Opc = X86ISD::VPCOMU;
9435 break;
9436 case Intrinsic::x86_xop_vpcomgtb:
9437 case Intrinsic::x86_xop_vpcomgtw:
9438 case Intrinsic::x86_xop_vpcomgtd:
9439 case Intrinsic::x86_xop_vpcomgtq:
9440 CC = 2;
9441 Opc = X86ISD::VPCOM;
9442 break;
9443 case Intrinsic::x86_xop_vpcomgtub:
9444 case Intrinsic::x86_xop_vpcomgtuw:
9445 case Intrinsic::x86_xop_vpcomgtud:
9446 case Intrinsic::x86_xop_vpcomgtuq:
9447 CC = 2;
9448 Opc = X86ISD::VPCOMU;
9449 break;
9450 case Intrinsic::x86_xop_vpcomgeb:
9451 case Intrinsic::x86_xop_vpcomgew:
9452 case Intrinsic::x86_xop_vpcomged:
9453 case Intrinsic::x86_xop_vpcomgeq:
9454 CC = 3;
9455 Opc = X86ISD::VPCOM;
9456 break;
9457 case Intrinsic::x86_xop_vpcomgeub:
9458 case Intrinsic::x86_xop_vpcomgeuw:
9459 case Intrinsic::x86_xop_vpcomgeud:
9460 case Intrinsic::x86_xop_vpcomgeuq:
9461 CC = 3;
9462 Opc = X86ISD::VPCOMU;
9463 break;
9464 case Intrinsic::x86_xop_vpcomeqb:
9465 case Intrinsic::x86_xop_vpcomeqw:
9466 case Intrinsic::x86_xop_vpcomeqd:
9467 case Intrinsic::x86_xop_vpcomeqq:
9468 CC = 4;
9469 Opc = X86ISD::VPCOM;
9470 break;
9471 case Intrinsic::x86_xop_vpcomequb:
9472 case Intrinsic::x86_xop_vpcomequw:
9473 case Intrinsic::x86_xop_vpcomequd:
9474 case Intrinsic::x86_xop_vpcomequq:
9475 CC = 4;
9476 Opc = X86ISD::VPCOMU;
9477 break;
9478 case Intrinsic::x86_xop_vpcomneb:
9479 case Intrinsic::x86_xop_vpcomnew:
9480 case Intrinsic::x86_xop_vpcomned:
9481 case Intrinsic::x86_xop_vpcomneq:
9482 CC = 5;
9483 Opc = X86ISD::VPCOM;
9484 break;
9485 case Intrinsic::x86_xop_vpcomneub:
9486 case Intrinsic::x86_xop_vpcomneuw:
9487 case Intrinsic::x86_xop_vpcomneud:
9488 case Intrinsic::x86_xop_vpcomneuq:
9489 CC = 5;
9490 Opc = X86ISD::VPCOMU;
9491 break;
9492 case Intrinsic::x86_xop_vpcomfalseb:
9493 case Intrinsic::x86_xop_vpcomfalsew:
9494 case Intrinsic::x86_xop_vpcomfalsed:
9495 case Intrinsic::x86_xop_vpcomfalseq:
9496 CC = 6;
9497 Opc = X86ISD::VPCOM;
9498 break;
9499 case Intrinsic::x86_xop_vpcomfalseub:
9500 case Intrinsic::x86_xop_vpcomfalseuw:
9501 case Intrinsic::x86_xop_vpcomfalseud:
9502 case Intrinsic::x86_xop_vpcomfalseuq:
9503 CC = 6;
9504 Opc = X86ISD::VPCOMU;
9505 break;
9506 case Intrinsic::x86_xop_vpcomtrueb:
9507 case Intrinsic::x86_xop_vpcomtruew:
9508 case Intrinsic::x86_xop_vpcomtrued:
9509 case Intrinsic::x86_xop_vpcomtrueq:
9510 CC = 7;
9511 Opc = X86ISD::VPCOM;
9512 break;
9513 case Intrinsic::x86_xop_vpcomtrueub:
9514 case Intrinsic::x86_xop_vpcomtrueuw:
9515 case Intrinsic::x86_xop_vpcomtrueud:
9516 case Intrinsic::x86_xop_vpcomtrueuq:
9517 CC = 7;
9518 Opc = X86ISD::VPCOMU;
9519 break;
9520 }
9521
9522 SDValue LHS = Op.getOperand(1);
9523 SDValue RHS = Op.getOperand(2);
9524 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9525 DAG.getConstant(CC, MVT::i8));
9526 }
9527
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009528 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009529 case Intrinsic::x86_sse2_pmulu_dq:
9530 case Intrinsic::x86_avx2_pmulu_dq:
9531 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9532 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009533 case Intrinsic::x86_sse3_hadd_ps:
9534 case Intrinsic::x86_sse3_hadd_pd:
9535 case Intrinsic::x86_avx_hadd_ps_256:
9536 case Intrinsic::x86_avx_hadd_pd_256:
9537 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2));
9539 case Intrinsic::x86_sse3_hsub_ps:
9540 case Intrinsic::x86_sse3_hsub_pd:
9541 case Intrinsic::x86_avx_hsub_ps_256:
9542 case Intrinsic::x86_avx_hsub_pd_256:
9543 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9544 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009545 case Intrinsic::x86_ssse3_phadd_w_128:
9546 case Intrinsic::x86_ssse3_phadd_d_128:
9547 case Intrinsic::x86_avx2_phadd_w:
9548 case Intrinsic::x86_avx2_phadd_d:
9549 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9550 Op.getOperand(1), Op.getOperand(2));
9551 case Intrinsic::x86_ssse3_phsub_w_128:
9552 case Intrinsic::x86_ssse3_phsub_d_128:
9553 case Intrinsic::x86_avx2_phsub_w:
9554 case Intrinsic::x86_avx2_phsub_d:
9555 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9556 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009557 case Intrinsic::x86_avx2_psllv_d:
9558 case Intrinsic::x86_avx2_psllv_q:
9559 case Intrinsic::x86_avx2_psllv_d_256:
9560 case Intrinsic::x86_avx2_psllv_q_256:
9561 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9562 Op.getOperand(1), Op.getOperand(2));
9563 case Intrinsic::x86_avx2_psrlv_d:
9564 case Intrinsic::x86_avx2_psrlv_q:
9565 case Intrinsic::x86_avx2_psrlv_d_256:
9566 case Intrinsic::x86_avx2_psrlv_q_256:
9567 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9568 Op.getOperand(1), Op.getOperand(2));
9569 case Intrinsic::x86_avx2_psrav_d:
9570 case Intrinsic::x86_avx2_psrav_d_256:
9571 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9572 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009573 case Intrinsic::x86_ssse3_pshuf_b_128:
9574 case Intrinsic::x86_avx2_pshuf_b:
9575 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9576 Op.getOperand(1), Op.getOperand(2));
9577 case Intrinsic::x86_ssse3_psign_b_128:
9578 case Intrinsic::x86_ssse3_psign_w_128:
9579 case Intrinsic::x86_ssse3_psign_d_128:
9580 case Intrinsic::x86_avx2_psign_b:
9581 case Intrinsic::x86_avx2_psign_w:
9582 case Intrinsic::x86_avx2_psign_d:
9583 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9584 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009585 case Intrinsic::x86_sse41_insertps:
9586 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9588 case Intrinsic::x86_avx_vperm2f128_ps_256:
9589 case Intrinsic::x86_avx_vperm2f128_pd_256:
9590 case Intrinsic::x86_avx_vperm2f128_si_256:
9591 case Intrinsic::x86_avx2_vperm2i128:
9592 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009594 case Intrinsic::x86_avx2_permd:
9595 case Intrinsic::x86_avx2_permps:
9596 // Operands intentionally swapped. Mask is last operand to intrinsic,
9597 // but second operand for node/intruction.
9598 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9599 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009600
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009601 // ptest and testp intrinsics. The intrinsic these come from are designed to
9602 // return an integer value, not just an instruction so lower it to the ptest
9603 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009604 case Intrinsic::x86_sse41_ptestz:
9605 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009606 case Intrinsic::x86_sse41_ptestnzc:
9607 case Intrinsic::x86_avx_ptestz_256:
9608 case Intrinsic::x86_avx_ptestc_256:
9609 case Intrinsic::x86_avx_ptestnzc_256:
9610 case Intrinsic::x86_avx_vtestz_ps:
9611 case Intrinsic::x86_avx_vtestc_ps:
9612 case Intrinsic::x86_avx_vtestnzc_ps:
9613 case Intrinsic::x86_avx_vtestz_pd:
9614 case Intrinsic::x86_avx_vtestc_pd:
9615 case Intrinsic::x86_avx_vtestnzc_pd:
9616 case Intrinsic::x86_avx_vtestz_ps_256:
9617 case Intrinsic::x86_avx_vtestc_ps_256:
9618 case Intrinsic::x86_avx_vtestnzc_ps_256:
9619 case Intrinsic::x86_avx_vtestz_pd_256:
9620 case Intrinsic::x86_avx_vtestc_pd_256:
9621 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9622 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009623 unsigned X86CC = 0;
9624 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009625 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009626 case Intrinsic::x86_avx_vtestz_ps:
9627 case Intrinsic::x86_avx_vtestz_pd:
9628 case Intrinsic::x86_avx_vtestz_ps_256:
9629 case Intrinsic::x86_avx_vtestz_pd_256:
9630 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009631 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009632 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009633 // ZF = 1
9634 X86CC = X86::COND_E;
9635 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009636 case Intrinsic::x86_avx_vtestc_ps:
9637 case Intrinsic::x86_avx_vtestc_pd:
9638 case Intrinsic::x86_avx_vtestc_ps_256:
9639 case Intrinsic::x86_avx_vtestc_pd_256:
9640 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009641 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009642 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009643 // CF = 1
9644 X86CC = X86::COND_B;
9645 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009646 case Intrinsic::x86_avx_vtestnzc_ps:
9647 case Intrinsic::x86_avx_vtestnzc_pd:
9648 case Intrinsic::x86_avx_vtestnzc_ps_256:
9649 case Intrinsic::x86_avx_vtestnzc_pd_256:
9650 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009651 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009652 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009653 // ZF and CF = 0
9654 X86CC = X86::COND_A;
9655 break;
9656 }
Eric Christopherfd179292009-08-27 18:07:15 +00009657
Eric Christopher71c67532009-07-29 00:28:05 +00009658 SDValue LHS = Op.getOperand(1);
9659 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009660 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9661 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009662 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9663 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9664 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009665 }
Evan Cheng5759f972008-05-04 09:15:50 +00009666
Craig Topper80e46362012-01-23 06:16:53 +00009667 // SSE/AVX shift intrinsics
9668 case Intrinsic::x86_sse2_psll_w:
9669 case Intrinsic::x86_sse2_psll_d:
9670 case Intrinsic::x86_sse2_psll_q:
9671 case Intrinsic::x86_avx2_psll_w:
9672 case Intrinsic::x86_avx2_psll_d:
9673 case Intrinsic::x86_avx2_psll_q:
9674 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9675 Op.getOperand(1), Op.getOperand(2));
9676 case Intrinsic::x86_sse2_psrl_w:
9677 case Intrinsic::x86_sse2_psrl_d:
9678 case Intrinsic::x86_sse2_psrl_q:
9679 case Intrinsic::x86_avx2_psrl_w:
9680 case Intrinsic::x86_avx2_psrl_d:
9681 case Intrinsic::x86_avx2_psrl_q:
9682 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9683 Op.getOperand(1), Op.getOperand(2));
9684 case Intrinsic::x86_sse2_psra_w:
9685 case Intrinsic::x86_sse2_psra_d:
9686 case Intrinsic::x86_avx2_psra_w:
9687 case Intrinsic::x86_avx2_psra_d:
9688 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9689 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009690 case Intrinsic::x86_sse2_pslli_w:
9691 case Intrinsic::x86_sse2_pslli_d:
9692 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009693 case Intrinsic::x86_avx2_pslli_w:
9694 case Intrinsic::x86_avx2_pslli_d:
9695 case Intrinsic::x86_avx2_pslli_q:
9696 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9697 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009698 case Intrinsic::x86_sse2_psrli_w:
9699 case Intrinsic::x86_sse2_psrli_d:
9700 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009701 case Intrinsic::x86_avx2_psrli_w:
9702 case Intrinsic::x86_avx2_psrli_d:
9703 case Intrinsic::x86_avx2_psrli_q:
9704 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9705 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009706 case Intrinsic::x86_sse2_psrai_w:
9707 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009708 case Intrinsic::x86_avx2_psrai_w:
9709 case Intrinsic::x86_avx2_psrai_d:
9710 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9711 Op.getOperand(1), Op.getOperand(2), DAG);
9712 // Fix vector shift instructions where the last operand is a non-immediate
9713 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009714 case Intrinsic::x86_mmx_pslli_w:
9715 case Intrinsic::x86_mmx_pslli_d:
9716 case Intrinsic::x86_mmx_pslli_q:
9717 case Intrinsic::x86_mmx_psrli_w:
9718 case Intrinsic::x86_mmx_psrli_d:
9719 case Intrinsic::x86_mmx_psrli_q:
9720 case Intrinsic::x86_mmx_psrai_w:
9721 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009722 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009723 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009724 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009725
9726 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009727 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009728 case Intrinsic::x86_mmx_pslli_w:
9729 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009730 break;
Craig Topper80e46362012-01-23 06:16:53 +00009731 case Intrinsic::x86_mmx_pslli_d:
9732 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009733 break;
Craig Topper80e46362012-01-23 06:16:53 +00009734 case Intrinsic::x86_mmx_pslli_q:
9735 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009736 break;
Craig Topper80e46362012-01-23 06:16:53 +00009737 case Intrinsic::x86_mmx_psrli_w:
9738 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009739 break;
Craig Topper80e46362012-01-23 06:16:53 +00009740 case Intrinsic::x86_mmx_psrli_d:
9741 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009742 break;
Craig Topper80e46362012-01-23 06:16:53 +00009743 case Intrinsic::x86_mmx_psrli_q:
9744 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009745 break;
Craig Topper80e46362012-01-23 06:16:53 +00009746 case Intrinsic::x86_mmx_psrai_w:
9747 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009748 break;
Craig Topper80e46362012-01-23 06:16:53 +00009749 case Intrinsic::x86_mmx_psrai_d:
9750 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009751 break;
Craig Topper80e46362012-01-23 06:16:53 +00009752 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009753 }
Mon P Wangefa42202009-09-03 19:56:25 +00009754
9755 // The vector shift intrinsics with scalars uses 32b shift amounts but
9756 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9757 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009758 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9759 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009760// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009761
Owen Andersone50ed302009-08-10 22:56:29 +00009762 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009763 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009764 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009766 Op.getOperand(1), ShAmt);
9767 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009768 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009769}
Evan Cheng72261582005-12-20 06:22:03 +00009770
Dan Gohmand858e902010-04-17 15:26:15 +00009771SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9772 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009773 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9774 MFI->setReturnAddressIsTaken(true);
9775
Bill Wendling64e87322009-01-16 19:25:27 +00009776 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009777 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009778
9779 if (Depth > 0) {
9780 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9781 SDValue Offset =
9782 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009783 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009784 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009785 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009786 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009787 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009788 }
9789
9790 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009791 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009792 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009793 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009794}
9795
Dan Gohmand858e902010-04-17 15:26:15 +00009796SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009797 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9798 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009799
Owen Andersone50ed302009-08-10 22:56:29 +00009800 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009801 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009802 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9803 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009804 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009805 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009806 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9807 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009808 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009809 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009810}
9811
Dan Gohman475871a2008-07-27 21:46:04 +00009812SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009813 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009814 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009815}
9816
Dan Gohmand858e902010-04-17 15:26:15 +00009817SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009818 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009819 SDValue Chain = Op.getOperand(0);
9820 SDValue Offset = Op.getOperand(1);
9821 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009822 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009823
Dan Gohmand8816272010-08-11 18:14:00 +00009824 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9825 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9826 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009827 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009828
Dan Gohmand8816272010-08-11 18:14:00 +00009829 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9830 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009831 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009832 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9833 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009834 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009835 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009836
Dale Johannesene4d209d2009-02-03 20:21:25 +00009837 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009839 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009840}
9841
Duncan Sands4a544a72011-09-06 13:37:06 +00009842SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9843 SelectionDAG &DAG) const {
9844 return Op.getOperand(0);
9845}
9846
9847SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9848 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009849 SDValue Root = Op.getOperand(0);
9850 SDValue Trmp = Op.getOperand(1); // trampoline
9851 SDValue FPtr = Op.getOperand(2); // nested function
9852 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009853 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854
Dan Gohman69de1932008-02-06 22:27:42 +00009855 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856
9857 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009858 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009859
9860 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009861 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9862 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009863
Evan Cheng0e6a0522011-07-18 20:57:22 +00009864 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9865 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009866
9867 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9868
9869 // Load the pointer to the nested function into R11.
9870 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009871 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009873 Addr, MachinePointerInfo(TrmpAddr),
9874 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009875
Owen Anderson825b72b2009-08-11 20:47:22 +00009876 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9877 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009878 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9879 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009880 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009881
9882 // Load the 'nest' parameter value into R10.
9883 // R10 is specified in X86CallingConv.td
9884 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9886 DAG.getConstant(10, MVT::i64));
9887 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009888 Addr, MachinePointerInfo(TrmpAddr, 10),
9889 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009890
Owen Anderson825b72b2009-08-11 20:47:22 +00009891 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9892 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009893 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9894 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009895 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009896
9897 // Jump to the nested function.
9898 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009899 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9900 DAG.getConstant(20, MVT::i64));
9901 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009902 Addr, MachinePointerInfo(TrmpAddr, 20),
9903 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009904
9905 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009906 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9907 DAG.getConstant(22, MVT::i64));
9908 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 MachinePointerInfo(TrmpAddr, 22),
9910 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009911
Duncan Sands4a544a72011-09-06 13:37:06 +00009912 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009913 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009914 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009915 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009916 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009917 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918
9919 switch (CC) {
9920 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009921 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009922 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009923 case CallingConv::X86_StdCall: {
9924 // Pass 'nest' parameter in ECX.
9925 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009926 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009927
9928 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009929 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009930 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009931
Chris Lattner58d74912008-03-12 17:45:29 +00009932 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009933 unsigned InRegCount = 0;
9934 unsigned Idx = 1;
9935
9936 for (FunctionType::param_iterator I = FTy->param_begin(),
9937 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009938 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009939 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009940 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009941
9942 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009943 report_fatal_error("Nest register in use - reduce number of inreg"
9944 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009945 }
9946 }
9947 break;
9948 }
9949 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009950 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009951 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009952 // Pass 'nest' parameter in EAX.
9953 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009954 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009955 break;
9956 }
9957
Dan Gohman475871a2008-07-27 21:46:04 +00009958 SDValue OutChains[4];
9959 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009960
Owen Anderson825b72b2009-08-11 20:47:22 +00009961 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9962 DAG.getConstant(10, MVT::i32));
9963 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009964
Chris Lattnera62fe662010-02-05 19:20:30 +00009965 // This is storing the opcode for MOV32ri.
9966 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009967 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009968 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009970 Trmp, MachinePointerInfo(TrmpAddr),
9971 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009972
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9974 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009975 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9976 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009977 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009978
Chris Lattnera62fe662010-02-05 19:20:30 +00009979 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9981 DAG.getConstant(5, MVT::i32));
9982 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009983 MachinePointerInfo(TrmpAddr, 5),
9984 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009985
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9987 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009988 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9989 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009990 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009991
Duncan Sands4a544a72011-09-06 13:37:06 +00009992 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009993 }
9994}
9995
Dan Gohmand858e902010-04-17 15:26:15 +00009996SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9997 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009998 /*
9999 The rounding mode is in bits 11:10 of FPSR, and has the following
10000 settings:
10001 00 Round to nearest
10002 01 Round to -inf
10003 10 Round to +inf
10004 11 Round to 0
10005
10006 FLT_ROUNDS, on the other hand, expects the following:
10007 -1 Undefined
10008 0 Round to 0
10009 1 Round to nearest
10010 2 Round to +inf
10011 3 Round to -inf
10012
10013 To perform the conversion, we do:
10014 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10015 */
10016
10017 MachineFunction &MF = DAG.getMachineFunction();
10018 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010019 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010020 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010021 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010022 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010023
10024 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010025 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010026 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010027
Michael J. Spencerec38de22010-10-10 22:04:20 +000010028
Chris Lattner2156b792010-09-22 01:11:26 +000010029 MachineMemOperand *MMO =
10030 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10031 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010032
Chris Lattner2156b792010-09-22 01:11:26 +000010033 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10034 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10035 DAG.getVTList(MVT::Other),
10036 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010037
10038 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010039 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010040 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010041
10042 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010043 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010044 DAG.getNode(ISD::SRL, DL, MVT::i16,
10045 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010046 CWD, DAG.getConstant(0x800, MVT::i16)),
10047 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010048 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010049 DAG.getNode(ISD::SRL, DL, MVT::i16,
10050 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 CWD, DAG.getConstant(0x400, MVT::i16)),
10052 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010053
Dan Gohman475871a2008-07-27 21:46:04 +000010054 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010055 DAG.getNode(ISD::AND, DL, MVT::i16,
10056 DAG.getNode(ISD::ADD, DL, MVT::i16,
10057 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010058 DAG.getConstant(1, MVT::i16)),
10059 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010060
10061
Duncan Sands83ec4b62008-06-06 12:08:01 +000010062 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010063 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010064}
10065
Dan Gohmand858e902010-04-17 15:26:15 +000010066SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010067 EVT VT = Op.getValueType();
10068 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010069 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010070 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010071
10072 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010074 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010076 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010077 }
Evan Cheng18efe262007-12-14 02:13:44 +000010078
Evan Cheng152804e2007-12-14 08:30:15 +000010079 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010080 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010081 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010082
10083 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010084 SDValue Ops[] = {
10085 Op,
10086 DAG.getConstant(NumBits+NumBits-1, OpVT),
10087 DAG.getConstant(X86::COND_E, MVT::i8),
10088 Op.getValue(1)
10089 };
10090 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010091
10092 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010093 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010094
Owen Anderson825b72b2009-08-11 20:47:22 +000010095 if (VT == MVT::i8)
10096 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010097 return Op;
10098}
10099
Chandler Carruthacc068e2011-12-24 10:55:54 +000010100SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10101 SelectionDAG &DAG) const {
10102 EVT VT = Op.getValueType();
10103 EVT OpVT = VT;
10104 unsigned NumBits = VT.getSizeInBits();
10105 DebugLoc dl = Op.getDebugLoc();
10106
10107 Op = Op.getOperand(0);
10108 if (VT == MVT::i8) {
10109 // Zero extend to i32 since there is not an i8 bsr.
10110 OpVT = MVT::i32;
10111 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10112 }
10113
10114 // Issue a bsr (scan bits in reverse).
10115 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10116 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10117
10118 // And xor with NumBits-1.
10119 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10120
10121 if (VT == MVT::i8)
10122 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10123 return Op;
10124}
10125
Dan Gohmand858e902010-04-17 15:26:15 +000010126SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010127 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010128 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010129 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010130 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010131
10132 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010133 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010134 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010135
10136 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010137 SDValue Ops[] = {
10138 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010139 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010140 DAG.getConstant(X86::COND_E, MVT::i8),
10141 Op.getValue(1)
10142 };
Chandler Carruth77821022011-12-24 12:12:34 +000010143 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010144}
10145
Craig Topper13894fa2011-08-24 06:14:18 +000010146// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10147// ones, and then concatenate the result back.
10148static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010149 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010150
10151 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10152 "Unsupported value type for operation");
10153
10154 int NumElems = VT.getVectorNumElements();
10155 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010156
10157 // Extract the LHS vectors
10158 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010159 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10160 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010161
10162 // Extract the RHS vectors
10163 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010164 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10165 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010166
10167 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10168 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10169
10170 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10171 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10172 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10173}
10174
10175SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10176 assert(Op.getValueType().getSizeInBits() == 256 &&
10177 Op.getValueType().isInteger() &&
10178 "Only handle AVX 256-bit vector integer operation");
10179 return Lower256IntArith(Op, DAG);
10180}
10181
10182SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10183 assert(Op.getValueType().getSizeInBits() == 256 &&
10184 Op.getValueType().isInteger() &&
10185 "Only handle AVX 256-bit vector integer operation");
10186 return Lower256IntArith(Op, DAG);
10187}
10188
10189SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10190 EVT VT = Op.getValueType();
10191
10192 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010193 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010194 return Lower256IntArith(Op, DAG);
10195
Craig Topper5b209e82012-02-05 03:14:49 +000010196 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10197 "Only know how to lower V2I64/V4I64 multiply");
10198
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010199 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010200
Craig Topper5b209e82012-02-05 03:14:49 +000010201 // Ahi = psrlqi(a, 32);
10202 // Bhi = psrlqi(b, 32);
10203 //
10204 // AloBlo = pmuludq(a, b);
10205 // AloBhi = pmuludq(a, Bhi);
10206 // AhiBlo = pmuludq(Ahi, b);
10207
10208 // AloBhi = psllqi(AloBhi, 32);
10209 // AhiBlo = psllqi(AhiBlo, 32);
10210 // return AloBlo + AloBhi + AhiBlo;
10211
Craig Topperaaa643c2011-11-09 07:28:55 +000010212 SDValue A = Op.getOperand(0);
10213 SDValue B = Op.getOperand(1);
10214
Craig Topper5b209e82012-02-05 03:14:49 +000010215 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010216
Craig Topper5b209e82012-02-05 03:14:49 +000010217 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10218 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010219
Craig Topper5b209e82012-02-05 03:14:49 +000010220 // Bit cast to 32-bit vectors for MULUDQ
10221 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10222 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10223 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10224 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10225 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010226
Craig Topper5b209e82012-02-05 03:14:49 +000010227 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10228 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10229 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010230
Craig Topper5b209e82012-02-05 03:14:49 +000010231 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10232 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010233
Dale Johannesene4d209d2009-02-03 20:21:25 +000010234 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010235 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010236}
10237
Nadav Rotem43012222011-05-11 08:12:09 +000010238SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10239
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010240 EVT VT = Op.getValueType();
10241 DebugLoc dl = Op.getDebugLoc();
10242 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010243 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010244 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010245
Craig Topper1accb7e2012-01-10 06:54:16 +000010246 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010247 return SDValue();
10248
Nadav Rotem43012222011-05-11 08:12:09 +000010249 // Optimize shl/srl/sra with constant shift amount.
10250 if (isSplatVector(Amt.getNode())) {
10251 SDValue SclrAmt = Amt->getOperand(0);
10252 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10253 uint64_t ShiftAmt = C->getZExtValue();
10254
Craig Toppered2e13d2012-01-22 19:15:14 +000010255 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10256 (Subtarget->hasAVX2() &&
10257 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10258 if (Op.getOpcode() == ISD::SHL)
10259 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10260 DAG.getConstant(ShiftAmt, MVT::i32));
10261 if (Op.getOpcode() == ISD::SRL)
10262 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10263 DAG.getConstant(ShiftAmt, MVT::i32));
10264 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10265 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10266 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010267 }
10268
Craig Toppered2e13d2012-01-22 19:15:14 +000010269 if (VT == MVT::v16i8) {
10270 if (Op.getOpcode() == ISD::SHL) {
10271 // Make a large shift.
10272 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10273 DAG.getConstant(ShiftAmt, MVT::i32));
10274 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10275 // Zero out the rightmost bits.
10276 SmallVector<SDValue, 16> V(16,
10277 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10278 MVT::i8));
10279 return DAG.getNode(ISD::AND, dl, VT, SHL,
10280 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010281 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010282 if (Op.getOpcode() == ISD::SRL) {
10283 // Make a large shift.
10284 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10285 DAG.getConstant(ShiftAmt, MVT::i32));
10286 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10287 // Zero out the leftmost bits.
10288 SmallVector<SDValue, 16> V(16,
10289 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10290 MVT::i8));
10291 return DAG.getNode(ISD::AND, dl, VT, SRL,
10292 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10293 }
10294 if (Op.getOpcode() == ISD::SRA) {
10295 if (ShiftAmt == 7) {
10296 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010297 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010298 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010299 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010300
Craig Toppered2e13d2012-01-22 19:15:14 +000010301 // R s>> a === ((R u>> a) ^ m) - m
10302 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10303 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10304 MVT::i8));
10305 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10306 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10307 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10308 return Res;
10309 }
Craig Topper731dfd02012-04-23 03:42:40 +000010310 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010311 }
Craig Topper46154eb2011-11-11 07:39:23 +000010312
Craig Topper0d86d462011-11-20 00:12:05 +000010313 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10314 if (Op.getOpcode() == ISD::SHL) {
10315 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010316 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10317 DAG.getConstant(ShiftAmt, MVT::i32));
10318 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010319 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010320 SmallVector<SDValue, 32> V(32,
10321 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10322 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010323 return DAG.getNode(ISD::AND, dl, VT, SHL,
10324 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010325 }
Craig Topper0d86d462011-11-20 00:12:05 +000010326 if (Op.getOpcode() == ISD::SRL) {
10327 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010328 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10329 DAG.getConstant(ShiftAmt, MVT::i32));
10330 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010331 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010332 SmallVector<SDValue, 32> V(32,
10333 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10334 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010335 return DAG.getNode(ISD::AND, dl, VT, SRL,
10336 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10337 }
10338 if (Op.getOpcode() == ISD::SRA) {
10339 if (ShiftAmt == 7) {
10340 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010341 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010342 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010343 }
10344
10345 // R s>> a === ((R u>> a) ^ m) - m
10346 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10347 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10348 MVT::i8));
10349 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10350 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10351 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10352 return Res;
10353 }
Craig Topper731dfd02012-04-23 03:42:40 +000010354 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010355 }
Nadav Rotem43012222011-05-11 08:12:09 +000010356 }
10357 }
10358
10359 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010360 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010361 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10362 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010363
Chris Lattner7302d802012-02-06 21:56:39 +000010364 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10365 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010366 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10367 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010368 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010369 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010370
10371 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010372 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010373 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10374 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10375 }
Nadav Rotem43012222011-05-11 08:12:09 +000010376 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010377 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010378
Nate Begeman51409212010-07-28 00:21:48 +000010379 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010380 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10381 DAG.getConstant(5, MVT::i32));
10382 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010383
Lang Hames8b99c1e2011-12-17 01:08:46 +000010384 // Turn 'a' into a mask suitable for VSELECT
10385 SDValue VSelM = DAG.getConstant(0x80, VT);
10386 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010387 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010388
Lang Hames8b99c1e2011-12-17 01:08:46 +000010389 SDValue CM1 = DAG.getConstant(0x0f, VT);
10390 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010391
Lang Hames8b99c1e2011-12-17 01:08:46 +000010392 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10393 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010394 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10395 DAG.getConstant(4, MVT::i32), DAG);
10396 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010397 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10398
Nate Begeman51409212010-07-28 00:21:48 +000010399 // a += a
10400 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010401 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010402 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010403
Lang Hames8b99c1e2011-12-17 01:08:46 +000010404 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10405 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010406 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10407 DAG.getConstant(2, MVT::i32), DAG);
10408 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010409 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10410
Nate Begeman51409212010-07-28 00:21:48 +000010411 // a += a
10412 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010413 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010414 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010415
Lang Hames8b99c1e2011-12-17 01:08:46 +000010416 // return VSELECT(r, r+r, a);
10417 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010418 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010419 return R;
10420 }
Craig Topper46154eb2011-11-11 07:39:23 +000010421
10422 // Decompose 256-bit shifts into smaller 128-bit shifts.
10423 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010424 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010425 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10426 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10427
10428 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010429 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10430 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010431
10432 // Recreate the shift amount vectors
10433 SDValue Amt1, Amt2;
10434 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10435 // Constant shift amount
10436 SmallVector<SDValue, 4> Amt1Csts;
10437 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010438 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010439 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010440 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010441 Amt2Csts.push_back(Amt->getOperand(i));
10442
10443 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10444 &Amt1Csts[0], NumElems/2);
10445 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10446 &Amt2Csts[0], NumElems/2);
10447 } else {
10448 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010449 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10450 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010451 }
10452
10453 // Issue new vector shifts for the smaller types
10454 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10455 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10456
10457 // Concatenate the result back
10458 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10459 }
10460
Nate Begeman51409212010-07-28 00:21:48 +000010461 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010462}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010463
Dan Gohmand858e902010-04-17 15:26:15 +000010464SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010465 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10466 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010467 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10468 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010469 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010470 SDValue LHS = N->getOperand(0);
10471 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010472 unsigned BaseOp = 0;
10473 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010474 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010475 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010476 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010477 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010478 // A subtract of one will be selected as a INC. Note that INC doesn't
10479 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10481 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010482 BaseOp = X86ISD::INC;
10483 Cond = X86::COND_O;
10484 break;
10485 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010486 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010487 Cond = X86::COND_O;
10488 break;
10489 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010490 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010491 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010492 break;
10493 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010494 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10495 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010496 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10497 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010498 BaseOp = X86ISD::DEC;
10499 Cond = X86::COND_O;
10500 break;
10501 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010502 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010503 Cond = X86::COND_O;
10504 break;
10505 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010506 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010507 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010508 break;
10509 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010510 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010511 Cond = X86::COND_O;
10512 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010513 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10514 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10515 MVT::i32);
10516 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010517
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010518 SDValue SetCC =
10519 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10520 DAG.getConstant(X86::COND_O, MVT::i32),
10521 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010522
Dan Gohman6e5fda22011-07-22 18:45:15 +000010523 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010524 }
Bill Wendling74c37652008-12-09 22:08:41 +000010525 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010526
Bill Wendling61edeb52008-12-02 01:06:39 +000010527 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010528 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010529 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010530
Bill Wendling61edeb52008-12-02 01:06:39 +000010531 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010532 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10533 DAG.getConstant(Cond, MVT::i32),
10534 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010535
Dan Gohman6e5fda22011-07-22 18:45:15 +000010536 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010537}
10538
Chad Rosier30450e82011-12-22 22:35:21 +000010539SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10540 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010541 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010542 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10543 EVT VT = Op.getValueType();
10544
Craig Toppered2e13d2012-01-22 19:15:14 +000010545 if (!Subtarget->hasSSE2() || !VT.isVector())
10546 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010547
Craig Toppered2e13d2012-01-22 19:15:14 +000010548 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10549 ExtraVT.getScalarType().getSizeInBits();
10550 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10551
10552 switch (VT.getSimpleVT().SimpleTy) {
10553 default: return SDValue();
10554 case MVT::v8i32:
10555 case MVT::v16i16:
10556 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010557 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010558 if (!Subtarget->hasAVX2()) {
10559 // needs to be split
10560 int NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010561
Craig Toppered2e13d2012-01-22 19:15:14 +000010562 // Extract the LHS vectors
10563 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010564 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10565 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010566
Craig Toppered2e13d2012-01-22 19:15:14 +000010567 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10568 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010569
Craig Toppered2e13d2012-01-22 19:15:14 +000010570 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10571 int ExtraNumElems = ExtraVT.getVectorNumElements();
10572 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10573 ExtraNumElems/2);
10574 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010575
Craig Toppered2e13d2012-01-22 19:15:14 +000010576 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10577 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010578
Craig Toppered2e13d2012-01-22 19:15:14 +000010579 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10580 }
10581 // fall through
10582 case MVT::v4i32:
10583 case MVT::v8i16: {
10584 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10585 Op.getOperand(0), ShAmt, DAG);
10586 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010587 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010588 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010589}
10590
10591
Eric Christopher9a9d2752010-07-22 02:48:34 +000010592SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10593 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010594
Eric Christopher77ed1352011-07-08 00:04:56 +000010595 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10596 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010597 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010598 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010599 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010600 SDValue Ops[] = {
10601 DAG.getRegister(X86::ESP, MVT::i32), // Base
10602 DAG.getTargetConstant(1, MVT::i8), // Scale
10603 DAG.getRegister(0, MVT::i32), // Index
10604 DAG.getTargetConstant(0, MVT::i32), // Disp
10605 DAG.getRegister(0, MVT::i32), // Segment.
10606 Zero,
10607 Chain
10608 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010609 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010610 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10611 array_lengthof(Ops));
10612 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010613 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010614
Eric Christopher9a9d2752010-07-22 02:48:34 +000010615 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010616 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010617 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010618
Chris Lattner132929a2010-08-14 17:26:09 +000010619 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10620 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10621 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10622 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010623
Chris Lattner132929a2010-08-14 17:26:09 +000010624 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10625 if (!Op1 && !Op2 && !Op3 && Op4)
10626 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010627
Chris Lattner132929a2010-08-14 17:26:09 +000010628 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10629 if (Op1 && !Op2 && !Op3 && !Op4)
10630 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010631
10632 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010633 // (MFENCE)>;
10634 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010635}
10636
Eli Friedman14648462011-07-27 22:21:52 +000010637SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10638 SelectionDAG &DAG) const {
10639 DebugLoc dl = Op.getDebugLoc();
10640 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10641 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10642 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10643 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10644
10645 // The only fence that needs an instruction is a sequentially-consistent
10646 // cross-thread fence.
10647 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10648 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10649 // no-sse2). There isn't any reason to disable it if the target processor
10650 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010651 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010652 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10653
10654 SDValue Chain = Op.getOperand(0);
10655 SDValue Zero = DAG.getConstant(0, MVT::i32);
10656 SDValue Ops[] = {
10657 DAG.getRegister(X86::ESP, MVT::i32), // Base
10658 DAG.getTargetConstant(1, MVT::i8), // Scale
10659 DAG.getRegister(0, MVT::i32), // Index
10660 DAG.getTargetConstant(0, MVT::i32), // Disp
10661 DAG.getRegister(0, MVT::i32), // Segment.
10662 Zero,
10663 Chain
10664 };
10665 SDNode *Res =
10666 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10667 array_lengthof(Ops));
10668 return SDValue(Res, 0);
10669 }
10670
10671 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10672 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10673}
10674
10675
Dan Gohmand858e902010-04-17 15:26:15 +000010676SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010677 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010678 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010679 unsigned Reg = 0;
10680 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010681 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010682 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010683 case MVT::i8: Reg = X86::AL; size = 1; break;
10684 case MVT::i16: Reg = X86::AX; size = 2; break;
10685 case MVT::i32: Reg = X86::EAX; size = 4; break;
10686 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010687 assert(Subtarget->is64Bit() && "Node not type legal!");
10688 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010689 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010690 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010691 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010692 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010693 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010694 Op.getOperand(1),
10695 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010696 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010697 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010698 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010699 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10700 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10701 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010702 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010703 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010704 return cpOut;
10705}
10706
Duncan Sands1607f052008-12-01 11:39:25 +000010707SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010708 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010709 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010710 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010711 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010712 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010713 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010714 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10715 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010716 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010717 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10718 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010719 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010720 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010721 rdx.getValue(1)
10722 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010723 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010724}
10725
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010726SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010727 SelectionDAG &DAG) const {
10728 EVT SrcVT = Op.getOperand(0).getValueType();
10729 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010730 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010731 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010732 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010733 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010734 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010735 // i64 <=> MMX conversions are Legal.
10736 if (SrcVT==MVT::i64 && DstVT.isVector())
10737 return Op;
10738 if (DstVT==MVT::i64 && SrcVT.isVector())
10739 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010740 // MMX <=> MMX conversions are Legal.
10741 if (SrcVT.isVector() && DstVT.isVector())
10742 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010743 // All other conversions need to be expanded.
10744 return SDValue();
10745}
Chris Lattner5b856542010-12-20 00:59:46 +000010746
Dan Gohmand858e902010-04-17 15:26:15 +000010747SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010748 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010749 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010750 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010751 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010752 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010753 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010754 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010755 Node->getOperand(0),
10756 Node->getOperand(1), negOp,
10757 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010758 cast<AtomicSDNode>(Node)->getAlignment(),
10759 cast<AtomicSDNode>(Node)->getOrdering(),
10760 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010761}
10762
Eli Friedman327236c2011-08-24 20:50:09 +000010763static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10764 SDNode *Node = Op.getNode();
10765 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010766 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010767
10768 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010769 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10770 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10771 // (The only way to get a 16-byte store is cmpxchg16b)
10772 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10773 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10774 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010775 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10776 cast<AtomicSDNode>(Node)->getMemoryVT(),
10777 Node->getOperand(0),
10778 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010779 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010780 cast<AtomicSDNode>(Node)->getOrdering(),
10781 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010782 return Swap.getValue(1);
10783 }
10784 // Other atomic stores have a simple pattern.
10785 return Op;
10786}
10787
Chris Lattner5b856542010-12-20 00:59:46 +000010788static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10789 EVT VT = Op.getNode()->getValueType(0);
10790
10791 // Let legalize expand this if it isn't a legal type yet.
10792 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10793 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010794
Chris Lattner5b856542010-12-20 00:59:46 +000010795 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010796
Chris Lattner5b856542010-12-20 00:59:46 +000010797 unsigned Opc;
10798 bool ExtraOp = false;
10799 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010800 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010801 case ISD::ADDC: Opc = X86ISD::ADD; break;
10802 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10803 case ISD::SUBC: Opc = X86ISD::SUB; break;
10804 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10805 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010806
Chris Lattner5b856542010-12-20 00:59:46 +000010807 if (!ExtraOp)
10808 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10809 Op.getOperand(1));
10810 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10811 Op.getOperand(1), Op.getOperand(2));
10812}
10813
Evan Cheng0db9fe62006-04-25 20:13:52 +000010814/// LowerOperation - Provide custom lowering hooks for some operations.
10815///
Dan Gohmand858e902010-04-17 15:26:15 +000010816SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010817 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010818 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010819 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010820 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010821 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010822 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10823 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010824 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010825 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010826 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10828 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10829 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010830 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010831 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010832 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10833 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10834 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010835 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010836 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010837 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010838 case ISD::SHL_PARTS:
10839 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010840 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010841 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010842 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010843 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010844 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010845 case ISD::FABS: return LowerFABS(Op, DAG);
10846 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010847 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010848 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010849 case ISD::SETCC: return LowerSETCC(Op, DAG);
10850 case ISD::SELECT: return LowerSELECT(Op, DAG);
10851 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010852 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010853 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010854 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010855 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010856 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010857 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10858 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010859 case ISD::FRAME_TO_ARGS_OFFSET:
10860 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010861 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010862 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010863 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10864 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010865 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010866 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010867 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010868 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010869 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010870 case ISD::SRA:
10871 case ISD::SRL:
10872 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010873 case ISD::SADDO:
10874 case ISD::UADDO:
10875 case ISD::SSUBO:
10876 case ISD::USUBO:
10877 case ISD::SMULO:
10878 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010879 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010880 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010881 case ISD::ADDC:
10882 case ISD::ADDE:
10883 case ISD::SUBC:
10884 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010885 case ISD::ADD: return LowerADD(Op, DAG);
10886 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010887 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010888}
10889
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010890static void ReplaceATOMIC_LOAD(SDNode *Node,
10891 SmallVectorImpl<SDValue> &Results,
10892 SelectionDAG &DAG) {
10893 DebugLoc dl = Node->getDebugLoc();
10894 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10895
10896 // Convert wide load -> cmpxchg8b/cmpxchg16b
10897 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10898 // (The only way to get a 16-byte load is cmpxchg16b)
10899 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010900 SDValue Zero = DAG.getConstant(0, VT);
10901 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010902 Node->getOperand(0),
10903 Node->getOperand(1), Zero, Zero,
10904 cast<AtomicSDNode>(Node)->getMemOperand(),
10905 cast<AtomicSDNode>(Node)->getOrdering(),
10906 cast<AtomicSDNode>(Node)->getSynchScope());
10907 Results.push_back(Swap.getValue(0));
10908 Results.push_back(Swap.getValue(1));
10909}
10910
Duncan Sands1607f052008-12-01 11:39:25 +000010911void X86TargetLowering::
10912ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010913 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010914 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010915 assert (Node->getValueType(0) == MVT::i64 &&
10916 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010917
10918 SDValue Chain = Node->getOperand(0);
10919 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010920 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010921 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010922 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010923 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010924 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010926 SDValue Result =
10927 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10928 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010929 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010931 Results.push_back(Result.getValue(2));
10932}
10933
Duncan Sands126d9072008-07-04 11:47:58 +000010934/// ReplaceNodeResults - Replace a node with an illegal result type
10935/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010936void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10937 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010938 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010939 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010940 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010941 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010942 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010943 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010944 case ISD::ADDC:
10945 case ISD::ADDE:
10946 case ISD::SUBC:
10947 case ISD::SUBE:
10948 // We don't want to expand or promote these.
10949 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010950 case ISD::FP_TO_SINT:
10951 case ISD::FP_TO_UINT: {
10952 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10953
10954 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10955 return;
10956
Eli Friedman948e95a2009-05-23 09:59:16 +000010957 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010958 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010959 SDValue FIST = Vals.first, StackSlot = Vals.second;
10960 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010961 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010962 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010963 if (StackSlot.getNode() != 0)
10964 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10965 MachinePointerInfo(),
10966 false, false, false, 0));
10967 else
10968 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010969 }
10970 return;
10971 }
10972 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010973 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010974 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010975 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010976 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010977 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010978 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010979 eax.getValue(2));
10980 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10981 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010982 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010983 Results.push_back(edx.getValue(1));
10984 return;
10985 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010986 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010987 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010988 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010989 bool Regs64bit = T == MVT::i128;
10990 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010991 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010992 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10993 DAG.getConstant(0, HalfT));
10994 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10995 DAG.getConstant(1, HalfT));
10996 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10997 Regs64bit ? X86::RAX : X86::EAX,
10998 cpInL, SDValue());
10999 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11000 Regs64bit ? X86::RDX : X86::EDX,
11001 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011002 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011003 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11004 DAG.getConstant(0, HalfT));
11005 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11006 DAG.getConstant(1, HalfT));
11007 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11008 Regs64bit ? X86::RBX : X86::EBX,
11009 swapInL, cpInH.getValue(1));
11010 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11011 Regs64bit ? X86::RCX : X86::ECX,
11012 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011013 SDValue Ops[] = { swapInH.getValue(0),
11014 N->getOperand(1),
11015 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011016 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011017 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011018 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11019 X86ISD::LCMPXCHG8_DAG;
11020 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011021 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011022 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11023 Regs64bit ? X86::RAX : X86::EAX,
11024 HalfT, Result.getValue(1));
11025 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11026 Regs64bit ? X86::RDX : X86::EDX,
11027 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011028 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011029 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011030 Results.push_back(cpOutH.getValue(1));
11031 return;
11032 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011033 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011034 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11035 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011036 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011037 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11038 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011039 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011040 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11041 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011042 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011043 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11044 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011045 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011046 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11047 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011048 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011049 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11050 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011051 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011052 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11053 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011054 case ISD::ATOMIC_LOAD:
11055 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011056 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011057}
11058
Evan Cheng72261582005-12-20 06:22:03 +000011059const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11060 switch (Opcode) {
11061 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011062 case X86ISD::BSF: return "X86ISD::BSF";
11063 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011064 case X86ISD::SHLD: return "X86ISD::SHLD";
11065 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011066 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011067 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011068 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011069 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011070 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011071 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011072 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11073 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11074 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011075 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011076 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011077 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011078 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011079 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011080 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011081 case X86ISD::COMI: return "X86ISD::COMI";
11082 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011083 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011084 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011085 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11086 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011087 case X86ISD::CMOV: return "X86ISD::CMOV";
11088 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011089 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011090 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11091 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011092 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011093 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011094 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011095 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011096 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011097 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11098 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011099 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011100 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011101 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011102 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011103 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011104 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11105 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11106 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011107 case X86ISD::HADD: return "X86ISD::HADD";
11108 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011109 case X86ISD::FHADD: return "X86ISD::FHADD";
11110 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011111 case X86ISD::FMAX: return "X86ISD::FMAX";
11112 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011113 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11114 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011115 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011116 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011117 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011118 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011119 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011120 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11121 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011122 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11123 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11124 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11125 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11126 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11127 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011128 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11129 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011130 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11131 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011132 case X86ISD::VSHL: return "X86ISD::VSHL";
11133 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011134 case X86ISD::VSRA: return "X86ISD::VSRA";
11135 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11136 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11137 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011138 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011139 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11140 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011141 case X86ISD::ADD: return "X86ISD::ADD";
11142 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011143 case X86ISD::ADC: return "X86ISD::ADC";
11144 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011145 case X86ISD::SMUL: return "X86ISD::SMUL";
11146 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011147 case X86ISD::INC: return "X86ISD::INC";
11148 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011149 case X86ISD::OR: return "X86ISD::OR";
11150 case X86ISD::XOR: return "X86ISD::XOR";
11151 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011152 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011153 case X86ISD::BLSI: return "X86ISD::BLSI";
11154 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11155 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011156 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011157 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011158 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011159 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11160 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11161 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011162 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011163 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011164 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011165 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011166 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011167 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11168 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011169 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11170 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11171 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011172 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11173 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011174 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11175 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011176 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011177 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011178 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011179 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11180 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011181 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011182 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011183 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011184 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011185 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011186 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011187 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011188 }
11189}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011190
Chris Lattnerc9addb72007-03-30 23:15:24 +000011191// isLegalAddressingMode - Return true if the addressing mode represented
11192// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011193bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011194 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011195 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011196 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011197 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011198
Chris Lattnerc9addb72007-03-30 23:15:24 +000011199 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011200 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011201 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Chris Lattnerc9addb72007-03-30 23:15:24 +000011203 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011204 unsigned GVFlags =
11205 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011206
Chris Lattnerdfed4132009-07-10 07:38:24 +000011207 // If a reference to this global requires an extra load, we can't fold it.
11208 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210
Chris Lattnerdfed4132009-07-10 07:38:24 +000011211 // If BaseGV requires a register for the PIC base, we cannot also have a
11212 // BaseReg specified.
11213 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011214 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011215
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011216 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011217 if ((M != CodeModel::Small || R != Reloc::Static) &&
11218 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011219 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011220 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011221
Chris Lattnerc9addb72007-03-30 23:15:24 +000011222 switch (AM.Scale) {
11223 case 0:
11224 case 1:
11225 case 2:
11226 case 4:
11227 case 8:
11228 // These scales always work.
11229 break;
11230 case 3:
11231 case 5:
11232 case 9:
11233 // These scales are formed with basereg+scalereg. Only accept if there is
11234 // no basereg yet.
11235 if (AM.HasBaseReg)
11236 return false;
11237 break;
11238 default: // Other stuff never works.
11239 return false;
11240 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Chris Lattnerc9addb72007-03-30 23:15:24 +000011242 return true;
11243}
11244
11245
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011246bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011247 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011248 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011249 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11250 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011251 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011252 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011253 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011254}
11255
Owen Andersone50ed302009-08-10 22:56:29 +000011256bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011257 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011258 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011259 unsigned NumBits1 = VT1.getSizeInBits();
11260 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011261 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011262 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011263 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011264}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011265
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011266bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011267 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011268 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011269}
11270
Owen Andersone50ed302009-08-10 22:56:29 +000011271bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011272 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011273 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011274}
11275
Owen Andersone50ed302009-08-10 22:56:29 +000011276bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011277 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011278 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011279}
11280
Evan Cheng60c07e12006-07-05 22:17:51 +000011281/// isShuffleMaskLegal - Targets can use this to indicate that they only
11282/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11283/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11284/// are assumed to be legal.
11285bool
Eric Christopherfd179292009-08-27 18:07:15 +000011286X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011287 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011288 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011289 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011290 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011291
Nate Begemana09008b2009-10-19 02:17:23 +000011292 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011293 return (VT.getVectorNumElements() == 2 ||
11294 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11295 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011296 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011297 isPSHUFDMask(M, VT) ||
11298 isPSHUFHWMask(M, VT) ||
11299 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011300 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011301 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11302 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011303 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11304 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011305}
11306
Dan Gohman7d8143f2008-04-09 20:09:42 +000011307bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011308X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011309 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011310 unsigned NumElts = VT.getVectorNumElements();
11311 // FIXME: This collection of masks seems suspect.
11312 if (NumElts == 2)
11313 return true;
11314 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11315 return (isMOVLMask(Mask, VT) ||
11316 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011317 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11318 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011319 }
11320 return false;
11321}
11322
11323//===----------------------------------------------------------------------===//
11324// X86 Scheduler Hooks
11325//===----------------------------------------------------------------------===//
11326
Mon P Wang63307c32008-05-05 19:05:59 +000011327// private utility function
11328MachineBasicBlock *
11329X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11330 MachineBasicBlock *MBB,
11331 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011332 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011333 unsigned LoadOpc,
11334 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011335 unsigned notOpc,
11336 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011337 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011338 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011339 // For the atomic bitwise operator, we generate
11340 // thisMBB:
11341 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011342 // ld t1 = [bitinstr.addr]
11343 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011344 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011345 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011346 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011347 // bz newMBB
11348 // fallthrough -->nextMBB
11349 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11350 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011351 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011352 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011353
Mon P Wang63307c32008-05-05 19:05:59 +000011354 /// First build the CFG
11355 MachineFunction *F = MBB->getParent();
11356 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011357 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11358 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11359 F->insert(MBBIter, newMBB);
11360 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011361
Dan Gohman14152b42010-07-06 20:24:04 +000011362 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11363 nextMBB->splice(nextMBB->begin(), thisMBB,
11364 llvm::next(MachineBasicBlock::iterator(bInstr)),
11365 thisMBB->end());
11366 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011367
Mon P Wang63307c32008-05-05 19:05:59 +000011368 // Update thisMBB to fall through to newMBB
11369 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011370
Mon P Wang63307c32008-05-05 19:05:59 +000011371 // newMBB jumps to itself and fall through to nextMBB
11372 newMBB->addSuccessor(nextMBB);
11373 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011374
Mon P Wang63307c32008-05-05 19:05:59 +000011375 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011376 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011377 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011378 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011379 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011380 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011381 int numArgs = bInstr->getNumOperands() - 1;
11382 for (int i=0; i < numArgs; ++i)
11383 argOpers[i] = &bInstr->getOperand(i+1);
11384
11385 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011386 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011387 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011388
Dale Johannesen140be2d2008-08-19 18:47:28 +000011389 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011390 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011391 for (int i=0; i <= lastAddrIndx; ++i)
11392 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011393
Dale Johannesen140be2d2008-08-19 18:47:28 +000011394 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011395 assert((argOpers[valArgIndx]->isReg() ||
11396 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011397 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011398 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011399 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011400 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011401 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011402 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011403 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011404
Richard Smith42fc29e2012-04-13 22:47:00 +000011405 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11406 if (Invert) {
11407 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11408 }
11409 else
11410 t3 = t2;
11411
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011412 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011413 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011414
Dale Johannesene4d209d2009-02-03 20:21:25 +000011415 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011416 for (int i=0; i <= lastAddrIndx; ++i)
11417 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011418 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011419 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011420 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11421 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011422
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011423 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011424 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Mon P Wang63307c32008-05-05 19:05:59 +000011426 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011427 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011428
Dan Gohman14152b42010-07-06 20:24:04 +000011429 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011430 return nextMBB;
11431}
11432
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011433// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011434MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11436 MachineBasicBlock *MBB,
11437 unsigned regOpcL,
11438 unsigned regOpcH,
11439 unsigned immOpcL,
11440 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011441 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442 // For the atomic bitwise operator, we generate
11443 // thisMBB (instructions are in pairs, except cmpxchg8b)
11444 // ld t1,t2 = [bitinstr.addr]
11445 // newMBB:
11446 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11447 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011448 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011449 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011450 // mov ECX, EBX <- t5, t6
11451 // mov EAX, EDX <- t1, t2
11452 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11453 // mov t3, t4 <- EAX, EDX
11454 // bz newMBB
11455 // result in out1, out2
11456 // fallthrough -->nextMBB
11457
Craig Topperc9099502012-04-20 06:31:50 +000011458 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011459 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 const unsigned NotOpc = X86::NOT32r;
11461 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11462 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11463 MachineFunction::iterator MBBIter = MBB;
11464 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011465
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 /// First build the CFG
11467 MachineFunction *F = MBB->getParent();
11468 MachineBasicBlock *thisMBB = MBB;
11469 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11470 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11471 F->insert(MBBIter, newMBB);
11472 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011473
Dan Gohman14152b42010-07-06 20:24:04 +000011474 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11475 nextMBB->splice(nextMBB->begin(), thisMBB,
11476 llvm::next(MachineBasicBlock::iterator(bInstr)),
11477 thisMBB->end());
11478 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011479
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011480 // Update thisMBB to fall through to newMBB
11481 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011482
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011483 // newMBB jumps to itself and fall through to nextMBB
11484 newMBB->addSuccessor(nextMBB);
11485 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011486
Dale Johannesene4d209d2009-02-03 20:21:25 +000011487 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 // Insert instructions into newMBB based on incoming instruction
11489 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011490 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011491 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011492 MachineOperand& dest1Oper = bInstr->getOperand(0);
11493 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011494 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11495 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011496 argOpers[i] = &bInstr->getOperand(i+2);
11497
Dan Gohman71ea4e52010-05-14 21:01:44 +000011498 // We use some of the operands multiple times, so conservatively just
11499 // clear any kill flags that might be present.
11500 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11501 argOpers[i]->setIsKill(false);
11502 }
11503
Evan Chengad5b52f2010-01-08 19:14:57 +000011504 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011505 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011506
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011507 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 for (int i=0; i <= lastAddrIndx; ++i)
11510 (*MIB).addOperand(*argOpers[i]);
11511 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011512 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011513 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011514 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011516 MachineOperand newOp3 = *(argOpers[3]);
11517 if (newOp3.isImm())
11518 newOp3.setImm(newOp3.getImm()+4);
11519 else
11520 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011522 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523
11524 // t3/4 are defined later, at the bottom of the loop
11525 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11526 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011527 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011529 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11531
Evan Cheng306b4ca2010-01-08 23:41:50 +000011532 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011533 // the PHI instructions.
11534 t1 = dest1Oper.getReg();
11535 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011537 int valArgIndx = lastAddrIndx + 1;
11538 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011539 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 "invalid operand");
11541 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11542 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011543 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011544 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011545 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011546 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011547 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011548 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011549 (*MIB).addOperand(*argOpers[valArgIndx]);
11550 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011551 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011552 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011553 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011554 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011556 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011557 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011558 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011559 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011560 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011561
Richard Smith42fc29e2012-04-13 22:47:00 +000011562 unsigned t7, t8;
11563 if (Invert) {
11564 t7 = F->getRegInfo().createVirtualRegister(RC);
11565 t8 = F->getRegInfo().createVirtualRegister(RC);
11566 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11567 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11568 } else {
11569 t7 = t5;
11570 t8 = t6;
11571 }
11572
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011573 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011574 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011575 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011576 MIB.addReg(t2);
11577
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011578 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011579 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011580 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011581 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011582
Dale Johannesene4d209d2009-02-03 20:21:25 +000011583 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 for (int i=0; i <= lastAddrIndx; ++i)
11585 (*MIB).addOperand(*argOpers[i]);
11586
11587 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011588 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11589 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011591 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011592 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011593 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011597 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011598
Dan Gohman14152b42010-07-06 20:24:04 +000011599 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600 return nextMBB;
11601}
11602
11603// private utility function
11604MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011605X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11606 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011607 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // For the atomic min/max operator, we generate
11609 // thisMBB:
11610 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011611 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011612 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011613 // cmp t1, t2
11614 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011615 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011616 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11617 // bz newMBB
11618 // fallthrough -->nextMBB
11619 //
11620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11621 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011622 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011623 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011624
Mon P Wang63307c32008-05-05 19:05:59 +000011625 /// First build the CFG
11626 MachineFunction *F = MBB->getParent();
11627 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011628 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11629 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11630 F->insert(MBBIter, newMBB);
11631 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011632
Dan Gohman14152b42010-07-06 20:24:04 +000011633 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11634 nextMBB->splice(nextMBB->begin(), thisMBB,
11635 llvm::next(MachineBasicBlock::iterator(mInstr)),
11636 thisMBB->end());
11637 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011638
Mon P Wang63307c32008-05-05 19:05:59 +000011639 // Update thisMBB to fall through to newMBB
11640 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011641
Mon P Wang63307c32008-05-05 19:05:59 +000011642 // newMBB jumps to newMBB and fall through to nextMBB
11643 newMBB->addSuccessor(nextMBB);
11644 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011645
Dale Johannesene4d209d2009-02-03 20:21:25 +000011646 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011647 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011648 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011649 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011650 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011651 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011652 int numArgs = mInstr->getNumOperands() - 1;
11653 for (int i=0; i < numArgs; ++i)
11654 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Mon P Wang63307c32008-05-05 19:05:59 +000011656 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011657 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011658 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011659
Craig Topperc9099502012-04-20 06:31:50 +000011660 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011661 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011662 for (int i=0; i <= lastAddrIndx; ++i)
11663 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011664
Mon P Wang63307c32008-05-05 19:05:59 +000011665 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011666 assert((argOpers[valArgIndx]->isReg() ||
11667 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011668 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Craig Topperc9099502012-04-20 06:31:50 +000011670 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011671 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011672 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011673 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011674 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011675 (*MIB).addOperand(*argOpers[valArgIndx]);
11676
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011677 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011678 MIB.addReg(t1);
11679
Dale Johannesene4d209d2009-02-03 20:21:25 +000011680 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011681 MIB.addReg(t1);
11682 MIB.addReg(t2);
11683
11684 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011685 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011686 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011687 MIB.addReg(t2);
11688 MIB.addReg(t1);
11689
11690 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011691 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011692 for (int i=0; i <= lastAddrIndx; ++i)
11693 (*MIB).addOperand(*argOpers[i]);
11694 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011695 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011696 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11697 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011698
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011699 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011700 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011701
Mon P Wang63307c32008-05-05 19:05:59 +000011702 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011703 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011704
Dan Gohman14152b42010-07-06 20:24:04 +000011705 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011706 return nextMBB;
11707}
11708
Eric Christopherf83a5de2009-08-27 18:08:16 +000011709// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011710// or XMM0_V32I8 in AVX all of this code can be replaced with that
11711// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011712MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011713X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011714 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011715 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011716 "Target must have SSE4.2 or AVX features enabled");
11717
Eric Christopherb120ab42009-08-18 22:50:32 +000011718 DebugLoc dl = MI->getDebugLoc();
11719 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011720 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011721 if (!Subtarget->hasAVX()) {
11722 if (memArg)
11723 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11724 else
11725 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11726 } else {
11727 if (memArg)
11728 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11729 else
11730 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11731 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011732
Eric Christopher41c902f2010-11-30 08:20:21 +000011733 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011734 for (unsigned i = 0; i < numArgs; ++i) {
11735 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011736 if (!(Op.isReg() && Op.isImplicit()))
11737 MIB.addOperand(Op);
11738 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011739 BuildMI(*BB, MI, dl,
11740 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11741 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011742 .addReg(X86::XMM0);
11743
Dan Gohman14152b42010-07-06 20:24:04 +000011744 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011745 return BB;
11746}
11747
11748MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011749X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011750 DebugLoc dl = MI->getDebugLoc();
11751 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011752
Eric Christopher228232b2010-11-30 07:20:12 +000011753 // Address into RAX/EAX, other two args into ECX, EDX.
11754 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11755 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11756 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11757 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011758 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011759
Eric Christopher228232b2010-11-30 07:20:12 +000011760 unsigned ValOps = X86::AddrNumOperands;
11761 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11762 .addReg(MI->getOperand(ValOps).getReg());
11763 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11764 .addReg(MI->getOperand(ValOps+1).getReg());
11765
11766 // The instruction doesn't actually take any operands though.
11767 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011768
Eric Christopher228232b2010-11-30 07:20:12 +000011769 MI->eraseFromParent(); // The pseudo is gone now.
11770 return BB;
11771}
11772
11773MachineBasicBlock *
11774X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011775 DebugLoc dl = MI->getDebugLoc();
11776 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011777
Eric Christopher228232b2010-11-30 07:20:12 +000011778 // First arg in ECX, the second in EAX.
11779 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11780 .addReg(MI->getOperand(0).getReg());
11781 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11782 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011783
Eric Christopher228232b2010-11-30 07:20:12 +000011784 // The instruction doesn't actually take any operands though.
11785 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011786
Eric Christopher228232b2010-11-30 07:20:12 +000011787 MI->eraseFromParent(); // The pseudo is gone now.
11788 return BB;
11789}
11790
11791MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011792X86TargetLowering::EmitVAARG64WithCustomInserter(
11793 MachineInstr *MI,
11794 MachineBasicBlock *MBB) const {
11795 // Emit va_arg instruction on X86-64.
11796
11797 // Operands to this pseudo-instruction:
11798 // 0 ) Output : destination address (reg)
11799 // 1-5) Input : va_list address (addr, i64mem)
11800 // 6 ) ArgSize : Size (in bytes) of vararg type
11801 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11802 // 8 ) Align : Alignment of type
11803 // 9 ) EFLAGS (implicit-def)
11804
11805 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11806 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11807
11808 unsigned DestReg = MI->getOperand(0).getReg();
11809 MachineOperand &Base = MI->getOperand(1);
11810 MachineOperand &Scale = MI->getOperand(2);
11811 MachineOperand &Index = MI->getOperand(3);
11812 MachineOperand &Disp = MI->getOperand(4);
11813 MachineOperand &Segment = MI->getOperand(5);
11814 unsigned ArgSize = MI->getOperand(6).getImm();
11815 unsigned ArgMode = MI->getOperand(7).getImm();
11816 unsigned Align = MI->getOperand(8).getImm();
11817
11818 // Memory Reference
11819 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11820 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11821 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11822
11823 // Machine Information
11824 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11825 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11826 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11827 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11828 DebugLoc DL = MI->getDebugLoc();
11829
11830 // struct va_list {
11831 // i32 gp_offset
11832 // i32 fp_offset
11833 // i64 overflow_area (address)
11834 // i64 reg_save_area (address)
11835 // }
11836 // sizeof(va_list) = 24
11837 // alignment(va_list) = 8
11838
11839 unsigned TotalNumIntRegs = 6;
11840 unsigned TotalNumXMMRegs = 8;
11841 bool UseGPOffset = (ArgMode == 1);
11842 bool UseFPOffset = (ArgMode == 2);
11843 unsigned MaxOffset = TotalNumIntRegs * 8 +
11844 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11845
11846 /* Align ArgSize to a multiple of 8 */
11847 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11848 bool NeedsAlign = (Align > 8);
11849
11850 MachineBasicBlock *thisMBB = MBB;
11851 MachineBasicBlock *overflowMBB;
11852 MachineBasicBlock *offsetMBB;
11853 MachineBasicBlock *endMBB;
11854
11855 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11856 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11857 unsigned OffsetReg = 0;
11858
11859 if (!UseGPOffset && !UseFPOffset) {
11860 // If we only pull from the overflow region, we don't create a branch.
11861 // We don't need to alter control flow.
11862 OffsetDestReg = 0; // unused
11863 OverflowDestReg = DestReg;
11864
11865 offsetMBB = NULL;
11866 overflowMBB = thisMBB;
11867 endMBB = thisMBB;
11868 } else {
11869 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11870 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11871 // If not, pull from overflow_area. (branch to overflowMBB)
11872 //
11873 // thisMBB
11874 // | .
11875 // | .
11876 // offsetMBB overflowMBB
11877 // | .
11878 // | .
11879 // endMBB
11880
11881 // Registers for the PHI in endMBB
11882 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11883 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11884
11885 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11886 MachineFunction *MF = MBB->getParent();
11887 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11888 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11889 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11890
11891 MachineFunction::iterator MBBIter = MBB;
11892 ++MBBIter;
11893
11894 // Insert the new basic blocks
11895 MF->insert(MBBIter, offsetMBB);
11896 MF->insert(MBBIter, overflowMBB);
11897 MF->insert(MBBIter, endMBB);
11898
11899 // Transfer the remainder of MBB and its successor edges to endMBB.
11900 endMBB->splice(endMBB->begin(), thisMBB,
11901 llvm::next(MachineBasicBlock::iterator(MI)),
11902 thisMBB->end());
11903 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11904
11905 // Make offsetMBB and overflowMBB successors of thisMBB
11906 thisMBB->addSuccessor(offsetMBB);
11907 thisMBB->addSuccessor(overflowMBB);
11908
11909 // endMBB is a successor of both offsetMBB and overflowMBB
11910 offsetMBB->addSuccessor(endMBB);
11911 overflowMBB->addSuccessor(endMBB);
11912
11913 // Load the offset value into a register
11914 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11915 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11916 .addOperand(Base)
11917 .addOperand(Scale)
11918 .addOperand(Index)
11919 .addDisp(Disp, UseFPOffset ? 4 : 0)
11920 .addOperand(Segment)
11921 .setMemRefs(MMOBegin, MMOEnd);
11922
11923 // Check if there is enough room left to pull this argument.
11924 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11925 .addReg(OffsetReg)
11926 .addImm(MaxOffset + 8 - ArgSizeA8);
11927
11928 // Branch to "overflowMBB" if offset >= max
11929 // Fall through to "offsetMBB" otherwise
11930 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11931 .addMBB(overflowMBB);
11932 }
11933
11934 // In offsetMBB, emit code to use the reg_save_area.
11935 if (offsetMBB) {
11936 assert(OffsetReg != 0);
11937
11938 // Read the reg_save_area address.
11939 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11940 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11941 .addOperand(Base)
11942 .addOperand(Scale)
11943 .addOperand(Index)
11944 .addDisp(Disp, 16)
11945 .addOperand(Segment)
11946 .setMemRefs(MMOBegin, MMOEnd);
11947
11948 // Zero-extend the offset
11949 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11950 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11951 .addImm(0)
11952 .addReg(OffsetReg)
11953 .addImm(X86::sub_32bit);
11954
11955 // Add the offset to the reg_save_area to get the final address.
11956 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11957 .addReg(OffsetReg64)
11958 .addReg(RegSaveReg);
11959
11960 // Compute the offset for the next argument
11961 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11962 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11963 .addReg(OffsetReg)
11964 .addImm(UseFPOffset ? 16 : 8);
11965
11966 // Store it back into the va_list.
11967 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11968 .addOperand(Base)
11969 .addOperand(Scale)
11970 .addOperand(Index)
11971 .addDisp(Disp, UseFPOffset ? 4 : 0)
11972 .addOperand(Segment)
11973 .addReg(NextOffsetReg)
11974 .setMemRefs(MMOBegin, MMOEnd);
11975
11976 // Jump to endMBB
11977 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11978 .addMBB(endMBB);
11979 }
11980
11981 //
11982 // Emit code to use overflow area
11983 //
11984
11985 // Load the overflow_area address into a register.
11986 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11987 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11988 .addOperand(Base)
11989 .addOperand(Scale)
11990 .addOperand(Index)
11991 .addDisp(Disp, 8)
11992 .addOperand(Segment)
11993 .setMemRefs(MMOBegin, MMOEnd);
11994
11995 // If we need to align it, do so. Otherwise, just copy the address
11996 // to OverflowDestReg.
11997 if (NeedsAlign) {
11998 // Align the overflow address
11999 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12000 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12001
12002 // aligned_addr = (addr + (align-1)) & ~(align-1)
12003 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12004 .addReg(OverflowAddrReg)
12005 .addImm(Align-1);
12006
12007 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12008 .addReg(TmpReg)
12009 .addImm(~(uint64_t)(Align-1));
12010 } else {
12011 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12012 .addReg(OverflowAddrReg);
12013 }
12014
12015 // Compute the next overflow address after this argument.
12016 // (the overflow address should be kept 8-byte aligned)
12017 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12018 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12019 .addReg(OverflowDestReg)
12020 .addImm(ArgSizeA8);
12021
12022 // Store the new overflow address.
12023 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12024 .addOperand(Base)
12025 .addOperand(Scale)
12026 .addOperand(Index)
12027 .addDisp(Disp, 8)
12028 .addOperand(Segment)
12029 .addReg(NextAddrReg)
12030 .setMemRefs(MMOBegin, MMOEnd);
12031
12032 // If we branched, emit the PHI to the front of endMBB.
12033 if (offsetMBB) {
12034 BuildMI(*endMBB, endMBB->begin(), DL,
12035 TII->get(X86::PHI), DestReg)
12036 .addReg(OffsetDestReg).addMBB(offsetMBB)
12037 .addReg(OverflowDestReg).addMBB(overflowMBB);
12038 }
12039
12040 // Erase the pseudo instruction
12041 MI->eraseFromParent();
12042
12043 return endMBB;
12044}
12045
12046MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012047X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12048 MachineInstr *MI,
12049 MachineBasicBlock *MBB) const {
12050 // Emit code to save XMM registers to the stack. The ABI says that the
12051 // number of registers to save is given in %al, so it's theoretically
12052 // possible to do an indirect jump trick to avoid saving all of them,
12053 // however this code takes a simpler approach and just executes all
12054 // of the stores if %al is non-zero. It's less code, and it's probably
12055 // easier on the hardware branch predictor, and stores aren't all that
12056 // expensive anyway.
12057
12058 // Create the new basic blocks. One block contains all the XMM stores,
12059 // and one block is the final destination regardless of whether any
12060 // stores were performed.
12061 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12062 MachineFunction *F = MBB->getParent();
12063 MachineFunction::iterator MBBIter = MBB;
12064 ++MBBIter;
12065 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12066 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12067 F->insert(MBBIter, XMMSaveMBB);
12068 F->insert(MBBIter, EndMBB);
12069
Dan Gohman14152b42010-07-06 20:24:04 +000012070 // Transfer the remainder of MBB and its successor edges to EndMBB.
12071 EndMBB->splice(EndMBB->begin(), MBB,
12072 llvm::next(MachineBasicBlock::iterator(MI)),
12073 MBB->end());
12074 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12075
Dan Gohmand6708ea2009-08-15 01:38:56 +000012076 // The original block will now fall through to the XMM save block.
12077 MBB->addSuccessor(XMMSaveMBB);
12078 // The XMMSaveMBB will fall through to the end block.
12079 XMMSaveMBB->addSuccessor(EndMBB);
12080
12081 // Now add the instructions.
12082 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12083 DebugLoc DL = MI->getDebugLoc();
12084
12085 unsigned CountReg = MI->getOperand(0).getReg();
12086 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12087 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12088
12089 if (!Subtarget->isTargetWin64()) {
12090 // If %al is 0, branch around the XMM save block.
12091 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012092 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012093 MBB->addSuccessor(EndMBB);
12094 }
12095
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012096 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012097 // In the XMM save block, save all the XMM argument registers.
12098 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12099 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012100 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012101 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012102 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012103 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012104 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012105 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012106 .addFrameIndex(RegSaveFrameIndex)
12107 .addImm(/*Scale=*/1)
12108 .addReg(/*IndexReg=*/0)
12109 .addImm(/*Disp=*/Offset)
12110 .addReg(/*Segment=*/0)
12111 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012112 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012113 }
12114
Dan Gohman14152b42010-07-06 20:24:04 +000012115 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012116
12117 return EndMBB;
12118}
Mon P Wang63307c32008-05-05 19:05:59 +000012119
Lang Hames6e3f7e42012-02-03 01:13:49 +000012120// The EFLAGS operand of SelectItr might be missing a kill marker
12121// because there were multiple uses of EFLAGS, and ISel didn't know
12122// which to mark. Figure out whether SelectItr should have had a
12123// kill marker, and set it if it should. Returns the correct kill
12124// marker value.
12125static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12126 MachineBasicBlock* BB,
12127 const TargetRegisterInfo* TRI) {
12128 // Scan forward through BB for a use/def of EFLAGS.
12129 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12130 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012131 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012132 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012133 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012134 if (mi.definesRegister(X86::EFLAGS))
12135 break; // Should have kill-flag - update below.
12136 }
12137
12138 // If we hit the end of the block, check whether EFLAGS is live into a
12139 // successor.
12140 if (miI == BB->end()) {
12141 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12142 sEnd = BB->succ_end();
12143 sItr != sEnd; ++sItr) {
12144 MachineBasicBlock* succ = *sItr;
12145 if (succ->isLiveIn(X86::EFLAGS))
12146 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012147 }
12148 }
12149
Lang Hames6e3f7e42012-02-03 01:13:49 +000012150 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12151 // out. SelectMI should have a kill flag on EFLAGS.
12152 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012153 return true;
12154}
12155
Evan Cheng60c07e12006-07-05 22:17:51 +000012156MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012157X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012158 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12160 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012161
Chris Lattner52600972009-09-02 05:57:00 +000012162 // To "insert" a SELECT_CC instruction, we actually have to insert the
12163 // diamond control-flow pattern. The incoming instruction knows the
12164 // destination vreg to set, the condition code register to branch on, the
12165 // true/false values to select between, and a branch opcode to use.
12166 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12167 MachineFunction::iterator It = BB;
12168 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012169
Chris Lattner52600972009-09-02 05:57:00 +000012170 // thisMBB:
12171 // ...
12172 // TrueVal = ...
12173 // cmpTY ccX, r1, r2
12174 // bCC copy1MBB
12175 // fallthrough --> copy0MBB
12176 MachineBasicBlock *thisMBB = BB;
12177 MachineFunction *F = BB->getParent();
12178 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12179 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012180 F->insert(It, copy0MBB);
12181 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012182
Bill Wendling730c07e2010-06-25 20:48:10 +000012183 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12184 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012185 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12186 if (!MI->killsRegister(X86::EFLAGS) &&
12187 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12188 copy0MBB->addLiveIn(X86::EFLAGS);
12189 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012190 }
12191
Dan Gohman14152b42010-07-06 20:24:04 +000012192 // Transfer the remainder of BB and its successor edges to sinkMBB.
12193 sinkMBB->splice(sinkMBB->begin(), BB,
12194 llvm::next(MachineBasicBlock::iterator(MI)),
12195 BB->end());
12196 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12197
12198 // Add the true and fallthrough blocks as its successors.
12199 BB->addSuccessor(copy0MBB);
12200 BB->addSuccessor(sinkMBB);
12201
12202 // Create the conditional branch instruction.
12203 unsigned Opc =
12204 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12205 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12206
Chris Lattner52600972009-09-02 05:57:00 +000012207 // copy0MBB:
12208 // %FalseValue = ...
12209 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012210 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012211
Chris Lattner52600972009-09-02 05:57:00 +000012212 // sinkMBB:
12213 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12214 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012215 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12216 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012217 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12218 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12219
Dan Gohman14152b42010-07-06 20:24:04 +000012220 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012221 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012222}
12223
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012224MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012225X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12226 bool Is64Bit) const {
12227 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12228 DebugLoc DL = MI->getDebugLoc();
12229 MachineFunction *MF = BB->getParent();
12230 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12231
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012232 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012233
12234 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12235 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12236
12237 // BB:
12238 // ... [Till the alloca]
12239 // If stacklet is not large enough, jump to mallocMBB
12240 //
12241 // bumpMBB:
12242 // Allocate by subtracting from RSP
12243 // Jump to continueMBB
12244 //
12245 // mallocMBB:
12246 // Allocate by call to runtime
12247 //
12248 // continueMBB:
12249 // ...
12250 // [rest of original BB]
12251 //
12252
12253 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12254 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12255 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12256
12257 MachineRegisterInfo &MRI = MF->getRegInfo();
12258 const TargetRegisterClass *AddrRegClass =
12259 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12260
12261 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12262 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12263 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012264 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012265 sizeVReg = MI->getOperand(1).getReg(),
12266 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12267
12268 MachineFunction::iterator MBBIter = BB;
12269 ++MBBIter;
12270
12271 MF->insert(MBBIter, bumpMBB);
12272 MF->insert(MBBIter, mallocMBB);
12273 MF->insert(MBBIter, continueMBB);
12274
12275 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12276 (MachineBasicBlock::iterator(MI)), BB->end());
12277 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12278
12279 // Add code to the main basic block to check if the stack limit has been hit,
12280 // and if so, jump to mallocMBB otherwise to bumpMBB.
12281 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012282 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012283 .addReg(tmpSPVReg).addReg(sizeVReg);
12284 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012285 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012286 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012287 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12288
12289 // bumpMBB simply decreases the stack pointer, since we know the current
12290 // stacklet has enough space.
12291 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012292 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012294 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012295 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12296
12297 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012298 const uint32_t *RegMask =
12299 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012300 if (Is64Bit) {
12301 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12302 .addReg(sizeVReg);
12303 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012304 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12305 .addRegMask(RegMask)
12306 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012307 } else {
12308 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12309 .addImm(12);
12310 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12311 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012312 .addExternalSymbol("__morestack_allocate_stack_space")
12313 .addRegMask(RegMask)
12314 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012315 }
12316
12317 if (!Is64Bit)
12318 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12319 .addImm(16);
12320
12321 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12322 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12323 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12324
12325 // Set up the CFG correctly.
12326 BB->addSuccessor(bumpMBB);
12327 BB->addSuccessor(mallocMBB);
12328 mallocMBB->addSuccessor(continueMBB);
12329 bumpMBB->addSuccessor(continueMBB);
12330
12331 // Take care of the PHI nodes.
12332 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12333 MI->getOperand(0).getReg())
12334 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12335 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12336
12337 // Delete the original pseudo instruction.
12338 MI->eraseFromParent();
12339
12340 // And we're done.
12341 return continueMBB;
12342}
12343
12344MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012345X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012346 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012347 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12348 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012349
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012350 assert(!Subtarget->isTargetEnvMacho());
12351
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012352 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12353 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012354
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012355 if (Subtarget->isTargetWin64()) {
12356 if (Subtarget->isTargetCygMing()) {
12357 // ___chkstk(Mingw64):
12358 // Clobbers R10, R11, RAX and EFLAGS.
12359 // Updates RSP.
12360 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12361 .addExternalSymbol("___chkstk")
12362 .addReg(X86::RAX, RegState::Implicit)
12363 .addReg(X86::RSP, RegState::Implicit)
12364 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12365 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12366 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12367 } else {
12368 // __chkstk(MSVCRT): does not update stack pointer.
12369 // Clobbers R10, R11 and EFLAGS.
12370 // FIXME: RAX(allocated size) might be reused and not killed.
12371 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12372 .addExternalSymbol("__chkstk")
12373 .addReg(X86::RAX, RegState::Implicit)
12374 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12375 // RAX has the offset to subtracted from RSP.
12376 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12377 .addReg(X86::RSP)
12378 .addReg(X86::RAX);
12379 }
12380 } else {
12381 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012382 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12383
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012384 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12385 .addExternalSymbol(StackProbeSymbol)
12386 .addReg(X86::EAX, RegState::Implicit)
12387 .addReg(X86::ESP, RegState::Implicit)
12388 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12389 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12390 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12391 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012392
Dan Gohman14152b42010-07-06 20:24:04 +000012393 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012394 return BB;
12395}
Chris Lattner52600972009-09-02 05:57:00 +000012396
12397MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012398X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12399 MachineBasicBlock *BB) const {
12400 // This is pretty easy. We're taking the value that we received from
12401 // our load from the relocation, sticking it in either RDI (x86-64)
12402 // or EAX and doing an indirect call. The return value will then
12403 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012404 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012405 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012406 DebugLoc DL = MI->getDebugLoc();
12407 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012408
12409 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012410 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012411
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012412 // Get a register mask for the lowered call.
12413 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12414 // proper register mask.
12415 const uint32_t *RegMask =
12416 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012417 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012418 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12419 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012420 .addReg(X86::RIP)
12421 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012422 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012423 MI->getOperand(3).getTargetFlags())
12424 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012425 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012426 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012427 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012428 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012429 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12430 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012431 .addReg(0)
12432 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012433 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012434 MI->getOperand(3).getTargetFlags())
12435 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012436 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012437 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012438 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012439 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012440 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12441 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012442 .addReg(TII->getGlobalBaseReg(F))
12443 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012444 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012445 MI->getOperand(3).getTargetFlags())
12446 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012447 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012448 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012449 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012450 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012451
Dan Gohman14152b42010-07-06 20:24:04 +000012452 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012453 return BB;
12454}
12455
12456MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012457X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012458 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012459 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012460 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012461 case X86::TAILJMPd64:
12462 case X86::TAILJMPr64:
12463 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012464 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012465 case X86::TCRETURNdi64:
12466 case X86::TCRETURNri64:
12467 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012468 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012469 case X86::WIN_ALLOCA:
12470 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012471 case X86::SEG_ALLOCA_32:
12472 return EmitLoweredSegAlloca(MI, BB, false);
12473 case X86::SEG_ALLOCA_64:
12474 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012475 case X86::TLSCall_32:
12476 case X86::TLSCall_64:
12477 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012478 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012479 case X86::CMOV_FR32:
12480 case X86::CMOV_FR64:
12481 case X86::CMOV_V4F32:
12482 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012483 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012484 case X86::CMOV_V8F32:
12485 case X86::CMOV_V4F64:
12486 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012487 case X86::CMOV_GR16:
12488 case X86::CMOV_GR32:
12489 case X86::CMOV_RFP32:
12490 case X86::CMOV_RFP64:
12491 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012492 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012493
Dale Johannesen849f2142007-07-03 00:53:03 +000012494 case X86::FP32_TO_INT16_IN_MEM:
12495 case X86::FP32_TO_INT32_IN_MEM:
12496 case X86::FP32_TO_INT64_IN_MEM:
12497 case X86::FP64_TO_INT16_IN_MEM:
12498 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012499 case X86::FP64_TO_INT64_IN_MEM:
12500 case X86::FP80_TO_INT16_IN_MEM:
12501 case X86::FP80_TO_INT32_IN_MEM:
12502 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12504 DebugLoc DL = MI->getDebugLoc();
12505
Evan Cheng60c07e12006-07-05 22:17:51 +000012506 // Change the floating point control register to use "round towards zero"
12507 // mode when truncating to an integer value.
12508 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012509 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012510 addFrameReference(BuildMI(*BB, MI, DL,
12511 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012512
12513 // Load the old value of the high byte of the control word...
12514 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012515 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012516 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012517 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012518
12519 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012520 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012521 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012522
12523 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012524 addFrameReference(BuildMI(*BB, MI, DL,
12525 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012526
12527 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012528 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012529 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012530
12531 // Get the X86 opcode to use.
12532 unsigned Opc;
12533 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012534 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012535 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12536 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12537 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12538 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12539 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12540 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012541 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12542 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12543 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012544 }
12545
12546 X86AddressMode AM;
12547 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012548 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012549 AM.BaseType = X86AddressMode::RegBase;
12550 AM.Base.Reg = Op.getReg();
12551 } else {
12552 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012553 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012554 }
12555 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012556 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012557 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012559 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012560 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012561 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012562 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012563 AM.GV = Op.getGlobal();
12564 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012565 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012566 }
Dan Gohman14152b42010-07-06 20:24:04 +000012567 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012568 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012569
12570 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012571 addFrameReference(BuildMI(*BB, MI, DL,
12572 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012573
Dan Gohman14152b42010-07-06 20:24:04 +000012574 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012575 return BB;
12576 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012577 // String/text processing lowering.
12578 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012579 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012580 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12581 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012582 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012583 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12584 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012585 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012586 return EmitPCMP(MI, BB, 5, false /* in mem */);
12587 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012588 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012589 return EmitPCMP(MI, BB, 5, true /* in mem */);
12590
Eric Christopher228232b2010-11-30 07:20:12 +000012591 // Thread synchronization.
12592 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012593 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012594 case X86::MWAIT:
12595 return EmitMwait(MI, BB);
12596
Eric Christopherb120ab42009-08-18 22:50:32 +000012597 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012598 case X86::ATOMAND32:
12599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012600 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012601 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012602 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012603 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012604 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12606 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012607 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012609 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012610 case X86::ATOMXOR32:
12611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012613 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012614 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012615 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012616 case X86::ATOMNAND32:
12617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012619 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012620 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012621 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012622 case X86::ATOMMIN32:
12623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12624 case X86::ATOMMAX32:
12625 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12626 case X86::ATOMUMIN32:
12627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12628 case X86::ATOMUMAX32:
12629 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630
12631 case X86::ATOMAND16:
12632 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12633 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012634 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012635 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012636 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012637 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012638 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012639 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012640 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012641 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012642 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012643 case X86::ATOMXOR16:
12644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12645 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012646 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012647 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012648 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 case X86::ATOMNAND16:
12650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12651 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012652 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012653 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012654 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012655 case X86::ATOMMIN16:
12656 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12657 case X86::ATOMMAX16:
12658 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12659 case X86::ATOMUMIN16:
12660 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12661 case X86::ATOMUMAX16:
12662 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12663
12664 case X86::ATOMAND8:
12665 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12666 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012667 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012668 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012669 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012670 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012671 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012672 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012673 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012674 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012675 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012676 case X86::ATOMXOR8:
12677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12678 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012679 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012680 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012681 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 case X86::ATOMNAND8:
12683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12684 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012685 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012686 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012687 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012688 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012689 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012690 case X86::ATOMAND64:
12691 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012692 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012693 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012694 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012695 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012696 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012697 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12698 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012699 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012700 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012701 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012702 case X86::ATOMXOR64:
12703 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012704 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012705 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012706 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012707 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012708 case X86::ATOMNAND64:
12709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12710 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012711 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012712 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012713 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012714 case X86::ATOMMIN64:
12715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12716 case X86::ATOMMAX64:
12717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12718 case X86::ATOMUMIN64:
12719 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12720 case X86::ATOMUMAX64:
12721 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012722
12723 // This group does 64-bit operations on a 32-bit host.
12724 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012725 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012726 X86::AND32rr, X86::AND32rr,
12727 X86::AND32ri, X86::AND32ri,
12728 false);
12729 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012730 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012731 X86::OR32rr, X86::OR32rr,
12732 X86::OR32ri, X86::OR32ri,
12733 false);
12734 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736 X86::XOR32rr, X86::XOR32rr,
12737 X86::XOR32ri, X86::XOR32ri,
12738 false);
12739 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012741 X86::AND32rr, X86::AND32rr,
12742 X86::AND32ri, X86::AND32ri,
12743 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012744 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012746 X86::ADD32rr, X86::ADC32rr,
12747 X86::ADD32ri, X86::ADC32ri,
12748 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012749 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 X86::SUB32rr, X86::SBB32rr,
12752 X86::SUB32ri, X86::SBB32ri,
12753 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012754 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012755 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012756 X86::MOV32rr, X86::MOV32rr,
12757 X86::MOV32ri, X86::MOV32ri,
12758 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012759 case X86::VASTART_SAVE_XMM_REGS:
12760 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012761
12762 case X86::VAARG_64:
12763 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012764 }
12765}
12766
12767//===----------------------------------------------------------------------===//
12768// X86 Optimization Hooks
12769//===----------------------------------------------------------------------===//
12770
Dan Gohman475871a2008-07-27 21:46:04 +000012771void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012772 APInt &KnownZero,
12773 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012774 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012775 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012776 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012777 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012778 assert((Opc >= ISD::BUILTIN_OP_END ||
12779 Opc == ISD::INTRINSIC_WO_CHAIN ||
12780 Opc == ISD::INTRINSIC_W_CHAIN ||
12781 Opc == ISD::INTRINSIC_VOID) &&
12782 "Should use MaskedValueIsZero if you don't know whether Op"
12783 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012784
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012785 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012786 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012787 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012788 case X86ISD::ADD:
12789 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012790 case X86ISD::ADC:
12791 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012792 case X86ISD::SMUL:
12793 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012794 case X86ISD::INC:
12795 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012796 case X86ISD::OR:
12797 case X86ISD::XOR:
12798 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012799 // These nodes' second result is a boolean.
12800 if (Op.getResNo() == 0)
12801 break;
12802 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012803 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012804 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012805 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012806 case ISD::INTRINSIC_WO_CHAIN: {
12807 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12808 unsigned NumLoBits = 0;
12809 switch (IntId) {
12810 default: break;
12811 case Intrinsic::x86_sse_movmsk_ps:
12812 case Intrinsic::x86_avx_movmsk_ps_256:
12813 case Intrinsic::x86_sse2_movmsk_pd:
12814 case Intrinsic::x86_avx_movmsk_pd_256:
12815 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012816 case Intrinsic::x86_sse2_pmovmskb_128:
12817 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012818 // High bits of movmskp{s|d}, pmovmskb are known zero.
12819 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012820 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012821 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12822 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12823 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12824 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12825 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12826 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012827 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012828 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012829 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012830 break;
12831 }
12832 }
12833 break;
12834 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012835 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012836}
Chris Lattner259e97c2006-01-31 19:43:35 +000012837
Owen Andersonbc146b02010-09-21 20:42:50 +000012838unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12839 unsigned Depth) const {
12840 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12841 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12842 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012843
Owen Andersonbc146b02010-09-21 20:42:50 +000012844 // Fallback case.
12845 return 1;
12846}
12847
Evan Cheng206ee9d2006-07-07 08:33:52 +000012848/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012849/// node is a GlobalAddress + offset.
12850bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012851 const GlobalValue* &GA,
12852 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012853 if (N->getOpcode() == X86ISD::Wrapper) {
12854 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012855 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012856 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012857 return true;
12858 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012859 }
Evan Chengad4196b2008-05-12 19:56:52 +000012860 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012861}
12862
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012863/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12864/// same as extracting the high 128-bit part of 256-bit vector and then
12865/// inserting the result into the low part of a new 256-bit vector
12866static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12867 EVT VT = SVOp->getValueType(0);
12868 int NumElems = VT.getVectorNumElements();
12869
12870 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12871 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12872 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12873 SVOp->getMaskElt(j) >= 0)
12874 return false;
12875
12876 return true;
12877}
12878
12879/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12880/// same as extracting the low 128-bit part of 256-bit vector and then
12881/// inserting the result into the high part of a new 256-bit vector
12882static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12883 EVT VT = SVOp->getValueType(0);
12884 int NumElems = VT.getVectorNumElements();
12885
12886 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12887 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12888 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12889 SVOp->getMaskElt(j) >= 0)
12890 return false;
12891
12892 return true;
12893}
12894
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012895/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12896static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012897 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012898 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012899 DebugLoc dl = N->getDebugLoc();
12900 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12901 SDValue V1 = SVOp->getOperand(0);
12902 SDValue V2 = SVOp->getOperand(1);
12903 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012904 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012905
12906 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12907 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12908 //
12909 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012910 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012911 // V UNDEF BUILD_VECTOR UNDEF
12912 // \ / \ /
12913 // CONCAT_VECTOR CONCAT_VECTOR
12914 // \ /
12915 // \ /
12916 // RESULT: V + zero extended
12917 //
12918 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12919 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12920 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12921 return SDValue();
12922
12923 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12924 return SDValue();
12925
12926 // To match the shuffle mask, the first half of the mask should
12927 // be exactly the first vector, and all the rest a splat with the
12928 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012929 for (int i = 0; i < NumElems/2; ++i)
12930 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12931 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12932 return SDValue();
12933
Chad Rosier3d1161e2012-01-03 21:05:52 +000012934 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12935 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12936 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12937 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12938 SDValue ResNode =
12939 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12940 Ld->getMemoryVT(),
12941 Ld->getPointerInfo(),
12942 Ld->getAlignment(),
12943 false/*isVolatile*/, true/*ReadMem*/,
12944 false/*WriteMem*/);
12945 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12946 }
12947
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012948 // Emit a zeroed vector and insert the desired subvector on its
12949 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012950 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000012951 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012952 return DCI.CombineTo(N, InsV);
12953 }
12954
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012955 //===--------------------------------------------------------------------===//
12956 // Combine some shuffles into subvector extracts and inserts:
12957 //
12958
12959 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12960 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012961 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
12962 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012963 return DCI.CombineTo(N, InsV);
12964 }
12965
12966 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12967 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000012968 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
12969 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012970 return DCI.CombineTo(N, InsV);
12971 }
12972
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012973 return SDValue();
12974}
12975
12976/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012977static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012978 TargetLowering::DAGCombinerInfo &DCI,
12979 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012980 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012981 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012982
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012983 // Don't create instructions with illegal types after legalize types has run.
12984 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12985 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12986 return SDValue();
12987
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012988 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12989 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12990 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012991 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012992
12993 // Only handle 128 wide vector from here on.
12994 if (VT.getSizeInBits() != 128)
12995 return SDValue();
12996
12997 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12998 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12999 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013000 SmallVector<SDValue, 16> Elts;
13001 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013002 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013003
Nate Begemanfdea31a2010-03-24 20:49:50 +000013004 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013005}
Evan Chengd880b972008-05-09 21:53:03 +000013006
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013007
13008/// PerformTruncateCombine - Converts truncate operation to
13009/// a sequence of vector shuffle operations.
13010/// It is possible when we truncate 256-bit vector to 128-bit vector
13011
13012SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13013 DAGCombinerInfo &DCI) const {
13014 if (!DCI.isBeforeLegalizeOps())
13015 return SDValue();
13016
13017 if (!Subtarget->hasAVX()) return SDValue();
13018
13019 EVT VT = N->getValueType(0);
13020 SDValue Op = N->getOperand(0);
13021 EVT OpVT = Op.getValueType();
13022 DebugLoc dl = N->getDebugLoc();
13023
13024 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13025
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013026 if (Subtarget->hasAVX2()) {
13027 // AVX2: v4i64 -> v4i32
13028
13029 // VPERMD
13030 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13031
13032 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13033 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13034 ShufMask);
13035
Craig Topperd63fa652012-04-22 18:51:37 +000013036 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13037 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013038 }
13039
13040 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013041 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013042 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013043
13044 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013045 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013046
13047 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13048 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13049
13050 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013051 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013052
Craig Topperd63fa652012-04-22 18:51:37 +000013053 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13054 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013055
13056 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013057 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013058
Elena Demikhovsky73252572012-02-01 10:33:05 +000013059 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013060 }
Craig Topperd63fa652012-04-22 18:51:37 +000013061
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013062 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13063
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013064 if (Subtarget->hasAVX2()) {
13065 // AVX2: v8i32 -> v8i16
13066
13067 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013068
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013069 // PSHUFB
13070 SmallVector<SDValue,32> pshufbMask;
13071 for (unsigned i = 0; i < 2; ++i) {
13072 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13073 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13074 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13075 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13076 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13077 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13078 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13079 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13080 for (unsigned j = 0; j < 8; ++j)
13081 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13082 }
Craig Topperd63fa652012-04-22 18:51:37 +000013083 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13084 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013085 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13086
13087 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13088
13089 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013090 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013091 &ShufMask[0]);
13092
Craig Topperd63fa652012-04-22 18:51:37 +000013093 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13094 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013095
13096 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13097 }
13098
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013099 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013100 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013101
13102 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013103 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013104
13105 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13106 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13107
13108 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013109 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13110 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013111
Craig Topperd63fa652012-04-22 18:51:37 +000013112 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013113 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013114 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013115 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013116
13117 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13118 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13119
13120 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013121 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013122
Elena Demikhovsky73252572012-02-01 10:33:05 +000013123 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013124 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013125 }
13126
13127 return SDValue();
13128}
13129
Craig Topper89f4e662012-03-20 07:17:59 +000013130/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13131/// specific shuffle of a load can be folded into a single element load.
13132/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13133/// shuffles have been customed lowered so we need to handle those here.
13134static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13135 TargetLowering::DAGCombinerInfo &DCI) {
13136 if (DCI.isBeforeLegalizeOps())
13137 return SDValue();
13138
13139 SDValue InVec = N->getOperand(0);
13140 SDValue EltNo = N->getOperand(1);
13141
13142 if (!isa<ConstantSDNode>(EltNo))
13143 return SDValue();
13144
13145 EVT VT = InVec.getValueType();
13146
13147 bool HasShuffleIntoBitcast = false;
13148 if (InVec.getOpcode() == ISD::BITCAST) {
13149 // Don't duplicate a load with other uses.
13150 if (!InVec.hasOneUse())
13151 return SDValue();
13152 EVT BCVT = InVec.getOperand(0).getValueType();
13153 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13154 return SDValue();
13155 InVec = InVec.getOperand(0);
13156 HasShuffleIntoBitcast = true;
13157 }
13158
13159 if (!isTargetShuffle(InVec.getOpcode()))
13160 return SDValue();
13161
13162 // Don't duplicate a load with other uses.
13163 if (!InVec.hasOneUse())
13164 return SDValue();
13165
13166 SmallVector<int, 16> ShuffleMask;
13167 bool UnaryShuffle;
13168 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13169 return SDValue();
13170
13171 // Select the input vector, guarding against out of range extract vector.
13172 unsigned NumElems = VT.getVectorNumElements();
13173 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13174 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13175 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13176 : InVec.getOperand(1);
13177
13178 // If inputs to shuffle are the same for both ops, then allow 2 uses
13179 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13180
13181 if (LdNode.getOpcode() == ISD::BITCAST) {
13182 // Don't duplicate a load with other uses.
13183 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13184 return SDValue();
13185
13186 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13187 LdNode = LdNode.getOperand(0);
13188 }
13189
13190 if (!ISD::isNormalLoad(LdNode.getNode()))
13191 return SDValue();
13192
13193 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13194
13195 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13196 return SDValue();
13197
13198 if (HasShuffleIntoBitcast) {
13199 // If there's a bitcast before the shuffle, check if the load type and
13200 // alignment is valid.
13201 unsigned Align = LN0->getAlignment();
13202 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13203 unsigned NewAlign = TLI.getTargetData()->
13204 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13205
13206 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13207 return SDValue();
13208 }
13209
13210 // All checks match so transform back to vector_shuffle so that DAG combiner
13211 // can finish the job
13212 DebugLoc dl = N->getDebugLoc();
13213
13214 // Create shuffle node taking into account the case that its a unary shuffle
13215 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13216 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13217 InVec.getOperand(0), Shuffle,
13218 &ShuffleMask[0]);
13219 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13220 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13221 EltNo);
13222}
13223
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013224/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13225/// generation and convert it from being a bunch of shuffles and extracts
13226/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013227static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013228 TargetLowering::DAGCombinerInfo &DCI) {
13229 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13230 if (NewOp.getNode())
13231 return NewOp;
13232
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013233 SDValue InputVector = N->getOperand(0);
13234
13235 // Only operate on vectors of 4 elements, where the alternative shuffling
13236 // gets to be more expensive.
13237 if (InputVector.getValueType() != MVT::v4i32)
13238 return SDValue();
13239
13240 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13241 // single use which is a sign-extend or zero-extend, and all elements are
13242 // used.
13243 SmallVector<SDNode *, 4> Uses;
13244 unsigned ExtractedElements = 0;
13245 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13246 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13247 if (UI.getUse().getResNo() != InputVector.getResNo())
13248 return SDValue();
13249
13250 SDNode *Extract = *UI;
13251 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13252 return SDValue();
13253
13254 if (Extract->getValueType(0) != MVT::i32)
13255 return SDValue();
13256 if (!Extract->hasOneUse())
13257 return SDValue();
13258 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13259 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13260 return SDValue();
13261 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13262 return SDValue();
13263
13264 // Record which element was extracted.
13265 ExtractedElements |=
13266 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13267
13268 Uses.push_back(Extract);
13269 }
13270
13271 // If not all the elements were used, this may not be worthwhile.
13272 if (ExtractedElements != 15)
13273 return SDValue();
13274
13275 // Ok, we've now decided to do the transformation.
13276 DebugLoc dl = InputVector.getDebugLoc();
13277
13278 // Store the value to a temporary stack slot.
13279 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013280 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13281 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013282
13283 // Replace each use (extract) with a load of the appropriate element.
13284 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13285 UE = Uses.end(); UI != UE; ++UI) {
13286 SDNode *Extract = *UI;
13287
Nadav Rotem86694292011-05-17 08:31:57 +000013288 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013289 SDValue Idx = Extract->getOperand(1);
13290 unsigned EltSize =
13291 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13292 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013293 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013294 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13295
Nadav Rotem86694292011-05-17 08:31:57 +000013296 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013297 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013298
13299 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013300 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013301 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013302 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013303
13304 // Replace the exact with the load.
13305 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13306 }
13307
13308 // The replacement was made in place; don't return anything.
13309 return SDValue();
13310}
13311
Duncan Sands6bcd2192011-09-17 16:49:39 +000013312/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13313/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013314static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013315 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013316 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013317
13318
Chris Lattner47b4ce82009-03-11 05:48:52 +000013319 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013320 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013321 // Get the LHS/RHS of the select.
13322 SDValue LHS = N->getOperand(1);
13323 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013324 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013325
Dan Gohman670e5392009-09-21 18:03:22 +000013326 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013327 // instructions match the semantics of the common C idiom x<y?x:y but not
13328 // x<=y?x:y, because of how they handle negative zero (which can be
13329 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013330 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13331 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013332 (Subtarget->hasSSE2() ||
13333 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013334 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013335
Chris Lattner47b4ce82009-03-11 05:48:52 +000013336 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013337 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013338 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13339 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013340 switch (CC) {
13341 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013342 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013343 // Converting this to a min would handle NaNs incorrectly, and swapping
13344 // the operands would cause it to handle comparisons between positive
13345 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013346 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013347 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013348 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13349 break;
13350 std::swap(LHS, RHS);
13351 }
Dan Gohman670e5392009-09-21 18:03:22 +000013352 Opcode = X86ISD::FMIN;
13353 break;
13354 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013355 // Converting this to a min would handle comparisons between positive
13356 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013357 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013358 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13359 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013360 Opcode = X86ISD::FMIN;
13361 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013362 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013363 // Converting this to a min would handle both negative zeros and NaNs
13364 // incorrectly, but we can swap the operands to fix both.
13365 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013366 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013367 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013368 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013369 Opcode = X86ISD::FMIN;
13370 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013371
Dan Gohman670e5392009-09-21 18:03:22 +000013372 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013373 // Converting this to a max would handle comparisons between positive
13374 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013375 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013376 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013377 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013378 Opcode = X86ISD::FMAX;
13379 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013380 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013381 // Converting this to a max would handle NaNs incorrectly, and swapping
13382 // the operands would cause it to handle comparisons between positive
13383 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013384 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013385 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013386 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13387 break;
13388 std::swap(LHS, RHS);
13389 }
Dan Gohman670e5392009-09-21 18:03:22 +000013390 Opcode = X86ISD::FMAX;
13391 break;
13392 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013393 // Converting this to a max would handle both negative zeros and NaNs
13394 // incorrectly, but we can swap the operands to fix both.
13395 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013396 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013397 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013398 case ISD::SETGE:
13399 Opcode = X86ISD::FMAX;
13400 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013401 }
Dan Gohman670e5392009-09-21 18:03:22 +000013402 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013403 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13404 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013405 switch (CC) {
13406 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013407 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013408 // Converting this to a min would handle comparisons between positive
13409 // and negative zero incorrectly, and swapping the operands would
13410 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013411 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013412 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013413 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013414 break;
13415 std::swap(LHS, RHS);
13416 }
Dan Gohman670e5392009-09-21 18:03:22 +000013417 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013418 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013419 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013420 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013421 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013422 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13423 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013424 Opcode = X86ISD::FMIN;
13425 break;
13426 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013427 // Converting this to a min would handle both negative zeros and NaNs
13428 // incorrectly, but we can swap the operands to fix both.
13429 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013430 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013431 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013432 case ISD::SETGE:
13433 Opcode = X86ISD::FMIN;
13434 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013435
Dan Gohman670e5392009-09-21 18:03:22 +000013436 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013437 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013438 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013439 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013440 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013441 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013442 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013443 // Converting this to a max would handle comparisons between positive
13444 // and negative zero incorrectly, and swapping the operands would
13445 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013446 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013447 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013448 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013449 break;
13450 std::swap(LHS, RHS);
13451 }
Dan Gohman670e5392009-09-21 18:03:22 +000013452 Opcode = X86ISD::FMAX;
13453 break;
13454 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013455 // Converting this to a max would handle both negative zeros and NaNs
13456 // incorrectly, but we can swap the operands to fix both.
13457 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013458 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013459 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013460 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013461 Opcode = X86ISD::FMAX;
13462 break;
13463 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013464 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013465
Chris Lattner47b4ce82009-03-11 05:48:52 +000013466 if (Opcode)
13467 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013468 }
Eric Christopherfd179292009-08-27 18:07:15 +000013469
Chris Lattnerd1980a52009-03-12 06:52:53 +000013470 // If this is a select between two integer constants, try to do some
13471 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013472 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13473 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013474 // Don't do this for crazy integer types.
13475 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13476 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013477 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013478 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013479
Chris Lattnercee56e72009-03-13 05:53:31 +000013480 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013481 // Efficiently invertible.
13482 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13483 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13484 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13485 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013486 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013487 }
Eric Christopherfd179292009-08-27 18:07:15 +000013488
Chris Lattnerd1980a52009-03-12 06:52:53 +000013489 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013490 if (FalseC->getAPIntValue() == 0 &&
13491 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013492 if (NeedsCondInvert) // Invert the condition if needed.
13493 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13494 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013495
Chris Lattnerd1980a52009-03-12 06:52:53 +000013496 // Zero extend the condition if needed.
13497 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013498
Chris Lattnercee56e72009-03-13 05:53:31 +000013499 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013500 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013501 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013502 }
Eric Christopherfd179292009-08-27 18:07:15 +000013503
Chris Lattner97a29a52009-03-13 05:22:11 +000013504 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013505 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013506 if (NeedsCondInvert) // Invert the condition if needed.
13507 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13508 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013509
Chris Lattner97a29a52009-03-13 05:22:11 +000013510 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013511 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13512 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013513 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013514 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013515 }
Eric Christopherfd179292009-08-27 18:07:15 +000013516
Chris Lattnercee56e72009-03-13 05:53:31 +000013517 // Optimize cases that will turn into an LEA instruction. This requires
13518 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013519 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013520 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013521 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013522
Chris Lattnercee56e72009-03-13 05:53:31 +000013523 bool isFastMultiplier = false;
13524 if (Diff < 10) {
13525 switch ((unsigned char)Diff) {
13526 default: break;
13527 case 1: // result = add base, cond
13528 case 2: // result = lea base( , cond*2)
13529 case 3: // result = lea base(cond, cond*2)
13530 case 4: // result = lea base( , cond*4)
13531 case 5: // result = lea base(cond, cond*4)
13532 case 8: // result = lea base( , cond*8)
13533 case 9: // result = lea base(cond, cond*8)
13534 isFastMultiplier = true;
13535 break;
13536 }
13537 }
Eric Christopherfd179292009-08-27 18:07:15 +000013538
Chris Lattnercee56e72009-03-13 05:53:31 +000013539 if (isFastMultiplier) {
13540 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13541 if (NeedsCondInvert) // Invert the condition if needed.
13542 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13543 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013544
Chris Lattnercee56e72009-03-13 05:53:31 +000013545 // Zero extend the condition if needed.
13546 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13547 Cond);
13548 // Scale the condition by the difference.
13549 if (Diff != 1)
13550 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13551 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013552
Chris Lattnercee56e72009-03-13 05:53:31 +000013553 // Add the base if non-zero.
13554 if (FalseC->getAPIntValue() != 0)
13555 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13556 SDValue(FalseC, 0));
13557 return Cond;
13558 }
Eric Christopherfd179292009-08-27 18:07:15 +000013559 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013560 }
13561 }
Eric Christopherfd179292009-08-27 18:07:15 +000013562
Evan Cheng56f582d2012-01-04 01:41:39 +000013563 // Canonicalize max and min:
13564 // (x > y) ? x : y -> (x >= y) ? x : y
13565 // (x < y) ? x : y -> (x <= y) ? x : y
13566 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13567 // the need for an extra compare
13568 // against zero. e.g.
13569 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13570 // subl %esi, %edi
13571 // testl %edi, %edi
13572 // movl $0, %eax
13573 // cmovgl %edi, %eax
13574 // =>
13575 // xorl %eax, %eax
13576 // subl %esi, $edi
13577 // cmovsl %eax, %edi
13578 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13579 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13580 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13581 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13582 switch (CC) {
13583 default: break;
13584 case ISD::SETLT:
13585 case ISD::SETGT: {
13586 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13587 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13588 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13589 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13590 }
13591 }
13592 }
13593
Nadav Rotemcc616562012-01-15 19:27:55 +000013594 // If we know that this node is legal then we know that it is going to be
13595 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13596 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13597 // to simplify previous instructions.
13598 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13599 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13600 !DCI.isBeforeLegalize() &&
13601 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13602 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13603 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13604 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13605
13606 APInt KnownZero, KnownOne;
13607 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13608 DCI.isBeforeLegalizeOps());
13609 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13610 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13611 DCI.CommitTargetLoweringOpt(TLO);
13612 }
13613
Dan Gohman475871a2008-07-27 21:46:04 +000013614 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013615}
13616
Chris Lattnerd1980a52009-03-12 06:52:53 +000013617/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13618static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13619 TargetLowering::DAGCombinerInfo &DCI) {
13620 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013621
Chris Lattnerd1980a52009-03-12 06:52:53 +000013622 // If the flag operand isn't dead, don't touch this CMOV.
13623 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13624 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013625
Evan Chengb5a55d92011-05-24 01:48:22 +000013626 SDValue FalseOp = N->getOperand(0);
13627 SDValue TrueOp = N->getOperand(1);
13628 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13629 SDValue Cond = N->getOperand(3);
13630 if (CC == X86::COND_E || CC == X86::COND_NE) {
13631 switch (Cond.getOpcode()) {
13632 default: break;
13633 case X86ISD::BSR:
13634 case X86ISD::BSF:
13635 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13636 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13637 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13638 }
13639 }
13640
Chris Lattnerd1980a52009-03-12 06:52:53 +000013641 // If this is a select between two integer constants, try to do some
13642 // optimizations. Note that the operands are ordered the opposite of SELECT
13643 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013644 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13645 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013646 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13647 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013648 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13649 CC = X86::GetOppositeBranchCondition(CC);
13650 std::swap(TrueC, FalseC);
13651 }
Eric Christopherfd179292009-08-27 18:07:15 +000013652
Chris Lattnerd1980a52009-03-12 06:52:53 +000013653 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013654 // This is efficient for any integer data type (including i8/i16) and
13655 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013656 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013657 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13658 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013659
Chris Lattnerd1980a52009-03-12 06:52:53 +000013660 // Zero extend the condition if needed.
13661 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013662
Chris Lattnerd1980a52009-03-12 06:52:53 +000013663 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13664 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013665 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666 if (N->getNumValues() == 2) // Dead flag value?
13667 return DCI.CombineTo(N, Cond, SDValue());
13668 return Cond;
13669 }
Eric Christopherfd179292009-08-27 18:07:15 +000013670
Chris Lattnercee56e72009-03-13 05:53:31 +000013671 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13672 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013673 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013674 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13675 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013676
Chris Lattner97a29a52009-03-13 05:22:11 +000013677 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013678 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13679 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013680 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13681 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013682
Chris Lattner97a29a52009-03-13 05:22:11 +000013683 if (N->getNumValues() == 2) // Dead flag value?
13684 return DCI.CombineTo(N, Cond, SDValue());
13685 return Cond;
13686 }
Eric Christopherfd179292009-08-27 18:07:15 +000013687
Chris Lattnercee56e72009-03-13 05:53:31 +000013688 // Optimize cases that will turn into an LEA instruction. This requires
13689 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013690 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013691 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013692 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013693
Chris Lattnercee56e72009-03-13 05:53:31 +000013694 bool isFastMultiplier = false;
13695 if (Diff < 10) {
13696 switch ((unsigned char)Diff) {
13697 default: break;
13698 case 1: // result = add base, cond
13699 case 2: // result = lea base( , cond*2)
13700 case 3: // result = lea base(cond, cond*2)
13701 case 4: // result = lea base( , cond*4)
13702 case 5: // result = lea base(cond, cond*4)
13703 case 8: // result = lea base( , cond*8)
13704 case 9: // result = lea base(cond, cond*8)
13705 isFastMultiplier = true;
13706 break;
13707 }
13708 }
Eric Christopherfd179292009-08-27 18:07:15 +000013709
Chris Lattnercee56e72009-03-13 05:53:31 +000013710 if (isFastMultiplier) {
13711 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013712 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13713 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013714 // Zero extend the condition if needed.
13715 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13716 Cond);
13717 // Scale the condition by the difference.
13718 if (Diff != 1)
13719 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13720 DAG.getConstant(Diff, Cond.getValueType()));
13721
13722 // Add the base if non-zero.
13723 if (FalseC->getAPIntValue() != 0)
13724 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13725 SDValue(FalseC, 0));
13726 if (N->getNumValues() == 2) // Dead flag value?
13727 return DCI.CombineTo(N, Cond, SDValue());
13728 return Cond;
13729 }
Eric Christopherfd179292009-08-27 18:07:15 +000013730 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013731 }
13732 }
13733 return SDValue();
13734}
13735
13736
Evan Cheng0b0cd912009-03-28 05:57:29 +000013737/// PerformMulCombine - Optimize a single multiply with constant into two
13738/// in order to implement it with two cheaper instructions, e.g.
13739/// LEA + SHL, LEA + LEA.
13740static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13741 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013742 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13743 return SDValue();
13744
Owen Andersone50ed302009-08-10 22:56:29 +000013745 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013746 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013747 return SDValue();
13748
13749 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13750 if (!C)
13751 return SDValue();
13752 uint64_t MulAmt = C->getZExtValue();
13753 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13754 return SDValue();
13755
13756 uint64_t MulAmt1 = 0;
13757 uint64_t MulAmt2 = 0;
13758 if ((MulAmt % 9) == 0) {
13759 MulAmt1 = 9;
13760 MulAmt2 = MulAmt / 9;
13761 } else if ((MulAmt % 5) == 0) {
13762 MulAmt1 = 5;
13763 MulAmt2 = MulAmt / 5;
13764 } else if ((MulAmt % 3) == 0) {
13765 MulAmt1 = 3;
13766 MulAmt2 = MulAmt / 3;
13767 }
13768 if (MulAmt2 &&
13769 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13770 DebugLoc DL = N->getDebugLoc();
13771
13772 if (isPowerOf2_64(MulAmt2) &&
13773 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13774 // If second multiplifer is pow2, issue it first. We want the multiply by
13775 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13776 // is an add.
13777 std::swap(MulAmt1, MulAmt2);
13778
13779 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013780 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013781 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013782 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013783 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013784 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013785 DAG.getConstant(MulAmt1, VT));
13786
Eric Christopherfd179292009-08-27 18:07:15 +000013787 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013788 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013789 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013790 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013791 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013792 DAG.getConstant(MulAmt2, VT));
13793
13794 // Do not add new nodes to DAG combiner worklist.
13795 DCI.CombineTo(N, NewMul, false);
13796 }
13797 return SDValue();
13798}
13799
Evan Chengad9c0a32009-12-15 00:53:42 +000013800static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13801 SDValue N0 = N->getOperand(0);
13802 SDValue N1 = N->getOperand(1);
13803 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13804 EVT VT = N0.getValueType();
13805
13806 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13807 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013808 if (VT.isInteger() && !VT.isVector() &&
13809 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013810 N0.getOperand(1).getOpcode() == ISD::Constant) {
13811 SDValue N00 = N0.getOperand(0);
13812 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13813 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13814 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13815 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13816 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13817 APInt ShAmt = N1C->getAPIntValue();
13818 Mask = Mask.shl(ShAmt);
13819 if (Mask != 0)
13820 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13821 N00, DAG.getConstant(Mask, VT));
13822 }
13823 }
13824
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013825
13826 // Hardware support for vector shifts is sparse which makes us scalarize the
13827 // vector operations in many cases. Also, on sandybridge ADD is faster than
13828 // shl.
13829 // (shl V, 1) -> add V,V
13830 if (isSplatVector(N1.getNode())) {
13831 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13832 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13833 // We shift all of the values by one. In many cases we do not have
13834 // hardware support for this operation. This is better expressed as an ADD
13835 // of two values.
13836 if (N1C && (1 == N1C->getZExtValue())) {
13837 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13838 }
13839 }
13840
Evan Chengad9c0a32009-12-15 00:53:42 +000013841 return SDValue();
13842}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013843
Nate Begeman740ab032009-01-26 00:52:55 +000013844/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13845/// when possible.
13846static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013847 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013848 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013849 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013850 if (N->getOpcode() == ISD::SHL) {
13851 SDValue V = PerformSHLCombine(N, DAG);
13852 if (V.getNode()) return V;
13853 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013854
Nate Begeman740ab032009-01-26 00:52:55 +000013855 // On X86 with SSE2 support, we can transform this to a vector shift if
13856 // all elements are shifted by the same amount. We can't do this in legalize
13857 // because the a constant vector is typically transformed to a constant pool
13858 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013859 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013860 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013861
Craig Topper7be5dfd2011-11-12 09:58:49 +000013862 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13863 (!Subtarget->hasAVX2() ||
13864 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013865 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013866
Mon P Wang3becd092009-01-28 08:12:05 +000013867 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013868 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013869 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013870 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013871 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13872 unsigned NumElts = VT.getVectorNumElements();
13873 unsigned i = 0;
13874 for (; i != NumElts; ++i) {
13875 SDValue Arg = ShAmtOp.getOperand(i);
13876 if (Arg.getOpcode() == ISD::UNDEF) continue;
13877 BaseShAmt = Arg;
13878 break;
13879 }
Craig Topper37c26772012-01-17 04:44:50 +000013880 // Handle the case where the build_vector is all undef
13881 // FIXME: Should DAG allow this?
13882 if (i == NumElts)
13883 return SDValue();
13884
Mon P Wang3becd092009-01-28 08:12:05 +000013885 for (; i != NumElts; ++i) {
13886 SDValue Arg = ShAmtOp.getOperand(i);
13887 if (Arg.getOpcode() == ISD::UNDEF) continue;
13888 if (Arg != BaseShAmt) {
13889 return SDValue();
13890 }
13891 }
13892 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013893 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013894 SDValue InVec = ShAmtOp.getOperand(0);
13895 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13896 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13897 unsigned i = 0;
13898 for (; i != NumElts; ++i) {
13899 SDValue Arg = InVec.getOperand(i);
13900 if (Arg.getOpcode() == ISD::UNDEF) continue;
13901 BaseShAmt = Arg;
13902 break;
13903 }
13904 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13905 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013906 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013907 if (C->getZExtValue() == SplatIdx)
13908 BaseShAmt = InVec.getOperand(1);
13909 }
13910 }
Mon P Wang845b1892012-02-01 22:15:20 +000013911 if (BaseShAmt.getNode() == 0) {
13912 // Don't create instructions with illegal types after legalize
13913 // types has run.
13914 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13915 !DCI.isBeforeLegalize())
13916 return SDValue();
13917
Mon P Wangefa42202009-09-03 19:56:25 +000013918 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13919 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013920 }
Mon P Wang3becd092009-01-28 08:12:05 +000013921 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013922 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013923
Mon P Wangefa42202009-09-03 19:56:25 +000013924 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013925 if (EltVT.bitsGT(MVT::i32))
13926 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13927 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013928 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013929
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013930 // The shift amount is identical so we can do a vector shift.
13931 SDValue ValOp = N->getOperand(0);
13932 switch (N->getOpcode()) {
13933 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013934 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013935 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013936 switch (VT.getSimpleVT().SimpleTy) {
13937 default: return SDValue();
13938 case MVT::v2i64:
13939 case MVT::v4i32:
13940 case MVT::v8i16:
13941 case MVT::v4i64:
13942 case MVT::v8i32:
13943 case MVT::v16i16:
13944 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13945 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013946 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013947 switch (VT.getSimpleVT().SimpleTy) {
13948 default: return SDValue();
13949 case MVT::v4i32:
13950 case MVT::v8i16:
13951 case MVT::v8i32:
13952 case MVT::v16i16:
13953 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13954 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013955 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013956 switch (VT.getSimpleVT().SimpleTy) {
13957 default: return SDValue();
13958 case MVT::v2i64:
13959 case MVT::v4i32:
13960 case MVT::v8i16:
13961 case MVT::v4i64:
13962 case MVT::v8i32:
13963 case MVT::v16i16:
13964 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13965 }
Nate Begeman740ab032009-01-26 00:52:55 +000013966 }
Nate Begeman740ab032009-01-26 00:52:55 +000013967}
13968
Nate Begemanb65c1752010-12-17 22:55:37 +000013969
Stuart Hastings865f0932011-06-03 23:53:54 +000013970// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13971// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13972// and friends. Likewise for OR -> CMPNEQSS.
13973static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13974 TargetLowering::DAGCombinerInfo &DCI,
13975 const X86Subtarget *Subtarget) {
13976 unsigned opcode;
13977
13978 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13979 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013980 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013981 SDValue N0 = N->getOperand(0);
13982 SDValue N1 = N->getOperand(1);
13983 SDValue CMP0 = N0->getOperand(1);
13984 SDValue CMP1 = N1->getOperand(1);
13985 DebugLoc DL = N->getDebugLoc();
13986
13987 // The SETCCs should both refer to the same CMP.
13988 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13989 return SDValue();
13990
13991 SDValue CMP00 = CMP0->getOperand(0);
13992 SDValue CMP01 = CMP0->getOperand(1);
13993 EVT VT = CMP00.getValueType();
13994
13995 if (VT == MVT::f32 || VT == MVT::f64) {
13996 bool ExpectingFlags = false;
13997 // Check for any users that want flags:
13998 for (SDNode::use_iterator UI = N->use_begin(),
13999 UE = N->use_end();
14000 !ExpectingFlags && UI != UE; ++UI)
14001 switch (UI->getOpcode()) {
14002 default:
14003 case ISD::BR_CC:
14004 case ISD::BRCOND:
14005 case ISD::SELECT:
14006 ExpectingFlags = true;
14007 break;
14008 case ISD::CopyToReg:
14009 case ISD::SIGN_EXTEND:
14010 case ISD::ZERO_EXTEND:
14011 case ISD::ANY_EXTEND:
14012 break;
14013 }
14014
14015 if (!ExpectingFlags) {
14016 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14017 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14018
14019 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14020 X86::CondCode tmp = cc0;
14021 cc0 = cc1;
14022 cc1 = tmp;
14023 }
14024
14025 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14026 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14027 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14028 X86ISD::NodeType NTOperator = is64BitFP ?
14029 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14030 // FIXME: need symbolic constants for these magic numbers.
14031 // See X86ATTInstPrinter.cpp:printSSECC().
14032 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14033 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14034 DAG.getConstant(x86cc, MVT::i8));
14035 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14036 OnesOrZeroesF);
14037 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14038 DAG.getConstant(1, MVT::i32));
14039 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14040 return OneBitOfTruth;
14041 }
14042 }
14043 }
14044 }
14045 return SDValue();
14046}
14047
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014048/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14049/// so it can be folded inside ANDNP.
14050static bool CanFoldXORWithAllOnes(const SDNode *N) {
14051 EVT VT = N->getValueType(0);
14052
14053 // Match direct AllOnes for 128 and 256-bit vectors
14054 if (ISD::isBuildVectorAllOnes(N))
14055 return true;
14056
14057 // Look through a bit convert.
14058 if (N->getOpcode() == ISD::BITCAST)
14059 N = N->getOperand(0).getNode();
14060
14061 // Sometimes the operand may come from a insert_subvector building a 256-bit
14062 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014063 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014064 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14065 SDValue V1 = N->getOperand(0);
14066 SDValue V2 = N->getOperand(1);
14067
14068 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14069 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14070 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14071 ISD::isBuildVectorAllOnes(V2.getNode()))
14072 return true;
14073 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014074
14075 return false;
14076}
14077
Nate Begemanb65c1752010-12-17 22:55:37 +000014078static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14079 TargetLowering::DAGCombinerInfo &DCI,
14080 const X86Subtarget *Subtarget) {
14081 if (DCI.isBeforeLegalizeOps())
14082 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014083
Stuart Hastings865f0932011-06-03 23:53:54 +000014084 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14085 if (R.getNode())
14086 return R;
14087
Craig Topper54a11172011-10-14 07:06:56 +000014088 EVT VT = N->getValueType(0);
14089
Craig Topperb4c94572011-10-21 06:55:01 +000014090 // Create ANDN, BLSI, and BLSR instructions
14091 // BLSI is X & (-X)
14092 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014093 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14094 SDValue N0 = N->getOperand(0);
14095 SDValue N1 = N->getOperand(1);
14096 DebugLoc DL = N->getDebugLoc();
14097
14098 // Check LHS for not
14099 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14100 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14101 // Check RHS for not
14102 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14103 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14104
Craig Topperb4c94572011-10-21 06:55:01 +000014105 // Check LHS for neg
14106 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14107 isZero(N0.getOperand(0)))
14108 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14109
14110 // Check RHS for neg
14111 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14112 isZero(N1.getOperand(0)))
14113 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14114
14115 // Check LHS for X-1
14116 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14117 isAllOnes(N0.getOperand(1)))
14118 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14119
14120 // Check RHS for X-1
14121 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14122 isAllOnes(N1.getOperand(1)))
14123 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14124
Craig Topper54a11172011-10-14 07:06:56 +000014125 return SDValue();
14126 }
14127
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014128 // Want to form ANDNP nodes:
14129 // 1) In the hopes of then easily combining them with OR and AND nodes
14130 // to form PBLEND/PSIGN.
14131 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014132 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014133 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014134
Nate Begemanb65c1752010-12-17 22:55:37 +000014135 SDValue N0 = N->getOperand(0);
14136 SDValue N1 = N->getOperand(1);
14137 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014138
Nate Begemanb65c1752010-12-17 22:55:37 +000014139 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014140 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014141 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14142 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014143 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014144
14145 // Check RHS for vnot
14146 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014147 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14148 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014149 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014150
Nate Begemanb65c1752010-12-17 22:55:37 +000014151 return SDValue();
14152}
14153
Evan Cheng760d1942010-01-04 21:22:48 +000014154static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014155 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014156 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014157 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014158 return SDValue();
14159
Stuart Hastings865f0932011-06-03 23:53:54 +000014160 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14161 if (R.getNode())
14162 return R;
14163
Evan Cheng760d1942010-01-04 21:22:48 +000014164 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014165
Evan Cheng760d1942010-01-04 21:22:48 +000014166 SDValue N0 = N->getOperand(0);
14167 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014168
Nate Begemanb65c1752010-12-17 22:55:37 +000014169 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014170 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014171 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014172 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14173 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014174
Craig Topper1666cb62011-11-19 07:07:26 +000014175 // Canonicalize pandn to RHS
14176 if (N0.getOpcode() == X86ISD::ANDNP)
14177 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014178 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014179 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14180 SDValue Mask = N1.getOperand(0);
14181 SDValue X = N1.getOperand(1);
14182 SDValue Y;
14183 if (N0.getOperand(0) == Mask)
14184 Y = N0.getOperand(1);
14185 if (N0.getOperand(1) == Mask)
14186 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014187
Craig Topper1666cb62011-11-19 07:07:26 +000014188 // Check to see if the mask appeared in both the AND and ANDNP and
14189 if (!Y.getNode())
14190 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014191
Craig Topper1666cb62011-11-19 07:07:26 +000014192 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014193 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014194 if (Mask.getOpcode() == ISD::BITCAST)
14195 Mask = Mask.getOperand(0);
14196 if (X.getOpcode() == ISD::BITCAST)
14197 X = X.getOperand(0);
14198 if (Y.getOpcode() == ISD::BITCAST)
14199 Y = Y.getOperand(0);
14200
Craig Topper1666cb62011-11-19 07:07:26 +000014201 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014202
Craig Toppered2e13d2012-01-22 19:15:14 +000014203 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014204 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14205 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014206 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014207 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014208
14209 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014210 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014211 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14212 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14213 if ((SraAmt + 1) != EltBits)
14214 return SDValue();
14215
14216 DebugLoc DL = N->getDebugLoc();
14217
14218 // Now we know we at least have a plendvb with the mask val. See if
14219 // we can form a psignb/w/d.
14220 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014221 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14222 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014223 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14224 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14225 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014226 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014227 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014228 }
14229 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014230 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014231 return SDValue();
14232
14233 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14234
14235 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14236 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14237 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014238 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014239 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014240 }
14241 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014242
Craig Topper1666cb62011-11-19 07:07:26 +000014243 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14244 return SDValue();
14245
Nate Begemanb65c1752010-12-17 22:55:37 +000014246 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014247 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14248 std::swap(N0, N1);
14249 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14250 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014251 if (!N0.hasOneUse() || !N1.hasOneUse())
14252 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014253
14254 SDValue ShAmt0 = N0.getOperand(1);
14255 if (ShAmt0.getValueType() != MVT::i8)
14256 return SDValue();
14257 SDValue ShAmt1 = N1.getOperand(1);
14258 if (ShAmt1.getValueType() != MVT::i8)
14259 return SDValue();
14260 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14261 ShAmt0 = ShAmt0.getOperand(0);
14262 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14263 ShAmt1 = ShAmt1.getOperand(0);
14264
14265 DebugLoc DL = N->getDebugLoc();
14266 unsigned Opc = X86ISD::SHLD;
14267 SDValue Op0 = N0.getOperand(0);
14268 SDValue Op1 = N1.getOperand(0);
14269 if (ShAmt0.getOpcode() == ISD::SUB) {
14270 Opc = X86ISD::SHRD;
14271 std::swap(Op0, Op1);
14272 std::swap(ShAmt0, ShAmt1);
14273 }
14274
Evan Cheng8b1190a2010-04-28 01:18:01 +000014275 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014276 if (ShAmt1.getOpcode() == ISD::SUB) {
14277 SDValue Sum = ShAmt1.getOperand(0);
14278 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014279 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14280 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14281 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14282 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014283 return DAG.getNode(Opc, DL, VT,
14284 Op0, Op1,
14285 DAG.getNode(ISD::TRUNCATE, DL,
14286 MVT::i8, ShAmt0));
14287 }
14288 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14289 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14290 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014291 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014292 return DAG.getNode(Opc, DL, VT,
14293 N0.getOperand(0), N1.getOperand(0),
14294 DAG.getNode(ISD::TRUNCATE, DL,
14295 MVT::i8, ShAmt0));
14296 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014297
Evan Cheng760d1942010-01-04 21:22:48 +000014298 return SDValue();
14299}
14300
Craig Topper3738ccd2011-12-27 06:27:23 +000014301// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014302static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14303 TargetLowering::DAGCombinerInfo &DCI,
14304 const X86Subtarget *Subtarget) {
14305 if (DCI.isBeforeLegalizeOps())
14306 return SDValue();
14307
14308 EVT VT = N->getValueType(0);
14309
14310 if (VT != MVT::i32 && VT != MVT::i64)
14311 return SDValue();
14312
Craig Topper3738ccd2011-12-27 06:27:23 +000014313 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14314
Craig Topperb4c94572011-10-21 06:55:01 +000014315 // Create BLSMSK instructions by finding X ^ (X-1)
14316 SDValue N0 = N->getOperand(0);
14317 SDValue N1 = N->getOperand(1);
14318 DebugLoc DL = N->getDebugLoc();
14319
14320 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14321 isAllOnes(N0.getOperand(1)))
14322 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14323
14324 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14325 isAllOnes(N1.getOperand(1)))
14326 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14327
14328 return SDValue();
14329}
14330
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014331/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14332static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14333 const X86Subtarget *Subtarget) {
14334 LoadSDNode *Ld = cast<LoadSDNode>(N);
14335 EVT RegVT = Ld->getValueType(0);
14336 EVT MemVT = Ld->getMemoryVT();
14337 DebugLoc dl = Ld->getDebugLoc();
14338 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14339
14340 ISD::LoadExtType Ext = Ld->getExtensionType();
14341
Nadav Rotemca6f2962011-09-18 19:00:23 +000014342 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014343 // shuffle. We need SSE4 for the shuffles.
14344 // TODO: It is possible to support ZExt by zeroing the undef values
14345 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014346 if (RegVT.isVector() && RegVT.isInteger() &&
14347 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014348 assert(MemVT != RegVT && "Cannot extend to the same type");
14349 assert(MemVT.isVector() && "Must load a vector from memory");
14350
14351 unsigned NumElems = RegVT.getVectorNumElements();
14352 unsigned RegSz = RegVT.getSizeInBits();
14353 unsigned MemSz = MemVT.getSizeInBits();
14354 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014355 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014356 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14357
14358 // Attempt to load the original value using a single load op.
14359 // Find a scalar type which is equal to the loaded word size.
14360 MVT SclrLoadTy = MVT::i8;
14361 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14362 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14363 MVT Tp = (MVT::SimpleValueType)tp;
14364 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14365 SclrLoadTy = Tp;
14366 break;
14367 }
14368 }
14369
14370 // Proceed if a load word is found.
14371 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14372
14373 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14374 RegSz/SclrLoadTy.getSizeInBits());
14375
14376 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14377 RegSz/MemVT.getScalarType().getSizeInBits());
14378 // Can't shuffle using an illegal type.
14379 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14380
14381 // Perform a single load.
14382 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14383 Ld->getBasePtr(),
14384 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014385 Ld->isNonTemporal(), Ld->isInvariant(),
14386 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014387
14388 // Insert the word loaded into a vector.
14389 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14390 LoadUnitVecVT, ScalarLoad);
14391
14392 // Bitcast the loaded value to a vector of the original element type, in
14393 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014394 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14395 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014396 unsigned SizeRatio = RegSz/MemSz;
14397
14398 // Redistribute the loaded elements into the different locations.
14399 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14400 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14401
14402 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014403 DAG.getUNDEF(WideVecVT),
14404 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014405
14406 // Bitcast to the requested type.
14407 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14408 // Replace the original load with the new sequence
14409 // and return the new chain.
14410 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14411 return SDValue(ScalarLoad.getNode(), 1);
14412 }
14413
14414 return SDValue();
14415}
14416
Chris Lattner149a4e52008-02-22 02:09:43 +000014417/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014418static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014419 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014420 StoreSDNode *St = cast<StoreSDNode>(N);
14421 EVT VT = St->getValue().getValueType();
14422 EVT StVT = St->getMemoryVT();
14423 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014424 SDValue StoredVal = St->getOperand(1);
14425 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14426
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014427 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014428 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14429 // 128-bit ones. If in the future the cost becomes only one memory access the
14430 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014431 if (VT.getSizeInBits() == 256 &&
14432 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14433 StoredVal.getNumOperands() == 2) {
14434
14435 SDValue Value0 = StoredVal.getOperand(0);
14436 SDValue Value1 = StoredVal.getOperand(1);
14437
14438 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14439 SDValue Ptr0 = St->getBasePtr();
14440 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14441
14442 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14443 St->getPointerInfo(), St->isVolatile(),
14444 St->isNonTemporal(), St->getAlignment());
14445 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14446 St->getPointerInfo(), St->isVolatile(),
14447 St->isNonTemporal(), St->getAlignment());
14448 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14449 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014450
14451 // Optimize trunc store (of multiple scalars) to shuffle and store.
14452 // First, pack all of the elements in one place. Next, store to memory
14453 // in fewer chunks.
14454 if (St->isTruncatingStore() && VT.isVector()) {
14455 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14456 unsigned NumElems = VT.getVectorNumElements();
14457 assert(StVT != VT && "Cannot truncate to the same type");
14458 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14459 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14460
14461 // From, To sizes and ElemCount must be pow of two
14462 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014463 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014464 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014465 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014466
Nadav Rotem614061b2011-08-10 19:30:14 +000014467 unsigned SizeRatio = FromSz / ToSz;
14468
14469 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14470
14471 // Create a type on which we perform the shuffle
14472 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14473 StVT.getScalarType(), NumElems*SizeRatio);
14474
14475 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14476
14477 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14478 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14479 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14480
14481 // Can't shuffle using an illegal type
14482 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14483
14484 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014485 DAG.getUNDEF(WideVecVT),
14486 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014487 // At this point all of the data is stored at the bottom of the
14488 // register. We now need to save it to mem.
14489
14490 // Find the largest store unit
14491 MVT StoreType = MVT::i8;
14492 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14493 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14494 MVT Tp = (MVT::SimpleValueType)tp;
14495 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14496 StoreType = Tp;
14497 }
14498
14499 // Bitcast the original vector into a vector of store-size units
14500 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14501 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14502 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14503 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14504 SmallVector<SDValue, 8> Chains;
14505 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14506 TLI.getPointerTy());
14507 SDValue Ptr = St->getBasePtr();
14508
14509 // Perform one or more big stores into memory.
14510 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14511 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14512 StoreType, ShuffWide,
14513 DAG.getIntPtrConstant(i));
14514 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14515 St->getPointerInfo(), St->isVolatile(),
14516 St->isNonTemporal(), St->getAlignment());
14517 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14518 Chains.push_back(Ch);
14519 }
14520
14521 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14522 Chains.size());
14523 }
14524
14525
Chris Lattner149a4e52008-02-22 02:09:43 +000014526 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14527 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014528 // A preferable solution to the general problem is to figure out the right
14529 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014530
14531 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014532 if (VT.getSizeInBits() != 64)
14533 return SDValue();
14534
Devang Patel578efa92009-06-05 21:57:13 +000014535 const Function *F = DAG.getMachineFunction().getFunction();
14536 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014537 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014538 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014539 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014540 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014541 isa<LoadSDNode>(St->getValue()) &&
14542 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14543 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014544 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014545 LoadSDNode *Ld = 0;
14546 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014547 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014548 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014549 // Must be a store of a load. We currently handle two cases: the load
14550 // is a direct child, and it's under an intervening TokenFactor. It is
14551 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014552 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014553 Ld = cast<LoadSDNode>(St->getChain());
14554 else if (St->getValue().hasOneUse() &&
14555 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014556 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014557 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014558 TokenFactorIndex = i;
14559 Ld = cast<LoadSDNode>(St->getValue());
14560 } else
14561 Ops.push_back(ChainVal->getOperand(i));
14562 }
14563 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014564
Evan Cheng536e6672009-03-12 05:59:15 +000014565 if (!Ld || !ISD::isNormalLoad(Ld))
14566 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014567
Evan Cheng536e6672009-03-12 05:59:15 +000014568 // If this is not the MMX case, i.e. we are just turning i64 load/store
14569 // into f64 load/store, avoid the transformation if there are multiple
14570 // uses of the loaded value.
14571 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14572 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014573
Evan Cheng536e6672009-03-12 05:59:15 +000014574 DebugLoc LdDL = Ld->getDebugLoc();
14575 DebugLoc StDL = N->getDebugLoc();
14576 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14577 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14578 // pair instead.
14579 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014580 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014581 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14582 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014583 Ld->isNonTemporal(), Ld->isInvariant(),
14584 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014585 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014586 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014587 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014588 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014589 Ops.size());
14590 }
Evan Cheng536e6672009-03-12 05:59:15 +000014591 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014592 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014593 St->isVolatile(), St->isNonTemporal(),
14594 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014595 }
Evan Cheng536e6672009-03-12 05:59:15 +000014596
14597 // Otherwise, lower to two pairs of 32-bit loads / stores.
14598 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014599 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14600 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014601
Owen Anderson825b72b2009-08-11 20:47:22 +000014602 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014603 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014604 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014605 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014606 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014607 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014608 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014609 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014610 MinAlign(Ld->getAlignment(), 4));
14611
14612 SDValue NewChain = LoLd.getValue(1);
14613 if (TokenFactorIndex != -1) {
14614 Ops.push_back(LoLd);
14615 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014616 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014617 Ops.size());
14618 }
14619
14620 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014621 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14622 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014623
14624 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014625 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014626 St->isVolatile(), St->isNonTemporal(),
14627 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014628 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014629 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014630 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014631 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014632 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014633 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014634 }
Dan Gohman475871a2008-07-27 21:46:04 +000014635 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014636}
14637
Duncan Sands17470be2011-09-22 20:15:48 +000014638/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14639/// and return the operands for the horizontal operation in LHS and RHS. A
14640/// horizontal operation performs the binary operation on successive elements
14641/// of its first operand, then on successive elements of its second operand,
14642/// returning the resulting values in a vector. For example, if
14643/// A = < float a0, float a1, float a2, float a3 >
14644/// and
14645/// B = < float b0, float b1, float b2, float b3 >
14646/// then the result of doing a horizontal operation on A and B is
14647/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14648/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14649/// A horizontal-op B, for some already available A and B, and if so then LHS is
14650/// set to A, RHS to B, and the routine returns 'true'.
14651/// Note that the binary operation should have the property that if one of the
14652/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014653static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014654 // Look for the following pattern: if
14655 // A = < float a0, float a1, float a2, float a3 >
14656 // B = < float b0, float b1, float b2, float b3 >
14657 // and
14658 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14659 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14660 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14661 // which is A horizontal-op B.
14662
14663 // At least one of the operands should be a vector shuffle.
14664 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14665 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14666 return false;
14667
14668 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014669
14670 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14671 "Unsupported vector type for horizontal add/sub");
14672
14673 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14674 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014675 unsigned NumElts = VT.getVectorNumElements();
14676 unsigned NumLanes = VT.getSizeInBits()/128;
14677 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014678 assert((NumLaneElts % 2 == 0) &&
14679 "Vector type should have an even number of elements in each lane");
14680 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014681
14682 // View LHS in the form
14683 // LHS = VECTOR_SHUFFLE A, B, LMask
14684 // If LHS is not a shuffle then pretend it is the shuffle
14685 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14686 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14687 // type VT.
14688 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014689 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014690 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14691 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14692 A = LHS.getOperand(0);
14693 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14694 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014695 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14696 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014697 } else {
14698 if (LHS.getOpcode() != ISD::UNDEF)
14699 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014700 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014701 LMask[i] = i;
14702 }
14703
14704 // Likewise, view RHS in the form
14705 // RHS = VECTOR_SHUFFLE C, D, RMask
14706 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014707 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014708 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14709 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14710 C = RHS.getOperand(0);
14711 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14712 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014713 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14714 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014715 } else {
14716 if (RHS.getOpcode() != ISD::UNDEF)
14717 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014718 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014719 RMask[i] = i;
14720 }
14721
14722 // Check that the shuffles are both shuffling the same vectors.
14723 if (!(A == C && B == D) && !(A == D && B == C))
14724 return false;
14725
14726 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14727 if (!A.getNode() && !B.getNode())
14728 return false;
14729
14730 // If A and B occur in reverse order in RHS, then "swap" them (which means
14731 // rewriting the mask).
14732 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014733 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014734
14735 // At this point LHS and RHS are equivalent to
14736 // LHS = VECTOR_SHUFFLE A, B, LMask
14737 // RHS = VECTOR_SHUFFLE A, B, RMask
14738 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014739 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014740 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014741
Craig Topperf8363302011-12-02 08:18:41 +000014742 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014743 if (LIdx < 0 || RIdx < 0 ||
14744 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14745 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014746 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014747
Craig Topperf8363302011-12-02 08:18:41 +000014748 // Check that successive elements are being operated on. If not, this is
14749 // not a horizontal operation.
14750 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14751 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014752 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014753 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014754 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014755 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014756 }
14757
14758 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14759 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14760 return true;
14761}
14762
14763/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14764static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14765 const X86Subtarget *Subtarget) {
14766 EVT VT = N->getValueType(0);
14767 SDValue LHS = N->getOperand(0);
14768 SDValue RHS = N->getOperand(1);
14769
14770 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014771 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014772 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014773 isHorizontalBinOp(LHS, RHS, true))
14774 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14775 return SDValue();
14776}
14777
14778/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14779static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14780 const X86Subtarget *Subtarget) {
14781 EVT VT = N->getValueType(0);
14782 SDValue LHS = N->getOperand(0);
14783 SDValue RHS = N->getOperand(1);
14784
14785 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014786 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014787 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014788 isHorizontalBinOp(LHS, RHS, false))
14789 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14790 return SDValue();
14791}
14792
Chris Lattner6cf73262008-01-25 06:14:17 +000014793/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14794/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014795static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014796 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14797 // F[X]OR(0.0, x) -> x
14798 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014799 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14800 if (C->getValueAPF().isPosZero())
14801 return N->getOperand(1);
14802 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14803 if (C->getValueAPF().isPosZero())
14804 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014805 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014806}
14807
14808/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014809static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014810 // FAND(0.0, x) -> 0.0
14811 // FAND(x, 0.0) -> 0.0
14812 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14813 if (C->getValueAPF().isPosZero())
14814 return N->getOperand(0);
14815 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14816 if (C->getValueAPF().isPosZero())
14817 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014818 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014819}
14820
Dan Gohmane5af2d32009-01-29 01:59:02 +000014821static SDValue PerformBTCombine(SDNode *N,
14822 SelectionDAG &DAG,
14823 TargetLowering::DAGCombinerInfo &DCI) {
14824 // BT ignores high bits in the bit index operand.
14825 SDValue Op1 = N->getOperand(1);
14826 if (Op1.hasOneUse()) {
14827 unsigned BitWidth = Op1.getValueSizeInBits();
14828 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14829 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014830 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14831 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014832 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014833 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14834 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14835 DCI.CommitTargetLoweringOpt(TLO);
14836 }
14837 return SDValue();
14838}
Chris Lattner83e6c992006-10-04 06:57:07 +000014839
Eli Friedman7a5e5552009-06-07 06:52:44 +000014840static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14841 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014842 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014843 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014844 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014845 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014846 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014847 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014848 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014849 }
14850 return SDValue();
14851}
14852
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014853static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14854 TargetLowering::DAGCombinerInfo &DCI,
14855 const X86Subtarget *Subtarget) {
14856 if (!DCI.isBeforeLegalizeOps())
14857 return SDValue();
14858
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014859 if (!Subtarget->hasAVX())
14860 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014861
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014862 EVT VT = N->getValueType(0);
14863 SDValue Op = N->getOperand(0);
14864 EVT OpVT = Op.getValueType();
14865 DebugLoc dl = N->getDebugLoc();
14866
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014867 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14868 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014869
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014870 if (Subtarget->hasAVX2()) {
14871 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
14872 }
14873
14874 // Optimize vectors in AVX mode
14875 // Sign extend v8i16 to v8i32 and
14876 // v4i32 to v4i64
14877 //
14878 // Divide input vector into two parts
14879 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14880 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14881 // concat the vectors to original VT
14882
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014883 unsigned NumElems = OpVT.getVectorNumElements();
14884 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014885 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014886
14887 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014888 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014889
14890 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014891 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014892
14893 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000014894 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014895
14896 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014897 VT.getVectorNumElements()/2);
14898
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014899 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14900 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14901
14902 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14903 }
14904 return SDValue();
14905}
14906
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014907static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14908 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014909 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14910 // (and (i32 x86isd::setcc_carry), 1)
14911 // This eliminates the zext. This transformation is necessary because
14912 // ISD::SETCC is always legalized to i8.
14913 DebugLoc dl = N->getDebugLoc();
14914 SDValue N0 = N->getOperand(0);
14915 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014916 EVT OpVT = N0.getValueType();
14917
Evan Cheng2e489c42009-12-16 00:53:11 +000014918 if (N0.getOpcode() == ISD::AND &&
14919 N0.hasOneUse() &&
14920 N0.getOperand(0).hasOneUse()) {
14921 SDValue N00 = N0.getOperand(0);
14922 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14923 return SDValue();
14924 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14925 if (!C || C->getZExtValue() != 1)
14926 return SDValue();
14927 return DAG.getNode(ISD::AND, dl, VT,
14928 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14929 N00.getOperand(0), N00.getOperand(1)),
14930 DAG.getConstant(1, VT));
14931 }
Craig Topperd0cf5652012-04-21 18:13:35 +000014932
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014933 // Optimize vectors in AVX mode:
14934 //
14935 // v8i16 -> v8i32
14936 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14937 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14938 // Concat upper and lower parts.
14939 //
14940 // v4i32 -> v4i64
14941 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14942 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14943 // Concat upper and lower parts.
14944 //
14945 if (Subtarget->hasAVX()) {
14946
Craig Topperd0cf5652012-04-21 18:13:35 +000014947 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14948 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014949
Elena Demikhovsky1da58672012-04-22 09:39:03 +000014950 if (Subtarget->hasAVX2())
14951 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
14952
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014953 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Craig Topperd0cf5652012-04-21 18:13:35 +000014954 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec,
14955 DAG);
14956 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec,
14957 DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014958
Craig Topperd0cf5652012-04-21 18:13:35 +000014959 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14960 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014961
14962 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14963 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14964
14965 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14966 }
14967 }
14968
Evan Cheng2e489c42009-12-16 00:53:11 +000014969 return SDValue();
14970}
14971
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014972// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14973static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14974 unsigned X86CC = N->getConstantOperandVal(0);
14975 SDValue EFLAG = N->getOperand(1);
14976 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014977
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014978 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14979 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14980 // cases.
14981 if (X86CC == X86::COND_B)
14982 return DAG.getNode(ISD::AND, DL, MVT::i8,
14983 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14984 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14985 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014986
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014987 return SDValue();
14988}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014989
Nadav Rotema3540772012-04-23 21:53:37 +000014990static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14991 const X86TargetLowering *XTLI) {
14992 SDValue Op0 = N->getOperand(0);
14993 EVT InVT = Op0->getValueType(0);
14994 if (!InVT.isSimple())
14995 return SDValue();
14996
14997 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
14998 MVT SrcVT = InVT.getSimpleVT();
14999 if (SrcVT == MVT::v8i8 || SrcVT == MVT::v4i8) {
15000 DebugLoc dl = N->getDebugLoc();
15001 MVT DstVT = (SrcVT.getVectorNumElements() == 4 ? MVT::v4i32 : MVT::v8i32);
15002 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15003 // Notice that we use SINT_TO_FP because we know that the high bits
15004 // are zero and SINT_TO_FP is better supported by the hardware.
15005 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15006 }
15007
15008 return SDValue();
15009}
15010
Benjamin Kramer1396c402011-06-18 11:09:41 +000015011static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15012 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015013 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015014 EVT InVT = Op0->getValueType(0);
15015 if (!InVT.isSimple())
15016 return SDValue();
15017
15018 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
15019 MVT SrcVT = InVT.getSimpleVT();
15020 if (SrcVT == MVT::v8i8 || SrcVT == MVT::v4i8) {
15021 DebugLoc dl = N->getDebugLoc();
15022 MVT DstVT = (SrcVT.getVectorNumElements() == 4 ? MVT::v4i32 : MVT::v8i32);
15023 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15024 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15025 }
15026
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015027 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15028 // a 32-bit target where SSE doesn't support i64->FP operations.
15029 if (Op0.getOpcode() == ISD::LOAD) {
15030 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15031 EVT VT = Ld->getValueType(0);
15032 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15033 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15034 !XTLI->getSubtarget()->is64Bit() &&
15035 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015036 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15037 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015038 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15039 return FILDChain;
15040 }
15041 }
15042 return SDValue();
15043}
15044
Nadav Rotema3540772012-04-23 21:53:37 +000015045static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG,
15046 const X86TargetLowering *XTLI) {
15047 EVT InVT = N->getValueType(0);
15048 if (!InVT.isSimple())
15049 return SDValue();
15050
15051 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
15052 MVT VT = InVT.getSimpleVT();
15053 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15054 DebugLoc dl = N->getDebugLoc();
15055 MVT DstVT = (VT.getVectorNumElements() == 4 ? MVT::v4i32 : MVT::v8i32);
15056 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15057 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15058 }
15059
15060 return SDValue();
15061}
15062
Chris Lattner23a01992010-12-20 01:37:09 +000015063// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15064static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15065 X86TargetLowering::DAGCombinerInfo &DCI) {
15066 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15067 // the result is either zero or one (depending on the input carry bit).
15068 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15069 if (X86::isZeroNode(N->getOperand(0)) &&
15070 X86::isZeroNode(N->getOperand(1)) &&
15071 // We don't have a good way to replace an EFLAGS use, so only do this when
15072 // dead right now.
15073 SDValue(N, 1).use_empty()) {
15074 DebugLoc DL = N->getDebugLoc();
15075 EVT VT = N->getValueType(0);
15076 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15077 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15078 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15079 DAG.getConstant(X86::COND_B,MVT::i8),
15080 N->getOperand(2)),
15081 DAG.getConstant(1, VT));
15082 return DCI.CombineTo(N, Res1, CarryOut);
15083 }
15084
15085 return SDValue();
15086}
15087
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015088// fold (add Y, (sete X, 0)) -> adc 0, Y
15089// (add Y, (setne X, 0)) -> sbb -1, Y
15090// (sub (sete X, 0), Y) -> sbb 0, Y
15091// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015092static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015093 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015094
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015095 // Look through ZExts.
15096 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15097 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15098 return SDValue();
15099
15100 SDValue SetCC = Ext.getOperand(0);
15101 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15102 return SDValue();
15103
15104 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15105 if (CC != X86::COND_E && CC != X86::COND_NE)
15106 return SDValue();
15107
15108 SDValue Cmp = SetCC.getOperand(1);
15109 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015110 !X86::isZeroNode(Cmp.getOperand(1)) ||
15111 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015112 return SDValue();
15113
15114 SDValue CmpOp0 = Cmp.getOperand(0);
15115 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15116 DAG.getConstant(1, CmpOp0.getValueType()));
15117
15118 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15119 if (CC == X86::COND_NE)
15120 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15121 DL, OtherVal.getValueType(), OtherVal,
15122 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15123 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15124 DL, OtherVal.getValueType(), OtherVal,
15125 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15126}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015127
Craig Topper54f952a2011-11-19 09:02:40 +000015128/// PerformADDCombine - Do target-specific dag combines on integer adds.
15129static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15130 const X86Subtarget *Subtarget) {
15131 EVT VT = N->getValueType(0);
15132 SDValue Op0 = N->getOperand(0);
15133 SDValue Op1 = N->getOperand(1);
15134
15135 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015136 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015137 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015138 isHorizontalBinOp(Op0, Op1, true))
15139 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15140
15141 return OptimizeConditionalInDecrement(N, DAG);
15142}
15143
15144static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15145 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015146 SDValue Op0 = N->getOperand(0);
15147 SDValue Op1 = N->getOperand(1);
15148
15149 // X86 can't encode an immediate LHS of a sub. See if we can push the
15150 // negation into a preceding instruction.
15151 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015152 // If the RHS of the sub is a XOR with one use and a constant, invert the
15153 // immediate. Then add one to the LHS of the sub so we can turn
15154 // X-Y -> X+~Y+1, saving one register.
15155 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15156 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015157 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015158 EVT VT = Op0.getValueType();
15159 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15160 Op1.getOperand(0),
15161 DAG.getConstant(~XorC, VT));
15162 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015163 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015164 }
15165 }
15166
Craig Topper54f952a2011-11-19 09:02:40 +000015167 // Try to synthesize horizontal adds from adds of shuffles.
15168 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015169 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015170 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15171 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015172 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15173
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015174 return OptimizeConditionalInDecrement(N, DAG);
15175}
15176
Dan Gohman475871a2008-07-27 21:46:04 +000015177SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015178 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015179 SelectionDAG &DAG = DCI.DAG;
15180 switch (N->getOpcode()) {
15181 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015182 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015183 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015184 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015185 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015186 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015187 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15188 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015189 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015190 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015191 case ISD::SHL:
15192 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015193 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015194 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015195 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015196 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015197 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015198 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Nadav Rotema3540772012-04-23 21:53:37 +000015199 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG, this);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015200 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Nadav Rotema3540772012-04-23 21:53:37 +000015201 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015202 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15203 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015204 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015205 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15206 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015207 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015208 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015209 case ISD::ANY_EXTEND:
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015210 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015211 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015212 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015213 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015214 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015215 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015216 case X86ISD::UNPCKH:
15217 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015218 case X86ISD::MOVHLPS:
15219 case X86ISD::MOVLHPS:
15220 case X86ISD::PSHUFD:
15221 case X86ISD::PSHUFHW:
15222 case X86ISD::PSHUFLW:
15223 case X86ISD::MOVSS:
15224 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015225 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015226 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015227 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015228 }
15229
Dan Gohman475871a2008-07-27 21:46:04 +000015230 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015231}
15232
Evan Chenge5b51ac2010-04-17 06:13:15 +000015233/// isTypeDesirableForOp - Return true if the target has native support for
15234/// the specified value type and it is 'desirable' to use the type for the
15235/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15236/// instruction encodings are longer and some i16 instructions are slow.
15237bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15238 if (!isTypeLegal(VT))
15239 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015240 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015241 return true;
15242
15243 switch (Opc) {
15244 default:
15245 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015246 case ISD::LOAD:
15247 case ISD::SIGN_EXTEND:
15248 case ISD::ZERO_EXTEND:
15249 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015250 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015251 case ISD::SRL:
15252 case ISD::SUB:
15253 case ISD::ADD:
15254 case ISD::MUL:
15255 case ISD::AND:
15256 case ISD::OR:
15257 case ISD::XOR:
15258 return false;
15259 }
15260}
15261
15262/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015263/// beneficial for dag combiner to promote the specified node. If true, it
15264/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015265bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015266 EVT VT = Op.getValueType();
15267 if (VT != MVT::i16)
15268 return false;
15269
Evan Cheng4c26e932010-04-19 19:29:22 +000015270 bool Promote = false;
15271 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015272 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015273 default: break;
15274 case ISD::LOAD: {
15275 LoadSDNode *LD = cast<LoadSDNode>(Op);
15276 // If the non-extending load has a single use and it's not live out, then it
15277 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015278 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15279 Op.hasOneUse()*/) {
15280 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15281 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15282 // The only case where we'd want to promote LOAD (rather then it being
15283 // promoted as an operand is when it's only use is liveout.
15284 if (UI->getOpcode() != ISD::CopyToReg)
15285 return false;
15286 }
15287 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015288 Promote = true;
15289 break;
15290 }
15291 case ISD::SIGN_EXTEND:
15292 case ISD::ZERO_EXTEND:
15293 case ISD::ANY_EXTEND:
15294 Promote = true;
15295 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015296 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015297 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015298 SDValue N0 = Op.getOperand(0);
15299 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015300 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015301 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015302 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015303 break;
15304 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015305 case ISD::ADD:
15306 case ISD::MUL:
15307 case ISD::AND:
15308 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015309 case ISD::XOR:
15310 Commute = true;
15311 // fallthrough
15312 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015313 SDValue N0 = Op.getOperand(0);
15314 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015315 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015316 return false;
15317 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015318 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015319 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015320 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015321 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015322 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015323 }
15324 }
15325
15326 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015327 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015328}
15329
Evan Cheng60c07e12006-07-05 22:17:51 +000015330//===----------------------------------------------------------------------===//
15331// X86 Inline Assembly Support
15332//===----------------------------------------------------------------------===//
15333
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015334namespace {
15335 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015336 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015337 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015338
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015339 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015340 StringRef piece(*args[i]);
15341 if (!s.startswith(piece)) // Check if the piece matches.
15342 return false;
15343
15344 s = s.substr(piece.size());
15345 StringRef::size_type pos = s.find_first_not_of(" \t");
15346 if (pos == 0) // We matched a prefix.
15347 return false;
15348
15349 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015350 }
15351
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015352 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015353 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015354 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015355}
15356
Chris Lattnerb8105652009-07-20 17:51:36 +000015357bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15358 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015359
15360 std::string AsmStr = IA->getAsmString();
15361
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015362 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15363 if (!Ty || Ty->getBitWidth() % 16 != 0)
15364 return false;
15365
Chris Lattnerb8105652009-07-20 17:51:36 +000015366 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015367 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015368 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015369
15370 switch (AsmPieces.size()) {
15371 default: return false;
15372 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015373 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015374 // we will turn this bswap into something that will be lowered to logical
15375 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15376 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015377 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015378 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15379 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15380 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15381 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15382 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15383 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015384 // No need to check constraints, nothing other than the equivalent of
15385 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015386 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015387 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015388
Chris Lattnerb8105652009-07-20 17:51:36 +000015389 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015390 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015391 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015392 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15393 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015394 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015395 const std::string &ConstraintsStr = IA->getConstraintString();
15396 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015397 std::sort(AsmPieces.begin(), AsmPieces.end());
15398 if (AsmPieces.size() == 4 &&
15399 AsmPieces[0] == "~{cc}" &&
15400 AsmPieces[1] == "~{dirflag}" &&
15401 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015402 AsmPieces[3] == "~{fpsr}")
15403 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015404 }
15405 break;
15406 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015407 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015408 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015409 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15410 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15411 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015412 AsmPieces.clear();
15413 const std::string &ConstraintsStr = IA->getConstraintString();
15414 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15415 std::sort(AsmPieces.begin(), AsmPieces.end());
15416 if (AsmPieces.size() == 4 &&
15417 AsmPieces[0] == "~{cc}" &&
15418 AsmPieces[1] == "~{dirflag}" &&
15419 AsmPieces[2] == "~{flags}" &&
15420 AsmPieces[3] == "~{fpsr}")
15421 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015422 }
Evan Cheng55d42002011-01-08 01:24:27 +000015423
15424 if (CI->getType()->isIntegerTy(64)) {
15425 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15426 if (Constraints.size() >= 2 &&
15427 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15428 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15429 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015430 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15431 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15432 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015433 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015434 }
15435 }
15436 break;
15437 }
15438 return false;
15439}
15440
15441
15442
Chris Lattnerf4dff842006-07-11 02:54:03 +000015443/// getConstraintType - Given a constraint letter, return the type of
15444/// constraint it is for this target.
15445X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015446X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15447 if (Constraint.size() == 1) {
15448 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015449 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015450 case 'q':
15451 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015452 case 'f':
15453 case 't':
15454 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015455 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015456 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015457 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015458 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015459 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015460 case 'a':
15461 case 'b':
15462 case 'c':
15463 case 'd':
15464 case 'S':
15465 case 'D':
15466 case 'A':
15467 return C_Register;
15468 case 'I':
15469 case 'J':
15470 case 'K':
15471 case 'L':
15472 case 'M':
15473 case 'N':
15474 case 'G':
15475 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015476 case 'e':
15477 case 'Z':
15478 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015479 default:
15480 break;
15481 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015482 }
Chris Lattner4234f572007-03-25 02:14:49 +000015483 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015484}
15485
John Thompson44ab89e2010-10-29 17:29:13 +000015486/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015487/// This object must already have been set up with the operand type
15488/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015489TargetLowering::ConstraintWeight
15490 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015491 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015492 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015493 Value *CallOperandVal = info.CallOperandVal;
15494 // If we don't have a value, we can't do a match,
15495 // but allow it at the lowest weight.
15496 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015497 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015498 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015499 // Look at the constraint type.
15500 switch (*constraint) {
15501 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015502 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15503 case 'R':
15504 case 'q':
15505 case 'Q':
15506 case 'a':
15507 case 'b':
15508 case 'c':
15509 case 'd':
15510 case 'S':
15511 case 'D':
15512 case 'A':
15513 if (CallOperandVal->getType()->isIntegerTy())
15514 weight = CW_SpecificReg;
15515 break;
15516 case 'f':
15517 case 't':
15518 case 'u':
15519 if (type->isFloatingPointTy())
15520 weight = CW_SpecificReg;
15521 break;
15522 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015523 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015524 weight = CW_SpecificReg;
15525 break;
15526 case 'x':
15527 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015528 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015529 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015530 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015531 break;
15532 case 'I':
15533 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15534 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015535 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015536 }
15537 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015538 case 'J':
15539 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15540 if (C->getZExtValue() <= 63)
15541 weight = CW_Constant;
15542 }
15543 break;
15544 case 'K':
15545 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15546 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15547 weight = CW_Constant;
15548 }
15549 break;
15550 case 'L':
15551 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15552 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15553 weight = CW_Constant;
15554 }
15555 break;
15556 case 'M':
15557 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15558 if (C->getZExtValue() <= 3)
15559 weight = CW_Constant;
15560 }
15561 break;
15562 case 'N':
15563 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15564 if (C->getZExtValue() <= 0xff)
15565 weight = CW_Constant;
15566 }
15567 break;
15568 case 'G':
15569 case 'C':
15570 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15571 weight = CW_Constant;
15572 }
15573 break;
15574 case 'e':
15575 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15576 if ((C->getSExtValue() >= -0x80000000LL) &&
15577 (C->getSExtValue() <= 0x7fffffffLL))
15578 weight = CW_Constant;
15579 }
15580 break;
15581 case 'Z':
15582 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15583 if (C->getZExtValue() <= 0xffffffff)
15584 weight = CW_Constant;
15585 }
15586 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015587 }
15588 return weight;
15589}
15590
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015591/// LowerXConstraint - try to replace an X constraint, which matches anything,
15592/// with another that has more specific requirements based on the type of the
15593/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015594const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015595LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015596 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15597 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015598 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015599 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015600 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015601 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015602 return "x";
15603 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015604
Chris Lattner5e764232008-04-26 23:02:14 +000015605 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015606}
15607
Chris Lattner48884cd2007-08-25 00:47:38 +000015608/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15609/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015610void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015611 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015612 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015613 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015614 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015615
Eric Christopher100c8332011-06-02 23:16:42 +000015616 // Only support length 1 constraints for now.
15617 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015618
Eric Christopher100c8332011-06-02 23:16:42 +000015619 char ConstraintLetter = Constraint[0];
15620 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015621 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015622 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015623 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015624 if (C->getZExtValue() <= 31) {
15625 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015626 break;
15627 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015628 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015629 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015630 case 'J':
15631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015632 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015633 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15634 break;
15635 }
15636 }
15637 return;
15638 case 'K':
15639 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015640 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015641 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15642 break;
15643 }
15644 }
15645 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015646 case 'N':
15647 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015648 if (C->getZExtValue() <= 255) {
15649 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015650 break;
15651 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015652 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015653 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015654 case 'e': {
15655 // 32-bit signed value
15656 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015657 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15658 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015659 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015660 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015661 break;
15662 }
15663 // FIXME gcc accepts some relocatable values here too, but only in certain
15664 // memory models; it's complicated.
15665 }
15666 return;
15667 }
15668 case 'Z': {
15669 // 32-bit unsigned value
15670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015671 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15672 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015673 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15674 break;
15675 }
15676 }
15677 // FIXME gcc accepts some relocatable values here too, but only in certain
15678 // memory models; it's complicated.
15679 return;
15680 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015681 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015682 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015683 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015684 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015685 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015686 break;
15687 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015688
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015689 // In any sort of PIC mode addresses need to be computed at runtime by
15690 // adding in a register or some sort of table lookup. These can't
15691 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015692 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015693 return;
15694
Chris Lattnerdc43a882007-05-03 16:52:29 +000015695 // If we are in non-pic codegen mode, we allow the address of a global (with
15696 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015697 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015698 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015699
Chris Lattner49921962009-05-08 18:23:14 +000015700 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15701 while (1) {
15702 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15703 Offset += GA->getOffset();
15704 break;
15705 } else if (Op.getOpcode() == ISD::ADD) {
15706 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15707 Offset += C->getZExtValue();
15708 Op = Op.getOperand(0);
15709 continue;
15710 }
15711 } else if (Op.getOpcode() == ISD::SUB) {
15712 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15713 Offset += -C->getZExtValue();
15714 Op = Op.getOperand(0);
15715 continue;
15716 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015717 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015718
Chris Lattner49921962009-05-08 18:23:14 +000015719 // Otherwise, this isn't something we can handle, reject it.
15720 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015721 }
Eric Christopherfd179292009-08-27 18:07:15 +000015722
Dan Gohman46510a72010-04-15 01:51:59 +000015723 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015724 // If we require an extra load to get this address, as in PIC mode, we
15725 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015726 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15727 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015728 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015729
Devang Patel0d881da2010-07-06 22:08:15 +000015730 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15731 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015732 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015733 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015734 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015735
Gabor Greifba36cb52008-08-28 21:40:38 +000015736 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015737 Ops.push_back(Result);
15738 return;
15739 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015740 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015741}
15742
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015743std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015744X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015745 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015746 // First, see if this is a constraint that directly corresponds to an LLVM
15747 // register class.
15748 if (Constraint.size() == 1) {
15749 // GCC Constraint Letters
15750 switch (Constraint[0]) {
15751 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015752 // TODO: Slight differences here in allocation order and leaving
15753 // RIP in the class. Do they matter any more here than they do
15754 // in the normal allocation?
15755 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15756 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000015757 if (VT == MVT::i32 || VT == MVT::f32)
15758 return std::make_pair(0U, &X86::GR32RegClass);
15759 if (VT == MVT::i16)
15760 return std::make_pair(0U, &X86::GR16RegClass);
15761 if (VT == MVT::i8 || VT == MVT::i1)
15762 return std::make_pair(0U, &X86::GR8RegClass);
15763 if (VT == MVT::i64 || VT == MVT::f64)
15764 return std::make_pair(0U, &X86::GR64RegClass);
15765 break;
Eric Christopherd176af82011-06-29 17:23:50 +000015766 }
15767 // 32-bit fallthrough
15768 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015769 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015770 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
15771 if (VT == MVT::i16)
15772 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
15773 if (VT == MVT::i8 || VT == MVT::i1)
15774 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
15775 if (VT == MVT::i64)
15776 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000015777 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015778 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015779 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015780 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015781 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015782 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015783 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015784 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015785 return std::make_pair(0U, &X86::GR32RegClass);
15786 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015787 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015788 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000015789 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015790 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000015791 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015792 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000015793 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
15794 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015795 case 'f': // FP Stack registers.
15796 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15797 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015798 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015799 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015800 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000015801 return std::make_pair(0U, &X86::RFP64RegClass);
15802 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015803 case 'y': // MMX_REGS if MMX allowed.
15804 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000015805 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015806 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015807 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015808 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015809 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015810 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015811
Owen Anderson825b72b2009-08-11 20:47:22 +000015812 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015813 default: break;
15814 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015815 case MVT::f32:
15816 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000015817 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015818 case MVT::f64:
15819 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000015820 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015821 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015822 case MVT::v16i8:
15823 case MVT::v8i16:
15824 case MVT::v4i32:
15825 case MVT::v2i64:
15826 case MVT::v4f32:
15827 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000015828 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000015829 // AVX types.
15830 case MVT::v32i8:
15831 case MVT::v16i16:
15832 case MVT::v8i32:
15833 case MVT::v4i64:
15834 case MVT::v8f32:
15835 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000015836 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015837 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015838 break;
15839 }
15840 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015841
Chris Lattnerf76d1802006-07-31 23:26:50 +000015842 // Use the default implementation in TargetLowering to convert the register
15843 // constraint into a member of a register class.
15844 std::pair<unsigned, const TargetRegisterClass*> Res;
15845 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015846
15847 // Not found as a standard register?
15848 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015849 // Map st(0) -> st(7) -> ST0
15850 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15851 tolower(Constraint[1]) == 's' &&
15852 tolower(Constraint[2]) == 't' &&
15853 Constraint[3] == '(' &&
15854 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15855 Constraint[5] == ')' &&
15856 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015857
Chris Lattner56d77c72009-09-13 22:41:48 +000015858 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000015859 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015860 return Res;
15861 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015862
Chris Lattner56d77c72009-09-13 22:41:48 +000015863 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015864 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015865 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000015866 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015867 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015868 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015869
15870 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015871 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015872 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000015873 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015874 return Res;
15875 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015876
Dale Johannesen330169f2008-11-13 21:52:36 +000015877 // 'A' means EAX + EDX.
15878 if (Constraint == "A") {
15879 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000015880 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015881 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015882 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015883 return Res;
15884 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015885
Chris Lattnerf76d1802006-07-31 23:26:50 +000015886 // Otherwise, check to see if this is a register class of the wrong value
15887 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15888 // turn into {ax},{dx}.
15889 if (Res.second->hasType(VT))
15890 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015891
Chris Lattnerf76d1802006-07-31 23:26:50 +000015892 // All of the single-register GCC register classes map their values onto
15893 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15894 // really want an 8-bit or 32-bit register, map to the appropriate register
15895 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000015896 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015897 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015898 unsigned DestReg = 0;
15899 switch (Res.first) {
15900 default: break;
15901 case X86::AX: DestReg = X86::AL; break;
15902 case X86::DX: DestReg = X86::DL; break;
15903 case X86::CX: DestReg = X86::CL; break;
15904 case X86::BX: DestReg = X86::BL; break;
15905 }
15906 if (DestReg) {
15907 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015908 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015909 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015910 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015911 unsigned DestReg = 0;
15912 switch (Res.first) {
15913 default: break;
15914 case X86::AX: DestReg = X86::EAX; break;
15915 case X86::DX: DestReg = X86::EDX; break;
15916 case X86::CX: DestReg = X86::ECX; break;
15917 case X86::BX: DestReg = X86::EBX; break;
15918 case X86::SI: DestReg = X86::ESI; break;
15919 case X86::DI: DestReg = X86::EDI; break;
15920 case X86::BP: DestReg = X86::EBP; break;
15921 case X86::SP: DestReg = X86::ESP; break;
15922 }
15923 if (DestReg) {
15924 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015925 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015926 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015927 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015928 unsigned DestReg = 0;
15929 switch (Res.first) {
15930 default: break;
15931 case X86::AX: DestReg = X86::RAX; break;
15932 case X86::DX: DestReg = X86::RDX; break;
15933 case X86::CX: DestReg = X86::RCX; break;
15934 case X86::BX: DestReg = X86::RBX; break;
15935 case X86::SI: DestReg = X86::RSI; break;
15936 case X86::DI: DestReg = X86::RDI; break;
15937 case X86::BP: DestReg = X86::RBP; break;
15938 case X86::SP: DestReg = X86::RSP; break;
15939 }
15940 if (DestReg) {
15941 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000015942 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015943 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015944 }
Craig Topperc9099502012-04-20 06:31:50 +000015945 } else if (Res.second == &X86::FR32RegClass ||
15946 Res.second == &X86::FR64RegClass ||
15947 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015948 // Handle references to XMM physical registers that got mapped into the
15949 // wrong class. This can happen with constraints like {xmm0} where the
15950 // target independent register mapper will just pick the first match it can
15951 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015952 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000015953 Res.second = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015954 else if (VT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +000015955 Res.second = &X86::FR64RegClass;
15956 else if (X86::VR128RegClass.hasType(VT))
15957 Res.second = &X86::VR128RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015958 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015959
Chris Lattnerf76d1802006-07-31 23:26:50 +000015960 return Res;
15961}