blob: b1dc9019ccc06ff5feef20760d59a1633c475e0e [file] [log] [blame]
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00001//===--- LiveRangeEdit.cpp - Basic tools for editing a register live range --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000015#include "LiveRangeEdit.h"
16#include "VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000017#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000018#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000021#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000022#include "llvm/Support/Debug.h"
23#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000024
25using namespace llvm;
26
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000027LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg,
28 LiveIntervals &LIS,
29 VirtRegMap &VRM) {
30 MachineRegisterInfo &MRI = VRM.getRegInfo();
31 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
32 VRM.grow();
33 VRM.setIsSplitFromReg(VReg, VRM.getOriginal(OldReg));
34 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
35 newRegs_.push_back(&LI);
36 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000037}
38
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000039void LiveRangeEdit::checkRematerializable(VNInfo *VNI,
40 const MachineInstr *DefMI,
41 const TargetInstrInfo &tii,
42 AliasAnalysis *aa) {
43 assert(DefMI && "Missing instruction");
44 if (tii.isTriviallyReMaterializable(DefMI, aa))
45 remattable_.insert(VNI);
46 scannedRemattable_ = true;
47}
48
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000049void LiveRangeEdit::scanRemattable(LiveIntervals &lis,
50 const TargetInstrInfo &tii,
51 AliasAnalysis *aa) {
52 for (LiveInterval::vni_iterator I = parent_.vni_begin(),
53 E = parent_.vni_end(); I != E; ++I) {
54 VNInfo *VNI = *I;
55 if (VNI->isUnused())
56 continue;
57 MachineInstr *DefMI = lis.getInstructionFromIndex(VNI->def);
58 if (!DefMI)
59 continue;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000060 checkRematerializable(VNI, DefMI, tii, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000061 }
Jakob Stoklund Olesen806562c2011-04-15 17:24:46 +000062 scannedRemattable_ = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000063}
64
65bool LiveRangeEdit::anyRematerializable(LiveIntervals &lis,
66 const TargetInstrInfo &tii,
67 AliasAnalysis *aa) {
68 if (!scannedRemattable_)
69 scanRemattable(lis, tii, aa);
70 return !remattable_.empty();
71}
72
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000073/// allUsesAvailableAt - Return true if all registers used by OrigMI at
74/// OrigIdx are also available with the same value at UseIdx.
75bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
76 SlotIndex OrigIdx,
77 SlotIndex UseIdx,
78 LiveIntervals &lis) {
79 OrigIdx = OrigIdx.getUseIndex();
80 UseIdx = UseIdx.getUseIndex();
81 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
82 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000083 if (!MO.isReg() || !MO.getReg() || MO.isDef())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000084 continue;
85 // Reserved registers are OK.
86 if (MO.isUndef() || !lis.hasInterval(MO.getReg()))
87 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000088 // We cannot depend on virtual registers in uselessRegs_.
Jakob Stoklund Olesen1973b3e2011-03-07 22:42:16 +000089 if (uselessRegs_)
90 for (unsigned ui = 0, ue = uselessRegs_->size(); ui != ue; ++ui)
91 if ((*uselessRegs_)[ui]->reg == MO.getReg())
92 return false;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000093
94 LiveInterval &li = lis.getInterval(MO.getReg());
95 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
96 if (!OVNI)
97 continue;
98 if (OVNI != li.getVNInfoAt(UseIdx))
99 return false;
100 }
101 return true;
102}
103
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000104bool LiveRangeEdit::canRematerializeAt(Remat &RM,
105 SlotIndex UseIdx,
106 bool cheapAsAMove,
107 LiveIntervals &lis) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000108 assert(scannedRemattable_ && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000109
110 // Use scanRemattable info.
111 if (!remattable_.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000112 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000113
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000114 // No defining instruction provided.
115 SlotIndex DefIdx;
116 if (RM.OrigMI)
117 DefIdx = lis.getInstructionIndex(RM.OrigMI);
118 else {
119 DefIdx = RM.ParentVNI->def;
120 RM.OrigMI = lis.getInstructionFromIndex(DefIdx);
121 assert(RM.OrigMI && "No defining instruction for remattable value");
122 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000123
124 // If only cheap remats were requested, bail out early.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000125 if (cheapAsAMove && !RM.OrigMI->getDesc().isAsCheapAsAMove())
126 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000127
128 // Verify that all used registers are available with the same values.
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000129 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx, lis))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000130 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000131
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000132 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000133}
134
135SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
136 MachineBasicBlock::iterator MI,
137 unsigned DestReg,
138 const Remat &RM,
139 LiveIntervals &lis,
140 const TargetInstrInfo &tii,
141 const TargetRegisterInfo &tri) {
142 assert(RM.OrigMI && "Invalid remat");
143 tii.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenf1583ae2010-10-20 22:50:42 +0000144 rematted_.insert(RM.ParentVNI);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000145 return lis.InsertMachineInstrInMaps(--MI).getDefIndex();
146}
147
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000148void LiveRangeEdit::eraseVirtReg(unsigned Reg, LiveIntervals &LIS) {
149 if (delegate_ && delegate_->LRE_CanEraseVirtReg(Reg))
150 LIS.removeInterval(Reg);
151}
152
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000153bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
154 SmallVectorImpl<MachineInstr*> &Dead,
155 MachineRegisterInfo &MRI,
156 LiveIntervals &LIS,
157 const TargetInstrInfo &TII) {
158 MachineInstr *DefMI = 0, *UseMI = 0;
159
160 // Check that there is a single def and a single use.
161 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
162 E = MRI.reg_nodbg_end(); I != E; ++I) {
163 MachineOperand &MO = I.getOperand();
164 MachineInstr *MI = MO.getParent();
165 if (MO.isDef()) {
166 if (DefMI && DefMI != MI)
167 return false;
168 if (!MI->getDesc().canFoldAsLoad())
169 return false;
170 DefMI = MI;
171 } else if (!MO.isUndef()) {
172 if (UseMI && UseMI != MI)
173 return false;
174 // FIXME: Targets don't know how to fold subreg uses.
175 if (MO.getSubReg())
176 return false;
177 UseMI = MI;
178 }
179 }
180 if (!DefMI || !UseMI)
181 return false;
182
183 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
184 << " into single use: " << *UseMI);
185
186 SmallVector<unsigned, 8> Ops;
187 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
188 return false;
189
190 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
191 if (!FoldMI)
192 return false;
193 DEBUG(dbgs() << " folded: " << *FoldMI);
194 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
195 UseMI->eraseFromParent();
196 DefMI->addRegisterDead(LI->reg, 0);
197 Dead.push_back(DefMI);
198 return true;
199}
200
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000201void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000202 LiveIntervals &LIS, VirtRegMap &VRM,
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000203 const TargetInstrInfo &TII) {
204 SetVector<LiveInterval*,
205 SmallVector<LiveInterval*, 8>,
206 SmallPtrSet<LiveInterval*, 8> > ToShrink;
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000207 MachineRegisterInfo &MRI = VRM.getRegInfo();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000208
209 for (;;) {
210 // Erase all dead defs.
211 while (!Dead.empty()) {
212 MachineInstr *MI = Dead.pop_back_val();
213 assert(MI->allDefsAreDead() && "Def isn't really dead");
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000214 SlotIndex Idx = LIS.getInstructionIndex(MI).getDefIndex();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000215
216 // Never delete inline asm.
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000217 if (MI->isInlineAsm()) {
218 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000219 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000220 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000221
222 // Use the same criteria as DeadMachineInstructionElim.
223 bool SawStore = false;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000224 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
225 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000226 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000227 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000228
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000229 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
230
231 // Check for live intervals that may shrink
232 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
233 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
234 if (!MOI->isReg())
235 continue;
236 unsigned Reg = MOI->getReg();
237 if (!TargetRegisterInfo::isVirtualRegister(Reg))
238 continue;
239 LiveInterval &LI = LIS.getInterval(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000240
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000241 // Shrink read registers, unless it is likely to be expensive and
242 // unlikely to change anything. We typically don't want to shrink the
243 // PIC base register that has lots of uses everywhere.
244 // Always shrink COPY uses that probably come from live range splitting.
245 if (MI->readsVirtualRegister(Reg) &&
246 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
247 LI.killedAt(Idx)))
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000248 ToShrink.insert(&LI);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000249
250 // Remove defined value.
251 if (MOI->isDef()) {
252 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
Jakob Stoklund Olesen1e6c65d2011-03-23 04:43:16 +0000253 if (delegate_)
254 delegate_->LRE_WillShrinkVirtReg(LI.reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000255 LI.removeValNo(VNI);
256 if (LI.empty()) {
257 ToShrink.remove(&LI);
258 eraseVirtReg(Reg, LIS);
259 }
260 }
261 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000262 }
263
Jakob Stoklund Olesen92a55f42011-03-09 00:57:29 +0000264 if (delegate_)
265 delegate_->LRE_WillEraseInstruction(MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000266 LIS.RemoveMachineInstrFromMaps(MI);
267 MI->eraseFromParent();
268 }
269
270 if (ToShrink.empty())
271 break;
272
273 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000274 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000275 ToShrink.pop_back();
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000276 if (foldAsLoad(LI, Dead, MRI, LIS, TII))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000277 continue;
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000278 if (delegate_)
279 delegate_->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000280 if (!LIS.shrinkToUses(LI, &Dead))
281 continue;
282
283 // LI may have been separated, create new intervals.
284 LI->RenumberValues(LIS);
285 ConnectedVNInfoEqClasses ConEQ(LIS);
286 unsigned NumComp = ConEQ.Classify(LI);
287 if (NumComp <= 1)
288 continue;
289 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
290 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000291 for (unsigned i = 1; i != NumComp; ++i) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000292 Dups.push_back(&createFrom(LI->reg, LIS, VRM));
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000293 if (delegate_)
294 delegate_->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
295 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000296 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000297 }
298}
299
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000300void LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
301 LiveIntervals &LIS,
302 const MachineLoopInfo &Loops) {
303 VirtRegAuxInfo VRAI(MF, LIS, Loops);
304 for (iterator I = begin(), E = end(); I != E; ++I) {
305 LiveInterval &LI = **I;
306 VRAI.CalculateRegClass(LI.reg);
307 VRAI.CalculateWeightAndHint(LI);
308 }
309}