blob: b151349688ce2a534dd22b9ca7bb27fa0ebe008b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
52 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
82 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Evan Cheng03294662008-10-14 21:26:46 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
116
117 // SETOEQ and SETUNE require checking two conditions.
118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
153 // f32 and f64 cases are Legal, f80 case is not
154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
155 } else {
156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Evan Chengc35497f2006-10-30 08:02:39 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
296 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000297 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000298 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000299 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000300
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000301 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000302 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000303 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000304 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000308 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 if (Subtarget->is64Bit()) {
310 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
311 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
312 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000313 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000315 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000316 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
317 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
318 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000319 if (Subtarget->is64Bit()) {
320 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
321 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
322 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
323 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000324
Evan Chengd2cde682008-03-10 19:38:10 +0000325 if (Subtarget->hasSSE1())
326 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000327
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328 if (!Subtarget->hasSSE2())
329 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
330
Mon P Wang63307c32008-05-05 19:05:59 +0000331 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
334 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
335 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000336
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
339 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
340 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000341
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000342 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000343 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
348 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
349 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000350 }
351
Dan Gohman7f460202008-06-30 20:59:49 +0000352 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
353 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000354 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000355 if (!Subtarget->isTargetDarwin() &&
356 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000357 !Subtarget->isTargetCygMing()) {
358 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
359 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
360 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000361
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
364 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
365 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
366 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000367 setExceptionPointerRegister(X86::RAX);
368 setExceptionSelectorRegister(X86::RDX);
369 } else {
370 setExceptionPointerRegister(X86::EAX);
371 setExceptionSelectorRegister(X86::EDX);
372 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000373 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000374 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
375
Duncan Sandsf7331b32007-09-11 14:10:23 +0000376 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000377
Chris Lattnerda68d302008-01-15 21:58:22 +0000378 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000379
Nate Begemanacc398c2006-01-25 18:21:52 +0000380 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
381 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000382 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000383 if (Subtarget->is64Bit()) {
384 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000385 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000386 } else {
387 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000388 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000389 }
Evan Chengae642192007-03-02 23:16:35 +0000390
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 if (Subtarget->isTargetCygMing())
396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
397 else
398 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000399
Evan Chengc7ce29b2009-02-13 22:36:38 +0000400 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000401 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000403 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
404 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405
Evan Cheng223547a2006-01-31 22:28:30 +0000406 // Use ANDPD to simulate FABS.
407 setOperationAction(ISD::FABS , MVT::f64, Custom);
408 setOperationAction(ISD::FABS , MVT::f32, Custom);
409
410 // Use XORP to simulate FNEG.
411 setOperationAction(ISD::FNEG , MVT::f64, Custom);
412 setOperationAction(ISD::FNEG , MVT::f32, Custom);
413
Evan Cheng68c47cb2007-01-05 07:55:56 +0000414 // Use ANDPD and ORPD to simulate FCOPYSIGN.
415 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
416 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
417
Evan Chengd25e9e82006-02-02 00:28:23 +0000418 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000419 setOperationAction(ISD::FSIN , MVT::f64, Expand);
420 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421 setOperationAction(ISD::FSIN , MVT::f32, Expand);
422 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423
Chris Lattnera54aa942006-01-29 06:26:08 +0000424 // Expand FP immediates into loads from the stack, except for the special
425 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000426 addLegalFPImmediate(APFloat(+0.0)); // xorpd
427 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000428 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000429 // Use SSE for f32, x87 for f64.
430 // Set up the FP register classes.
431 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
432 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
433
434 // Use ANDPS to simulate FABS.
435 setOperationAction(ISD::FABS , MVT::f32, Custom);
436
437 // Use XORP to simulate FNEG.
438 setOperationAction(ISD::FNEG , MVT::f32, Custom);
439
440 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
441
442 // Use ANDPS and ORPS to simulate FCOPYSIGN.
443 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
445
446 // We don't support sin/cos/fmod
447 setOperationAction(ISD::FSIN , MVT::f32, Expand);
448 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449
Nate Begemane1795842008-02-14 08:57:00 +0000450 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
452 addLegalFPImmediate(APFloat(+0.0)); // FLD0
453 addLegalFPImmediate(APFloat(+1.0)); // FLD1
454 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
455 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
456
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457 if (!UnsafeFPMath) {
458 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
459 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
460 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000461 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000463 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000464 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
465 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000466
Evan Cheng68c47cb2007-01-05 07:55:56 +0000467 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000468 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000469 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
470 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000472 if (!UnsafeFPMath) {
473 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
474 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
475 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000485
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000487 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000488 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
489 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
491 {
492 bool ignored;
493 APFloat TmpFlt(+0.0);
494 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
495 &ignored);
496 addLegalFPImmediate(TmpFlt); // FLD0
497 TmpFlt.changeSign();
498 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
499 APFloat TmpFlt2(+1.0);
500 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
501 &ignored);
502 addLegalFPImmediate(TmpFlt2); // FLD1
503 TmpFlt2.changeSign();
504 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
505 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Evan Chengc7ce29b2009-02-13 22:36:38 +0000507 if (!UnsafeFPMath) {
508 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
510 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000511 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000512
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000513 // Always use a library call for pow.
514 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
515 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
516 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
517
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000518 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000519 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000522 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
523
Mon P Wangf007a8b2008-11-06 05:31:54 +0000524 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000525 // (for widening) or expand (for scalarization). Then we will selectively
526 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000527 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
528 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000542 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000544 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000545 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000546 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000568 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000573 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000577 }
578
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
580 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000581 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000582 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000585 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000586 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000587
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000588 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
589 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
590 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000591 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000592
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000593 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
594 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
595 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000596 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000597
Bill Wendling74027e92007-03-15 21:24:36 +0000598 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
599 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
600
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000601 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
609 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000610 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000611 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000612 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
615 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000616
617 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000618 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000619 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000620 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
622 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
623 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000624
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000626 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000627 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000628 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000631 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000633 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000635 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000639 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000640
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000644 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000645
Evan Cheng52672b82008-07-22 18:39:19 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000649 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000650
651 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000652
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000653 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000654 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
655 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
656 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
657 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
658 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000659 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
660 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
661 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 }
663
Evan Cheng92722532009-03-26 23:06:32 +0000664 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000665 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
666
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000667 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
668 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
669 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
670 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000671 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
672 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000673 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
674 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000676 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000677 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000678 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 }
680
Evan Cheng92722532009-03-26 23:06:32 +0000681 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000682 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000684 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
685 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
688 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
689 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
690
Evan Chengf7c378e2006-04-10 07:23:14 +0000691 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
692 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
693 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000694 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000695 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000696 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
697 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
698 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000699 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000700 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000701 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
702 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
703 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
704 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000705 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
706 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000707
Nate Begeman30a0de92008-07-17 16:51:19 +0000708 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
710 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
711 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000712
Evan Chengf7c378e2006-04-10 07:23:14 +0000713 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
714 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000718
Evan Cheng2c3ae372006-04-12 21:21:57 +0000719 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000720 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
721 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000724 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000725 // Do not attempt to custom lower non-128-bit vectors
726 if (!VT.is128BitVector())
727 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000728 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
729 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000732
Evan Cheng2c3ae372006-04-12 21:21:57 +0000733 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
735 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000739
Nate Begemancdd1eec2008-02-12 22:51:28 +0000740 if (Subtarget->is64Bit()) {
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000742 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000745 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000746 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
747 MVT VT = (MVT::SimpleValueType)i;
748
749 // Do not attempt to promote non-128-bit vectors
750 if (!VT.is128BitVector()) {
751 continue;
752 }
753 setOperationAction(ISD::AND, VT, Promote);
754 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
755 setOperationAction(ISD::OR, VT, Promote);
756 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
757 setOperationAction(ISD::XOR, VT, Promote);
758 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
759 setOperationAction(ISD::LOAD, VT, Promote);
760 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
761 setOperationAction(ISD::SELECT, VT, Promote);
762 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764
Chris Lattnerddf89562008-01-17 19:59:44 +0000765 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000766
Evan Cheng2c3ae372006-04-12 21:21:57 +0000767 // Custom lower v2i64 and v2f64 selects.
768 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000769 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000770 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Eli Friedman23ef1052009-06-06 03:57:58 +0000773 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
774 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
775 if (!DisableMMX && Subtarget->hasMMX()) {
776 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
777 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
778 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000779 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000780
Nate Begeman14d12ca2008-02-11 04:19:36 +0000781 if (Subtarget->hasSSE41()) {
782 // FIXME: Do we need to handle scalar-to-vector here?
783 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
784
785 // i8 and i16 vectors are custom , because the source register and source
786 // source memory operand types are not the same width. f32 vectors are
787 // custom since the immediate controlling the insert encodes additional
788 // information.
789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
793
794 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
795 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000798
799 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000800 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
801 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000802 }
803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804
Nate Begeman30a0de92008-07-17 16:51:19 +0000805 if (Subtarget->hasSSE42()) {
806 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
David Greene9b9838d2009-06-29 16:47:10 +0000809 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000810 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
811 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
812 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
814
David Greene9b9838d2009-06-29 16:47:10 +0000815 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
816 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
817 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
819 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
820 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
821 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
822 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
823 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
824 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
825 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
826 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
827 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
828 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
829 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
830
831 // Operations to consider commented out -v16i16 v32i8
832 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
833 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
834 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
835 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
836 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
837 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
838 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
839 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
840 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
841 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
842 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
843 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
844 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
845 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
846
847 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
848 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
849 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
850 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
851
852 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
853 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
854 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
857
858 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
859 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
861 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
863 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
864
865#if 0
866 // Not sure we want to do this since there are no 256-bit integer
867 // operations in AVX
868
869 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
870 // This includes 256-bit vectors
871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
872 MVT VT = (MVT::SimpleValueType)i;
873
874 // Do not attempt to custom lower non-power-of-2 vectors
875 if (!isPowerOf2_32(VT.getVectorNumElements()))
876 continue;
877
878 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
879 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
881 }
882
883 if (Subtarget->is64Bit()) {
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
886 }
887#endif
888
889#if 0
890 // Not sure we want to do this since there are no 256-bit integer
891 // operations in AVX
892
893 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
894 // Including 256-bit vectors
895 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
896 MVT VT = (MVT::SimpleValueType)i;
897
898 if (!VT.is256BitVector()) {
899 continue;
900 }
901 setOperationAction(ISD::AND, VT, Promote);
902 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
903 setOperationAction(ISD::OR, VT, Promote);
904 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
905 setOperationAction(ISD::XOR, VT, Promote);
906 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
907 setOperationAction(ISD::LOAD, VT, Promote);
908 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
909 setOperationAction(ISD::SELECT, VT, Promote);
910 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
911 }
912
913 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
914#endif
915 }
916
Evan Cheng6be2c582006-04-05 23:38:46 +0000917 // We want to custom lower some of our intrinsics.
918 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
919
Bill Wendling74c37652008-12-09 22:08:41 +0000920 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000921 setOperationAction(ISD::SADDO, MVT::i32, Custom);
922 setOperationAction(ISD::SADDO, MVT::i64, Custom);
923 setOperationAction(ISD::UADDO, MVT::i32, Custom);
924 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000925 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
926 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
927 setOperationAction(ISD::USUBO, MVT::i32, Custom);
928 setOperationAction(ISD::USUBO, MVT::i64, Custom);
929 setOperationAction(ISD::SMULO, MVT::i32, Custom);
930 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000931
Evan Chengd54f2d52009-03-31 19:38:51 +0000932 if (!Subtarget->is64Bit()) {
933 // These libcalls are not available in 32-bit.
934 setLibcallName(RTLIB::SHL_I128, 0);
935 setLibcallName(RTLIB::SRL_I128, 0);
936 setLibcallName(RTLIB::SRA_I128, 0);
937 }
938
Evan Cheng206ee9d2006-07-07 08:33:52 +0000939 // We have target-specific dag combine patterns for the following nodes:
940 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000941 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000942 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000943 setTargetDAGCombine(ISD::SHL);
944 setTargetDAGCombine(ISD::SRA);
945 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000946 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000947 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000948 if (Subtarget->is64Bit())
949 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000950
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000951 computeRegisterProperties();
952
Evan Cheng87ed7162006-02-14 08:25:08 +0000953 // FIXME: These should be based on subtarget info. Plus, the values should
954 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000955 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
956 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
957 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000958 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000959 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000960 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000961}
962
Scott Michel5b8f82e2008-03-10 15:42:14 +0000963
Duncan Sands5480c042009-01-01 15:52:00 +0000964MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965 return MVT::i8;
966}
967
968
Evan Cheng29286502008-01-23 23:17:41 +0000969/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
970/// the desired ByVal argument alignment.
971static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
972 if (MaxAlign == 16)
973 return;
974 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
975 if (VTy->getBitWidth() == 128)
976 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000977 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
978 unsigned EltAlign = 0;
979 getMaxByValAlign(ATy->getElementType(), EltAlign);
980 if (EltAlign > MaxAlign)
981 MaxAlign = EltAlign;
982 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
983 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
984 unsigned EltAlign = 0;
985 getMaxByValAlign(STy->getElementType(i), EltAlign);
986 if (EltAlign > MaxAlign)
987 MaxAlign = EltAlign;
988 if (MaxAlign == 16)
989 break;
990 }
991 }
992 return;
993}
994
995/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
996/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000997/// that contain SSE vectors are placed at 16-byte boundaries while the rest
998/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000999unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001000 if (Subtarget->is64Bit()) {
1001 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001002 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001003 if (TyAlign > 8)
1004 return TyAlign;
1005 return 8;
1006 }
1007
Evan Cheng29286502008-01-23 23:17:41 +00001008 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001009 if (Subtarget->hasSSE1())
1010 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001011 return Align;
1012}
Chris Lattner2b02a442007-02-25 08:29:00 +00001013
Evan Chengf0df0312008-05-15 08:39:06 +00001014/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001015/// and store operations as a result of memset, memcpy, and memmove
1016/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001017/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001019X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001020 bool isSrcConst, bool isSrcStr,
1021 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001022 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1023 // linux. This is because the stack realignment code can't handle certain
1024 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001025 const Function *F = DAG.getMachineFunction().getFunction();
1026 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1027 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001028 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1029 return MVT::v4i32;
1030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1031 return MVT::v4f32;
1032 }
Evan Chengf0df0312008-05-15 08:39:06 +00001033 if (Subtarget->is64Bit() && Size >= 8)
1034 return MVT::i64;
1035 return MVT::i32;
1036}
1037
Evan Chengcc415862007-11-09 01:32:10 +00001038/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1039/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001040SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001041 SelectionDAG &DAG) const {
1042 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001043 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001044 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 // This doesn't have DebugLoc associated with it, but is not really the
1046 // same as a Register.
1047 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1048 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001049 return Table;
1050}
1051
Bill Wendlingb4202b82009-07-01 18:50:55 +00001052/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001053unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1054 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1055}
1056
Chris Lattner2b02a442007-02-25 08:29:00 +00001057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Chris Lattner59ed56b2007-02-28 04:55:35 +00001061#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001062
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001063/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001065 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001066 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner9774c912007-02-27 05:28:59 +00001068 SmallVector<CCValAssign, 16> RVLocs;
1069 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001070 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001071 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001072 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001074 // If this is the first return lowered for this function, add the regs to the
1075 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001076 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001077 for (unsigned i = 0; i != RVLocs.size(); ++i)
1078 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001079 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001080 }
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001084 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue TailCall = Chain;
1087 SDValue TargetAddress = TailCall.getOperand(1);
1088 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001089 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001090 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001091 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001092 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001093 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001094 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001095 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1096 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099 Operands.push_back(Chain.getOperand(0));
1100 Operands.push_back(TargetAddress);
1101 Operands.push_back(StackAdjustment);
1102 // Copy registers used by the call. Last operand is a flag so it is not
1103 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001104 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001105 Operands.push_back(Chain.getOperand(i));
1106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001107 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001108 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001111 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001112 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001113
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001115 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1116 // Operand #1 = Bytes To Pop
1117 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001119 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001120 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1121 CCValAssign &VA = RVLocs[i];
1122 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001124
Chris Lattner447ff682008-03-11 03:23:40 +00001125 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1126 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001127 if (VA.getLocReg() == X86::ST0 ||
1128 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001129 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1130 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001131 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001132 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(ValToCopy);
1134 // Don't emit a copytoreg.
1135 continue;
1136 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001137
Evan Cheng242b38b2009-02-23 09:03:22 +00001138 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1139 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001140 if (Subtarget->is64Bit()) {
1141 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001142 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001143 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001144 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1145 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1146 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001147 }
1148
Dale Johannesendd64c412009-02-04 00:33:20 +00001149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001150 Flag = Chain.getValue(1);
1151 }
Dan Gohman61a92132008-04-21 23:59:07 +00001152
1153 // The x86-64 ABI for returning structs by value requires that we copy
1154 // the sret argument into %rax for the return. We saved the argument into
1155 // a virtual register in the entry block, so now we copy the value out
1156 // and into %rax.
1157 if (Subtarget->is64Bit() &&
1158 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1159 MachineFunction &MF = DAG.getMachineFunction();
1160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161 unsigned Reg = FuncInfo->getSRetReturnReg();
1162 if (!Reg) {
1163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1164 FuncInfo->setSRetReturnReg(Reg);
1165 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001166 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001167
Dale Johannesendd64c412009-02-04 00:33:20 +00001168 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001169 Flag = Chain.getValue(1);
1170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
1182
Chris Lattner3085e152007-02-25 08:59:22 +00001183/// LowerCallResult - Lower the result values of an ISD::CALL into the
1184/// appropriate copies out of appropriate physical registers. This assumes that
1185/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1186/// being lowered. The returns a SDNode with the same number of values as the
1187/// ISD::CALL.
1188SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001189LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001190 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001191
Scott Michelfdc40a02009-02-17 22:15:04 +00001192 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001193 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001195 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001197 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001198 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001199 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1200
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner3085e152007-02-25 08:59:22 +00001203 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001205 CCValAssign &VA = RVLocs[i];
1206 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001209 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001210 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001211 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 }
1213
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // If this is a call to a function that returns an fp value on the floating
1215 // point stack, but where we prefer to use the value in xmm registers, copy
1216 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001217 if ((VA.getLocReg() == X86::ST0 ||
1218 VA.getLocReg() == X86::ST1) &&
1219 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001220 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001222
Evan Cheng79fb3b42009-02-20 20:43:02 +00001223 SDValue Val;
1224 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1226 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1228 MVT::v2i64, InFlag).getValue(1);
1229 Val = Chain.getValue(0);
1230 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001231 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 MVT::i64, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001237 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1238 } else {
1239 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1240 CopyVT, InFlag).getValue(1);
1241 Val = Chain.getValue(0);
1242 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001244
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001246 // Round the F80 the right size, which also moves to the appropriate xmm
1247 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001248 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001249 // This truncation won't change the value.
1250 DAG.getIntPtrConstant(1));
1251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001254 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001255
Chris Lattner3085e152007-02-25 08:59:22 +00001256 // Merge everything together with a MERGE_VALUES node.
1257 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001258 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1259 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001260}
1261
1262
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001264// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001266// StdCall calling convention seems to be standard for many Windows' API
1267// routines and around. It differs from C calling convention just a little:
1268// callee should clean up the stack, not caller. Symbols should be also
1269// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001270// For info on fast calling convention see Fast Calling Convention (tail call)
1271// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001272
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001273/// CallIsStructReturn - Determines whether a CALL node uses struct return
1274/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001275static bool CallIsStructReturn(CallSDNode *TheCall) {
1276 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001277 if (!NumOps)
1278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman095cc292008-09-13 01:54:27 +00001280 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001284/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001285static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001286 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 if (!NumArgs)
1288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
1290 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001293/// IsCalleePop - Determines whether the callee is required to pop its
1294/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001295bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 if (IsVarArg)
1297 return false;
1298
Dan Gohman095cc292008-09-13 01:54:27 +00001299 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 default:
1301 return false;
1302 case CallingConv::X86_StdCall:
1303 return !Subtarget->is64Bit();
1304 case CallingConv::X86_FastCall:
1305 return !Subtarget->is64Bit();
1306 case CallingConv::Fast:
1307 return PerformTailCallOpt;
1308 }
1309}
1310
Dan Gohman095cc292008-09-13 01:54:27 +00001311/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1312/// given CallingConvention value.
1313CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001314 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001315 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001316 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001317 else
1318 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001319 }
1320
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (CC == CallingConv::X86_FastCall)
1322 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001323 else if (CC == CallingConv::Fast)
1324 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 else
1326 return CC_X86_32_C;
1327}
1328
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001329/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1330/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001331NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001332X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001333 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return FastCall;
1336 else if (CC == CallingConv::X86_StdCall)
1337 return StdCall;
1338 return None;
1339}
1340
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001341
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001342/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1343/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001344/// the specific parameter attribute. The copy will be passed as a byval
1345/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001346static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001347CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001348 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1349 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001352 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001356 const CCValAssign &VA,
1357 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001358 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001360 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001361 ISD::ArgFlagsTy Flags =
1362 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001363 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001364 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001375 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
1380X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001381 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001382 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001383 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001384
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 const Function* Fn = MF.getFunction();
1386 if (Fn->hasExternalLinkage() &&
1387 Subtarget->isTargetCygMing() &&
1388 Fn->getName() == "main")
1389 FuncInfo->setForceFramePointer(true);
1390
1391 // Decorate the function name.
1392 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Evan Cheng1bc78042006-04-26 01:20:17 +00001394 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001396 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001397 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001399 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001400
1401 assert(!(isVarArg && CC == CallingConv::Fast) &&
1402 "Var args not supported with calling convention fastcc");
1403
Chris Lattner638402b2007-02-28 07:00:42 +00001404 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001405 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001406 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001407 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001408
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 unsigned LastVal = ~0U;
1411 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1412 CCValAssign &VA = ArgLocs[i];
1413 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1414 // places.
1415 assert(VA.getValNo() != LastVal &&
1416 "Don't support value assigned to multiple locs yet");
1417 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001418
Chris Lattnerf39f7712007-02-28 05:46:49 +00001419 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001421 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 if (RegVT == MVT::i32)
1423 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 else if (Is64Bit && RegVT == MVT::i64)
1425 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001426 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001428 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001430 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001431 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001432 else if (RegVT.isVector()) {
1433 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001434 if (!Is64Bit)
1435 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1436 else {
1437 // Darwin calling convention passes MMX values in either GPRs or
1438 // XMMs in x86-64. Other targets pass them in memory.
1439 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1440 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1441 RegVT = MVT::v2i64;
1442 } else {
1443 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1444 RegVT = MVT::i64;
1445 }
1446 }
1447 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001448 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001449 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001450
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001451 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001452 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001453
Chris Lattnerf39f7712007-02-28 05:46:49 +00001454 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1455 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1456 // right size.
1457 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001459 DAG.getValueType(VA.getValVT()));
1460 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001465 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Gordon Henriksen86737662008-01-05 16:56:59 +00001467 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001468 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001469 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001470 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001471 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001472 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1473 ArgValue, DAG.getConstant(0, MVT::i64));
1474 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001475 }
1476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 ArgValues.push_back(ArgValue);
1479 } else {
1480 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001481 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001482 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001483 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001484
Dan Gohman61a92132008-04-21 23:59:07 +00001485 // The x86-64 ABI for returning structs by value requires that we copy
1486 // the sret argument into %rax for the return. Save the argument into
1487 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001488 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001489 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1490 unsigned Reg = FuncInfo->getSRetReturnReg();
1491 if (!Reg) {
1492 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1493 FuncInfo->setSRetReturnReg(Reg);
1494 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001495 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001496 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001497 }
1498
Chris Lattnerf39f7712007-02-28 05:46:49 +00001499 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001500 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001501 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001502 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 // If the function takes variable number of arguments, make a frame index for
1505 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001506 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1508 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1509 }
1510 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1512
1513 // FIXME: We should really autogenerate these arrays
1514 static const unsigned GPR64ArgRegsWin64[] = {
1515 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001517 static const unsigned XMMArgRegsWin64[] = {
1518 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1519 };
1520 static const unsigned GPR64ArgRegs64Bit[] = {
1521 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1522 };
1523 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1525 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1526 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001527 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1528
1529 if (IsWin64) {
1530 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1531 GPR64ArgRegs = GPR64ArgRegsWin64;
1532 XMMArgRegs = XMMArgRegsWin64;
1533 } else {
1534 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1535 GPR64ArgRegs = GPR64ArgRegs64Bit;
1536 XMMArgRegs = XMMArgRegs64Bit;
1537 }
1538 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1539 TotalNumIntRegs);
1540 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1541 TotalNumXMMRegs);
1542
Devang Patel578efa92009-06-05 21:57:13 +00001543 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001544 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001545 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001546 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001549 // Kernel mode asks for SSE to be disabled, so don't push them
1550 // on the stack.
1551 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // For X86-64, if there are vararg parameters that are passed via
1554 // registers, then we must store them to their spots on the stack so they
1555 // may be loaded by deferencing the result of va_next.
1556 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1558 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1559 TotalNumXMMRegs * 16, 16);
1560
Gordon Henriksen86737662008-01-05 16:56:59 +00001561 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SmallVector<SDValue, 8> MemOps;
1563 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001564 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001565 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001566 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001567 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1568 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001569 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001570 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001571 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001572 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001574 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001575 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001577
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001579 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001580 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001582 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1583 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001584 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001585 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001586 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001587 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001589 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001590 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 }
1592 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001593 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 &MemOps[0], MemOps.size());
1595 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001597
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001601 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001607 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1614 if (CC == CallingConv::X86_FastCall)
1615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Evan Cheng25caf632006-05-23 21:06:34 +00001620 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001621 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001622 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001623}
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001626X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001627 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001628 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001630 SDValue Arg, ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001631 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 DebugLoc dl = TheCall->getDebugLoc();
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001633 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001634 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001635 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001636 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001637 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001638 }
Dale Johannesenace16102009-02-03 19:33:06 +00001639 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001640 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001641}
1642
Bill Wendling64e87322009-01-16 19:25:27 +00001643/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001644/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001645SDValue
1646X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001647 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001648 SDValue Chain,
1649 bool IsTailCall,
1650 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001651 int FPDiff,
1652 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001653 if (!IsTailCall || FPDiff==0) return Chain;
1654
1655 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001657 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001658
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001660 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001661 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001662}
1663
1664/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1665/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001666static SDValue
1667EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001669 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001670 // Store the return address to the appropriate stack slot.
1671 if (!FPDiff) return Chain;
1672 // Calculate the new stack slot for the return address.
1673 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001674 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001675 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001676 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001677 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001678 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001679 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001680 return Chain;
1681}
1682
Dan Gohman475871a2008-07-27 21:46:04 +00001683SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001685 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1686 SDValue Chain = TheCall->getChain();
1687 unsigned CC = TheCall->getCallingConv();
1688 bool isVarArg = TheCall->isVarArg();
1689 bool IsTailCall = TheCall->isTailCall() &&
1690 CC == CallingConv::Fast && PerformTailCallOpt;
1691 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001693 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001694 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001695
1696 assert(!(isVarArg && CC == CallingConv::Fast) &&
1697 "Var args not supported with calling convention fastcc");
1698
Chris Lattner638402b2007-02-28 07:00:42 +00001699 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001701 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001702 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001703
Chris Lattner423c5f42007-02-28 05:31:48 +00001704 // Get a count of how many bytes are to be pushed on the stack.
1705 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001706 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001707 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 int FPDiff = 0;
1710 if (IsTailCall) {
1711 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1714 FPDiff = NumBytesCallerPushed - NumBytes;
1715
1716 // Set the delta of movement of the returnaddr stackslot.
1717 // But only set if delta is greater than previous delta.
1718 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1719 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1720 }
1721
Chris Lattnere563bbc2008-10-11 22:08:30 +00001722 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001723
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001725 // Load return adress for tail calls.
1726 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001727 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001728
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1730 SmallVector<SDValue, 8> MemOpChains;
1731 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001732
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001733 // Walk the register/memloc assignments, inserting copies/loads. In the case
1734 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1736 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001737 SDValue Arg = TheCall->getArg(i);
1738 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1739 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 // Promote the value if needed.
1742 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001743 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001744 case CCValAssign::Full: break;
1745 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001746 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001747 break;
1748 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001749 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001750 break;
1751 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001752 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001753 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001754 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001755
Chris Lattner423c5f42007-02-28 05:31:48 +00001756 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001757 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001758 MVT RegVT = VA.getLocVT();
1759 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001760 switch (VA.getLocReg()) {
1761 default:
1762 break;
1763 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1764 case X86::R8: {
1765 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001766 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001767 break;
1768 }
1769 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1770 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1771 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001772 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1773 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001774 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001775 break;
1776 }
1777 }
1778 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001779 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1780 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001782 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001783 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001785
Dan Gohman095cc292008-09-13 01:54:27 +00001786 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1787 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001788 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Evan Cheng32fe1032006-05-25 00:59:30 +00001792 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001793 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001794 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001795
Evan Cheng347d5f72006-04-28 21:29:37 +00001796 // Build a sequence of copy-to-reg nodes chained together with token chain
1797 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001799 // Tail call byval lowering might overwrite argument registers so in case of
1800 // tail call optimization the copies to registers are lowered later.
1801 if (!IsTailCall)
1802 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001803 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001804 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001805 InFlag = Chain.getValue(1);
1806 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001807
Chris Lattner951bf7d2009-07-09 02:44:11 +00001808
Chris Lattner88e1fd52009-07-09 04:24:46 +00001809 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001810 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1811 // GOT pointer.
1812 if (!IsTailCall) {
1813 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1814 DAG.getNode(X86ISD::GlobalBaseReg,
1815 DebugLoc::getUnknownLoc(),
1816 getPointerTy()),
1817 InFlag);
1818 InFlag = Chain.getValue(1);
1819 } else {
1820 // If we are tail calling and generating PIC/GOT style code load the
1821 // address of the callee into ECX. The value in ecx is used as target of
1822 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1823 // for tail calls on PIC/GOT architectures. Normally we would just put the
1824 // address of GOT into ebx and then call target@PLT. But for tail calls
1825 // ebx would be restored (since ebx is callee saved) before jumping to the
1826 // target@PLT.
1827
1828 // Note: The actual moving to ECX is done further down.
1829 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1830 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1831 !G->getGlobal()->hasProtectedVisibility())
1832 Callee = LowerGlobalAddress(Callee, DAG);
1833 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001834 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001835 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001836 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001837
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 if (Is64Bit && isVarArg) {
1839 // From AMD64 ABI document:
1840 // For calls that may call functions that use varargs or stdargs
1841 // (prototype-less calls or calls to functions containing ellipsis (...) in
1842 // the declaration) %al is used as hidden argument to specify the number
1843 // of SSE registers used. The contents of %al do not need to match exactly
1844 // the number of registers, but must be an ubound on the number of SSE
1845 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846
1847 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 // Count the number of XMM registers allocated.
1849 static const unsigned XMMArgRegs[] = {
1850 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1851 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1852 };
1853 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001854 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001855 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001856
Dale Johannesendd64c412009-02-04 00:33:20 +00001857 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1859 InFlag = Chain.getValue(1);
1860 }
1861
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001862
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001863 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SmallVector<SDValue, 8> MemOpChains2;
1866 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001867 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001868 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001869 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1871 CCValAssign &VA = ArgLocs[i];
1872 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001873 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001874 SDValue Arg = TheCall->getArg(i);
1875 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 // Create frame index.
1877 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001878 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001879 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001880 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001881
Duncan Sands276dcbd2008-03-21 09:14:45 +00001882 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001883 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001885 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001886 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001887 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001888 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001889
1890 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001891 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001893 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001894 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001895 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001896 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001897 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 }
1899 }
1900
1901 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001902 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001903 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001904
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001905 // Copy arguments to their registers.
1906 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001907 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001908 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001909 InFlag = Chain.getValue(1);
1910 }
Dan Gohman475871a2008-07-27 21:46:04 +00001911 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001912
Gordon Henriksen86737662008-01-05 16:56:59 +00001913 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001914 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001915 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001916 }
1917
Evan Cheng32fe1032006-05-25 00:59:30 +00001918 // If the callee is a GlobalAddress node (quite common, every direct call is)
1919 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001920 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001921 // We should use extra load for direct calls to dllimported functions in
1922 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001923 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001924 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001925 unsigned char OpFlags = 0;
1926
1927 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1928 // external symbols most go through the PLT in PIC mode. If the symbol
1929 // has hidden or protected visibility, or if it is static or local, then
1930 // we don't need to use the PLT - we can directly call it.
1931 if (Subtarget->isTargetELF() &&
1932 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001933 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001935 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001936 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1937 Subtarget->getDarwinVers() < 9) {
1938 // PC-relative references to external symbols should go through $stub,
1939 // unless we're building with the leopard linker or later, which
1940 // automatically synthesizes these stubs.
1941 OpFlags = X86II::MO_DARWIN_STUB;
1942 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001943
Chris Lattner74e726e2009-07-09 05:27:35 +00001944 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001945 G->getOffset(), OpFlags);
1946 }
Bill Wendling056292f2008-09-16 21:48:12 +00001947 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001948 unsigned char OpFlags = 0;
1949
1950 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1951 // symbols should go through the PLT.
1952 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001953 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001954 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001955 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001956 Subtarget->getDarwinVers() < 9) {
1957 // PC-relative references to external symbols should go through $stub,
1958 // unless we're building with the leopard linker or later, which
1959 // automatically synthesizes these stubs.
1960 OpFlags = X86II::MO_DARWIN_STUB;
1961 }
1962
Chris Lattner48a7d022009-07-09 05:02:21 +00001963 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1964 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001966 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967
Dale Johannesendd64c412009-02-04 00:33:20 +00001968 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001969 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 Callee,InFlag);
1971 Callee = DAG.getRegister(Opc, getPointerTy());
1972 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001973 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001974 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Chris Lattnerd96d0722007-02-25 06:40:16 +00001976 // Returns a chain & a flag for retval copy to use.
1977 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001979
1980 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001981 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1982 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Returns a chain & a flag for retval copy to use.
1986 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1987 Ops.clear();
1988 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001989
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001990 Ops.push_back(Chain);
1991 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001992
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 if (IsTailCall)
1994 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001995
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 // Add argument registers to the end of the list so that they are known live
1997 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1999 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2000 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002001
Evan Cheng586ccac2008-03-18 23:36:35 +00002002 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00002003 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002004 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2005
2006 // Add an implicit use of AL for x86 vararg functions.
2007 if (Is64Bit && isVarArg)
2008 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
2009
Gabor Greifba36cb52008-08-28 21:40:38 +00002010 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002011 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002012
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002014 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002016 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002017 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002018
Gabor Greifba36cb52008-08-28 21:40:38 +00002019 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 }
2021
Dale Johannesenace16102009-02-03 19:33:06 +00002022 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002023 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002024
Chris Lattner2d297092006-05-23 18:50:38 +00002025 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002027 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002029 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002030 // If this is is a call to a struct-return function, the callee
2031 // pops the hidden struct pointer, so we have to push it back.
2032 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002033 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002035 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Gordon Henriksenae636f82008-01-03 16:47:34 +00002037 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002038 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002039 DAG.getIntPtrConstant(NumBytes, true),
2040 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2041 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002042 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002043 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002044
Chris Lattner3085e152007-02-25 08:59:22 +00002045 // Handle result values, copying them out of physregs into vregs that we
2046 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002047 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002048 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002049}
2050
Evan Cheng25ab6902006-09-08 06:48:29 +00002051
2052//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002053// Fast Calling Convention (tail call) implementation
2054//===----------------------------------------------------------------------===//
2055
2056// Like std call, callee cleans arguments, convention except that ECX is
2057// reserved for storing the tail called function address. Only 2 registers are
2058// free for argument passing (inreg). Tail call optimization is performed
2059// provided:
2060// * tailcallopt is enabled
2061// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002062// On X86_64 architecture with GOT-style position independent code only local
2063// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002064// To keep the stack aligned according to platform abi the function
2065// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2066// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002067// If a tail called function callee has more arguments than the caller the
2068// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002069// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002070// original REtADDR, but before the saved framepointer or the spilled registers
2071// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2072// stack layout:
2073// arg1
2074// arg2
2075// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002076// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002077// move area ]
2078// (possible EBP)
2079// ESI
2080// EDI
2081// local1 ..
2082
2083/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2084/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002085unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002086 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 const TargetMachine &TM = MF.getTarget();
2089 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2090 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002091 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002092 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002093 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002094 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2095 // Number smaller than 12 so just add the difference.
2096 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2097 } else {
2098 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002099 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002100 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002101 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002102 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002103}
2104
2105/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002106/// following the call is a return. A function is eligible if caller/callee
2107/// calling conventions match, currently only fastcc supports tail calls, and
2108/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002109bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002111 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002112 if (!PerformTailCallOpt)
2113 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002114
Dan Gohman095cc292008-09-13 01:54:27 +00002115 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002116 unsigned CallerCC =
2117 DAG.getMachineFunction().getFunction()->getCallingConv();
2118 unsigned CalleeCC = TheCall->getCallingConv();
2119 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2120 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002122
2123 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002124}
2125
Dan Gohman3df24e62008-09-03 23:12:08 +00002126FastISel *
2127X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002128 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002129 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002130 DenseMap<const Value *, unsigned> &vm,
2131 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002132 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002133 DenseMap<const AllocaInst *, int> &am
2134#ifndef NDEBUG
2135 , SmallSet<Instruction*, 8> &cil
2136#endif
2137 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002138 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002139#ifndef NDEBUG
2140 , cil
2141#endif
2142 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002143}
2144
2145
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002146//===----------------------------------------------------------------------===//
2147// Other Lowering Hooks
2148//===----------------------------------------------------------------------===//
2149
2150
Dan Gohman475871a2008-07-27 21:46:04 +00002151SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002152 MachineFunction &MF = DAG.getMachineFunction();
2153 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2154 int ReturnAddrIndex = FuncInfo->getRAIndex();
2155
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002156 if (ReturnAddrIndex == 0) {
2157 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002158 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002159 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002160 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002161 }
2162
Evan Cheng25ab6902006-09-08 06:48:29 +00002163 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002164}
2165
2166
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002167/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2168/// specific condition code, returning the condition code and the LHS/RHS of the
2169/// comparison to make.
2170static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2171 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002172 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002173 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2174 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2175 // X > -1 -> X == 0, jump !sign.
2176 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002177 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002178 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2179 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002180 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002181 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002182 // X < 1 -> X <= 0
2183 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002184 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002185 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002186 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002187
Evan Chengd9558e02006-01-06 00:43:03 +00002188 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002189 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002190 case ISD::SETEQ: return X86::COND_E;
2191 case ISD::SETGT: return X86::COND_G;
2192 case ISD::SETGE: return X86::COND_GE;
2193 case ISD::SETLT: return X86::COND_L;
2194 case ISD::SETLE: return X86::COND_LE;
2195 case ISD::SETNE: return X86::COND_NE;
2196 case ISD::SETULT: return X86::COND_B;
2197 case ISD::SETUGT: return X86::COND_A;
2198 case ISD::SETULE: return X86::COND_BE;
2199 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002200 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002202
Chris Lattner4c78e022008-12-23 23:42:27 +00002203 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002204
Chris Lattner4c78e022008-12-23 23:42:27 +00002205 // If LHS is a foldable load, but RHS is not, flip the condition.
2206 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2207 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2208 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2209 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002210 }
2211
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 switch (SetCCOpcode) {
2213 default: break;
2214 case ISD::SETOLT:
2215 case ISD::SETOLE:
2216 case ISD::SETUGT:
2217 case ISD::SETUGE:
2218 std::swap(LHS, RHS);
2219 break;
2220 }
2221
2222 // On a floating point condition, the flags are set as follows:
2223 // ZF PF CF op
2224 // 0 | 0 | 0 | X > Y
2225 // 0 | 0 | 1 | X < Y
2226 // 1 | 0 | 0 | X == Y
2227 // 1 | 1 | 1 | unordered
2228 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002229 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002230 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002232 case ISD::SETOLT: // flipped
2233 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002234 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002235 case ISD::SETOLE: // flipped
2236 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002237 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002238 case ISD::SETUGT: // flipped
2239 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002240 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002241 case ISD::SETUGE: // flipped
2242 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002243 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002245 case ISD::SETNE: return X86::COND_NE;
2246 case ISD::SETUO: return X86::COND_P;
2247 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002248 }
Evan Chengd9558e02006-01-06 00:43:03 +00002249}
2250
Evan Cheng4a460802006-01-11 00:33:36 +00002251/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2252/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002253/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002254static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002255 switch (X86CC) {
2256 default:
2257 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002258 case X86::COND_B:
2259 case X86::COND_BE:
2260 case X86::COND_E:
2261 case X86::COND_P:
2262 case X86::COND_A:
2263 case X86::COND_AE:
2264 case X86::COND_NE:
2265 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002266 return true;
2267 }
2268}
2269
Nate Begeman9008ca62009-04-27 18:41:29 +00002270/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2271/// the specified range (L, H].
2272static bool isUndefOrInRange(int Val, int Low, int Hi) {
2273 return (Val < 0) || (Val >= Low && Val < Hi);
2274}
2275
2276/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2277/// specified value.
2278static bool isUndefOrEqual(int Val, int CmpVal) {
2279 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002280 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002281 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002282}
2283
Nate Begeman9008ca62009-04-27 18:41:29 +00002284/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2285/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2286/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002287static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002288 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2289 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2290 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2291 return (Mask[0] < 2 && Mask[1] < 2);
2292 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002293}
2294
Nate Begeman9008ca62009-04-27 18:41:29 +00002295bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2296 SmallVector<int, 8> M;
2297 N->getMask(M);
2298 return ::isPSHUFDMask(M, N->getValueType(0));
2299}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002300
Nate Begeman9008ca62009-04-27 18:41:29 +00002301/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2302/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002303static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002304 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002305 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002306
2307 // Lower quadword copied in order or undef.
2308 for (int i = 0; i != 4; ++i)
2309 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002310 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002311
Evan Cheng506d3df2006-03-29 23:07:14 +00002312 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 for (int i = 4; i != 8; ++i)
2314 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002316
Evan Cheng506d3df2006-03-29 23:07:14 +00002317 return true;
2318}
2319
Nate Begeman9008ca62009-04-27 18:41:29 +00002320bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2321 SmallVector<int, 8> M;
2322 N->getMask(M);
2323 return ::isPSHUFHWMask(M, N->getValueType(0));
2324}
Evan Cheng506d3df2006-03-29 23:07:14 +00002325
Nate Begeman9008ca62009-04-27 18:41:29 +00002326/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2327/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002328static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002329 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002330 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002331
Rafael Espindola15684b22009-04-24 12:40:33 +00002332 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002333 for (int i = 4; i != 8; ++i)
2334 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002335 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002336
Rafael Espindola15684b22009-04-24 12:40:33 +00002337 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002338 for (int i = 0; i != 4; ++i)
2339 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002340 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002341
Rafael Espindola15684b22009-04-24 12:40:33 +00002342 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002343}
2344
Nate Begeman9008ca62009-04-27 18:41:29 +00002345bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2346 SmallVector<int, 8> M;
2347 N->getMask(M);
2348 return ::isPSHUFLWMask(M, N->getValueType(0));
2349}
2350
Evan Cheng14aed5e2006-03-24 01:18:28 +00002351/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2352/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002353static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002354 int NumElems = VT.getVectorNumElements();
2355 if (NumElems != 2 && NumElems != 4)
2356 return false;
2357
2358 int Half = NumElems / 2;
2359 for (int i = 0; i < Half; ++i)
2360 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002361 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002362 for (int i = Half; i < NumElems; ++i)
2363 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002364 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002365
Evan Cheng14aed5e2006-03-24 01:18:28 +00002366 return true;
2367}
2368
Nate Begeman9008ca62009-04-27 18:41:29 +00002369bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2370 SmallVector<int, 8> M;
2371 N->getMask(M);
2372 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002373}
2374
Evan Cheng213d2cf2007-05-17 18:45:50 +00002375/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002376/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2377/// half elements to come from vector 1 (which would equal the dest.) and
2378/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002379static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002380 int NumElems = VT.getVectorNumElements();
2381
2382 if (NumElems != 2 && NumElems != 4)
2383 return false;
2384
2385 int Half = NumElems / 2;
2386 for (int i = 0; i < Half; ++i)
2387 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002388 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002389 for (int i = Half; i < NumElems; ++i)
2390 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002391 return false;
2392 return true;
2393}
2394
Nate Begeman9008ca62009-04-27 18:41:29 +00002395static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2396 SmallVector<int, 8> M;
2397 N->getMask(M);
2398 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002399}
2400
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002401/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2402/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002403bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2404 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002405 return false;
2406
Evan Cheng2064a2b2006-03-28 06:50:32 +00002407 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002408 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2409 isUndefOrEqual(N->getMaskElt(1), 7) &&
2410 isUndefOrEqual(N->getMaskElt(2), 2) &&
2411 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002412}
2413
Evan Cheng5ced1d82006-04-06 23:23:56 +00002414/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2415/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002416bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2417 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002418
Evan Cheng5ced1d82006-04-06 23:23:56 +00002419 if (NumElems != 2 && NumElems != 4)
2420 return false;
2421
Evan Chengc5cdff22006-04-07 21:53:05 +00002422 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002423 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002425
Evan Chengc5cdff22006-04-07 21:53:05 +00002426 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002429
2430 return true;
2431}
2432
2433/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002434/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2435/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002436bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2437 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002438
Evan Cheng5ced1d82006-04-06 23:23:56 +00002439 if (NumElems != 2 && NumElems != 4)
2440 return false;
2441
Evan Chengc5cdff22006-04-07 21:53:05 +00002442 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002443 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002445
Nate Begeman9008ca62009-04-27 18:41:29 +00002446 for (unsigned i = 0; i < NumElems/2; ++i)
2447 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002449
2450 return true;
2451}
2452
Nate Begeman9008ca62009-04-27 18:41:29 +00002453/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2454/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2455/// <2, 3, 2, 3>
2456bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2457 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2458
2459 if (NumElems != 4)
2460 return false;
2461
2462 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2463 isUndefOrEqual(N->getMaskElt(1), 3) &&
2464 isUndefOrEqual(N->getMaskElt(2), 2) &&
2465 isUndefOrEqual(N->getMaskElt(3), 3);
2466}
2467
Evan Cheng0038e592006-03-28 00:39:58 +00002468/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2469/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002470static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002471 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002472 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002473 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002474 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002475
2476 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2477 int BitI = Mask[i];
2478 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002479 if (!isUndefOrEqual(BitI, j))
2480 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002481 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002482 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002483 return false;
2484 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002485 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002486 return false;
2487 }
Evan Cheng0038e592006-03-28 00:39:58 +00002488 }
Evan Cheng0038e592006-03-28 00:39:58 +00002489 return true;
2490}
2491
Nate Begeman9008ca62009-04-27 18:41:29 +00002492bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2493 SmallVector<int, 8> M;
2494 N->getMask(M);
2495 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002496}
2497
Evan Cheng4fcb9222006-03-28 02:43:26 +00002498/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2499/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002500static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002501 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002503 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002504 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002505
2506 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2507 int BitI = Mask[i];
2508 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002509 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002510 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002511 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002512 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002513 return false;
2514 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002515 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002516 return false;
2517 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002518 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002519 return true;
2520}
2521
Nate Begeman9008ca62009-04-27 18:41:29 +00002522bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2523 SmallVector<int, 8> M;
2524 N->getMask(M);
2525 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002526}
2527
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002528/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2529/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2530/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002531static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002533 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002534 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002535
2536 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2537 int BitI = Mask[i];
2538 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002539 if (!isUndefOrEqual(BitI, j))
2540 return false;
2541 if (!isUndefOrEqual(BitI1, j))
2542 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002543 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002544 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002545}
2546
Nate Begeman9008ca62009-04-27 18:41:29 +00002547bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2548 SmallVector<int, 8> M;
2549 N->getMask(M);
2550 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2551}
2552
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002553/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2554/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2555/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002556static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002558 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2559 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002560
2561 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2562 int BitI = Mask[i];
2563 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002564 if (!isUndefOrEqual(BitI, j))
2565 return false;
2566 if (!isUndefOrEqual(BitI1, j))
2567 return false;
2568 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002569 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002570}
2571
Nate Begeman9008ca62009-04-27 18:41:29 +00002572bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2573 SmallVector<int, 8> M;
2574 N->getMask(M);
2575 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2576}
2577
Evan Cheng017dcc62006-04-21 01:05:10 +00002578/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2579/// specifies a shuffle of elements that is suitable for input to MOVSS,
2580/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002581static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002582 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002583 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002584
2585 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002586
2587 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002588 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002589
2590 for (int i = 1; i < NumElts; ++i)
2591 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002592 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002594 return true;
2595}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002596
Nate Begeman9008ca62009-04-27 18:41:29 +00002597bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2598 SmallVector<int, 8> M;
2599 N->getMask(M);
2600 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002601}
2602
Evan Cheng017dcc62006-04-21 01:05:10 +00002603/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2604/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002605/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002606static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002607 bool V2IsSplat = false, bool V2IsUndef = false) {
2608 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002609 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002610 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002611
2612 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002613 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002614
2615 for (int i = 1; i < NumOps; ++i)
2616 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2617 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2618 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002619 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002620
Evan Cheng39623da2006-04-20 08:58:49 +00002621 return true;
2622}
2623
Nate Begeman9008ca62009-04-27 18:41:29 +00002624static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002625 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 SmallVector<int, 8> M;
2627 N->getMask(M);
2628 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002629}
2630
Evan Chengd9539472006-04-14 21:59:03 +00002631/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2632/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002633bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2634 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002635 return false;
2636
2637 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002638 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002639 int Elt = N->getMaskElt(i);
2640 if (Elt >= 0 && Elt != 1)
2641 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002642 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002643
2644 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002645 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 int Elt = N->getMaskElt(i);
2647 if (Elt >= 0 && Elt != 3)
2648 return false;
2649 if (Elt == 3)
2650 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002651 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002652 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002653 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002654 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002655}
2656
2657/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2658/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002659bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2660 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002661 return false;
2662
2663 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 for (unsigned i = 0; i < 2; ++i)
2665 if (N->getMaskElt(i) > 0)
2666 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002667
2668 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002669 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 int Elt = N->getMaskElt(i);
2671 if (Elt >= 0 && Elt != 2)
2672 return false;
2673 if (Elt == 2)
2674 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002675 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002677 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002678}
2679
Evan Cheng0b457f02008-09-25 20:50:48 +00002680/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2681/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002682bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2683 int e = N->getValueType(0).getVectorNumElements() / 2;
2684
2685 for (int i = 0; i < e; ++i)
2686 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002687 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 for (int i = 0; i < e; ++i)
2689 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002690 return false;
2691 return true;
2692}
2693
Evan Cheng63d33002006-03-22 08:01:21 +00002694/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2695/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2696/// instructions.
2697unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2699 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2700
Evan Chengb9df0ca2006-03-22 02:53:00 +00002701 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2702 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 0; i < NumOperands; ++i) {
2704 int Val = SVOp->getMaskElt(NumOperands-i-1);
2705 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002706 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002707 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002708 if (i != NumOperands - 1)
2709 Mask <<= Shift;
2710 }
Evan Cheng63d33002006-03-22 08:01:21 +00002711 return Mask;
2712}
2713
Evan Cheng506d3df2006-03-29 23:07:14 +00002714/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2715/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2716/// instructions.
2717unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002719 unsigned Mask = 0;
2720 // 8 nodes, but we only care about the last 4.
2721 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 int Val = SVOp->getMaskElt(i);
2723 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002724 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002725 if (i != 4)
2726 Mask <<= 2;
2727 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002728 return Mask;
2729}
2730
2731/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2732/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2733/// instructions.
2734unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002735 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002736 unsigned Mask = 0;
2737 // 8 nodes, but we only care about the first 4.
2738 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 int Val = SVOp->getMaskElt(i);
2740 if (Val >= 0)
2741 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002742 if (i != 0)
2743 Mask <<= 2;
2744 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002745 return Mask;
2746}
2747
Evan Cheng37b73872009-07-30 08:33:02 +00002748/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2749/// constant +0.0.
2750bool X86::isZeroNode(SDValue Elt) {
2751 return ((isa<ConstantSDNode>(Elt) &&
2752 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2753 (isa<ConstantFPSDNode>(Elt) &&
2754 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2755}
2756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2758/// their permute mask.
2759static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2760 SelectionDAG &DAG) {
2761 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002762 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 SmallVector<int, 8> MaskVec;
2764
Nate Begeman5a5ca152009-04-29 05:20:52 +00002765 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 int idx = SVOp->getMaskElt(i);
2767 if (idx < 0)
2768 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002769 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002773 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2775 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002776}
2777
Evan Cheng779ccea2007-12-07 21:30:01 +00002778/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2779/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002780static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002781 unsigned NumElems = VT.getVectorNumElements();
2782 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 int idx = Mask[i];
2784 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002785 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002786 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002788 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002790 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002791}
2792
Evan Cheng533a0aa2006-04-19 20:35:22 +00002793/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2794/// match movhlps. The lower half elements should come from upper half of
2795/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002796/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002797static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2798 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002799 return false;
2800 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002802 return false;
2803 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002805 return false;
2806 return true;
2807}
2808
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002810/// is promoted to a vector. It also returns the LoadSDNode by reference if
2811/// required.
2812static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002813 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2814 return false;
2815 N = N->getOperand(0).getNode();
2816 if (!ISD::isNON_EXTLoad(N))
2817 return false;
2818 if (LD)
2819 *LD = cast<LoadSDNode>(N);
2820 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002821}
2822
Evan Cheng533a0aa2006-04-19 20:35:22 +00002823/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2824/// match movlp{s|d}. The lower half elements should come from lower half of
2825/// V1 (and in order), and the upper half elements should come from the upper
2826/// half of V2 (and in order). And since V1 will become the source of the
2827/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002828static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2829 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002830 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002831 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002832 // Is V2 is a vector load, don't do this transformation. We will try to use
2833 // load folding shufps op.
2834 if (ISD::isNON_EXTLoad(V2))
2835 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002836
Nate Begeman5a5ca152009-04-29 05:20:52 +00002837 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002838
Evan Cheng533a0aa2006-04-19 20:35:22 +00002839 if (NumElems != 2 && NumElems != 4)
2840 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002841 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002843 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002844 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002846 return false;
2847 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002848}
2849
Evan Cheng39623da2006-04-20 08:58:49 +00002850/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2851/// all the same.
2852static bool isSplatVector(SDNode *N) {
2853 if (N->getOpcode() != ISD::BUILD_VECTOR)
2854 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002855
Dan Gohman475871a2008-07-27 21:46:04 +00002856 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002857 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2858 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859 return false;
2860 return true;
2861}
2862
Evan Cheng213d2cf2007-05-17 18:45:50 +00002863/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002864/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002865/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002866static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002867 SDValue V1 = N->getOperand(0);
2868 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002869 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2870 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002872 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002874 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2875 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002876 if (Opc != ISD::BUILD_VECTOR ||
2877 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 return false;
2879 } else if (Idx >= 0) {
2880 unsigned Opc = V1.getOpcode();
2881 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2882 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002883 if (Opc != ISD::BUILD_VECTOR ||
2884 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002885 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002886 }
2887 }
2888 return true;
2889}
2890
2891/// getZeroVector - Returns a vector of specified type with all zero elements.
2892///
Dale Johannesenace16102009-02-03 19:33:06 +00002893static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2894 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002895 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002896
Chris Lattner8a594482007-11-25 00:24:49 +00002897 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2898 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002900 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002902 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002903 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002904 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002905 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002906 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002908 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002909 }
Dale Johannesenace16102009-02-03 19:33:06 +00002910 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002911}
2912
Chris Lattner8a594482007-11-25 00:24:49 +00002913/// getOnesVector - Returns a vector of specified type with all bits set.
2914///
Dale Johannesenace16102009-02-03 19:33:06 +00002915static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002916 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002917
Chris Lattner8a594482007-11-25 00:24:49 +00002918 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2919 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002920 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2921 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002922 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002923 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002924 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002925 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002926 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002927}
2928
2929
Evan Cheng39623da2006-04-20 08:58:49 +00002930/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2931/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002932static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2933 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002934 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002935
Evan Cheng39623da2006-04-20 08:58:49 +00002936 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 SmallVector<int, 8> MaskVec;
2938 SVOp->getMask(MaskVec);
2939
Nate Begeman5a5ca152009-04-29 05:20:52 +00002940 for (unsigned i = 0; i != NumElems; ++i) {
2941 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 MaskVec[i] = NumElems;
2943 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002944 }
Evan Cheng39623da2006-04-20 08:58:49 +00002945 }
Evan Cheng39623da2006-04-20 08:58:49 +00002946 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2948 SVOp->getOperand(1), &MaskVec[0]);
2949 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002950}
2951
Evan Cheng017dcc62006-04-21 01:05:10 +00002952/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2953/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002954static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2955 SDValue V2) {
2956 unsigned NumElems = VT.getVectorNumElements();
2957 SmallVector<int, 8> Mask;
2958 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002959 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 Mask.push_back(i);
2961 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002962}
2963
Nate Begeman9008ca62009-04-27 18:41:29 +00002964/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2965static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2966 SDValue V2) {
2967 unsigned NumElems = VT.getVectorNumElements();
2968 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002969 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 Mask.push_back(i);
2971 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002972 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002974}
2975
Nate Begeman9008ca62009-04-27 18:41:29 +00002976/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2977static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2978 SDValue V2) {
2979 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002980 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002982 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 Mask.push_back(i + Half);
2984 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002985 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002987}
2988
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002989/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002990static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2991 bool HasSSE2) {
2992 if (SV->getValueType(0).getVectorNumElements() <= 4)
2993 return SDValue(SV, 0);
2994
2995 MVT PVT = MVT::v4f32;
2996 MVT VT = SV->getValueType(0);
2997 DebugLoc dl = SV->getDebugLoc();
2998 SDValue V1 = SV->getOperand(0);
2999 int NumElems = VT.getVectorNumElements();
3000 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003001
Nate Begeman9008ca62009-04-27 18:41:29 +00003002 // unpack elements to the correct location
3003 while (NumElems > 4) {
3004 if (EltNo < NumElems/2) {
3005 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3006 } else {
3007 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3008 EltNo -= NumElems/2;
3009 }
3010 NumElems >>= 1;
3011 }
3012
3013 // Perform the splat.
3014 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003015 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3017 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003018}
3019
Evan Chengba05f722006-04-21 23:03:30 +00003020/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003021/// vector of zero or undef vector. This produces a shuffle where the low
3022/// element of V2 is swizzled into the zero/undef vector, landing at element
3023/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003024static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003025 bool isZero, bool HasSSE2,
3026 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003027 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3030 unsigned NumElems = VT.getVectorNumElements();
3031 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003032 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 // If this is the insertion idx, put the low elt of V2 here.
3034 MaskVec.push_back(i == Idx ? NumElems : i);
3035 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003036}
3037
Evan Chengf26ffe92008-05-29 08:22:04 +00003038/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3039/// a shuffle that is zero.
3040static
Nate Begeman9008ca62009-04-27 18:41:29 +00003041unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3042 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003043 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003045 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 int Idx = SVOp->getMaskElt(Index);
3047 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003048 ++NumZeros;
3049 continue;
3050 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003052 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003053 ++NumZeros;
3054 else
3055 break;
3056 }
3057 return NumZeros;
3058}
3059
3060/// isVectorShift - Returns true if the shuffle can be implemented as a
3061/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003062/// FIXME: split into pslldqi, psrldqi, palignr variants.
3063static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003064 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003066
3067 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003069 if (!NumZeros) {
3070 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003072 if (!NumZeros)
3073 return false;
3074 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003075 bool SeenV1 = false;
3076 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 for (int i = NumZeros; i < NumElems; ++i) {
3078 int Val = isLeft ? (i - NumZeros) : i;
3079 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3080 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003081 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003083 SeenV1 = true;
3084 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003086 SeenV2 = true;
3087 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003089 return false;
3090 }
3091 if (SeenV1 && SeenV2)
3092 return false;
3093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003095 ShAmt = NumZeros;
3096 return true;
3097}
3098
3099
Evan Chengc78d3b42006-04-24 18:01:45 +00003100/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3101///
Dan Gohman475871a2008-07-27 21:46:04 +00003102static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003103 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003104 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003106 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003107
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003108 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003109 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 bool First = true;
3111 for (unsigned i = 0; i < 16; ++i) {
3112 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3113 if (ThisIsNonZero && First) {
3114 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003115 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003116 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003117 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003118 First = false;
3119 }
3120
3121 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003122 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003123 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3124 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003125 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003126 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 }
3128 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003129 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3130 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003131 ThisElt, DAG.getConstant(8, MVT::i8));
3132 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003133 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003134 } else
3135 ThisElt = LastElt;
3136
Gabor Greifba36cb52008-08-28 21:40:38 +00003137 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003138 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003139 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003140 }
3141 }
3142
Dale Johannesenace16102009-02-03 19:33:06 +00003143 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003144}
3145
Bill Wendlinga348c562007-03-22 18:42:45 +00003146/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003147///
Dan Gohman475871a2008-07-27 21:46:04 +00003148static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003149 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003150 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003151 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003152 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003153
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003154 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003155 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003156 bool First = true;
3157 for (unsigned i = 0; i < 8; ++i) {
3158 bool isNonZero = (NonZeros & (1 << i)) != 0;
3159 if (isNonZero) {
3160 if (First) {
3161 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003162 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003163 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003164 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003165 First = false;
3166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003167 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003168 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003169 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003170 }
3171 }
3172
3173 return V;
3174}
3175
Evan Chengf26ffe92008-05-29 08:22:04 +00003176/// getVShift - Return a vector logical shift node.
3177///
Dan Gohman475871a2008-07-27 21:46:04 +00003178static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 unsigned NumBits, SelectionDAG &DAG,
3180 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003181 bool isMMX = VT.getSizeInBits() == 64;
3182 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003183 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003184 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3185 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3186 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003187 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003188}
3189
Dan Gohman475871a2008-07-27 21:46:04 +00003190SDValue
3191X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003192 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003193 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003194 if (ISD::isBuildVectorAllZeros(Op.getNode())
3195 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003196 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3197 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3198 // eliminated on x86-32 hosts.
3199 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3200 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003201
Gabor Greifba36cb52008-08-28 21:40:38 +00003202 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003203 return getOnesVector(Op.getValueType(), DAG, dl);
3204 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003205 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003206
Duncan Sands83ec4b62008-06-06 12:08:01 +00003207 MVT VT = Op.getValueType();
3208 MVT EVT = VT.getVectorElementType();
3209 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003210
3211 unsigned NumElems = Op.getNumOperands();
3212 unsigned NumZero = 0;
3213 unsigned NumNonZero = 0;
3214 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003215 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003216 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003217 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003218 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003219 if (Elt.getOpcode() == ISD::UNDEF)
3220 continue;
3221 Values.insert(Elt);
3222 if (Elt.getOpcode() != ISD::Constant &&
3223 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003224 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003225 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003226 NumZero++;
3227 else {
3228 NonZeros |= (1 << i);
3229 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003230 }
3231 }
3232
Dan Gohman7f321562007-06-25 16:23:39 +00003233 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003234 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003235 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003236 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003237
Chris Lattner67f453a2008-03-09 05:42:06 +00003238 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003239 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003240 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003242
Chris Lattner62098042008-03-09 01:05:04 +00003243 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3244 // the value are obviously zero, truncate the value to i32 and do the
3245 // insertion that way. Only do this if the value is non-constant or if the
3246 // value is a constant being inserted into element 0. It is cheaper to do
3247 // a constant pool load than it is to do a movd + shuffle.
3248 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3249 (!IsAllConstants || Idx == 0)) {
3250 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3251 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003252 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3253 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003254
Chris Lattner62098042008-03-09 01:05:04 +00003255 // Truncate the value (which may itself be a constant) to i32, and
3256 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003257 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3258 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003259 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3260 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003261
Chris Lattner62098042008-03-09 01:05:04 +00003262 // Now we have our 32-bit value zero extended in the low element of
3263 // a vector. If Idx != 0, swizzle it into place.
3264 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 SmallVector<int, 4> Mask;
3266 Mask.push_back(Idx);
3267 for (unsigned i = 1; i != VecElts; ++i)
3268 Mask.push_back(i);
3269 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3270 DAG.getUNDEF(Item.getValueType()),
3271 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003272 }
Dale Johannesenace16102009-02-03 19:33:06 +00003273 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003274 }
3275 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003276
Chris Lattner19f79692008-03-08 22:59:52 +00003277 // If we have a constant or non-constant insertion into the low element of
3278 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3279 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003280 // depending on what the source datatype is.
3281 if (Idx == 0) {
3282 if (NumZero == 0) {
3283 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3284 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3285 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3286 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3287 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3288 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3289 DAG);
3290 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3291 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3292 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3293 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3294 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3295 Subtarget->hasSSE2(), DAG);
3296 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3297 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003298 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003299
3300 // Is it a vector logical left shift?
3301 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003302 X86::isZeroNode(Op.getOperand(0)) &&
3303 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003304 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003305 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003306 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003307 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003308 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003310
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003311 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003312 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003313
Chris Lattner19f79692008-03-08 22:59:52 +00003314 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3315 // is a non-constant being inserted into an element other than the low one,
3316 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3317 // movd/movss) to move this into the low element, then shuffle it into
3318 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003319 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003320 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003321
Evan Cheng0db9fe62006-04-25 20:13:52 +00003322 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003323 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3324 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003326 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 MaskVec.push_back(i == Idx ? 0 : 1);
3328 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003329 }
3330 }
3331
Chris Lattner67f453a2008-03-09 05:42:06 +00003332 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3333 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003334 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003335
Dan Gohmana3941172007-07-24 22:55:08 +00003336 // A vector full of immediates; various special cases are already
3337 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003338 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003339 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003340
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003341 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003342 if (EVTBits == 64) {
3343 if (NumNonZero == 1) {
3344 // One half is zero or undef.
3345 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003346 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003347 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003348 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3349 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003350 }
Dan Gohman475871a2008-07-27 21:46:04 +00003351 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003352 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003353
3354 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003355 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003356 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003357 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003358 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003359 }
3360
Bill Wendling826f36f2007-03-28 00:57:11 +00003361 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003362 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003363 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003364 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003365 }
3366
3367 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003368 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003369 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 if (NumElems == 4 && NumZero > 0) {
3371 for (unsigned i = 0; i < 4; ++i) {
3372 bool isZero = !(NonZeros & (1 << i));
3373 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003374 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 else
Dale Johannesenace16102009-02-03 19:33:06 +00003376 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003377 }
3378
3379 for (unsigned i = 0; i < 2; ++i) {
3380 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3381 default: break;
3382 case 0:
3383 V[i] = V[i*2]; // Must be a zero vector.
3384 break;
3385 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003386 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003387 break;
3388 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003390 break;
3391 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003393 break;
3394 }
3395 }
3396
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003398 bool Reverse = (NonZeros & 0x3) == 2;
3399 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3402 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3404 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003405 }
3406
3407 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3409 // values to be inserted is equal to the number of elements, in which case
3410 // use the unpack code below in the hopes of matching the consecutive elts
3411 // load merge pattern for shuffles.
3412 // FIXME: We could probably just check that here directly.
3413 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3414 getSubtarget()->hasSSE41()) {
3415 V[0] = DAG.getUNDEF(VT);
3416 for (unsigned i = 0; i < NumElems; ++i)
3417 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3418 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3419 Op.getOperand(i), DAG.getIntPtrConstant(i));
3420 return V[0];
3421 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003422 // Expand into a number of unpckl*.
3423 // e.g. for v4f32
3424 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3425 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3426 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003427 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003428 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003429 NumElems >>= 1;
3430 while (NumElems != 0) {
3431 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433 NumElems >>= 1;
3434 }
3435 return V[0];
3436 }
3437
Dan Gohman475871a2008-07-27 21:46:04 +00003438 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003439}
3440
Nate Begemanb9a47b82009-02-23 08:49:38 +00003441// v8i16 shuffles - Prefer shuffles in the following order:
3442// 1. [all] pshuflw, pshufhw, optional move
3443// 2. [ssse3] 1 x pshufb
3444// 3. [ssse3] 2 x pshufb + 1 x por
3445// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003446static
Nate Begeman9008ca62009-04-27 18:41:29 +00003447SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3448 SelectionDAG &DAG, X86TargetLowering &TLI) {
3449 SDValue V1 = SVOp->getOperand(0);
3450 SDValue V2 = SVOp->getOperand(1);
3451 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003453
Nate Begemanb9a47b82009-02-23 08:49:38 +00003454 // Determine if more than 1 of the words in each of the low and high quadwords
3455 // of the result come from the same quadword of one of the two inputs. Undef
3456 // mask values count as coming from any quadword, for better codegen.
3457 SmallVector<unsigned, 4> LoQuad(4);
3458 SmallVector<unsigned, 4> HiQuad(4);
3459 BitVector InputQuads(4);
3460 for (unsigned i = 0; i < 8; ++i) {
3461 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003463 MaskVals.push_back(EltIdx);
3464 if (EltIdx < 0) {
3465 ++Quad[0];
3466 ++Quad[1];
3467 ++Quad[2];
3468 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003469 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003470 }
3471 ++Quad[EltIdx / 4];
3472 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003473 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003474
Nate Begemanb9a47b82009-02-23 08:49:38 +00003475 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003476 unsigned MaxQuad = 1;
3477 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003478 if (LoQuad[i] > MaxQuad) {
3479 BestLoQuad = i;
3480 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003481 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003482 }
3483
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003485 MaxQuad = 1;
3486 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003487 if (HiQuad[i] > MaxQuad) {
3488 BestHiQuad = i;
3489 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003490 }
3491 }
3492
Nate Begemanb9a47b82009-02-23 08:49:38 +00003493 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3494 // of the two input vectors, shuffle them into one input vector so only a
3495 // single pshufb instruction is necessary. If There are more than 2 input
3496 // quads, disable the next transformation since it does not help SSSE3.
3497 bool V1Used = InputQuads[0] || InputQuads[1];
3498 bool V2Used = InputQuads[2] || InputQuads[3];
3499 if (TLI.getSubtarget()->hasSSSE3()) {
3500 if (InputQuads.count() == 2 && V1Used && V2Used) {
3501 BestLoQuad = InputQuads.find_first();
3502 BestHiQuad = InputQuads.find_next(BestLoQuad);
3503 }
3504 if (InputQuads.count() > 2) {
3505 BestLoQuad = -1;
3506 BestHiQuad = -1;
3507 }
3508 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003509
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3511 // the shuffle mask. If a quad is scored as -1, that means that it contains
3512 // words from all 4 input quadwords.
3513 SDValue NewV;
3514 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 SmallVector<int, 8> MaskV;
3516 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3517 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3518 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3519 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3520 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003521 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003522
Nate Begemanb9a47b82009-02-23 08:49:38 +00003523 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3524 // source words for the shuffle, to aid later transformations.
3525 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003526 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003527 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003528 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003529 if (idx != (int)i)
3530 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003531 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003532 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003533 AllWordsInNewV = false;
3534 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003535 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003536
Nate Begemanb9a47b82009-02-23 08:49:38 +00003537 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3538 if (AllWordsInNewV) {
3539 for (int i = 0; i != 8; ++i) {
3540 int idx = MaskVals[i];
3541 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003542 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003543 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3544 if ((idx != i) && idx < 4)
3545 pshufhw = false;
3546 if ((idx != i) && idx > 3)
3547 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003549 V1 = NewV;
3550 V2Used = false;
3551 BestLoQuad = 0;
3552 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003553 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003554
Nate Begemanb9a47b82009-02-23 08:49:38 +00003555 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3556 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003557 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003558 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3559 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003560 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003561 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003562
3563 // If we have SSSE3, and all words of the result are from 1 input vector,
3564 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3565 // is present, fall back to case 4.
3566 if (TLI.getSubtarget()->hasSSSE3()) {
3567 SmallVector<SDValue,16> pshufbMask;
3568
3569 // If we have elements from both input vectors, set the high bit of the
3570 // shuffle mask element to zero out elements that come from V2 in the V1
3571 // mask, and elements that come from V1 in the V2 mask, so that the two
3572 // results can be OR'd together.
3573 bool TwoInputs = V1Used && V2Used;
3574 for (unsigned i = 0; i != 8; ++i) {
3575 int EltIdx = MaskVals[i] * 2;
3576 if (TwoInputs && (EltIdx >= 16)) {
3577 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3579 continue;
3580 }
3581 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3582 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3583 }
3584 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3585 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003586 DAG.getNode(ISD::BUILD_VECTOR, dl,
3587 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003588 if (!TwoInputs)
3589 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3590
3591 // Calculate the shuffle mask for the second input, shuffle it, and
3592 // OR it with the first shuffled input.
3593 pshufbMask.clear();
3594 for (unsigned i = 0; i != 8; ++i) {
3595 int EltIdx = MaskVals[i] * 2;
3596 if (EltIdx < 16) {
3597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3598 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3599 continue;
3600 }
3601 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3602 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3603 }
3604 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3605 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003606 DAG.getNode(ISD::BUILD_VECTOR, dl,
3607 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3609 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3610 }
3611
3612 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3613 // and update MaskVals with new element order.
3614 BitVector InOrder(8);
3615 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 for (int i = 0; i != 4; ++i) {
3618 int idx = MaskVals[i];
3619 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 InOrder.set(i);
3622 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003623 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003624 InOrder.set(i);
3625 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 }
3628 }
3629 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 MaskV.push_back(i);
3631 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3632 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 }
3634
3635 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3636 // and update MaskVals with the new element order.
3637 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003639 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003641 for (unsigned i = 4; i != 8; ++i) {
3642 int idx = MaskVals[i];
3643 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003645 InOrder.set(i);
3646 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003647 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003648 InOrder.set(i);
3649 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 }
3652 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003653 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3654 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 }
3656
3657 // In case BestHi & BestLo were both -1, which means each quadword has a word
3658 // from each of the four input quadwords, calculate the InOrder bitvector now
3659 // before falling through to the insert/extract cleanup.
3660 if (BestLoQuad == -1 && BestHiQuad == -1) {
3661 NewV = V1;
3662 for (int i = 0; i != 8; ++i)
3663 if (MaskVals[i] < 0 || MaskVals[i] == i)
3664 InOrder.set(i);
3665 }
3666
3667 // The other elements are put in the right place using pextrw and pinsrw.
3668 for (unsigned i = 0; i != 8; ++i) {
3669 if (InOrder[i])
3670 continue;
3671 int EltIdx = MaskVals[i];
3672 if (EltIdx < 0)
3673 continue;
3674 SDValue ExtOp = (EltIdx < 8)
3675 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3676 DAG.getIntPtrConstant(EltIdx))
3677 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3678 DAG.getIntPtrConstant(EltIdx - 8));
3679 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3680 DAG.getIntPtrConstant(i));
3681 }
3682 return NewV;
3683}
3684
3685// v16i8 shuffles - Prefer shuffles in the following order:
3686// 1. [ssse3] 1 x pshufb
3687// 2. [ssse3] 2 x pshufb + 1 x por
3688// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3689static
Nate Begeman9008ca62009-04-27 18:41:29 +00003690SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3691 SelectionDAG &DAG, X86TargetLowering &TLI) {
3692 SDValue V1 = SVOp->getOperand(0);
3693 SDValue V2 = SVOp->getOperand(1);
3694 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003696 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003697
3698 // If we have SSSE3, case 1 is generated when all result bytes come from
3699 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3700 // present, fall back to case 3.
3701 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3702 bool V1Only = true;
3703 bool V2Only = true;
3704 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003705 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 if (EltIdx < 0)
3707 continue;
3708 if (EltIdx < 16)
3709 V2Only = false;
3710 else
3711 V1Only = false;
3712 }
3713
3714 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3715 if (TLI.getSubtarget()->hasSSSE3()) {
3716 SmallVector<SDValue,16> pshufbMask;
3717
3718 // If all result elements are from one input vector, then only translate
3719 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3720 //
3721 // Otherwise, we have elements from both input vectors, and must zero out
3722 // elements that come from V2 in the first mask, and V1 in the second mask
3723 // so that we can OR them together.
3724 bool TwoInputs = !(V1Only || V2Only);
3725 for (unsigned i = 0; i != 16; ++i) {
3726 int EltIdx = MaskVals[i];
3727 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3729 continue;
3730 }
3731 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3732 }
3733 // If all the elements are from V2, assign it to V1 and return after
3734 // building the first pshufb.
3735 if (V2Only)
3736 V1 = V2;
3737 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003738 DAG.getNode(ISD::BUILD_VECTOR, dl,
3739 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 if (!TwoInputs)
3741 return V1;
3742
3743 // Calculate the shuffle mask for the second input, shuffle it, and
3744 // OR it with the first shuffled input.
3745 pshufbMask.clear();
3746 for (unsigned i = 0; i != 16; ++i) {
3747 int EltIdx = MaskVals[i];
3748 if (EltIdx < 16) {
3749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3750 continue;
3751 }
3752 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3753 }
3754 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003755 DAG.getNode(ISD::BUILD_VECTOR, dl,
3756 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3758 }
3759
3760 // No SSSE3 - Calculate in place words and then fix all out of place words
3761 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3762 // the 16 different words that comprise the two doublequadword input vectors.
3763 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3764 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3765 SDValue NewV = V2Only ? V2 : V1;
3766 for (int i = 0; i != 8; ++i) {
3767 int Elt0 = MaskVals[i*2];
3768 int Elt1 = MaskVals[i*2+1];
3769
3770 // This word of the result is all undef, skip it.
3771 if (Elt0 < 0 && Elt1 < 0)
3772 continue;
3773
3774 // This word of the result is already in the correct place, skip it.
3775 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3776 continue;
3777 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3778 continue;
3779
3780 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3781 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3782 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003783
3784 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3785 // using a single extract together, load it and store it.
3786 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3787 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3788 DAG.getIntPtrConstant(Elt1 / 2));
3789 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3790 DAG.getIntPtrConstant(i));
3791 continue;
3792 }
3793
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003795 // source byte is not also odd, shift the extracted word left 8 bits
3796 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 if (Elt1 >= 0) {
3798 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3799 DAG.getIntPtrConstant(Elt1 / 2));
3800 if ((Elt1 & 1) == 0)
3801 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3802 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003803 else if (Elt0 >= 0)
3804 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3805 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 }
3807 // If Elt0 is defined, extract it from the appropriate source. If the
3808 // source byte is not also even, shift the extracted word right 8 bits. If
3809 // Elt1 was also defined, OR the extracted values together before
3810 // inserting them in the result.
3811 if (Elt0 >= 0) {
3812 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3813 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3814 if ((Elt0 & 1) != 0)
3815 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3816 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003817 else if (Elt1 >= 0)
3818 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3819 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003820 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3821 : InsElt0;
3822 }
3823 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3824 DAG.getIntPtrConstant(i));
3825 }
3826 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003827}
3828
Evan Cheng7a831ce2007-12-15 03:00:47 +00003829/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3830/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3831/// done when every pair / quad of shuffle mask elements point to elements in
3832/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003833/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3834static
Nate Begeman9008ca62009-04-27 18:41:29 +00003835SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3836 SelectionDAG &DAG,
3837 TargetLowering &TLI, DebugLoc dl) {
3838 MVT VT = SVOp->getValueType(0);
3839 SDValue V1 = SVOp->getOperand(0);
3840 SDValue V2 = SVOp->getOperand(1);
3841 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003842 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003843 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003844 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003845 MVT NewVT = MaskVT;
3846 switch (VT.getSimpleVT()) {
3847 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003848 case MVT::v4f32: NewVT = MVT::v2f64; break;
3849 case MVT::v4i32: NewVT = MVT::v2i64; break;
3850 case MVT::v8i16: NewVT = MVT::v4i32; break;
3851 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003852 }
3853
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003854 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003855 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003856 NewVT = MVT::v2i64;
3857 else
3858 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003859 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 int Scale = NumElems / NewWidth;
3861 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003862 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 int StartIdx = -1;
3864 for (int j = 0; j < Scale; ++j) {
3865 int EltIdx = SVOp->getMaskElt(i+j);
3866 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003867 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003868 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003869 StartIdx = EltIdx - (EltIdx % Scale);
3870 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003871 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003872 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 if (StartIdx == -1)
3874 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003875 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003876 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003877 }
3878
Dale Johannesenace16102009-02-03 19:33:06 +00003879 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3880 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003881 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003882}
3883
Evan Chengd880b972008-05-09 21:53:03 +00003884/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003885///
Dan Gohman475871a2008-07-27 21:46:04 +00003886static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 SDValue SrcOp, SelectionDAG &DAG,
3888 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003889 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3890 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003891 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003892 LD = dyn_cast<LoadSDNode>(SrcOp);
3893 if (!LD) {
3894 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3895 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003896 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003897 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3898 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3899 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3900 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3901 // PR2108
3902 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003903 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3904 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3905 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3906 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003907 SrcOp.getOperand(0)
3908 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003909 }
3910 }
3911 }
3912
Dale Johannesenace16102009-02-03 19:33:06 +00003913 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3914 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003915 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003916 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003917}
3918
Evan Chengace3c172008-07-22 21:13:36 +00003919/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3920/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003921static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003922LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3923 SDValue V1 = SVOp->getOperand(0);
3924 SDValue V2 = SVOp->getOperand(1);
3925 DebugLoc dl = SVOp->getDebugLoc();
3926 MVT VT = SVOp->getValueType(0);
3927
Evan Chengace3c172008-07-22 21:13:36 +00003928 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003929 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 SmallVector<int, 8> Mask1(4U, -1);
3931 SmallVector<int, 8> PermMask;
3932 SVOp->getMask(PermMask);
3933
Evan Chengace3c172008-07-22 21:13:36 +00003934 unsigned NumHi = 0;
3935 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003936 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003937 int Idx = PermMask[i];
3938 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003939 Locs[i] = std::make_pair(-1, -1);
3940 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3942 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003943 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003945 NumLo++;
3946 } else {
3947 Locs[i] = std::make_pair(1, NumHi);
3948 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003950 NumHi++;
3951 }
3952 }
3953 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003954
Evan Chengace3c172008-07-22 21:13:36 +00003955 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003956 // If no more than two elements come from either vector. This can be
3957 // implemented with two shuffles. First shuffle gather the elements.
3958 // The second shuffle, which takes the first shuffle as both of its
3959 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003961
Nate Begeman9008ca62009-04-27 18:41:29 +00003962 SmallVector<int, 8> Mask2(4U, -1);
3963
Evan Chengace3c172008-07-22 21:13:36 +00003964 for (unsigned i = 0; i != 4; ++i) {
3965 if (Locs[i].first == -1)
3966 continue;
3967 else {
3968 unsigned Idx = (i < 2) ? 0 : 4;
3969 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003971 }
3972 }
3973
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003975 } else if (NumLo == 3 || NumHi == 3) {
3976 // Otherwise, we must have three elements from one vector, call it X, and
3977 // one element from the other, call it Y. First, use a shufps to build an
3978 // intermediate vector with the one element from Y and the element from X
3979 // that will be in the same half in the final destination (the indexes don't
3980 // matter). Then, use a shufps to build the final vector, taking the half
3981 // containing the element from Y from the intermediate, and the other half
3982 // from X.
3983 if (NumHi == 3) {
3984 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003986 std::swap(V1, V2);
3987 }
3988
3989 // Find the element from V2.
3990 unsigned HiIndex;
3991 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 int Val = PermMask[HiIndex];
3993 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003994 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003995 if (Val >= 4)
3996 break;
3997 }
3998
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 Mask1[0] = PermMask[HiIndex];
4000 Mask1[1] = -1;
4001 Mask1[2] = PermMask[HiIndex^1];
4002 Mask1[3] = -1;
4003 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004004
4005 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 Mask1[0] = PermMask[0];
4007 Mask1[1] = PermMask[1];
4008 Mask1[2] = HiIndex & 1 ? 6 : 4;
4009 Mask1[3] = HiIndex & 1 ? 4 : 6;
4010 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004011 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 Mask1[0] = HiIndex & 1 ? 2 : 0;
4013 Mask1[1] = HiIndex & 1 ? 0 : 2;
4014 Mask1[2] = PermMask[2];
4015 Mask1[3] = PermMask[3];
4016 if (Mask1[2] >= 0)
4017 Mask1[2] += 4;
4018 if (Mask1[3] >= 0)
4019 Mask1[3] += 4;
4020 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004021 }
Evan Chengace3c172008-07-22 21:13:36 +00004022 }
4023
4024 // Break it into (shuffle shuffle_hi, shuffle_lo).
4025 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 SmallVector<int,8> LoMask(4U, -1);
4027 SmallVector<int,8> HiMask(4U, -1);
4028
4029 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004030 unsigned MaskIdx = 0;
4031 unsigned LoIdx = 0;
4032 unsigned HiIdx = 2;
4033 for (unsigned i = 0; i != 4; ++i) {
4034 if (i == 2) {
4035 MaskPtr = &HiMask;
4036 MaskIdx = 1;
4037 LoIdx = 0;
4038 HiIdx = 2;
4039 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 int Idx = PermMask[i];
4041 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004042 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004044 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004045 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004046 LoIdx++;
4047 } else {
4048 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004050 HiIdx++;
4051 }
4052 }
4053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4055 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4056 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004057 for (unsigned i = 0; i != 4; ++i) {
4058 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004060 } else {
4061 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004063 }
4064 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004066}
4067
Dan Gohman475871a2008-07-27 21:46:04 +00004068SDValue
4069X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004071 SDValue V1 = Op.getOperand(0);
4072 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004073 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004074 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004076 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004077 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4078 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004079 bool V1IsSplat = false;
4080 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004081
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004083 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004084
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 // Promote splats to v4f32.
4086 if (SVOp->isSplat()) {
4087 if (isMMX || NumElems < 4)
4088 return Op;
4089 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004090 }
4091
Evan Cheng7a831ce2007-12-15 03:00:47 +00004092 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4093 // do it!
4094 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004096 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004097 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004098 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004099 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4100 // FIXME: Figure out a cleaner way to do this.
4101 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004102 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004104 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4106 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4107 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004108 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004109 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4111 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004112 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004114 }
4115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004116
4117 if (X86::isPSHUFDMask(SVOp))
4118 return Op;
4119
Evan Chengf26ffe92008-05-29 08:22:04 +00004120 // Check if this can be converted into a logical shift.
4121 bool isLeft = false;
4122 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 bool isShift = getSubtarget()->hasSSE2() &&
4125 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004126 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004127 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004128 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004129 MVT EVT = VT.getVectorElementType();
4130 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004131 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004132 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004133
4134 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004135 if (V1IsUndef)
4136 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004137 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004138 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004139 if (!isMMX)
4140 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004142
4143 // FIXME: fold these into legal mask.
4144 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4145 X86::isMOVSLDUPMask(SVOp) ||
4146 X86::isMOVHLPSMask(SVOp) ||
4147 X86::isMOVHPMask(SVOp) ||
4148 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004149 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004150
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 if (ShouldXformToMOVHLPS(SVOp) ||
4152 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4153 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004154
Evan Chengf26ffe92008-05-29 08:22:04 +00004155 if (isShift) {
4156 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004157 MVT EVT = VT.getVectorElementType();
4158 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004159 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004160 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004161
Evan Cheng9eca5e82006-10-25 21:49:50 +00004162 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004163 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4164 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004165 V1IsSplat = isSplatVector(V1.getNode());
4166 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004167
Chris Lattner8a594482007-11-25 00:24:49 +00004168 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004169 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 Op = CommuteVectorShuffle(SVOp, DAG);
4171 SVOp = cast<ShuffleVectorSDNode>(Op);
4172 V1 = SVOp->getOperand(0);
4173 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004174 std::swap(V1IsSplat, V2IsSplat);
4175 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004176 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004177 }
4178
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4180 // Shuffling low element of v1 into undef, just return v1.
4181 if (V2IsUndef)
4182 return V1;
4183 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4184 // the instruction selector will not match, so get a canonical MOVL with
4185 // swapped operands to undo the commute.
4186 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004187 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004188
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4190 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4191 X86::isUNPCKLMask(SVOp) ||
4192 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004193 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004194
Evan Cheng9bbbb982006-10-25 20:48:19 +00004195 if (V2IsSplat) {
4196 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004197 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004198 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 SDValue NewMask = NormalizeMask(SVOp, DAG);
4200 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4201 if (NSVOp != SVOp) {
4202 if (X86::isUNPCKLMask(NSVOp, true)) {
4203 return NewMask;
4204 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4205 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004206 }
4207 }
4208 }
4209
Evan Cheng9eca5e82006-10-25 21:49:50 +00004210 if (Commuted) {
4211 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 // FIXME: this seems wrong.
4213 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4214 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4215 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4216 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4217 X86::isUNPCKLMask(NewSVOp) ||
4218 X86::isUNPCKHMask(NewSVOp))
4219 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004220 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004221
Nate Begemanb9a47b82009-02-23 08:49:38 +00004222 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004223
4224 // Normalize the node to match x86 shuffle ops if needed
4225 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4226 return CommuteVectorShuffle(SVOp, DAG);
4227
4228 // Check for legal shuffle and return?
4229 SmallVector<int, 16> PermMask;
4230 SVOp->getMask(PermMask);
4231 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004232 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004233
Evan Cheng14b32e12007-12-11 01:46:18 +00004234 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4235 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004237 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004238 return NewOp;
4239 }
4240
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004243 if (NewOp.getNode())
4244 return NewOp;
4245 }
4246
Evan Chengace3c172008-07-22 21:13:36 +00004247 // Handle all 4 wide cases with a number of shuffles except for MMX.
4248 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004250
Dan Gohman475871a2008-07-27 21:46:04 +00004251 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004252}
4253
Dan Gohman475871a2008-07-27 21:46:04 +00004254SDValue
4255X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004256 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004257 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004258 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004259 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004260 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004261 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004262 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004263 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004264 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004265 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004266 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4267 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4268 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004269 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4270 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4271 DAG.getNode(ISD::BIT_CONVERT, dl,
4272 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004273 Op.getOperand(0)),
4274 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004275 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004276 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004277 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004278 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004279 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004280 } else if (VT == MVT::f32) {
4281 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4282 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004283 // result has a single use which is a store or a bitcast to i32. And in
4284 // the case of a store, it's not worth it if the index is a constant 0,
4285 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004286 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004287 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004288 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004289 if ((User->getOpcode() != ISD::STORE ||
4290 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4291 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004292 (User->getOpcode() != ISD::BIT_CONVERT ||
4293 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004294 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004295 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004296 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004297 Op.getOperand(0)),
4298 Op.getOperand(1));
4299 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004300 } else if (VT == MVT::i32) {
4301 // ExtractPS works with constant index.
4302 if (isa<ConstantSDNode>(Op.getOperand(1)))
4303 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004304 }
Dan Gohman475871a2008-07-27 21:46:04 +00004305 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004306}
4307
4308
Dan Gohman475871a2008-07-27 21:46:04 +00004309SDValue
4310X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004311 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004312 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313
Evan Cheng62a3f152008-03-24 21:52:23 +00004314 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004316 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004317 return Res;
4318 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004319
Duncan Sands83ec4b62008-06-06 12:08:01 +00004320 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004321 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004323 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004324 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004325 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004326 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004327 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4328 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004329 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004330 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004331 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004333 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004334 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004336 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004337 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004338 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004339 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004340 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 if (Idx == 0)
4342 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004343
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 int Mask[4] = { Idx, -1, -1, -1 };
4346 MVT VVT = Op.getOperand(0).getValueType();
4347 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4348 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004349 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004350 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004351 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004352 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4353 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4354 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004355 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004356 if (Idx == 0)
4357 return Op;
4358
4359 // UNPCKHPD the element to the lowest double word, then movsd.
4360 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4361 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 int Mask[2] = { 1, -1 };
4363 MVT VVT = Op.getOperand(0).getValueType();
4364 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4365 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004366 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004367 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368 }
4369
Dan Gohman475871a2008-07-27 21:46:04 +00004370 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004371}
4372
Dan Gohman475871a2008-07-27 21:46:04 +00004373SDValue
4374X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004375 MVT VT = Op.getValueType();
4376 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004377 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004378
Dan Gohman475871a2008-07-27 21:46:04 +00004379 SDValue N0 = Op.getOperand(0);
4380 SDValue N1 = Op.getOperand(1);
4381 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004382
Dan Gohmanef521f12008-08-14 22:53:18 +00004383 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4384 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004385 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004387 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4388 // argument.
4389 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004390 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004391 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004392 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004393 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004394 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004395 // Bits [7:6] of the constant are the source select. This will always be
4396 // zero here. The DAG Combiner may combine an extract_elt index into these
4397 // bits. For example (insert (extract, 3), 2) could be matched by putting
4398 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004399 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004400 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004401 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004402 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004403 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004404 // Create this as a scalar to vector..
4405 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004406 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004407 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4408 // PINSR* works with constant index.
4409 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004410 }
Dan Gohman475871a2008-07-27 21:46:04 +00004411 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004412}
4413
Dan Gohman475871a2008-07-27 21:46:04 +00004414SDValue
4415X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004416 MVT VT = Op.getValueType();
4417 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004418
4419 if (Subtarget->hasSSE41())
4420 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4421
Evan Cheng794405e2007-12-12 07:55:34 +00004422 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004424
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004425 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue N0 = Op.getOperand(0);
4427 SDValue N1 = Op.getOperand(1);
4428 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004429
Eli Friedman30e71eb2009-06-06 06:32:50 +00004430 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004431 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4432 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004433 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004434 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004435 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004436 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004437 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004438 }
Dan Gohman475871a2008-07-27 21:46:04 +00004439 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004440}
4441
Dan Gohman475871a2008-07-27 21:46:04 +00004442SDValue
4443X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004444 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004445 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004446 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4447 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4448 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004449 Op.getOperand(0))));
4450
Rafael Espindoladef390a2009-08-03 02:45:34 +00004451 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
Rafael Espindolacc2b67a2009-08-03 03:00:05 +00004452 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004453
Dale Johannesenace16102009-02-03 19:33:06 +00004454 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004455 MVT VT = MVT::v2i32;
4456 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004457 default: break;
4458 case MVT::v16i8:
4459 case MVT::v8i16:
4460 VT = MVT::v4i32;
4461 break;
4462 }
Dale Johannesenace16102009-02-03 19:33:06 +00004463 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4464 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465}
4466
Bill Wendling056292f2008-09-16 21:48:12 +00004467// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4468// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4469// one of the above mentioned nodes. It has to be wrapped because otherwise
4470// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4471// be used to form addressing mode. These wrapped nodes will be selected
4472// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004473SDValue
4474X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004476
4477 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4478 // global base reg.
4479 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004480 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004481
Chris Lattner4f066492009-07-11 20:29:19 +00004482 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004483 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004484 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004485 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004486 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004487 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004488 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004489
Evan Cheng1606e8e2009-03-13 07:51:59 +00004490 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004491 CP->getAlignment(),
4492 CP->getOffset(), OpFlag);
4493 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004494 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004495 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004496 if (OpFlag) {
4497 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004498 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004499 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004500 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004501 }
4502
4503 return Result;
4504}
4505
Chris Lattner18c59872009-06-27 04:16:01 +00004506SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4507 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4508
4509 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4510 // global base reg.
4511 unsigned char OpFlag = 0;
4512 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004513
Chris Lattner4f066492009-07-11 20:29:19 +00004514 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004515 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004516 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004517 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004518 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004519 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004520 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004521
4522 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4523 OpFlag);
4524 DebugLoc DL = JT->getDebugLoc();
4525 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4526
4527 // With PIC, the address is actually $g + Offset.
4528 if (OpFlag) {
4529 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4530 DAG.getNode(X86ISD::GlobalBaseReg,
4531 DebugLoc::getUnknownLoc(), getPointerTy()),
4532 Result);
4533 }
4534
4535 return Result;
4536}
4537
4538SDValue
4539X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4540 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4541
4542 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4543 // global base reg.
4544 unsigned char OpFlag = 0;
4545 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004546 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004547 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004548 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004549 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004550 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004551 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004552 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004553
4554 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4555
4556 DebugLoc DL = Op.getDebugLoc();
4557 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4558
4559
4560 // With PIC, the address is actually $g + Offset.
4561 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004562 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004563 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4564 DAG.getNode(X86ISD::GlobalBaseReg,
4565 DebugLoc::getUnknownLoc(),
4566 getPointerTy()),
4567 Result);
4568 }
4569
4570 return Result;
4571}
4572
Dan Gohman475871a2008-07-27 21:46:04 +00004573SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004574X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004575 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004576 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004577 // Create the TargetGlobalAddress node, folding in the constant
4578 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004579 unsigned char OpFlags =
4580 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004581 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004582 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004583 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004584 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004585 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004586 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004587 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004588 }
4589
Chris Lattner4f066492009-07-11 20:29:19 +00004590 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004591 getTargetMachine().getCodeModel() == CodeModel::Small)
4592 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4593 else
4594 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004595
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004596 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004597 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004598 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4599 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004600 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004601 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004602
Chris Lattner36c25012009-07-10 07:34:39 +00004603 // For globals that require a load from a stub to get the address, emit the
4604 // load.
4605 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004606 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004607 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004608
Dan Gohman6520e202008-10-18 02:06:02 +00004609 // If there was a non-zero offset that we didn't fold, create an explicit
4610 // addition for it.
4611 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004612 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004613 DAG.getConstant(Offset, getPointerTy()));
4614
Evan Cheng0db9fe62006-04-25 20:13:52 +00004615 return Result;
4616}
4617
Evan Chengda43bcf2008-09-24 00:05:32 +00004618SDValue
4619X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4620 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004621 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004622 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004623}
4624
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004625static SDValue
4626GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004627 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4628 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004629 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4630 DebugLoc dl = GA->getDebugLoc();
4631 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4632 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004633 GA->getOffset(),
4634 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004635 if (InFlag) {
4636 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004637 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004638 } else {
4639 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004640 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004641 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004642 SDValue Flag = Chain.getValue(1);
4643 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004644}
4645
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004646// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004647static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004648LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004649 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004650 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004651 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4652 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004653 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004654 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004655 PtrVT), InFlag);
4656 InFlag = Chain.getValue(1);
4657
Chris Lattnerb903bed2009-06-26 21:20:29 +00004658 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004659}
4660
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004661// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004662static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004663LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004664 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004665 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4666 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004667}
4668
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004669// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4670// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004671static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004672 const MVT PtrVT, TLSModel::Model model,
4673 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004674 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004675 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004676 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4677 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004678 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4679 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004680
4681 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4682 NULL, 0);
4683
Chris Lattnerb903bed2009-06-26 21:20:29 +00004684 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004685 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4686 // initialexec.
4687 unsigned WrapperKind = X86ISD::Wrapper;
4688 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004689 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004690 } else if (is64Bit) {
4691 assert(model == TLSModel::InitialExec);
4692 OperandFlags = X86II::MO_GOTTPOFF;
4693 WrapperKind = X86ISD::WrapperRIP;
4694 } else {
4695 assert(model == TLSModel::InitialExec);
4696 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004697 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004698
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004699 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4700 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004701 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004702 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004703 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004704
Rafael Espindola9a580232009-02-27 13:37:18 +00004705 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004706 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004707 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004708
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004709 // The address of the thread local variable is the add of the thread
4710 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004711 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004712}
4713
Dan Gohman475871a2008-07-27 21:46:04 +00004714SDValue
4715X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004716 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004717 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004718 assert(Subtarget->isTargetELF() &&
4719 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004720 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004721 const GlobalValue *GV = GA->getGlobal();
4722
4723 // If GV is an alias then use the aliasee for determining
4724 // thread-localness.
4725 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4726 GV = GA->resolveAliasedGlobal(false);
4727
4728 TLSModel::Model model = getTLSModel(GV,
4729 getTargetMachine().getRelocationModel());
4730
4731 switch (model) {
4732 case TLSModel::GeneralDynamic:
4733 case TLSModel::LocalDynamic: // not implemented
4734 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004735 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004736 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4737
4738 case TLSModel::InitialExec:
4739 case TLSModel::LocalExec:
4740 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4741 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004742 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004743
Torok Edwinc23197a2009-07-14 16:55:14 +00004744 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004745 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004746}
4747
Evan Cheng0db9fe62006-04-25 20:13:52 +00004748
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004749/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004750/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004751SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004752 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004753 MVT VT = Op.getValueType();
4754 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004755 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004756 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue ShOpLo = Op.getOperand(0);
4758 SDValue ShOpHi = Op.getOperand(1);
4759 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004760 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
4761 DAG.getConstant(VTBits - 1, MVT::i8))
4762 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004763
Dan Gohman475871a2008-07-27 21:46:04 +00004764 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004765 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004766 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4767 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004768 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004769 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4770 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004771 }
Evan Chenge3413162006-01-09 18:33:28 +00004772
Dale Johannesenace16102009-02-03 19:33:06 +00004773 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004774 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004775 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner31dcfe62009-07-29 05:48:09 +00004776 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004777
Dan Gohman475871a2008-07-27 21:46:04 +00004778 SDValue Hi, Lo;
4779 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4780 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4781 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004782
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004783 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004784 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4785 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004786 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004787 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4788 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004789 }
4790
Dan Gohman475871a2008-07-27 21:46:04 +00004791 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004792 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004793}
Evan Chenga3195e82006-01-12 22:54:21 +00004794
Dan Gohman475871a2008-07-27 21:46:04 +00004795SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004796 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004797
4798 if (SrcVT.isVector()) {
4799 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4800 return Op;
4801 }
4802 return SDValue();
4803 }
4804
Duncan Sands8e4eb092008-06-08 20:54:56 +00004805 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004806 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004807
Eli Friedman36df4992009-05-27 00:47:34 +00004808 // These are really Legal; return the operand so the caller accepts it as
4809 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004810 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004811 return Op;
4812 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4813 Subtarget->is64Bit()) {
4814 return Op;
4815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004816
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004817 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004818 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 MachineFunction &MF = DAG.getMachineFunction();
4820 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004821 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004822 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004823 StackSlot,
4824 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004825 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4826}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827
Eli Friedman948e95a2009-05-23 09:59:16 +00004828SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4829 SDValue StackSlot,
4830 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004832 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004833 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004834 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004835 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004836 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4837 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004838 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004839 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004840 Ops.push_back(Chain);
4841 Ops.push_back(StackSlot);
4842 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004843 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004844 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004845
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004846 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004848 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004849
4850 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4851 // shouldn't be necessary except that RFP cannot be live across
4852 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004853 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004856 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004857 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004858 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004860 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861 Ops.push_back(DAG.getValueType(Op.getValueType()));
4862 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004863 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4864 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004865 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004866 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004867
Evan Cheng0db9fe62006-04-25 20:13:52 +00004868 return Result;
4869}
4870
Bill Wendling8b8a6362009-01-17 03:56:04 +00004871// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4872SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4873 // This algorithm is not obvious. Here it is in C code, more or less:
4874 /*
4875 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4876 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4877 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004878
Bill Wendling8b8a6362009-01-17 03:56:04 +00004879 // Copy ints to xmm registers.
4880 __m128i xh = _mm_cvtsi32_si128( hi );
4881 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004882
Bill Wendling8b8a6362009-01-17 03:56:04 +00004883 // Combine into low half of a single xmm register.
4884 __m128i x = _mm_unpacklo_epi32( xh, xl );
4885 __m128d d;
4886 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004887
Bill Wendling8b8a6362009-01-17 03:56:04 +00004888 // Merge in appropriate exponents to give the integer bits the right
4889 // magnitude.
4890 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004891
Bill Wendling8b8a6362009-01-17 03:56:04 +00004892 // Subtract away the biases to deal with the IEEE-754 double precision
4893 // implicit 1.
4894 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004895
Bill Wendling8b8a6362009-01-17 03:56:04 +00004896 // All conversions up to here are exact. The correctly rounded result is
4897 // calculated using the current rounding mode using the following
4898 // horizontal add.
4899 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4900 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4901 // store doesn't really need to be here (except
4902 // maybe to zero the other double)
4903 return sd;
4904 }
4905 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004906
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004907 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004908 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004909
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004910 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004911 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004912 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4913 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4914 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4915 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004916 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004917 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004918
Bill Wendling8b8a6362009-01-17 03:56:04 +00004919 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004920 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004921 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004922 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004923 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004924 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004925 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004926
Dale Johannesenace16102009-02-03 19:33:06 +00004927 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4928 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004929 Op.getOperand(0),
4930 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004931 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4932 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004933 Op.getOperand(0),
4934 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004935 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004936 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004937 PseudoSourceValue::getConstantPool(), 0,
4938 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004940 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4941 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004942 PseudoSourceValue::getConstantPool(), 0,
4943 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004944 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004945
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004946 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004947 int ShufMask[2] = { 1, -1 };
4948 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4949 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004950 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4951 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004952 DAG.getIntPtrConstant(0));
4953}
4954
Bill Wendling8b8a6362009-01-17 03:56:04 +00004955// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4956SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004957 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004958 // FP constant to bias correct the final result.
4959 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4960 MVT::f64);
4961
4962 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004963 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4964 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004965 Op.getOperand(0),
4966 DAG.getIntPtrConstant(0)));
4967
Dale Johannesenace16102009-02-03 19:33:06 +00004968 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4969 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004970 DAG.getIntPtrConstant(0));
4971
4972 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004973 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4974 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4975 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004976 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004977 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4978 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004979 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004980 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4981 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982 DAG.getIntPtrConstant(0));
4983
4984 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004985 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004986
4987 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004988 MVT DestVT = Op.getValueType();
4989
4990 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004991 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004992 DAG.getIntPtrConstant(0));
4993 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004994 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004995 }
4996
4997 // Handle final rounding.
4998 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999}
5000
5001SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005002 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005003 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005004
Evan Chenga06ec9e2009-01-19 08:08:22 +00005005 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5006 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5007 // the optimization here.
5008 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005009 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005010
5011 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005013 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005014 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005015 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005016
Bill Wendling8b8a6362009-01-17 03:56:04 +00005017 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005018 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005019 return LowerUINT_TO_FP_i32(Op, DAG);
5020 }
5021
Eli Friedman948e95a2009-05-23 09:59:16 +00005022 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5023
5024 // Make a 64-bit buffer, and use it to build an FILD.
5025 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5026 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5027 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5028 getPointerTy(), StackSlot, WordOff);
5029 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5030 StackSlot, NULL, 0);
5031 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5032 OffsetSlot, NULL, 0);
5033 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005034}
5035
Dan Gohman475871a2008-07-27 21:46:04 +00005036std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005037FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005038 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005039
5040 MVT DstTy = Op.getValueType();
5041
5042 if (!IsSigned) {
5043 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5044 DstTy = MVT::i64;
5045 }
5046
5047 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5048 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005051 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005052 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005053 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005054 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005055 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005056 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005057 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005058 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005059
Evan Cheng87c89352007-10-15 20:11:21 +00005060 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5061 // stack slot.
5062 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005063 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005064 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005065 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005066
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005068 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005069 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005070 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5071 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5072 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005074
Dan Gohman475871a2008-07-27 21:46:04 +00005075 SDValue Chain = DAG.getEntryNode();
5076 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005077 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005078 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005079 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005080 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005081 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005083 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5084 };
Dale Johannesenace16102009-02-03 19:33:06 +00005085 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086 Chain = Value.getValue(1);
5087 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5088 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5089 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005090
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005093 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005094
Chris Lattner27a6c732007-11-24 07:07:01 +00005095 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096}
5097
Dan Gohman475871a2008-07-27 21:46:04 +00005098SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005099 if (Op.getValueType().isVector()) {
5100 if (Op.getValueType() == MVT::v2i32 &&
5101 Op.getOperand(0).getValueType() == MVT::v2f64) {
5102 return Op;
5103 }
5104 return SDValue();
5105 }
5106
Eli Friedman948e95a2009-05-23 09:59:16 +00005107 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005108 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005109 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5110 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner27a6c732007-11-24 07:07:01 +00005112 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005113 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005114 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005115}
5116
Eli Friedman948e95a2009-05-23 09:59:16 +00005117SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5118 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5119 SDValue FIST = Vals.first, StackSlot = Vals.second;
5120 assert(FIST.getNode() && "Unexpected failure");
5121
5122 // Load the result.
5123 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5124 FIST, StackSlot, NULL, 0);
5125}
5126
Dan Gohman475871a2008-07-27 21:46:04 +00005127SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005128 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005129 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005130 MVT VT = Op.getValueType();
5131 MVT EltVT = VT;
5132 if (VT.isVector())
5133 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005134 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005135 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005136 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005137 CV.push_back(C);
5138 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005140 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005141 CV.push_back(C);
5142 CV.push_back(C);
5143 CV.push_back(C);
5144 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005146 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005147 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005148 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005149 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005150 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005151 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152}
5153
Dan Gohman475871a2008-07-27 21:46:04 +00005154SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005155 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005156 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005157 MVT VT = Op.getValueType();
5158 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005159 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005160 if (VT.isVector()) {
5161 EltVT = VT.getVectorElementType();
5162 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005163 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005164 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005165 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005166 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005167 CV.push_back(C);
5168 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005170 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005171 CV.push_back(C);
5172 CV.push_back(C);
5173 CV.push_back(C);
5174 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005176 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005177 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005178 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005179 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005180 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005181 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005182 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5183 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005184 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005185 Op.getOperand(0)),
5186 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005187 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005188 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005189 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005190}
5191
Dan Gohman475871a2008-07-27 21:46:04 +00005192SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005193 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005194 SDValue Op0 = Op.getOperand(0);
5195 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005196 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005197 MVT VT = Op.getValueType();
5198 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005199
5200 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005201 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005202 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005203 SrcVT = VT;
5204 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005205 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005206 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005207 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005208 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005209 }
5210
5211 // At this point the operands and the result should have the same
5212 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005213
Evan Cheng68c47cb2007-01-05 07:55:56 +00005214 // First get the sign bit of second operand.
5215 std::vector<Constant*> CV;
5216 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005217 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5218 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005219 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005220 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5221 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5222 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5223 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005224 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005225 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005226 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005227 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005228 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005229 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005230 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005231
5232 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005233 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005234 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005235 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5236 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005237 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005238 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5239 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005240 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005241 }
5242
Evan Cheng73d6cf12007-01-05 21:37:56 +00005243 // Clear first operand sign bit.
5244 CV.clear();
5245 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005246 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5247 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005248 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005249 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5250 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5251 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5252 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005253 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005254 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005255 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005256 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005257 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005258 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005259 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005260
5261 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005262 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005263}
5264
Dan Gohman076aee32009-03-04 19:44:21 +00005265/// Emit nodes that will be selected as "test Op0,Op0", or something
5266/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005267SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5268 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005269 DebugLoc dl = Op.getDebugLoc();
5270
Dan Gohman31125812009-03-07 01:58:32 +00005271 // CF and OF aren't always set the way we want. Determine which
5272 // of these we need.
5273 bool NeedCF = false;
5274 bool NeedOF = false;
5275 switch (X86CC) {
5276 case X86::COND_A: case X86::COND_AE:
5277 case X86::COND_B: case X86::COND_BE:
5278 NeedCF = true;
5279 break;
5280 case X86::COND_G: case X86::COND_GE:
5281 case X86::COND_L: case X86::COND_LE:
5282 case X86::COND_O: case X86::COND_NO:
5283 NeedOF = true;
5284 break;
5285 default: break;
5286 }
5287
Dan Gohman076aee32009-03-04 19:44:21 +00005288 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005289 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5290 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5291 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005292 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005293 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005294 switch (Op.getNode()->getOpcode()) {
5295 case ISD::ADD:
5296 // Due to an isel shortcoming, be conservative if this add is likely to
5297 // be selected as part of a load-modify-store instruction. When the root
5298 // node in a match is a store, isel doesn't know how to remap non-chain
5299 // non-flag uses of other nodes in the match, such as the ADD in this
5300 // case. This leads to the ADD being left around and reselected, with
5301 // the result being two adds in the output.
5302 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5303 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5304 if (UI->getOpcode() == ISD::STORE)
5305 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005306 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005307 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5308 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005309 if (C->getAPIntValue() == 1) {
5310 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005311 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005312 break;
5313 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005314 // An add of negative one (subtract of one) will be selected as a DEC.
5315 if (C->getAPIntValue().isAllOnesValue()) {
5316 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005317 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005318 break;
5319 }
5320 }
Dan Gohman076aee32009-03-04 19:44:21 +00005321 // Otherwise use a regular EFLAGS-setting add.
5322 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005323 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005324 break;
5325 case ISD::SUB:
5326 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5327 // likely to be selected as part of a load-modify-store instruction.
5328 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5329 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5330 if (UI->getOpcode() == ISD::STORE)
5331 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005332 // Otherwise use a regular EFLAGS-setting sub.
5333 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005334 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005335 break;
5336 case X86ISD::ADD:
5337 case X86ISD::SUB:
5338 case X86ISD::INC:
5339 case X86ISD::DEC:
5340 return SDValue(Op.getNode(), 1);
5341 default:
5342 default_case:
5343 break;
5344 }
5345 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005346 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005347 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005348 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005349 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005350 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005351 DAG.ReplaceAllUsesWith(Op, New);
5352 return SDValue(New.getNode(), 1);
5353 }
5354 }
5355
5356 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5357 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5358 DAG.getConstant(0, Op.getValueType()));
5359}
5360
5361/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5362/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005363SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5364 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005365 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5366 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005367 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005368
5369 DebugLoc dl = Op0.getDebugLoc();
5370 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5371}
5372
Dan Gohman475871a2008-07-27 21:46:04 +00005373SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005374 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005375 SDValue Op0 = Op.getOperand(0);
5376 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005377 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005378 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005379
Dan Gohmane5af2d32009-01-29 01:59:02 +00005380 // Lower (X & (1 << N)) == 0 to BT(X, N).
5381 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5382 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005383 if (Op0.getOpcode() == ISD::AND &&
5384 Op0.hasOneUse() &&
5385 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005386 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005387 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005388 SDValue LHS, RHS;
5389 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5390 if (ConstantSDNode *Op010C =
5391 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5392 if (Op010C->getZExtValue() == 1) {
5393 LHS = Op0.getOperand(0);
5394 RHS = Op0.getOperand(1).getOperand(1);
5395 }
5396 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5397 if (ConstantSDNode *Op000C =
5398 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5399 if (Op000C->getZExtValue() == 1) {
5400 LHS = Op0.getOperand(1);
5401 RHS = Op0.getOperand(0).getOperand(1);
5402 }
5403 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5404 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5405 SDValue AndLHS = Op0.getOperand(0);
5406 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5407 LHS = AndLHS.getOperand(0);
5408 RHS = AndLHS.getOperand(1);
5409 }
5410 }
Evan Cheng0488db92007-09-25 01:57:46 +00005411
Dan Gohmane5af2d32009-01-29 01:59:02 +00005412 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005413 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5414 // instruction. Since the shift amount is in-range-or-undefined, we know
5415 // that doing a bittest on the i16 value is ok. We extend to i32 because
5416 // the encoding for the i16 version is larger than the i32 version.
5417 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005418 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005419
5420 // If the operand types disagree, extend the shift amount to match. Since
5421 // BT ignores high bits (like shifts) we can use anyextend.
5422 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005423 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005424
Dale Johannesenace16102009-02-03 19:33:06 +00005425 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005426 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005427 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005428 DAG.getConstant(Cond, MVT::i8), BT);
5429 }
5430 }
5431
5432 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5433 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Dan Gohman31125812009-03-07 01:58:32 +00005435 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005436 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005437 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005438}
5439
Dan Gohman475871a2008-07-27 21:46:04 +00005440SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5441 SDValue Cond;
5442 SDValue Op0 = Op.getOperand(0);
5443 SDValue Op1 = Op.getOperand(1);
5444 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005445 MVT VT = Op.getValueType();
5446 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5447 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005448 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005449
5450 if (isFP) {
5451 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005452 MVT VT0 = Op0.getValueType();
5453 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5454 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005455 bool Swap = false;
5456
5457 switch (SetCCOpcode) {
5458 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005459 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005460 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005461 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005462 case ISD::SETGT: Swap = true; // Fallthrough
5463 case ISD::SETLT:
5464 case ISD::SETOLT: SSECC = 1; break;
5465 case ISD::SETOGE:
5466 case ISD::SETGE: Swap = true; // Fallthrough
5467 case ISD::SETLE:
5468 case ISD::SETOLE: SSECC = 2; break;
5469 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005470 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005471 case ISD::SETNE: SSECC = 4; break;
5472 case ISD::SETULE: Swap = true;
5473 case ISD::SETUGE: SSECC = 5; break;
5474 case ISD::SETULT: Swap = true;
5475 case ISD::SETUGT: SSECC = 6; break;
5476 case ISD::SETO: SSECC = 7; break;
5477 }
5478 if (Swap)
5479 std::swap(Op0, Op1);
5480
Nate Begemanfb8ead02008-07-25 19:05:58 +00005481 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005482 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005483 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005484 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005485 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5486 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5487 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005488 }
5489 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005490 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005491 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5492 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5493 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005494 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005495 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005496 }
5497 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005498 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Nate Begeman30a0de92008-07-17 16:51:19 +00005501 // We are handling one of the integer comparisons here. Since SSE only has
5502 // GT and EQ comparisons for integer, swapping operands and multiple
5503 // operations may be required for some comparisons.
5504 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5505 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005506
Nate Begeman30a0de92008-07-17 16:51:19 +00005507 switch (VT.getSimpleVT()) {
5508 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005509 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005510 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005511 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005512 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005513 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005514 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5515 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Nate Begeman30a0de92008-07-17 16:51:19 +00005518 switch (SetCCOpcode) {
5519 default: break;
5520 case ISD::SETNE: Invert = true;
5521 case ISD::SETEQ: Opc = EQOpc; break;
5522 case ISD::SETLT: Swap = true;
5523 case ISD::SETGT: Opc = GTOpc; break;
5524 case ISD::SETGE: Swap = true;
5525 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5526 case ISD::SETULT: Swap = true;
5527 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5528 case ISD::SETUGE: Swap = true;
5529 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5530 }
5531 if (Swap)
5532 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Nate Begeman30a0de92008-07-17 16:51:19 +00005534 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5535 // bits of the inputs before performing those operations.
5536 if (FlipSigns) {
5537 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005538 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5539 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005540 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005541 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5542 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005543 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5544 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005545 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005546
Dale Johannesenace16102009-02-03 19:33:06 +00005547 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005548
5549 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005550 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005551 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005552
Nate Begeman30a0de92008-07-17 16:51:19 +00005553 return Result;
5554}
Evan Cheng0488db92007-09-25 01:57:46 +00005555
Evan Cheng370e5342008-12-03 08:38:43 +00005556// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005557static bool isX86LogicalCmp(SDValue Op) {
5558 unsigned Opc = Op.getNode()->getOpcode();
5559 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5560 return true;
5561 if (Op.getResNo() == 1 &&
5562 (Opc == X86ISD::ADD ||
5563 Opc == X86ISD::SUB ||
5564 Opc == X86ISD::SMUL ||
5565 Opc == X86ISD::UMUL ||
5566 Opc == X86ISD::INC ||
5567 Opc == X86ISD::DEC))
5568 return true;
5569
5570 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005571}
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005574 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005576 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005577 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005578
Evan Cheng734503b2006-09-11 02:19:56 +00005579 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005580 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005581
Evan Cheng3f41d662007-10-08 22:16:29 +00005582 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5583 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005584 if (Cond.getOpcode() == X86ISD::SETCC) {
5585 CC = Cond.getOperand(0);
5586
Dan Gohman475871a2008-07-27 21:46:04 +00005587 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005588 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005589 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005590
Evan Cheng3f41d662007-10-08 22:16:29 +00005591 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005592 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005593 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005594 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005595
Chris Lattnerd1980a52009-03-12 06:52:53 +00005596 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5597 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005598 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005599 addTest = false;
5600 }
5601 }
5602
5603 if (addTest) {
5604 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005605 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005606 }
5607
Dan Gohmanfc166572009-04-09 23:54:40 +00005608 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005609 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005610 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5611 // condition is true.
5612 Ops.push_back(Op.getOperand(2));
5613 Ops.push_back(Op.getOperand(1));
5614 Ops.push_back(CC);
5615 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005616 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005617}
5618
Evan Cheng370e5342008-12-03 08:38:43 +00005619// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5620// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5621// from the AND / OR.
5622static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5623 Opc = Op.getOpcode();
5624 if (Opc != ISD::OR && Opc != ISD::AND)
5625 return false;
5626 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5627 Op.getOperand(0).hasOneUse() &&
5628 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5629 Op.getOperand(1).hasOneUse());
5630}
5631
Evan Cheng961d6d42009-02-02 08:19:07 +00005632// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5633// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005634static bool isXor1OfSetCC(SDValue Op) {
5635 if (Op.getOpcode() != ISD::XOR)
5636 return false;
5637 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5638 if (N1C && N1C->getAPIntValue() == 1) {
5639 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5640 Op.getOperand(0).hasOneUse();
5641 }
5642 return false;
5643}
5644
Dan Gohman475871a2008-07-27 21:46:04 +00005645SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005646 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005647 SDValue Chain = Op.getOperand(0);
5648 SDValue Cond = Op.getOperand(1);
5649 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005650 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005651 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005652
Evan Cheng0db9fe62006-04-25 20:13:52 +00005653 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005654 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005655#if 0
5656 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005657 else if (Cond.getOpcode() == X86ISD::ADD ||
5658 Cond.getOpcode() == X86ISD::SUB ||
5659 Cond.getOpcode() == X86ISD::SMUL ||
5660 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005661 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005662#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005663
Evan Cheng3f41d662007-10-08 22:16:29 +00005664 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5665 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005667 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005668
Dan Gohman475871a2008-07-27 21:46:04 +00005669 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005670 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005671 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005672 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005673 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005674 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005675 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005676 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005677 default: break;
5678 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005679 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005680 // These can only come from an arithmetic instruction with overflow,
5681 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005682 Cond = Cond.getNode()->getOperand(1);
5683 addTest = false;
5684 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005685 }
Evan Cheng0488db92007-09-25 01:57:46 +00005686 }
Evan Cheng370e5342008-12-03 08:38:43 +00005687 } else {
5688 unsigned CondOpc;
5689 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5690 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005691 if (CondOpc == ISD::OR) {
5692 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5693 // two branches instead of an explicit OR instruction with a
5694 // separate test.
5695 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005696 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005697 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005698 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005699 Chain, Dest, CC, Cmp);
5700 CC = Cond.getOperand(1).getOperand(0);
5701 Cond = Cmp;
5702 addTest = false;
5703 }
5704 } else { // ISD::AND
5705 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5706 // two branches instead of an explicit AND instruction with a
5707 // separate test. However, we only do this if this block doesn't
5708 // have a fall-through edge, because this requires an explicit
5709 // jmp when the condition is false.
5710 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005711 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005712 Op.getNode()->hasOneUse()) {
5713 X86::CondCode CCode =
5714 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5715 CCode = X86::GetOppositeBranchCondition(CCode);
5716 CC = DAG.getConstant(CCode, MVT::i8);
5717 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5718 // Look for an unconditional branch following this conditional branch.
5719 // We need this because we need to reverse the successors in order
5720 // to implement FCMP_OEQ.
5721 if (User.getOpcode() == ISD::BR) {
5722 SDValue FalseBB = User.getOperand(1);
5723 SDValue NewBR =
5724 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5725 assert(NewBR == User);
5726 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005727
Dale Johannesene4d209d2009-02-03 20:21:25 +00005728 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005729 Chain, Dest, CC, Cmp);
5730 X86::CondCode CCode =
5731 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5732 CCode = X86::GetOppositeBranchCondition(CCode);
5733 CC = DAG.getConstant(CCode, MVT::i8);
5734 Cond = Cmp;
5735 addTest = false;
5736 }
5737 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005738 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005739 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5740 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5741 // It should be transformed during dag combiner except when the condition
5742 // is set by a arithmetics with overflow node.
5743 X86::CondCode CCode =
5744 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5745 CCode = X86::GetOppositeBranchCondition(CCode);
5746 CC = DAG.getConstant(CCode, MVT::i8);
5747 Cond = Cond.getOperand(0).getOperand(1);
5748 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005749 }
Evan Cheng0488db92007-09-25 01:57:46 +00005750 }
5751
5752 if (addTest) {
5753 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005754 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005755 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005756 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005757 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005758}
5759
Anton Korobeynikove060b532007-04-17 19:34:00 +00005760
5761// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5762// Calls to _alloca is needed to probe the stack when allocating more than 4k
5763// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5764// that the guard pages used by the OS virtual memory manager are allocated in
5765// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005766SDValue
5767X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005768 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005769 assert(Subtarget->isTargetCygMing() &&
5770 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005771 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005772
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005773 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005774 SDValue Chain = Op.getOperand(0);
5775 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005776 // FIXME: Ensure alignment here
5777
Dan Gohman475871a2008-07-27 21:46:04 +00005778 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005779
Duncan Sands83ec4b62008-06-06 12:08:01 +00005780 MVT IntPtr = getPointerTy();
5781 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005782
Chris Lattnere563bbc2008-10-11 22:08:30 +00005783 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005784
Dale Johannesendd64c412009-02-04 00:33:20 +00005785 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005786 Flag = Chain.getValue(1);
5787
5788 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005789 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005790 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005791 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005792 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005793 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005794 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005795 Flag = Chain.getValue(1);
5796
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005797 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005798 DAG.getIntPtrConstant(0, true),
5799 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005800 Flag);
5801
Dale Johannesendd64c412009-02-04 00:33:20 +00005802 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005803
Dan Gohman475871a2008-07-27 21:46:04 +00005804 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005805 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005806}
5807
Dan Gohman475871a2008-07-27 21:46:04 +00005808SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005809X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005810 SDValue Chain,
5811 SDValue Dst, SDValue Src,
5812 SDValue Size, unsigned Align,
5813 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005814 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005815 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005816
Bill Wendling6f287b22008-09-30 21:22:07 +00005817 // If not DWORD aligned or size is more than the threshold, call the library.
5818 // The libc version is likely to be faster for these cases. It can use the
5819 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005820 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005821 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005822 ConstantSize->getZExtValue() >
5823 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005824 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005825
5826 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005827 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005828
Bill Wendling6158d842008-10-01 00:59:58 +00005829 if (const char *bzeroEntry = V &&
5830 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5831 MVT IntPtr = getPointerTy();
5832 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005833 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005834 TargetLowering::ArgListEntry Entry;
5835 Entry.Node = Dst;
5836 Entry.Ty = IntPtrTy;
5837 Args.push_back(Entry);
5838 Entry.Node = Size;
5839 Args.push_back(Entry);
5840 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005841 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005842 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005843 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005844 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005845 }
5846
Dan Gohman707e0182008-04-12 04:36:06 +00005847 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005848 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005849 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005850
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005851 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005852 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005853 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005854 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005855 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005856 unsigned BytesLeft = 0;
5857 bool TwoRepStos = false;
5858 if (ValC) {
5859 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005860 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005861
Evan Cheng0db9fe62006-04-25 20:13:52 +00005862 // If the value is a constant, then we can potentially use larger sets.
5863 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005864 case 2: // WORD aligned
5865 AVT = MVT::i16;
5866 ValReg = X86::AX;
5867 Val = (Val << 8) | Val;
5868 break;
5869 case 0: // DWORD aligned
5870 AVT = MVT::i32;
5871 ValReg = X86::EAX;
5872 Val = (Val << 8) | Val;
5873 Val = (Val << 16) | Val;
5874 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5875 AVT = MVT::i64;
5876 ValReg = X86::RAX;
5877 Val = (Val << 32) | Val;
5878 }
5879 break;
5880 default: // Byte aligned
5881 AVT = MVT::i8;
5882 ValReg = X86::AL;
5883 Count = DAG.getIntPtrConstant(SizeVal);
5884 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005885 }
5886
Duncan Sands8e4eb092008-06-08 20:54:56 +00005887 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005888 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005889 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5890 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005891 }
5892
Dale Johannesen0f502f62009-02-03 22:26:09 +00005893 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005894 InFlag);
5895 InFlag = Chain.getValue(1);
5896 } else {
5897 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005898 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005899 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005901 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005902
Scott Michelfdc40a02009-02-17 22:15:04 +00005903 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005905 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005906 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005907 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005908 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005909 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005911
Chris Lattnerd96d0722007-02-25 06:40:16 +00005912 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005913 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005914 Ops.push_back(Chain);
5915 Ops.push_back(DAG.getValueType(AVT));
5916 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005917 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005918
Evan Cheng0db9fe62006-04-25 20:13:52 +00005919 if (TwoRepStos) {
5920 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005921 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005922 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005923 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005924 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005925 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005926 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005927 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005929 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005930 Ops.clear();
5931 Ops.push_back(Chain);
5932 Ops.push_back(DAG.getValueType(MVT::i8));
5933 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005934 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005935 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005936 // Handle the last 1 - 7 bytes.
5937 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005938 MVT AddrVT = Dst.getValueType();
5939 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005940
Dale Johannesen0f502f62009-02-03 22:26:09 +00005941 Chain = DAG.getMemset(Chain, dl,
5942 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005943 DAG.getConstant(Offset, AddrVT)),
5944 Src,
5945 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005946 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005947 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005948
Dan Gohman707e0182008-04-12 04:36:06 +00005949 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 return Chain;
5951}
Evan Cheng11e15b32006-04-03 20:53:28 +00005952
Dan Gohman475871a2008-07-27 21:46:04 +00005953SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005954X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005955 SDValue Chain, SDValue Dst, SDValue Src,
5956 SDValue Size, unsigned Align,
5957 bool AlwaysInline,
5958 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005959 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005960 // This requires the copy size to be a constant, preferrably
5961 // within a subtarget-specific limit.
5962 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5963 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005964 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005965 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005966 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005967 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005968
Evan Cheng1887c1c2008-08-21 21:00:15 +00005969 /// If not DWORD aligned, call the library.
5970 if ((Align & 3) != 0)
5971 return SDValue();
5972
5973 // DWORD aligned
5974 MVT AVT = MVT::i32;
5975 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005976 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977
Duncan Sands83ec4b62008-06-06 12:08:01 +00005978 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005979 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005980 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005981 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005982
Dan Gohman475871a2008-07-27 21:46:04 +00005983 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005984 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005985 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005986 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005987 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005988 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005989 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005990 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005992 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005993 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005994 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995 InFlag = Chain.getValue(1);
5996
Chris Lattnerd96d0722007-02-25 06:40:16 +00005997 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005998 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999 Ops.push_back(Chain);
6000 Ops.push_back(DAG.getValueType(AVT));
6001 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006002 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006003
Dan Gohman475871a2008-07-27 21:46:04 +00006004 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006005 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006006 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006007 // Handle the last 1 - 7 bytes.
6008 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006009 MVT DstVT = Dst.getValueType();
6010 MVT SrcVT = Src.getValueType();
6011 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006012 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006013 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006014 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006015 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006016 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006017 DAG.getConstant(BytesLeft, SizeVT),
6018 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006019 DstSV, DstSVOff + Offset,
6020 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006021 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006022
Scott Michelfdc40a02009-02-17 22:15:04 +00006023 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006024 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006025}
6026
Dan Gohman475871a2008-07-27 21:46:04 +00006027SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006028 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006029 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006030
Evan Cheng25ab6902006-09-08 06:48:29 +00006031 if (!Subtarget->is64Bit()) {
6032 // vastart just stores the address of the VarArgsFrameIndex slot into the
6033 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006034 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006035 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006036 }
6037
6038 // __va_list_tag:
6039 // gp_offset (0 - 6 * 8)
6040 // fp_offset (48 - 48 + 8 * 16)
6041 // overflow_arg_area (point to parameters coming in memory).
6042 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006043 SmallVector<SDValue, 8> MemOps;
6044 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006045 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006047 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006048 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006049 MemOps.push_back(Store);
6050
6051 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006052 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006053 FIN, DAG.getIntPtrConstant(4));
6054 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006055 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006056 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006057 MemOps.push_back(Store);
6058
6059 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006060 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006061 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006062 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006063 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006064 MemOps.push_back(Store);
6065
6066 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006067 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006068 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006069 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006070 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006071 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006072 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006073 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074}
6075
Dan Gohman475871a2008-07-27 21:46:04 +00006076SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006077 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6078 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SDValue Chain = Op.getOperand(0);
6080 SDValue SrcPtr = Op.getOperand(1);
6081 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006082
Torok Edwindac237e2009-07-08 20:53:28 +00006083 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006084 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006085}
6086
Dan Gohman475871a2008-07-27 21:46:04 +00006087SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006088 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006089 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue Chain = Op.getOperand(0);
6091 SDValue DstPtr = Op.getOperand(1);
6092 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006093 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6094 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006095 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006096
Dale Johannesendd64c412009-02-04 00:33:20 +00006097 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006098 DAG.getIntPtrConstant(24), 8, false,
6099 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006100}
6101
Dan Gohman475871a2008-07-27 21:46:04 +00006102SDValue
6103X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006104 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006105 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006106 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006107 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006108 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 case Intrinsic::x86_sse_comieq_ss:
6110 case Intrinsic::x86_sse_comilt_ss:
6111 case Intrinsic::x86_sse_comile_ss:
6112 case Intrinsic::x86_sse_comigt_ss:
6113 case Intrinsic::x86_sse_comige_ss:
6114 case Intrinsic::x86_sse_comineq_ss:
6115 case Intrinsic::x86_sse_ucomieq_ss:
6116 case Intrinsic::x86_sse_ucomilt_ss:
6117 case Intrinsic::x86_sse_ucomile_ss:
6118 case Intrinsic::x86_sse_ucomigt_ss:
6119 case Intrinsic::x86_sse_ucomige_ss:
6120 case Intrinsic::x86_sse_ucomineq_ss:
6121 case Intrinsic::x86_sse2_comieq_sd:
6122 case Intrinsic::x86_sse2_comilt_sd:
6123 case Intrinsic::x86_sse2_comile_sd:
6124 case Intrinsic::x86_sse2_comigt_sd:
6125 case Intrinsic::x86_sse2_comige_sd:
6126 case Intrinsic::x86_sse2_comineq_sd:
6127 case Intrinsic::x86_sse2_ucomieq_sd:
6128 case Intrinsic::x86_sse2_ucomilt_sd:
6129 case Intrinsic::x86_sse2_ucomile_sd:
6130 case Intrinsic::x86_sse2_ucomigt_sd:
6131 case Intrinsic::x86_sse2_ucomige_sd:
6132 case Intrinsic::x86_sse2_ucomineq_sd: {
6133 unsigned Opc = 0;
6134 ISD::CondCode CC = ISD::SETCC_INVALID;
6135 switch (IntNo) {
6136 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006137 case Intrinsic::x86_sse_comieq_ss:
6138 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 Opc = X86ISD::COMI;
6140 CC = ISD::SETEQ;
6141 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006142 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006143 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 Opc = X86ISD::COMI;
6145 CC = ISD::SETLT;
6146 break;
6147 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006148 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149 Opc = X86ISD::COMI;
6150 CC = ISD::SETLE;
6151 break;
6152 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006154 Opc = X86ISD::COMI;
6155 CC = ISD::SETGT;
6156 break;
6157 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006158 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006159 Opc = X86ISD::COMI;
6160 CC = ISD::SETGE;
6161 break;
6162 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006163 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006164 Opc = X86ISD::COMI;
6165 CC = ISD::SETNE;
6166 break;
6167 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006168 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006169 Opc = X86ISD::UCOMI;
6170 CC = ISD::SETEQ;
6171 break;
6172 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006173 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006174 Opc = X86ISD::UCOMI;
6175 CC = ISD::SETLT;
6176 break;
6177 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006178 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006179 Opc = X86ISD::UCOMI;
6180 CC = ISD::SETLE;
6181 break;
6182 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006183 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184 Opc = X86ISD::UCOMI;
6185 CC = ISD::SETGT;
6186 break;
6187 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006188 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006189 Opc = X86ISD::UCOMI;
6190 CC = ISD::SETGE;
6191 break;
6192 case Intrinsic::x86_sse_ucomineq_ss:
6193 case Intrinsic::x86_sse2_ucomineq_sd:
6194 Opc = X86ISD::UCOMI;
6195 CC = ISD::SETNE;
6196 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006197 }
Evan Cheng734503b2006-09-11 02:19:56 +00006198
Dan Gohman475871a2008-07-27 21:46:04 +00006199 SDValue LHS = Op.getOperand(1);
6200 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006201 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006202 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6203 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006204 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006205 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006206 }
Eric Christopher71c67532009-07-29 00:28:05 +00006207 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006208 // an integer value, not just an instruction so lower it to the ptest
6209 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006210 case Intrinsic::x86_sse41_ptestz:
6211 case Intrinsic::x86_sse41_ptestc:
6212 case Intrinsic::x86_sse41_ptestnzc:{
6213 unsigned X86CC = 0;
6214 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006215 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006216 case Intrinsic::x86_sse41_ptestz:
6217 // ZF = 1
6218 X86CC = X86::COND_E;
6219 break;
6220 case Intrinsic::x86_sse41_ptestc:
6221 // CF = 1
6222 X86CC = X86::COND_B;
6223 break;
6224 case Intrinsic::x86_sse41_ptestnzc:
6225 // ZF and CF = 0
6226 X86CC = X86::COND_A;
6227 break;
6228 }
6229
6230 SDValue LHS = Op.getOperand(1);
6231 SDValue RHS = Op.getOperand(2);
6232 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6233 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6234 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6235 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
6236 }
Evan Cheng5759f972008-05-04 09:15:50 +00006237
6238 // Fix vector shift instructions where the last operand is a non-immediate
6239 // i32 value.
6240 case Intrinsic::x86_sse2_pslli_w:
6241 case Intrinsic::x86_sse2_pslli_d:
6242 case Intrinsic::x86_sse2_pslli_q:
6243 case Intrinsic::x86_sse2_psrli_w:
6244 case Intrinsic::x86_sse2_psrli_d:
6245 case Intrinsic::x86_sse2_psrli_q:
6246 case Intrinsic::x86_sse2_psrai_w:
6247 case Intrinsic::x86_sse2_psrai_d:
6248 case Intrinsic::x86_mmx_pslli_w:
6249 case Intrinsic::x86_mmx_pslli_d:
6250 case Intrinsic::x86_mmx_pslli_q:
6251 case Intrinsic::x86_mmx_psrli_w:
6252 case Intrinsic::x86_mmx_psrli_d:
6253 case Intrinsic::x86_mmx_psrli_q:
6254 case Intrinsic::x86_mmx_psrai_w:
6255 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006256 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006257 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006258 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006259
6260 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006261 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006262 switch (IntNo) {
6263 case Intrinsic::x86_sse2_pslli_w:
6264 NewIntNo = Intrinsic::x86_sse2_psll_w;
6265 break;
6266 case Intrinsic::x86_sse2_pslli_d:
6267 NewIntNo = Intrinsic::x86_sse2_psll_d;
6268 break;
6269 case Intrinsic::x86_sse2_pslli_q:
6270 NewIntNo = Intrinsic::x86_sse2_psll_q;
6271 break;
6272 case Intrinsic::x86_sse2_psrli_w:
6273 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6274 break;
6275 case Intrinsic::x86_sse2_psrli_d:
6276 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6277 break;
6278 case Intrinsic::x86_sse2_psrli_q:
6279 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6280 break;
6281 case Intrinsic::x86_sse2_psrai_w:
6282 NewIntNo = Intrinsic::x86_sse2_psra_w;
6283 break;
6284 case Intrinsic::x86_sse2_psrai_d:
6285 NewIntNo = Intrinsic::x86_sse2_psra_d;
6286 break;
6287 default: {
6288 ShAmtVT = MVT::v2i32;
6289 switch (IntNo) {
6290 case Intrinsic::x86_mmx_pslli_w:
6291 NewIntNo = Intrinsic::x86_mmx_psll_w;
6292 break;
6293 case Intrinsic::x86_mmx_pslli_d:
6294 NewIntNo = Intrinsic::x86_mmx_psll_d;
6295 break;
6296 case Intrinsic::x86_mmx_pslli_q:
6297 NewIntNo = Intrinsic::x86_mmx_psll_q;
6298 break;
6299 case Intrinsic::x86_mmx_psrli_w:
6300 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6301 break;
6302 case Intrinsic::x86_mmx_psrli_d:
6303 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6304 break;
6305 case Intrinsic::x86_mmx_psrli_q:
6306 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6307 break;
6308 case Intrinsic::x86_mmx_psrai_w:
6309 NewIntNo = Intrinsic::x86_mmx_psra_w;
6310 break;
6311 case Intrinsic::x86_mmx_psrai_d:
6312 NewIntNo = Intrinsic::x86_mmx_psra_d;
6313 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006314 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006315 }
6316 break;
6317 }
6318 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006319 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006320 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6321 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6322 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006323 DAG.getConstant(NewIntNo, MVT::i32),
6324 Op.getOperand(1), ShAmt);
6325 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006326 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006327}
Evan Cheng72261582005-12-20 06:22:03 +00006328
Dan Gohman475871a2008-07-27 21:46:04 +00006329SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006330 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006331 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006332
6333 if (Depth > 0) {
6334 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6335 SDValue Offset =
6336 DAG.getConstant(TD->getPointerSize(),
6337 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006338 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006339 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006340 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006341 NULL, 0);
6342 }
6343
6344 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006345 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006346 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006347 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006348}
6349
Dan Gohman475871a2008-07-27 21:46:04 +00006350SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006351 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6352 MFI->setFrameAddressIsTaken(true);
6353 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006354 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006355 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6356 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006357 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006358 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006359 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006360 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006361}
6362
Dan Gohman475871a2008-07-27 21:46:04 +00006363SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006364 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006365 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006366}
6367
Dan Gohman475871a2008-07-27 21:46:04 +00006368SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006369{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006370 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006371 SDValue Chain = Op.getOperand(0);
6372 SDValue Offset = Op.getOperand(1);
6373 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006374 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006375
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006376 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6377 getPointerTy());
6378 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006379
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006381 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006382 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6383 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006384 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006385 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006386
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006388 MVT::Other,
6389 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006390}
6391
Dan Gohman475871a2008-07-27 21:46:04 +00006392SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006393 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006394 SDValue Root = Op.getOperand(0);
6395 SDValue Trmp = Op.getOperand(1); // trampoline
6396 SDValue FPtr = Op.getOperand(2); // nested function
6397 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006398 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006399
Dan Gohman69de1932008-02-06 22:27:42 +00006400 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006401
Duncan Sands339e14f2008-01-16 22:55:25 +00006402 const X86InstrInfo *TII =
6403 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6404
Duncan Sandsb116fac2007-07-27 20:02:49 +00006405 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006407
6408 // Large code-model.
6409
6410 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6411 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6412
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006413 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6414 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006415
6416 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6417
6418 // Load the pointer to the nested function into R11.
6419 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006420 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006421 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6422 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006423
Scott Michelfdc40a02009-02-17 22:15:04 +00006424 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006425 DAG.getConstant(2, MVT::i64));
6426 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006427
6428 // Load the 'nest' parameter value into R10.
6429 // R10 is specified in X86CallingConv.td
6430 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006431 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006432 DAG.getConstant(10, MVT::i64));
6433 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6434 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006435
Scott Michelfdc40a02009-02-17 22:15:04 +00006436 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006437 DAG.getConstant(12, MVT::i64));
6438 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006439
6440 // Jump to the nested function.
6441 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006442 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006443 DAG.getConstant(20, MVT::i64));
6444 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6445 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006446
6447 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006448 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 DAG.getConstant(22, MVT::i64));
6450 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006451 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006452
Dan Gohman475871a2008-07-27 21:46:04 +00006453 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006454 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6455 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006456 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006457 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006458 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6459 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006460 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461
6462 switch (CC) {
6463 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006464 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006466 case CallingConv::X86_StdCall: {
6467 // Pass 'nest' parameter in ECX.
6468 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006469 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006470
6471 // Check that ECX wasn't needed by an 'inreg' parameter.
6472 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006473 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474
Chris Lattner58d74912008-03-12 17:45:29 +00006475 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006476 unsigned InRegCount = 0;
6477 unsigned Idx = 1;
6478
6479 for (FunctionType::param_iterator I = FTy->param_begin(),
6480 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006481 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006483 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006484
6485 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006486 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006487 }
6488 }
6489 break;
6490 }
6491 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006492 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006493 // Pass 'nest' parameter in EAX.
6494 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006495 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006496 break;
6497 }
6498
Dan Gohman475871a2008-07-27 21:46:04 +00006499 SDValue OutChains[4];
6500 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006501
Scott Michelfdc40a02009-02-17 22:15:04 +00006502 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006503 DAG.getConstant(10, MVT::i32));
6504 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006505
Duncan Sands339e14f2008-01-16 22:55:25 +00006506 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006507 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006508 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006509 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006510 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006511
Scott Michelfdc40a02009-02-17 22:15:04 +00006512 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 DAG.getConstant(1, MVT::i32));
6514 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006515
Duncan Sands339e14f2008-01-16 22:55:25 +00006516 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006517 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006518 DAG.getConstant(5, MVT::i32));
6519 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006520 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006521
Scott Michelfdc40a02009-02-17 22:15:04 +00006522 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006523 DAG.getConstant(6, MVT::i32));
6524 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006525
Dan Gohman475871a2008-07-27 21:46:04 +00006526 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006527 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6528 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006529 }
6530}
6531
Dan Gohman475871a2008-07-27 21:46:04 +00006532SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006533 /*
6534 The rounding mode is in bits 11:10 of FPSR, and has the following
6535 settings:
6536 00 Round to nearest
6537 01 Round to -inf
6538 10 Round to +inf
6539 11 Round to 0
6540
6541 FLT_ROUNDS, on the other hand, expects the following:
6542 -1 Undefined
6543 0 Round to 0
6544 1 Round to nearest
6545 2 Round to +inf
6546 3 Round to -inf
6547
6548 To perform the conversion, we do:
6549 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6550 */
6551
6552 MachineFunction &MF = DAG.getMachineFunction();
6553 const TargetMachine &TM = MF.getTarget();
6554 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6555 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006556 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006557 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006558
6559 // Save FP Control Word to stack slot
6560 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006562
Dale Johannesene4d209d2009-02-03 20:21:25 +00006563 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006564 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006565
6566 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006567 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006568
6569 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006570 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006571 DAG.getNode(ISD::SRL, dl, MVT::i16,
6572 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006573 CWD, DAG.getConstant(0x800, MVT::i16)),
6574 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006575 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006576 DAG.getNode(ISD::SRL, dl, MVT::i16,
6577 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006578 CWD, DAG.getConstant(0x400, MVT::i16)),
6579 DAG.getConstant(9, MVT::i8));
6580
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006582 DAG.getNode(ISD::AND, dl, MVT::i16,
6583 DAG.getNode(ISD::ADD, dl, MVT::i16,
6584 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006585 DAG.getConstant(1, MVT::i16)),
6586 DAG.getConstant(3, MVT::i16));
6587
6588
Duncan Sands83ec4b62008-06-06 12:08:01 +00006589 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006590 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006591}
6592
Dan Gohman475871a2008-07-27 21:46:04 +00006593SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006594 MVT VT = Op.getValueType();
6595 MVT OpVT = VT;
6596 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006597 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006598
6599 Op = Op.getOperand(0);
6600 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006601 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006602 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006603 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006604 }
Evan Cheng18efe262007-12-14 02:13:44 +00006605
Evan Cheng152804e2007-12-14 08:30:15 +00006606 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6607 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006608 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006609
6610 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006612 Ops.push_back(Op);
6613 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6614 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6615 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006617
6618 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006620
Evan Cheng18efe262007-12-14 02:13:44 +00006621 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006623 return Op;
6624}
6625
Dan Gohman475871a2008-07-27 21:46:04 +00006626SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006627 MVT VT = Op.getValueType();
6628 MVT OpVT = VT;
6629 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006630 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006631
6632 Op = Op.getOperand(0);
6633 if (VT == MVT::i8) {
6634 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006636 }
Evan Cheng152804e2007-12-14 08:30:15 +00006637
6638 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6639 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006641
6642 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006643 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006644 Ops.push_back(Op);
6645 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6646 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6647 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006649
Evan Cheng18efe262007-12-14 02:13:44 +00006650 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006652 return Op;
6653}
6654
Mon P Wangaf9b9522008-12-18 21:42:19 +00006655SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6656 MVT VT = Op.getValueType();
6657 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006658 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006659
Mon P Wangaf9b9522008-12-18 21:42:19 +00006660 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6661 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6662 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6663 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6664 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6665 //
6666 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6667 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6668 // return AloBlo + AloBhi + AhiBlo;
6669
6670 SDValue A = Op.getOperand(0);
6671 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006672
Dale Johannesene4d209d2009-02-03 20:21:25 +00006673 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006674 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6675 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006676 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006677 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6678 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006680 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6681 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006682 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006683 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6684 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006686 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6687 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006688 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006689 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6690 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006691 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006692 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6693 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6695 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006696 return Res;
6697}
6698
6699
Bill Wendling74c37652008-12-09 22:08:41 +00006700SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6701 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6702 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006703 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6704 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006705 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006706 SDValue LHS = N->getOperand(0);
6707 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006708 unsigned BaseOp = 0;
6709 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006710 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006711
6712 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006713 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006714 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006715 // A subtract of one will be selected as a INC. Note that INC doesn't
6716 // set CF, so we can't do this for UADDO.
6717 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6718 if (C->getAPIntValue() == 1) {
6719 BaseOp = X86ISD::INC;
6720 Cond = X86::COND_O;
6721 break;
6722 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006723 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006724 Cond = X86::COND_O;
6725 break;
6726 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006727 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006728 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006729 break;
6730 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006731 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6732 // set CF, so we can't do this for USUBO.
6733 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6734 if (C->getAPIntValue() == 1) {
6735 BaseOp = X86ISD::DEC;
6736 Cond = X86::COND_O;
6737 break;
6738 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006739 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006740 Cond = X86::COND_O;
6741 break;
6742 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006743 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006744 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006745 break;
6746 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006747 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006748 Cond = X86::COND_O;
6749 break;
6750 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006751 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006752 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006753 break;
6754 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006755
Bill Wendling61edeb52008-12-02 01:06:39 +00006756 // Also sets EFLAGS.
6757 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006759
Bill Wendling61edeb52008-12-02 01:06:39 +00006760 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006762 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006763
Bill Wendling61edeb52008-12-02 01:06:39 +00006764 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6765 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006766}
6767
Dan Gohman475871a2008-07-27 21:46:04 +00006768SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006769 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006770 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006771 unsigned Reg = 0;
6772 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006773 switch(T.getSimpleVT()) {
6774 default:
6775 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006776 case MVT::i8: Reg = X86::AL; size = 1; break;
6777 case MVT::i16: Reg = X86::AX; size = 2; break;
6778 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006779 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006780 assert(Subtarget->is64Bit() && "Node not type legal!");
6781 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006782 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006783 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006784 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006785 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006787 Op.getOperand(1),
6788 Op.getOperand(3),
6789 DAG.getTargetConstant(size, MVT::i8),
6790 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006791 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006793 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006794 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006795 return cpOut;
6796}
6797
Duncan Sands1607f052008-12-01 11:39:25 +00006798SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006799 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006800 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006801 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006802 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006803 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006804 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006805 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6806 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006807 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006809 DAG.getConstant(32, MVT::i8));
6810 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006811 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006812 rdx.getValue(1)
6813 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006814 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006815}
6816
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006817SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6818 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006819 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006820 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006822 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006823 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006824 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006825 Node->getOperand(0),
6826 Node->getOperand(1), negOp,
6827 cast<AtomicSDNode>(Node)->getSrcValue(),
6828 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006829}
6830
Evan Cheng0db9fe62006-04-25 20:13:52 +00006831/// LowerOperation - Provide custom lowering hooks for some operations.
6832///
Dan Gohman475871a2008-07-27 21:46:04 +00006833SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006835 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006836 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6837 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006838 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6839 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6840 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6841 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6842 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6843 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6844 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006845 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006846 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006847 case ISD::SHL_PARTS:
6848 case ISD::SRA_PARTS:
6849 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6850 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006851 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006853 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006854 case ISD::FABS: return LowerFABS(Op, DAG);
6855 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006856 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006857 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006858 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006859 case ISD::SELECT: return LowerSELECT(Op, DAG);
6860 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006862 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006864 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006866 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006867 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006869 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6870 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006871 case ISD::FRAME_TO_ARGS_OFFSET:
6872 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006873 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006874 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006875 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006876 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006877 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6878 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006879 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006880 case ISD::SADDO:
6881 case ISD::UADDO:
6882 case ISD::SSUBO:
6883 case ISD::USUBO:
6884 case ISD::SMULO:
6885 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006886 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006887 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006888}
6889
Duncan Sands1607f052008-12-01 11:39:25 +00006890void X86TargetLowering::
6891ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6892 SelectionDAG &DAG, unsigned NewOp) {
6893 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006894 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006895 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6896
6897 SDValue Chain = Node->getOperand(0);
6898 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006900 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006901 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006902 Node->getOperand(2), DAG.getIntPtrConstant(1));
6903 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6904 // have a MemOperand. Pass the info through as a normal operand.
6905 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6906 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6907 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006909 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006910 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006911 Results.push_back(Result.getValue(2));
6912}
6913
Duncan Sands126d9072008-07-04 11:47:58 +00006914/// ReplaceNodeResults - Replace a node with an illegal result type
6915/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006916void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6917 SmallVectorImpl<SDValue>&Results,
6918 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006919 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006920 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006921 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006922 assert(false && "Do not know how to custom type legalize this operation!");
6923 return;
6924 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006925 std::pair<SDValue,SDValue> Vals =
6926 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006927 SDValue FIST = Vals.first, StackSlot = Vals.second;
6928 if (FIST.getNode() != 0) {
6929 MVT VT = N->getValueType(0);
6930 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006931 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006932 }
6933 return;
6934 }
6935 case ISD::READCYCLECOUNTER: {
6936 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6937 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006938 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006939 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006940 rd.getValue(1));
6941 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006942 eax.getValue(2));
6943 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6944 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006945 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006946 Results.push_back(edx.getValue(1));
6947 return;
6948 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006949 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006950 MVT T = N->getValueType(0);
6951 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6952 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006954 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006955 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006956 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006957 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6958 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006959 cpInL.getValue(1));
6960 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006961 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006962 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006963 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006964 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006965 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006966 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006967 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006968 swapInL.getValue(1));
6969 SDValue Ops[] = { swapInH.getValue(0),
6970 N->getOperand(1),
6971 swapInH.getValue(1) };
6972 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006974 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6975 MVT::i32, Result.getValue(1));
6976 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6977 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006978 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006979 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006980 Results.push_back(cpOutH.getValue(1));
6981 return;
6982 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006983 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006984 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6985 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006986 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006987 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6988 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006989 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006990 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6991 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006992 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006993 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6994 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006995 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006996 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6997 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006998 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006999 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7000 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007001 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7003 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007004 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007005}
7006
Evan Cheng72261582005-12-20 06:22:03 +00007007const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7008 switch (Opcode) {
7009 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007010 case X86ISD::BSF: return "X86ISD::BSF";
7011 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007012 case X86ISD::SHLD: return "X86ISD::SHLD";
7013 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007014 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007015 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007016 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007017 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007018 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007019 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007020 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7021 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7022 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007023 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007024 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007025 case X86ISD::CALL: return "X86ISD::CALL";
7026 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
7027 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007028 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007029 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007030 case X86ISD::COMI: return "X86ISD::COMI";
7031 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007032 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007033 case X86ISD::CMOV: return "X86ISD::CMOV";
7034 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007035 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007036 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7037 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007038 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007039 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007040 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007041 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007042 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007043 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7044 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007045 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007046 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007047 case X86ISD::FMAX: return "X86ISD::FMAX";
7048 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007049 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7050 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007051 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007052 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007053 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007054 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007055 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007056 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7057 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007058 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7059 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7060 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7061 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7062 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7063 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007064 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7065 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007066 case X86ISD::VSHL: return "X86ISD::VSHL";
7067 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007068 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7069 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7070 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7071 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7072 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7073 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7074 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7075 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7076 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7077 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007078 case X86ISD::ADD: return "X86ISD::ADD";
7079 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007080 case X86ISD::SMUL: return "X86ISD::SMUL";
7081 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007082 case X86ISD::INC: return "X86ISD::INC";
7083 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007084 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007085 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007086 }
7087}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007088
Chris Lattnerc9addb72007-03-30 23:15:24 +00007089// isLegalAddressingMode - Return true if the addressing mode represented
7090// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007091bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007092 const Type *Ty) const {
7093 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007094
Chris Lattnerc9addb72007-03-30 23:15:24 +00007095 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7096 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7097 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007098
Chris Lattnerc9addb72007-03-30 23:15:24 +00007099 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007100 unsigned GVFlags =
7101 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7102
7103 // If a reference to this global requires an extra load, we can't fold it.
7104 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007105 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007106
7107 // If BaseGV requires a register for the PIC base, we cannot also have a
7108 // BaseReg specified.
7109 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007110 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007111
7112 // X86-64 only supports addr of globals in small code model.
7113 if (Subtarget->is64Bit()) {
7114 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7115 return false;
7116 // If lower 4G is not available, then we must use rip-relative addressing.
7117 if (AM.BaseOffs || AM.Scale > 1)
7118 return false;
7119 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007121
Chris Lattnerc9addb72007-03-30 23:15:24 +00007122 switch (AM.Scale) {
7123 case 0:
7124 case 1:
7125 case 2:
7126 case 4:
7127 case 8:
7128 // These scales always work.
7129 break;
7130 case 3:
7131 case 5:
7132 case 9:
7133 // These scales are formed with basereg+scalereg. Only accept if there is
7134 // no basereg yet.
7135 if (AM.HasBaseReg)
7136 return false;
7137 break;
7138 default: // Other stuff never works.
7139 return false;
7140 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007141
Chris Lattnerc9addb72007-03-30 23:15:24 +00007142 return true;
7143}
7144
7145
Evan Cheng2bd122c2007-10-26 01:56:11 +00007146bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7147 if (!Ty1->isInteger() || !Ty2->isInteger())
7148 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007149 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7150 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007151 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007152 return false;
7153 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007154}
7155
Duncan Sands83ec4b62008-06-06 12:08:01 +00007156bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7157 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007158 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007159 unsigned NumBits1 = VT1.getSizeInBits();
7160 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007161 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007162 return false;
7163 return Subtarget->is64Bit() || NumBits1 < 64;
7164}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007165
Dan Gohman97121ba2009-04-08 00:15:30 +00007166bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007167 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007168 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7169}
7170
7171bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007172 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007173 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7174}
7175
Evan Cheng8b944d32009-05-28 00:35:15 +00007176bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7177 // i16 instructions are longer (0x66 prefix) and potentially slower.
7178 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7179}
7180
Evan Cheng60c07e12006-07-05 22:17:51 +00007181/// isShuffleMaskLegal - Targets can use this to indicate that they only
7182/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7183/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7184/// are assumed to be legal.
7185bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007186X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7187 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007188 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007189 if (VT.getSizeInBits() == 64)
7190 return false;
7191
7192 // FIXME: pshufb, blends, palignr, shifts.
7193 return (VT.getVectorNumElements() == 2 ||
7194 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7195 isMOVLMask(M, VT) ||
7196 isSHUFPMask(M, VT) ||
7197 isPSHUFDMask(M, VT) ||
7198 isPSHUFHWMask(M, VT) ||
7199 isPSHUFLWMask(M, VT) ||
7200 isUNPCKLMask(M, VT) ||
7201 isUNPCKHMask(M, VT) ||
7202 isUNPCKL_v_undef_Mask(M, VT) ||
7203 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007204}
7205
Dan Gohman7d8143f2008-04-09 20:09:42 +00007206bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007207X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007208 MVT VT) const {
7209 unsigned NumElts = VT.getVectorNumElements();
7210 // FIXME: This collection of masks seems suspect.
7211 if (NumElts == 2)
7212 return true;
7213 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7214 return (isMOVLMask(Mask, VT) ||
7215 isCommutedMOVLMask(Mask, VT, true) ||
7216 isSHUFPMask(Mask, VT) ||
7217 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007218 }
7219 return false;
7220}
7221
7222//===----------------------------------------------------------------------===//
7223// X86 Scheduler Hooks
7224//===----------------------------------------------------------------------===//
7225
Mon P Wang63307c32008-05-05 19:05:59 +00007226// private utility function
7227MachineBasicBlock *
7228X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7229 MachineBasicBlock *MBB,
7230 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007231 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007232 unsigned LoadOpc,
7233 unsigned CXchgOpc,
7234 unsigned copyOpc,
7235 unsigned notOpc,
7236 unsigned EAXreg,
7237 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007238 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007239 // For the atomic bitwise operator, we generate
7240 // thisMBB:
7241 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007242 // ld t1 = [bitinstr.addr]
7243 // op t2 = t1, [bitinstr.val]
7244 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007245 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7246 // bz newMBB
7247 // fallthrough -->nextMBB
7248 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7249 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007250 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007251 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007252
Mon P Wang63307c32008-05-05 19:05:59 +00007253 /// First build the CFG
7254 MachineFunction *F = MBB->getParent();
7255 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007256 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7257 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7258 F->insert(MBBIter, newMBB);
7259 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007260
Mon P Wang63307c32008-05-05 19:05:59 +00007261 // Move all successors to thisMBB to nextMBB
7262 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Mon P Wang63307c32008-05-05 19:05:59 +00007264 // Update thisMBB to fall through to newMBB
7265 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007266
Mon P Wang63307c32008-05-05 19:05:59 +00007267 // newMBB jumps to itself and fall through to nextMBB
7268 newMBB->addSuccessor(nextMBB);
7269 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007270
Mon P Wang63307c32008-05-05 19:05:59 +00007271 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007272 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007273 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007274 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007275 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007276 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007277 int numArgs = bInstr->getNumOperands() - 1;
7278 for (int i=0; i < numArgs; ++i)
7279 argOpers[i] = &bInstr->getOperand(i+1);
7280
7281 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007282 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7283 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007284
Dale Johannesen140be2d2008-08-19 18:47:28 +00007285 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007287 for (int i=0; i <= lastAddrIndx; ++i)
7288 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007289
Dale Johannesen140be2d2008-08-19 18:47:28 +00007290 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007291 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007292 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007293 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007294 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007295 tt = t1;
7296
Dale Johannesen140be2d2008-08-19 18:47:28 +00007297 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007298 assert((argOpers[valArgIndx]->isReg() ||
7299 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007300 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007301 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007302 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007303 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007304 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007305 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007306 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007307
Dale Johannesene4d209d2009-02-03 20:21:25 +00007308 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007309 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007310
Dale Johannesene4d209d2009-02-03 20:21:25 +00007311 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007312 for (int i=0; i <= lastAddrIndx; ++i)
7313 (*MIB).addOperand(*argOpers[i]);
7314 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007315 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7316 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7317
Dale Johannesene4d209d2009-02-03 20:21:25 +00007318 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007319 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007320
Mon P Wang63307c32008-05-05 19:05:59 +00007321 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007323
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007324 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007325 return nextMBB;
7326}
7327
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007328// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007329MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007330X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7331 MachineBasicBlock *MBB,
7332 unsigned regOpcL,
7333 unsigned regOpcH,
7334 unsigned immOpcL,
7335 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007336 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 // For the atomic bitwise operator, we generate
7338 // thisMBB (instructions are in pairs, except cmpxchg8b)
7339 // ld t1,t2 = [bitinstr.addr]
7340 // newMBB:
7341 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7342 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007343 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007344 // mov ECX, EBX <- t5, t6
7345 // mov EAX, EDX <- t1, t2
7346 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7347 // mov t3, t4 <- EAX, EDX
7348 // bz newMBB
7349 // result in out1, out2
7350 // fallthrough -->nextMBB
7351
7352 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7353 const unsigned LoadOpc = X86::MOV32rm;
7354 const unsigned copyOpc = X86::MOV32rr;
7355 const unsigned NotOpc = X86::NOT32r;
7356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7357 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7358 MachineFunction::iterator MBBIter = MBB;
7359 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007360
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007361 /// First build the CFG
7362 MachineFunction *F = MBB->getParent();
7363 MachineBasicBlock *thisMBB = MBB;
7364 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7365 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7366 F->insert(MBBIter, newMBB);
7367 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007369 // Move all successors to thisMBB to nextMBB
7370 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007371
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007372 // Update thisMBB to fall through to newMBB
7373 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007374
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007375 // newMBB jumps to itself and fall through to nextMBB
7376 newMBB->addSuccessor(nextMBB);
7377 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Dale Johannesene4d209d2009-02-03 20:21:25 +00007379 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007380 // Insert instructions into newMBB based on incoming instruction
7381 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007382 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007383 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 MachineOperand& dest1Oper = bInstr->getOperand(0);
7385 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007386 MachineOperand* argOpers[2 + X86AddrNumOperands];
7387 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 argOpers[i] = &bInstr->getOperand(i+2);
7389
7390 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007391 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007392
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007393 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007394 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 for (int i=0; i <= lastAddrIndx; ++i)
7396 (*MIB).addOperand(*argOpers[i]);
7397 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007399 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007400 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007402 MachineOperand newOp3 = *(argOpers[3]);
7403 if (newOp3.isImm())
7404 newOp3.setImm(newOp3.getImm()+4);
7405 else
7406 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007408 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007409
7410 // t3/4 are defined later, at the bottom of the loop
7411 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7412 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007414 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007416 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7417
7418 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7419 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007420 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7422 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007423 } else {
7424 tt1 = t1;
7425 tt2 = t2;
7426 }
7427
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007428 int valArgIndx = lastAddrIndx + 1;
7429 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007430 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007431 "invalid operand");
7432 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7433 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007434 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007436 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007437 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007438 if (regOpcL != X86::MOV32rr)
7439 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007440 (*MIB).addOperand(*argOpers[valArgIndx]);
7441 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007442 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007443 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007444 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007445 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007447 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007449 if (regOpcH != X86::MOV32rr)
7450 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007451 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007452
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007454 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007455 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007456 MIB.addReg(t2);
7457
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007459 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007460 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007461 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007464 for (int i=0; i <= lastAddrIndx; ++i)
7465 (*MIB).addOperand(*argOpers[i]);
7466
7467 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7468 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7469
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007472 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007473 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007475 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007477
7478 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7479 return nextMBB;
7480}
7481
7482// private utility function
7483MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007484X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7485 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007486 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007487 // For the atomic min/max operator, we generate
7488 // thisMBB:
7489 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007490 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007491 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007492 // cmp t1, t2
7493 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007494 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007495 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7496 // bz newMBB
7497 // fallthrough -->nextMBB
7498 //
7499 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7500 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007501 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007502 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007503
Mon P Wang63307c32008-05-05 19:05:59 +00007504 /// First build the CFG
7505 MachineFunction *F = MBB->getParent();
7506 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007507 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7508 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7509 F->insert(MBBIter, newMBB);
7510 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007511
Mon P Wang63307c32008-05-05 19:05:59 +00007512 // Move all successors to thisMBB to nextMBB
7513 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Mon P Wang63307c32008-05-05 19:05:59 +00007515 // Update thisMBB to fall through to newMBB
7516 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Mon P Wang63307c32008-05-05 19:05:59 +00007518 // newMBB jumps to newMBB and fall through to nextMBB
7519 newMBB->addSuccessor(nextMBB);
7520 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007523 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007524 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007525 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007526 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007527 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007528 int numArgs = mInstr->getNumOperands() - 1;
7529 for (int i=0; i < numArgs; ++i)
7530 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007531
Mon P Wang63307c32008-05-05 19:05:59 +00007532 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007533 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7534 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007535
Mon P Wangab3e7472008-05-05 22:56:23 +00007536 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007538 for (int i=0; i <= lastAddrIndx; ++i)
7539 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007540
Mon P Wang63307c32008-05-05 19:05:59 +00007541 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007542 assert((argOpers[valArgIndx]->isReg() ||
7543 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007544 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007545
7546 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007547 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007549 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007551 (*MIB).addOperand(*argOpers[valArgIndx]);
7552
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007554 MIB.addReg(t1);
7555
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007557 MIB.addReg(t1);
7558 MIB.addReg(t2);
7559
7560 // Generate movc
7561 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007563 MIB.addReg(t2);
7564 MIB.addReg(t1);
7565
7566 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007568 for (int i=0; i <= lastAddrIndx; ++i)
7569 (*MIB).addOperand(*argOpers[i]);
7570 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007571 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7572 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007573
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007575 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007576
Mon P Wang63307c32008-05-05 19:05:59 +00007577 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007579
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007580 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007581 return nextMBB;
7582}
7583
7584
Evan Cheng60c07e12006-07-05 22:17:51 +00007585MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007586X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007587 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007589 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007590 switch (MI->getOpcode()) {
7591 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007592 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007593 case X86::CMOV_FR32:
7594 case X86::CMOV_FR64:
7595 case X86::CMOV_V4F32:
7596 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007597 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007598 // To "insert" a SELECT_CC instruction, we actually have to insert the
7599 // diamond control-flow pattern. The incoming instruction knows the
7600 // destination vreg to set, the condition code register to branch on, the
7601 // true/false values to select between, and a branch opcode to use.
7602 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007603 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007604 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007605
Evan Cheng60c07e12006-07-05 22:17:51 +00007606 // thisMBB:
7607 // ...
7608 // TrueVal = ...
7609 // cmpTY ccX, r1, r2
7610 // bCC copy1MBB
7611 // fallthrough --> copy0MBB
7612 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007613 MachineFunction *F = BB->getParent();
7614 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7615 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007616 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007617 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007618 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007619 F->insert(It, copy0MBB);
7620 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007621 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007622 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007623 sinkMBB->transferSuccessors(BB);
7624
7625 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007626 BB->addSuccessor(copy0MBB);
7627 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007628
Evan Cheng60c07e12006-07-05 22:17:51 +00007629 // copy0MBB:
7630 // %FalseValue = ...
7631 // # fallthrough to sinkMBB
7632 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007633
Evan Cheng60c07e12006-07-05 22:17:51 +00007634 // Update machine-CFG edges
7635 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007636
Evan Cheng60c07e12006-07-05 22:17:51 +00007637 // sinkMBB:
7638 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7639 // ...
7640 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007642 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7643 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7644
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007645 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007646 return BB;
7647 }
7648
Dale Johannesen849f2142007-07-03 00:53:03 +00007649 case X86::FP32_TO_INT16_IN_MEM:
7650 case X86::FP32_TO_INT32_IN_MEM:
7651 case X86::FP32_TO_INT64_IN_MEM:
7652 case X86::FP64_TO_INT16_IN_MEM:
7653 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007654 case X86::FP64_TO_INT64_IN_MEM:
7655 case X86::FP80_TO_INT16_IN_MEM:
7656 case X86::FP80_TO_INT32_IN_MEM:
7657 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007658 // Change the floating point control register to use "round towards zero"
7659 // mode when truncating to an integer value.
7660 MachineFunction *F = BB->getParent();
7661 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007663
7664 // Load the old value of the high byte of the control word...
7665 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007666 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007667 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007668 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007669
7670 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007671 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007672 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007673
7674 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007676
7677 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007678 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007679 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007680
7681 // Get the X86 opcode to use.
7682 unsigned Opc;
7683 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007684 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007685 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7686 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7687 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7688 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7689 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7690 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007691 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7692 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7693 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007694 }
7695
7696 X86AddressMode AM;
7697 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007698 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007699 AM.BaseType = X86AddressMode::RegBase;
7700 AM.Base.Reg = Op.getReg();
7701 } else {
7702 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007703 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007704 }
7705 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007706 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007707 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007708 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007709 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007710 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007711 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007712 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007713 AM.GV = Op.getGlobal();
7714 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007715 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007716 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007717 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007718 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007719
7720 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007721 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007722
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007723 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007724 return BB;
7725 }
Mon P Wang63307c32008-05-05 19:05:59 +00007726 case X86::ATOMAND32:
7727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007728 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007729 X86::LCMPXCHG32, X86::MOV32rr,
7730 X86::NOT32r, X86::EAX,
7731 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007732 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007733 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7734 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007735 X86::LCMPXCHG32, X86::MOV32rr,
7736 X86::NOT32r, X86::EAX,
7737 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007738 case X86::ATOMXOR32:
7739 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007740 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007741 X86::LCMPXCHG32, X86::MOV32rr,
7742 X86::NOT32r, X86::EAX,
7743 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007744 case X86::ATOMNAND32:
7745 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007746 X86::AND32ri, X86::MOV32rm,
7747 X86::LCMPXCHG32, X86::MOV32rr,
7748 X86::NOT32r, X86::EAX,
7749 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007750 case X86::ATOMMIN32:
7751 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7752 case X86::ATOMMAX32:
7753 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7754 case X86::ATOMUMIN32:
7755 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7756 case X86::ATOMUMAX32:
7757 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007758
7759 case X86::ATOMAND16:
7760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7761 X86::AND16ri, X86::MOV16rm,
7762 X86::LCMPXCHG16, X86::MOV16rr,
7763 X86::NOT16r, X86::AX,
7764 X86::GR16RegisterClass);
7765 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007766 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007767 X86::OR16ri, X86::MOV16rm,
7768 X86::LCMPXCHG16, X86::MOV16rr,
7769 X86::NOT16r, X86::AX,
7770 X86::GR16RegisterClass);
7771 case X86::ATOMXOR16:
7772 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7773 X86::XOR16ri, X86::MOV16rm,
7774 X86::LCMPXCHG16, X86::MOV16rr,
7775 X86::NOT16r, X86::AX,
7776 X86::GR16RegisterClass);
7777 case X86::ATOMNAND16:
7778 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7779 X86::AND16ri, X86::MOV16rm,
7780 X86::LCMPXCHG16, X86::MOV16rr,
7781 X86::NOT16r, X86::AX,
7782 X86::GR16RegisterClass, true);
7783 case X86::ATOMMIN16:
7784 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7785 case X86::ATOMMAX16:
7786 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7787 case X86::ATOMUMIN16:
7788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7789 case X86::ATOMUMAX16:
7790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7791
7792 case X86::ATOMAND8:
7793 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7794 X86::AND8ri, X86::MOV8rm,
7795 X86::LCMPXCHG8, X86::MOV8rr,
7796 X86::NOT8r, X86::AL,
7797 X86::GR8RegisterClass);
7798 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007799 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007800 X86::OR8ri, X86::MOV8rm,
7801 X86::LCMPXCHG8, X86::MOV8rr,
7802 X86::NOT8r, X86::AL,
7803 X86::GR8RegisterClass);
7804 case X86::ATOMXOR8:
7805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7806 X86::XOR8ri, X86::MOV8rm,
7807 X86::LCMPXCHG8, X86::MOV8rr,
7808 X86::NOT8r, X86::AL,
7809 X86::GR8RegisterClass);
7810 case X86::ATOMNAND8:
7811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7812 X86::AND8ri, X86::MOV8rm,
7813 X86::LCMPXCHG8, X86::MOV8rr,
7814 X86::NOT8r, X86::AL,
7815 X86::GR8RegisterClass, true);
7816 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007818 case X86::ATOMAND64:
7819 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007820 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007821 X86::LCMPXCHG64, X86::MOV64rr,
7822 X86::NOT64r, X86::RAX,
7823 X86::GR64RegisterClass);
7824 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007825 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7826 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007827 X86::LCMPXCHG64, X86::MOV64rr,
7828 X86::NOT64r, X86::RAX,
7829 X86::GR64RegisterClass);
7830 case X86::ATOMXOR64:
7831 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007832 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007833 X86::LCMPXCHG64, X86::MOV64rr,
7834 X86::NOT64r, X86::RAX,
7835 X86::GR64RegisterClass);
7836 case X86::ATOMNAND64:
7837 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7838 X86::AND64ri32, X86::MOV64rm,
7839 X86::LCMPXCHG64, X86::MOV64rr,
7840 X86::NOT64r, X86::RAX,
7841 X86::GR64RegisterClass, true);
7842 case X86::ATOMMIN64:
7843 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7844 case X86::ATOMMAX64:
7845 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7846 case X86::ATOMUMIN64:
7847 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7848 case X86::ATOMUMAX64:
7849 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007850
7851 // This group does 64-bit operations on a 32-bit host.
7852 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007853 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007854 X86::AND32rr, X86::AND32rr,
7855 X86::AND32ri, X86::AND32ri,
7856 false);
7857 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007858 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007859 X86::OR32rr, X86::OR32rr,
7860 X86::OR32ri, X86::OR32ri,
7861 false);
7862 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007863 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007864 X86::XOR32rr, X86::XOR32rr,
7865 X86::XOR32ri, X86::XOR32ri,
7866 false);
7867 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007868 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007869 X86::AND32rr, X86::AND32rr,
7870 X86::AND32ri, X86::AND32ri,
7871 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007872 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007873 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007874 X86::ADD32rr, X86::ADC32rr,
7875 X86::ADD32ri, X86::ADC32ri,
7876 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007877 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007878 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007879 X86::SUB32rr, X86::SBB32rr,
7880 X86::SUB32ri, X86::SBB32ri,
7881 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007882 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007883 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007884 X86::MOV32rr, X86::MOV32rr,
7885 X86::MOV32ri, X86::MOV32ri,
7886 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007887 }
7888}
7889
7890//===----------------------------------------------------------------------===//
7891// X86 Optimization Hooks
7892//===----------------------------------------------------------------------===//
7893
Dan Gohman475871a2008-07-27 21:46:04 +00007894void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007895 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007896 APInt &KnownZero,
7897 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007898 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007899 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007900 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007901 assert((Opc >= ISD::BUILTIN_OP_END ||
7902 Opc == ISD::INTRINSIC_WO_CHAIN ||
7903 Opc == ISD::INTRINSIC_W_CHAIN ||
7904 Opc == ISD::INTRINSIC_VOID) &&
7905 "Should use MaskedValueIsZero if you don't know whether Op"
7906 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007907
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007908 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007909 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007910 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007911 case X86ISD::ADD:
7912 case X86ISD::SUB:
7913 case X86ISD::SMUL:
7914 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007915 case X86ISD::INC:
7916 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007917 // These nodes' second result is a boolean.
7918 if (Op.getResNo() == 0)
7919 break;
7920 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007921 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007922 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7923 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007924 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007925 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007926}
Chris Lattner259e97c2006-01-31 19:43:35 +00007927
Evan Cheng206ee9d2006-07-07 08:33:52 +00007928/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007929/// node is a GlobalAddress + offset.
7930bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7931 GlobalValue* &GA, int64_t &Offset) const{
7932 if (N->getOpcode() == X86ISD::Wrapper) {
7933 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007934 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007935 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007936 return true;
7937 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007938 }
Evan Chengad4196b2008-05-12 19:56:52 +00007939 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007940}
7941
Evan Chengad4196b2008-05-12 19:56:52 +00007942static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7943 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007944 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007945 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007946 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007947 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007948 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007949 return false;
7950}
7951
Nate Begeman9008ca62009-04-27 18:41:29 +00007952static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007953 MVT EVT, LoadSDNode *&LDBase,
7954 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007955 SelectionDAG &DAG, MachineFrameInfo *MFI,
7956 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007957 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007958 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007959 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007960 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007961 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007962 return false;
7963 continue;
7964 }
7965
Dan Gohman475871a2008-07-27 21:46:04 +00007966 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007967 if (!Elt.getNode() ||
7968 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007969 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007970 if (!LDBase) {
7971 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007972 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007973 LDBase = cast<LoadSDNode>(Elt.getNode());
7974 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007975 continue;
7976 }
7977 if (Elt.getOpcode() == ISD::UNDEF)
7978 continue;
7979
Nate Begemanabc01992009-06-05 21:37:30 +00007980 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007981 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007982 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007983 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007984 }
7985 return true;
7986}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007987
7988/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7989/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7990/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007991/// order. In the case of v2i64, it will see if it can rewrite the
7992/// shuffle to be an appropriate build vector so it can take advantage of
7993// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007994static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007995 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007996 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007997 MVT VT = N->getValueType(0);
7998 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007999 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8000 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008001
Eli Friedman7a5e5552009-06-07 06:52:44 +00008002 if (VT.getSizeInBits() != 128)
8003 return SDValue();
8004
Mon P Wang1e955802009-04-03 02:43:30 +00008005 // Try to combine a vector_shuffle into a 128-bit load.
8006 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008007 LoadSDNode *LD = NULL;
8008 unsigned LastLoadedElt;
8009 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8010 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008011 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008012
Eli Friedman7a5e5552009-06-07 06:52:44 +00008013 if (LastLoadedElt == NumElems - 1) {
8014 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8015 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8016 LD->getSrcValue(), LD->getSrcValueOffset(),
8017 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008019 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008020 LD->isVolatile(), LD->getAlignment());
8021 } else if (NumElems == 4 && LastLoadedElt == 1) {
8022 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008023 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8024 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008025 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8026 }
8027 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008028}
Evan Chengd880b972008-05-09 21:53:03 +00008029
Chris Lattner83e6c992006-10-04 06:57:07 +00008030/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008031static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008032 const X86Subtarget *Subtarget) {
8033 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008034 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008035 // Get the LHS/RHS of the select.
8036 SDValue LHS = N->getOperand(1);
8037 SDValue RHS = N->getOperand(2);
8038
Chris Lattner83e6c992006-10-04 06:57:07 +00008039 // If we have SSE[12] support, try to form min/max nodes.
8040 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008041 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
8042 Cond.getOpcode() == ISD::SETCC) {
8043 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008044
Chris Lattner47b4ce82009-03-11 05:48:52 +00008045 unsigned Opcode = 0;
8046 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8047 switch (CC) {
8048 default: break;
8049 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8050 case ISD::SETULE:
8051 case ISD::SETLE:
8052 if (!UnsafeFPMath) break;
8053 // FALL THROUGH.
8054 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8055 case ISD::SETLT:
8056 Opcode = X86ISD::FMIN;
8057 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008058
Chris Lattner47b4ce82009-03-11 05:48:52 +00008059 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8060 case ISD::SETUGT:
8061 case ISD::SETGT:
8062 if (!UnsafeFPMath) break;
8063 // FALL THROUGH.
8064 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8065 case ISD::SETGE:
8066 Opcode = X86ISD::FMAX;
8067 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008068 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008069 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8070 switch (CC) {
8071 default: break;
8072 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8073 case ISD::SETUGT:
8074 case ISD::SETGT:
8075 if (!UnsafeFPMath) break;
8076 // FALL THROUGH.
8077 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8078 case ISD::SETGE:
8079 Opcode = X86ISD::FMIN;
8080 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008081
Chris Lattner47b4ce82009-03-11 05:48:52 +00008082 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8083 case ISD::SETULE:
8084 case ISD::SETLE:
8085 if (!UnsafeFPMath) break;
8086 // FALL THROUGH.
8087 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8088 case ISD::SETLT:
8089 Opcode = X86ISD::FMAX;
8090 break;
8091 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008092 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008093
Chris Lattner47b4ce82009-03-11 05:48:52 +00008094 if (Opcode)
8095 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008096 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008097
Chris Lattnerd1980a52009-03-12 06:52:53 +00008098 // If this is a select between two integer constants, try to do some
8099 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008100 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8101 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008102 // Don't do this for crazy integer types.
8103 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8104 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008105 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008106 bool NeedsCondInvert = false;
8107
Chris Lattnercee56e72009-03-13 05:53:31 +00008108 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008109 // Efficiently invertible.
8110 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8111 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8112 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8113 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008114 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008115 }
8116
8117 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008118 if (FalseC->getAPIntValue() == 0 &&
8119 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008120 if (NeedsCondInvert) // Invert the condition if needed.
8121 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8122 DAG.getConstant(1, Cond.getValueType()));
8123
8124 // Zero extend the condition if needed.
8125 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8126
Chris Lattnercee56e72009-03-13 05:53:31 +00008127 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008128 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8129 DAG.getConstant(ShAmt, MVT::i8));
8130 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008131
8132 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008133 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008134 if (NeedsCondInvert) // Invert the condition if needed.
8135 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8136 DAG.getConstant(1, Cond.getValueType()));
8137
8138 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008139 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8140 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008141 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008142 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008143 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008144
8145 // Optimize cases that will turn into an LEA instruction. This requires
8146 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8147 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8148 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8149 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8150
8151 bool isFastMultiplier = false;
8152 if (Diff < 10) {
8153 switch ((unsigned char)Diff) {
8154 default: break;
8155 case 1: // result = add base, cond
8156 case 2: // result = lea base( , cond*2)
8157 case 3: // result = lea base(cond, cond*2)
8158 case 4: // result = lea base( , cond*4)
8159 case 5: // result = lea base(cond, cond*4)
8160 case 8: // result = lea base( , cond*8)
8161 case 9: // result = lea base(cond, cond*8)
8162 isFastMultiplier = true;
8163 break;
8164 }
8165 }
8166
8167 if (isFastMultiplier) {
8168 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8169 if (NeedsCondInvert) // Invert the condition if needed.
8170 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8171 DAG.getConstant(1, Cond.getValueType()));
8172
8173 // Zero extend the condition if needed.
8174 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8175 Cond);
8176 // Scale the condition by the difference.
8177 if (Diff != 1)
8178 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8179 DAG.getConstant(Diff, Cond.getValueType()));
8180
8181 // Add the base if non-zero.
8182 if (FalseC->getAPIntValue() != 0)
8183 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8184 SDValue(FalseC, 0));
8185 return Cond;
8186 }
8187 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008188 }
8189 }
8190
Dan Gohman475871a2008-07-27 21:46:04 +00008191 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008192}
8193
Chris Lattnerd1980a52009-03-12 06:52:53 +00008194/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8195static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8196 TargetLowering::DAGCombinerInfo &DCI) {
8197 DebugLoc DL = N->getDebugLoc();
8198
8199 // If the flag operand isn't dead, don't touch this CMOV.
8200 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8201 return SDValue();
8202
8203 // If this is a select between two integer constants, try to do some
8204 // optimizations. Note that the operands are ordered the opposite of SELECT
8205 // operands.
8206 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8207 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8208 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8209 // larger than FalseC (the false value).
8210 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8211
8212 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8213 CC = X86::GetOppositeBranchCondition(CC);
8214 std::swap(TrueC, FalseC);
8215 }
8216
8217 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008218 // This is efficient for any integer data type (including i8/i16) and
8219 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008220 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8221 SDValue Cond = N->getOperand(3);
8222 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8223 DAG.getConstant(CC, MVT::i8), Cond);
8224
8225 // Zero extend the condition if needed.
8226 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8227
8228 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8229 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8230 DAG.getConstant(ShAmt, MVT::i8));
8231 if (N->getNumValues() == 2) // Dead flag value?
8232 return DCI.CombineTo(N, Cond, SDValue());
8233 return Cond;
8234 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008235
8236 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8237 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008238 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8239 SDValue Cond = N->getOperand(3);
8240 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8241 DAG.getConstant(CC, MVT::i8), Cond);
8242
8243 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008244 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8245 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008246 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8247 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008248
Chris Lattner97a29a52009-03-13 05:22:11 +00008249 if (N->getNumValues() == 2) // Dead flag value?
8250 return DCI.CombineTo(N, Cond, SDValue());
8251 return Cond;
8252 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008253
8254 // Optimize cases that will turn into an LEA instruction. This requires
8255 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8256 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8257 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8258 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8259
8260 bool isFastMultiplier = false;
8261 if (Diff < 10) {
8262 switch ((unsigned char)Diff) {
8263 default: break;
8264 case 1: // result = add base, cond
8265 case 2: // result = lea base( , cond*2)
8266 case 3: // result = lea base(cond, cond*2)
8267 case 4: // result = lea base( , cond*4)
8268 case 5: // result = lea base(cond, cond*4)
8269 case 8: // result = lea base( , cond*8)
8270 case 9: // result = lea base(cond, cond*8)
8271 isFastMultiplier = true;
8272 break;
8273 }
8274 }
8275
8276 if (isFastMultiplier) {
8277 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8278 SDValue Cond = N->getOperand(3);
8279 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8280 DAG.getConstant(CC, MVT::i8), Cond);
8281 // Zero extend the condition if needed.
8282 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8283 Cond);
8284 // Scale the condition by the difference.
8285 if (Diff != 1)
8286 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8287 DAG.getConstant(Diff, Cond.getValueType()));
8288
8289 // Add the base if non-zero.
8290 if (FalseC->getAPIntValue() != 0)
8291 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8292 SDValue(FalseC, 0));
8293 if (N->getNumValues() == 2) // Dead flag value?
8294 return DCI.CombineTo(N, Cond, SDValue());
8295 return Cond;
8296 }
8297 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008298 }
8299 }
8300 return SDValue();
8301}
8302
8303
Evan Cheng0b0cd912009-03-28 05:57:29 +00008304/// PerformMulCombine - Optimize a single multiply with constant into two
8305/// in order to implement it with two cheaper instructions, e.g.
8306/// LEA + SHL, LEA + LEA.
8307static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8308 TargetLowering::DAGCombinerInfo &DCI) {
8309 if (DAG.getMachineFunction().
8310 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8311 return SDValue();
8312
8313 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8314 return SDValue();
8315
8316 MVT VT = N->getValueType(0);
8317 if (VT != MVT::i64)
8318 return SDValue();
8319
8320 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8321 if (!C)
8322 return SDValue();
8323 uint64_t MulAmt = C->getZExtValue();
8324 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8325 return SDValue();
8326
8327 uint64_t MulAmt1 = 0;
8328 uint64_t MulAmt2 = 0;
8329 if ((MulAmt % 9) == 0) {
8330 MulAmt1 = 9;
8331 MulAmt2 = MulAmt / 9;
8332 } else if ((MulAmt % 5) == 0) {
8333 MulAmt1 = 5;
8334 MulAmt2 = MulAmt / 5;
8335 } else if ((MulAmt % 3) == 0) {
8336 MulAmt1 = 3;
8337 MulAmt2 = MulAmt / 3;
8338 }
8339 if (MulAmt2 &&
8340 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8341 DebugLoc DL = N->getDebugLoc();
8342
8343 if (isPowerOf2_64(MulAmt2) &&
8344 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8345 // If second multiplifer is pow2, issue it first. We want the multiply by
8346 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8347 // is an add.
8348 std::swap(MulAmt1, MulAmt2);
8349
8350 SDValue NewMul;
8351 if (isPowerOf2_64(MulAmt1))
8352 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8353 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8354 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008355 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008356 DAG.getConstant(MulAmt1, VT));
8357
8358 if (isPowerOf2_64(MulAmt2))
8359 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8360 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8361 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008362 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008363 DAG.getConstant(MulAmt2, VT));
8364
8365 // Do not add new nodes to DAG combiner worklist.
8366 DCI.CombineTo(N, NewMul, false);
8367 }
8368 return SDValue();
8369}
8370
8371
Nate Begeman740ab032009-01-26 00:52:55 +00008372/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8373/// when possible.
8374static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8375 const X86Subtarget *Subtarget) {
8376 // On X86 with SSE2 support, we can transform this to a vector shift if
8377 // all elements are shifted by the same amount. We can't do this in legalize
8378 // because the a constant vector is typically transformed to a constant pool
8379 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008380 if (!Subtarget->hasSSE2())
8381 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008382
Nate Begeman740ab032009-01-26 00:52:55 +00008383 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008384 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8385 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008386
Mon P Wang3becd092009-01-28 08:12:05 +00008387 SDValue ShAmtOp = N->getOperand(1);
8388 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008389 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008390 SDValue BaseShAmt;
8391 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8392 unsigned NumElts = VT.getVectorNumElements();
8393 unsigned i = 0;
8394 for (; i != NumElts; ++i) {
8395 SDValue Arg = ShAmtOp.getOperand(i);
8396 if (Arg.getOpcode() == ISD::UNDEF) continue;
8397 BaseShAmt = Arg;
8398 break;
8399 }
8400 for (; i != NumElts; ++i) {
8401 SDValue Arg = ShAmtOp.getOperand(i);
8402 if (Arg.getOpcode() == ISD::UNDEF) continue;
8403 if (Arg != BaseShAmt) {
8404 return SDValue();
8405 }
8406 }
8407 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008408 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8409 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8410 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008411 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008412 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008413
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008414 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008415 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008416 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008417 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008418
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008419 // The shift amount is identical so we can do a vector shift.
8420 SDValue ValOp = N->getOperand(0);
8421 switch (N->getOpcode()) {
8422 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008423 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008424 break;
8425 case ISD::SHL:
8426 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008427 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008428 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8429 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008430 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008432 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8433 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008434 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008436 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8437 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008438 break;
8439 case ISD::SRA:
8440 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008441 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008442 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8443 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008444 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008446 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8447 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008448 break;
8449 case ISD::SRL:
8450 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008451 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008452 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8453 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008454 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008455 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008456 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8457 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008458 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008460 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8461 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008462 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008463 }
8464 return SDValue();
8465}
8466
Chris Lattner149a4e52008-02-22 02:09:43 +00008467/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008468static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008469 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008470 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8471 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008472 // A preferable solution to the general problem is to figure out the right
8473 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008474
8475 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008476 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008477 MVT VT = St->getValue().getValueType();
8478 if (VT.getSizeInBits() != 64)
8479 return SDValue();
8480
Devang Patel578efa92009-06-05 21:57:13 +00008481 const Function *F = DAG.getMachineFunction().getFunction();
8482 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8483 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8484 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008485 if ((VT.isVector() ||
8486 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008487 isa<LoadSDNode>(St->getValue()) &&
8488 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8489 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008490 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008491 LoadSDNode *Ld = 0;
8492 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008493 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008494 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008495 // Must be a store of a load. We currently handle two cases: the load
8496 // is a direct child, and it's under an intervening TokenFactor. It is
8497 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008498 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008499 Ld = cast<LoadSDNode>(St->getChain());
8500 else if (St->getValue().hasOneUse() &&
8501 ChainVal->getOpcode() == ISD::TokenFactor) {
8502 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008503 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008504 TokenFactorIndex = i;
8505 Ld = cast<LoadSDNode>(St->getValue());
8506 } else
8507 Ops.push_back(ChainVal->getOperand(i));
8508 }
8509 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008510
Evan Cheng536e6672009-03-12 05:59:15 +00008511 if (!Ld || !ISD::isNormalLoad(Ld))
8512 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008513
Evan Cheng536e6672009-03-12 05:59:15 +00008514 // If this is not the MMX case, i.e. we are just turning i64 load/store
8515 // into f64 load/store, avoid the transformation if there are multiple
8516 // uses of the loaded value.
8517 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8518 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008519
Evan Cheng536e6672009-03-12 05:59:15 +00008520 DebugLoc LdDL = Ld->getDebugLoc();
8521 DebugLoc StDL = N->getDebugLoc();
8522 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8523 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8524 // pair instead.
8525 if (Subtarget->is64Bit() || F64IsLegal) {
8526 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8527 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8528 Ld->getBasePtr(), Ld->getSrcValue(),
8529 Ld->getSrcValueOffset(), Ld->isVolatile(),
8530 Ld->getAlignment());
8531 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008532 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008533 Ops.push_back(NewChain);
8534 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008535 Ops.size());
8536 }
Evan Cheng536e6672009-03-12 05:59:15 +00008537 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008538 St->getSrcValue(), St->getSrcValueOffset(),
8539 St->isVolatile(), St->getAlignment());
8540 }
Evan Cheng536e6672009-03-12 05:59:15 +00008541
8542 // Otherwise, lower to two pairs of 32-bit loads / stores.
8543 SDValue LoAddr = Ld->getBasePtr();
8544 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8545 DAG.getConstant(4, MVT::i32));
8546
8547 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8548 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8549 Ld->isVolatile(), Ld->getAlignment());
8550 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8551 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8552 Ld->isVolatile(),
8553 MinAlign(Ld->getAlignment(), 4));
8554
8555 SDValue NewChain = LoLd.getValue(1);
8556 if (TokenFactorIndex != -1) {
8557 Ops.push_back(LoLd);
8558 Ops.push_back(HiLd);
8559 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8560 Ops.size());
8561 }
8562
8563 LoAddr = St->getBasePtr();
8564 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8565 DAG.getConstant(4, MVT::i32));
8566
8567 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8568 St->getSrcValue(), St->getSrcValueOffset(),
8569 St->isVolatile(), St->getAlignment());
8570 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8571 St->getSrcValue(),
8572 St->getSrcValueOffset() + 4,
8573 St->isVolatile(),
8574 MinAlign(St->getAlignment(), 4));
8575 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008576 }
Dan Gohman475871a2008-07-27 21:46:04 +00008577 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008578}
8579
Chris Lattner6cf73262008-01-25 06:14:17 +00008580/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8581/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008582static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008583 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8584 // F[X]OR(0.0, x) -> x
8585 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008586 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8587 if (C->getValueAPF().isPosZero())
8588 return N->getOperand(1);
8589 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8590 if (C->getValueAPF().isPosZero())
8591 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008592 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008593}
8594
8595/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008596static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008597 // FAND(0.0, x) -> 0.0
8598 // FAND(x, 0.0) -> 0.0
8599 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8600 if (C->getValueAPF().isPosZero())
8601 return N->getOperand(0);
8602 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8603 if (C->getValueAPF().isPosZero())
8604 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008605 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008606}
8607
Dan Gohmane5af2d32009-01-29 01:59:02 +00008608static SDValue PerformBTCombine(SDNode *N,
8609 SelectionDAG &DAG,
8610 TargetLowering::DAGCombinerInfo &DCI) {
8611 // BT ignores high bits in the bit index operand.
8612 SDValue Op1 = N->getOperand(1);
8613 if (Op1.hasOneUse()) {
8614 unsigned BitWidth = Op1.getValueSizeInBits();
8615 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8616 APInt KnownZero, KnownOne;
8617 TargetLowering::TargetLoweringOpt TLO(DAG);
8618 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8619 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8620 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8621 DCI.CommitTargetLoweringOpt(TLO);
8622 }
8623 return SDValue();
8624}
Chris Lattner83e6c992006-10-04 06:57:07 +00008625
Eli Friedman7a5e5552009-06-07 06:52:44 +00008626static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8627 SDValue Op = N->getOperand(0);
8628 if (Op.getOpcode() == ISD::BIT_CONVERT)
8629 Op = Op.getOperand(0);
8630 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8631 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8632 VT.getVectorElementType().getSizeInBits() ==
8633 OpVT.getVectorElementType().getSizeInBits()) {
8634 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8635 }
8636 return SDValue();
8637}
8638
Owen Anderson99177002009-06-29 18:04:45 +00008639// On X86 and X86-64, atomic operations are lowered to locked instructions.
8640// Locked instructions, in turn, have implicit fence semantics (all memory
8641// operations are flushed before issuing the locked instruction, and the
8642// are not buffered), so we can fold away the common pattern of
8643// fence-atomic-fence.
8644static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8645 SDValue atomic = N->getOperand(0);
8646 switch (atomic.getOpcode()) {
8647 case ISD::ATOMIC_CMP_SWAP:
8648 case ISD::ATOMIC_SWAP:
8649 case ISD::ATOMIC_LOAD_ADD:
8650 case ISD::ATOMIC_LOAD_SUB:
8651 case ISD::ATOMIC_LOAD_AND:
8652 case ISD::ATOMIC_LOAD_OR:
8653 case ISD::ATOMIC_LOAD_XOR:
8654 case ISD::ATOMIC_LOAD_NAND:
8655 case ISD::ATOMIC_LOAD_MIN:
8656 case ISD::ATOMIC_LOAD_MAX:
8657 case ISD::ATOMIC_LOAD_UMIN:
8658 case ISD::ATOMIC_LOAD_UMAX:
8659 break;
8660 default:
8661 return SDValue();
8662 }
8663
8664 SDValue fence = atomic.getOperand(0);
8665 if (fence.getOpcode() != ISD::MEMBARRIER)
8666 return SDValue();
8667
8668 switch (atomic.getOpcode()) {
8669 case ISD::ATOMIC_CMP_SWAP:
8670 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8671 atomic.getOperand(1), atomic.getOperand(2),
8672 atomic.getOperand(3));
8673 case ISD::ATOMIC_SWAP:
8674 case ISD::ATOMIC_LOAD_ADD:
8675 case ISD::ATOMIC_LOAD_SUB:
8676 case ISD::ATOMIC_LOAD_AND:
8677 case ISD::ATOMIC_LOAD_OR:
8678 case ISD::ATOMIC_LOAD_XOR:
8679 case ISD::ATOMIC_LOAD_NAND:
8680 case ISD::ATOMIC_LOAD_MIN:
8681 case ISD::ATOMIC_LOAD_MAX:
8682 case ISD::ATOMIC_LOAD_UMIN:
8683 case ISD::ATOMIC_LOAD_UMAX:
8684 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8685 atomic.getOperand(1), atomic.getOperand(2));
8686 default:
8687 return SDValue();
8688 }
8689}
8690
Dan Gohman475871a2008-07-27 21:46:04 +00008691SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008692 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008693 SelectionDAG &DAG = DCI.DAG;
8694 switch (N->getOpcode()) {
8695 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008696 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008697 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008698 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008699 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008700 case ISD::SHL:
8701 case ISD::SRA:
8702 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008703 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008704 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008705 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8706 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008707 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008708 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008709 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008710 }
8711
Dan Gohman475871a2008-07-27 21:46:04 +00008712 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008713}
8714
Evan Cheng60c07e12006-07-05 22:17:51 +00008715//===----------------------------------------------------------------------===//
8716// X86 Inline Assembly Support
8717//===----------------------------------------------------------------------===//
8718
Chris Lattnerb8105652009-07-20 17:51:36 +00008719static bool LowerToBSwap(CallInst *CI) {
8720 // FIXME: this should verify that we are targetting a 486 or better. If not,
8721 // we will turn this bswap into something that will be lowered to logical ops
8722 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8723 // so don't worry about this.
8724
8725 // Verify this is a simple bswap.
8726 if (CI->getNumOperands() != 2 ||
8727 CI->getType() != CI->getOperand(1)->getType() ||
8728 !CI->getType()->isInteger())
8729 return false;
8730
8731 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8732 if (!Ty || Ty->getBitWidth() % 16 != 0)
8733 return false;
8734
8735 // Okay, we can do this xform, do so now.
8736 const Type *Tys[] = { Ty };
8737 Module *M = CI->getParent()->getParent()->getParent();
8738 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8739
8740 Value *Op = CI->getOperand(1);
8741 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8742
8743 CI->replaceAllUsesWith(Op);
8744 CI->eraseFromParent();
8745 return true;
8746}
8747
8748bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8749 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8750 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8751
8752 std::string AsmStr = IA->getAsmString();
8753
8754 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8755 std::vector<std::string> AsmPieces;
8756 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8757
8758 switch (AsmPieces.size()) {
8759 default: return false;
8760 case 1:
8761 AsmStr = AsmPieces[0];
8762 AsmPieces.clear();
8763 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8764
8765 // bswap $0
8766 if (AsmPieces.size() == 2 &&
8767 (AsmPieces[0] == "bswap" ||
8768 AsmPieces[0] == "bswapq" ||
8769 AsmPieces[0] == "bswapl") &&
8770 (AsmPieces[1] == "$0" ||
8771 AsmPieces[1] == "${0:q}")) {
8772 // No need to check constraints, nothing other than the equivalent of
8773 // "=r,0" would be valid here.
8774 return LowerToBSwap(CI);
8775 }
8776 // rorw $$8, ${0:w} --> llvm.bswap.i16
8777 if (CI->getType() == Type::Int16Ty &&
8778 AsmPieces.size() == 3 &&
8779 AsmPieces[0] == "rorw" &&
8780 AsmPieces[1] == "$$8," &&
8781 AsmPieces[2] == "${0:w}" &&
8782 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8783 return LowerToBSwap(CI);
8784 }
8785 break;
8786 case 3:
8787 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8788 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8789 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8790 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8791 std::vector<std::string> Words;
8792 SplitString(AsmPieces[0], Words, " \t");
8793 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8794 Words.clear();
8795 SplitString(AsmPieces[1], Words, " \t");
8796 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8797 Words.clear();
8798 SplitString(AsmPieces[2], Words, " \t,");
8799 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8800 Words[2] == "%edx") {
8801 return LowerToBSwap(CI);
8802 }
8803 }
8804 }
8805 }
8806 break;
8807 }
8808 return false;
8809}
8810
8811
8812
Chris Lattnerf4dff842006-07-11 02:54:03 +00008813/// getConstraintType - Given a constraint letter, return the type of
8814/// constraint it is for this target.
8815X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008816X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8817 if (Constraint.size() == 1) {
8818 switch (Constraint[0]) {
8819 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008820 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008821 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008822 case 'r':
8823 case 'R':
8824 case 'l':
8825 case 'q':
8826 case 'Q':
8827 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008828 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008829 case 'Y':
8830 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008831 case 'e':
8832 case 'Z':
8833 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008834 default:
8835 break;
8836 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008837 }
Chris Lattner4234f572007-03-25 02:14:49 +00008838 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008839}
8840
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008841/// LowerXConstraint - try to replace an X constraint, which matches anything,
8842/// with another that has more specific requirements based on the type of the
8843/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008844const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008845LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008846 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8847 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008848 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008849 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008850 return "Y";
8851 if (Subtarget->hasSSE1())
8852 return "x";
8853 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008854
Chris Lattner5e764232008-04-26 23:02:14 +00008855 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008856}
8857
Chris Lattner48884cd2007-08-25 00:47:38 +00008858/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8859/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008860void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008861 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008862 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008863 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008864 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008865 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008866
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008867 switch (Constraint) {
8868 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008869 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008870 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008871 if (C->getZExtValue() <= 31) {
8872 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008873 break;
8874 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008875 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008876 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008877 case 'J':
8878 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008879 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008880 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8881 break;
8882 }
8883 }
8884 return;
8885 case 'K':
8886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008887 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008888 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8889 break;
8890 }
8891 }
8892 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008893 case 'N':
8894 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008895 if (C->getZExtValue() <= 255) {
8896 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008897 break;
8898 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008899 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008900 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008901 case 'e': {
8902 // 32-bit signed value
8903 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8904 const ConstantInt *CI = C->getConstantIntValue();
8905 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8906 // Widen to 64 bits here to get it sign extended.
8907 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8908 break;
8909 }
8910 // FIXME gcc accepts some relocatable values here too, but only in certain
8911 // memory models; it's complicated.
8912 }
8913 return;
8914 }
8915 case 'Z': {
8916 // 32-bit unsigned value
8917 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8918 const ConstantInt *CI = C->getConstantIntValue();
8919 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8920 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8921 break;
8922 }
8923 }
8924 // FIXME gcc accepts some relocatable values here too, but only in certain
8925 // memory models; it's complicated.
8926 return;
8927 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008928 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008929 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008930 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008931 // Widen to 64 bits here to get it sign extended.
8932 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008933 break;
8934 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008935
Chris Lattnerdc43a882007-05-03 16:52:29 +00008936 // If we are in non-pic codegen mode, we allow the address of a global (with
8937 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008938 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008939 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008940
Chris Lattner49921962009-05-08 18:23:14 +00008941 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8942 while (1) {
8943 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8944 Offset += GA->getOffset();
8945 break;
8946 } else if (Op.getOpcode() == ISD::ADD) {
8947 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8948 Offset += C->getZExtValue();
8949 Op = Op.getOperand(0);
8950 continue;
8951 }
8952 } else if (Op.getOpcode() == ISD::SUB) {
8953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8954 Offset += -C->getZExtValue();
8955 Op = Op.getOperand(0);
8956 continue;
8957 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008958 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008959
Chris Lattner49921962009-05-08 18:23:14 +00008960 // Otherwise, this isn't something we can handle, reject it.
8961 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008962 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008963
Chris Lattner36c25012009-07-10 07:34:39 +00008964 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008965 // If we require an extra load to get this address, as in PIC mode, we
8966 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008967 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8968 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008969 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008970
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008971 if (hasMemory)
8972 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8973 else
8974 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008975 Result = Op;
8976 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008977 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008978 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008979
Gabor Greifba36cb52008-08-28 21:40:38 +00008980 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008981 Ops.push_back(Result);
8982 return;
8983 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008984 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8985 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008986}
8987
Chris Lattner259e97c2006-01-31 19:43:35 +00008988std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008989getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008990 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008991 if (Constraint.size() == 1) {
8992 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008993 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008994 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008995 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8996 if (Subtarget->is64Bit()) {
8997 if (VT == MVT::i32)
8998 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8999 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9000 X86::R10D,X86::R11D,X86::R12D,
9001 X86::R13D,X86::R14D,X86::R15D,
9002 X86::EBP, X86::ESP, 0);
9003 else if (VT == MVT::i16)
9004 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9005 X86::SI, X86::DI, X86::R8W,X86::R9W,
9006 X86::R10W,X86::R11W,X86::R12W,
9007 X86::R13W,X86::R14W,X86::R15W,
9008 X86::BP, X86::SP, 0);
9009 else if (VT == MVT::i8)
9010 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9011 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9012 X86::R10B,X86::R11B,X86::R12B,
9013 X86::R13B,X86::R14B,X86::R15B,
9014 X86::BPL, X86::SPL, 0);
9015
9016 else if (VT == MVT::i64)
9017 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9018 X86::RSI, X86::RDI, X86::R8, X86::R9,
9019 X86::R10, X86::R11, X86::R12,
9020 X86::R13, X86::R14, X86::R15,
9021 X86::RBP, X86::RSP, 0);
9022
9023 break;
9024 }
9025 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009026 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009027 if (VT == MVT::i32)
9028 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
9029 else if (VT == MVT::i16)
9030 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
9031 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009032 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00009033 else if (VT == MVT::i64)
9034 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9035 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009036 }
9037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009038
Chris Lattner1efa40f2006-02-22 00:56:39 +00009039 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009040}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009041
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009042std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009043X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00009044 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009045 // First, see if this is a constraint that directly corresponds to an LLVM
9046 // register class.
9047 if (Constraint.size() == 1) {
9048 // GCC Constraint Letters
9049 switch (Constraint[0]) {
9050 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009051 case 'r': // GENERAL_REGS
9052 case 'R': // LEGACY_REGS
9053 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009054 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009055 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009056 if (VT == MVT::i16)
9057 return std::make_pair(0U, X86::GR16RegisterClass);
9058 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009059 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009060 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009061 case 'f': // FP Stack registers.
9062 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9063 // value to the correct fpstack register class.
9064 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9065 return std::make_pair(0U, X86::RFP32RegisterClass);
9066 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9067 return std::make_pair(0U, X86::RFP64RegisterClass);
9068 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009069 case 'y': // MMX_REGS if MMX allowed.
9070 if (!Subtarget->hasMMX()) break;
9071 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009072 case 'Y': // SSE_REGS if SSE2 allowed
9073 if (!Subtarget->hasSSE2()) break;
9074 // FALL THROUGH.
9075 case 'x': // SSE_REGS if SSE1 allowed
9076 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009077
9078 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009079 default: break;
9080 // Scalar SSE types.
9081 case MVT::f32:
9082 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009083 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009084 case MVT::f64:
9085 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009086 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009087 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009088 case MVT::v16i8:
9089 case MVT::v8i16:
9090 case MVT::v4i32:
9091 case MVT::v2i64:
9092 case MVT::v4f32:
9093 case MVT::v2f64:
9094 return std::make_pair(0U, X86::VR128RegisterClass);
9095 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009096 break;
9097 }
9098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009099
Chris Lattnerf76d1802006-07-31 23:26:50 +00009100 // Use the default implementation in TargetLowering to convert the register
9101 // constraint into a member of a register class.
9102 std::pair<unsigned, const TargetRegisterClass*> Res;
9103 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009104
9105 // Not found as a standard register?
9106 if (Res.second == 0) {
9107 // GCC calls "st(0)" just plain "st".
9108 if (StringsEqualNoCase("{st}", Constraint)) {
9109 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009110 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009111 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009112 // 'A' means EAX + EDX.
9113 if (Constraint == "A") {
9114 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009115 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009116 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009117 return Res;
9118 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009119
Chris Lattnerf76d1802006-07-31 23:26:50 +00009120 // Otherwise, check to see if this is a register class of the wrong value
9121 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9122 // turn into {ax},{dx}.
9123 if (Res.second->hasType(VT))
9124 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009125
Chris Lattnerf76d1802006-07-31 23:26:50 +00009126 // All of the single-register GCC register classes map their values onto
9127 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9128 // really want an 8-bit or 32-bit register, map to the appropriate register
9129 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009130 if (Res.second == X86::GR16RegisterClass) {
9131 if (VT == MVT::i8) {
9132 unsigned DestReg = 0;
9133 switch (Res.first) {
9134 default: break;
9135 case X86::AX: DestReg = X86::AL; break;
9136 case X86::DX: DestReg = X86::DL; break;
9137 case X86::CX: DestReg = X86::CL; break;
9138 case X86::BX: DestReg = X86::BL; break;
9139 }
9140 if (DestReg) {
9141 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009142 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009143 }
9144 } else if (VT == MVT::i32) {
9145 unsigned DestReg = 0;
9146 switch (Res.first) {
9147 default: break;
9148 case X86::AX: DestReg = X86::EAX; break;
9149 case X86::DX: DestReg = X86::EDX; break;
9150 case X86::CX: DestReg = X86::ECX; break;
9151 case X86::BX: DestReg = X86::EBX; break;
9152 case X86::SI: DestReg = X86::ESI; break;
9153 case X86::DI: DestReg = X86::EDI; break;
9154 case X86::BP: DestReg = X86::EBP; break;
9155 case X86::SP: DestReg = X86::ESP; break;
9156 }
9157 if (DestReg) {
9158 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009159 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009160 }
9161 } else if (VT == MVT::i64) {
9162 unsigned DestReg = 0;
9163 switch (Res.first) {
9164 default: break;
9165 case X86::AX: DestReg = X86::RAX; break;
9166 case X86::DX: DestReg = X86::RDX; break;
9167 case X86::CX: DestReg = X86::RCX; break;
9168 case X86::BX: DestReg = X86::RBX; break;
9169 case X86::SI: DestReg = X86::RSI; break;
9170 case X86::DI: DestReg = X86::RDI; break;
9171 case X86::BP: DestReg = X86::RBP; break;
9172 case X86::SP: DestReg = X86::RSP; break;
9173 }
9174 if (DestReg) {
9175 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009176 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009177 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009178 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009179 } else if (Res.second == X86::FR32RegisterClass ||
9180 Res.second == X86::FR64RegisterClass ||
9181 Res.second == X86::VR128RegisterClass) {
9182 // Handle references to XMM physical registers that got mapped into the
9183 // wrong class. This can happen with constraints like {xmm0} where the
9184 // target independent register mapper will just pick the first match it can
9185 // find, ignoring the required type.
9186 if (VT == MVT::f32)
9187 Res.second = X86::FR32RegisterClass;
9188 else if (VT == MVT::f64)
9189 Res.second = X86::FR64RegisterClass;
9190 else if (X86::VR128RegisterClass->hasType(VT))
9191 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009192 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009193
Chris Lattnerf76d1802006-07-31 23:26:50 +00009194 return Res;
9195}
Mon P Wang0c397192008-10-30 08:01:45 +00009196
9197//===----------------------------------------------------------------------===//
9198// X86 Widen vector type
9199//===----------------------------------------------------------------------===//
9200
9201/// getWidenVectorType: given a vector type, returns the type to widen
9202/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9203/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009204/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009205/// scalarizing vs using the wider vector type.
9206
Dan Gohmanc13cf132009-01-15 17:34:08 +00009207MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009208 assert(VT.isVector());
9209 if (isTypeLegal(VT))
9210 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009211
Mon P Wang0c397192008-10-30 08:01:45 +00009212 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9213 // type based on element type. This would speed up our search (though
9214 // it may not be worth it since the size of the list is relatively
9215 // small).
9216 MVT EltVT = VT.getVectorElementType();
9217 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009218
Mon P Wang0c397192008-10-30 08:01:45 +00009219 // On X86, it make sense to widen any vector wider than 1
9220 if (NElts <= 1)
9221 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009222
9223 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009224 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9225 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009226
9227 if (isTypeLegal(SVT) &&
9228 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009229 SVT.getVectorNumElements() > NElts)
9230 return SVT;
9231 }
9232 return MVT::Other;
9233}