Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===-- DelaySlotFiller.cpp - SPARC delay slot filler ---------------------===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 10 | // This is a simple local pass that attempts to fill delay slots with useful |
| 11 | // instructions. If no instructions can be moved into the delay slot, then a |
| 12 | // NOP is placed. |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "delay-slot-filler" |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 16 | #include "Sparc.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/SmallSet.h" |
| 18 | #include "llvm/ADT/Statistic.h" |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 21 | #include "llvm/Support/CommandLine.h" |
Brian Gaeke | 870248b | 2004-09-30 04:04:47 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetInstrInfo.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetMachine.h" |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetRegisterInfo.h" |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 25 | |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 28 | STATISTIC(FilledSlots, "Number of delay slots filled"); |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 29 | |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 30 | static cl::opt<bool> DisableDelaySlotFiller( |
| 31 | "disable-sparc-delay-filler", |
| 32 | cl::init(false), |
| 33 | cl::desc("Disable the Sparc delay slot filler."), |
| 34 | cl::Hidden); |
| 35 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 36 | namespace { |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 37 | struct Filler : public MachineFunctionPass { |
| 38 | /// Target machine description which we query for reg. names, data |
| 39 | /// layout, etc. |
| 40 | /// |
| 41 | TargetMachine &TM; |
| 42 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 43 | static char ID; |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 44 | Filler(TargetMachine &tm) |
Bill Wendling | c1dcb8d | 2013-06-07 20:35:25 +0000 | [diff] [blame] | 45 | : MachineFunctionPass(ID), TM(tm) { } |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 46 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 47 | virtual const char *getPassName() const { |
| 48 | return "SPARC Delay Slot Filler"; |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 49 | } |
| 50 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 51 | bool runOnMachineBasicBlock(MachineBasicBlock &MBB); |
| 52 | bool runOnMachineFunction(MachineFunction &F) { |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 53 | bool Changed = false; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 54 | for (MachineFunction::iterator FI = F.begin(), FE = F.end(); |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 55 | FI != FE; ++FI) |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 56 | Changed |= runOnMachineBasicBlock(*FI); |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 57 | return Changed; |
| 58 | } |
| 59 | |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 60 | bool isDelayFiller(MachineBasicBlock &MBB, |
| 61 | MachineBasicBlock::iterator candidate); |
| 62 | |
Venkatraman Govindaraju | d6b4caf | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 63 | void insertCallDefsUses(MachineBasicBlock::iterator MI, |
| 64 | SmallSet<unsigned, 32>& RegDefs, |
| 65 | SmallSet<unsigned, 32>& RegUses); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 66 | |
| 67 | void insertDefsUses(MachineBasicBlock::iterator MI, |
| 68 | SmallSet<unsigned, 32>& RegDefs, |
| 69 | SmallSet<unsigned, 32>& RegUses); |
| 70 | |
| 71 | bool IsRegInSet(SmallSet<unsigned, 32>& RegSet, |
| 72 | unsigned Reg); |
| 73 | |
| 74 | bool delayHasHazard(MachineBasicBlock::iterator candidate, |
| 75 | bool &sawLoad, bool &sawStore, |
| 76 | SmallSet<unsigned, 32> &RegDefs, |
| 77 | SmallSet<unsigned, 32> &RegUses); |
| 78 | |
| 79 | MachineBasicBlock::iterator |
| 80 | findDelayInstr(MachineBasicBlock &MBB, MachineBasicBlock::iterator slot); |
| 81 | |
Venkatraman Govindaraju | 58269b9 | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 82 | bool needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 83 | |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 84 | bool tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB, |
| 85 | MachineBasicBlock::iterator MBBI); |
| 86 | |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 87 | }; |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 88 | char Filler::ID = 0; |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 89 | } // end of anonymous namespace |
| 90 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 91 | /// createSparcDelaySlotFillerPass - Returns a pass that fills in delay |
| 92 | /// slots in Sparc MachineFunctions |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 93 | /// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 94 | FunctionPass *llvm::createSparcDelaySlotFillerPass(TargetMachine &tm) { |
| 95 | return new Filler(tm); |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 96 | } |
| 97 | |
Venkatraman Govindaraju | 58269b9 | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 98 | |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 99 | /// runOnMachineBasicBlock - Fill in delay slots for the given basic block. |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 100 | /// We assume there is only one delay slot per delayed instruction. |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 101 | /// |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 102 | bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) { |
Brian Gaeke | 0f51cc1 | 2004-04-07 04:05:12 +0000 | [diff] [blame] | 103 | bool Changed = false; |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 104 | |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 105 | for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) { |
| 106 | MachineBasicBlock::iterator MI = I; |
| 107 | ++I; |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 108 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 109 | // If MI is restore, try combining it with previous inst. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 110 | if (!DisableDelaySlotFiller && |
| 111 | (MI->getOpcode() == SP::RESTORErr |
| 112 | || MI->getOpcode() == SP::RESTOREri)) { |
| 113 | Changed |= tryCombineRestoreWithPrevInst(MBB, MI); |
| 114 | continue; |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 115 | } |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 116 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 117 | // If MI has no delay slot, skip. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 118 | if (!MI->hasDelaySlot()) |
| 119 | continue; |
| 120 | |
| 121 | MachineBasicBlock::iterator D = MBB.end(); |
| 122 | |
| 123 | if (!DisableDelaySlotFiller) |
| 124 | D = findDelayInstr(MBB, MI); |
| 125 | |
| 126 | ++FilledSlots; |
| 127 | Changed = true; |
| 128 | |
Bill Wendling | c1dcb8d | 2013-06-07 20:35:25 +0000 | [diff] [blame] | 129 | const TargetInstrInfo *TII = TM.getInstrInfo(); |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 130 | if (D == MBB.end()) |
| 131 | BuildMI(MBB, I, MI->getDebugLoc(), TII->get(SP::NOP)); |
| 132 | else |
| 133 | MBB.splice(I, &MBB, D); |
| 134 | |
| 135 | unsigned structSize = 0; |
| 136 | if (needsUnimp(MI, structSize)) { |
| 137 | MachineBasicBlock::iterator J = MI; |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 138 | ++J; // skip the delay filler. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 139 | assert (J != MBB.end() && "MI needs a delay instruction."); |
| 140 | BuildMI(MBB, ++J, I->getDebugLoc(), |
| 141 | TII->get(SP::UNIMP)).addImm(structSize); |
| 142 | } |
| 143 | } |
Brian Gaeke | 0f51cc1 | 2004-04-07 04:05:12 +0000 | [diff] [blame] | 144 | return Changed; |
Brian Gaeke | 2011710 | 2004-04-06 23:21:45 +0000 | [diff] [blame] | 145 | } |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 146 | |
| 147 | MachineBasicBlock::iterator |
| 148 | Filler::findDelayInstr(MachineBasicBlock &MBB, |
| 149 | MachineBasicBlock::iterator slot) |
| 150 | { |
| 151 | SmallSet<unsigned, 32> RegDefs; |
| 152 | SmallSet<unsigned, 32> RegUses; |
| 153 | bool sawLoad = false; |
| 154 | bool sawStore = false; |
| 155 | |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 156 | if (slot == MBB.begin()) |
| 157 | return MBB.end(); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 158 | |
| 159 | if (slot->getOpcode() == SP::RET) |
| 160 | return MBB.end(); |
| 161 | |
| 162 | if (slot->getOpcode() == SP::RETL) { |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 163 | MachineBasicBlock::iterator J = slot; |
| 164 | --J; |
| 165 | |
| 166 | if (J->getOpcode() == SP::RESTORErr |
| 167 | || J->getOpcode() == SP::RESTOREri) { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 168 | // change retl to ret. |
Bill Wendling | c1dcb8d | 2013-06-07 20:35:25 +0000 | [diff] [blame] | 169 | slot->setDesc(TM.getInstrInfo()->get(SP::RET)); |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 170 | return J; |
| 171 | } |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 172 | } |
| 173 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 174 | // Call's delay filler can def some of call's uses. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 175 | if (slot->isCall()) |
Venkatraman Govindaraju | d6b4caf | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 176 | insertCallDefsUses(slot, RegDefs, RegUses); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 177 | else |
| 178 | insertDefsUses(slot, RegDefs, RegUses); |
| 179 | |
| 180 | bool done = false; |
| 181 | |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 182 | MachineBasicBlock::iterator I = slot; |
| 183 | |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 184 | while (!done) { |
| 185 | done = (I == MBB.begin()); |
| 186 | |
| 187 | if (!done) |
| 188 | --I; |
| 189 | |
| 190 | // skip debug value |
| 191 | if (I->isDebugValue()) |
| 192 | continue; |
| 193 | |
| 194 | |
| 195 | if (I->hasUnmodeledSideEffects() |
| 196 | || I->isInlineAsm() |
| 197 | || I->isLabel() |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 198 | || I->hasDelaySlot() |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 199 | || isDelayFiller(MBB, I)) |
| 200 | break; |
| 201 | |
| 202 | if (delayHasHazard(I, sawLoad, sawStore, RegDefs, RegUses)) { |
| 203 | insertDefsUses(I, RegDefs, RegUses); |
| 204 | continue; |
| 205 | } |
| 206 | |
| 207 | return I; |
| 208 | } |
| 209 | return MBB.end(); |
| 210 | } |
| 211 | |
| 212 | bool Filler::delayHasHazard(MachineBasicBlock::iterator candidate, |
| 213 | bool &sawLoad, |
| 214 | bool &sawStore, |
| 215 | SmallSet<unsigned, 32> &RegDefs, |
| 216 | SmallSet<unsigned, 32> &RegUses) |
| 217 | { |
| 218 | |
Venkatraman Govindaraju | cc5bd4a | 2011-02-12 19:02:33 +0000 | [diff] [blame] | 219 | if (candidate->isImplicitDef() || candidate->isKill()) |
| 220 | return true; |
| 221 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 222 | if (candidate->mayLoad()) { |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 223 | sawLoad = true; |
| 224 | if (sawStore) |
| 225 | return true; |
| 226 | } |
| 227 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 228 | if (candidate->mayStore()) { |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 229 | if (sawStore) |
| 230 | return true; |
| 231 | sawStore = true; |
| 232 | if (sawLoad) |
| 233 | return true; |
| 234 | } |
| 235 | |
| 236 | for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) { |
| 237 | const MachineOperand &MO = candidate->getOperand(i); |
| 238 | if (!MO.isReg()) |
| 239 | continue; // skip |
| 240 | |
| 241 | unsigned Reg = MO.getReg(); |
| 242 | |
| 243 | if (MO.isDef()) { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 244 | // check whether Reg is defined or used before delay slot. |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 245 | if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg)) |
| 246 | return true; |
| 247 | } |
| 248 | if (MO.isUse()) { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 249 | // check whether Reg is defined before delay slot. |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 250 | if (IsRegInSet(RegDefs, Reg)) |
| 251 | return true; |
| 252 | } |
| 253 | } |
| 254 | return false; |
| 255 | } |
| 256 | |
| 257 | |
Venkatraman Govindaraju | d6b4caf | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 258 | void Filler::insertCallDefsUses(MachineBasicBlock::iterator MI, |
| 259 | SmallSet<unsigned, 32>& RegDefs, |
| 260 | SmallSet<unsigned, 32>& RegUses) |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 261 | { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 262 | // Call defines o7, which is visible to the instruction in delay slot. |
Venkatraman Govindaraju | d6b4caf | 2013-05-16 23:53:29 +0000 | [diff] [blame] | 263 | RegDefs.insert(SP::O7); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 264 | |
| 265 | switch(MI->getOpcode()) { |
| 266 | default: llvm_unreachable("Unknown opcode."); |
| 267 | case SP::CALL: break; |
| 268 | case SP::JMPLrr: |
| 269 | case SP::JMPLri: |
| 270 | assert(MI->getNumOperands() >= 2); |
| 271 | const MachineOperand &Reg = MI->getOperand(0); |
| 272 | assert(Reg.isReg() && "JMPL first operand is not a register."); |
| 273 | assert(Reg.isUse() && "JMPL first operand is not a use."); |
| 274 | RegUses.insert(Reg.getReg()); |
| 275 | |
| 276 | const MachineOperand &RegOrImm = MI->getOperand(1); |
| 277 | if (RegOrImm.isImm()) |
| 278 | break; |
| 279 | assert(RegOrImm.isReg() && "JMPLrr second operand is not a register."); |
| 280 | assert(RegOrImm.isUse() && "JMPLrr second operand is not a use."); |
| 281 | RegUses.insert(RegOrImm.getReg()); |
| 282 | break; |
| 283 | } |
| 284 | } |
| 285 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 286 | // Insert Defs and Uses of MI into the sets RegDefs and RegUses. |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 287 | void Filler::insertDefsUses(MachineBasicBlock::iterator MI, |
| 288 | SmallSet<unsigned, 32>& RegDefs, |
| 289 | SmallSet<unsigned, 32>& RegUses) |
| 290 | { |
| 291 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 292 | const MachineOperand &MO = MI->getOperand(i); |
| 293 | if (!MO.isReg()) |
| 294 | continue; |
| 295 | |
| 296 | unsigned Reg = MO.getReg(); |
| 297 | if (Reg == 0) |
| 298 | continue; |
| 299 | if (MO.isDef()) |
| 300 | RegDefs.insert(Reg); |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 301 | if (MO.isUse()) { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 302 | // Implicit register uses of retl are return values and |
| 303 | // retl does not use them. |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 304 | if (MO.isImplicit() && MI->getOpcode() == SP::RETL) |
| 305 | continue; |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 306 | RegUses.insert(Reg); |
Venkatraman Govindaraju | 5300869 | 2013-05-29 04:46:31 +0000 | [diff] [blame] | 307 | } |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 308 | } |
| 309 | } |
| 310 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 311 | // returns true if the Reg or its alias is in the RegSet. |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 312 | bool Filler::IsRegInSet(SmallSet<unsigned, 32>& RegSet, unsigned Reg) |
| 313 | { |
Jakob Stoklund Olesen | f152fe8 | 2012-06-01 20:36:54 +0000 | [diff] [blame] | 314 | // Check Reg and all aliased Registers. |
| 315 | for (MCRegAliasIterator AI(Reg, TM.getRegisterInfo(), true); |
| 316 | AI.isValid(); ++AI) |
| 317 | if (RegSet.count(*AI)) |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 318 | return true; |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 319 | return false; |
| 320 | } |
| 321 | |
| 322 | // return true if the candidate is a delay filler. |
| 323 | bool Filler::isDelayFiller(MachineBasicBlock &MBB, |
| 324 | MachineBasicBlock::iterator candidate) |
| 325 | { |
| 326 | if (candidate == MBB.begin()) |
| 327 | return false; |
Venkatraman Govindaraju | 58269b9 | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 328 | if (candidate->getOpcode() == SP::UNIMP) |
| 329 | return true; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 330 | --candidate; |
| 331 | return candidate->hasDelaySlot(); |
Venkatraman Govindaraju | 71e39da | 2011-01-20 05:08:26 +0000 | [diff] [blame] | 332 | } |
Venkatraman Govindaraju | 58269b9 | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 333 | |
| 334 | bool Filler::needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize) |
| 335 | { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 336 | if (!I->isCall()) |
Venkatraman Govindaraju | 58269b9 | 2011-02-21 03:42:44 +0000 | [diff] [blame] | 337 | return false; |
| 338 | |
| 339 | unsigned structSizeOpNum = 0; |
| 340 | switch (I->getOpcode()) { |
| 341 | default: llvm_unreachable("Unknown call opcode."); |
| 342 | case SP::CALL: structSizeOpNum = 1; break; |
| 343 | case SP::JMPLrr: |
| 344 | case SP::JMPLri: structSizeOpNum = 2; break; |
| 345 | } |
| 346 | |
| 347 | const MachineOperand &MO = I->getOperand(structSizeOpNum); |
| 348 | if (!MO.isImm()) |
| 349 | return false; |
| 350 | StructSize = MO.getImm(); |
| 351 | return true; |
| 352 | } |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 353 | |
| 354 | static bool combineRestoreADD(MachineBasicBlock::iterator RestoreMI, |
| 355 | MachineBasicBlock::iterator AddMI, |
| 356 | const TargetInstrInfo *TII) |
| 357 | { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 358 | // Before: add <op0>, <op1>, %i[0-7] |
| 359 | // restore %g0, %g0, %i[0-7] |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 360 | // |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 361 | // After : restore <op0>, <op1>, %o[0-7] |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 362 | |
| 363 | unsigned reg = AddMI->getOperand(0).getReg(); |
| 364 | if (reg < SP::I0 || reg > SP::I7) |
| 365 | return false; |
| 366 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 367 | // Erase RESTORE. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 368 | RestoreMI->eraseFromParent(); |
| 369 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 370 | // Change ADD to RESTORE. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 371 | AddMI->setDesc(TII->get((AddMI->getOpcode() == SP::ADDrr) |
| 372 | ? SP::RESTORErr |
| 373 | : SP::RESTOREri)); |
| 374 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 375 | // Map the destination register. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 376 | AddMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 377 | |
| 378 | return true; |
| 379 | } |
| 380 | |
| 381 | static bool combineRestoreOR(MachineBasicBlock::iterator RestoreMI, |
| 382 | MachineBasicBlock::iterator OrMI, |
| 383 | const TargetInstrInfo *TII) |
| 384 | { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 385 | // Before: or <op0>, <op1>, %i[0-7] |
| 386 | // restore %g0, %g0, %i[0-7] |
| 387 | // and <op0> or <op1> is zero, |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 388 | // |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 389 | // After : restore <op0>, <op1>, %o[0-7] |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 390 | |
| 391 | unsigned reg = OrMI->getOperand(0).getReg(); |
| 392 | if (reg < SP::I0 || reg > SP::I7) |
| 393 | return false; |
| 394 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 395 | // check whether it is a copy. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 396 | if (OrMI->getOpcode() == SP::ORrr |
| 397 | && OrMI->getOperand(1).getReg() != SP::G0 |
| 398 | && OrMI->getOperand(2).getReg() != SP::G0) |
| 399 | return false; |
| 400 | |
| 401 | if (OrMI->getOpcode() == SP::ORri |
| 402 | && OrMI->getOperand(1).getReg() != SP::G0 |
| 403 | && (!OrMI->getOperand(2).isImm() || OrMI->getOperand(2).getImm() != 0)) |
| 404 | return false; |
| 405 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 406 | // Erase RESTORE. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 407 | RestoreMI->eraseFromParent(); |
| 408 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 409 | // Change OR to RESTORE. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 410 | OrMI->setDesc(TII->get((OrMI->getOpcode() == SP::ORrr) |
| 411 | ? SP::RESTORErr |
| 412 | : SP::RESTOREri)); |
| 413 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 414 | // Map the destination register. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 415 | OrMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 416 | |
| 417 | return true; |
| 418 | } |
| 419 | |
| 420 | static bool combineRestoreSETHIi(MachineBasicBlock::iterator RestoreMI, |
| 421 | MachineBasicBlock::iterator SetHiMI, |
| 422 | const TargetInstrInfo *TII) |
| 423 | { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 424 | // Before: sethi imm3, %i[0-7] |
| 425 | // restore %g0, %g0, %g0 |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 426 | // |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 427 | // After : restore %g0, (imm3<<10), %o[0-7] |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 428 | |
| 429 | unsigned reg = SetHiMI->getOperand(0).getReg(); |
| 430 | if (reg < SP::I0 || reg > SP::I7) |
| 431 | return false; |
| 432 | |
| 433 | if (!SetHiMI->getOperand(1).isImm()) |
| 434 | return false; |
| 435 | |
| 436 | int64_t imm = SetHiMI->getOperand(1).getImm(); |
| 437 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 438 | // Is it a 3 bit immediate? |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 439 | if (!isInt<3>(imm)) |
| 440 | return false; |
| 441 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 442 | // Make it a 13 bit immediate. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 443 | imm = (imm << 10) & 0x1FFF; |
| 444 | |
| 445 | assert(RestoreMI->getOpcode() == SP::RESTORErr); |
| 446 | |
| 447 | RestoreMI->setDesc(TII->get(SP::RESTOREri)); |
| 448 | |
| 449 | RestoreMI->getOperand(0).setReg(reg - SP::I0 + SP::O0); |
| 450 | RestoreMI->getOperand(1).setReg(SP::G0); |
| 451 | RestoreMI->getOperand(2).ChangeToImmediate(imm); |
| 452 | |
| 453 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 454 | // Erase the original SETHI. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 455 | SetHiMI->eraseFromParent(); |
| 456 | |
| 457 | return true; |
| 458 | } |
| 459 | |
| 460 | bool Filler::tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB, |
| 461 | MachineBasicBlock::iterator MBBI) |
| 462 | { |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 463 | // No previous instruction. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 464 | if (MBBI == MBB.begin()) |
| 465 | return false; |
| 466 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 467 | // assert that MBBI is a "restore %g0, %g0, %g0". |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 468 | assert(MBBI->getOpcode() == SP::RESTORErr |
| 469 | && MBBI->getOperand(0).getReg() == SP::G0 |
| 470 | && MBBI->getOperand(1).getReg() == SP::G0 |
| 471 | && MBBI->getOperand(2).getReg() == SP::G0); |
| 472 | |
| 473 | MachineBasicBlock::iterator PrevInst = MBBI; --PrevInst; |
| 474 | |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 475 | // It cannot combine with a delay filler. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 476 | if (isDelayFiller(MBB, PrevInst)) |
| 477 | return false; |
| 478 | |
Bill Wendling | c1dcb8d | 2013-06-07 20:35:25 +0000 | [diff] [blame] | 479 | const TargetInstrInfo *TII = TM.getInstrInfo(); |
| 480 | |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 481 | switch (PrevInst->getOpcode()) { |
| 482 | default: break; |
| 483 | case SP::ADDrr: |
| 484 | case SP::ADDri: return combineRestoreADD(MBBI, PrevInst, TII); break; |
| 485 | case SP::ORrr: |
| 486 | case SP::ORri: return combineRestoreOR(MBBI, PrevInst, TII); break; |
| 487 | case SP::SETHIi: return combineRestoreSETHIi(MBBI, PrevInst, TII); break; |
| 488 | } |
Venkatraman Govindaraju | 1e06bcb | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 489 | // It cannot combine with the previous instruction. |
Venkatraman Govindaraju | 65ca7aa | 2013-06-02 21:48:17 +0000 | [diff] [blame] | 490 | return false; |
| 491 | } |