blob: b1f0459501d1adb804d871bef221fb5965af8daa [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Evan Cheng071a2792007-09-11 19:55:27 +0000123let Defs = [SP], Uses = [SP] in {
Evan Cheng44bec522007-05-15 01:29:07 +0000124def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000125PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000126 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000127 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000128
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000129def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000130PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000131 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000132 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000133}
Evan Cheng44bec522007-05-15 01:29:07 +0000134
Johnny Chenc6f7b272010-02-11 18:12:29 +0000135// The i32imm operand $val can be used by a debugger to store more information
136// about the breakpoint.
137def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
138 [/* For disassembly only; pattern left blank */]>,
139 T1Encoding<0b101111> {
140 let Inst{9-8} = 0b10;
141}
142
Evan Cheng35d6c412009-08-04 23:47:55 +0000143// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000144let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000145def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000146 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000147 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
148 T1Special<{0,0,?,?}> {
149 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
150}
Evan Chenga8e29892007-01-19 07:51:42 +0000151
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000152// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000153def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000154 "add\t$dst, pc, $rhs", []>,
155 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000156
157// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000158def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000159 "add\t$dst, $sp, $rhs", []>,
160 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000161
162// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000163def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000164 "add\t$dst, $rhs", []>,
165 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000166
Evan Cheng86198642009-08-07 00:34:42 +0000167// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000168def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000169 "sub\t$dst, $rhs", []>,
170 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000171
Evan Chengb89030a2009-08-11 23:00:31 +0000172// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000173def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000174 "add\t$dst, $rhs", []>,
175 T1Special<{0,0,?,?}> {
176 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
177}
Evan Cheng86198642009-08-07 00:34:42 +0000178
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000179// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000180def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000181 "add\t$dst, $rhs", []>,
182 T1Special<{0,0,?,?}> {
183 // A8.6.9 Encoding T2
184 let Inst{7} = 1;
185 let Inst{2-0} = 0b101;
186}
Evan Cheng86198642009-08-07 00:34:42 +0000187
188// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000189let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000190def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
191 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000192
193def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000194 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000195
196let Defs = [CPSR] in
197def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000198 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000199} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000200
Evan Chenga8e29892007-01-19 07:51:42 +0000201//===----------------------------------------------------------------------===//
202// Control Flow Instructions.
203//
204
Jim Grosbachc732adf2009-09-30 01:35:11 +0000205let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000206 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
207 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
208 let Inst{6-3} = 0b1110; // Rm = lr
209 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000210 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000211 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000212 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000213}
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000215// Indirect branches
216let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000217 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000218 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000219 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000220 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000221 let Inst{2-0} = 0b111;
222 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000223}
224
Evan Chenga8e29892007-01-19 07:51:42 +0000225// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000226let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
227 hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000228def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000229 "pop${p}\t$wb", []>,
230 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000232let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000233 Defs = [R0, R1, R2, R3, R12, LR,
234 D0, D1, D2, D3, D4, D5, D6, D7,
235 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000236 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000237 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000238 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000239 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000240 "bl\t${func:call}",
241 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000242 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000243
Evan Chengb6207242009-08-01 00:16:10 +0000244 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000245 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000246 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000247 "blx\t${func:call}",
248 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000249 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000250
Evan Chengb6207242009-08-01 00:16:10 +0000251 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000252 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000253 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000254 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000255 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
256 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000257
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000258 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000259 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000260 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000261 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000262 [(ARMcall_nolink tGPR:$func)]>,
263 Requires<[IsThumb1Only, IsNotDarwin]>;
264}
265
266// On Darwin R9 is call-clobbered.
267let isCall = 1,
268 Defs = [R0, R1, R2, R3, R9, R12, LR,
269 D0, D1, D2, D3, D4, D5, D6, D7,
270 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000271 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000272 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000273 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000274 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000275 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000276 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000277 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000278
Evan Chengb6207242009-08-01 00:16:10 +0000279 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000280 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000281 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000282 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000283 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000284 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000285
Evan Chengb6207242009-08-01 00:16:10 +0000286 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000287 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000288 "blx\t$func",
289 [(ARMtcall GPR:$func)]>,
290 Requires<[IsThumb, HasV5T, IsDarwin]>,
291 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000292
293 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000294 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000295 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000296 "mov\tlr, pc\n\tbx\t$func",
297 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000298 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299}
300
Evan Chengffbacca2007-07-21 00:34:19 +0000301let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000302 let isBarrier = 1 in {
303 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000304 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000305 "b\t$target", [(br bb:$target)]>,
306 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Cheng225dfe92007-01-30 01:13:37 +0000308 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000309 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000310 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000311 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000312
David Goodwin5e47a9a2009-06-30 18:04:13 +0000313 def tBR_JTr : T1JTI<(outs),
314 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000315 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000316 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
317 Encoding16 {
318 let Inst{15-7} = 0b010001101;
319 let Inst{2-0} = 0b111;
320 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000321 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000322}
323
Evan Chengc85e8322007-07-05 07:13:32 +0000324// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000325// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000326let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000327 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000328 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000329 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
330 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Evan Chengde17fb62009-10-31 23:46:45 +0000332// Compare and branch on zero / non-zero
333let isBranch = 1, isTerminator = 1 in {
334 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000335 "cbz\t$cmp, $target", []>,
336 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000337
338 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000339 "cbnz\t$cmp, $target", []>,
340 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000341}
342
Evan Chenga8e29892007-01-19 07:51:42 +0000343//===----------------------------------------------------------------------===//
344// Load Store Instructions.
345//
346
Evan Cheng4aedb612009-11-20 19:57:15 +0000347let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000348def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000349 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000350 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
351 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000352def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000353 "ldr", "\t$dst, $addr",
354 []>,
355 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000356
David Goodwin5d598aa2009-08-19 18:00:44 +0000357def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000358 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000359 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
360 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000361def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
362 "ldrb", "\t$dst, $addr",
363 []>,
364 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000365
David Goodwin5d598aa2009-08-19 18:00:44 +0000366def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000367 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000368 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
369 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000370def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
371 "ldrh", "\t$dst, $addr",
372 []>,
373 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000374
Evan Cheng2f297df2009-07-11 07:08:13 +0000375let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000376def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000377 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000378 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
379 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000380
Evan Cheng2f297df2009-07-11 07:08:13 +0000381let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000382def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000383 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000384 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
385 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000386
Dan Gohman15511cf2008-12-03 18:15:48 +0000387let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000388def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000390 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
391 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000392
Evan Cheng8e59ea92007-02-07 00:06:56 +0000393// Special instruction for restore. It cannot clobber condition register
394// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000395let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000396def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000397 "ldr", "\t$dst, $addr", []>,
398 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000399
Evan Cheng012f2d92007-01-24 08:53:17 +0000400// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000401// FIXME: Use ldr.n to work around a Darwin assembler bug.
Jim Grosbach64171712010-02-16 21:07:46 +0000402let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000403def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000404 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000405 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
406 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000407
408// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000409let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
410 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000411def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000412 "ldr", "\t$dst, $addr", []>,
413 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000414
David Goodwin5d598aa2009-08-19 18:00:44 +0000415def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000416 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000417 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
418 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000419def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
420 "str", "\t$src, $addr",
421 []>,
422 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000423
David Goodwin5d598aa2009-08-19 18:00:44 +0000424def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000425 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000426 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
427 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000428def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
429 "strb", "\t$src, $addr",
430 []>,
431 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000432
David Goodwin5d598aa2009-08-19 18:00:44 +0000433def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000434 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000435 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
436 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000437def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
438 "strh", "\t$src, $addr",
439 []>,
440 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000441
David Goodwin5d598aa2009-08-19 18:00:44 +0000442def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000443 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000444 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
445 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000446
Chris Lattner2e48a702008-01-06 08:36:04 +0000447let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000448// Special instruction for spill. It cannot clobber condition register
449// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000450def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000451 "str", "\t$src, $addr", []>,
452 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000453}
454
455//===----------------------------------------------------------------------===//
456// Load / store multiple Instructions.
457//
458
Evan Cheng4b322e52009-08-11 21:11:32 +0000459// These requires base address to be written back or one of the loaded regs.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000460let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000461def tLDM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000462 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000463 IIC_iLoadm,
Johnny Chend68e1192009-12-15 17:24:14 +0000464 "ldm${addr:submode}${p}\t$addr, $wb", []>,
465 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000466
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000467let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng4b322e52009-08-11 21:11:32 +0000468def tSTM : T1I<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000469 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000470 IIC_iStorem,
Johnny Chend68e1192009-12-15 17:24:14 +0000471 "stm${addr:submode}${p}\t$addr, $wb", []>,
472 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000473
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000474let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000475def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000476 "pop${p}\t$wb", []>,
477 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000478
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000479let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Evan Chengd20d6582009-10-01 01:33:39 +0000480def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000481 "push${p}\t$wb", []>,
482 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000483
484//===----------------------------------------------------------------------===//
485// Arithmetic Instructions.
486//
487
David Goodwinc9ee1182009-06-25 22:49:55 +0000488// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000489let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000490def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000491 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000492 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
493 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000494
David Goodwinc9ee1182009-06-25 22:49:55 +0000495// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000496def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000497 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000498 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
499 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000500
David Goodwin5d598aa2009-08-19 18:00:44 +0000501def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000502 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000503 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
504 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000505
David Goodwinc9ee1182009-06-25 22:49:55 +0000506// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000507let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000508def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000509 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000510 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
511 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000512
Evan Chengcd799b92009-06-12 20:46:18 +0000513let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000514def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000515 "add", "\t$dst, $rhs", []>,
516 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000517
David Goodwinc9ee1182009-06-25 22:49:55 +0000518// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000519let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000520def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000521 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000522 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
523 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000524
David Goodwinc9ee1182009-06-25 22:49:55 +0000525// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000526def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000527 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000528 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
529 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000530
David Goodwinc9ee1182009-06-25 22:49:55 +0000531// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000532def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000533 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000534 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
535 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000536
David Goodwinc9ee1182009-06-25 22:49:55 +0000537// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000538def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000539 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000540 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
541 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000542
David Goodwinc9ee1182009-06-25 22:49:55 +0000543// CMN register
544let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000545//FIXME: Disable CMN, as CCodes are backwards from compare expectations
546// Compare-to-zero still works out, just not the relationals
547//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
548// "cmn", "\t$lhs, $rhs",
549// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
550// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000551def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000552 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
554 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000555}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000556
David Goodwinc9ee1182009-06-25 22:49:55 +0000557// CMP immediate
558let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000559def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000560 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000561 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
562 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000563def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000564 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000565 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
566 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000567}
568
569// CMP register
570let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000571def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000572 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000573 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
574 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000575def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
578 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000579
David Goodwin5d598aa2009-08-19 18:00:44 +0000580def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000581 "cmp", "\t$lhs, $rhs", []>,
582 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000583def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000584 "cmp", "\t$lhs, $rhs", []>,
585 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000586}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000587
Evan Chenga8e29892007-01-19 07:51:42 +0000588
David Goodwinc9ee1182009-06-25 22:49:55 +0000589// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000590let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000591def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000592 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000593 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
594 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000595
David Goodwinc9ee1182009-06-25 22:49:55 +0000596// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000597def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000598 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000599 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
600 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000601
David Goodwinc9ee1182009-06-25 22:49:55 +0000602// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000603def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000604 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000605 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
606 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000607
David Goodwinc9ee1182009-06-25 22:49:55 +0000608// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000609def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000610 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000611 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
612 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000613
David Goodwinc9ee1182009-06-25 22:49:55 +0000614// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000615def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000616 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000617 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
618 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000619
David Goodwinc9ee1182009-06-25 22:49:55 +0000620// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000621def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000622 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000623 [(set tGPR:$dst, imm0_255:$src)]>,
624 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000625
626// TODO: A7-73: MOV(2) - mov setting flag.
627
628
Evan Chengcd799b92009-06-12 20:46:18 +0000629let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000630// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000631def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000632 "mov\t$dst, $src", []>,
633 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000634let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000635def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000636 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{15-6} = 0b0000000000;
638}
Evan Cheng446c4282009-07-11 06:43:01 +0000639
640// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000641def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000642 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000643 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000644def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000645 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000646 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000648 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000649 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000650} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000651
David Goodwinc9ee1182009-06-25 22:49:55 +0000652// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000653let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000654def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +0000655 "mul", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000656 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
657 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000658
David Goodwinc9ee1182009-06-25 22:49:55 +0000659// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000660def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000661 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000662 [(set tGPR:$dst, (not tGPR:$src))]>,
663 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000664
David Goodwinc9ee1182009-06-25 22:49:55 +0000665// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000666let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000667def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000668 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000669 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
670 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000671
David Goodwinc9ee1182009-06-25 22:49:55 +0000672// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000673def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000674 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000675 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000676 Requires<[IsThumb1Only, HasV6]>,
677 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000678
David Goodwin5d598aa2009-08-19 18:00:44 +0000679def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000680 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000681 [(set tGPR:$dst,
682 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
683 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
684 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
685 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000686 Requires<[IsThumb1Only, HasV6]>,
687 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000688
David Goodwin5d598aa2009-08-19 18:00:44 +0000689def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000690 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000691 [(set tGPR:$dst,
692 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000693 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000694 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000695 Requires<[IsThumb1Only, HasV6]>,
696 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000697
David Goodwinc9ee1182009-06-25 22:49:55 +0000698// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000699def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000700 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000701 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
702 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000703
704// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000705def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000706 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000707 [(set tGPR:$dst, (ineg tGPR:$src))]>,
708 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
David Goodwinc9ee1182009-06-25 22:49:55 +0000710// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000711let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000712def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000713 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000714 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
715 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000716
David Goodwinc9ee1182009-06-25 22:49:55 +0000717// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000718def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000719 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000720 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
721 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000722
David Goodwin5d598aa2009-08-19 18:00:44 +0000723def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000724 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000725 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
726 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000727
David Goodwinc9ee1182009-06-25 22:49:55 +0000728// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000729def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000730 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000731 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
732 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000733
734// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000735
David Goodwinc9ee1182009-06-25 22:49:55 +0000736// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000737def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000738 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000739 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000740 Requires<[IsThumb1Only, HasV6]>,
741 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000742
743// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000744def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000745 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000746 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000747 Requires<[IsThumb1Only, HasV6]>,
748 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
David Goodwinc9ee1182009-06-25 22:49:55 +0000750// test
Evan Chenge864b742009-06-26 00:19:07 +0000751let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000752def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000753 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000754 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
755 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000756
David Goodwinc9ee1182009-06-25 22:49:55 +0000757// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000758def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000759 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000760 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000761 Requires<[IsThumb1Only, HasV6]>,
762 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000763
764// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000765def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000766 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000767 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000768 Requires<[IsThumb1Only, HasV6]>,
769 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000770
771
Jim Grosbach80dc1162010-02-16 21:23:02 +0000772// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000773// Expanded after instruction selection into a branch sequence.
774let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000775 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000776 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
777 NoItinerary, "@ tMOVCCr $cc",
778 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000779
Evan Cheng007ea272009-08-12 05:17:19 +0000780
781// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000782def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000783 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000784 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000785
Jim Grosbach41527782010-02-09 19:51:37 +0000786def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000787 "mov", "\t$dst, $rhs", []>,
788 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000789
Evan Chenga8e29892007-01-19 07:51:42 +0000790// tLEApcrel - Load a pc-relative address into a register without offending the
791// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000792def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000793 "adr$p\t$dst, #$label", []>,
794 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000795
Evan Chenga1efbbd2009-08-14 00:32:16 +0000796def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000797 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000798 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
799 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000800
Evan Chenga8e29892007-01-19 07:51:42 +0000801//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000802// TLS Instructions
803//
804
805// __aeabi_read_tp preserves the registers r1-r3.
806let isCall = 1,
807 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000808 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
809 "bl\t__aeabi_read_tp",
810 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000811}
812
Jim Grosbachd1228742009-12-01 18:10:36 +0000813// SJLJ Exception handling intrinsics
814// eh_sjlj_setjmp() is an instruction sequence to store the return
815// address and save #0 in R0 for the non-longjmp case.
816// Since by its nature we may be coming from some other function to get
817// here, and we're using the stack frame for the containing function to
818// save/restore registers, we can't keep anything live in regs across
819// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
820// when we get here from a longjmp(). We force everthing out of registers
821// except for our own input by listing the relevant registers in Defs. By
822// doing so, we also cause the prologue/epilogue code to actively preserve
823// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +0000824// The current SP is passed in $val, and we reuse the reg as a scratch.
Jim Grosbachd1228742009-12-01 18:10:36 +0000825let Defs =
826 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000827 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000828 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +0000829 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
830 "\tmov\t$val, pc\n"
831 "\tadds\t$val, #9\n"
832 "\tstr\t$val, [$src, #4]\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000833 "\tmovs\tr0, #0\n"
834 "\tb\t1f\n"
Jim Grosbachc90a1532010-01-27 00:07:20 +0000835 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000836 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000837 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000838}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000839//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000840// Non-Instruction Patterns
841//
842
Evan Cheng892837a2009-07-10 02:09:04 +0000843// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000844def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
845 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
846def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000847 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000848def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
849 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000850
851// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000852def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
853 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
854def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
855 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
856def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
857 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000858
Evan Chenga8e29892007-01-19 07:51:42 +0000859// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000860def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
861def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Evan Chengd85ac4d2007-01-27 02:29:45 +0000863// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000864def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
865 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000866
Evan Chenga8e29892007-01-19 07:51:42 +0000867// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000868def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000869 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000870def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000871 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000872
873def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000874 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000875def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000876 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000877
878// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000879def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
880 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
881def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
882 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000883
884// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000885def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
886 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000887
Evan Chengb60c02e2007-01-26 19:13:16 +0000888// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000889def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
890def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
891def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000892
Evan Cheng0e87e232009-08-28 00:31:43 +0000893// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000894// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000895def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000896 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
897 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000898def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000899 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
900 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000901
Evan Cheng0e87e232009-08-28 00:31:43 +0000902def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
903 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
904def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
905 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000906
Evan Chenga8e29892007-01-19 07:51:42 +0000907// Large immediate handling.
908
909// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000910def : T1Pat<(i32 thumb_immshifted:$src),
911 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
912 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Evan Cheng9cb9e672009-06-27 02:26:13 +0000914def : T1Pat<(i32 imm0_255_comp:$src),
915 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +0000916
917// Pseudo instruction that combines ldr from constpool and add pc. This should
918// be expanded into two instructions late to allow if-conversion and
919// scheduling.
920let isReMaterializable = 1 in
921def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
922 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
923 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
924 imm:$cp))]>,
925 Requires<[IsThumb1Only]>;