blob: 4527a90b326288a8cc7d5b66b755ecdc7f161689 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000048
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000049def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
50def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
52def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000053
Evan Chenga8e29892007-01-19 07:51:42 +000054// Node definitions.
55def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000056def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
57
Bill Wendlingc69107c2007-11-13 09:19:02 +000058def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000059 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000060def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000061 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000062
63def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
64 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000065def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
66 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000067def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
68 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
69
Chris Lattner48be23c2008-01-15 22:02:54 +000070def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000071 [SDNPHasChain, SDNPOptInFlag]>;
72
73def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
74 [SDNPInFlag]>;
75def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
76 [SDNPInFlag]>;
77
78def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
79 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
80
81def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
82 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000083def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
84 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
86def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
87 [SDNPOutFlag]>;
88
David Goodwinc0309b42009-06-29 15:33:01 +000089def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
90 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000091
Evan Chenga8e29892007-01-19 07:51:42 +000092def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
93
94def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
95def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000097
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000098def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000099def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000100
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000101def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000102 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000103def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
104 [SDNPHasChain]>;
105def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
106 [SDNPHasChain]>;
107def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000108 [SDNPHasChain]>;
109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000111// ARM Instruction Predicate Definitions.
112//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000113def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
114def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
115def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000116def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000117def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000118def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
119def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
120def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
121def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000122def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
123def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000124def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000125def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000126def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000128def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
129def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng2b51d512009-06-26 06:10:18 +0000130def CarryDefIsUnused : Predicate<"!N.getNode()->hasAnyUseOfValue(1)">;
Evan Cheng62674222009-06-25 23:34:10 +0000131def CarryDefIsUsed : Predicate<"N.getNode()->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000132
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000133// FIXME: Eventually this will be just "hasV6T2Ops".
134def UseMovt : Predicate<"Subtarget->useMovt()">;
135def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
136
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000138// ARM Flag Definitions.
139
140class RegConstraint<string C> {
141 string Constraints = C;
142}
143
144//===----------------------------------------------------------------------===//
145// ARM specific transformation functions and pattern fragments.
146//
147
Evan Chenga8e29892007-01-19 07:51:42 +0000148// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
149// so_imm_neg def below.
150def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000152}]>;
153
154// so_imm_not_XFORM - Return a so_imm value packed into the format described for
155// so_imm_not def below.
156def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000158}]>;
159
160// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
161def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000162 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000163 return v == 8 || v == 16 || v == 24;
164}]>;
165
166/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
167def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000168 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000169}]>;
170
171/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
172def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000173 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000174}]>;
175
176def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 PatLeaf<(imm), [{
178 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
179 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Chenga2515702007-03-19 07:09:02 +0000181def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 PatLeaf<(imm), [{
183 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
184 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000185
186// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
187def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000188 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000189}]>;
190
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000191/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
192/// e.g., 0xf000ffff
193def bf_inv_mask_imm : Operand<i32>,
194 PatLeaf<(imm), [{
195 uint32_t v = (uint32_t)N->getZExtValue();
196 if (v == 0xffffffff)
197 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000198 // there can be 1's on either or both "outsides", all the "inside"
199 // bits must be 0's
200 unsigned int lsb = 0, msb = 31;
201 while (v & (1 << msb)) --msb;
202 while (v & (1 << lsb)) ++lsb;
203 for (unsigned int i = lsb; i <= msb; ++i) {
204 if (v & (1 << i))
205 return 0;
206 }
207 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000208}] > {
209 let PrintMethod = "printBitfieldInvMaskImmOperand";
210}
211
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000212/// Split a 32-bit immediate into two 16 bit parts.
213def lo16 : SDNodeXForm<imm, [{
214 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
215 MVT::i32);
216}]>;
217
218def hi16 : SDNodeXForm<imm, [{
219 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
220}]>;
221
222def lo16AllZero : PatLeaf<(i32 imm), [{
223 // Returns true if all low 16-bits are 0.
224 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000225}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000226
227/// imm0_65535 predicate - True if the 32-bit immediate is in the range
228/// [0.65535].
229def imm0_65535 : PatLeaf<(i32 imm), [{
230 return (uint32_t)N->getZExtValue() < 65536;
231}]>;
232
Evan Cheng37f25d92008-08-28 23:39:26 +0000233class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
234class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000235
236//===----------------------------------------------------------------------===//
237// Operand Definitions.
238//
239
240// Branch target.
241def brtarget : Operand<OtherVT>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243// A list of registers separated by comma. Used by load/store multiple.
244def reglist : Operand<i32> {
245 let PrintMethod = "printRegisterList";
246}
247
248// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
249def cpinst_operand : Operand<i32> {
250 let PrintMethod = "printCPInstOperand";
251}
252
253def jtblock_operand : Operand<i32> {
254 let PrintMethod = "printJTBlockOperand";
255}
Evan Cheng66ac5312009-07-25 00:33:29 +0000256def jt2block_operand : Operand<i32> {
257 let PrintMethod = "printJT2BlockOperand";
258}
Evan Chenga8e29892007-01-19 07:51:42 +0000259
260// Local PC labels.
261def pclabel : Operand<i32> {
262 let PrintMethod = "printPCLabel";
263}
264
265// shifter_operand operands: so_reg and so_imm.
266def so_reg : Operand<i32>, // reg reg imm
267 ComplexPattern<i32, 3, "SelectShifterOperandReg",
268 [shl,srl,sra,rotr]> {
269 let PrintMethod = "printSORegOperand";
270 let MIOperandInfo = (ops GPR, GPR, i32imm);
271}
272
273// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
274// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
275// represented in the imm field in the same 12-bit form that they are encoded
276// into so_imm instructions: the 8-bit immediate is the least significant bits
277// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
278def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000279 PatLeaf<(imm), [{
280 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
281 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printSOImmOperand";
283}
284
Evan Chengc70d1842007-03-20 08:11:30 +0000285// Break so_imm's up into two pieces. This handles immediates with up to 16
286// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
287// get the first/second pieces.
288def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000289 PatLeaf<(imm), [{
290 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
291 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000292 let PrintMethod = "printSOImm2PartOperand";
293}
294
295def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000296 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000298}]>;
299
300def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000301 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000303}]>;
304
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000305def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
307 }]> {
308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_neg_imm2part_1 : SDNodeXForm<imm, [{
312 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
313 return CurDAG->getTargetConstant(V, MVT::i32);
314}]>;
315
316def so_neg_imm2part_2 : SDNodeXForm<imm, [{
317 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
318 return CurDAG->getTargetConstant(V, MVT::i32);
319}]>;
320
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000321/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
322def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
323 return (int32_t)N->getZExtValue() < 32;
324}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000325
326// Define ARM specific addressing modes.
327
328// addrmode2 := reg +/- reg shop imm
329// addrmode2 := reg +/- imm12
330//
331def addrmode2 : Operand<i32>,
332 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
333 let PrintMethod = "printAddrMode2Operand";
334 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
335}
336
337def am2offset : Operand<i32>,
338 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
339 let PrintMethod = "printAddrMode2OffsetOperand";
340 let MIOperandInfo = (ops GPR, i32imm);
341}
342
343// addrmode3 := reg +/- reg
344// addrmode3 := reg +/- imm8
345//
346def addrmode3 : Operand<i32>,
347 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
348 let PrintMethod = "printAddrMode3Operand";
349 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
350}
351
352def am3offset : Operand<i32>,
353 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
354 let PrintMethod = "printAddrMode3OffsetOperand";
355 let MIOperandInfo = (ops GPR, i32imm);
356}
357
358// addrmode4 := reg, <mode|W>
359//
360def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000361 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000362 let PrintMethod = "printAddrMode4Operand";
363 let MIOperandInfo = (ops GPR, i32imm);
364}
365
366// addrmode5 := reg +/- imm8*4
367//
368def addrmode5 : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
370 let PrintMethod = "printAddrMode5Operand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
Bob Wilson8b024a52009-07-01 23:16:05 +0000374// addrmode6 := reg with optional writeback
375//
376def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000377 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000378 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000379 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000380}
381
Evan Chenga8e29892007-01-19 07:51:42 +0000382// addrmodepc := pc + reg
383//
384def addrmodepc : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
386 let PrintMethod = "printAddrModePCOperand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson4f38b382009-08-21 21:58:55 +0000390def nohash_imm : Operand<i32> {
391 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000395
Evan Cheng37f25d92008-08-28 23:39:26 +0000396include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000397
398//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000399// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000400//
401
Evan Cheng3924f782008-08-29 07:36:24 +0000402/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000403/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000404multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
405 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000406 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000407 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000408 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
409 let Inst{25} = 1;
410 }
Evan Chengedda31c2008-11-05 18:35:52 +0000411 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000412 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000413 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000414 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000415 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000416 let isCommutable = Commutable;
417 }
Evan Chengedda31c2008-11-05 18:35:52 +0000418 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000419 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000420 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
421 let Inst{25} = 0;
422 }
Evan Chenga8e29892007-01-19 07:51:42 +0000423}
424
Evan Cheng1e249e32009-06-25 20:59:23 +0000425/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000426/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000427let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000428multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
429 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000430 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000431 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000432 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000433 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000434 let Inst{25} = 1;
435 }
Evan Chengedda31c2008-11-05 18:35:52 +0000436 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000437 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000438 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
439 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000440 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000441 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000442 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000443 }
Evan Chengedda31c2008-11-05 18:35:52 +0000444 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000445 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000446 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000447 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 let Inst{25} = 0;
449 }
Evan Cheng071a2792007-09-11 19:55:27 +0000450}
Evan Chengc85e8322007-07-05 07:13:32 +0000451}
452
453/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000454/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000455/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000456let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000457multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
458 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000459 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000460 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000461 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000462 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 let Inst{25} = 1;
464 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000465 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000466 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000467 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000468 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000469 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000470 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000471 let isCommutable = Commutable;
472 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000473 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000474 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000475 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000476 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 let Inst{25} = 0;
478 }
Evan Cheng071a2792007-09-11 19:55:27 +0000479}
Evan Chenga8e29892007-01-19 07:51:42 +0000480}
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
483/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000484/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
485multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000486 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000487 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000488 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000489 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000490 let Inst{11-10} = 0b00;
491 let Inst{19-16} = 0b1111;
492 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000493 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000494 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000495 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000496 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000497 let Inst{19-16} = 0b1111;
498 }
Evan Chenga8e29892007-01-19 07:51:42 +0000499}
500
501/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
502/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000503multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
504 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000505 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000506 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000507 Requires<[IsARM, HasV6]> {
508 let Inst{11-10} = 0b00;
509 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000510 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000511 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000512 [(set GPR:$dst, (opnode GPR:$LHS,
513 (rotr GPR:$RHS, rot_imm:$rot)))]>,
514 Requires<[IsARM, HasV6]>;
515}
516
Evan Cheng62674222009-06-25 23:34:10 +0000517/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
518let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000519multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
520 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000521 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000522 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000523 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 Requires<[IsARM, CarryDefIsUnused]> {
525 let Inst{25} = 1;
526 }
Evan Cheng62674222009-06-25 23:34:10 +0000527 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000529 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000530 Requires<[IsARM, CarryDefIsUnused]> {
531 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000532 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000534 }
Evan Cheng62674222009-06-25 23:34:10 +0000535 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000536 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000537 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000538 Requires<[IsARM, CarryDefIsUnused]> {
539 let Inst{25} = 0;
540 }
Jim Grosbache5165492009-11-09 00:11:35 +0000541}
542// Carry setting variants
543let Defs = [CPSR] in {
544multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
545 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000546 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000547 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000548 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
549 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000551 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000552 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000553 }
Evan Cheng62674222009-06-25 23:34:10 +0000554 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000555 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000556 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
557 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000558 let Defs = [CPSR];
Johnny Chen04301522009-11-07 00:54:36 +0000559 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000560 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000561 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000562 }
Evan Cheng62674222009-06-25 23:34:10 +0000563 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000565 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
566 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000567 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000568 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000569 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000570 }
Evan Cheng071a2792007-09-11 19:55:27 +0000571}
Evan Chengc85e8322007-07-05 07:13:32 +0000572}
Jim Grosbache5165492009-11-09 00:11:35 +0000573}
Evan Chengc85e8322007-07-05 07:13:32 +0000574
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000575//===----------------------------------------------------------------------===//
576// Instructions
577//===----------------------------------------------------------------------===//
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579//===----------------------------------------------------------------------===//
580// Miscellaneous Instructions.
581//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000582
Evan Chenga8e29892007-01-19 07:51:42 +0000583/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
584/// the function. The first operand is the ID# for this instruction, the second
585/// is the index into the MachineConstantPool that this is, the third is the
586/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000587let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000588def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000589PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000590 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000591 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000592
Evan Cheng071a2792007-09-11 19:55:27 +0000593let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000594def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000595PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000596 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000597 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000598
Evan Chenga8e29892007-01-19 07:51:42 +0000599def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000600PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000601 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000602 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000603}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000604
Evan Cheng12c3a532008-11-06 17:48:05 +0000605// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000606let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000607def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000608 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000609 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000610
Evan Cheng325474e2008-01-07 23:56:57 +0000611let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000612def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000613 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000614 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000615
Evan Chengd87293c2008-11-06 08:47:38 +0000616def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000617 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000618 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
619
Evan Chengd87293c2008-11-06 08:47:38 +0000620def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000621 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000622 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
623
Evan Chengd87293c2008-11-06 08:47:38 +0000624def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000625 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000626 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
627
Evan Chengd87293c2008-11-06 08:47:38 +0000628def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000629 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000630 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
631}
Chris Lattner13c63102008-01-06 05:55:01 +0000632let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000633def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000634 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000635 [(store GPR:$src, addrmodepc:$addr)]>;
636
Evan Chengd87293c2008-11-06 08:47:38 +0000637def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000638 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000639 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
640
Evan Chengd87293c2008-11-06 08:47:38 +0000641def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000642 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000643 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
644}
Evan Cheng12c3a532008-11-06 17:48:05 +0000645} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000646
Evan Chenge07715c2009-06-23 05:25:29 +0000647
648// LEApcrel - Load a pc-relative address into a register without offending the
649// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000651 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000652 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
653 "${:private}PCRELL${:uid}+8))\n"),
654 !strconcat("${:private}PCRELL${:uid}:\n\t",
655 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000656 []>;
657
Evan Cheng023dd3f2009-06-24 23:14:45 +0000658def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000659 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000660 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000661 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000662 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000663 "${:private}PCRELL${:uid}+8))\n"),
664 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000665 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000666 []> {
667 let Inst{25} = 1;
668}
Evan Chenge07715c2009-06-23 05:25:29 +0000669
Evan Chenga8e29892007-01-19 07:51:42 +0000670//===----------------------------------------------------------------------===//
671// Control Flow Instructions.
672//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000673
Jim Grosbachc732adf2009-09-30 01:35:11 +0000674let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000675 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000676 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000677 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000678 let Inst{7-4} = 0b0001;
679 let Inst{19-8} = 0b111111111111;
680 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000681}
Rafael Espindola27185192006-09-29 21:20:16 +0000682
Bob Wilson04ea6e52009-10-28 00:37:03 +0000683// Indirect branches
684let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000685 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000686 [(brind GPR:$dst)]> {
687 let Inst{7-4} = 0b0001;
688 let Inst{19-8} = 0b111111111111;
689 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000690 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000691 }
692}
693
Evan Chenga8e29892007-01-19 07:51:42 +0000694// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000695// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000696let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
697 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000698 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000699 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000700 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000701 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000702
Bob Wilson54fc1242009-06-22 21:01:46 +0000703// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000704let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000705 Defs = [R0, R1, R2, R3, R12, LR,
706 D0, D1, D2, D3, D4, D5, D6, D7,
707 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000708 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000709 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000710 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000711 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000712 Requires<[IsARM, IsNotDarwin]> {
713 let Inst{31-28} = 0b1110;
714 }
Evan Cheng277f0742007-06-19 21:05:09 +0000715
Evan Cheng12c3a532008-11-06 17:48:05 +0000716 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000717 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000718 [(ARMcall_pred tglobaladdr:$func)]>,
719 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000720
Evan Chenga8e29892007-01-19 07:51:42 +0000721 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000722 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000723 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000724 [(ARMcall GPR:$func)]>,
725 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000726 let Inst{7-4} = 0b0011;
727 let Inst{19-8} = 0b111111111111;
728 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000729 }
730
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000731 // ARMv4T
732 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000733 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000734 [(ARMcall_nolink GPR:$func)]>,
735 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000736 let Inst{7-4} = 0b0001;
737 let Inst{19-8} = 0b111111111111;
738 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000739 }
740}
741
742// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000743let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000744 Defs = [R0, R1, R2, R3, R9, R12, LR,
745 D0, D1, D2, D3, D4, D5, D6, D7,
746 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000747 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000748 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000749 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000750 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
751 let Inst{31-28} = 0b1110;
752 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000753
754 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000755 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000756 [(ARMcall_pred tglobaladdr:$func)]>,
757 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000758
759 // ARMv5T and above
760 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000761 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000762 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
763 let Inst{7-4} = 0b0011;
764 let Inst{19-8} = 0b111111111111;
765 let Inst{27-20} = 0b00010010;
766 }
767
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000768 // ARMv4T
769 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000770 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000771 [(ARMcall_nolink GPR:$func)]>, Requires<[IsARM, IsDarwin]> {
772 let Inst{7-4} = 0b0001;
773 let Inst{19-8} = 0b111111111111;
774 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000775 }
Rafael Espindola35574632006-07-18 17:00:30 +0000776}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000777
David Goodwin1a8f36e2009-08-12 18:31:53 +0000778let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000779 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000780 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000781 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000782 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000783 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000784
Owen Anderson20ab2902007-11-12 07:39:39 +0000785 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000786 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000787 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000788 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000789 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000790 let Inst{20} = 0; // S Bit
791 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000792 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000793 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000794 def BR_JTm : JTI<(outs),
795 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000796 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000797 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
798 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000799 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000800 let Inst{20} = 1; // L bit
801 let Inst{21} = 0; // W bit
802 let Inst{22} = 0; // B bit
803 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000804 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000805 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000806 def BR_JTadd : JTI<(outs),
807 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000808 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000809 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
810 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000811 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000812 let Inst{20} = 0; // S bit
813 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000814 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000815 }
816 } // isNotDuplicable = 1, isIndirectBranch = 1
817 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000818
Evan Chengc85e8322007-07-05 07:13:32 +0000819 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
820 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000821 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000822 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000823 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000824}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000825
Evan Chenga8e29892007-01-19 07:51:42 +0000826//===----------------------------------------------------------------------===//
827// Load / store Instructions.
828//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000829
Evan Chenga8e29892007-01-19 07:51:42 +0000830// Load
Evan Cheng4aedb612009-11-20 19:57:15 +0000831let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000832def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000833 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000834 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000835
Evan Chengfa775d02007-03-19 07:20:03 +0000836// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000837let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
838 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000839def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000840 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000841
Evan Chenga8e29892007-01-19 07:51:42 +0000842// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000843def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000844 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000845 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000846
David Goodwin5d598aa2009-08-19 18:00:44 +0000847def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000848 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000849 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000850
Evan Chenga8e29892007-01-19 07:51:42 +0000851// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000852def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000853 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000854 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000855
David Goodwin5d598aa2009-08-19 18:00:44 +0000856def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000857 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000858 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000859
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000860let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000861// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000862def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000863 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000864 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000865
Evan Chenga8e29892007-01-19 07:51:42 +0000866// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000867def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000868 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000869 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000870
Evan Chengd87293c2008-11-06 08:47:38 +0000871def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000872 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000873 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000874
Evan Chengd87293c2008-11-06 08:47:38 +0000875def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000876 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000877 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000878
Evan Chengd87293c2008-11-06 08:47:38 +0000879def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000880 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000881 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000882
Evan Chengd87293c2008-11-06 08:47:38 +0000883def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000884 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000885 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000886
Evan Chengd87293c2008-11-06 08:47:38 +0000887def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000888 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000889 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000890
Evan Chengd87293c2008-11-06 08:47:38 +0000891def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000892 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000893 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000894
Evan Chengd87293c2008-11-06 08:47:38 +0000895def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000896 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000897 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000898
Evan Chengd87293c2008-11-06 08:47:38 +0000899def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000900 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000901 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000902
Evan Chengd87293c2008-11-06 08:47:38 +0000903def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000904 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000905 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000906}
Evan Chenga8e29892007-01-19 07:51:42 +0000907
908// Store
David Goodwin5d598aa2009-08-19 18:00:44 +0000909def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +0000910 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000911 [(store GPR:$src, addrmode2:$addr)]>;
912
913// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +0000914def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000915 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000916 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
917
David Goodwin5d598aa2009-08-19 18:00:44 +0000918def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000919 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000920 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
921
922// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000923let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000924def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000925 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +0000926 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000927
928// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000929def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000930 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000931 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000932 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000933 [(set GPR:$base_wb,
934 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
935
Evan Chengd87293c2008-11-06 08:47:38 +0000936def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000937 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000938 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +0000939 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000940 [(set GPR:$base_wb,
941 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
942
Evan Chengd87293c2008-11-06 08:47:38 +0000943def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000944 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000945 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000946 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000947 [(set GPR:$base_wb,
948 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
949
Evan Chengd87293c2008-11-06 08:47:38 +0000950def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000951 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000952 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000953 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000954 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
955 GPR:$base, am3offset:$offset))]>;
956
Evan Chengd87293c2008-11-06 08:47:38 +0000957def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000958 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000959 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000960 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000961 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
962 GPR:$base, am2offset:$offset))]>;
963
Evan Chengd87293c2008-11-06 08:47:38 +0000964def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000966 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +0000967 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000968 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
969 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000970
971//===----------------------------------------------------------------------===//
972// Load / store multiple Instructions.
973//
974
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000975let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000976def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000977 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000978 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000979 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000981let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000982def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000983 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000984 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +0000985 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000986
987//===----------------------------------------------------------------------===//
988// Move Instructions.
989//
990
Evan Chengcd799b92009-06-12 20:46:18 +0000991let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000992def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +0000993 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +0000994 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +0000995 let Inst{25} = 0;
996}
997
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000998def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000999 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001000 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001001 let Inst{25} = 0;
1002}
Evan Chenga2515702007-03-19 07:09:02 +00001003
Evan Chengb3379fb2009-02-05 08:42:55 +00001004let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001005def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001006 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001007 let Inst{25} = 1;
1008}
1009
1010let isReMaterializable = 1, isAsCheapAsAMove = 1 in
1011def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
1012 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001013 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001014 [(set GPR:$dst, imm0_65535:$src)]>,
1015 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001016 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001017 let Inst{25} = 1;
1018}
1019
Evan Cheng5adb66a2009-09-28 09:14:39 +00001020let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001021def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1022 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001023 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001024 [(set GPR:$dst,
1025 (or (and GPR:$src, 0xffff),
1026 lo16AllZero:$imm))]>, UnaryDP,
1027 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001028 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001029 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001030}
Evan Cheng13ab0202007-07-10 18:08:01 +00001031
Evan Cheng20956592009-10-21 08:15:52 +00001032def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1033 Requires<[IsARM, HasV6T2]>;
1034
David Goodwinca01a8d2009-09-01 18:32:09 +00001035let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001036def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001037 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001038 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001039
1040// These aren't really mov instructions, but we have to define them this way
1041// due to flag operands.
1042
Evan Cheng071a2792007-09-11 19:55:27 +00001043let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001044def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001045 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001046 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001047def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001048 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001049 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001050}
Evan Chenga8e29892007-01-19 07:51:42 +00001051
Evan Chenga8e29892007-01-19 07:51:42 +00001052//===----------------------------------------------------------------------===//
1053// Extend Instructions.
1054//
1055
1056// Sign extenders
1057
Evan Cheng97f48c32008-11-06 22:15:19 +00001058defm SXTB : AI_unary_rrot<0b01101010,
1059 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1060defm SXTH : AI_unary_rrot<0b01101011,
1061 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Evan Cheng97f48c32008-11-06 22:15:19 +00001063defm SXTAB : AI_bin_rrot<0b01101010,
1064 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1065defm SXTAH : AI_bin_rrot<0b01101011,
1066 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001067
1068// TODO: SXT(A){B|H}16
1069
1070// Zero extenders
1071
1072let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001073defm UXTB : AI_unary_rrot<0b01101110,
1074 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1075defm UXTH : AI_unary_rrot<0b01101111,
1076 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1077defm UXTB16 : AI_unary_rrot<0b01101100,
1078 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001080def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001081 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001082def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001083 (UXTB16r_rot GPR:$Src, 8)>;
1084
Evan Cheng97f48c32008-11-06 22:15:19 +00001085defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001086 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001087defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001088 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001089}
1090
Evan Chenga8e29892007-01-19 07:51:42 +00001091// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1092//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001093
Evan Chenga8e29892007-01-19 07:51:42 +00001094// TODO: UXT(A){B|H}16
1095
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001096def SBFX : I<(outs GPR:$dst),
1097 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1098 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001099 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001100 Requires<[IsARM, HasV6T2]> {
1101 let Inst{27-21} = 0b0111101;
1102 let Inst{6-4} = 0b101;
1103}
1104
1105def UBFX : I<(outs GPR:$dst),
1106 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1107 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001108 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001109 Requires<[IsARM, HasV6T2]> {
1110 let Inst{27-21} = 0b0111111;
1111 let Inst{6-4} = 0b101;
1112}
1113
Evan Chenga8e29892007-01-19 07:51:42 +00001114//===----------------------------------------------------------------------===//
1115// Arithmetic Instructions.
1116//
1117
Jim Grosbach26421962008-10-14 20:36:24 +00001118defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001119 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001120defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001121 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001122
Evan Chengc85e8322007-07-05 07:13:32 +00001123// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001124defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1125 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1126defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001127 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001128
Evan Cheng62674222009-06-25 23:34:10 +00001129defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001130 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001131defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1132 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001133defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
1134 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
1135defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
1136 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001137
Evan Chengc85e8322007-07-05 07:13:32 +00001138// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001139def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001140 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001141 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1142 let Inst{25} = 1;
1143}
Evan Cheng13ab0202007-07-10 18:08:01 +00001144
Evan Chengedda31c2008-11-05 18:35:52 +00001145def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001146 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001147 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001148 let Inst{25} = 0;
1149}
Evan Chengc85e8322007-07-05 07:13:32 +00001150
1151// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001152let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001153def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001154 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001155 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001156 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001157 let Inst{25} = 1;
1158}
Evan Chengedda31c2008-11-05 18:35:52 +00001159def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001160 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001161 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001162 let Inst{20} = 1;
1163 let Inst{25} = 0;
1164}
Evan Cheng071a2792007-09-11 19:55:27 +00001165}
Evan Chengc85e8322007-07-05 07:13:32 +00001166
Evan Cheng62674222009-06-25 23:34:10 +00001167let Uses = [CPSR] in {
1168def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001169 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001170 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001171 Requires<[IsARM, CarryDefIsUnused]> {
1172 let Inst{25} = 1;
1173}
Evan Cheng62674222009-06-25 23:34:10 +00001174def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001175 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001176 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001177 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001178 let Inst{25} = 0;
1179}
Evan Cheng62674222009-06-25 23:34:10 +00001180}
1181
1182// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001183let Defs = [CPSR], Uses = [CPSR] in {
1184def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001185 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001186 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001187 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001188 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001189 let Inst{25} = 1;
1190}
Evan Cheng1e249e32009-06-25 20:59:23 +00001191def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001192 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001193 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001194 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001195 let Inst{20} = 1;
1196 let Inst{25} = 0;
1197}
Evan Cheng071a2792007-09-11 19:55:27 +00001198}
Evan Cheng2c614c52007-06-06 10:17:05 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1201def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1202 (SUBri GPR:$src, so_imm_neg:$imm)>;
1203
1204//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1205// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1206//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1207// (SBCri GPR:$src, so_imm_neg:$imm)>;
1208
1209// Note: These are implemented in C++ code, because they have to generate
1210// ADD/SUBrs instructions, which use a complex pattern that a xform function
1211// cannot produce.
1212// (mul X, 2^n+1) -> (add (X << n), X)
1213// (mul X, 2^n-1) -> (rsb X, (X << n))
1214
1215
1216//===----------------------------------------------------------------------===//
1217// Bitwise Instructions.
1218//
1219
Jim Grosbach26421962008-10-14 20:36:24 +00001220defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001221 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001222defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001223 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001224defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001225 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001226defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001227 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001228
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001229def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001230 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001231 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001232 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1233 Requires<[IsARM, HasV6T2]> {
1234 let Inst{27-21} = 0b0111110;
1235 let Inst{6-0} = 0b0011111;
1236}
1237
David Goodwin5d598aa2009-08-19 18:00:44 +00001238def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001239 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001240 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001241 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001242}
Evan Chengedda31c2008-11-05 18:35:52 +00001243def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001244 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen04301522009-11-07 00:54:36 +00001245 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +00001246let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001247def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001248 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001249 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1250 let Inst{25} = 1;
1251}
Evan Chenga8e29892007-01-19 07:51:42 +00001252
1253def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1254 (BICri GPR:$src, so_imm_not:$imm)>;
1255
1256//===----------------------------------------------------------------------===//
1257// Multiply Instructions.
1258//
1259
Evan Cheng8de898a2009-06-26 00:19:44 +00001260let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001261def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001262 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001263 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001264
Evan Chengfbc9d412008-11-06 01:21:28 +00001265def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001266 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001267 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001268
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001269def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001270 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001271 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1272 Requires<[IsARM, HasV6T2]>;
1273
Evan Chenga8e29892007-01-19 07:51:42 +00001274// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001275let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001276let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001277def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001278 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001279 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001280
Evan Chengfbc9d412008-11-06 01:21:28 +00001281def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001283 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001284}
Evan Chenga8e29892007-01-19 07:51:42 +00001285
1286// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001287def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001289 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001290
Evan Chengfbc9d412008-11-06 01:21:28 +00001291def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001292 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001293 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001294
Evan Chengfbc9d412008-11-06 01:21:28 +00001295def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001296 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001297 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001298 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001299} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001300
1301// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001302def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001303 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001304 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001305 Requires<[IsARM, HasV6]> {
1306 let Inst{7-4} = 0b0001;
1307 let Inst{15-12} = 0b1111;
1308}
Evan Cheng13ab0202007-07-10 18:08:01 +00001309
Evan Chengfbc9d412008-11-06 01:21:28 +00001310def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001311 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001312 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001313 Requires<[IsARM, HasV6]> {
1314 let Inst{7-4} = 0b0001;
1315}
Evan Chenga8e29892007-01-19 07:51:42 +00001316
1317
Evan Chengfbc9d412008-11-06 01:21:28 +00001318def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001319 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001320 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001321 Requires<[IsARM, HasV6]> {
1322 let Inst{7-4} = 0b1101;
1323}
Evan Chenga8e29892007-01-19 07:51:42 +00001324
Raul Herbster37fb5b12007-08-30 23:25:47 +00001325multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001326 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001327 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001328 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1329 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001330 Requires<[IsARM, HasV5TE]> {
1331 let Inst{5} = 0;
1332 let Inst{6} = 0;
1333 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001334
Evan Chengeb4f52e2008-11-06 03:35:07 +00001335 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001336 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001337 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001338 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001339 Requires<[IsARM, HasV5TE]> {
1340 let Inst{5} = 0;
1341 let Inst{6} = 1;
1342 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001343
Evan Chengeb4f52e2008-11-06 03:35:07 +00001344 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001345 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001346 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001347 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001348 Requires<[IsARM, HasV5TE]> {
1349 let Inst{5} = 1;
1350 let Inst{6} = 0;
1351 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001352
Evan Chengeb4f52e2008-11-06 03:35:07 +00001353 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001354 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001355 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1356 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001357 Requires<[IsARM, HasV5TE]> {
1358 let Inst{5} = 1;
1359 let Inst{6} = 1;
1360 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001361
Evan Chengeb4f52e2008-11-06 03:35:07 +00001362 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001363 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001364 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001365 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001366 Requires<[IsARM, HasV5TE]> {
1367 let Inst{5} = 1;
1368 let Inst{6} = 0;
1369 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001370
Evan Chengeb4f52e2008-11-06 03:35:07 +00001371 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001372 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001373 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001374 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001375 Requires<[IsARM, HasV5TE]> {
1376 let Inst{5} = 1;
1377 let Inst{6} = 1;
1378 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001379}
1380
Raul Herbster37fb5b12007-08-30 23:25:47 +00001381
1382multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001383 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001384 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001385 [(set GPR:$dst, (add GPR:$acc,
1386 (opnode (sext_inreg GPR:$a, i16),
1387 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001388 Requires<[IsARM, HasV5TE]> {
1389 let Inst{5} = 0;
1390 let Inst{6} = 0;
1391 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001392
Evan Chengeb4f52e2008-11-06 03:35:07 +00001393 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001394 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001395 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001396 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001397 Requires<[IsARM, HasV5TE]> {
1398 let Inst{5} = 0;
1399 let Inst{6} = 1;
1400 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001401
Evan Chengeb4f52e2008-11-06 03:35:07 +00001402 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001403 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001404 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001405 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001406 Requires<[IsARM, HasV5TE]> {
1407 let Inst{5} = 1;
1408 let Inst{6} = 0;
1409 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001410
Evan Chengeb4f52e2008-11-06 03:35:07 +00001411 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001412 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1413 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1414 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001415 Requires<[IsARM, HasV5TE]> {
1416 let Inst{5} = 1;
1417 let Inst{6} = 1;
1418 }
Evan Chenga8e29892007-01-19 07:51:42 +00001419
Evan Chengeb4f52e2008-11-06 03:35:07 +00001420 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001421 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001422 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001423 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001424 Requires<[IsARM, HasV5TE]> {
1425 let Inst{5} = 0;
1426 let Inst{6} = 0;
1427 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001428
Evan Chengeb4f52e2008-11-06 03:35:07 +00001429 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001430 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001431 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001432 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001433 Requires<[IsARM, HasV5TE]> {
1434 let Inst{5} = 0;
1435 let Inst{6} = 1;
1436 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001437}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001438
Raul Herbster37fb5b12007-08-30 23:25:47 +00001439defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1440defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001441
Evan Chenga8e29892007-01-19 07:51:42 +00001442// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1443// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001444
Evan Chenga8e29892007-01-19 07:51:42 +00001445//===----------------------------------------------------------------------===//
1446// Misc. Arithmetic Instructions.
1447//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001448
David Goodwin5d598aa2009-08-19 18:00:44 +00001449def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001450 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001451 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1452 let Inst{7-4} = 0b0001;
1453 let Inst{11-8} = 0b1111;
1454 let Inst{19-16} = 0b1111;
1455}
Rafael Espindola199dd672006-10-17 13:13:23 +00001456
David Goodwin5d598aa2009-08-19 18:00:44 +00001457def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001458 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001459 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1460 let Inst{7-4} = 0b0011;
1461 let Inst{11-8} = 0b1111;
1462 let Inst{19-16} = 0b1111;
1463}
Rafael Espindola199dd672006-10-17 13:13:23 +00001464
David Goodwin5d598aa2009-08-19 18:00:44 +00001465def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001466 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001467 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001468 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1469 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1470 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1471 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001472 Requires<[IsARM, HasV6]> {
1473 let Inst{7-4} = 0b1011;
1474 let Inst{11-8} = 0b1111;
1475 let Inst{19-16} = 0b1111;
1476}
Rafael Espindola27185192006-09-29 21:20:16 +00001477
David Goodwin5d598aa2009-08-19 18:00:44 +00001478def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001479 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001480 [(set GPR:$dst,
1481 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001482 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1483 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001484 Requires<[IsARM, HasV6]> {
1485 let Inst{7-4} = 0b1011;
1486 let Inst{11-8} = 0b1111;
1487 let Inst{19-16} = 0b1111;
1488}
Rafael Espindola27185192006-09-29 21:20:16 +00001489
Evan Cheng8b59db32008-11-07 01:41:35 +00001490def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1491 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001492 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001493 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1494 (and (shl GPR:$src2, (i32 imm:$shamt)),
1495 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001496 Requires<[IsARM, HasV6]> {
1497 let Inst{6-4} = 0b001;
1498}
Rafael Espindola27185192006-09-29 21:20:16 +00001499
Evan Chenga8e29892007-01-19 07:51:42 +00001500// Alternate cases for PKHBT where identities eliminate some nodes.
1501def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1502 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1503def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1504 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001505
Rafael Espindolaa2845842006-10-05 16:48:49 +00001506
Evan Cheng8b59db32008-11-07 01:41:35 +00001507def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1508 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001509 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001510 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1511 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001512 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1513 let Inst{6-4} = 0b101;
1514}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001515
Evan Chenga8e29892007-01-19 07:51:42 +00001516// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1517// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001518def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001519 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1520def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1521 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1522 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001523
Evan Chenga8e29892007-01-19 07:51:42 +00001524//===----------------------------------------------------------------------===//
1525// Comparison Instructions...
1526//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001527
Jim Grosbach26421962008-10-14 20:36:24 +00001528defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001529 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001530defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001531 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001532
Evan Chenga8e29892007-01-19 07:51:42 +00001533// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001534defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001535 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001536defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001537 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001538
David Goodwinc0309b42009-06-29 15:33:01 +00001539defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1540 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1541defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1542 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001543
1544def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1545 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001546
David Goodwinc0309b42009-06-29 15:33:01 +00001547def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001548 (CMNri GPR:$src, so_imm_neg:$imm)>;
1549
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001550
Evan Chenga8e29892007-01-19 07:51:42 +00001551// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001552// FIXME: should be able to write a pattern for ARMcmov, but can't use
1553// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001554def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001555 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001556 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001557 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001558 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001559 let Inst{25} = 0;
1560}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001561
Evan Chengd87293c2008-11-06 08:47:38 +00001562def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001563 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001564 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001565 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001566 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001567 let Inst{25} = 0;
1568}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001569
Evan Chengd87293c2008-11-06 08:47:38 +00001570def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001571 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001572 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001573 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001574 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001575 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001576}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001577
Jim Grosbach3728e962009-12-10 00:11:09 +00001578//===----------------------------------------------------------------------===//
1579// Atomic operations intrinsics
1580//
1581
1582// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001583let hasSideEffects = 1 in {
1584def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001585 Pseudo, NoItinerary,
1586 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001587 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001588 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001589 let Inst{31-4} = 0xf57ff05;
1590 // FIXME: add support for options other than a full system DMB
1591 let Inst{3-0} = 0b1111;
1592}
Jim Grosbach3728e962009-12-10 00:11:09 +00001593
Jim Grosbachf6b28622009-12-14 18:31:20 +00001594def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001595 Pseudo, NoItinerary,
1596 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001597 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001598 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001599 let Inst{31-4} = 0xf57ff04;
1600 // FIXME: add support for options other than a full system DSB
1601 let Inst{3-0} = 0b1111;
1602}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001603
1604def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1605 Pseudo, NoItinerary,
1606 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1607 [(ARMMemBarrierV6 GPR:$zero)]>,
1608 Requires<[IsARM, HasV6]> {
1609 // FIXME: add support for options other than a full system DMB
1610 // FIXME: add encoding
1611}
1612
1613def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1614 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001615 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001616 [(ARMSyncBarrierV6 GPR:$zero)]>,
1617 Requires<[IsARM, HasV6]> {
1618 // FIXME: add support for options other than a full system DSB
1619 // FIXME: add encoding
1620}
Jim Grosbach3728e962009-12-10 00:11:09 +00001621}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001622
Jim Grosbach66869102009-12-11 18:52:41 +00001623let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001624 let Uses = [CPSR] in {
1625 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1626 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1627 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1628 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1629 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1630 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1631 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1632 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1633 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1634 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1635 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1636 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1637 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1638 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1639 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1640 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1641 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1642 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1643 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1644 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1645 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1646 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1647 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1648 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1649 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1650 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1651 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1652 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1653 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1654 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1655 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1656 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1657 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1658 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1659 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1660 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1661 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1662 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1663 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1664 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1665 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1666 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1667 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1668 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1669 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1671 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1672 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1673 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1674 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1675 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1676 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1677 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1678 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1679 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1680 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1681 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1683 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1684 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1685 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1686 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1687 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1688 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1689 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1690 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1691 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1692 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1693 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1695 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1696 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1697
1698 def ATOMIC_SWAP_I8 : PseudoInst<
1699 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1700 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1701 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1702 def ATOMIC_SWAP_I16 : PseudoInst<
1703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1704 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1705 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1706 def ATOMIC_SWAP_I32 : PseudoInst<
1707 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1708 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1709 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1710
Jim Grosbache801dc42009-12-12 01:40:06 +00001711 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1712 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1713 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1714 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1715 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1716 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1717 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1718 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1719 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1720 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1721 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1722 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1723}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001724}
1725
1726let mayLoad = 1 in {
1727def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1728 "ldrexb", "\t$dest, [$ptr]",
1729 []>;
1730def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1731 "ldrexh", "\t$dest, [$ptr]",
1732 []>;
1733def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1734 "ldrex", "\t$dest, [$ptr]",
1735 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001736def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001737 NoItinerary,
1738 "ldrexd", "\t$dest, $dest2, [$ptr]",
1739 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001740}
1741
1742let mayStore = 1 in {
1743def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001744 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001745 "strexb", "\t$success, $src, [$ptr]",
1746 []>;
1747def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1748 NoItinerary,
1749 "strexh", "\t$success, $src, [$ptr]",
1750 []>;
1751def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001752 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001753 "strex", "\t$success, $src, [$ptr]",
1754 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001755def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001756 (ins GPR:$src, GPR:$src2, GPR:$ptr),
1757 NoItinerary,
1758 "strexd", "\t$success, $src, $src2, [$ptr]",
1759 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001760}
1761
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001762//===----------------------------------------------------------------------===//
1763// TLS Instructions
1764//
1765
1766// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001767let isCall = 1,
1768 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001769 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001770 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771 [(set R0, ARMthread_pointer)]>;
1772}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001773
Evan Chenga8e29892007-01-19 07:51:42 +00001774//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001775// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00001776// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00001777// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001778// Since by its nature we may be coming from some other function to get
1779// here, and we're using the stack frame for the containing function to
1780// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001781// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001782// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001783// except for our own input by listing the relevant registers in Defs. By
1784// doing so, we also cause the prologue/epilogue code to actively preserve
1785// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001786let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00001787 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
1788 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00001789 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00001790 D31 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001791 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001792 AddrModeNone, SizeSpecial, IndexModeNone,
1793 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00001794 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
1795 "add\tr12, pc, #8\n\t"
1796 "str\tr12, [$src, #+4]\n\t"
1797 "mov\tr0, #0\n\t"
1798 "add\tpc, pc, #0\n\t"
1799 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbachf9570122009-05-14 00:46:35 +00001800 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001801}
1802
1803//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001804// Non-Instruction Patterns
1805//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001806
Evan Chenga8e29892007-01-19 07:51:42 +00001807// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001808
Evan Chenga8e29892007-01-19 07:51:42 +00001809// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001810let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001811def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00001812 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001813 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001814 [(set GPR:$dst, so_imm2part:$src)]>,
1815 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001816
Evan Chenga8e29892007-01-19 07:51:42 +00001817def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001818 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1819 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001820def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00001821 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1822 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00001823def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
1824 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1825 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00001826def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
1827 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
1828 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001829
Evan Cheng5adb66a2009-09-28 09:14:39 +00001830// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00001831// This is a single pseudo instruction, the benefit is that it can be remat'd
1832// as a single unit instead of having to handle reg inputs.
1833// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001834let isReMaterializable = 1 in
1835def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001836 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001837 [(set GPR:$dst, (i32 imm:$src))]>,
1838 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001839
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001840// ConstantPool, GlobalAddress, and JumpTable
1841def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
1842 Requires<[IsARM, DontUseMovt]>;
1843def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1844def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
1845 Requires<[IsARM, UseMovt]>;
1846def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1847 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1848
Evan Chenga8e29892007-01-19 07:51:42 +00001849// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001850
Rafael Espindola24357862006-10-19 17:05:03 +00001851
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001853def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001854 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001855def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001856 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001857
Evan Chenga8e29892007-01-19 07:51:42 +00001858// zextload i1 -> zextload i8
1859def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001860
Evan Chenga8e29892007-01-19 07:51:42 +00001861// extload -> zextload
1862def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1863def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1864def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001865
Evan Cheng83b5cf02008-11-05 23:22:34 +00001866def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1867def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1868
Evan Cheng34b12d22007-01-19 20:27:35 +00001869// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001870def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1871 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001872 (SMULBB GPR:$a, GPR:$b)>;
1873def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1874 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001875def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1876 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001877 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001878def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001879 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001880def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1881 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001882 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001883def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001884 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001885def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1886 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001887 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001888def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001889 (SMULWB GPR:$a, GPR:$b)>;
1890
1891def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001892 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1893 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001894 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1895def : ARMV5TEPat<(add GPR:$acc,
1896 (mul sext_16_node:$a, sext_16_node:$b)),
1897 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1898def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001899 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1900 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001901 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1902def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001903 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001904 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1905def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001906 (mul (sra GPR:$a, (i32 16)),
1907 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001908 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1909def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001910 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001911 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1912def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001913 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1914 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001915 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1916def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001917 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001918 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1919
Evan Chenga8e29892007-01-19 07:51:42 +00001920//===----------------------------------------------------------------------===//
1921// Thumb Support
1922//
1923
1924include "ARMInstrThumb.td"
1925
1926//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001927// Thumb2 Support
1928//
1929
1930include "ARMInstrThumb2.td"
1931
1932//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001933// Floating Point Support
1934//
1935
1936include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00001937
1938//===----------------------------------------------------------------------===//
1939// Advanced SIMD (NEON) Support
1940//
1941
1942include "ARMInstrNEON.td"