blob: 1a1b8ac2d0770c376737576a8c16aa818174ffea [file] [log] [blame]
Chris Lattner956f43c2006-06-16 20:22:01 +00001//===- PPCInstr64Bit.td - The PowerPC 64-bit Support -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
26}
27def symbolLo64 : Operand<i64> {
28 let PrintMethod = "printSymbolLo";
29}
30
Chris Lattnerb410dc92006-06-20 23:18:58 +000031//===----------------------------------------------------------------------===//
32// 64-bit transformation functions.
33//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000034
Chris Lattnerb410dc92006-06-20 23:18:58 +000035def SHL64 : SDNodeXForm<imm, [{
36 // Transformation function: 63 - imm
37 return getI32Imm(63 - N->getValue());
38}]>;
39
40def SRL64 : SDNodeXForm<imm, [{
41 // Transformation function: 64 - imm
42 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
43}]>;
44
45def HI32_48 : SDNodeXForm<imm, [{
46 // Transformation function: shift the immediate value down into the low bits.
47 return getI32Imm((unsigned short)(N->getValue() >> 32));
48}]>;
49
50def HI48_64 : SDNodeXForm<imm, [{
51 // Transformation function: shift the immediate value down into the low bits.
52 return getI32Imm((unsigned short)(N->getValue() >> 48));
53}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000054
Chris Lattner956f43c2006-06-16 20:22:01 +000055
56//===----------------------------------------------------------------------===//
Chris Lattner563ecfb2006-06-27 18:18:41 +000057// Pseudo instructions.
58//
59
Chris Lattner303c6952006-07-18 16:33:26 +000060def IMPLICIT_DEF_G8RC : Pseudo<(ops G8RC:$rD), "; IMPLICIT_DEF_G8RC $rD",
Chris Lattner563ecfb2006-06-27 18:18:41 +000061 [(set G8RC:$rD, (undef))]>;
62
Chris Lattner6a5339b2006-11-14 18:44:47 +000063
64//===----------------------------------------------------------------------===//
65// Calls.
66//
67
68let Defs = [LR8] in
69 def MovePCtoLR8 : Pseudo<(ops piclabel:$label), "bl $label", []>,
70 PPC970_Unit_BRU;
71
72let isCall = 1, noResults = 1, PPC970_Unit = 7,
73 // All calls clobber the PPC64 non-callee saved registers.
74 Defs = [X0,X2,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,
75 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
76 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
77 LR8,CTR8,
78 CR0,CR1,CR5,CR6,CR7] in {
79 // Convenient aliases for call instructions
80 def BL8 : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
81 "bl $func", BrB, []>; // See Pat patterns below.
82
83 def BLA8 : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
84 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
85}
86
87// Calls
88def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
89 (BL8 tglobaladdr:$dst)>;
90def : Pat<(PPCcall (i64 texternalsym:$dst)),
91 (BL8 texternalsym:$dst)>;
92
93//===----------------------------------------------------------------------===//
94// 64-bit SPR manipulation instrs.
95
96def MFCTR8 : XFXForm_1_ext<31, 339, 9, (ops G8RC:$rT), "mfctr $rT", SprMFSPR>,
97 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +000098let Pattern = [(PPCmtctr G8RC:$rS)] in {
99def MTCTR8 : XFXForm_7_ext<31, 467, 9, (ops G8RC:$rS), "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000100 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000101}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000102
Chris Lattner6a5339b2006-11-14 18:44:47 +0000103def MTLR8 : XFXForm_7_ext<31, 467, 8, (ops G8RC:$rS), "mtlr $rS", SprMTSPR>,
104 PPC970_DGroup_First, PPC970_Unit_FXU;
105def MFLR8 : XFXForm_1_ext<31, 339, 8, (ops G8RC:$rT), "mflr $rT", SprMFSPR>,
106 PPC970_DGroup_First, PPC970_Unit_FXU;
107
108
Chris Lattner563ecfb2006-06-27 18:18:41 +0000109//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000110// Fixed point instructions.
111//
112
113let PPC970_Unit = 1 in { // FXU Operations.
114
Chris Lattner0ea70b22006-06-20 22:34:10 +0000115// Copies, extends, truncates.
Chris Lattner956f43c2006-06-16 20:22:01 +0000116def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
117 "or $rA, $rS, $rB", IntGeneral,
118 []>;
119def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
120 "or $rA, $rS, $rB", IntGeneral,
121 []>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000122
123def LI8 : DForm_2_r0<14, (ops G8RC:$rD, symbolLo64:$imm),
124 "li $rD, $imm", IntGeneral,
125 [(set G8RC:$rD, immSExt16:$imm)]>;
126def LIS8 : DForm_2_r0<15, (ops G8RC:$rD, symbolHi64:$imm),
127 "lis $rD, $imm", IntGeneral,
128 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
129
130// Logical ops.
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000131def NAND8: XForm_6<31, 476, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
132 "nand $rA, $rS, $rB", IntGeneral,
133 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
134def AND8 : XForm_6<31, 28, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
135 "and $rA, $rS, $rB", IntGeneral,
136 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
137def ANDC8: XForm_6<31, 60, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
138 "andc $rA, $rS, $rB", IntGeneral,
139 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
140def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
141 "or $rA, $rS, $rB", IntGeneral,
142 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
143def NOR8 : XForm_6<31, 124, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
144 "nor $rA, $rS, $rB", IntGeneral,
145 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
146def ORC8 : XForm_6<31, 412, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
147 "orc $rA, $rS, $rB", IntGeneral,
148 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
149def EQV8 : XForm_6<31, 284, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
150 "eqv $rA, $rS, $rB", IntGeneral,
151 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
152def XOR8 : XForm_6<31, 316, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
153 "xor $rA, $rS, $rB", IntGeneral,
154 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
155
156// Logical ops with immediate.
Chris Lattner0ea70b22006-06-20 22:34:10 +0000157def ANDIo8 : DForm_4<28, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
158 "andi. $dst, $src1, $src2", IntGeneral,
159 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
160 isDOT;
161def ANDISo8 : DForm_4<29, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
162 "andis. $dst, $src1, $src2", IntGeneral,
163 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
164 isDOT;
165def ORI8 : DForm_4<24, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
166 "ori $dst, $src1, $src2", IntGeneral,
167 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
168def ORIS8 : DForm_4<25, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
169 "oris $dst, $src1, $src2", IntGeneral,
170 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
171def XORI8 : DForm_4<26, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
172 "xori $dst, $src1, $src2", IntGeneral,
173 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
174def XORIS8 : DForm_4<27, (ops G8RC:$dst, G8RC:$src1, u16imm:$src2),
175 "xoris $dst, $src1, $src2", IntGeneral,
176 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
177
Chris Lattner956f43c2006-06-16 20:22:01 +0000178def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
179 "add $rT, $rA, $rB", IntGeneral,
180 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000181def ADDI8 : DForm_2<14, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
182 "addi $rD, $rA, $imm", IntGeneral,
183 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000184def ADDIS8 : DForm_2<15, (ops G8RC:$rD, G8RC:$rA, symbolHi64:$imm),
185 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000186 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
187
Chris Lattner563ecfb2006-06-27 18:18:41 +0000188def SUBFIC8: DForm_2< 8, (ops G8RC:$rD, G8RC:$rA, s16imm64:$imm),
189 "subfic $rD, $rA, $imm", IntGeneral,
190 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
191def SUBF8 : XOForm_1<31, 40, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
192 "subf $rT, $rA, $rB", IntGeneral,
193 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000194
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000195
Chris Lattner956f43c2006-06-16 20:22:01 +0000196def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
197 "mulhd $rT, $rA, $rB", IntMulHW,
198 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
199def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
200 "mulhdu $rT, $rA, $rB", IntMulHWU,
201 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
202
Chris Lattner041e9d32006-06-26 23:53:10 +0000203def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000204 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000205def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000206 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000207def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, G8RC:$rA, s16imm:$imm),
208 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
209def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, G8RC:$src1, u16imm:$src2),
210 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000211
Chris Lattner7c395ad2006-09-28 20:48:45 +0000212def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000213 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000214 [(set G8RC:$rA, (shl G8RC:$rS, GPRC:$rB))]>, isPPC64;
215def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000216 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000217 [(set G8RC:$rA, (srl G8RC:$rS, GPRC:$rB))]>, isPPC64;
218def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000219 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattner7c395ad2006-09-28 20:48:45 +0000220 [(set G8RC:$rA, (sra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000221def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
222 "extsw $rA, $rS", IntGeneral,
223 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
224/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
225def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
226 "extsw $rA, $rS", IntGeneral,
227 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000228def EXTSW_32_64 : XForm_11<31, 986, (ops G8RC:$rA, GPRC:$rS),
229 "extsw $rA, $rS", IntGeneral,
230 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000231
Chris Lattnere4172be2006-06-27 20:07:26 +0000232def SRADI : XSForm_1<31, 413, (ops G8RC:$rA, G8RC:$rS, u6imm:$SH),
233 "sradi $rA, $rS, $SH", IntRotateD,
234 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
235
Chris Lattner956f43c2006-06-16 20:22:01 +0000236def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
237 "divd $rT, $rA, $rB", IntDivD,
238 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
239 PPC970_DGroup_First, PPC970_DGroup_Cracked;
240def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
241 "divdu $rT, $rA, $rB", IntDivD,
242 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
243 PPC970_DGroup_First, PPC970_DGroup_Cracked;
244def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
245 "mulld $rT, $rA, $rB", IntMulHD,
246 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
247
Chris Lattner041e9d32006-06-26 23:53:10 +0000248
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000249let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000250def RLDIMI : MDForm_1<30, 3,
251 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
252 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000253 []>, isPPC64, RegConstraint<"$rSi = $rA">,
254 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000255}
256
257// Rotate instructions.
258def RLDICL : MDForm_1<30, 0,
259 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
260 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
261 []>, isPPC64;
262def RLDICR : MDForm_1<30, 1,
263 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
264 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
265 []>, isPPC64;
Chris Lattner041e9d32006-06-26 23:53:10 +0000266} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000267
268
269//===----------------------------------------------------------------------===//
270// Load/Store instructions.
271//
272
273
Chris Lattner518f9c72006-07-14 04:42:02 +0000274// Sign extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000275let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000276def LHA8: DForm_1<42, (ops G8RC:$rD, memri:$src),
277 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000278 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000279 PPC970_DGroup_Cracked;
Chris Lattner047854f2006-06-20 00:38:36 +0000280def LWA : DSForm_1<58, 2, (ops G8RC:$rD, memrix:$src),
281 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000282 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000283 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000284def LHAX8: XForm_1<31, 343, (ops G8RC:$rD, memrr:$src),
285 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000286 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000287 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000288def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
289 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000290 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000291 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000292
Chris Lattner94e509c2006-11-10 23:58:45 +0000293// Update forms.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000294def LHAU8 : DForm_1<43, (ops G8RC:$rD, ptr_rc:$ea_result, symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000295 ptr_rc:$rA),
296 "lhau $rD, $disp($rA)", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000297 []>, RegConstraint<"$rA = $ea_result">,
298 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000299// NO LWAU!
300
301}
302
Chris Lattner518f9c72006-07-14 04:42:02 +0000303// Zero extending loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000304let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000305def LBZ8 : DForm_1<34, (ops G8RC:$rD, memri:$src),
306 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000307 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000308def LHZ8 : DForm_1<40, (ops G8RC:$rD, memri:$src),
309 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000310 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Chris Lattner00659b12006-06-27 17:30:08 +0000311def LWZ8 : DForm_1<32, (ops G8RC:$rD, memri:$src),
312 "lwz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000313 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000314
315def LBZX8 : XForm_1<31, 87, (ops G8RC:$rD, memrr:$src),
316 "lbzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000317 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000318def LHZX8 : XForm_1<31, 279, (ops G8RC:$rD, memrr:$src),
319 "lhzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000320 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000321def LWZX8 : XForm_1<31, 23, (ops G8RC:$rD, memrr:$src),
322 "lwzx $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000323 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000324
325
326// Update forms.
Chris Lattner0851b4f2006-11-15 19:55:13 +0000327def LBZU8 : DForm_1<35, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
328 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000329 []>, RegConstraint<"$addr.reg = $ea_result">,
330 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000331def LHZU8 : DForm_1<41, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
332 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000333 []>, RegConstraint<"$addr.reg = $ea_result">,
334 NoEncode<"$ea_result">;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000335def LWZU8 : DForm_1<33, (ops G8RC:$rD, ptr_rc:$ea_result, memri:$addr),
336 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000337 []>, RegConstraint<"$addr.reg = $ea_result">,
338 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000339}
Chris Lattner518f9c72006-07-14 04:42:02 +0000340
341
342// Full 8-byte loads.
Chris Lattner94e509c2006-11-10 23:58:45 +0000343let isLoad = 1, PPC970_Unit = 2 in {
344def LD : DSForm_1<58, 0, (ops G8RC:$rD, memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000345 "ld $rD, $src", LdStLD,
346 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
347def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
348 "ldx $rD, $src", LdStLD,
349 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000350
Chris Lattner0851b4f2006-11-15 19:55:13 +0000351def LDU : DSForm_1<58, 1, (ops G8RC:$rD, ptr_rc:$ea_result, memrix:$addr),
352 "ldu $rD, $addr", LdStLD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000353 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
354 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000355
Chris Lattner956f43c2006-06-16 20:22:01 +0000356}
Chris Lattner518f9c72006-07-14 04:42:02 +0000357
Chris Lattner956f43c2006-06-16 20:22:01 +0000358let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000359// Truncating stores.
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000360def STB8 : DForm_1<38, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000361 "stb $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000362 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000363def STH8 : DForm_1<44, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000364 "sth $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000365 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000366def STW8 : DForm_1<36, (ops G8RC:$rS, memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000367 "stw $rS, $src", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000368 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Chris Lattner518f9c72006-07-14 04:42:02 +0000369def STBX8 : XForm_8<31, 215, (ops G8RC:$rS, memrr:$dst),
370 "stbx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000371 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000372 PPC970_DGroup_Cracked;
373def STHX8 : XForm_8<31, 407, (ops G8RC:$rS, memrr:$dst),
374 "sthx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000375 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000376 PPC970_DGroup_Cracked;
377def STWX8 : XForm_8<31, 151, (ops G8RC:$rS, memrr:$dst),
378 "stwx $rS, $dst", LdStGeneral,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000379 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000380 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000381// Normal 8-byte stores.
382def STD : DSForm_1<62, 0, (ops G8RC:$rS, memrix:$dst),
383 "std $rS, $dst", LdStSTD,
384 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
385def STDX : XForm_8<31, 149, (ops G8RC:$rS, memrr:$dst),
386 "stdx $rS, $dst", LdStSTD,
387 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
388 PPC970_DGroup_Cracked;
389}
390
391let isStore = 1, PPC970_Unit = 2 in {
392
393def STBU8 : DForm_1<38, (ops ptr_rc:$ea_res, G8RC:$rS,
394 symbolLo:$ptroff, ptr_rc:$ptrreg),
395 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
396 [(set ptr_rc:$ea_res,
397 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
398 iaddroff:$ptroff))]>,
399 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
400def STHU8 : DForm_1<45, (ops ptr_rc:$ea_res, G8RC:$rS,
401 symbolLo:$ptroff, ptr_rc:$ptrreg),
402 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
403 [(set ptr_rc:$ea_res,
404 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
405 iaddroff:$ptroff))]>,
406 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
407def STWU8 : DForm_1<37, (ops ptr_rc:$ea_res, G8RC:$rS,
408 symbolLo:$ptroff, ptr_rc:$ptrreg),
409 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
410 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
411 iaddroff:$ptroff))]>,
412 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
413
414
415def STDU : DSForm_1<62, 1, (ops ptr_rc:$ea_res, G8RC:$rS,
416 symbolLo:$ptroff, ptr_rc:$ptrreg),
417 "stdu $rS, $ptroff($ptrreg)", LdStSTD,
418 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
419 iaddroff:$ptroff))]>,
420 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
421 isPPC64;
422
423}
424
425let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
426
427def STDUX : XForm_8<31, 181, (ops G8RC:$rS, memrr:$dst),
428 "stdux $rS, $dst", LdStSTD,
429 []>, isPPC64;
430
431
432// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
433def STD_32 : DSForm_1<62, 0, (ops GPRC:$rT, memrix:$dst),
434 "std $rT, $dst", LdStSTD,
435 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
436def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
437 "stdx $rT, $dst", LdStSTD,
438 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
439 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000440}
441
442
443
444//===----------------------------------------------------------------------===//
445// Floating point instructions.
446//
447
448
449let PPC970_Unit = 3 in { // FPU Operations.
450def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
451 "fcfid $frD, $frB", FPGeneral,
452 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
453def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
454 "fctidz $frD, $frB", FPGeneral,
455 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
456}
457
458
459//===----------------------------------------------------------------------===//
460// Instruction Patterns
461//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000462
463// Immediate support.
464// Handled above:
465// sext(0x0000_0000_0000_FFFF, i8) -> li imm
466// sext(0x0000_0000_FFFF_0000, i16) -> lis imm>>16
467
468// sext(0x0000_0000_FFFF_FFFF, i16) -> lis + ori
469def sext_0x0000_0000_FFFF_FFFF_i16 : PatLeaf<(imm), [{
470 return N->getValue() == (uint64_t)(int32_t)N->getValue();
471}]>;
472def : Pat<(i64 sext_0x0000_0000_FFFF_FFFF_i16:$imm),
473 (ORI8 (LIS8 (HI16 imm:$imm)), (LO16 imm:$imm))>;
474
Chris Lattnereded5212006-06-20 22:38:59 +0000475// zext(0x0000_0000_FFFF_7FFF, i16) -> oris (li lo16(imm)), imm>>16
476def zext_0x0000_0000_FFFF_7FFF_i16 : PatLeaf<(imm), [{
477 return (N->getValue() & 0xFFFFFFFF00008000ULL) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000478}]>;
Chris Lattnereded5212006-06-20 22:38:59 +0000479def : Pat<(i64 zext_0x0000_0000_FFFF_7FFF_i16:$imm),
480 (ORIS8 (LI8 (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000481
Chris Lattner3ae5eef2006-06-20 23:03:01 +0000482// zext(0x0000_0000_FFFF_FFFF, i16) -> oris (ori (li 0), lo16(imm)), imm>>16
483def zext_0x0000_0000_FFFF_FFFF_i16 : PatLeaf<(imm), [{
484 return (N->getValue() & 0xFFFFFFFF00000000ULL) == 0;
485}]>;
486def : Pat<(i64 zext_0x0000_0000_FFFF_FFFF_i16:$imm),
487 (ORIS8 (ORI8 (LI8 0), (LO16 imm:$imm)), (HI16 imm:$imm))>;
488
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000489// FIXME: Handle smart forms where the top 32-bits are set. Right now, stuff
490// like 0xABCD0123BCDE0000 hits the case below, which produces ORI R, R, 0's!
Chris Lattner3ae5eef2006-06-20 23:03:01 +0000491
492// Fully general (and most expensive: 6 instructions!) immediate pattern.
493def : Pat<(i64 imm:$imm),
494 (ORI8
495 (ORIS8
496 (RLDICR
497 (ORI8
498 (LIS8 (HI48_64 imm:$imm)),
499 (HI32_48 imm:$imm)),
500 32, 31),
501 (HI16 imm:$imm)),
502 (LO16 imm:$imm))>;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000503
504
Chris Lattner956f43c2006-06-16 20:22:01 +0000505// Extensions and truncates to/from 32-bit regs.
506def : Pat<(i64 (zext GPRC:$in)),
507 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
508def : Pat<(i64 (anyext GPRC:$in)),
509 (OR4To8 GPRC:$in, GPRC:$in)>;
510def : Pat<(i32 (trunc G8RC:$in)),
511 (OR8To4 G8RC:$in, G8RC:$in)>;
512
Chris Lattner518f9c72006-07-14 04:42:02 +0000513// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000514def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000515 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000516def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000517 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000518def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000519 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000520def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000521 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000522def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000523 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000524def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000525 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000526def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000527 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000528def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000529 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000530def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000531 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000532def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000533 (LWZX8 xaddr:$src)>;
534
Chris Lattner956f43c2006-06-16 20:22:01 +0000535// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000536def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000537 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000538def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000539 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000540
541// Hi and Lo for Darwin Global Addresses.
542def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
543def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
544def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
545def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
546def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
547def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
548def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
549 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
550def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
551 (ADDIS8 G8RC:$in, tconstpool:$g)>;
552def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
553 (ADDIS8 G8RC:$in, tjumptable:$g)>;