blob: 2b5ff3ca1a97772710e13ee479358fd78b64018e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Evan Cheng8148ae82010-02-03 21:40:40 +000055static cl::opt<unsigned> TailCallLimit("tailcall-limit", cl::init(0));
Mon P Wang3c81d352008-11-23 04:37:22 +000056static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000057DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000058
Dan Gohman2f67df72009-09-03 17:18:51 +000059// Disable16Bit - 16-bit operations typically have a larger encoding than
60// corresponding 32-bit instructions, and 16-bit code is slow on some
61// processors. This is an experimental flag to disable 16-bit operations
62// (which forces them to be Legalized to 32-bit operations).
63static cl::opt<bool>
64Disable16Bit("disable-16bit", cl::Hidden,
65 cl::desc("Disable use of 16-bit instructions"));
66
Evan Cheng10e86422008-04-25 19:11:04 +000067// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000068static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000069 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000070
Chris Lattnerf0144122009-07-28 03:13:23 +000071static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
72 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
73 default: llvm_unreachable("unknown subtarget type");
74 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000075 if (TM.getSubtarget<X86Subtarget>().is64Bit())
76 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000077 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000078 case X86Subtarget::isELF:
79 return new TargetLoweringObjectFileELF();
80 case X86Subtarget::isMingw:
81 case X86Subtarget::isCygwin:
82 case X86Subtarget::isWindows:
83 return new TargetLoweringObjectFileCOFF();
84 }
Eric Christopherfd179292009-08-27 18:07:15 +000085
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001003 computeRegisterProperties();
1004
Mon P Wangcd6e7252009-11-30 02:42:02 +00001005 // Divide and reminder operations have no vector equivalent and can
1006 // trap. Do a custom widening for these operations in which we never
1007 // generate more divides/remainder than the original vector width.
1008 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1009 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1010 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1011 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1014 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1015 }
1016 }
1017
Evan Cheng87ed7162006-02-14 08:25:08 +00001018 // FIXME: These should be based on subtarget info. Plus, the values should
1019 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001020 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1021 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1022 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001023 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001024 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001025}
1026
Scott Michel5b8f82e2008-03-10 15:42:14 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1029 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001030}
1031
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1034/// the desired ByVal argument alignment.
1035static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1036 if (MaxAlign == 16)
1037 return;
1038 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1039 if (VTy->getBitWidth() == 128)
1040 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001041 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(ATy->getElementType(), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1047 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1048 unsigned EltAlign = 0;
1049 getMaxByValAlign(STy->getElementType(i), EltAlign);
1050 if (EltAlign > MaxAlign)
1051 MaxAlign = EltAlign;
1052 if (MaxAlign == 16)
1053 break;
1054 }
1055 }
1056 return;
1057}
1058
1059/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1060/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001061/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1062/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001063unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001064 if (Subtarget->is64Bit()) {
1065 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001066 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001067 if (TyAlign > 8)
1068 return TyAlign;
1069 return 8;
1070 }
1071
Evan Cheng29286502008-01-23 23:17:41 +00001072 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001073 if (Subtarget->hasSSE1())
1074 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001075 return Align;
1076}
Chris Lattner2b02a442007-02-25 08:29:00 +00001077
Evan Chengf0df0312008-05-15 08:39:06 +00001078/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001079/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001080/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001081/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001082EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001083X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001084 bool isSrcConst, bool isSrcStr,
1085 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001086 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1087 // linux. This is because the stack realignment code can't handle certain
1088 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001089 const Function *F = DAG.getMachineFunction().getFunction();
1090 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1091 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001092 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001093 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001094 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001096 }
Evan Chengf0df0312008-05-15 08:39:06 +00001097 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001098 return MVT::i64;
1099 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001100}
1101
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001102/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1103/// current function. The returned value is a member of the
1104/// MachineJumpTableInfo::JTEntryKind enum.
1105unsigned X86TargetLowering::getJumpTableEncoding() const {
1106 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1107 // symbol.
1108 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1109 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001110 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001111
1112 // Otherwise, use the normal jump table encoding heuristics.
1113 return TargetLowering::getJumpTableEncoding();
1114}
1115
Chris Lattner589c6f62010-01-26 06:28:43 +00001116/// getPICBaseSymbol - Return the X86-32 PIC base.
1117MCSymbol *
1118X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1119 MCContext &Ctx) const {
1120 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1121 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1122 Twine(MF->getFunctionNumber())+"$pb");
1123}
1124
1125
Chris Lattnerc64daab2010-01-26 05:02:42 +00001126const MCExpr *
1127X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1128 const MachineBasicBlock *MBB,
1129 unsigned uid,MCContext &Ctx) const{
1130 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1131 Subtarget->isPICStyleGOT());
1132 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1133 // entries.
1134
1135 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1136 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1137 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1138}
1139
Evan Chengcc415862007-11-09 01:32:10 +00001140/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1141/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001142SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001143 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001144 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001145 // This doesn't have DebugLoc associated with it, but is not really the
1146 // same as a Register.
1147 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1148 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001149 return Table;
1150}
1151
Chris Lattner589c6f62010-01-26 06:28:43 +00001152/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1153/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1154/// MCExpr.
1155const MCExpr *X86TargetLowering::
1156getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1157 MCContext &Ctx) const {
1158 // X86-64 uses RIP relative addressing based on the jump table label.
1159 if (Subtarget->isPICStyleRIPRel())
1160 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1161
1162 // Otherwise, the reference is relative to the PIC base.
1163 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1164}
1165
Bill Wendlingb4202b82009-07-01 18:50:55 +00001166/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001167unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001168 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001169}
1170
Chris Lattner2b02a442007-02-25 08:29:00 +00001171//===----------------------------------------------------------------------===//
1172// Return Value Calling Convention Implementation
1173//===----------------------------------------------------------------------===//
1174
Chris Lattner59ed56b2007-02-28 04:55:35 +00001175#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001176
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001177bool
1178X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1179 const SmallVectorImpl<EVT> &OutTys,
1180 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1181 SelectionDAG &DAG) {
1182 SmallVector<CCValAssign, 16> RVLocs;
1183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
1185 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1186}
1187
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188SDValue
1189X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001190 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 const SmallVectorImpl<ISD::OutputArg> &Outs,
1192 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Chris Lattner9774c912007-02-27 05:28:59 +00001194 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1196 RVLocs, *DAG.getContext());
1197 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001199 // If this is the first return lowered for this function, add the regs to the
1200 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001201 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001202 for (unsigned i = 0; i != RVLocs.size(); ++i)
1203 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001204 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001208
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001210 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1211 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001212 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001213
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001214 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001215 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1216 CCValAssign &VA = RVLocs[i];
1217 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattner447ff682008-03-11 03:23:40 +00001220 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1221 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001222 if (VA.getLocReg() == X86::ST0 ||
1223 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001224 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1225 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001226 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001228 RetOps.push_back(ValToCopy);
1229 // Don't emit a copytoreg.
1230 continue;
1231 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001232
Evan Cheng242b38b2009-02-23 09:03:22 +00001233 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1234 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001235 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001236 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001237 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001241 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001242 }
1243
Dale Johannesendd64c412009-02-04 00:33:20 +00001244 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001245 Flag = Chain.getValue(1);
1246 }
Dan Gohman61a92132008-04-21 23:59:07 +00001247
1248 // The x86-64 ABI for returning structs by value requires that we copy
1249 // the sret argument into %rax for the return. We saved the argument into
1250 // a virtual register in the entry block, so now we copy the value out
1251 // and into %rax.
1252 if (Subtarget->is64Bit() &&
1253 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1254 MachineFunction &MF = DAG.getMachineFunction();
1255 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1256 unsigned Reg = FuncInfo->getSRetReturnReg();
1257 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001259 FuncInfo->setSRetReturnReg(Reg);
1260 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001261 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001262
Dale Johannesendd64c412009-02-04 00:33:20 +00001263 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001264 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001265
1266 // RAX now acts like a return value.
1267 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001269
Chris Lattner447ff682008-03-11 03:23:40 +00001270 RetOps[0] = Chain; // Update chain.
1271
1272 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001273 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001274 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001275
1276 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001278}
1279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280/// LowerCallResult - Lower the result values of a call into the
1281/// appropriate copies out of appropriate physical registers.
1282///
1283SDValue
1284X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001286 const SmallVectorImpl<ISD::InputArg> &Ins,
1287 DebugLoc dl, SelectionDAG &DAG,
1288 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001289
Chris Lattnere32bbf62007-02-28 07:09:55 +00001290 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001291 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001292 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001294 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001296
Chris Lattner3085e152007-02-25 08:59:22 +00001297 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001298 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001299 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001300 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001301
Torok Edwin3f142c32009-02-01 18:15:56 +00001302 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001303 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001305 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001306 }
1307
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 // If this is a call to a function that returns an fp value on the floating
1309 // point stack, but where we prefer to use the value in xmm registers, copy
1310 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001311 if ((VA.getLocReg() == X86::ST0 ||
1312 VA.getLocReg() == X86::ST1) &&
1313 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001315 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Evan Cheng79fb3b42009-02-20 20:43:02 +00001317 SDValue Val;
1318 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001319 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1320 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1321 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001322 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1325 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 } else {
1327 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001329 Val = Chain.getValue(0);
1330 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001331 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1332 } else {
1333 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1334 CopyVT, InFlag).getValue(1);
1335 Val = Chain.getValue(0);
1336 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001337 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001338
Dan Gohman37eed792009-02-04 17:28:58 +00001339 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 // Round the F80 the right size, which also moves to the appropriate xmm
1341 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001342 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001343 // This truncation won't change the value.
1344 DAG.getIntPtrConstant(1));
1345 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001348 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001349
Dan Gohman98ca4f22009-08-05 01:29:28 +00001350 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001351}
1352
1353
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001354//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001355// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001356//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001357// StdCall calling convention seems to be standard for many Windows' API
1358// routines and around. It differs from C calling convention just a little:
1359// callee should clean up the stack, not caller. Symbols should be also
1360// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001361// For info on fast calling convention see Fast Calling Convention (tail call)
1362// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001363
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001365/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1367 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001368 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001371}
1372
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001373/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001374/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375static bool
1376ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1377 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001378 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001379
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001381}
1382
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001383/// IsCalleePop - Determines whether the callee is required to pop its
1384/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001385bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001386 if (IsVarArg)
1387 return false;
1388
Dan Gohman095cc292008-09-13 01:54:27 +00001389 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 default:
1391 return false;
1392 case CallingConv::X86_StdCall:
1393 return !Subtarget->is64Bit();
1394 case CallingConv::X86_FastCall:
1395 return !Subtarget->is64Bit();
1396 case CallingConv::Fast:
1397 return PerformTailCallOpt;
1398 }
1399}
1400
Dan Gohman095cc292008-09-13 01:54:27 +00001401/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1402/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001403CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001404 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001405 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001406 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001407 else
1408 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001409 }
1410
Gordon Henriksen86737662008-01-05 16:56:59 +00001411 if (CC == CallingConv::X86_FastCall)
1412 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001413 else if (CC == CallingConv::Fast)
1414 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001415 else
1416 return CC_X86_32_C;
1417}
1418
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419/// NameDecorationForCallConv - Selects the appropriate decoration to
1420/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001421NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001422X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001423 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001426 return StdCall;
1427 return None;
1428}
1429
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001430
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001431/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1432/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001433/// the specific parameter attribute. The copy will be passed as a byval
1434/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001435static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001436CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1438 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001440 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001441 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001442}
1443
Evan Cheng0c439eb2010-01-27 00:07:07 +00001444/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1445/// a tailcall target by changing its ABI.
1446static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1447 return PerformTailCallOpt && CC == CallingConv::Fast;
1448}
1449
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450SDValue
1451X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001452 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453 const SmallVectorImpl<ISD::InputArg> &Ins,
1454 DebugLoc dl, SelectionDAG &DAG,
1455 const CCValAssign &VA,
1456 MachineFrameInfo *MFI,
1457 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001458 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001459 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001460 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001461 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001462 EVT ValVT;
1463
1464 // If value is passed by pointer we have address passed instead of the value
1465 // itself.
1466 if (VA.getLocInfo() == CCValAssign::Indirect)
1467 ValVT = VA.getLocVT();
1468 else
1469 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001470
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001471 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001472 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001473 // In case of tail call optimization mark all arguments mutable. Since they
1474 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001475 if (Flags.isByVal()) {
1476 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1477 VA.getLocMemOffset(), isImmutable, false);
1478 return DAG.getFrameIndex(FI, getPointerTy());
1479 } else {
1480 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1481 VA.getLocMemOffset(), isImmutable, false);
1482 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1483 return DAG.getLoad(ValVT, dl, Chain, FIN,
1484 PseudoSourceValue::getFixedStack(FI), 0);
1485 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001486}
1487
Dan Gohman475871a2008-07-27 21:46:04 +00001488SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001490 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 bool isVarArg,
1492 const SmallVectorImpl<ISD::InputArg> &Ins,
1493 DebugLoc dl,
1494 SelectionDAG &DAG,
1495 SmallVectorImpl<SDValue> &InVals) {
1496
Evan Cheng1bc78042006-04-26 01:20:17 +00001497 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001498 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 const Function* Fn = MF.getFunction();
1501 if (Fn->hasExternalLinkage() &&
1502 Subtarget->isTargetCygMing() &&
1503 Fn->getName() == "main")
1504 FuncInfo->setForceFramePointer(true);
1505
1506 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001512
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001514 "Var args not supported with calling convention fastcc");
1515
Chris Lattner638402b2007-02-28 07:00:42 +00001516 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1519 ArgLocs, *DAG.getContext());
1520 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattnerf39f7712007-02-28 05:46:49 +00001522 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001523 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001524 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1525 CCValAssign &VA = ArgLocs[i];
1526 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1527 // places.
1528 assert(VA.getValNo() != LastVal &&
1529 "Don't support value assigned to multiple locs yet");
1530 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001531
Chris Lattnerf39f7712007-02-28 05:46:49 +00001532 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001533 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001534 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001536 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001538 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001543 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001544 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001545 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1546 RC = X86::VR64RegisterClass;
1547 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001548 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001549
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001550 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1554 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1555 // right size.
1556 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
1559 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001560 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001561 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001562 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001563 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001565 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001566 // Handle MMX values passed in XMM regs.
1567 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1569 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001570 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1571 } else
1572 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001573 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001574 } else {
1575 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001577 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001578
1579 // If value is passed via pointer - do a load.
1580 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001582
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001584 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001585
Dan Gohman61a92132008-04-21 23:59:07 +00001586 // The x86-64 ABI for returning structs by value requires that we copy
1587 // the sret argument into %rax for the return. Save the argument into
1588 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001589 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001590 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1591 unsigned Reg = FuncInfo->getSRetReturnReg();
1592 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001594 FuncInfo->setSRetReturnReg(Reg);
1595 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001598 }
1599
Chris Lattnerf39f7712007-02-28 05:46:49 +00001600 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001601 // Align stack specially for tail calls.
1602 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001603 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001604
Evan Cheng1bc78042006-04-26 01:20:17 +00001605 // If the function takes variable number of arguments, make a frame index for
1606 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001607 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001609 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 }
1611 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001612 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1613
1614 // FIXME: We should really autogenerate these arrays
1615 static const unsigned GPR64ArgRegsWin64[] = {
1616 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001618 static const unsigned XMMArgRegsWin64[] = {
1619 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1620 };
1621 static const unsigned GPR64ArgRegs64Bit[] = {
1622 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1623 };
1624 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1626 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1627 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1629
1630 if (IsWin64) {
1631 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1632 GPR64ArgRegs = GPR64ArgRegsWin64;
1633 XMMArgRegs = XMMArgRegsWin64;
1634 } else {
1635 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1636 GPR64ArgRegs = GPR64ArgRegs64Bit;
1637 XMMArgRegs = XMMArgRegs64Bit;
1638 }
1639 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1640 TotalNumIntRegs);
1641 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1642 TotalNumXMMRegs);
1643
Devang Patel578efa92009-06-05 21:57:13 +00001644 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001646 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001647 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001648 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001649 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001650 // Kernel mode asks for SSE to be disabled, so don't push them
1651 // on the stack.
1652 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001653
Gordon Henriksen86737662008-01-05 16:56:59 +00001654 // For X86-64, if there are vararg parameters that are passed via
1655 // registers, then we must store them to their spots on the stack so they
1656 // may be loaded by deferencing the result of va_next.
1657 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001658 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1659 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001660 TotalNumXMMRegs * 16, 16,
1661 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662
Gordon Henriksen86737662008-01-05 16:56:59 +00001663 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SmallVector<SDValue, 8> MemOps;
1665 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001666 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001667 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001668 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1669 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001670 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1671 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001673 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001674 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001675 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001676 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001678 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1682 // Now store the XMM (fp + vector) parameter registers.
1683 SmallVector<SDValue, 11> SaveXMMOps;
1684 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001685
Dan Gohmanface41a2009-08-16 21:24:25 +00001686 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1687 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1688 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohmanface41a2009-08-16 21:24:25 +00001690 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1691 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001692
Dan Gohmanface41a2009-08-16 21:24:25 +00001693 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1694 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1695 X86::VR128RegisterClass);
1696 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1697 SaveXMMOps.push_back(Val);
1698 }
1699 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1700 MVT::Other,
1701 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001703
1704 if (!MemOps.empty())
1705 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1706 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001708 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001714 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001715 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001717 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001718 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001719
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 if (!Is64Bit) {
1721 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1724 }
Evan Cheng25caf632006-05-23 21:06:34 +00001725
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001726 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001727
Dan Gohman98ca4f22009-08-05 01:29:28 +00001728 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001729}
1730
Dan Gohman475871a2008-07-27 21:46:04 +00001731SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1733 SDValue StackPtr, SDValue Arg,
1734 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001735 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001737 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001738 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001740 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001741 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001742 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001743 }
Dale Johannesenace16102009-02-03 19:33:06 +00001744 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001745 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001746}
1747
Bill Wendling64e87322009-01-16 19:25:27 +00001748/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001749/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001750SDValue
1751X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001752 SDValue &OutRetAddr, SDValue Chain,
1753 bool IsTailCall, bool Is64Bit,
1754 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001755 if (!IsTailCall || FPDiff==0) return Chain;
1756
1757 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001758 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001760
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001762 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001763 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001764}
1765
1766/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1767/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001768static SDValue
1769EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001771 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001772 // Store the return address to the appropriate stack slot.
1773 if (!FPDiff) return Chain;
1774 // Calculate the new stack slot for the return address.
1775 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001777 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001780 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001781 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 return Chain;
1783}
1784
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001786X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001787 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001788 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789 const SmallVectorImpl<ISD::OutputArg> &Outs,
1790 const SmallVectorImpl<ISD::InputArg> &Ins,
1791 DebugLoc dl, SelectionDAG &DAG,
1792 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 MachineFunction &MF = DAG.getMachineFunction();
1794 bool Is64Bit = Subtarget->is64Bit();
1795 bool IsStructRet = CallIsStructReturn(Outs);
1796
Evan Cheng0c439eb2010-01-27 00:07:07 +00001797 if (isTailCall)
1798 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001799 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1800 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001801
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001803 "Var args not supported with calling convention fastcc");
1804
Chris Lattner638402b2007-02-28 07:00:42 +00001805 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1808 ArgLocs, *DAG.getContext());
1809 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001810
Chris Lattner423c5f42007-02-28 05:31:48 +00001811 // Get a count of how many bytes are to be pushed on the stack.
1812 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001813 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001814 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Evan Chengb2c92902010-02-02 02:22:50 +00001815 else if (isTailCall && !PerformTailCallOpt)
1816 // This is a sibcall. The memory operands are available in caller's
1817 // own caller's stack.
1818 NumBytes = 0;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001819
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001821 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001822 ++NumTailCalls;
1823
Gordon Henriksen86737662008-01-05 16:56:59 +00001824 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001825 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001826 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1827 FPDiff = NumBytesCallerPushed - NumBytes;
1828
1829 // Set the delta of movement of the returnaddr stackslot.
1830 // But only set if delta is greater than previous delta.
1831 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1832 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1833 }
1834
Chris Lattnere563bbc2008-10-11 22:08:30 +00001835 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001836
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001838 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001840 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001841
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1843 SmallVector<SDValue, 8> MemOpChains;
1844 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001845
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846 // Walk the register/memloc assignments, inserting copies/loads. In the case
1847 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001848 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1849 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 SDValue Arg = Outs[i].Val;
1852 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001853 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 // Promote the value if needed.
1856 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001857 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001858 case CCValAssign::Full: break;
1859 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001860 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 break;
1862 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001863 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001864 break;
1865 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1867 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1869 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1870 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 } else
1872 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1873 break;
1874 case CCValAssign::BCvt:
1875 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001876 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001877 case CCValAssign::Indirect: {
1878 // Store the argument.
1879 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001880 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001881 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001882 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001883 Arg = SpillSlot;
1884 break;
1885 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001886 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001887
Chris Lattner423c5f42007-02-28 05:31:48 +00001888 if (VA.isRegLoc()) {
1889 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1890 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001892 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001893 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001894 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1897 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001898 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001899 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001900 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001901
Evan Cheng32fe1032006-05-25 00:59:30 +00001902 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001904 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001905
Evan Cheng347d5f72006-04-28 21:29:37 +00001906 // Build a sequence of copy-to-reg nodes chained together with token chain
1907 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001909 // Tail call byval lowering might overwrite argument registers so in case of
1910 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001913 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001914 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001915 InFlag = Chain.getValue(1);
1916 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001917
Eric Christopherfd179292009-08-27 18:07:15 +00001918
Chris Lattner88e1fd52009-07-09 04:24:46 +00001919 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001920 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1921 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001923 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1924 DAG.getNode(X86ISD::GlobalBaseReg,
1925 DebugLoc::getUnknownLoc(),
1926 getPointerTy()),
1927 InFlag);
1928 InFlag = Chain.getValue(1);
1929 } else {
1930 // If we are tail calling and generating PIC/GOT style code load the
1931 // address of the callee into ECX. The value in ecx is used as target of
1932 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1933 // for tail calls on PIC/GOT architectures. Normally we would just put the
1934 // address of GOT into ebx and then call target@PLT. But for tail calls
1935 // ebx would be restored (since ebx is callee saved) before jumping to the
1936 // target@PLT.
1937
1938 // Note: The actual moving to ECX is done further down.
1939 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1940 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1941 !G->getGlobal()->hasProtectedVisibility())
1942 Callee = LowerGlobalAddress(Callee, DAG);
1943 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001944 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001945 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001946 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001947
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 if (Is64Bit && isVarArg) {
1949 // From AMD64 ABI document:
1950 // For calls that may call functions that use varargs or stdargs
1951 // (prototype-less calls or calls to functions containing ellipsis (...) in
1952 // the declaration) %al is used as hidden argument to specify the number
1953 // of SSE registers used. The contents of %al do not need to match exactly
1954 // the number of registers, but must be an ubound on the number of SSE
1955 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001956
1957 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001958 // Count the number of XMM registers allocated.
1959 static const unsigned XMMArgRegs[] = {
1960 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1961 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1962 };
1963 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001964 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001965 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001966
Dale Johannesendd64c412009-02-04 00:33:20 +00001967 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001969 InFlag = Chain.getValue(1);
1970 }
1971
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001972
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001973 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 if (isTailCall) {
1975 // Force all the incoming stack arguments to be loaded from the stack
1976 // before any new outgoing arguments are stored to the stack, because the
1977 // outgoing stack slots may alias the incoming argument stack slots, and
1978 // the alias isn't otherwise explicit. This is slightly more conservative
1979 // than necessary, because it means that each store effectively depends
1980 // on every argument instead of just those arguments it would clobber.
1981 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1982
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SmallVector<SDValue, 8> MemOpChains2;
1984 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001986 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001987 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001988 if (PerformTailCallOpt) {
1989 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1990 CCValAssign &VA = ArgLocs[i];
1991 if (VA.isRegLoc())
1992 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001993 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 SDValue Arg = Outs[i].Val;
1995 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001996 // Create frame index.
1997 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001998 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001999 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002000 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002001
Duncan Sands276dcbd2008-03-21 09:14:45 +00002002 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002004 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002005 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002006 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002007 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002008 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002009
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2011 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002012 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002014 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002015 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002017 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002018 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 }
2020 }
2021
2022 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002024 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002025
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 // Copy arguments to their registers.
2027 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002028 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002029 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002030 InFlag = Chain.getValue(1);
2031 }
Dan Gohman475871a2008-07-27 21:46:04 +00002032 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002033
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002035 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002036 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 }
2038
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002039 bool WasGlobalOrExternal = false;
2040 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2041 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2042 // In the 64-bit large code model, we have to make all calls
2043 // through a register, since the call instruction's 32-bit
2044 // pc-relative offset may not be large enough to hold the whole
2045 // address.
2046 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2047 WasGlobalOrExternal = true;
2048 // If the callee is a GlobalAddress node (quite common, every direct call
2049 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2050 // it.
2051
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002052 // We should use extra load for direct calls to dllimported functions in
2053 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002054 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002055 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002056 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002057
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2059 // external symbols most go through the PLT in PIC mode. If the symbol
2060 // has hidden or protected visibility, or if it is static or local, then
2061 // we don't need to use the PLT - we can directly call it.
2062 if (Subtarget->isTargetELF() &&
2063 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002066 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002067 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2068 Subtarget->getDarwinVers() < 9) {
2069 // PC-relative references to external symbols should go through $stub,
2070 // unless we're building with the leopard linker or later, which
2071 // automatically synthesizes these stubs.
2072 OpFlags = X86II::MO_DARWIN_STUB;
2073 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002074
Chris Lattner74e726e2009-07-09 05:27:35 +00002075 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002076 G->getOffset(), OpFlags);
2077 }
Bill Wendling056292f2008-09-16 21:48:12 +00002078 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002079 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002080 unsigned char OpFlags = 0;
2081
2082 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2083 // symbols should go through the PLT.
2084 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002085 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002086 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002087 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002088 Subtarget->getDarwinVers() < 9) {
2089 // PC-relative references to external symbols should go through $stub,
2090 // unless we're building with the leopard linker or later, which
2091 // automatically synthesizes these stubs.
2092 OpFlags = X86II::MO_DARWIN_STUB;
2093 }
Eric Christopherfd179292009-08-27 18:07:15 +00002094
Chris Lattner48a7d022009-07-09 05:02:21 +00002095 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2096 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002097 }
2098
2099 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002100 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002101
Dale Johannesendd64c412009-02-04 00:33:20 +00002102 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002104 Callee,InFlag);
2105 Callee = DAG.getRegister(Opc, getPointerTy());
2106 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002107 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002108 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002109
Chris Lattnerd96d0722007-02-25 06:40:16 +00002110 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002115 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2116 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002117 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002119
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002120 Ops.push_back(Chain);
2121 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002125
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 // Add argument registers to the end of the list so that they are known live
2127 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002128 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2129 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2130 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002131
Evan Cheng586ccac2008-03-18 23:36:35 +00002132 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2135
2136 // Add an implicit use of AL for x86 vararg functions.
2137 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002139
Gabor Greifba36cb52008-08-28 21:40:38 +00002140 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002141 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002142
Dan Gohman98ca4f22009-08-05 01:29:28 +00002143 if (isTailCall) {
2144 // If this is the first return lowered for this function, add the regs
2145 // to the liveout set for the function.
2146 if (MF.getRegInfo().liveout_empty()) {
2147 SmallVector<CCValAssign, 16> RVLocs;
2148 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2149 *DAG.getContext());
2150 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2151 for (unsigned i = 0; i != RVLocs.size(); ++i)
2152 if (RVLocs[i].isRegLoc())
2153 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 assert(((Callee.getOpcode() == ISD::Register &&
2157 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002158 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2160 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002161 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162
2163 return DAG.getNode(X86ISD::TC_RETURN, dl,
2164 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 }
2166
Dale Johannesenace16102009-02-03 19:33:06 +00002167 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002168 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002169
Chris Lattner2d297092006-05-23 18:50:38 +00002170 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002175 // If this is is a call to a struct-return function, the callee
2176 // pops the hidden struct pointer, so we have to push it back.
2177 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002178 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Gordon Henriksenae636f82008-01-03 16:47:34 +00002182 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002183 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002184 DAG.getIntPtrConstant(NumBytes, true),
2185 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2186 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002187 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002188 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002189
Chris Lattner3085e152007-02-25 08:59:22 +00002190 // Handle result values, copying them out of physregs into vregs that we
2191 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002192 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2193 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002194}
2195
Evan Cheng25ab6902006-09-08 06:48:29 +00002196
2197//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002198// Fast Calling Convention (tail call) implementation
2199//===----------------------------------------------------------------------===//
2200
2201// Like std call, callee cleans arguments, convention except that ECX is
2202// reserved for storing the tail called function address. Only 2 registers are
2203// free for argument passing (inreg). Tail call optimization is performed
2204// provided:
2205// * tailcallopt is enabled
2206// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002207// On X86_64 architecture with GOT-style position independent code only local
2208// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002209// To keep the stack aligned according to platform abi the function
2210// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2211// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212// If a tail called function callee has more arguments than the caller the
2213// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002214// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002215// original REtADDR, but before the saved framepointer or the spilled registers
2216// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2217// stack layout:
2218// arg1
2219// arg2
2220// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002221// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002222// move area ]
2223// (possible EBP)
2224// ESI
2225// EDI
2226// local1 ..
2227
2228/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2229/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002230unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002231 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002232 MachineFunction &MF = DAG.getMachineFunction();
2233 const TargetMachine &TM = MF.getTarget();
2234 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2235 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002237 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002238 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2240 // Number smaller than 12 so just add the difference.
2241 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2242 } else {
2243 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002244 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002245 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002246 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002247 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002248}
2249
Dan Gohman98ca4f22009-08-05 01:29:28 +00002250/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2251/// for tail call optimization. Targets which want to do tail call
2252/// optimization should implement this function.
2253bool
2254X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002255 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002256 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002257 const SmallVectorImpl<ISD::OutputArg> &Outs,
2258 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002259 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002260 if (CalleeCC != CallingConv::Fast &&
2261 CalleeCC != CallingConv::C)
2262 return false;
2263
Evan Cheng7096ae42010-01-29 06:45:59 +00002264 // If -tailcallopt is specified, make fastcc functions tail-callable.
2265 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002266 if (PerformTailCallOpt) {
2267 if (CalleeCC == CallingConv::Fast &&
2268 CallerF->getCallingConv() == CalleeCC)
2269 return true;
2270 return false;
2271 }
2272
Evan Chengb2c92902010-02-02 02:22:50 +00002273 // Look for obvious safe cases to perform tail call optimization that does not
2274 // requite ABI changes. This is what gcc calls sibcall.
Evan Cheng8148ae82010-02-03 21:40:40 +00002275 if (NumTailCalls >= TailCallLimit)
2276 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002277
Evan Cheng843bd692010-01-31 06:44:49 +00002278 // Do not tail call optimize vararg calls for now.
2279 if (isVarArg)
2280 return false;
2281
Evan Chenga6bff982010-01-30 01:22:00 +00002282 // If the callee takes no arguments then go on to check the results of the
2283 // call.
2284 if (!Outs.empty()) {
2285 // Check if stack adjustment is needed. For now, do not do this if any
2286 // argument is passed on the stack.
2287 SmallVector<CCValAssign, 16> ArgLocs;
2288 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2289 ArgLocs, *DAG.getContext());
2290 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002291 if (CCInfo.getNextStackOffset()) {
2292 MachineFunction &MF = DAG.getMachineFunction();
2293 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2294 return false;
2295 if (Subtarget->isTargetWin64())
2296 // Win64 ABI has additional complications.
2297 return false;
2298
2299 // Check if the arguments are already laid out in the right way as
2300 // the caller's fixed stack objects.
2301 MachineFrameInfo *MFI = MF.getFrameInfo();
2302 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2303 CCValAssign &VA = ArgLocs[i];
2304 EVT RegVT = VA.getLocVT();
2305 SDValue Arg = Outs[i].Val;
2306 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2307 if (Flags.isByVal())
2308 return false; // TODO
2309 if (VA.getLocInfo() == CCValAssign::Indirect)
2310 return false;
2311 if (!VA.isRegLoc()) {
2312 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2313 if (!Ld)
2314 return false;
2315 SDValue Ptr = Ld->getBasePtr();
2316 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2317 if (!FINode)
2318 return false;
2319 int FI = FINode->getIndex();
2320 if (!MFI->isFixedObjectIndex(FI))
2321 return false;
2322 if (VA.getLocMemOffset() != MFI->getObjectOffset(FI))
2323 return false;
2324 }
2325 }
2326 }
Evan Chenga6bff982010-01-30 01:22:00 +00002327 }
Evan Chengb1712452010-01-27 06:25:16 +00002328
Evan Cheng86809cc2010-02-03 03:28:02 +00002329 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002330}
2331
Dan Gohman3df24e62008-09-03 23:12:08 +00002332FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002333X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2334 DwarfWriter *dw,
2335 DenseMap<const Value *, unsigned> &vm,
2336 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2337 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002338#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002339 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002340#endif
2341 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002342 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002343#ifndef NDEBUG
2344 , cil
2345#endif
2346 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002347}
2348
2349
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002350//===----------------------------------------------------------------------===//
2351// Other Lowering Hooks
2352//===----------------------------------------------------------------------===//
2353
2354
Dan Gohman475871a2008-07-27 21:46:04 +00002355SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002356 MachineFunction &MF = DAG.getMachineFunction();
2357 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2358 int ReturnAddrIndex = FuncInfo->getRAIndex();
2359
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002360 if (ReturnAddrIndex == 0) {
2361 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002362 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002363 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2364 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002365 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002366 }
2367
Evan Cheng25ab6902006-09-08 06:48:29 +00002368 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002369}
2370
2371
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002372bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2373 bool hasSymbolicDisplacement) {
2374 // Offset should fit into 32 bit immediate field.
2375 if (!isInt32(Offset))
2376 return false;
2377
2378 // If we don't have a symbolic displacement - we don't have any extra
2379 // restrictions.
2380 if (!hasSymbolicDisplacement)
2381 return true;
2382
2383 // FIXME: Some tweaks might be needed for medium code model.
2384 if (M != CodeModel::Small && M != CodeModel::Kernel)
2385 return false;
2386
2387 // For small code model we assume that latest object is 16MB before end of 31
2388 // bits boundary. We may also accept pretty large negative constants knowing
2389 // that all objects are in the positive half of address space.
2390 if (M == CodeModel::Small && Offset < 16*1024*1024)
2391 return true;
2392
2393 // For kernel code model we know that all object resist in the negative half
2394 // of 32bits address space. We may not accept negative offsets, since they may
2395 // be just off and we may accept pretty large positive ones.
2396 if (M == CodeModel::Kernel && Offset > 0)
2397 return true;
2398
2399 return false;
2400}
2401
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002402/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2403/// specific condition code, returning the condition code and the LHS/RHS of the
2404/// comparison to make.
2405static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2406 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002407 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002408 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2409 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2410 // X > -1 -> X == 0, jump !sign.
2411 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002412 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002413 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2414 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002415 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002416 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002417 // X < 1 -> X <= 0
2418 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002419 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002420 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002421 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002422
Evan Chengd9558e02006-01-06 00:43:03 +00002423 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002424 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002425 case ISD::SETEQ: return X86::COND_E;
2426 case ISD::SETGT: return X86::COND_G;
2427 case ISD::SETGE: return X86::COND_GE;
2428 case ISD::SETLT: return X86::COND_L;
2429 case ISD::SETLE: return X86::COND_LE;
2430 case ISD::SETNE: return X86::COND_NE;
2431 case ISD::SETULT: return X86::COND_B;
2432 case ISD::SETUGT: return X86::COND_A;
2433 case ISD::SETULE: return X86::COND_BE;
2434 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002435 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002437
Chris Lattner4c78e022008-12-23 23:42:27 +00002438 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002439
Chris Lattner4c78e022008-12-23 23:42:27 +00002440 // If LHS is a foldable load, but RHS is not, flip the condition.
2441 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2442 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2443 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2444 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002445 }
2446
Chris Lattner4c78e022008-12-23 23:42:27 +00002447 switch (SetCCOpcode) {
2448 default: break;
2449 case ISD::SETOLT:
2450 case ISD::SETOLE:
2451 case ISD::SETUGT:
2452 case ISD::SETUGE:
2453 std::swap(LHS, RHS);
2454 break;
2455 }
2456
2457 // On a floating point condition, the flags are set as follows:
2458 // ZF PF CF op
2459 // 0 | 0 | 0 | X > Y
2460 // 0 | 0 | 1 | X < Y
2461 // 1 | 0 | 0 | X == Y
2462 // 1 | 1 | 1 | unordered
2463 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002464 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002465 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002466 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002467 case ISD::SETOLT: // flipped
2468 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002469 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002470 case ISD::SETOLE: // flipped
2471 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002472 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002473 case ISD::SETUGT: // flipped
2474 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002475 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002476 case ISD::SETUGE: // flipped
2477 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002478 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002479 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002480 case ISD::SETNE: return X86::COND_NE;
2481 case ISD::SETUO: return X86::COND_P;
2482 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002483 case ISD::SETOEQ:
2484 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002485 }
Evan Chengd9558e02006-01-06 00:43:03 +00002486}
2487
Evan Cheng4a460802006-01-11 00:33:36 +00002488/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2489/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002490/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002491static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002492 switch (X86CC) {
2493 default:
2494 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002495 case X86::COND_B:
2496 case X86::COND_BE:
2497 case X86::COND_E:
2498 case X86::COND_P:
2499 case X86::COND_A:
2500 case X86::COND_AE:
2501 case X86::COND_NE:
2502 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002503 return true;
2504 }
2505}
2506
Evan Chengeb2f9692009-10-27 19:56:55 +00002507/// isFPImmLegal - Returns true if the target can instruction select the
2508/// specified FP immediate natively. If false, the legalizer will
2509/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002510bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002511 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2512 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2513 return true;
2514 }
2515 return false;
2516}
2517
Nate Begeman9008ca62009-04-27 18:41:29 +00002518/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2519/// the specified range (L, H].
2520static bool isUndefOrInRange(int Val, int Low, int Hi) {
2521 return (Val < 0) || (Val >= Low && Val < Hi);
2522}
2523
2524/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2525/// specified value.
2526static bool isUndefOrEqual(int Val, int CmpVal) {
2527 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002528 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002529 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002530}
2531
Nate Begeman9008ca62009-04-27 18:41:29 +00002532/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2533/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2534/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002535static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 return (Mask[0] < 2 && Mask[1] < 2);
2540 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002541}
2542
Nate Begeman9008ca62009-04-27 18:41:29 +00002543bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002544 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 N->getMask(M);
2546 return ::isPSHUFDMask(M, N->getValueType(0));
2547}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002548
Nate Begeman9008ca62009-04-27 18:41:29 +00002549/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2550/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002551static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002553 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002554
Nate Begeman9008ca62009-04-27 18:41:29 +00002555 // Lower quadword copied in order or undef.
2556 for (int i = 0; i != 4; ++i)
2557 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002558 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002559
Evan Cheng506d3df2006-03-29 23:07:14 +00002560 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 for (int i = 4; i != 8; ++i)
2562 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002563 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002564
Evan Cheng506d3df2006-03-29 23:07:14 +00002565 return true;
2566}
2567
Nate Begeman9008ca62009-04-27 18:41:29 +00002568bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002569 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 N->getMask(M);
2571 return ::isPSHUFHWMask(M, N->getValueType(0));
2572}
Evan Cheng506d3df2006-03-29 23:07:14 +00002573
Nate Begeman9008ca62009-04-27 18:41:29 +00002574/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2575/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002576static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002578 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002579
Rafael Espindola15684b22009-04-24 12:40:33 +00002580 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 for (int i = 4; i != 8; ++i)
2582 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002583 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002584
Rafael Espindola15684b22009-04-24 12:40:33 +00002585 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002586 for (int i = 0; i != 4; ++i)
2587 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002588 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002589
Rafael Espindola15684b22009-04-24 12:40:33 +00002590 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002591}
2592
Nate Begeman9008ca62009-04-27 18:41:29 +00002593bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002594 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 N->getMask(M);
2596 return ::isPSHUFLWMask(M, N->getValueType(0));
2597}
2598
Nate Begemana09008b2009-10-19 02:17:23 +00002599/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2600/// is suitable for input to PALIGNR.
2601static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2602 bool hasSSSE3) {
2603 int i, e = VT.getVectorNumElements();
2604
2605 // Do not handle v2i64 / v2f64 shuffles with palignr.
2606 if (e < 4 || !hasSSSE3)
2607 return false;
2608
2609 for (i = 0; i != e; ++i)
2610 if (Mask[i] >= 0)
2611 break;
2612
2613 // All undef, not a palignr.
2614 if (i == e)
2615 return false;
2616
2617 // Determine if it's ok to perform a palignr with only the LHS, since we
2618 // don't have access to the actual shuffle elements to see if RHS is undef.
2619 bool Unary = Mask[i] < (int)e;
2620 bool NeedsUnary = false;
2621
2622 int s = Mask[i] - i;
2623
2624 // Check the rest of the elements to see if they are consecutive.
2625 for (++i; i != e; ++i) {
2626 int m = Mask[i];
2627 if (m < 0)
2628 continue;
2629
2630 Unary = Unary && (m < (int)e);
2631 NeedsUnary = NeedsUnary || (m < s);
2632
2633 if (NeedsUnary && !Unary)
2634 return false;
2635 if (Unary && m != ((s+i) & (e-1)))
2636 return false;
2637 if (!Unary && m != (s+i))
2638 return false;
2639 }
2640 return true;
2641}
2642
2643bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2644 SmallVector<int, 8> M;
2645 N->getMask(M);
2646 return ::isPALIGNRMask(M, N->getValueType(0), true);
2647}
2648
Evan Cheng14aed5e2006-03-24 01:18:28 +00002649/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2650/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002651static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 int NumElems = VT.getVectorNumElements();
2653 if (NumElems != 2 && NumElems != 4)
2654 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002655
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 int Half = NumElems / 2;
2657 for (int i = 0; i < Half; ++i)
2658 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002659 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002660 for (int i = Half; i < NumElems; ++i)
2661 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002662 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002663
Evan Cheng14aed5e2006-03-24 01:18:28 +00002664 return true;
2665}
2666
Nate Begeman9008ca62009-04-27 18:41:29 +00002667bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2668 SmallVector<int, 8> M;
2669 N->getMask(M);
2670 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002671}
2672
Evan Cheng213d2cf2007-05-17 18:45:50 +00002673/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002674/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2675/// half elements to come from vector 1 (which would equal the dest.) and
2676/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002677static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002679
2680 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 int Half = NumElems / 2;
2684 for (int i = 0; i < Half; ++i)
2685 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002686 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 for (int i = Half; i < NumElems; ++i)
2688 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002689 return false;
2690 return true;
2691}
2692
Nate Begeman9008ca62009-04-27 18:41:29 +00002693static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2694 SmallVector<int, 8> M;
2695 N->getMask(M);
2696 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002697}
2698
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002699/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2700/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002701bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2702 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002703 return false;
2704
Evan Cheng2064a2b2006-03-28 06:50:32 +00002705 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2707 isUndefOrEqual(N->getMaskElt(1), 7) &&
2708 isUndefOrEqual(N->getMaskElt(2), 2) &&
2709 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002710}
2711
Nate Begeman0b10b912009-11-07 23:17:15 +00002712/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2713/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2714/// <2, 3, 2, 3>
2715bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2716 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2717
2718 if (NumElems != 4)
2719 return false;
2720
2721 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2722 isUndefOrEqual(N->getMaskElt(1), 3) &&
2723 isUndefOrEqual(N->getMaskElt(2), 2) &&
2724 isUndefOrEqual(N->getMaskElt(3), 3);
2725}
2726
Evan Cheng5ced1d82006-04-06 23:23:56 +00002727/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2728/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002729bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2730 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002731
Evan Cheng5ced1d82006-04-06 23:23:56 +00002732 if (NumElems != 2 && NumElems != 4)
2733 return false;
2734
Evan Chengc5cdff22006-04-07 21:53:05 +00002735 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002737 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002738
Evan Chengc5cdff22006-04-07 21:53:05 +00002739 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002741 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002742
2743 return true;
2744}
2745
Nate Begeman0b10b912009-11-07 23:17:15 +00002746/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2747/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2748bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002750
Evan Cheng5ced1d82006-04-06 23:23:56 +00002751 if (NumElems != 2 && NumElems != 4)
2752 return false;
2753
Evan Chengc5cdff22006-04-07 21:53:05 +00002754 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002756 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002757
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 for (unsigned i = 0; i < NumElems/2; ++i)
2759 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002760 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002761
2762 return true;
2763}
2764
Evan Cheng0038e592006-03-28 00:39:58 +00002765/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2766/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002767static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002768 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002770 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002771 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002772
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2774 int BitI = Mask[i];
2775 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002776 if (!isUndefOrEqual(BitI, j))
2777 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002778 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002779 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002780 return false;
2781 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002782 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002783 return false;
2784 }
Evan Cheng0038e592006-03-28 00:39:58 +00002785 }
Evan Cheng0038e592006-03-28 00:39:58 +00002786 return true;
2787}
2788
Nate Begeman9008ca62009-04-27 18:41:29 +00002789bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2790 SmallVector<int, 8> M;
2791 N->getMask(M);
2792 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002793}
2794
Evan Cheng4fcb9222006-03-28 02:43:26 +00002795/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2796/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002797static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002798 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002800 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002801 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002802
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2804 int BitI = Mask[i];
2805 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002806 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002807 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002808 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002809 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002810 return false;
2811 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002812 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002813 return false;
2814 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002815 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002816 return true;
2817}
2818
Nate Begeman9008ca62009-04-27 18:41:29 +00002819bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2820 SmallVector<int, 8> M;
2821 N->getMask(M);
2822 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002823}
2824
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002825/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2826/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2827/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002828static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002830 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002831 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002832
Nate Begeman9008ca62009-04-27 18:41:29 +00002833 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2834 int BitI = Mask[i];
2835 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002836 if (!isUndefOrEqual(BitI, j))
2837 return false;
2838 if (!isUndefOrEqual(BitI1, j))
2839 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002840 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002841 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002842}
2843
Nate Begeman9008ca62009-04-27 18:41:29 +00002844bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2845 SmallVector<int, 8> M;
2846 N->getMask(M);
2847 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2848}
2849
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002850/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2851/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2852/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002853static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002855 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2856 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002857
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2859 int BitI = Mask[i];
2860 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002861 if (!isUndefOrEqual(BitI, j))
2862 return false;
2863 if (!isUndefOrEqual(BitI1, j))
2864 return false;
2865 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002866 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002867}
2868
Nate Begeman9008ca62009-04-27 18:41:29 +00002869bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2870 SmallVector<int, 8> M;
2871 N->getMask(M);
2872 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2873}
2874
Evan Cheng017dcc62006-04-21 01:05:10 +00002875/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2876/// specifies a shuffle of elements that is suitable for input to MOVSS,
2877/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002878static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002879 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002880 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002881
2882 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002883
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002885 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002886
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 for (int i = 1; i < NumElts; ++i)
2888 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002889 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002890
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002891 return true;
2892}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002893
Nate Begeman9008ca62009-04-27 18:41:29 +00002894bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2895 SmallVector<int, 8> M;
2896 N->getMask(M);
2897 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002898}
2899
Evan Cheng017dcc62006-04-21 01:05:10 +00002900/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2901/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002902/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002903static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 bool V2IsSplat = false, bool V2IsUndef = false) {
2905 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002906 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002907 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002910 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002911
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 for (int i = 1; i < NumOps; ++i)
2913 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2914 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2915 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002916 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002917
Evan Cheng39623da2006-04-20 08:58:49 +00002918 return true;
2919}
2920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002922 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 SmallVector<int, 8> M;
2924 N->getMask(M);
2925 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002926}
2927
Evan Chengd9539472006-04-14 21:59:03 +00002928/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2929/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002930bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2931 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002932 return false;
2933
2934 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002935 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 int Elt = N->getMaskElt(i);
2937 if (Elt >= 0 && Elt != 1)
2938 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002939 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002940
2941 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002942 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 int Elt = N->getMaskElt(i);
2944 if (Elt >= 0 && Elt != 3)
2945 return false;
2946 if (Elt == 3)
2947 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002948 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002949 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002951 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002952}
2953
2954/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2955/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002956bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2957 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002958 return false;
2959
2960 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 for (unsigned i = 0; i < 2; ++i)
2962 if (N->getMaskElt(i) > 0)
2963 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002964
2965 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002966 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 int Elt = N->getMaskElt(i);
2968 if (Elt >= 0 && Elt != 2)
2969 return false;
2970 if (Elt == 2)
2971 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002972 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002973 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002974 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002975}
2976
Evan Cheng0b457f02008-09-25 20:50:48 +00002977/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2978/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002979bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2980 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 for (int i = 0; i < e; ++i)
2983 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002984 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 for (int i = 0; i < e; ++i)
2986 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002987 return false;
2988 return true;
2989}
2990
Evan Cheng63d33002006-03-22 08:01:21 +00002991/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002992/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002993unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2995 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2996
Evan Chengb9df0ca2006-03-22 02:53:00 +00002997 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2998 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 for (int i = 0; i < NumOperands; ++i) {
3000 int Val = SVOp->getMaskElt(NumOperands-i-1);
3001 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003002 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003003 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003004 if (i != NumOperands - 1)
3005 Mask <<= Shift;
3006 }
Evan Cheng63d33002006-03-22 08:01:21 +00003007 return Mask;
3008}
3009
Evan Cheng506d3df2006-03-29 23:07:14 +00003010/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003011/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003012unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003014 unsigned Mask = 0;
3015 // 8 nodes, but we only care about the last 4.
3016 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003017 int Val = SVOp->getMaskElt(i);
3018 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003019 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003020 if (i != 4)
3021 Mask <<= 2;
3022 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003023 return Mask;
3024}
3025
3026/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003027/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003028unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003030 unsigned Mask = 0;
3031 // 8 nodes, but we only care about the first 4.
3032 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 int Val = SVOp->getMaskElt(i);
3034 if (Val >= 0)
3035 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003036 if (i != 0)
3037 Mask <<= 2;
3038 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003039 return Mask;
3040}
3041
Nate Begemana09008b2009-10-19 02:17:23 +00003042/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3043/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3044unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3045 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3046 EVT VVT = N->getValueType(0);
3047 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3048 int Val = 0;
3049
3050 unsigned i, e;
3051 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3052 Val = SVOp->getMaskElt(i);
3053 if (Val >= 0)
3054 break;
3055 }
3056 return (Val - i) * EltSize;
3057}
3058
Evan Cheng37b73872009-07-30 08:33:02 +00003059/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3060/// constant +0.0.
3061bool X86::isZeroNode(SDValue Elt) {
3062 return ((isa<ConstantSDNode>(Elt) &&
3063 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3064 (isa<ConstantFPSDNode>(Elt) &&
3065 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3066}
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3069/// their permute mask.
3070static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3071 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003072 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003073 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003075
Nate Begeman5a5ca152009-04-29 05:20:52 +00003076 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 int idx = SVOp->getMaskElt(i);
3078 if (idx < 0)
3079 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003080 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003082 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003084 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3086 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003087}
3088
Evan Cheng779ccea2007-12-07 21:30:01 +00003089/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3090/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003091static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003092 unsigned NumElems = VT.getVectorNumElements();
3093 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 int idx = Mask[i];
3095 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003096 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003097 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003099 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003101 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003102}
3103
Evan Cheng533a0aa2006-04-19 20:35:22 +00003104/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3105/// match movhlps. The lower half elements should come from upper half of
3106/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003107/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003108static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3109 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003110 return false;
3111 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003113 return false;
3114 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003116 return false;
3117 return true;
3118}
3119
Evan Cheng5ced1d82006-04-06 23:23:56 +00003120/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003121/// is promoted to a vector. It also returns the LoadSDNode by reference if
3122/// required.
3123static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003124 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3125 return false;
3126 N = N->getOperand(0).getNode();
3127 if (!ISD::isNON_EXTLoad(N))
3128 return false;
3129 if (LD)
3130 *LD = cast<LoadSDNode>(N);
3131 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003132}
3133
Evan Cheng533a0aa2006-04-19 20:35:22 +00003134/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3135/// match movlp{s|d}. The lower half elements should come from lower half of
3136/// V1 (and in order), and the upper half elements should come from the upper
3137/// half of V2 (and in order). And since V1 will become the source of the
3138/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003139static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3140 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003141 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003142 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003143 // Is V2 is a vector load, don't do this transformation. We will try to use
3144 // load folding shufps op.
3145 if (ISD::isNON_EXTLoad(V2))
3146 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003147
Nate Begeman5a5ca152009-04-29 05:20:52 +00003148 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003149
Evan Cheng533a0aa2006-04-19 20:35:22 +00003150 if (NumElems != 2 && NumElems != 4)
3151 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003152 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003154 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003155 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003157 return false;
3158 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003159}
3160
Evan Cheng39623da2006-04-20 08:58:49 +00003161/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3162/// all the same.
3163static bool isSplatVector(SDNode *N) {
3164 if (N->getOpcode() != ISD::BUILD_VECTOR)
3165 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003166
Dan Gohman475871a2008-07-27 21:46:04 +00003167 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003168 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3169 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 return false;
3171 return true;
3172}
3173
Evan Cheng213d2cf2007-05-17 18:45:50 +00003174/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003175/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003176/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003177static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003178 SDValue V1 = N->getOperand(0);
3179 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003180 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3181 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003183 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003185 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3186 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003187 if (Opc != ISD::BUILD_VECTOR ||
3188 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 return false;
3190 } else if (Idx >= 0) {
3191 unsigned Opc = V1.getOpcode();
3192 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3193 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003194 if (Opc != ISD::BUILD_VECTOR ||
3195 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003196 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003197 }
3198 }
3199 return true;
3200}
3201
3202/// getZeroVector - Returns a vector of specified type with all zero elements.
3203///
Owen Andersone50ed302009-08-10 22:56:29 +00003204static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003205 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003206 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003207
Chris Lattner8a594482007-11-25 00:24:49 +00003208 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3209 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003210 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003211 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3213 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003214 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3216 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003217 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3219 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003220 }
Dale Johannesenace16102009-02-03 19:33:06 +00003221 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003222}
3223
Chris Lattner8a594482007-11-25 00:24:49 +00003224/// getOnesVector - Returns a vector of specified type with all bits set.
3225///
Owen Andersone50ed302009-08-10 22:56:29 +00003226static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003227 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003228
Chris Lattner8a594482007-11-25 00:24:49 +00003229 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3230 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003233 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003235 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003237 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003238}
3239
3240
Evan Cheng39623da2006-04-20 08:58:49 +00003241/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3242/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003243static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003244 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003245 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003246
Evan Cheng39623da2006-04-20 08:58:49 +00003247 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 SmallVector<int, 8> MaskVec;
3249 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003250
Nate Begeman5a5ca152009-04-29 05:20:52 +00003251 for (unsigned i = 0; i != NumElems; ++i) {
3252 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003253 MaskVec[i] = NumElems;
3254 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003255 }
Evan Cheng39623da2006-04-20 08:58:49 +00003256 }
Evan Cheng39623da2006-04-20 08:58:49 +00003257 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003258 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3259 SVOp->getOperand(1), &MaskVec[0]);
3260 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003261}
3262
Evan Cheng017dcc62006-04-21 01:05:10 +00003263/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3264/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003265static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 SDValue V2) {
3267 unsigned NumElems = VT.getVectorNumElements();
3268 SmallVector<int, 8> Mask;
3269 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003270 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003271 Mask.push_back(i);
3272 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003273}
3274
Nate Begeman9008ca62009-04-27 18:41:29 +00003275/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003276static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 SDValue V2) {
3278 unsigned NumElems = VT.getVectorNumElements();
3279 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003280 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 Mask.push_back(i);
3282 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003283 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003285}
3286
Nate Begeman9008ca62009-04-27 18:41:29 +00003287/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003288static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003289 SDValue V2) {
3290 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003291 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003293 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003294 Mask.push_back(i + Half);
3295 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003296 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003298}
3299
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003300/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003301static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 bool HasSSE2) {
3303 if (SV->getValueType(0).getVectorNumElements() <= 4)
3304 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003305
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003307 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 DebugLoc dl = SV->getDebugLoc();
3309 SDValue V1 = SV->getOperand(0);
3310 int NumElems = VT.getVectorNumElements();
3311 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003312
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 // unpack elements to the correct location
3314 while (NumElems > 4) {
3315 if (EltNo < NumElems/2) {
3316 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3317 } else {
3318 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3319 EltNo -= NumElems/2;
3320 }
3321 NumElems >>= 1;
3322 }
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Nate Begeman9008ca62009-04-27 18:41:29 +00003324 // Perform the splat.
3325 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003326 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3328 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003329}
3330
Evan Chengba05f722006-04-21 23:03:30 +00003331/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003332/// vector of zero or undef vector. This produces a shuffle where the low
3333/// element of V2 is swizzled into the zero/undef vector, landing at element
3334/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003335static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003336 bool isZero, bool HasSSE2,
3337 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003338 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003339 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3341 unsigned NumElems = VT.getVectorNumElements();
3342 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003343 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 // If this is the insertion idx, put the low elt of V2 here.
3345 MaskVec.push_back(i == Idx ? NumElems : i);
3346 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003347}
3348
Evan Chengf26ffe92008-05-29 08:22:04 +00003349/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3350/// a shuffle that is zero.
3351static
Nate Begeman9008ca62009-04-27 18:41:29 +00003352unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3353 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003354 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003356 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003357 int Idx = SVOp->getMaskElt(Index);
3358 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003359 ++NumZeros;
3360 continue;
3361 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003363 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003364 ++NumZeros;
3365 else
3366 break;
3367 }
3368 return NumZeros;
3369}
3370
3371/// isVectorShift - Returns true if the shuffle can be implemented as a
3372/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003373/// FIXME: split into pslldqi, psrldqi, palignr variants.
3374static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003375 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003377
3378 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003380 if (!NumZeros) {
3381 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003383 if (!NumZeros)
3384 return false;
3385 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003386 bool SeenV1 = false;
3387 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003388 for (int i = NumZeros; i < NumElems; ++i) {
3389 int Val = isLeft ? (i - NumZeros) : i;
3390 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3391 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003394 SeenV1 = true;
3395 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 SeenV2 = true;
3398 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003400 return false;
3401 }
3402 if (SeenV1 && SeenV2)
3403 return false;
3404
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003406 ShAmt = NumZeros;
3407 return true;
3408}
3409
3410
Evan Chengc78d3b42006-04-24 18:01:45 +00003411/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3412///
Dan Gohman475871a2008-07-27 21:46:04 +00003413static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003414 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003415 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003416 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003417 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003418
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003419 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003420 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003421 bool First = true;
3422 for (unsigned i = 0; i < 16; ++i) {
3423 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3424 if (ThisIsNonZero && First) {
3425 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003427 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003429 First = false;
3430 }
3431
3432 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003433 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003434 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3435 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003438 }
3439 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3441 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3442 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003443 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003445 } else
3446 ThisElt = LastElt;
3447
Gabor Greifba36cb52008-08-28 21:40:38 +00003448 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003450 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003451 }
3452 }
3453
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003455}
3456
Bill Wendlinga348c562007-03-22 18:42:45 +00003457/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003458///
Dan Gohman475871a2008-07-27 21:46:04 +00003459static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003461 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003462 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003463 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003464
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003465 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003466 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 bool First = true;
3468 for (unsigned i = 0; i < 8; ++i) {
3469 bool isNonZero = (NonZeros & (1 << i)) != 0;
3470 if (isNonZero) {
3471 if (First) {
3472 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003474 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 First = false;
3477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003480 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 }
3482 }
3483
3484 return V;
3485}
3486
Evan Chengf26ffe92008-05-29 08:22:04 +00003487/// getVShift - Return a vector logical shift node.
3488///
Owen Andersone50ed302009-08-10 22:56:29 +00003489static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 unsigned NumBits, SelectionDAG &DAG,
3491 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003492 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003494 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003495 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3496 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3497 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003498 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003499}
3500
Dan Gohman475871a2008-07-27 21:46:04 +00003501SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003502X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3503 SelectionDAG &DAG) {
3504
3505 // Check if the scalar load can be widened into a vector load. And if
3506 // the address is "base + cst" see if the cst can be "absorbed" into
3507 // the shuffle mask.
3508 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3509 SDValue Ptr = LD->getBasePtr();
3510 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3511 return SDValue();
3512 EVT PVT = LD->getValueType(0);
3513 if (PVT != MVT::i32 && PVT != MVT::f32)
3514 return SDValue();
3515
3516 int FI = -1;
3517 int64_t Offset = 0;
3518 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3519 FI = FINode->getIndex();
3520 Offset = 0;
3521 } else if (Ptr.getOpcode() == ISD::ADD &&
3522 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3523 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3524 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3525 Offset = Ptr.getConstantOperandVal(1);
3526 Ptr = Ptr.getOperand(0);
3527 } else {
3528 return SDValue();
3529 }
3530
3531 SDValue Chain = LD->getChain();
3532 // Make sure the stack object alignment is at least 16.
3533 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3534 if (DAG.InferPtrAlignment(Ptr) < 16) {
3535 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003536 // Can't change the alignment. FIXME: It's possible to compute
3537 // the exact stack offset and reference FI + adjust offset instead.
3538 // If someone *really* cares about this. That's the way to implement it.
3539 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003540 } else {
3541 MFI->setObjectAlignment(FI, 16);
3542 }
3543 }
3544
3545 // (Offset % 16) must be multiple of 4. Then address is then
3546 // Ptr + (Offset & ~15).
3547 if (Offset < 0)
3548 return SDValue();
3549 if ((Offset % 16) & 3)
3550 return SDValue();
3551 int64_t StartOffset = Offset & ~15;
3552 if (StartOffset)
3553 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3554 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3555
3556 int EltNo = (Offset - StartOffset) >> 2;
3557 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3558 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3559 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3560 // Canonicalize it to a v4i32 shuffle.
3561 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3562 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3563 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3564 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3565 }
3566
3567 return SDValue();
3568}
3569
3570SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003571X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003572 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003573 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003574 if (ISD::isBuildVectorAllZeros(Op.getNode())
3575 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003576 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3577 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3578 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003580 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003581
Gabor Greifba36cb52008-08-28 21:40:38 +00003582 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003583 return getOnesVector(Op.getValueType(), DAG, dl);
3584 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003585 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003586
Owen Andersone50ed302009-08-10 22:56:29 +00003587 EVT VT = Op.getValueType();
3588 EVT ExtVT = VT.getVectorElementType();
3589 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003590
3591 unsigned NumElems = Op.getNumOperands();
3592 unsigned NumZero = 0;
3593 unsigned NumNonZero = 0;
3594 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003595 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003596 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003597 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003598 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003599 if (Elt.getOpcode() == ISD::UNDEF)
3600 continue;
3601 Values.insert(Elt);
3602 if (Elt.getOpcode() != ISD::Constant &&
3603 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003604 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003605 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003606 NumZero++;
3607 else {
3608 NonZeros |= (1 << i);
3609 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003610 }
3611 }
3612
Dan Gohman7f321562007-06-25 16:23:39 +00003613 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003614 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003615 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003616 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003617
Chris Lattner67f453a2008-03-09 05:42:06 +00003618 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003619 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003621 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003622
Chris Lattner62098042008-03-09 01:05:04 +00003623 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3624 // the value are obviously zero, truncate the value to i32 and do the
3625 // insertion that way. Only do this if the value is non-constant or if the
3626 // value is a constant being inserted into element 0. It is cheaper to do
3627 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003629 (!IsAllConstants || Idx == 0)) {
3630 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3631 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3633 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003634
Chris Lattner62098042008-03-09 01:05:04 +00003635 // Truncate the value (which may itself be a constant) to i32, and
3636 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003638 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003639 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3640 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003641
Chris Lattner62098042008-03-09 01:05:04 +00003642 // Now we have our 32-bit value zero extended in the low element of
3643 // a vector. If Idx != 0, swizzle it into place.
3644 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 SmallVector<int, 4> Mask;
3646 Mask.push_back(Idx);
3647 for (unsigned i = 1; i != VecElts; ++i)
3648 Mask.push_back(i);
3649 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003650 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003652 }
Dale Johannesenace16102009-02-03 19:33:06 +00003653 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003654 }
3655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003656
Chris Lattner19f79692008-03-08 22:59:52 +00003657 // If we have a constant or non-constant insertion into the low element of
3658 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3659 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003660 // depending on what the source datatype is.
3661 if (Idx == 0) {
3662 if (NumZero == 0) {
3663 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3665 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003666 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3667 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3668 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3669 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3671 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3672 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003673 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3674 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3675 Subtarget->hasSSE2(), DAG);
3676 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3677 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003678 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003679
3680 // Is it a vector logical left shift?
3681 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003682 X86::isZeroNode(Op.getOperand(0)) &&
3683 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003684 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003685 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003686 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003687 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003688 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003689 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003690
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003691 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003692 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003693
Chris Lattner19f79692008-03-08 22:59:52 +00003694 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3695 // is a non-constant being inserted into an element other than the low one,
3696 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3697 // movd/movss) to move this into the low element, then shuffle it into
3698 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003699 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003700 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003701
Evan Cheng0db9fe62006-04-25 20:13:52 +00003702 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003703 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3704 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003705 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003706 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003707 MaskVec.push_back(i == Idx ? 0 : 1);
3708 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003709 }
3710 }
3711
Chris Lattner67f453a2008-03-09 05:42:06 +00003712 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003713 if (Values.size() == 1) {
3714 if (EVTBits == 32) {
3715 // Instead of a shuffle like this:
3716 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3717 // Check if it's possible to issue this instead.
3718 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3719 unsigned Idx = CountTrailingZeros_32(NonZeros);
3720 SDValue Item = Op.getOperand(Idx);
3721 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3722 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3723 }
Dan Gohman475871a2008-07-27 21:46:04 +00003724 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003726
Dan Gohmana3941172007-07-24 22:55:08 +00003727 // A vector full of immediates; various special cases are already
3728 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003729 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003730 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003731
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003732 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003733 if (EVTBits == 64) {
3734 if (NumNonZero == 1) {
3735 // One half is zero or undef.
3736 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003737 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003738 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003739 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3740 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003741 }
Dan Gohman475871a2008-07-27 21:46:04 +00003742 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003743 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003744
3745 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003746 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003748 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003749 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003750 }
3751
Bill Wendling826f36f2007-03-28 00:57:11 +00003752 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003754 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003755 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003756 }
3757
3758 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003759 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003760 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003761 if (NumElems == 4 && NumZero > 0) {
3762 for (unsigned i = 0; i < 4; ++i) {
3763 bool isZero = !(NonZeros & (1 << i));
3764 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003765 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003766 else
Dale Johannesenace16102009-02-03 19:33:06 +00003767 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003768 }
3769
3770 for (unsigned i = 0; i < 2; ++i) {
3771 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3772 default: break;
3773 case 0:
3774 V[i] = V[i*2]; // Must be a zero vector.
3775 break;
3776 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778 break;
3779 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003781 break;
3782 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 break;
3785 }
3786 }
3787
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 bool Reverse = (NonZeros & 0x3) == 2;
3790 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003791 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003792 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3793 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3795 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003796 }
3797
3798 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3800 // values to be inserted is equal to the number of elements, in which case
3801 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003802 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003804 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003805 getSubtarget()->hasSSE41()) {
3806 V[0] = DAG.getUNDEF(VT);
3807 for (unsigned i = 0; i < NumElems; ++i)
3808 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3809 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3810 Op.getOperand(i), DAG.getIntPtrConstant(i));
3811 return V[0];
3812 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003813 // Expand into a number of unpckl*.
3814 // e.g. for v4f32
3815 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3816 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3817 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003818 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003819 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003820 NumElems >>= 1;
3821 while (NumElems != 0) {
3822 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003824 NumElems >>= 1;
3825 }
3826 return V[0];
3827 }
3828
Dan Gohman475871a2008-07-27 21:46:04 +00003829 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830}
3831
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003832SDValue
3833X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3834 // We support concatenate two MMX registers and place them in a MMX
3835 // register. This is better than doing a stack convert.
3836 DebugLoc dl = Op.getDebugLoc();
3837 EVT ResVT = Op.getValueType();
3838 assert(Op.getNumOperands() == 2);
3839 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3840 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3841 int Mask[2];
3842 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3843 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3844 InVec = Op.getOperand(1);
3845 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3846 unsigned NumElts = ResVT.getVectorNumElements();
3847 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3848 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3849 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3850 } else {
3851 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3852 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3853 Mask[0] = 0; Mask[1] = 2;
3854 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3855 }
3856 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3857}
3858
Nate Begemanb9a47b82009-02-23 08:49:38 +00003859// v8i16 shuffles - Prefer shuffles in the following order:
3860// 1. [all] pshuflw, pshufhw, optional move
3861// 2. [ssse3] 1 x pshufb
3862// 3. [ssse3] 2 x pshufb + 1 x por
3863// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003864static
Nate Begeman9008ca62009-04-27 18:41:29 +00003865SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3866 SelectionDAG &DAG, X86TargetLowering &TLI) {
3867 SDValue V1 = SVOp->getOperand(0);
3868 SDValue V2 = SVOp->getOperand(1);
3869 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003871
Nate Begemanb9a47b82009-02-23 08:49:38 +00003872 // Determine if more than 1 of the words in each of the low and high quadwords
3873 // of the result come from the same quadword of one of the two inputs. Undef
3874 // mask values count as coming from any quadword, for better codegen.
3875 SmallVector<unsigned, 4> LoQuad(4);
3876 SmallVector<unsigned, 4> HiQuad(4);
3877 BitVector InputQuads(4);
3878 for (unsigned i = 0; i < 8; ++i) {
3879 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881 MaskVals.push_back(EltIdx);
3882 if (EltIdx < 0) {
3883 ++Quad[0];
3884 ++Quad[1];
3885 ++Quad[2];
3886 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003887 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 }
3889 ++Quad[EltIdx / 4];
3890 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003891 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003892
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003894 unsigned MaxQuad = 1;
3895 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 if (LoQuad[i] > MaxQuad) {
3897 BestLoQuad = i;
3898 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003899 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003900 }
3901
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003903 MaxQuad = 1;
3904 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 if (HiQuad[i] > MaxQuad) {
3906 BestHiQuad = i;
3907 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003908 }
3909 }
3910
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003912 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 // single pshufb instruction is necessary. If There are more than 2 input
3914 // quads, disable the next transformation since it does not help SSSE3.
3915 bool V1Used = InputQuads[0] || InputQuads[1];
3916 bool V2Used = InputQuads[2] || InputQuads[3];
3917 if (TLI.getSubtarget()->hasSSSE3()) {
3918 if (InputQuads.count() == 2 && V1Used && V2Used) {
3919 BestLoQuad = InputQuads.find_first();
3920 BestHiQuad = InputQuads.find_next(BestLoQuad);
3921 }
3922 if (InputQuads.count() > 2) {
3923 BestLoQuad = -1;
3924 BestHiQuad = -1;
3925 }
3926 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003927
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3929 // the shuffle mask. If a quad is scored as -1, that means that it contains
3930 // words from all 4 input quadwords.
3931 SDValue NewV;
3932 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 SmallVector<int, 8> MaskV;
3934 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3935 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003936 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3938 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3939 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003940
Nate Begemanb9a47b82009-02-23 08:49:38 +00003941 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3942 // source words for the shuffle, to aid later transformations.
3943 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003944 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003945 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003947 if (idx != (int)i)
3948 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003950 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 AllWordsInNewV = false;
3952 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003953 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003954
Nate Begemanb9a47b82009-02-23 08:49:38 +00003955 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3956 if (AllWordsInNewV) {
3957 for (int i = 0; i != 8; ++i) {
3958 int idx = MaskVals[i];
3959 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003960 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003961 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 if ((idx != i) && idx < 4)
3963 pshufhw = false;
3964 if ((idx != i) && idx > 3)
3965 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003966 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 V1 = NewV;
3968 V2Used = false;
3969 BestLoQuad = 0;
3970 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003971 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003972
Nate Begemanb9a47b82009-02-23 08:49:38 +00003973 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3974 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003975 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003976 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003978 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003979 }
Eric Christopherfd179292009-08-27 18:07:15 +00003980
Nate Begemanb9a47b82009-02-23 08:49:38 +00003981 // If we have SSSE3, and all words of the result are from 1 input vector,
3982 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3983 // is present, fall back to case 4.
3984 if (TLI.getSubtarget()->hasSSSE3()) {
3985 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003986
Nate Begemanb9a47b82009-02-23 08:49:38 +00003987 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003988 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 // mask, and elements that come from V1 in the V2 mask, so that the two
3990 // results can be OR'd together.
3991 bool TwoInputs = V1Used && V2Used;
3992 for (unsigned i = 0; i != 8; ++i) {
3993 int EltIdx = MaskVals[i] * 2;
3994 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3996 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 continue;
3998 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4000 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004003 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004004 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004008
Nate Begemanb9a47b82009-02-23 08:49:38 +00004009 // Calculate the shuffle mask for the second input, shuffle it, and
4010 // OR it with the first shuffled input.
4011 pshufbMask.clear();
4012 for (unsigned i = 0; i != 8; ++i) {
4013 int EltIdx = MaskVals[i] * 2;
4014 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4016 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 continue;
4018 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4020 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004021 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004023 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004024 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 MVT::v16i8, &pshufbMask[0], 16));
4026 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4027 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 }
4029
4030 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4031 // and update MaskVals with new element order.
4032 BitVector InOrder(8);
4033 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004034 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 for (int i = 0; i != 4; ++i) {
4036 int idx = MaskVals[i];
4037 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 InOrder.set(i);
4040 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 InOrder.set(i);
4043 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 }
4046 }
4047 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 }
Eric Christopherfd179292009-08-27 18:07:15 +00004052
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4054 // and update MaskVals with the new element order.
4055 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 for (unsigned i = 4; i != 8; ++i) {
4060 int idx = MaskVals[i];
4061 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004063 InOrder.set(i);
4064 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 InOrder.set(i);
4067 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 }
4070 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 }
Eric Christopherfd179292009-08-27 18:07:15 +00004074
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 // In case BestHi & BestLo were both -1, which means each quadword has a word
4076 // from each of the four input quadwords, calculate the InOrder bitvector now
4077 // before falling through to the insert/extract cleanup.
4078 if (BestLoQuad == -1 && BestHiQuad == -1) {
4079 NewV = V1;
4080 for (int i = 0; i != 8; ++i)
4081 if (MaskVals[i] < 0 || MaskVals[i] == i)
4082 InOrder.set(i);
4083 }
Eric Christopherfd179292009-08-27 18:07:15 +00004084
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 // The other elements are put in the right place using pextrw and pinsrw.
4086 for (unsigned i = 0; i != 8; ++i) {
4087 if (InOrder[i])
4088 continue;
4089 int EltIdx = MaskVals[i];
4090 if (EltIdx < 0)
4091 continue;
4092 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004094 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004096 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004098 DAG.getIntPtrConstant(i));
4099 }
4100 return NewV;
4101}
4102
4103// v16i8 shuffles - Prefer shuffles in the following order:
4104// 1. [ssse3] 1 x pshufb
4105// 2. [ssse3] 2 x pshufb + 1 x por
4106// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4107static
Nate Begeman9008ca62009-04-27 18:41:29 +00004108SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4109 SelectionDAG &DAG, X86TargetLowering &TLI) {
4110 SDValue V1 = SVOp->getOperand(0);
4111 SDValue V2 = SVOp->getOperand(1);
4112 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004115
Nate Begemanb9a47b82009-02-23 08:49:38 +00004116 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004117 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 // present, fall back to case 3.
4119 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4120 bool V1Only = true;
4121 bool V2Only = true;
4122 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004124 if (EltIdx < 0)
4125 continue;
4126 if (EltIdx < 16)
4127 V2Only = false;
4128 else
4129 V1Only = false;
4130 }
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4133 if (TLI.getSubtarget()->hasSSSE3()) {
4134 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004135
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004137 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004138 //
4139 // Otherwise, we have elements from both input vectors, and must zero out
4140 // elements that come from V2 in the first mask, and V1 in the second mask
4141 // so that we can OR them together.
4142 bool TwoInputs = !(V1Only || V2Only);
4143 for (unsigned i = 0; i != 16; ++i) {
4144 int EltIdx = MaskVals[i];
4145 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 continue;
4148 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004150 }
4151 // If all the elements are from V2, assign it to V1 and return after
4152 // building the first pshufb.
4153 if (V2Only)
4154 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004156 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 if (!TwoInputs)
4159 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004160
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 // Calculate the shuffle mask for the second input, shuffle it, and
4162 // OR it with the first shuffled input.
4163 pshufbMask.clear();
4164 for (unsigned i = 0; i != 16; ++i) {
4165 int EltIdx = MaskVals[i];
4166 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004168 continue;
4169 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004173 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 MVT::v16i8, &pshufbMask[0], 16));
4175 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 }
Eric Christopherfd179292009-08-27 18:07:15 +00004177
Nate Begemanb9a47b82009-02-23 08:49:38 +00004178 // No SSSE3 - Calculate in place words and then fix all out of place words
4179 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4180 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4182 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 SDValue NewV = V2Only ? V2 : V1;
4184 for (int i = 0; i != 8; ++i) {
4185 int Elt0 = MaskVals[i*2];
4186 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004187
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 // This word of the result is all undef, skip it.
4189 if (Elt0 < 0 && Elt1 < 0)
4190 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004191
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 // This word of the result is already in the correct place, skip it.
4193 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4194 continue;
4195 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4196 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004197
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4199 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4200 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004201
4202 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4203 // using a single extract together, load it and store it.
4204 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004206 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004208 DAG.getIntPtrConstant(i));
4209 continue;
4210 }
4211
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004213 // source byte is not also odd, shift the extracted word left 8 bits
4214 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 DAG.getIntPtrConstant(Elt1 / 2));
4218 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004221 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004222 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4223 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004224 }
4225 // If Elt0 is defined, extract it from the appropriate source. If the
4226 // source byte is not also even, shift the extracted word right 8 bits. If
4227 // Elt1 was also defined, OR the extracted values together before
4228 // inserting them in the result.
4229 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4232 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004233 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004235 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4237 DAG.getConstant(0x00FF, MVT::i16));
4238 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004239 : InsElt0;
4240 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 DAG.getIntPtrConstant(i));
4243 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004245}
4246
Evan Cheng7a831ce2007-12-15 03:00:47 +00004247/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4248/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4249/// done when every pair / quad of shuffle mask elements point to elements in
4250/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004251/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4252static
Nate Begeman9008ca62009-04-27 18:41:29 +00004253SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4254 SelectionDAG &DAG,
4255 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004256 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 SDValue V1 = SVOp->getOperand(0);
4258 SDValue V2 = SVOp->getOperand(1);
4259 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004260 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004262 EVT MaskEltVT = MaskVT.getVectorElementType();
4263 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004265 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 case MVT::v4f32: NewVT = MVT::v2f64; break;
4267 case MVT::v4i32: NewVT = MVT::v2i64; break;
4268 case MVT::v8i16: NewVT = MVT::v4i32; break;
4269 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004270 }
4271
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004272 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004273 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004275 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004277 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 int Scale = NumElems / NewWidth;
4279 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004280 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 int StartIdx = -1;
4282 for (int j = 0; j < Scale; ++j) {
4283 int EltIdx = SVOp->getMaskElt(i+j);
4284 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004285 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004287 StartIdx = EltIdx - (EltIdx % Scale);
4288 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004289 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004290 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 if (StartIdx == -1)
4292 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004293 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004295 }
4296
Dale Johannesenace16102009-02-03 19:33:06 +00004297 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4298 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004300}
4301
Evan Chengd880b972008-05-09 21:53:03 +00004302/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004303///
Owen Andersone50ed302009-08-10 22:56:29 +00004304static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 SDValue SrcOp, SelectionDAG &DAG,
4306 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004308 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004309 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004310 LD = dyn_cast<LoadSDNode>(SrcOp);
4311 if (!LD) {
4312 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4313 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004314 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4315 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004316 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4317 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004318 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004319 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004321 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4322 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4323 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4324 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004325 SrcOp.getOperand(0)
4326 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004327 }
4328 }
4329 }
4330
Dale Johannesenace16102009-02-03 19:33:06 +00004331 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4332 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004333 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004334 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004335}
4336
Evan Chengace3c172008-07-22 21:13:36 +00004337/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4338/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004339static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004340LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4341 SDValue V1 = SVOp->getOperand(0);
4342 SDValue V2 = SVOp->getOperand(1);
4343 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004344 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004345
Evan Chengace3c172008-07-22 21:13:36 +00004346 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004347 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SmallVector<int, 8> Mask1(4U, -1);
4349 SmallVector<int, 8> PermMask;
4350 SVOp->getMask(PermMask);
4351
Evan Chengace3c172008-07-22 21:13:36 +00004352 unsigned NumHi = 0;
4353 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004354 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 int Idx = PermMask[i];
4356 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004357 Locs[i] = std::make_pair(-1, -1);
4358 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4360 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004361 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004363 NumLo++;
4364 } else {
4365 Locs[i] = std::make_pair(1, NumHi);
4366 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004368 NumHi++;
4369 }
4370 }
4371 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004372
Evan Chengace3c172008-07-22 21:13:36 +00004373 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004374 // If no more than two elements come from either vector. This can be
4375 // implemented with two shuffles. First shuffle gather the elements.
4376 // The second shuffle, which takes the first shuffle as both of its
4377 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004379
Nate Begeman9008ca62009-04-27 18:41:29 +00004380 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004381
Evan Chengace3c172008-07-22 21:13:36 +00004382 for (unsigned i = 0; i != 4; ++i) {
4383 if (Locs[i].first == -1)
4384 continue;
4385 else {
4386 unsigned Idx = (i < 2) ? 0 : 4;
4387 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004389 }
4390 }
4391
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004393 } else if (NumLo == 3 || NumHi == 3) {
4394 // Otherwise, we must have three elements from one vector, call it X, and
4395 // one element from the other, call it Y. First, use a shufps to build an
4396 // intermediate vector with the one element from Y and the element from X
4397 // that will be in the same half in the final destination (the indexes don't
4398 // matter). Then, use a shufps to build the final vector, taking the half
4399 // containing the element from Y from the intermediate, and the other half
4400 // from X.
4401 if (NumHi == 3) {
4402 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004404 std::swap(V1, V2);
4405 }
4406
4407 // Find the element from V2.
4408 unsigned HiIndex;
4409 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004410 int Val = PermMask[HiIndex];
4411 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004412 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004413 if (Val >= 4)
4414 break;
4415 }
4416
Nate Begeman9008ca62009-04-27 18:41:29 +00004417 Mask1[0] = PermMask[HiIndex];
4418 Mask1[1] = -1;
4419 Mask1[2] = PermMask[HiIndex^1];
4420 Mask1[3] = -1;
4421 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004422
4423 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 Mask1[0] = PermMask[0];
4425 Mask1[1] = PermMask[1];
4426 Mask1[2] = HiIndex & 1 ? 6 : 4;
4427 Mask1[3] = HiIndex & 1 ? 4 : 6;
4428 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004429 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 Mask1[0] = HiIndex & 1 ? 2 : 0;
4431 Mask1[1] = HiIndex & 1 ? 0 : 2;
4432 Mask1[2] = PermMask[2];
4433 Mask1[3] = PermMask[3];
4434 if (Mask1[2] >= 0)
4435 Mask1[2] += 4;
4436 if (Mask1[3] >= 0)
4437 Mask1[3] += 4;
4438 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004439 }
Evan Chengace3c172008-07-22 21:13:36 +00004440 }
4441
4442 // Break it into (shuffle shuffle_hi, shuffle_lo).
4443 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004444 SmallVector<int,8> LoMask(4U, -1);
4445 SmallVector<int,8> HiMask(4U, -1);
4446
4447 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004448 unsigned MaskIdx = 0;
4449 unsigned LoIdx = 0;
4450 unsigned HiIdx = 2;
4451 for (unsigned i = 0; i != 4; ++i) {
4452 if (i == 2) {
4453 MaskPtr = &HiMask;
4454 MaskIdx = 1;
4455 LoIdx = 0;
4456 HiIdx = 2;
4457 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 int Idx = PermMask[i];
4459 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004460 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004461 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004462 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004464 LoIdx++;
4465 } else {
4466 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004468 HiIdx++;
4469 }
4470 }
4471
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4473 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4474 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004475 for (unsigned i = 0; i != 4; ++i) {
4476 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004478 } else {
4479 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004481 }
4482 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004484}
4485
Dan Gohman475871a2008-07-27 21:46:04 +00004486SDValue
4487X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue V1 = Op.getOperand(0);
4490 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004491 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004492 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004494 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004495 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4496 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004497 bool V1IsSplat = false;
4498 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004499
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004501 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004502
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 // Promote splats to v4f32.
4504 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004505 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 return Op;
4507 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004508 }
4509
Evan Cheng7a831ce2007-12-15 03:00:47 +00004510 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4511 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004514 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004515 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004516 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004518 // FIXME: Figure out a cleaner way to do this.
4519 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004520 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004522 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4524 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4525 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004526 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004527 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4529 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004530 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004532 }
4533 }
Eric Christopherfd179292009-08-27 18:07:15 +00004534
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 if (X86::isPSHUFDMask(SVOp))
4536 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004537
Evan Chengf26ffe92008-05-29 08:22:04 +00004538 // Check if this can be converted into a logical shift.
4539 bool isLeft = false;
4540 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004541 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004542 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004543 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004544 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004545 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004546 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004547 EVT EltVT = VT.getVectorElementType();
4548 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004549 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004550 }
Eric Christopherfd179292009-08-27 18:07:15 +00004551
Nate Begeman9008ca62009-04-27 18:41:29 +00004552 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004553 if (V1IsUndef)
4554 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004555 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004556 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004557 if (!isMMX)
4558 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004559 }
Eric Christopherfd179292009-08-27 18:07:15 +00004560
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 // FIXME: fold these into legal mask.
4562 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4563 X86::isMOVSLDUPMask(SVOp) ||
4564 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004565 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004567 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 if (ShouldXformToMOVHLPS(SVOp) ||
4570 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4571 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004572
Evan Chengf26ffe92008-05-29 08:22:04 +00004573 if (isShift) {
4574 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004575 EVT EltVT = VT.getVectorElementType();
4576 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004577 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004578 }
Eric Christopherfd179292009-08-27 18:07:15 +00004579
Evan Cheng9eca5e82006-10-25 21:49:50 +00004580 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004581 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4582 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004583 V1IsSplat = isSplatVector(V1.getNode());
4584 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004585
Chris Lattner8a594482007-11-25 00:24:49 +00004586 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004587 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 Op = CommuteVectorShuffle(SVOp, DAG);
4589 SVOp = cast<ShuffleVectorSDNode>(Op);
4590 V1 = SVOp->getOperand(0);
4591 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004592 std::swap(V1IsSplat, V2IsSplat);
4593 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004594 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004595 }
4596
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4598 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004599 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004600 return V1;
4601 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4602 // the instruction selector will not match, so get a canonical MOVL with
4603 // swapped operands to undo the commute.
4604 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004605 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4608 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4609 X86::isUNPCKLMask(SVOp) ||
4610 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004611 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004612
Evan Cheng9bbbb982006-10-25 20:48:19 +00004613 if (V2IsSplat) {
4614 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004615 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004616 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004617 SDValue NewMask = NormalizeMask(SVOp, DAG);
4618 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4619 if (NSVOp != SVOp) {
4620 if (X86::isUNPCKLMask(NSVOp, true)) {
4621 return NewMask;
4622 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4623 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004624 }
4625 }
4626 }
4627
Evan Cheng9eca5e82006-10-25 21:49:50 +00004628 if (Commuted) {
4629 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004630 // FIXME: this seems wrong.
4631 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4632 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4633 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4634 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4635 X86::isUNPCKLMask(NewSVOp) ||
4636 X86::isUNPCKHMask(NewSVOp))
4637 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004638 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004639
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004641
4642 // Normalize the node to match x86 shuffle ops if needed
4643 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4644 return CommuteVectorShuffle(SVOp, DAG);
4645
4646 // Check for legal shuffle and return?
4647 SmallVector<int, 16> PermMask;
4648 SVOp->getMask(PermMask);
4649 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004650 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004651
Evan Cheng14b32e12007-12-11 01:46:18 +00004652 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004655 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004656 return NewOp;
4657 }
4658
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004660 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004661 if (NewOp.getNode())
4662 return NewOp;
4663 }
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Evan Chengace3c172008-07-22 21:13:36 +00004665 // Handle all 4 wide cases with a number of shuffles except for MMX.
4666 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004668
Dan Gohman475871a2008-07-27 21:46:04 +00004669 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004670}
4671
Dan Gohman475871a2008-07-27 21:46:04 +00004672SDValue
4673X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004674 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004675 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004676 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004677 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004679 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004681 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004682 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004684 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4685 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4686 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4688 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004689 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004690 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004691 Op.getOperand(0)),
4692 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004694 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004696 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004697 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004699 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4700 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004701 // result has a single use which is a store or a bitcast to i32. And in
4702 // the case of a store, it's not worth it if the index is a constant 0,
4703 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004704 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004705 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004706 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004707 if ((User->getOpcode() != ISD::STORE ||
4708 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4709 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004710 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004712 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4714 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004715 Op.getOperand(0)),
4716 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4718 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004719 // ExtractPS works with constant index.
4720 if (isa<ConstantSDNode>(Op.getOperand(1)))
4721 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004722 }
Dan Gohman475871a2008-07-27 21:46:04 +00004723 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004724}
4725
4726
Dan Gohman475871a2008-07-27 21:46:04 +00004727SDValue
4728X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004730 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004731
Evan Cheng62a3f152008-03-24 21:52:23 +00004732 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004734 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004735 return Res;
4736 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004737
Owen Andersone50ed302009-08-10 22:56:29 +00004738 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004739 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004741 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004742 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004743 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004744 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4746 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004747 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004749 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004750 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004751 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004752 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004753 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004754 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004756 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004757 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004758 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759 if (Idx == 0)
4760 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004761
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004764 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004765 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004767 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004768 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004769 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004770 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4771 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4772 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004773 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774 if (Idx == 0)
4775 return Op;
4776
4777 // UNPCKHPD the element to the lowest double word, then movsd.
4778 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4779 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004780 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004781 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004782 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004784 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004785 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786 }
4787
Dan Gohman475871a2008-07-27 21:46:04 +00004788 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004789}
4790
Dan Gohman475871a2008-07-27 21:46:04 +00004791SDValue
4792X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004793 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004794 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004795 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004796
Dan Gohman475871a2008-07-27 21:46:04 +00004797 SDValue N0 = Op.getOperand(0);
4798 SDValue N1 = Op.getOperand(1);
4799 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004800
Dan Gohman8a55ce42009-09-23 21:02:20 +00004801 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004802 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004803 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4804 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004805 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4806 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004807 if (N1.getValueType() != MVT::i32)
4808 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4809 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004810 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004811 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004812 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004813 // Bits [7:6] of the constant are the source select. This will always be
4814 // zero here. The DAG Combiner may combine an extract_elt index into these
4815 // bits. For example (insert (extract, 3), 2) could be matched by putting
4816 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004817 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004818 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004819 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004820 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004821 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004822 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004824 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004825 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004826 // PINSR* works with constant index.
4827 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004828 }
Dan Gohman475871a2008-07-27 21:46:04 +00004829 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004830}
4831
Dan Gohman475871a2008-07-27 21:46:04 +00004832SDValue
4833X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004834 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004835 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004836
4837 if (Subtarget->hasSSE41())
4838 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4839
Dan Gohman8a55ce42009-09-23 21:02:20 +00004840 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004841 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004842
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004843 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004844 SDValue N0 = Op.getOperand(0);
4845 SDValue N1 = Op.getOperand(1);
4846 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004847
Dan Gohman8a55ce42009-09-23 21:02:20 +00004848 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004849 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4850 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 if (N1.getValueType() != MVT::i32)
4852 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4853 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004854 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004855 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004856 }
Dan Gohman475871a2008-07-27 21:46:04 +00004857 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004858}
4859
Dan Gohman475871a2008-07-27 21:46:04 +00004860SDValue
4861X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004862 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 if (Op.getValueType() == MVT::v2f32)
4864 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4865 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4866 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004867 Op.getOperand(0))));
4868
Owen Anderson825b72b2009-08-11 20:47:22 +00004869 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4870 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004871
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4873 EVT VT = MVT::v2i32;
4874 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004875 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 case MVT::v16i8:
4877 case MVT::v8i16:
4878 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004879 break;
4880 }
Dale Johannesenace16102009-02-03 19:33:06 +00004881 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4882 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883}
4884
Bill Wendling056292f2008-09-16 21:48:12 +00004885// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4886// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4887// one of the above mentioned nodes. It has to be wrapped because otherwise
4888// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4889// be used to form addressing mode. These wrapped nodes will be selected
4890// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004891SDValue
4892X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004893 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004894
Chris Lattner41621a22009-06-26 19:22:52 +00004895 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4896 // global base reg.
4897 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004898 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004899 CodeModel::Model M = getTargetMachine().getCodeModel();
4900
Chris Lattner4f066492009-07-11 20:29:19 +00004901 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004902 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004903 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004904 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004905 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004906 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004907 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004908
Evan Cheng1606e8e2009-03-13 07:51:59 +00004909 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004910 CP->getAlignment(),
4911 CP->getOffset(), OpFlag);
4912 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004913 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004914 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004915 if (OpFlag) {
4916 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004917 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004918 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004919 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920 }
4921
4922 return Result;
4923}
4924
Chris Lattner18c59872009-06-27 04:16:01 +00004925SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4926 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004927
Chris Lattner18c59872009-06-27 04:16:01 +00004928 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4929 // global base reg.
4930 unsigned char OpFlag = 0;
4931 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004932 CodeModel::Model M = getTargetMachine().getCodeModel();
4933
Chris Lattner4f066492009-07-11 20:29:19 +00004934 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004935 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004936 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004937 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004938 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004939 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004940 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004941
Chris Lattner18c59872009-06-27 04:16:01 +00004942 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4943 OpFlag);
4944 DebugLoc DL = JT->getDebugLoc();
4945 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004946
Chris Lattner18c59872009-06-27 04:16:01 +00004947 // With PIC, the address is actually $g + Offset.
4948 if (OpFlag) {
4949 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4950 DAG.getNode(X86ISD::GlobalBaseReg,
4951 DebugLoc::getUnknownLoc(), getPointerTy()),
4952 Result);
4953 }
Eric Christopherfd179292009-08-27 18:07:15 +00004954
Chris Lattner18c59872009-06-27 04:16:01 +00004955 return Result;
4956}
4957
4958SDValue
4959X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4960 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004961
Chris Lattner18c59872009-06-27 04:16:01 +00004962 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4963 // global base reg.
4964 unsigned char OpFlag = 0;
4965 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004966 CodeModel::Model M = getTargetMachine().getCodeModel();
4967
Chris Lattner4f066492009-07-11 20:29:19 +00004968 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004969 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004970 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004971 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004972 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004973 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004974 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004975
Chris Lattner18c59872009-06-27 04:16:01 +00004976 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004977
Chris Lattner18c59872009-06-27 04:16:01 +00004978 DebugLoc DL = Op.getDebugLoc();
4979 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004980
4981
Chris Lattner18c59872009-06-27 04:16:01 +00004982 // With PIC, the address is actually $g + Offset.
4983 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004984 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004985 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4986 DAG.getNode(X86ISD::GlobalBaseReg,
4987 DebugLoc::getUnknownLoc(),
4988 getPointerTy()),
4989 Result);
4990 }
Eric Christopherfd179292009-08-27 18:07:15 +00004991
Chris Lattner18c59872009-06-27 04:16:01 +00004992 return Result;
4993}
4994
Dan Gohman475871a2008-07-27 21:46:04 +00004995SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004996X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004997 // Create the TargetBlockAddressAddress node.
4998 unsigned char OpFlags =
4999 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005000 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005001 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5002 DebugLoc dl = Op.getDebugLoc();
5003 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5004 /*isTarget=*/true, OpFlags);
5005
Dan Gohmanf705adb2009-10-30 01:28:02 +00005006 if (Subtarget->isPICStyleRIPRel() &&
5007 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005008 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5009 else
5010 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005011
Dan Gohman29cbade2009-11-20 23:18:13 +00005012 // With PIC, the address is actually $g + Offset.
5013 if (isGlobalRelativeToPICBase(OpFlags)) {
5014 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5015 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5016 Result);
5017 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005018
5019 return Result;
5020}
5021
5022SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005023X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005024 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005025 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005026 // Create the TargetGlobalAddress node, folding in the constant
5027 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005028 unsigned char OpFlags =
5029 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005030 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005031 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005032 if (OpFlags == X86II::MO_NO_FLAG &&
5033 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005034 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005035 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005036 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005037 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005038 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005039 }
Eric Christopherfd179292009-08-27 18:07:15 +00005040
Chris Lattner4f066492009-07-11 20:29:19 +00005041 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005042 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005043 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5044 else
5045 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005046
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005047 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005048 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005049 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5050 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005051 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005053
Chris Lattner36c25012009-07-10 07:34:39 +00005054 // For globals that require a load from a stub to get the address, emit the
5055 // load.
5056 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005057 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005058 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059
Dan Gohman6520e202008-10-18 02:06:02 +00005060 // If there was a non-zero offset that we didn't fold, create an explicit
5061 // addition for it.
5062 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005063 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005064 DAG.getConstant(Offset, getPointerTy()));
5065
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 return Result;
5067}
5068
Evan Chengda43bcf2008-09-24 00:05:32 +00005069SDValue
5070X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5071 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005072 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005073 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005074}
5075
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005076static SDValue
5077GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005078 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005079 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005080 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005082 DebugLoc dl = GA->getDebugLoc();
5083 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5084 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005085 GA->getOffset(),
5086 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005087 if (InFlag) {
5088 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005089 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005090 } else {
5091 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005092 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005093 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005094
5095 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5096 MFI->setHasCalls(true);
5097
Rafael Espindola15f1b662009-04-24 12:59:40 +00005098 SDValue Flag = Chain.getValue(1);
5099 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005100}
5101
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005102// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005103static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005104LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005105 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005106 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005107 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5108 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005109 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005110 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005111 PtrVT), InFlag);
5112 InFlag = Chain.getValue(1);
5113
Chris Lattnerb903bed2009-06-26 21:20:29 +00005114 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005115}
5116
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005117// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005118static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005119LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005120 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005121 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5122 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005123}
5124
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005125// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5126// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005127static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005128 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005129 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005130 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005131 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005132 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5133 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005134 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005136
5137 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5138 NULL, 0);
5139
Chris Lattnerb903bed2009-06-26 21:20:29 +00005140 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005141 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5142 // initialexec.
5143 unsigned WrapperKind = X86ISD::Wrapper;
5144 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005145 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005146 } else if (is64Bit) {
5147 assert(model == TLSModel::InitialExec);
5148 OperandFlags = X86II::MO_GOTTPOFF;
5149 WrapperKind = X86ISD::WrapperRIP;
5150 } else {
5151 assert(model == TLSModel::InitialExec);
5152 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005153 }
Eric Christopherfd179292009-08-27 18:07:15 +00005154
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005155 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5156 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005157 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005158 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005159 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005160
Rafael Espindola9a580232009-02-27 13:37:18 +00005161 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005162 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005163 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005164
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005165 // The address of the thread local variable is the add of the thread
5166 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005167 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005168}
5169
Dan Gohman475871a2008-07-27 21:46:04 +00005170SDValue
5171X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005172 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005173 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005174 assert(Subtarget->isTargetELF() &&
5175 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005176 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005177 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005178
Chris Lattnerb903bed2009-06-26 21:20:29 +00005179 // If GV is an alias then use the aliasee for determining
5180 // thread-localness.
5181 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5182 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005183
Chris Lattnerb903bed2009-06-26 21:20:29 +00005184 TLSModel::Model model = getTLSModel(GV,
5185 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005186
Chris Lattnerb903bed2009-06-26 21:20:29 +00005187 switch (model) {
5188 case TLSModel::GeneralDynamic:
5189 case TLSModel::LocalDynamic: // not implemented
5190 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005191 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005192 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005193
Chris Lattnerb903bed2009-06-26 21:20:29 +00005194 case TLSModel::InitialExec:
5195 case TLSModel::LocalExec:
5196 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5197 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005198 }
Eric Christopherfd179292009-08-27 18:07:15 +00005199
Torok Edwinc23197a2009-07-14 16:55:14 +00005200 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005201 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005202}
5203
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005205/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005206/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005207SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005208 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005209 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005210 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005211 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005212 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005213 SDValue ShOpLo = Op.getOperand(0);
5214 SDValue ShOpHi = Op.getOperand(1);
5215 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005216 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005218 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005219
Dan Gohman475871a2008-07-27 21:46:04 +00005220 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005221 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005222 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5223 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005224 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005225 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5226 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005227 }
Evan Chenge3413162006-01-09 18:33:28 +00005228
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5230 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005231 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005233
Dan Gohman475871a2008-07-27 21:46:04 +00005234 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5237 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005238
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005239 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005240 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5241 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005242 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005243 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5244 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005245 }
5246
Dan Gohman475871a2008-07-27 21:46:04 +00005247 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005248 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249}
Evan Chenga3195e82006-01-12 22:54:21 +00005250
Dan Gohman475871a2008-07-27 21:46:04 +00005251SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005252 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005253
5254 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005256 return Op;
5257 }
5258 return SDValue();
5259 }
5260
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005262 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005263
Eli Friedman36df4992009-05-27 00:47:34 +00005264 // These are really Legal; return the operand so the caller accepts it as
5265 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005267 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005269 Subtarget->is64Bit()) {
5270 return Op;
5271 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005273 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005274 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005276 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005277 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005278 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005279 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005280 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005281 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5282}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283
Owen Andersone50ed302009-08-10 22:56:29 +00005284SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005285 SDValue StackSlot,
5286 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005288 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005289 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005290 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005291 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005293 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005294 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005295 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005296 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005297 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005299 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005301 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302
5303 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5304 // shouldn't be necessary except that RFP cannot be live across
5305 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005306 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005307 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005308 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005310 SDValue Ops[] = {
5311 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5312 };
5313 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005314 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005315 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005316 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005317
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 return Result;
5319}
5320
Bill Wendling8b8a6362009-01-17 03:56:04 +00005321// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5322SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5323 // This algorithm is not obvious. Here it is in C code, more or less:
5324 /*
5325 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5326 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5327 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005328
Bill Wendling8b8a6362009-01-17 03:56:04 +00005329 // Copy ints to xmm registers.
5330 __m128i xh = _mm_cvtsi32_si128( hi );
5331 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005332
Bill Wendling8b8a6362009-01-17 03:56:04 +00005333 // Combine into low half of a single xmm register.
5334 __m128i x = _mm_unpacklo_epi32( xh, xl );
5335 __m128d d;
5336 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005337
Bill Wendling8b8a6362009-01-17 03:56:04 +00005338 // Merge in appropriate exponents to give the integer bits the right
5339 // magnitude.
5340 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005341
Bill Wendling8b8a6362009-01-17 03:56:04 +00005342 // Subtract away the biases to deal with the IEEE-754 double precision
5343 // implicit 1.
5344 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005345
Bill Wendling8b8a6362009-01-17 03:56:04 +00005346 // All conversions up to here are exact. The correctly rounded result is
5347 // calculated using the current rounding mode using the following
5348 // horizontal add.
5349 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5350 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5351 // store doesn't really need to be here (except
5352 // maybe to zero the other double)
5353 return sd;
5354 }
5355 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005356
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005357 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005358 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005359
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005360 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005361 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005362 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5363 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5364 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5365 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005366 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005367 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005368
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005370 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005371 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005372 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005373 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005374 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005375 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005376
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5378 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005379 Op.getOperand(0),
5380 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5382 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005383 Op.getOperand(0),
5384 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5386 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005387 PseudoSourceValue::getConstantPool(), 0,
5388 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5390 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5391 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005392 PseudoSourceValue::getConstantPool(), 0,
5393 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005395
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005396 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005397 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5399 DAG.getUNDEF(MVT::v2f64), ShufMask);
5400 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5401 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005402 DAG.getIntPtrConstant(0));
5403}
5404
Bill Wendling8b8a6362009-01-17 03:56:04 +00005405// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5406SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005407 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005408 // FP constant to bias correct the final result.
5409 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005410 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005411
5412 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5414 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005415 Op.getOperand(0),
5416 DAG.getIntPtrConstant(0)));
5417
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5419 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420 DAG.getIntPtrConstant(0));
5421
5422 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5424 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005425 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 MVT::v2f64, Load)),
5427 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005428 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 MVT::v2f64, Bias)));
5430 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5431 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432 DAG.getIntPtrConstant(0));
5433
5434 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005436
5437 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005438 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005439
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005441 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005442 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005444 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005445 }
5446
5447 // Handle final rounding.
5448 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005449}
5450
5451SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005452 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005453 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005454
Evan Chenga06ec9e2009-01-19 08:08:22 +00005455 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5456 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5457 // the optimization here.
5458 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005459 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005460
Owen Andersone50ed302009-08-10 22:56:29 +00005461 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005463 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005465 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005466
Bill Wendling8b8a6362009-01-17 03:56:04 +00005467 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005469 return LowerUINT_TO_FP_i32(Op, DAG);
5470 }
5471
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005473
5474 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005476 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5477 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5478 getPointerTy(), StackSlot, WordOff);
5479 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5480 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005482 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005484}
5485
Dan Gohman475871a2008-07-27 21:46:04 +00005486std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005487FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005488 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005489
Owen Andersone50ed302009-08-10 22:56:29 +00005490 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005491
5492 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5494 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005495 }
5496
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5498 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005499 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005500
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005501 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005503 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005504 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005505 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005507 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005508 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005509
Evan Cheng87c89352007-10-15 20:11:21 +00005510 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5511 // stack slot.
5512 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005513 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005514 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005515 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005516
Evan Cheng0db9fe62006-04-25 20:13:52 +00005517 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005519 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5521 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5522 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005523 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005524
Dan Gohman475871a2008-07-27 21:46:04 +00005525 SDValue Chain = DAG.getEntryNode();
5526 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005527 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005528 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005529 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005530 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005532 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005533 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5534 };
Dale Johannesenace16102009-02-03 19:33:06 +00005535 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005537 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005538 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5539 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005540
Evan Cheng0db9fe62006-04-25 20:13:52 +00005541 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005543 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005544
Chris Lattner27a6c732007-11-24 07:07:01 +00005545 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005546}
5547
Dan Gohman475871a2008-07-27 21:46:04 +00005548SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005549 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 if (Op.getValueType() == MVT::v2i32 &&
5551 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005552 return Op;
5553 }
5554 return SDValue();
5555 }
5556
Eli Friedman948e95a2009-05-23 09:59:16 +00005557 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005558 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005559 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5560 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005561
Chris Lattner27a6c732007-11-24 07:07:01 +00005562 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005563 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005564 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005565}
5566
Eli Friedman948e95a2009-05-23 09:59:16 +00005567SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5568 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5569 SDValue FIST = Vals.first, StackSlot = Vals.second;
5570 assert(FIST.getNode() && "Unexpected failure");
5571
5572 // Load the result.
5573 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5574 FIST, StackSlot, NULL, 0);
5575}
5576
Dan Gohman475871a2008-07-27 21:46:04 +00005577SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005578 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005579 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005580 EVT VT = Op.getValueType();
5581 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005582 if (VT.isVector())
5583 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005584 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005586 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005587 CV.push_back(C);
5588 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005589 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005590 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005591 CV.push_back(C);
5592 CV.push_back(C);
5593 CV.push_back(C);
5594 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005595 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005596 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005597 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005598 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005599 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005600 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005601 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005602}
5603
Dan Gohman475871a2008-07-27 21:46:04 +00005604SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005605 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005606 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005607 EVT VT = Op.getValueType();
5608 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005609 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005610 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005613 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005614 CV.push_back(C);
5615 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005616 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005617 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005618 CV.push_back(C);
5619 CV.push_back(C);
5620 CV.push_back(C);
5621 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005622 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005623 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005624 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005625 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005626 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005627 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005628 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005629 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5631 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005632 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005634 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005635 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005636 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005637}
5638
Dan Gohman475871a2008-07-27 21:46:04 +00005639SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005640 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005641 SDValue Op0 = Op.getOperand(0);
5642 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005643 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005644 EVT VT = Op.getValueType();
5645 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005646
5647 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005648 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005649 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005650 SrcVT = VT;
5651 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005652 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005653 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005654 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005655 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005656 }
5657
5658 // At this point the operands and the result should have the same
5659 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005660
Evan Cheng68c47cb2007-01-05 07:55:56 +00005661 // First get the sign bit of second operand.
5662 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5665 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005666 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005667 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5668 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5669 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5670 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005671 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005672 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005673 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005674 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005675 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005676 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005677 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005678
5679 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005680 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 // Op0 is MVT::f32, Op1 is MVT::f64.
5682 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5683 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5684 DAG.getConstant(32, MVT::i32));
5685 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5686 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005687 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005688 }
5689
Evan Cheng73d6cf12007-01-05 21:37:56 +00005690 // Clear first operand sign bit.
5691 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5694 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005695 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005696 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5697 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5699 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005700 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005701 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005702 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005703 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005704 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005705 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005706 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005707
5708 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005709 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005710}
5711
Dan Gohman076aee32009-03-04 19:44:21 +00005712/// Emit nodes that will be selected as "test Op0,Op0", or something
5713/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005714SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5715 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005716 DebugLoc dl = Op.getDebugLoc();
5717
Dan Gohman31125812009-03-07 01:58:32 +00005718 // CF and OF aren't always set the way we want. Determine which
5719 // of these we need.
5720 bool NeedCF = false;
5721 bool NeedOF = false;
5722 switch (X86CC) {
5723 case X86::COND_A: case X86::COND_AE:
5724 case X86::COND_B: case X86::COND_BE:
5725 NeedCF = true;
5726 break;
5727 case X86::COND_G: case X86::COND_GE:
5728 case X86::COND_L: case X86::COND_LE:
5729 case X86::COND_O: case X86::COND_NO:
5730 NeedOF = true;
5731 break;
5732 default: break;
5733 }
5734
Dan Gohman076aee32009-03-04 19:44:21 +00005735 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005736 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5737 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5738 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005739 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005740 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005741 switch (Op.getNode()->getOpcode()) {
5742 case ISD::ADD:
5743 // Due to an isel shortcoming, be conservative if this add is likely to
5744 // be selected as part of a load-modify-store instruction. When the root
5745 // node in a match is a store, isel doesn't know how to remap non-chain
5746 // non-flag uses of other nodes in the match, such as the ADD in this
5747 // case. This leads to the ADD being left around and reselected, with
5748 // the result being two adds in the output.
5749 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5750 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5751 if (UI->getOpcode() == ISD::STORE)
5752 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005753 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005754 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5755 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005756 if (C->getAPIntValue() == 1) {
5757 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005758 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005759 break;
5760 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005761 // An add of negative one (subtract of one) will be selected as a DEC.
5762 if (C->getAPIntValue().isAllOnesValue()) {
5763 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005764 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005765 break;
5766 }
5767 }
Dan Gohman076aee32009-03-04 19:44:21 +00005768 // Otherwise use a regular EFLAGS-setting add.
5769 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005770 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005771 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005772 case ISD::AND: {
5773 // If the primary and result isn't used, don't bother using X86ISD::AND,
5774 // because a TEST instruction will be better.
5775 bool NonFlagUse = false;
5776 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005777 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5778 SDNode *User = *UI;
5779 unsigned UOpNo = UI.getOperandNo();
5780 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5781 // Look pass truncate.
5782 UOpNo = User->use_begin().getOperandNo();
5783 User = *User->use_begin();
5784 }
5785 if (User->getOpcode() != ISD::BRCOND &&
5786 User->getOpcode() != ISD::SETCC &&
5787 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005788 NonFlagUse = true;
5789 break;
5790 }
Evan Cheng17751da2010-01-07 00:54:06 +00005791 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005792 if (!NonFlagUse)
5793 break;
5794 }
5795 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005796 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005797 case ISD::OR:
5798 case ISD::XOR:
5799 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005800 // likely to be selected as part of a load-modify-store instruction.
5801 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5802 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5803 if (UI->getOpcode() == ISD::STORE)
5804 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005805 // Otherwise use a regular EFLAGS-setting instruction.
5806 switch (Op.getNode()->getOpcode()) {
5807 case ISD::SUB: Opcode = X86ISD::SUB; break;
5808 case ISD::OR: Opcode = X86ISD::OR; break;
5809 case ISD::XOR: Opcode = X86ISD::XOR; break;
5810 case ISD::AND: Opcode = X86ISD::AND; break;
5811 default: llvm_unreachable("unexpected operator!");
5812 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005813 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005814 break;
5815 case X86ISD::ADD:
5816 case X86ISD::SUB:
5817 case X86ISD::INC:
5818 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005819 case X86ISD::OR:
5820 case X86ISD::XOR:
5821 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005822 return SDValue(Op.getNode(), 1);
5823 default:
5824 default_case:
5825 break;
5826 }
5827 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005829 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005830 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005831 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005832 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005833 DAG.ReplaceAllUsesWith(Op, New);
5834 return SDValue(New.getNode(), 1);
5835 }
5836 }
5837
5838 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005840 DAG.getConstant(0, Op.getValueType()));
5841}
5842
5843/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5844/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005845SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5846 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005847 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5848 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005849 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005850
5851 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005853}
5854
Evan Chengd40d03e2010-01-06 19:38:29 +00005855/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5856/// if it's possible.
5857static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005858 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005859 SDValue LHS, RHS;
5860 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5861 if (ConstantSDNode *Op010C =
5862 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5863 if (Op010C->getZExtValue() == 1) {
5864 LHS = Op0.getOperand(0);
5865 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005866 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005867 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5868 if (ConstantSDNode *Op000C =
5869 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5870 if (Op000C->getZExtValue() == 1) {
5871 LHS = Op0.getOperand(1);
5872 RHS = Op0.getOperand(0).getOperand(1);
5873 }
5874 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5875 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5876 SDValue AndLHS = Op0.getOperand(0);
5877 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5878 LHS = AndLHS.getOperand(0);
5879 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005880 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005881 }
Evan Cheng0488db92007-09-25 01:57:46 +00005882
Evan Chengd40d03e2010-01-06 19:38:29 +00005883 if (LHS.getNode()) {
5884 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5885 // instruction. Since the shift amount is in-range-or-undefined, we know
5886 // that doing a bittest on the i16 value is ok. We extend to i32 because
5887 // the encoding for the i16 version is larger than the i32 version.
5888 if (LHS.getValueType() == MVT::i8)
5889 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005890
Evan Chengd40d03e2010-01-06 19:38:29 +00005891 // If the operand types disagree, extend the shift amount to match. Since
5892 // BT ignores high bits (like shifts) we can use anyextend.
5893 if (LHS.getValueType() != RHS.getValueType())
5894 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005895
Evan Chengd40d03e2010-01-06 19:38:29 +00005896 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5897 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5898 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5899 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005900 }
5901
Evan Cheng54de3ea2010-01-05 06:52:31 +00005902 return SDValue();
5903}
5904
5905SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5906 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5907 SDValue Op0 = Op.getOperand(0);
5908 SDValue Op1 = Op.getOperand(1);
5909 DebugLoc dl = Op.getDebugLoc();
5910 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5911
5912 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005913 // Lower (X & (1 << N)) == 0 to BT(X, N).
5914 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5915 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5916 if (Op0.getOpcode() == ISD::AND &&
5917 Op0.hasOneUse() &&
5918 Op1.getOpcode() == ISD::Constant &&
5919 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5920 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5921 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5922 if (NewSetCC.getNode())
5923 return NewSetCC;
5924 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005925
Chris Lattnere55484e2008-12-25 05:34:37 +00005926 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5927 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005928 if (X86CC == X86::COND_INVALID)
5929 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005930
Dan Gohman31125812009-03-07 01:58:32 +00005931 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005932
5933 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005934 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005935 return DAG.getNode(ISD::AND, dl, MVT::i8,
5936 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5937 DAG.getConstant(X86CC, MVT::i8), Cond),
5938 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005939
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5941 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005942}
5943
Dan Gohman475871a2008-07-27 21:46:04 +00005944SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5945 SDValue Cond;
5946 SDValue Op0 = Op.getOperand(0);
5947 SDValue Op1 = Op.getOperand(1);
5948 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005949 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005950 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5951 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005952 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005953
5954 if (isFP) {
5955 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005956 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5958 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005959 bool Swap = false;
5960
5961 switch (SetCCOpcode) {
5962 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005963 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005964 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005965 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005966 case ISD::SETGT: Swap = true; // Fallthrough
5967 case ISD::SETLT:
5968 case ISD::SETOLT: SSECC = 1; break;
5969 case ISD::SETOGE:
5970 case ISD::SETGE: Swap = true; // Fallthrough
5971 case ISD::SETLE:
5972 case ISD::SETOLE: SSECC = 2; break;
5973 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005974 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005975 case ISD::SETNE: SSECC = 4; break;
5976 case ISD::SETULE: Swap = true;
5977 case ISD::SETUGE: SSECC = 5; break;
5978 case ISD::SETULT: Swap = true;
5979 case ISD::SETUGT: SSECC = 6; break;
5980 case ISD::SETO: SSECC = 7; break;
5981 }
5982 if (Swap)
5983 std::swap(Op0, Op1);
5984
Nate Begemanfb8ead02008-07-25 19:05:58 +00005985 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005986 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005987 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5990 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005991 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005992 }
5993 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5996 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005997 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005998 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005999 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006000 }
6001 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006003 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006004
Nate Begeman30a0de92008-07-17 16:51:19 +00006005 // We are handling one of the integer comparisons here. Since SSE only has
6006 // GT and EQ comparisons for integer, swapping operands and multiple
6007 // operations may be required for some comparisons.
6008 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6009 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006010
Owen Anderson825b72b2009-08-11 20:47:22 +00006011 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006012 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006013 case MVT::v8i8:
6014 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6015 case MVT::v4i16:
6016 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6017 case MVT::v2i32:
6018 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6019 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006021
Nate Begeman30a0de92008-07-17 16:51:19 +00006022 switch (SetCCOpcode) {
6023 default: break;
6024 case ISD::SETNE: Invert = true;
6025 case ISD::SETEQ: Opc = EQOpc; break;
6026 case ISD::SETLT: Swap = true;
6027 case ISD::SETGT: Opc = GTOpc; break;
6028 case ISD::SETGE: Swap = true;
6029 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6030 case ISD::SETULT: Swap = true;
6031 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6032 case ISD::SETUGE: Swap = true;
6033 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6034 }
6035 if (Swap)
6036 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006037
Nate Begeman30a0de92008-07-17 16:51:19 +00006038 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6039 // bits of the inputs before performing those operations.
6040 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006041 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006042 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6043 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006044 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006045 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6046 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006047 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6048 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006050
Dale Johannesenace16102009-02-03 19:33:06 +00006051 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006052
6053 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006054 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006055 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006056
Nate Begeman30a0de92008-07-17 16:51:19 +00006057 return Result;
6058}
Evan Cheng0488db92007-09-25 01:57:46 +00006059
Evan Cheng370e5342008-12-03 08:38:43 +00006060// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006061static bool isX86LogicalCmp(SDValue Op) {
6062 unsigned Opc = Op.getNode()->getOpcode();
6063 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6064 return true;
6065 if (Op.getResNo() == 1 &&
6066 (Opc == X86ISD::ADD ||
6067 Opc == X86ISD::SUB ||
6068 Opc == X86ISD::SMUL ||
6069 Opc == X86ISD::UMUL ||
6070 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006071 Opc == X86ISD::DEC ||
6072 Opc == X86ISD::OR ||
6073 Opc == X86ISD::XOR ||
6074 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006075 return true;
6076
6077 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006078}
6079
Dan Gohman475871a2008-07-27 21:46:04 +00006080SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006081 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006082 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006083 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006084 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006085
Dan Gohman1a492952009-10-20 16:22:37 +00006086 if (Cond.getOpcode() == ISD::SETCC) {
6087 SDValue NewCond = LowerSETCC(Cond, DAG);
6088 if (NewCond.getNode())
6089 Cond = NewCond;
6090 }
Evan Cheng734503b2006-09-11 02:19:56 +00006091
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006092 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6093 SDValue Op1 = Op.getOperand(1);
6094 SDValue Op2 = Op.getOperand(2);
6095 if (Cond.getOpcode() == X86ISD::SETCC &&
6096 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6097 SDValue Cmp = Cond.getOperand(1);
6098 if (Cmp.getOpcode() == X86ISD::CMP) {
6099 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6100 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6101 ConstantSDNode *RHSC =
6102 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6103 if (N1C && N1C->isAllOnesValue() &&
6104 N2C && N2C->isNullValue() &&
6105 RHSC && RHSC->isNullValue()) {
6106 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006107 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006108 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6109 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6110 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6111 }
6112 }
6113 }
6114
Evan Chengad9c0a32009-12-15 00:53:42 +00006115 // Look pass (and (setcc_carry (cmp ...)), 1).
6116 if (Cond.getOpcode() == ISD::AND &&
6117 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6118 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6119 if (C && C->getAPIntValue() == 1)
6120 Cond = Cond.getOperand(0);
6121 }
6122
Evan Cheng3f41d662007-10-08 22:16:29 +00006123 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6124 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006125 if (Cond.getOpcode() == X86ISD::SETCC ||
6126 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006127 CC = Cond.getOperand(0);
6128
Dan Gohman475871a2008-07-27 21:46:04 +00006129 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006130 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006131 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006132
Evan Cheng3f41d662007-10-08 22:16:29 +00006133 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006134 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006135 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006136 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006137
Chris Lattnerd1980a52009-03-12 06:52:53 +00006138 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6139 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006140 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006141 addTest = false;
6142 }
6143 }
6144
6145 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006146 // Look pass the truncate.
6147 if (Cond.getOpcode() == ISD::TRUNCATE)
6148 Cond = Cond.getOperand(0);
6149
6150 // We know the result of AND is compared against zero. Try to match
6151 // it to BT.
6152 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6153 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6154 if (NewSetCC.getNode()) {
6155 CC = NewSetCC.getOperand(0);
6156 Cond = NewSetCC.getOperand(1);
6157 addTest = false;
6158 }
6159 }
6160 }
6161
6162 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006163 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006164 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006165 }
6166
Evan Cheng0488db92007-09-25 01:57:46 +00006167 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6168 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006169 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6170 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006171 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006172}
6173
Evan Cheng370e5342008-12-03 08:38:43 +00006174// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6175// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6176// from the AND / OR.
6177static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6178 Opc = Op.getOpcode();
6179 if (Opc != ISD::OR && Opc != ISD::AND)
6180 return false;
6181 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6182 Op.getOperand(0).hasOneUse() &&
6183 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6184 Op.getOperand(1).hasOneUse());
6185}
6186
Evan Cheng961d6d42009-02-02 08:19:07 +00006187// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6188// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006189static bool isXor1OfSetCC(SDValue Op) {
6190 if (Op.getOpcode() != ISD::XOR)
6191 return false;
6192 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6193 if (N1C && N1C->getAPIntValue() == 1) {
6194 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6195 Op.getOperand(0).hasOneUse();
6196 }
6197 return false;
6198}
6199
Dan Gohman475871a2008-07-27 21:46:04 +00006200SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006201 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006202 SDValue Chain = Op.getOperand(0);
6203 SDValue Cond = Op.getOperand(1);
6204 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006205 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006206 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006207
Dan Gohman1a492952009-10-20 16:22:37 +00006208 if (Cond.getOpcode() == ISD::SETCC) {
6209 SDValue NewCond = LowerSETCC(Cond, DAG);
6210 if (NewCond.getNode())
6211 Cond = NewCond;
6212 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006213#if 0
6214 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006215 else if (Cond.getOpcode() == X86ISD::ADD ||
6216 Cond.getOpcode() == X86ISD::SUB ||
6217 Cond.getOpcode() == X86ISD::SMUL ||
6218 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006219 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006220#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006221
Evan Chengad9c0a32009-12-15 00:53:42 +00006222 // Look pass (and (setcc_carry (cmp ...)), 1).
6223 if (Cond.getOpcode() == ISD::AND &&
6224 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6225 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6226 if (C && C->getAPIntValue() == 1)
6227 Cond = Cond.getOperand(0);
6228 }
6229
Evan Cheng3f41d662007-10-08 22:16:29 +00006230 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6231 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006232 if (Cond.getOpcode() == X86ISD::SETCC ||
6233 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006234 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006235
Dan Gohman475871a2008-07-27 21:46:04 +00006236 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006237 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006238 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006239 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006240 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006241 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006242 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006243 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006244 default: break;
6245 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006246 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006247 // These can only come from an arithmetic instruction with overflow,
6248 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006249 Cond = Cond.getNode()->getOperand(1);
6250 addTest = false;
6251 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006252 }
Evan Cheng0488db92007-09-25 01:57:46 +00006253 }
Evan Cheng370e5342008-12-03 08:38:43 +00006254 } else {
6255 unsigned CondOpc;
6256 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6257 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006258 if (CondOpc == ISD::OR) {
6259 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6260 // two branches instead of an explicit OR instruction with a
6261 // separate test.
6262 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006263 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006264 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006265 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006266 Chain, Dest, CC, Cmp);
6267 CC = Cond.getOperand(1).getOperand(0);
6268 Cond = Cmp;
6269 addTest = false;
6270 }
6271 } else { // ISD::AND
6272 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6273 // two branches instead of an explicit AND instruction with a
6274 // separate test. However, we only do this if this block doesn't
6275 // have a fall-through edge, because this requires an explicit
6276 // jmp when the condition is false.
6277 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006278 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006279 Op.getNode()->hasOneUse()) {
6280 X86::CondCode CCode =
6281 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6282 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006283 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006284 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6285 // Look for an unconditional branch following this conditional branch.
6286 // We need this because we need to reverse the successors in order
6287 // to implement FCMP_OEQ.
6288 if (User.getOpcode() == ISD::BR) {
6289 SDValue FalseBB = User.getOperand(1);
6290 SDValue NewBR =
6291 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6292 assert(NewBR == User);
6293 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006294
Dale Johannesene4d209d2009-02-03 20:21:25 +00006295 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006296 Chain, Dest, CC, Cmp);
6297 X86::CondCode CCode =
6298 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6299 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006300 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006301 Cond = Cmp;
6302 addTest = false;
6303 }
6304 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006305 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006306 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6307 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6308 // It should be transformed during dag combiner except when the condition
6309 // is set by a arithmetics with overflow node.
6310 X86::CondCode CCode =
6311 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6312 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006314 Cond = Cond.getOperand(0).getOperand(1);
6315 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006316 }
Evan Cheng0488db92007-09-25 01:57:46 +00006317 }
6318
6319 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006320 // Look pass the truncate.
6321 if (Cond.getOpcode() == ISD::TRUNCATE)
6322 Cond = Cond.getOperand(0);
6323
6324 // We know the result of AND is compared against zero. Try to match
6325 // it to BT.
6326 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6327 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6328 if (NewSetCC.getNode()) {
6329 CC = NewSetCC.getOperand(0);
6330 Cond = NewSetCC.getOperand(1);
6331 addTest = false;
6332 }
6333 }
6334 }
6335
6336 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006337 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006338 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006339 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006340 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006341 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006342}
6343
Anton Korobeynikove060b532007-04-17 19:34:00 +00006344
6345// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6346// Calls to _alloca is needed to probe the stack when allocating more than 4k
6347// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6348// that the guard pages used by the OS virtual memory manager are allocated in
6349// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006350SDValue
6351X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006352 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006353 assert(Subtarget->isTargetCygMing() &&
6354 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006355 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006356
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006357 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006358 SDValue Chain = Op.getOperand(0);
6359 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006360 // FIXME: Ensure alignment here
6361
Dan Gohman475871a2008-07-27 21:46:04 +00006362 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006363
Owen Andersone50ed302009-08-10 22:56:29 +00006364 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006366
Chris Lattnere563bbc2008-10-11 22:08:30 +00006367 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006368
Dale Johannesendd64c412009-02-04 00:33:20 +00006369 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006370 Flag = Chain.getValue(1);
6371
Owen Anderson825b72b2009-08-11 20:47:22 +00006372 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006373 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006374 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006375 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006376 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006377 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006379 Flag = Chain.getValue(1);
6380
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006381 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006382 DAG.getIntPtrConstant(0, true),
6383 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006384 Flag);
6385
Dale Johannesendd64c412009-02-04 00:33:20 +00006386 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006387
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006389 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006390}
6391
Dan Gohman475871a2008-07-27 21:46:04 +00006392SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006393X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006394 SDValue Chain,
6395 SDValue Dst, SDValue Src,
6396 SDValue Size, unsigned Align,
6397 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006398 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006399 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006400
Bill Wendling6f287b22008-09-30 21:22:07 +00006401 // If not DWORD aligned or size is more than the threshold, call the library.
6402 // The libc version is likely to be faster for these cases. It can use the
6403 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006404 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006405 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006406 ConstantSize->getZExtValue() >
6407 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006408 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006409
6410 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006411 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006412
Bill Wendling6158d842008-10-01 00:59:58 +00006413 if (const char *bzeroEntry = V &&
6414 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006415 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006416 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006418 TargetLowering::ArgListEntry Entry;
6419 Entry.Node = Dst;
6420 Entry.Ty = IntPtrTy;
6421 Args.push_back(Entry);
6422 Entry.Node = Size;
6423 Args.push_back(Entry);
6424 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006425 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6426 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006427 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006428 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6429 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006430 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006431 }
6432
Dan Gohman707e0182008-04-12 04:36:06 +00006433 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006434 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006435 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006436
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006437 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006439 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006441 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006442 unsigned BytesLeft = 0;
6443 bool TwoRepStos = false;
6444 if (ValC) {
6445 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006446 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006447
Evan Cheng0db9fe62006-04-25 20:13:52 +00006448 // If the value is a constant, then we can potentially use larger sets.
6449 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006450 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006451 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006452 ValReg = X86::AX;
6453 Val = (Val << 8) | Val;
6454 break;
6455 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006456 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006457 ValReg = X86::EAX;
6458 Val = (Val << 8) | Val;
6459 Val = (Val << 16) | Val;
6460 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006461 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006462 ValReg = X86::RAX;
6463 Val = (Val << 32) | Val;
6464 }
6465 break;
6466 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006467 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006468 ValReg = X86::AL;
6469 Count = DAG.getIntPtrConstant(SizeVal);
6470 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006471 }
6472
Owen Anderson825b72b2009-08-11 20:47:22 +00006473 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006474 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006475 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6476 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006477 }
6478
Dale Johannesen0f502f62009-02-03 22:26:09 +00006479 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480 InFlag);
6481 InFlag = Chain.getValue(1);
6482 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006484 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006485 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006487 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006488
Scott Michelfdc40a02009-02-17 22:15:04 +00006489 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006490 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006491 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006492 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006493 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006494 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006495 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006496 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006497
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006499 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6500 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006501
Evan Cheng0db9fe62006-04-25 20:13:52 +00006502 if (TwoRepStos) {
6503 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006504 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006505 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006506 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6508 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006509 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006510 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006511 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006512 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006513 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6514 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006515 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006516 // Handle the last 1 - 7 bytes.
6517 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006518 EVT AddrVT = Dst.getValueType();
6519 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006520
Dale Johannesen0f502f62009-02-03 22:26:09 +00006521 Chain = DAG.getMemset(Chain, dl,
6522 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006523 DAG.getConstant(Offset, AddrVT)),
6524 Src,
6525 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006526 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006527 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006528
Dan Gohman707e0182008-04-12 04:36:06 +00006529 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006530 return Chain;
6531}
Evan Cheng11e15b32006-04-03 20:53:28 +00006532
Dan Gohman475871a2008-07-27 21:46:04 +00006533SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006534X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006535 SDValue Chain, SDValue Dst, SDValue Src,
6536 SDValue Size, unsigned Align,
6537 bool AlwaysInline,
6538 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006539 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006540 // This requires the copy size to be a constant, preferrably
6541 // within a subtarget-specific limit.
6542 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6543 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006544 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006545 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006546 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006547 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006548
Evan Cheng1887c1c2008-08-21 21:00:15 +00006549 /// If not DWORD aligned, call the library.
6550 if ((Align & 3) != 0)
6551 return SDValue();
6552
6553 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006555 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006557
Duncan Sands83ec4b62008-06-06 12:08:01 +00006558 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006559 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006560 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006561 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006562
Dan Gohman475871a2008-07-27 21:46:04 +00006563 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006564 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006565 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006566 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006567 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006568 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006569 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006570 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006573 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006574 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575 InFlag = Chain.getValue(1);
6576
Owen Anderson825b72b2009-08-11 20:47:22 +00006577 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006578 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6579 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6580 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006581
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006583 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006584 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006585 // Handle the last 1 - 7 bytes.
6586 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006587 EVT DstVT = Dst.getValueType();
6588 EVT SrcVT = Src.getValueType();
6589 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006590 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006591 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006592 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006593 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006594 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006595 DAG.getConstant(BytesLeft, SizeVT),
6596 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006597 DstSV, DstSVOff + Offset,
6598 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006599 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006600
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006602 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006603}
6604
Dan Gohman475871a2008-07-27 21:46:04 +00006605SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006606 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006607 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006608
Evan Cheng25ab6902006-09-08 06:48:29 +00006609 if (!Subtarget->is64Bit()) {
6610 // vastart just stores the address of the VarArgsFrameIndex slot into the
6611 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006614 }
6615
6616 // __va_list_tag:
6617 // gp_offset (0 - 6 * 8)
6618 // fp_offset (48 - 48 + 8 * 16)
6619 // overflow_arg_area (point to parameters coming in memory).
6620 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SmallVector<SDValue, 8> MemOps;
6622 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006623 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006624 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006626 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006627 MemOps.push_back(Store);
6628
6629 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006630 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 FIN, DAG.getIntPtrConstant(4));
6632 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006634 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006635 MemOps.push_back(Store);
6636
6637 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006638 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006639 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006640 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006641 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006642 MemOps.push_back(Store);
6643
6644 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006645 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006647 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006648 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006649 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652}
6653
Dan Gohman475871a2008-07-27 21:46:04 +00006654SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006655 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6656 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006657 SDValue Chain = Op.getOperand(0);
6658 SDValue SrcPtr = Op.getOperand(1);
6659 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006660
Torok Edwindac237e2009-07-08 20:53:28 +00006661 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006662 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006663}
6664
Dan Gohman475871a2008-07-27 21:46:04 +00006665SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006666 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006667 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue Chain = Op.getOperand(0);
6669 SDValue DstPtr = Op.getOperand(1);
6670 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006671 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6672 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006673 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006674
Dale Johannesendd64c412009-02-04 00:33:20 +00006675 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006676 DAG.getIntPtrConstant(24), 8, false,
6677 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006678}
6679
Dan Gohman475871a2008-07-27 21:46:04 +00006680SDValue
6681X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006682 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006683 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006685 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006686 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687 case Intrinsic::x86_sse_comieq_ss:
6688 case Intrinsic::x86_sse_comilt_ss:
6689 case Intrinsic::x86_sse_comile_ss:
6690 case Intrinsic::x86_sse_comigt_ss:
6691 case Intrinsic::x86_sse_comige_ss:
6692 case Intrinsic::x86_sse_comineq_ss:
6693 case Intrinsic::x86_sse_ucomieq_ss:
6694 case Intrinsic::x86_sse_ucomilt_ss:
6695 case Intrinsic::x86_sse_ucomile_ss:
6696 case Intrinsic::x86_sse_ucomigt_ss:
6697 case Intrinsic::x86_sse_ucomige_ss:
6698 case Intrinsic::x86_sse_ucomineq_ss:
6699 case Intrinsic::x86_sse2_comieq_sd:
6700 case Intrinsic::x86_sse2_comilt_sd:
6701 case Intrinsic::x86_sse2_comile_sd:
6702 case Intrinsic::x86_sse2_comigt_sd:
6703 case Intrinsic::x86_sse2_comige_sd:
6704 case Intrinsic::x86_sse2_comineq_sd:
6705 case Intrinsic::x86_sse2_ucomieq_sd:
6706 case Intrinsic::x86_sse2_ucomilt_sd:
6707 case Intrinsic::x86_sse2_ucomile_sd:
6708 case Intrinsic::x86_sse2_ucomigt_sd:
6709 case Intrinsic::x86_sse2_ucomige_sd:
6710 case Intrinsic::x86_sse2_ucomineq_sd: {
6711 unsigned Opc = 0;
6712 ISD::CondCode CC = ISD::SETCC_INVALID;
6713 switch (IntNo) {
6714 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006715 case Intrinsic::x86_sse_comieq_ss:
6716 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006717 Opc = X86ISD::COMI;
6718 CC = ISD::SETEQ;
6719 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006720 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006721 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 Opc = X86ISD::COMI;
6723 CC = ISD::SETLT;
6724 break;
6725 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006726 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 Opc = X86ISD::COMI;
6728 CC = ISD::SETLE;
6729 break;
6730 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006731 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732 Opc = X86ISD::COMI;
6733 CC = ISD::SETGT;
6734 break;
6735 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006736 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737 Opc = X86ISD::COMI;
6738 CC = ISD::SETGE;
6739 break;
6740 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006741 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006742 Opc = X86ISD::COMI;
6743 CC = ISD::SETNE;
6744 break;
6745 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006746 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747 Opc = X86ISD::UCOMI;
6748 CC = ISD::SETEQ;
6749 break;
6750 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006751 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006752 Opc = X86ISD::UCOMI;
6753 CC = ISD::SETLT;
6754 break;
6755 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006756 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757 Opc = X86ISD::UCOMI;
6758 CC = ISD::SETLE;
6759 break;
6760 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006761 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006762 Opc = X86ISD::UCOMI;
6763 CC = ISD::SETGT;
6764 break;
6765 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006766 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767 Opc = X86ISD::UCOMI;
6768 CC = ISD::SETGE;
6769 break;
6770 case Intrinsic::x86_sse_ucomineq_ss:
6771 case Intrinsic::x86_sse2_ucomineq_sd:
6772 Opc = X86ISD::UCOMI;
6773 CC = ISD::SETNE;
6774 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006775 }
Evan Cheng734503b2006-09-11 02:19:56 +00006776
Dan Gohman475871a2008-07-27 21:46:04 +00006777 SDValue LHS = Op.getOperand(1);
6778 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006779 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006780 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6782 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6783 DAG.getConstant(X86CC, MVT::i8), Cond);
6784 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006785 }
Eric Christopher71c67532009-07-29 00:28:05 +00006786 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006787 // an integer value, not just an instruction so lower it to the ptest
6788 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006789 case Intrinsic::x86_sse41_ptestz:
6790 case Intrinsic::x86_sse41_ptestc:
6791 case Intrinsic::x86_sse41_ptestnzc:{
6792 unsigned X86CC = 0;
6793 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006794 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006795 case Intrinsic::x86_sse41_ptestz:
6796 // ZF = 1
6797 X86CC = X86::COND_E;
6798 break;
6799 case Intrinsic::x86_sse41_ptestc:
6800 // CF = 1
6801 X86CC = X86::COND_B;
6802 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006803 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006804 // ZF and CF = 0
6805 X86CC = X86::COND_A;
6806 break;
6807 }
Eric Christopherfd179292009-08-27 18:07:15 +00006808
Eric Christopher71c67532009-07-29 00:28:05 +00006809 SDValue LHS = Op.getOperand(1);
6810 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6812 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6813 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6814 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006815 }
Evan Cheng5759f972008-05-04 09:15:50 +00006816
6817 // Fix vector shift instructions where the last operand is a non-immediate
6818 // i32 value.
6819 case Intrinsic::x86_sse2_pslli_w:
6820 case Intrinsic::x86_sse2_pslli_d:
6821 case Intrinsic::x86_sse2_pslli_q:
6822 case Intrinsic::x86_sse2_psrli_w:
6823 case Intrinsic::x86_sse2_psrli_d:
6824 case Intrinsic::x86_sse2_psrli_q:
6825 case Intrinsic::x86_sse2_psrai_w:
6826 case Intrinsic::x86_sse2_psrai_d:
6827 case Intrinsic::x86_mmx_pslli_w:
6828 case Intrinsic::x86_mmx_pslli_d:
6829 case Intrinsic::x86_mmx_pslli_q:
6830 case Intrinsic::x86_mmx_psrli_w:
6831 case Intrinsic::x86_mmx_psrli_d:
6832 case Intrinsic::x86_mmx_psrli_q:
6833 case Intrinsic::x86_mmx_psrai_w:
6834 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006835 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006836 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006837 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006838
6839 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006840 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006841 switch (IntNo) {
6842 case Intrinsic::x86_sse2_pslli_w:
6843 NewIntNo = Intrinsic::x86_sse2_psll_w;
6844 break;
6845 case Intrinsic::x86_sse2_pslli_d:
6846 NewIntNo = Intrinsic::x86_sse2_psll_d;
6847 break;
6848 case Intrinsic::x86_sse2_pslli_q:
6849 NewIntNo = Intrinsic::x86_sse2_psll_q;
6850 break;
6851 case Intrinsic::x86_sse2_psrli_w:
6852 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6853 break;
6854 case Intrinsic::x86_sse2_psrli_d:
6855 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6856 break;
6857 case Intrinsic::x86_sse2_psrli_q:
6858 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6859 break;
6860 case Intrinsic::x86_sse2_psrai_w:
6861 NewIntNo = Intrinsic::x86_sse2_psra_w;
6862 break;
6863 case Intrinsic::x86_sse2_psrai_d:
6864 NewIntNo = Intrinsic::x86_sse2_psra_d;
6865 break;
6866 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006868 switch (IntNo) {
6869 case Intrinsic::x86_mmx_pslli_w:
6870 NewIntNo = Intrinsic::x86_mmx_psll_w;
6871 break;
6872 case Intrinsic::x86_mmx_pslli_d:
6873 NewIntNo = Intrinsic::x86_mmx_psll_d;
6874 break;
6875 case Intrinsic::x86_mmx_pslli_q:
6876 NewIntNo = Intrinsic::x86_mmx_psll_q;
6877 break;
6878 case Intrinsic::x86_mmx_psrli_w:
6879 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6880 break;
6881 case Intrinsic::x86_mmx_psrli_d:
6882 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6883 break;
6884 case Intrinsic::x86_mmx_psrli_q:
6885 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6886 break;
6887 case Intrinsic::x86_mmx_psrai_w:
6888 NewIntNo = Intrinsic::x86_mmx_psra_w;
6889 break;
6890 case Intrinsic::x86_mmx_psrai_d:
6891 NewIntNo = Intrinsic::x86_mmx_psra_d;
6892 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006893 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006894 }
6895 break;
6896 }
6897 }
Mon P Wangefa42202009-09-03 19:56:25 +00006898
6899 // The vector shift intrinsics with scalars uses 32b shift amounts but
6900 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6901 // to be zero.
6902 SDValue ShOps[4];
6903 ShOps[0] = ShAmt;
6904 ShOps[1] = DAG.getConstant(0, MVT::i32);
6905 if (ShAmtVT == MVT::v4i32) {
6906 ShOps[2] = DAG.getUNDEF(MVT::i32);
6907 ShOps[3] = DAG.getUNDEF(MVT::i32);
6908 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6909 } else {
6910 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6911 }
6912
Owen Andersone50ed302009-08-10 22:56:29 +00006913 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006914 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006917 Op.getOperand(1), ShAmt);
6918 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006919 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006920}
Evan Cheng72261582005-12-20 06:22:03 +00006921
Dan Gohman475871a2008-07-27 21:46:04 +00006922SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006923 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006924 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006925
6926 if (Depth > 0) {
6927 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6928 SDValue Offset =
6929 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006931 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006932 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006933 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006934 NULL, 0);
6935 }
6936
6937 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006938 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006939 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006940 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006941}
6942
Dan Gohman475871a2008-07-27 21:46:04 +00006943SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006944 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6945 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006946 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006947 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006948 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6949 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006950 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006951 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006952 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006953 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006957 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006958 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006959}
6960
Dan Gohman475871a2008-07-27 21:46:04 +00006961SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006962{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006963 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006964 SDValue Chain = Op.getOperand(0);
6965 SDValue Offset = Op.getOperand(1);
6966 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006967 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006968
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006969 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6970 getPointerTy());
6971 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006972
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006974 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006975 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6976 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006977 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006978 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006979
Dale Johannesene4d209d2009-02-03 20:21:25 +00006980 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006982 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006983}
6984
Dan Gohman475871a2008-07-27 21:46:04 +00006985SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006986 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006987 SDValue Root = Op.getOperand(0);
6988 SDValue Trmp = Op.getOperand(1); // trampoline
6989 SDValue FPtr = Op.getOperand(2); // nested function
6990 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006991 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006992
Dan Gohman69de1932008-02-06 22:27:42 +00006993 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006994
Duncan Sands339e14f2008-01-16 22:55:25 +00006995 const X86InstrInfo *TII =
6996 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6997
Duncan Sandsb116fac2007-07-27 20:02:49 +00006998 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006999 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007000
7001 // Large code-model.
7002
7003 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
7004 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
7005
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007006 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7007 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007008
7009 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7010
7011 // Load the pointer to the nested function into R11.
7012 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007013 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007014 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007015 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007016
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7018 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007020
7021 // Load the 'nest' parameter value into R10.
7022 // R10 is specified in X86CallingConv.td
7023 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7025 DAG.getConstant(10, MVT::i64));
7026 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007027 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007028
Owen Anderson825b72b2009-08-11 20:47:22 +00007029 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7030 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007032
7033 // Jump to the nested function.
7034 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7036 DAG.getConstant(20, MVT::i64));
7037 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007038 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007039
7040 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007041 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7042 DAG.getConstant(22, MVT::i64));
7043 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007044 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007045
Dan Gohman475871a2008-07-27 21:46:04 +00007046 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007048 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007049 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007050 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007051 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007052 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007053 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007054
7055 switch (CC) {
7056 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007057 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007058 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007059 case CallingConv::X86_StdCall: {
7060 // Pass 'nest' parameter in ECX.
7061 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007062 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007063
7064 // Check that ECX wasn't needed by an 'inreg' parameter.
7065 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007066 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007067
Chris Lattner58d74912008-03-12 17:45:29 +00007068 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007069 unsigned InRegCount = 0;
7070 unsigned Idx = 1;
7071
7072 for (FunctionType::param_iterator I = FTy->param_begin(),
7073 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007074 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007075 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007076 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007077
7078 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007079 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007080 }
7081 }
7082 break;
7083 }
7084 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007085 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007086 // Pass 'nest' parameter in EAX.
7087 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007088 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089 break;
7090 }
7091
Dan Gohman475871a2008-07-27 21:46:04 +00007092 SDValue OutChains[4];
7093 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007094
Owen Anderson825b72b2009-08-11 20:47:22 +00007095 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7096 DAG.getConstant(10, MVT::i32));
7097 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007098
Duncan Sands339e14f2008-01-16 22:55:25 +00007099 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007100 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007101 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007103 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007104
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7106 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007107 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108
Duncan Sands339e14f2008-01-16 22:55:25 +00007109 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7111 DAG.getConstant(5, MVT::i32));
7112 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007113 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7116 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007117 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118
Dan Gohman475871a2008-07-27 21:46:04 +00007119 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007121 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007122 }
7123}
7124
Dan Gohman475871a2008-07-27 21:46:04 +00007125SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007126 /*
7127 The rounding mode is in bits 11:10 of FPSR, and has the following
7128 settings:
7129 00 Round to nearest
7130 01 Round to -inf
7131 10 Round to +inf
7132 11 Round to 0
7133
7134 FLT_ROUNDS, on the other hand, expects the following:
7135 -1 Undefined
7136 0 Round to 0
7137 1 Round to nearest
7138 2 Round to +inf
7139 3 Round to -inf
7140
7141 To perform the conversion, we do:
7142 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7143 */
7144
7145 MachineFunction &MF = DAG.getMachineFunction();
7146 const TargetMachine &TM = MF.getTarget();
7147 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7148 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007149 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007150 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007151
7152 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007153 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007155
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007157 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007158
7159 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007161
7162 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007163 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 DAG.getNode(ISD::SRL, dl, MVT::i16,
7165 DAG.getNode(ISD::AND, dl, MVT::i16,
7166 CWD, DAG.getConstant(0x800, MVT::i16)),
7167 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007168 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 DAG.getNode(ISD::SRL, dl, MVT::i16,
7170 DAG.getNode(ISD::AND, dl, MVT::i16,
7171 CWD, DAG.getConstant(0x400, MVT::i16)),
7172 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007173
Dan Gohman475871a2008-07-27 21:46:04 +00007174 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 DAG.getNode(ISD::AND, dl, MVT::i16,
7176 DAG.getNode(ISD::ADD, dl, MVT::i16,
7177 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7178 DAG.getConstant(1, MVT::i16)),
7179 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007180
7181
Duncan Sands83ec4b62008-06-06 12:08:01 +00007182 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007183 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007184}
7185
Dan Gohman475871a2008-07-27 21:46:04 +00007186SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007187 EVT VT = Op.getValueType();
7188 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007189 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007190 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007191
7192 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007193 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007194 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007196 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007197 }
Evan Cheng18efe262007-12-14 02:13:44 +00007198
Evan Cheng152804e2007-12-14 08:30:15 +00007199 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007200 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007201 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007202
7203 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007204 SDValue Ops[] = {
7205 Op,
7206 DAG.getConstant(NumBits+NumBits-1, OpVT),
7207 DAG.getConstant(X86::COND_E, MVT::i8),
7208 Op.getValue(1)
7209 };
7210 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007211
7212 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007213 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007214
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 if (VT == MVT::i8)
7216 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007217 return Op;
7218}
7219
Dan Gohman475871a2008-07-27 21:46:04 +00007220SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007221 EVT VT = Op.getValueType();
7222 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007223 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007224 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007225
7226 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007227 if (VT == MVT::i8) {
7228 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007229 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007230 }
Evan Cheng152804e2007-12-14 08:30:15 +00007231
7232 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007234 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007235
7236 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007237 SDValue Ops[] = {
7238 Op,
7239 DAG.getConstant(NumBits, OpVT),
7240 DAG.getConstant(X86::COND_E, MVT::i8),
7241 Op.getValue(1)
7242 };
7243 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007244
Owen Anderson825b72b2009-08-11 20:47:22 +00007245 if (VT == MVT::i8)
7246 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007247 return Op;
7248}
7249
Mon P Wangaf9b9522008-12-18 21:42:19 +00007250SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007251 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007253 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007254
Mon P Wangaf9b9522008-12-18 21:42:19 +00007255 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7256 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7257 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7258 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7259 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7260 //
7261 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7262 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7263 // return AloBlo + AloBhi + AhiBlo;
7264
7265 SDValue A = Op.getOperand(0);
7266 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Dale Johannesene4d209d2009-02-03 20:21:25 +00007268 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7270 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007271 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7273 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007274 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007275 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007276 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007277 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007279 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007280 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007282 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007283 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007284 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7285 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7288 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007289 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7290 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007291 return Res;
7292}
7293
7294
Bill Wendling74c37652008-12-09 22:08:41 +00007295SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7296 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7297 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007298 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7299 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007300 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007301 SDValue LHS = N->getOperand(0);
7302 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007303 unsigned BaseOp = 0;
7304 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007305 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007306
7307 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007308 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007309 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007310 // A subtract of one will be selected as a INC. Note that INC doesn't
7311 // set CF, so we can't do this for UADDO.
7312 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7313 if (C->getAPIntValue() == 1) {
7314 BaseOp = X86ISD::INC;
7315 Cond = X86::COND_O;
7316 break;
7317 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007318 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007319 Cond = X86::COND_O;
7320 break;
7321 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007322 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007323 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007324 break;
7325 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007326 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7327 // set CF, so we can't do this for USUBO.
7328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7329 if (C->getAPIntValue() == 1) {
7330 BaseOp = X86ISD::DEC;
7331 Cond = X86::COND_O;
7332 break;
7333 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007334 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007335 Cond = X86::COND_O;
7336 break;
7337 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007338 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007339 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007340 break;
7341 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007342 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007343 Cond = X86::COND_O;
7344 break;
7345 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007346 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007347 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007348 break;
7349 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007350
Bill Wendling61edeb52008-12-02 01:06:39 +00007351 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007353 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007354
Bill Wendling61edeb52008-12-02 01:06:39 +00007355 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007358
Bill Wendling61edeb52008-12-02 01:06:39 +00007359 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7360 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007361}
7362
Dan Gohman475871a2008-07-27 21:46:04 +00007363SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007364 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007365 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007366 unsigned Reg = 0;
7367 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007369 default:
7370 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007371 case MVT::i8: Reg = X86::AL; size = 1; break;
7372 case MVT::i16: Reg = X86::AX; size = 2; break;
7373 case MVT::i32: Reg = X86::EAX; size = 4; break;
7374 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007375 assert(Subtarget->is64Bit() && "Node not type legal!");
7376 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007377 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007378 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007379 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007380 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007381 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007382 Op.getOperand(1),
7383 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007384 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007385 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007386 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007388 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007389 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007390 return cpOut;
7391}
7392
Duncan Sands1607f052008-12-01 11:39:25 +00007393SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007394 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007395 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007397 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007398 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007399 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7401 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007402 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7404 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007405 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007407 rdx.getValue(1)
7408 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410}
7411
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007412SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7413 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007415 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007416 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007417 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007418 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007419 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007420 Node->getOperand(0),
7421 Node->getOperand(1), negOp,
7422 cast<AtomicSDNode>(Node)->getSrcValue(),
7423 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007424}
7425
Evan Cheng0db9fe62006-04-25 20:13:52 +00007426/// LowerOperation - Provide custom lowering hooks for some operations.
7427///
Dan Gohman475871a2008-07-27 21:46:04 +00007428SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007429 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007430 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007431 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7432 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007433 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007434 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007435 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7436 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7437 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7438 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7439 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7440 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007441 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007442 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007443 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007444 case ISD::SHL_PARTS:
7445 case ISD::SRA_PARTS:
7446 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7447 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007448 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007450 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007451 case ISD::FABS: return LowerFABS(Op, DAG);
7452 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007453 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007454 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007455 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007456 case ISD::SELECT: return LowerSELECT(Op, DAG);
7457 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007458 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007460 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007461 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007462 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007463 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7464 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007465 case ISD::FRAME_TO_ARGS_OFFSET:
7466 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007467 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007468 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007469 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007470 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007471 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7472 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007473 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007474 case ISD::SADDO:
7475 case ISD::UADDO:
7476 case ISD::SSUBO:
7477 case ISD::USUBO:
7478 case ISD::SMULO:
7479 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007480 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007482}
7483
Duncan Sands1607f052008-12-01 11:39:25 +00007484void X86TargetLowering::
7485ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7486 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007487 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007490
7491 SDValue Chain = Node->getOperand(0);
7492 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007493 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007494 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007496 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007497 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007499 SDValue Result =
7500 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7501 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007502 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007504 Results.push_back(Result.getValue(2));
7505}
7506
Duncan Sands126d9072008-07-04 11:47:58 +00007507/// ReplaceNodeResults - Replace a node with an illegal result type
7508/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007509void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7510 SmallVectorImpl<SDValue>&Results,
7511 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007513 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007514 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007515 assert(false && "Do not know how to custom type legalize this operation!");
7516 return;
7517 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007518 std::pair<SDValue,SDValue> Vals =
7519 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007520 SDValue FIST = Vals.first, StackSlot = Vals.second;
7521 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007523 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007525 }
7526 return;
7527 }
7528 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007530 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007531 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007532 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007533 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007535 eax.getValue(2));
7536 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7537 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007539 Results.push_back(edx.getValue(1));
7540 return;
7541 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007542 case ISD::SDIV:
7543 case ISD::UDIV:
7544 case ISD::SREM:
7545 case ISD::UREM: {
7546 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7547 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7548 return;
7549 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007550 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007551 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007553 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7555 DAG.getConstant(0, MVT::i32));
7556 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7557 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007558 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7559 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007560 cpInL.getValue(1));
7561 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007562 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7563 DAG.getConstant(0, MVT::i32));
7564 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7565 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007566 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007567 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007568 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007569 swapInL.getValue(1));
7570 SDValue Ops[] = { swapInH.getValue(0),
7571 N->getOperand(1),
7572 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007575 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007577 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007579 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007581 Results.push_back(cpOutH.getValue(1));
7582 return;
7583 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007584 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007585 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7586 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007587 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007588 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7589 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007590 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007591 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7592 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007593 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007594 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7595 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007597 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7598 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007599 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007600 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7601 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007602 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007603 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7604 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007605 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007606}
7607
Evan Cheng72261582005-12-20 06:22:03 +00007608const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7609 switch (Opcode) {
7610 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007611 case X86ISD::BSF: return "X86ISD::BSF";
7612 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007613 case X86ISD::SHLD: return "X86ISD::SHLD";
7614 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007615 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007616 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007617 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007618 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007619 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007620 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007621 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7622 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7623 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007624 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007625 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007626 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007627 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007628 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007629 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007630 case X86ISD::COMI: return "X86ISD::COMI";
7631 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007632 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007633 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007634 case X86ISD::CMOV: return "X86ISD::CMOV";
7635 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007636 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007637 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7638 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007639 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007640 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007641 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007642 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007643 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007644 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7645 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007646 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007647 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007648 case X86ISD::FMAX: return "X86ISD::FMAX";
7649 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007650 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7651 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007652 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007653 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007654 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007655 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007656 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007657 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7658 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007659 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7660 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7661 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7662 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7663 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7664 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007665 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7666 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007667 case X86ISD::VSHL: return "X86ISD::VSHL";
7668 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007669 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7670 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7671 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7672 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7673 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7674 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7675 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7676 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7677 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7678 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007679 case X86ISD::ADD: return "X86ISD::ADD";
7680 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007681 case X86ISD::SMUL: return "X86ISD::SMUL";
7682 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007683 case X86ISD::INC: return "X86ISD::INC";
7684 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007685 case X86ISD::OR: return "X86ISD::OR";
7686 case X86ISD::XOR: return "X86ISD::XOR";
7687 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007688 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007689 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007690 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007691 }
7692}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007693
Chris Lattnerc9addb72007-03-30 23:15:24 +00007694// isLegalAddressingMode - Return true if the addressing mode represented
7695// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007696bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007697 const Type *Ty) const {
7698 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007699 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007700
Chris Lattnerc9addb72007-03-30 23:15:24 +00007701 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007702 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007703 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007704
Chris Lattnerc9addb72007-03-30 23:15:24 +00007705 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007706 unsigned GVFlags =
7707 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007708
Chris Lattnerdfed4132009-07-10 07:38:24 +00007709 // If a reference to this global requires an extra load, we can't fold it.
7710 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007711 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007712
Chris Lattnerdfed4132009-07-10 07:38:24 +00007713 // If BaseGV requires a register for the PIC base, we cannot also have a
7714 // BaseReg specified.
7715 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007716 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007717
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007718 // If lower 4G is not available, then we must use rip-relative addressing.
7719 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7720 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007722
Chris Lattnerc9addb72007-03-30 23:15:24 +00007723 switch (AM.Scale) {
7724 case 0:
7725 case 1:
7726 case 2:
7727 case 4:
7728 case 8:
7729 // These scales always work.
7730 break;
7731 case 3:
7732 case 5:
7733 case 9:
7734 // These scales are formed with basereg+scalereg. Only accept if there is
7735 // no basereg yet.
7736 if (AM.HasBaseReg)
7737 return false;
7738 break;
7739 default: // Other stuff never works.
7740 return false;
7741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007742
Chris Lattnerc9addb72007-03-30 23:15:24 +00007743 return true;
7744}
7745
7746
Evan Cheng2bd122c2007-10-26 01:56:11 +00007747bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7748 if (!Ty1->isInteger() || !Ty2->isInteger())
7749 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007750 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7751 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007752 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007753 return false;
7754 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007755}
7756
Owen Andersone50ed302009-08-10 22:56:29 +00007757bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007758 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007759 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007760 unsigned NumBits1 = VT1.getSizeInBits();
7761 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007762 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007763 return false;
7764 return Subtarget->is64Bit() || NumBits1 < 64;
7765}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007766
Dan Gohman97121ba2009-04-08 00:15:30 +00007767bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007768 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007769 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007770}
7771
Owen Andersone50ed302009-08-10 22:56:29 +00007772bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007773 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007775}
7776
Owen Andersone50ed302009-08-10 22:56:29 +00007777bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007778 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007780}
7781
Evan Cheng60c07e12006-07-05 22:17:51 +00007782/// isShuffleMaskLegal - Targets can use this to indicate that they only
7783/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7784/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7785/// are assumed to be legal.
7786bool
Eric Christopherfd179292009-08-27 18:07:15 +00007787X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007788 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007789 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007790 if (VT.getSizeInBits() == 64)
7791 return false;
7792
Nate Begemana09008b2009-10-19 02:17:23 +00007793 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007794 return (VT.getVectorNumElements() == 2 ||
7795 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7796 isMOVLMask(M, VT) ||
7797 isSHUFPMask(M, VT) ||
7798 isPSHUFDMask(M, VT) ||
7799 isPSHUFHWMask(M, VT) ||
7800 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007801 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007802 isUNPCKLMask(M, VT) ||
7803 isUNPCKHMask(M, VT) ||
7804 isUNPCKL_v_undef_Mask(M, VT) ||
7805 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007806}
7807
Dan Gohman7d8143f2008-04-09 20:09:42 +00007808bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007809X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007810 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007811 unsigned NumElts = VT.getVectorNumElements();
7812 // FIXME: This collection of masks seems suspect.
7813 if (NumElts == 2)
7814 return true;
7815 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7816 return (isMOVLMask(Mask, VT) ||
7817 isCommutedMOVLMask(Mask, VT, true) ||
7818 isSHUFPMask(Mask, VT) ||
7819 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007820 }
7821 return false;
7822}
7823
7824//===----------------------------------------------------------------------===//
7825// X86 Scheduler Hooks
7826//===----------------------------------------------------------------------===//
7827
Mon P Wang63307c32008-05-05 19:05:59 +00007828// private utility function
7829MachineBasicBlock *
7830X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7831 MachineBasicBlock *MBB,
7832 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007833 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007834 unsigned LoadOpc,
7835 unsigned CXchgOpc,
7836 unsigned copyOpc,
7837 unsigned notOpc,
7838 unsigned EAXreg,
7839 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007840 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007841 // For the atomic bitwise operator, we generate
7842 // thisMBB:
7843 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007844 // ld t1 = [bitinstr.addr]
7845 // op t2 = t1, [bitinstr.val]
7846 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007847 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7848 // bz newMBB
7849 // fallthrough -->nextMBB
7850 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7851 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007852 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007853 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007854
Mon P Wang63307c32008-05-05 19:05:59 +00007855 /// First build the CFG
7856 MachineFunction *F = MBB->getParent();
7857 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007858 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7859 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7860 F->insert(MBBIter, newMBB);
7861 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007862
Mon P Wang63307c32008-05-05 19:05:59 +00007863 // Move all successors to thisMBB to nextMBB
7864 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007865
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // Update thisMBB to fall through to newMBB
7867 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007868
Mon P Wang63307c32008-05-05 19:05:59 +00007869 // newMBB jumps to itself and fall through to nextMBB
7870 newMBB->addSuccessor(nextMBB);
7871 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007872
Mon P Wang63307c32008-05-05 19:05:59 +00007873 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007874 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007875 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007876 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007877 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007878 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007879 int numArgs = bInstr->getNumOperands() - 1;
7880 for (int i=0; i < numArgs; ++i)
7881 argOpers[i] = &bInstr->getOperand(i+1);
7882
7883 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007884 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7885 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007886
Dale Johannesen140be2d2008-08-19 18:47:28 +00007887 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007888 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007889 for (int i=0; i <= lastAddrIndx; ++i)
7890 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007891
Dale Johannesen140be2d2008-08-19 18:47:28 +00007892 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007893 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007894 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007895 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007896 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007897 tt = t1;
7898
Dale Johannesen140be2d2008-08-19 18:47:28 +00007899 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007900 assert((argOpers[valArgIndx]->isReg() ||
7901 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007902 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007903 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007904 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007905 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007906 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007907 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007908 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007909
Dale Johannesene4d209d2009-02-03 20:21:25 +00007910 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007911 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007912
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007914 for (int i=0; i <= lastAddrIndx; ++i)
7915 (*MIB).addOperand(*argOpers[i]);
7916 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007917 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007918 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7919 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007920
Dale Johannesene4d209d2009-02-03 20:21:25 +00007921 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007922 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007923
Mon P Wang63307c32008-05-05 19:05:59 +00007924 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007925 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007926
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007927 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007928 return nextMBB;
7929}
7930
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007931// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007932MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007933X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7934 MachineBasicBlock *MBB,
7935 unsigned regOpcL,
7936 unsigned regOpcH,
7937 unsigned immOpcL,
7938 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007939 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007940 // For the atomic bitwise operator, we generate
7941 // thisMBB (instructions are in pairs, except cmpxchg8b)
7942 // ld t1,t2 = [bitinstr.addr]
7943 // newMBB:
7944 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7945 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007946 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007947 // mov ECX, EBX <- t5, t6
7948 // mov EAX, EDX <- t1, t2
7949 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7950 // mov t3, t4 <- EAX, EDX
7951 // bz newMBB
7952 // result in out1, out2
7953 // fallthrough -->nextMBB
7954
7955 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7956 const unsigned LoadOpc = X86::MOV32rm;
7957 const unsigned copyOpc = X86::MOV32rr;
7958 const unsigned NotOpc = X86::NOT32r;
7959 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7960 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7961 MachineFunction::iterator MBBIter = MBB;
7962 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007963
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007964 /// First build the CFG
7965 MachineFunction *F = MBB->getParent();
7966 MachineBasicBlock *thisMBB = MBB;
7967 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7968 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7969 F->insert(MBBIter, newMBB);
7970 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007971
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007972 // Move all successors to thisMBB to nextMBB
7973 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007974
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007975 // Update thisMBB to fall through to newMBB
7976 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007977
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007978 // newMBB jumps to itself and fall through to nextMBB
7979 newMBB->addSuccessor(nextMBB);
7980 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007981
Dale Johannesene4d209d2009-02-03 20:21:25 +00007982 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983 // Insert instructions into newMBB based on incoming instruction
7984 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007985 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007986 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007987 MachineOperand& dest1Oper = bInstr->getOperand(0);
7988 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007989 MachineOperand* argOpers[2 + X86AddrNumOperands];
7990 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007991 argOpers[i] = &bInstr->getOperand(i+2);
7992
Evan Chengad5b52f2010-01-08 19:14:57 +00007993 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007994 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007995
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007996 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007998 for (int i=0; i <= lastAddrIndx; ++i)
7999 (*MIB).addOperand(*argOpers[i]);
8000 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008001 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008002 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008003 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008004 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008005 MachineOperand newOp3 = *(argOpers[3]);
8006 if (newOp3.isImm())
8007 newOp3.setImm(newOp3.getImm()+4);
8008 else
8009 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008010 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008011 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008012
8013 // t3/4 are defined later, at the bottom of the loop
8014 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8015 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008016 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008017 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008018 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8020
Evan Cheng306b4ca2010-01-08 23:41:50 +00008021 // The subsequent operations should be using the destination registers of
8022 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008023 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008024 t1 = F->getRegInfo().createVirtualRegister(RC);
8025 t2 = F->getRegInfo().createVirtualRegister(RC);
8026 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8027 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008029 t1 = dest1Oper.getReg();
8030 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 }
8032
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008033 int valArgIndx = lastAddrIndx + 1;
8034 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008035 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008036 "invalid operand");
8037 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8038 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008039 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008042 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008043 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008044 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008045 (*MIB).addOperand(*argOpers[valArgIndx]);
8046 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008047 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008048 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008049 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008050 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008052 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008053 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008054 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008055 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008056 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057
Dale Johannesene4d209d2009-02-03 20:21:25 +00008058 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008059 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008061 MIB.addReg(t2);
8062
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008067
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008069 for (int i=0; i <= lastAddrIndx; ++i)
8070 (*MIB).addOperand(*argOpers[i]);
8071
8072 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008073 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8074 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008077 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008078 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008079 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008081 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008082 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083
8084 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8085 return nextMBB;
8086}
8087
8088// private utility function
8089MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008090X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8091 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008092 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008093 // For the atomic min/max operator, we generate
8094 // thisMBB:
8095 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008096 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008097 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008098 // cmp t1, t2
8099 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008100 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008101 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8102 // bz newMBB
8103 // fallthrough -->nextMBB
8104 //
8105 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8106 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008107 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008108 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008109
Mon P Wang63307c32008-05-05 19:05:59 +00008110 /// First build the CFG
8111 MachineFunction *F = MBB->getParent();
8112 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008113 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8114 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8115 F->insert(MBBIter, newMBB);
8116 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008117
Dan Gohmand6708ea2009-08-15 01:38:56 +00008118 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008119 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008120
Mon P Wang63307c32008-05-05 19:05:59 +00008121 // Update thisMBB to fall through to newMBB
8122 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008123
Mon P Wang63307c32008-05-05 19:05:59 +00008124 // newMBB jumps to newMBB and fall through to nextMBB
8125 newMBB->addSuccessor(nextMBB);
8126 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesene4d209d2009-02-03 20:21:25 +00008128 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008129 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008130 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008131 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008132 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008133 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008134 int numArgs = mInstr->getNumOperands() - 1;
8135 for (int i=0; i < numArgs; ++i)
8136 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Mon P Wang63307c32008-05-05 19:05:59 +00008138 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008139 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8140 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008141
Mon P Wangab3e7472008-05-05 22:56:23 +00008142 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008143 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008144 for (int i=0; i <= lastAddrIndx; ++i)
8145 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008146
Mon P Wang63307c32008-05-05 19:05:59 +00008147 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008148 assert((argOpers[valArgIndx]->isReg() ||
8149 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008150 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
8152 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008153 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008154 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008155 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008157 (*MIB).addOperand(*argOpers[valArgIndx]);
8158
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008160 MIB.addReg(t1);
8161
Dale Johannesene4d209d2009-02-03 20:21:25 +00008162 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008163 MIB.addReg(t1);
8164 MIB.addReg(t2);
8165
8166 // Generate movc
8167 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008168 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008169 MIB.addReg(t2);
8170 MIB.addReg(t1);
8171
8172 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008173 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008174 for (int i=0; i <= lastAddrIndx; ++i)
8175 (*MIB).addOperand(*argOpers[i]);
8176 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008177 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008178 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8179 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008180
Dale Johannesene4d209d2009-02-03 20:21:25 +00008181 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008182 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008183
Mon P Wang63307c32008-05-05 19:05:59 +00008184 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008185 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008186
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008187 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008188 return nextMBB;
8189}
8190
Eric Christopherf83a5de2009-08-27 18:08:16 +00008191// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8192// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008193MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008194X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008195 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008196
8197 MachineFunction *F = BB->getParent();
8198 DebugLoc dl = MI->getDebugLoc();
8199 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8200
8201 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008202 if (memArg)
8203 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8204 else
8205 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008206
8207 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8208
8209 for (unsigned i = 0; i < numArgs; ++i) {
8210 MachineOperand &Op = MI->getOperand(i+1);
8211
8212 if (!(Op.isReg() && Op.isImplicit()))
8213 MIB.addOperand(Op);
8214 }
8215
8216 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8217 .addReg(X86::XMM0);
8218
8219 F->DeleteMachineInstr(MI);
8220
8221 return BB;
8222}
8223
8224MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008225X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8226 MachineInstr *MI,
8227 MachineBasicBlock *MBB) const {
8228 // Emit code to save XMM registers to the stack. The ABI says that the
8229 // number of registers to save is given in %al, so it's theoretically
8230 // possible to do an indirect jump trick to avoid saving all of them,
8231 // however this code takes a simpler approach and just executes all
8232 // of the stores if %al is non-zero. It's less code, and it's probably
8233 // easier on the hardware branch predictor, and stores aren't all that
8234 // expensive anyway.
8235
8236 // Create the new basic blocks. One block contains all the XMM stores,
8237 // and one block is the final destination regardless of whether any
8238 // stores were performed.
8239 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8240 MachineFunction *F = MBB->getParent();
8241 MachineFunction::iterator MBBIter = MBB;
8242 ++MBBIter;
8243 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8244 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8245 F->insert(MBBIter, XMMSaveMBB);
8246 F->insert(MBBIter, EndMBB);
8247
8248 // Set up the CFG.
8249 // Move any original successors of MBB to the end block.
8250 EndMBB->transferSuccessors(MBB);
8251 // The original block will now fall through to the XMM save block.
8252 MBB->addSuccessor(XMMSaveMBB);
8253 // The XMMSaveMBB will fall through to the end block.
8254 XMMSaveMBB->addSuccessor(EndMBB);
8255
8256 // Now add the instructions.
8257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8258 DebugLoc DL = MI->getDebugLoc();
8259
8260 unsigned CountReg = MI->getOperand(0).getReg();
8261 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8262 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8263
8264 if (!Subtarget->isTargetWin64()) {
8265 // If %al is 0, branch around the XMM save block.
8266 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8267 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8268 MBB->addSuccessor(EndMBB);
8269 }
8270
8271 // In the XMM save block, save all the XMM argument registers.
8272 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8273 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008274 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008275 F->getMachineMemOperand(
8276 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8277 MachineMemOperand::MOStore, Offset,
8278 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008279 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8280 .addFrameIndex(RegSaveFrameIndex)
8281 .addImm(/*Scale=*/1)
8282 .addReg(/*IndexReg=*/0)
8283 .addImm(/*Disp=*/Offset)
8284 .addReg(/*Segment=*/0)
8285 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008286 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008287 }
8288
8289 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8290
8291 return EndMBB;
8292}
Mon P Wang63307c32008-05-05 19:05:59 +00008293
Evan Cheng60c07e12006-07-05 22:17:51 +00008294MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008295X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008296 MachineBasicBlock *BB,
8297 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008298 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8299 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008300
Chris Lattner52600972009-09-02 05:57:00 +00008301 // To "insert" a SELECT_CC instruction, we actually have to insert the
8302 // diamond control-flow pattern. The incoming instruction knows the
8303 // destination vreg to set, the condition code register to branch on, the
8304 // true/false values to select between, and a branch opcode to use.
8305 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8306 MachineFunction::iterator It = BB;
8307 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008308
Chris Lattner52600972009-09-02 05:57:00 +00008309 // thisMBB:
8310 // ...
8311 // TrueVal = ...
8312 // cmpTY ccX, r1, r2
8313 // bCC copy1MBB
8314 // fallthrough --> copy0MBB
8315 MachineBasicBlock *thisMBB = BB;
8316 MachineFunction *F = BB->getParent();
8317 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8318 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8319 unsigned Opc =
8320 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8321 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8322 F->insert(It, copy0MBB);
8323 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008324 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008325 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008326 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008327 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008328 E = BB->succ_end(); I != E; ++I) {
8329 EM->insert(std::make_pair(*I, sinkMBB));
8330 sinkMBB->addSuccessor(*I);
8331 }
8332 // Next, remove all successors of the current block, and add the true
8333 // and fallthrough blocks as its successors.
8334 while (!BB->succ_empty())
8335 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008336 // Add the true and fallthrough blocks as its successors.
8337 BB->addSuccessor(copy0MBB);
8338 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008339
Chris Lattner52600972009-09-02 05:57:00 +00008340 // copy0MBB:
8341 // %FalseValue = ...
8342 // # fallthrough to sinkMBB
8343 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008344
Chris Lattner52600972009-09-02 05:57:00 +00008345 // Update machine-CFG edges
8346 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008347
Chris Lattner52600972009-09-02 05:57:00 +00008348 // sinkMBB:
8349 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8350 // ...
8351 BB = sinkMBB;
8352 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8353 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8354 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8355
8356 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8357 return BB;
8358}
8359
8360
8361MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008362X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008363 MachineBasicBlock *BB,
8364 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008365 switch (MI->getOpcode()) {
8366 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008367 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008368 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008369 case X86::CMOV_FR32:
8370 case X86::CMOV_FR64:
8371 case X86::CMOV_V4F32:
8372 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008373 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008374 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008375
Dale Johannesen849f2142007-07-03 00:53:03 +00008376 case X86::FP32_TO_INT16_IN_MEM:
8377 case X86::FP32_TO_INT32_IN_MEM:
8378 case X86::FP32_TO_INT64_IN_MEM:
8379 case X86::FP64_TO_INT16_IN_MEM:
8380 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008381 case X86::FP64_TO_INT64_IN_MEM:
8382 case X86::FP80_TO_INT16_IN_MEM:
8383 case X86::FP80_TO_INT32_IN_MEM:
8384 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008385 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8386 DebugLoc DL = MI->getDebugLoc();
8387
Evan Cheng60c07e12006-07-05 22:17:51 +00008388 // Change the floating point control register to use "round towards zero"
8389 // mode when truncating to an integer value.
8390 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008391 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008392 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008393
8394 // Load the old value of the high byte of the control word...
8395 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008396 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008397 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008398 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008399
8400 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008401 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008402 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008403
8404 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008405 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008406
8407 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008408 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008409 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008410
8411 // Get the X86 opcode to use.
8412 unsigned Opc;
8413 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008414 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008415 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8416 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8417 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8418 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8419 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8420 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008421 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8422 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8423 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008424 }
8425
8426 X86AddressMode AM;
8427 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008428 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008429 AM.BaseType = X86AddressMode::RegBase;
8430 AM.Base.Reg = Op.getReg();
8431 } else {
8432 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008433 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008434 }
8435 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008436 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008437 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008438 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008439 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008440 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008441 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008442 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008443 AM.GV = Op.getGlobal();
8444 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008445 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008446 }
Chris Lattner52600972009-09-02 05:57:00 +00008447 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008448 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008449
8450 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008451 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008452
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008453 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008454 return BB;
8455 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008456 // String/text processing lowering.
8457 case X86::PCMPISTRM128REG:
8458 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8459 case X86::PCMPISTRM128MEM:
8460 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8461 case X86::PCMPESTRM128REG:
8462 return EmitPCMP(MI, BB, 5, false /* in mem */);
8463 case X86::PCMPESTRM128MEM:
8464 return EmitPCMP(MI, BB, 5, true /* in mem */);
8465
8466 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008467 case X86::ATOMAND32:
8468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008469 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008470 X86::LCMPXCHG32, X86::MOV32rr,
8471 X86::NOT32r, X86::EAX,
8472 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008473 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008474 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8475 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008476 X86::LCMPXCHG32, X86::MOV32rr,
8477 X86::NOT32r, X86::EAX,
8478 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008479 case X86::ATOMXOR32:
8480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008481 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008482 X86::LCMPXCHG32, X86::MOV32rr,
8483 X86::NOT32r, X86::EAX,
8484 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008485 case X86::ATOMNAND32:
8486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008487 X86::AND32ri, X86::MOV32rm,
8488 X86::LCMPXCHG32, X86::MOV32rr,
8489 X86::NOT32r, X86::EAX,
8490 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008491 case X86::ATOMMIN32:
8492 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8493 case X86::ATOMMAX32:
8494 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8495 case X86::ATOMUMIN32:
8496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8497 case X86::ATOMUMAX32:
8498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008499
8500 case X86::ATOMAND16:
8501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8502 X86::AND16ri, X86::MOV16rm,
8503 X86::LCMPXCHG16, X86::MOV16rr,
8504 X86::NOT16r, X86::AX,
8505 X86::GR16RegisterClass);
8506 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008507 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008508 X86::OR16ri, X86::MOV16rm,
8509 X86::LCMPXCHG16, X86::MOV16rr,
8510 X86::NOT16r, X86::AX,
8511 X86::GR16RegisterClass);
8512 case X86::ATOMXOR16:
8513 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8514 X86::XOR16ri, X86::MOV16rm,
8515 X86::LCMPXCHG16, X86::MOV16rr,
8516 X86::NOT16r, X86::AX,
8517 X86::GR16RegisterClass);
8518 case X86::ATOMNAND16:
8519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8520 X86::AND16ri, X86::MOV16rm,
8521 X86::LCMPXCHG16, X86::MOV16rr,
8522 X86::NOT16r, X86::AX,
8523 X86::GR16RegisterClass, true);
8524 case X86::ATOMMIN16:
8525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8526 case X86::ATOMMAX16:
8527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8528 case X86::ATOMUMIN16:
8529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8530 case X86::ATOMUMAX16:
8531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8532
8533 case X86::ATOMAND8:
8534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8535 X86::AND8ri, X86::MOV8rm,
8536 X86::LCMPXCHG8, X86::MOV8rr,
8537 X86::NOT8r, X86::AL,
8538 X86::GR8RegisterClass);
8539 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008540 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008541 X86::OR8ri, X86::MOV8rm,
8542 X86::LCMPXCHG8, X86::MOV8rr,
8543 X86::NOT8r, X86::AL,
8544 X86::GR8RegisterClass);
8545 case X86::ATOMXOR8:
8546 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8547 X86::XOR8ri, X86::MOV8rm,
8548 X86::LCMPXCHG8, X86::MOV8rr,
8549 X86::NOT8r, X86::AL,
8550 X86::GR8RegisterClass);
8551 case X86::ATOMNAND8:
8552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8553 X86::AND8ri, X86::MOV8rm,
8554 X86::LCMPXCHG8, X86::MOV8rr,
8555 X86::NOT8r, X86::AL,
8556 X86::GR8RegisterClass, true);
8557 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008558 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008559 case X86::ATOMAND64:
8560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008561 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008562 X86::LCMPXCHG64, X86::MOV64rr,
8563 X86::NOT64r, X86::RAX,
8564 X86::GR64RegisterClass);
8565 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8567 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008568 X86::LCMPXCHG64, X86::MOV64rr,
8569 X86::NOT64r, X86::RAX,
8570 X86::GR64RegisterClass);
8571 case X86::ATOMXOR64:
8572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008573 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008574 X86::LCMPXCHG64, X86::MOV64rr,
8575 X86::NOT64r, X86::RAX,
8576 X86::GR64RegisterClass);
8577 case X86::ATOMNAND64:
8578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8579 X86::AND64ri32, X86::MOV64rm,
8580 X86::LCMPXCHG64, X86::MOV64rr,
8581 X86::NOT64r, X86::RAX,
8582 X86::GR64RegisterClass, true);
8583 case X86::ATOMMIN64:
8584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8585 case X86::ATOMMAX64:
8586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8587 case X86::ATOMUMIN64:
8588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8589 case X86::ATOMUMAX64:
8590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008591
8592 // This group does 64-bit operations on a 32-bit host.
8593 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008594 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008595 X86::AND32rr, X86::AND32rr,
8596 X86::AND32ri, X86::AND32ri,
8597 false);
8598 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008599 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008600 X86::OR32rr, X86::OR32rr,
8601 X86::OR32ri, X86::OR32ri,
8602 false);
8603 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008604 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008605 X86::XOR32rr, X86::XOR32rr,
8606 X86::XOR32ri, X86::XOR32ri,
8607 false);
8608 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008609 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008610 X86::AND32rr, X86::AND32rr,
8611 X86::AND32ri, X86::AND32ri,
8612 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008613 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008614 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008615 X86::ADD32rr, X86::ADC32rr,
8616 X86::ADD32ri, X86::ADC32ri,
8617 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008618 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008619 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008620 X86::SUB32rr, X86::SBB32rr,
8621 X86::SUB32ri, X86::SBB32ri,
8622 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008623 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008624 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008625 X86::MOV32rr, X86::MOV32rr,
8626 X86::MOV32ri, X86::MOV32ri,
8627 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008628 case X86::VASTART_SAVE_XMM_REGS:
8629 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008630 }
8631}
8632
8633//===----------------------------------------------------------------------===//
8634// X86 Optimization Hooks
8635//===----------------------------------------------------------------------===//
8636
Dan Gohman475871a2008-07-27 21:46:04 +00008637void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008638 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008639 APInt &KnownZero,
8640 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008641 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008642 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008643 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008644 assert((Opc >= ISD::BUILTIN_OP_END ||
8645 Opc == ISD::INTRINSIC_WO_CHAIN ||
8646 Opc == ISD::INTRINSIC_W_CHAIN ||
8647 Opc == ISD::INTRINSIC_VOID) &&
8648 "Should use MaskedValueIsZero if you don't know whether Op"
8649 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008650
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008651 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008652 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008653 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008654 case X86ISD::ADD:
8655 case X86ISD::SUB:
8656 case X86ISD::SMUL:
8657 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008658 case X86ISD::INC:
8659 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008660 case X86ISD::OR:
8661 case X86ISD::XOR:
8662 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008663 // These nodes' second result is a boolean.
8664 if (Op.getResNo() == 0)
8665 break;
8666 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008667 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008668 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8669 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008670 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008671 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008672}
Chris Lattner259e97c2006-01-31 19:43:35 +00008673
Evan Cheng206ee9d2006-07-07 08:33:52 +00008674/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008675/// node is a GlobalAddress + offset.
8676bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8677 GlobalValue* &GA, int64_t &Offset) const{
8678 if (N->getOpcode() == X86ISD::Wrapper) {
8679 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008680 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008681 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008682 return true;
8683 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008684 }
Evan Chengad4196b2008-05-12 19:56:52 +00008685 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008686}
8687
Nate Begeman9008ca62009-04-27 18:41:29 +00008688static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008689 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008690 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008691 SelectionDAG &DAG, MachineFrameInfo *MFI,
8692 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008693 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008694 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008695 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008696 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008697 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008698 return false;
8699 continue;
8700 }
8701
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008703 if (!Elt.getNode() ||
8704 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008705 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706 if (!LDBase) {
8707 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008708 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 LDBase = cast<LoadSDNode>(Elt.getNode());
8710 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008711 continue;
8712 }
8713 if (Elt.getOpcode() == ISD::UNDEF)
8714 continue;
8715
Nate Begemanabc01992009-06-05 21:37:30 +00008716 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008717 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008718 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008719 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008720 }
8721 return true;
8722}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008723
8724/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8725/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8726/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008727/// order. In the case of v2i64, it will see if it can rewrite the
8728/// shuffle to be an appropriate build vector so it can take advantage of
8729// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008730static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008731 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008733 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008734 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008735 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8736 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008737
Eli Friedman7a5e5552009-06-07 06:52:44 +00008738 if (VT.getSizeInBits() != 128)
8739 return SDValue();
8740
Mon P Wang1e955802009-04-03 02:43:30 +00008741 // Try to combine a vector_shuffle into a 128-bit load.
8742 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008743 LoadSDNode *LD = NULL;
8744 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008745 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008746 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008747 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008748
Eli Friedman7a5e5552009-06-07 06:52:44 +00008749 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008750 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008751 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8752 LD->getSrcValue(), LD->getSrcValueOffset(),
8753 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008754 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008755 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008756 LD->isVolatile(), LD->getAlignment());
8757 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008758 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008759 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8760 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008761 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8762 }
8763 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008764}
Evan Chengd880b972008-05-09 21:53:03 +00008765
Chris Lattner83e6c992006-10-04 06:57:07 +00008766/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008767static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008768 const X86Subtarget *Subtarget) {
8769 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008770 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008771 // Get the LHS/RHS of the select.
8772 SDValue LHS = N->getOperand(1);
8773 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008774
Dan Gohman670e5392009-09-21 18:03:22 +00008775 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8776 // instructions have the peculiarity that if either operand is a NaN,
8777 // they chose what we call the RHS operand (and as such are not symmetric).
8778 // It happens that this matches the semantics of the common C idiom
8779 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008780 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008781 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008782 Cond.getOpcode() == ISD::SETCC) {
8783 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008784
Chris Lattner47b4ce82009-03-11 05:48:52 +00008785 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008786 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008787 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8788 switch (CC) {
8789 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008790 case ISD::SETULT:
8791 // This can be a min if we can prove that at least one of the operands
8792 // is not a nan.
8793 if (!FiniteOnlyFPMath()) {
8794 if (DAG.isKnownNeverNaN(RHS)) {
8795 // Put the potential NaN in the RHS so that SSE will preserve it.
8796 std::swap(LHS, RHS);
8797 } else if (!DAG.isKnownNeverNaN(LHS))
8798 break;
8799 }
8800 Opcode = X86ISD::FMIN;
8801 break;
8802 case ISD::SETOLE:
8803 // This can be a min if we can prove that at least one of the operands
8804 // is not a nan.
8805 if (!FiniteOnlyFPMath()) {
8806 if (DAG.isKnownNeverNaN(LHS)) {
8807 // Put the potential NaN in the RHS so that SSE will preserve it.
8808 std::swap(LHS, RHS);
8809 } else if (!DAG.isKnownNeverNaN(RHS))
8810 break;
8811 }
8812 Opcode = X86ISD::FMIN;
8813 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008814 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008815 // This can be a min, but if either operand is a NaN we need it to
8816 // preserve the original LHS.
8817 std::swap(LHS, RHS);
8818 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008819 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008820 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008821 Opcode = X86ISD::FMIN;
8822 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008823
Dan Gohman670e5392009-09-21 18:03:22 +00008824 case ISD::SETOGE:
8825 // This can be a max if we can prove that at least one of the operands
8826 // is not a nan.
8827 if (!FiniteOnlyFPMath()) {
8828 if (DAG.isKnownNeverNaN(LHS)) {
8829 // Put the potential NaN in the RHS so that SSE will preserve it.
8830 std::swap(LHS, RHS);
8831 } else if (!DAG.isKnownNeverNaN(RHS))
8832 break;
8833 }
8834 Opcode = X86ISD::FMAX;
8835 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008836 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008837 // This can be a max if we can prove that at least one of the operands
8838 // is not a nan.
8839 if (!FiniteOnlyFPMath()) {
8840 if (DAG.isKnownNeverNaN(RHS)) {
8841 // Put the potential NaN in the RHS so that SSE will preserve it.
8842 std::swap(LHS, RHS);
8843 } else if (!DAG.isKnownNeverNaN(LHS))
8844 break;
8845 }
8846 Opcode = X86ISD::FMAX;
8847 break;
8848 case ISD::SETUGE:
8849 // This can be a max, but if either operand is a NaN we need it to
8850 // preserve the original LHS.
8851 std::swap(LHS, RHS);
8852 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008853 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008854 case ISD::SETGE:
8855 Opcode = X86ISD::FMAX;
8856 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008857 }
Dan Gohman670e5392009-09-21 18:03:22 +00008858 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008859 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8860 switch (CC) {
8861 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008862 case ISD::SETOGE:
8863 // This can be a min if we can prove that at least one of the operands
8864 // is not a nan.
8865 if (!FiniteOnlyFPMath()) {
8866 if (DAG.isKnownNeverNaN(RHS)) {
8867 // Put the potential NaN in the RHS so that SSE will preserve it.
8868 std::swap(LHS, RHS);
8869 } else if (!DAG.isKnownNeverNaN(LHS))
8870 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008871 }
Dan Gohman670e5392009-09-21 18:03:22 +00008872 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008873 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008874 case ISD::SETUGT:
8875 // This can be a min if we can prove that at least one of the operands
8876 // is not a nan.
8877 if (!FiniteOnlyFPMath()) {
8878 if (DAG.isKnownNeverNaN(LHS)) {
8879 // Put the potential NaN in the RHS so that SSE will preserve it.
8880 std::swap(LHS, RHS);
8881 } else if (!DAG.isKnownNeverNaN(RHS))
8882 break;
8883 }
8884 Opcode = X86ISD::FMIN;
8885 break;
8886 case ISD::SETUGE:
8887 // This can be a min, but if either operand is a NaN we need it to
8888 // preserve the original LHS.
8889 std::swap(LHS, RHS);
8890 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008891 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008892 case ISD::SETGE:
8893 Opcode = X86ISD::FMIN;
8894 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008895
Dan Gohman670e5392009-09-21 18:03:22 +00008896 case ISD::SETULT:
8897 // This can be a max if we can prove that at least one of the operands
8898 // is not a nan.
8899 if (!FiniteOnlyFPMath()) {
8900 if (DAG.isKnownNeverNaN(LHS)) {
8901 // Put the potential NaN in the RHS so that SSE will preserve it.
8902 std::swap(LHS, RHS);
8903 } else if (!DAG.isKnownNeverNaN(RHS))
8904 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008905 }
Dan Gohman670e5392009-09-21 18:03:22 +00008906 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008907 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008908 case ISD::SETOLE:
8909 // This can be a max if we can prove that at least one of the operands
8910 // is not a nan.
8911 if (!FiniteOnlyFPMath()) {
8912 if (DAG.isKnownNeverNaN(RHS)) {
8913 // Put the potential NaN in the RHS so that SSE will preserve it.
8914 std::swap(LHS, RHS);
8915 } else if (!DAG.isKnownNeverNaN(LHS))
8916 break;
8917 }
8918 Opcode = X86ISD::FMAX;
8919 break;
8920 case ISD::SETULE:
8921 // This can be a max, but if either operand is a NaN we need it to
8922 // preserve the original LHS.
8923 std::swap(LHS, RHS);
8924 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008925 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008926 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008927 Opcode = X86ISD::FMAX;
8928 break;
8929 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008930 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008931
Chris Lattner47b4ce82009-03-11 05:48:52 +00008932 if (Opcode)
8933 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008934 }
Eric Christopherfd179292009-08-27 18:07:15 +00008935
Chris Lattnerd1980a52009-03-12 06:52:53 +00008936 // If this is a select between two integer constants, try to do some
8937 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008938 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8939 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008940 // Don't do this for crazy integer types.
8941 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8942 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008943 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008944 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008945
Chris Lattnercee56e72009-03-13 05:53:31 +00008946 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008947 // Efficiently invertible.
8948 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8949 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8950 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8951 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008952 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008953 }
Eric Christopherfd179292009-08-27 18:07:15 +00008954
Chris Lattnerd1980a52009-03-12 06:52:53 +00008955 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008956 if (FalseC->getAPIntValue() == 0 &&
8957 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008958 if (NeedsCondInvert) // Invert the condition if needed.
8959 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8960 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008961
Chris Lattnerd1980a52009-03-12 06:52:53 +00008962 // Zero extend the condition if needed.
8963 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008964
Chris Lattnercee56e72009-03-13 05:53:31 +00008965 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008966 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008967 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008968 }
Eric Christopherfd179292009-08-27 18:07:15 +00008969
Chris Lattner97a29a52009-03-13 05:22:11 +00008970 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008971 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008972 if (NeedsCondInvert) // Invert the condition if needed.
8973 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8974 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008975
Chris Lattner97a29a52009-03-13 05:22:11 +00008976 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008977 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8978 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008979 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008980 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008981 }
Eric Christopherfd179292009-08-27 18:07:15 +00008982
Chris Lattnercee56e72009-03-13 05:53:31 +00008983 // Optimize cases that will turn into an LEA instruction. This requires
8984 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008985 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008986 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008987 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008988
Chris Lattnercee56e72009-03-13 05:53:31 +00008989 bool isFastMultiplier = false;
8990 if (Diff < 10) {
8991 switch ((unsigned char)Diff) {
8992 default: break;
8993 case 1: // result = add base, cond
8994 case 2: // result = lea base( , cond*2)
8995 case 3: // result = lea base(cond, cond*2)
8996 case 4: // result = lea base( , cond*4)
8997 case 5: // result = lea base(cond, cond*4)
8998 case 8: // result = lea base( , cond*8)
8999 case 9: // result = lea base(cond, cond*8)
9000 isFastMultiplier = true;
9001 break;
9002 }
9003 }
Eric Christopherfd179292009-08-27 18:07:15 +00009004
Chris Lattnercee56e72009-03-13 05:53:31 +00009005 if (isFastMultiplier) {
9006 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9007 if (NeedsCondInvert) // Invert the condition if needed.
9008 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9009 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009010
Chris Lattnercee56e72009-03-13 05:53:31 +00009011 // Zero extend the condition if needed.
9012 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9013 Cond);
9014 // Scale the condition by the difference.
9015 if (Diff != 1)
9016 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9017 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009018
Chris Lattnercee56e72009-03-13 05:53:31 +00009019 // Add the base if non-zero.
9020 if (FalseC->getAPIntValue() != 0)
9021 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9022 SDValue(FalseC, 0));
9023 return Cond;
9024 }
Eric Christopherfd179292009-08-27 18:07:15 +00009025 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009026 }
9027 }
Eric Christopherfd179292009-08-27 18:07:15 +00009028
Dan Gohman475871a2008-07-27 21:46:04 +00009029 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009030}
9031
Chris Lattnerd1980a52009-03-12 06:52:53 +00009032/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9033static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9034 TargetLowering::DAGCombinerInfo &DCI) {
9035 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009036
Chris Lattnerd1980a52009-03-12 06:52:53 +00009037 // If the flag operand isn't dead, don't touch this CMOV.
9038 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9039 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009040
Chris Lattnerd1980a52009-03-12 06:52:53 +00009041 // If this is a select between two integer constants, try to do some
9042 // optimizations. Note that the operands are ordered the opposite of SELECT
9043 // operands.
9044 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9045 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9046 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9047 // larger than FalseC (the false value).
9048 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009049
Chris Lattnerd1980a52009-03-12 06:52:53 +00009050 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9051 CC = X86::GetOppositeBranchCondition(CC);
9052 std::swap(TrueC, FalseC);
9053 }
Eric Christopherfd179292009-08-27 18:07:15 +00009054
Chris Lattnerd1980a52009-03-12 06:52:53 +00009055 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009056 // This is efficient for any integer data type (including i8/i16) and
9057 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009058 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9059 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009060 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9061 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnerd1980a52009-03-12 06:52:53 +00009063 // Zero extend the condition if needed.
9064 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009065
Chris Lattnerd1980a52009-03-12 06:52:53 +00009066 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9067 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009068 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009069 if (N->getNumValues() == 2) // Dead flag value?
9070 return DCI.CombineTo(N, Cond, SDValue());
9071 return Cond;
9072 }
Eric Christopherfd179292009-08-27 18:07:15 +00009073
Chris Lattnercee56e72009-03-13 05:53:31 +00009074 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9075 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009076 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9077 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9079 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009080
Chris Lattner97a29a52009-03-13 05:22:11 +00009081 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009082 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9083 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009084 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9085 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009086
Chris Lattner97a29a52009-03-13 05:22:11 +00009087 if (N->getNumValues() == 2) // Dead flag value?
9088 return DCI.CombineTo(N, Cond, SDValue());
9089 return Cond;
9090 }
Eric Christopherfd179292009-08-27 18:07:15 +00009091
Chris Lattnercee56e72009-03-13 05:53:31 +00009092 // Optimize cases that will turn into an LEA instruction. This requires
9093 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009094 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009095 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009097
Chris Lattnercee56e72009-03-13 05:53:31 +00009098 bool isFastMultiplier = false;
9099 if (Diff < 10) {
9100 switch ((unsigned char)Diff) {
9101 default: break;
9102 case 1: // result = add base, cond
9103 case 2: // result = lea base( , cond*2)
9104 case 3: // result = lea base(cond, cond*2)
9105 case 4: // result = lea base( , cond*4)
9106 case 5: // result = lea base(cond, cond*4)
9107 case 8: // result = lea base( , cond*8)
9108 case 9: // result = lea base(cond, cond*8)
9109 isFastMultiplier = true;
9110 break;
9111 }
9112 }
Eric Christopherfd179292009-08-27 18:07:15 +00009113
Chris Lattnercee56e72009-03-13 05:53:31 +00009114 if (isFastMultiplier) {
9115 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9116 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009117 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9118 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009119 // Zero extend the condition if needed.
9120 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9121 Cond);
9122 // Scale the condition by the difference.
9123 if (Diff != 1)
9124 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9125 DAG.getConstant(Diff, Cond.getValueType()));
9126
9127 // Add the base if non-zero.
9128 if (FalseC->getAPIntValue() != 0)
9129 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9130 SDValue(FalseC, 0));
9131 if (N->getNumValues() == 2) // Dead flag value?
9132 return DCI.CombineTo(N, Cond, SDValue());
9133 return Cond;
9134 }
Eric Christopherfd179292009-08-27 18:07:15 +00009135 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009136 }
9137 }
9138 return SDValue();
9139}
9140
9141
Evan Cheng0b0cd912009-03-28 05:57:29 +00009142/// PerformMulCombine - Optimize a single multiply with constant into two
9143/// in order to implement it with two cheaper instructions, e.g.
9144/// LEA + SHL, LEA + LEA.
9145static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9146 TargetLowering::DAGCombinerInfo &DCI) {
9147 if (DAG.getMachineFunction().
9148 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9149 return SDValue();
9150
9151 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9152 return SDValue();
9153
Owen Andersone50ed302009-08-10 22:56:29 +00009154 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009155 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009156 return SDValue();
9157
9158 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9159 if (!C)
9160 return SDValue();
9161 uint64_t MulAmt = C->getZExtValue();
9162 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9163 return SDValue();
9164
9165 uint64_t MulAmt1 = 0;
9166 uint64_t MulAmt2 = 0;
9167 if ((MulAmt % 9) == 0) {
9168 MulAmt1 = 9;
9169 MulAmt2 = MulAmt / 9;
9170 } else if ((MulAmt % 5) == 0) {
9171 MulAmt1 = 5;
9172 MulAmt2 = MulAmt / 5;
9173 } else if ((MulAmt % 3) == 0) {
9174 MulAmt1 = 3;
9175 MulAmt2 = MulAmt / 3;
9176 }
9177 if (MulAmt2 &&
9178 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9179 DebugLoc DL = N->getDebugLoc();
9180
9181 if (isPowerOf2_64(MulAmt2) &&
9182 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9183 // If second multiplifer is pow2, issue it first. We want the multiply by
9184 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9185 // is an add.
9186 std::swap(MulAmt1, MulAmt2);
9187
9188 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009189 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009190 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009191 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009192 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009193 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009194 DAG.getConstant(MulAmt1, VT));
9195
Eric Christopherfd179292009-08-27 18:07:15 +00009196 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009197 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009198 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009199 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009200 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009201 DAG.getConstant(MulAmt2, VT));
9202
9203 // Do not add new nodes to DAG combiner worklist.
9204 DCI.CombineTo(N, NewMul, false);
9205 }
9206 return SDValue();
9207}
9208
Evan Chengad9c0a32009-12-15 00:53:42 +00009209static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9210 SDValue N0 = N->getOperand(0);
9211 SDValue N1 = N->getOperand(1);
9212 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9213 EVT VT = N0.getValueType();
9214
9215 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9216 // since the result of setcc_c is all zero's or all ones.
9217 if (N1C && N0.getOpcode() == ISD::AND &&
9218 N0.getOperand(1).getOpcode() == ISD::Constant) {
9219 SDValue N00 = N0.getOperand(0);
9220 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9221 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9222 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9223 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9224 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9225 APInt ShAmt = N1C->getAPIntValue();
9226 Mask = Mask.shl(ShAmt);
9227 if (Mask != 0)
9228 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9229 N00, DAG.getConstant(Mask, VT));
9230 }
9231 }
9232
9233 return SDValue();
9234}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009235
Nate Begeman740ab032009-01-26 00:52:55 +00009236/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9237/// when possible.
9238static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9239 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009240 EVT VT = N->getValueType(0);
9241 if (!VT.isVector() && VT.isInteger() &&
9242 N->getOpcode() == ISD::SHL)
9243 return PerformSHLCombine(N, DAG);
9244
Nate Begeman740ab032009-01-26 00:52:55 +00009245 // On X86 with SSE2 support, we can transform this to a vector shift if
9246 // all elements are shifted by the same amount. We can't do this in legalize
9247 // because the a constant vector is typically transformed to a constant pool
9248 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009249 if (!Subtarget->hasSSE2())
9250 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009251
Owen Anderson825b72b2009-08-11 20:47:22 +00009252 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009253 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009254
Mon P Wang3becd092009-01-28 08:12:05 +00009255 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009256 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009257 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009258 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009259 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9260 unsigned NumElts = VT.getVectorNumElements();
9261 unsigned i = 0;
9262 for (; i != NumElts; ++i) {
9263 SDValue Arg = ShAmtOp.getOperand(i);
9264 if (Arg.getOpcode() == ISD::UNDEF) continue;
9265 BaseShAmt = Arg;
9266 break;
9267 }
9268 for (; i != NumElts; ++i) {
9269 SDValue Arg = ShAmtOp.getOperand(i);
9270 if (Arg.getOpcode() == ISD::UNDEF) continue;
9271 if (Arg != BaseShAmt) {
9272 return SDValue();
9273 }
9274 }
9275 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009276 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009277 SDValue InVec = ShAmtOp.getOperand(0);
9278 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9279 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9280 unsigned i = 0;
9281 for (; i != NumElts; ++i) {
9282 SDValue Arg = InVec.getOperand(i);
9283 if (Arg.getOpcode() == ISD::UNDEF) continue;
9284 BaseShAmt = Arg;
9285 break;
9286 }
9287 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9288 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9289 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9290 if (C->getZExtValue() == SplatIdx)
9291 BaseShAmt = InVec.getOperand(1);
9292 }
9293 }
9294 if (BaseShAmt.getNode() == 0)
9295 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9296 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009297 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009298 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009299
Mon P Wangefa42202009-09-03 19:56:25 +00009300 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009301 if (EltVT.bitsGT(MVT::i32))
9302 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9303 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009304 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009305
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009306 // The shift amount is identical so we can do a vector shift.
9307 SDValue ValOp = N->getOperand(0);
9308 switch (N->getOpcode()) {
9309 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009310 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009311 break;
9312 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009313 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009314 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009315 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009316 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009318 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009319 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009320 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009321 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009322 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009323 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009324 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009325 break;
9326 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009327 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009328 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009329 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009330 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009331 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009332 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009334 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009335 break;
9336 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009337 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009338 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009339 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009340 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009341 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009342 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009343 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009344 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009345 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009346 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009347 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009348 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009349 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009350 }
9351 return SDValue();
9352}
9353
Evan Cheng760d1942010-01-04 21:22:48 +00009354static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9355 const X86Subtarget *Subtarget) {
9356 EVT VT = N->getValueType(0);
9357 if (VT != MVT::i64 || !Subtarget->is64Bit())
9358 return SDValue();
9359
9360 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9361 SDValue N0 = N->getOperand(0);
9362 SDValue N1 = N->getOperand(1);
9363 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9364 std::swap(N0, N1);
9365 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9366 return SDValue();
9367
9368 SDValue ShAmt0 = N0.getOperand(1);
9369 if (ShAmt0.getValueType() != MVT::i8)
9370 return SDValue();
9371 SDValue ShAmt1 = N1.getOperand(1);
9372 if (ShAmt1.getValueType() != MVT::i8)
9373 return SDValue();
9374 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9375 ShAmt0 = ShAmt0.getOperand(0);
9376 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9377 ShAmt1 = ShAmt1.getOperand(0);
9378
9379 DebugLoc DL = N->getDebugLoc();
9380 unsigned Opc = X86ISD::SHLD;
9381 SDValue Op0 = N0.getOperand(0);
9382 SDValue Op1 = N1.getOperand(0);
9383 if (ShAmt0.getOpcode() == ISD::SUB) {
9384 Opc = X86ISD::SHRD;
9385 std::swap(Op0, Op1);
9386 std::swap(ShAmt0, ShAmt1);
9387 }
9388
9389 if (ShAmt1.getOpcode() == ISD::SUB) {
9390 SDValue Sum = ShAmt1.getOperand(0);
9391 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9392 if (SumC->getSExtValue() == 64 &&
9393 ShAmt1.getOperand(1) == ShAmt0)
9394 return DAG.getNode(Opc, DL, VT,
9395 Op0, Op1,
9396 DAG.getNode(ISD::TRUNCATE, DL,
9397 MVT::i8, ShAmt0));
9398 }
9399 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9400 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9401 if (ShAmt0C &&
9402 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9403 return DAG.getNode(Opc, DL, VT,
9404 N0.getOperand(0), N1.getOperand(0),
9405 DAG.getNode(ISD::TRUNCATE, DL,
9406 MVT::i8, ShAmt0));
9407 }
9408
9409 return SDValue();
9410}
9411
Chris Lattner149a4e52008-02-22 02:09:43 +00009412/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009413static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009414 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009415 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9416 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009417 // A preferable solution to the general problem is to figure out the right
9418 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009419
9420 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009421 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009422 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009423 if (VT.getSizeInBits() != 64)
9424 return SDValue();
9425
Devang Patel578efa92009-06-05 21:57:13 +00009426 const Function *F = DAG.getMachineFunction().getFunction();
9427 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009428 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009429 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009430 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009431 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009432 isa<LoadSDNode>(St->getValue()) &&
9433 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9434 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009435 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009436 LoadSDNode *Ld = 0;
9437 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009438 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009439 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009440 // Must be a store of a load. We currently handle two cases: the load
9441 // is a direct child, and it's under an intervening TokenFactor. It is
9442 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009443 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009444 Ld = cast<LoadSDNode>(St->getChain());
9445 else if (St->getValue().hasOneUse() &&
9446 ChainVal->getOpcode() == ISD::TokenFactor) {
9447 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009448 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009449 TokenFactorIndex = i;
9450 Ld = cast<LoadSDNode>(St->getValue());
9451 } else
9452 Ops.push_back(ChainVal->getOperand(i));
9453 }
9454 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009455
Evan Cheng536e6672009-03-12 05:59:15 +00009456 if (!Ld || !ISD::isNormalLoad(Ld))
9457 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009458
Evan Cheng536e6672009-03-12 05:59:15 +00009459 // If this is not the MMX case, i.e. we are just turning i64 load/store
9460 // into f64 load/store, avoid the transformation if there are multiple
9461 // uses of the loaded value.
9462 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9463 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009464
Evan Cheng536e6672009-03-12 05:59:15 +00009465 DebugLoc LdDL = Ld->getDebugLoc();
9466 DebugLoc StDL = N->getDebugLoc();
9467 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9468 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9469 // pair instead.
9470 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009471 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009472 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9473 Ld->getBasePtr(), Ld->getSrcValue(),
9474 Ld->getSrcValueOffset(), Ld->isVolatile(),
9475 Ld->getAlignment());
9476 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009477 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009478 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009479 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009480 Ops.size());
9481 }
Evan Cheng536e6672009-03-12 05:59:15 +00009482 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009483 St->getSrcValue(), St->getSrcValueOffset(),
9484 St->isVolatile(), St->getAlignment());
9485 }
Evan Cheng536e6672009-03-12 05:59:15 +00009486
9487 // Otherwise, lower to two pairs of 32-bit loads / stores.
9488 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009489 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9490 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009491
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009493 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9494 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009495 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009496 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9497 Ld->isVolatile(),
9498 MinAlign(Ld->getAlignment(), 4));
9499
9500 SDValue NewChain = LoLd.getValue(1);
9501 if (TokenFactorIndex != -1) {
9502 Ops.push_back(LoLd);
9503 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009504 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009505 Ops.size());
9506 }
9507
9508 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9510 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009511
9512 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9513 St->getSrcValue(), St->getSrcValueOffset(),
9514 St->isVolatile(), St->getAlignment());
9515 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9516 St->getSrcValue(),
9517 St->getSrcValueOffset() + 4,
9518 St->isVolatile(),
9519 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009520 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009521 }
Dan Gohman475871a2008-07-27 21:46:04 +00009522 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009523}
9524
Chris Lattner6cf73262008-01-25 06:14:17 +00009525/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9526/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009527static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009528 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9529 // F[X]OR(0.0, x) -> x
9530 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009531 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9532 if (C->getValueAPF().isPosZero())
9533 return N->getOperand(1);
9534 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9535 if (C->getValueAPF().isPosZero())
9536 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009537 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009538}
9539
9540/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009541static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009542 // FAND(0.0, x) -> 0.0
9543 // FAND(x, 0.0) -> 0.0
9544 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9545 if (C->getValueAPF().isPosZero())
9546 return N->getOperand(0);
9547 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9548 if (C->getValueAPF().isPosZero())
9549 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009550 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009551}
9552
Dan Gohmane5af2d32009-01-29 01:59:02 +00009553static SDValue PerformBTCombine(SDNode *N,
9554 SelectionDAG &DAG,
9555 TargetLowering::DAGCombinerInfo &DCI) {
9556 // BT ignores high bits in the bit index operand.
9557 SDValue Op1 = N->getOperand(1);
9558 if (Op1.hasOneUse()) {
9559 unsigned BitWidth = Op1.getValueSizeInBits();
9560 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9561 APInt KnownZero, KnownOne;
9562 TargetLowering::TargetLoweringOpt TLO(DAG);
9563 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9564 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9565 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9566 DCI.CommitTargetLoweringOpt(TLO);
9567 }
9568 return SDValue();
9569}
Chris Lattner83e6c992006-10-04 06:57:07 +00009570
Eli Friedman7a5e5552009-06-07 06:52:44 +00009571static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9572 SDValue Op = N->getOperand(0);
9573 if (Op.getOpcode() == ISD::BIT_CONVERT)
9574 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009575 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009576 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009577 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009578 OpVT.getVectorElementType().getSizeInBits()) {
9579 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9580 }
9581 return SDValue();
9582}
9583
Owen Anderson99177002009-06-29 18:04:45 +00009584// On X86 and X86-64, atomic operations are lowered to locked instructions.
9585// Locked instructions, in turn, have implicit fence semantics (all memory
9586// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009587// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009588// fence-atomic-fence.
9589static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9590 SDValue atomic = N->getOperand(0);
9591 switch (atomic.getOpcode()) {
9592 case ISD::ATOMIC_CMP_SWAP:
9593 case ISD::ATOMIC_SWAP:
9594 case ISD::ATOMIC_LOAD_ADD:
9595 case ISD::ATOMIC_LOAD_SUB:
9596 case ISD::ATOMIC_LOAD_AND:
9597 case ISD::ATOMIC_LOAD_OR:
9598 case ISD::ATOMIC_LOAD_XOR:
9599 case ISD::ATOMIC_LOAD_NAND:
9600 case ISD::ATOMIC_LOAD_MIN:
9601 case ISD::ATOMIC_LOAD_MAX:
9602 case ISD::ATOMIC_LOAD_UMIN:
9603 case ISD::ATOMIC_LOAD_UMAX:
9604 break;
9605 default:
9606 return SDValue();
9607 }
Eric Christopherfd179292009-08-27 18:07:15 +00009608
Owen Anderson99177002009-06-29 18:04:45 +00009609 SDValue fence = atomic.getOperand(0);
9610 if (fence.getOpcode() != ISD::MEMBARRIER)
9611 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009612
Owen Anderson99177002009-06-29 18:04:45 +00009613 switch (atomic.getOpcode()) {
9614 case ISD::ATOMIC_CMP_SWAP:
9615 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9616 atomic.getOperand(1), atomic.getOperand(2),
9617 atomic.getOperand(3));
9618 case ISD::ATOMIC_SWAP:
9619 case ISD::ATOMIC_LOAD_ADD:
9620 case ISD::ATOMIC_LOAD_SUB:
9621 case ISD::ATOMIC_LOAD_AND:
9622 case ISD::ATOMIC_LOAD_OR:
9623 case ISD::ATOMIC_LOAD_XOR:
9624 case ISD::ATOMIC_LOAD_NAND:
9625 case ISD::ATOMIC_LOAD_MIN:
9626 case ISD::ATOMIC_LOAD_MAX:
9627 case ISD::ATOMIC_LOAD_UMIN:
9628 case ISD::ATOMIC_LOAD_UMAX:
9629 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9630 atomic.getOperand(1), atomic.getOperand(2));
9631 default:
9632 return SDValue();
9633 }
9634}
9635
Evan Cheng2e489c42009-12-16 00:53:11 +00009636static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9637 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9638 // (and (i32 x86isd::setcc_carry), 1)
9639 // This eliminates the zext. This transformation is necessary because
9640 // ISD::SETCC is always legalized to i8.
9641 DebugLoc dl = N->getDebugLoc();
9642 SDValue N0 = N->getOperand(0);
9643 EVT VT = N->getValueType(0);
9644 if (N0.getOpcode() == ISD::AND &&
9645 N0.hasOneUse() &&
9646 N0.getOperand(0).hasOneUse()) {
9647 SDValue N00 = N0.getOperand(0);
9648 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9649 return SDValue();
9650 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9651 if (!C || C->getZExtValue() != 1)
9652 return SDValue();
9653 return DAG.getNode(ISD::AND, dl, VT,
9654 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9655 N00.getOperand(0), N00.getOperand(1)),
9656 DAG.getConstant(1, VT));
9657 }
9658
9659 return SDValue();
9660}
9661
Dan Gohman475871a2008-07-27 21:46:04 +00009662SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009663 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009664 SelectionDAG &DAG = DCI.DAG;
9665 switch (N->getOpcode()) {
9666 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009667 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009668 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009669 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009670 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009671 case ISD::SHL:
9672 case ISD::SRA:
9673 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009674 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009675 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009676 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009677 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9678 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009679 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009680 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009681 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009682 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009683 }
9684
Dan Gohman475871a2008-07-27 21:46:04 +00009685 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009686}
9687
Evan Cheng60c07e12006-07-05 22:17:51 +00009688//===----------------------------------------------------------------------===//
9689// X86 Inline Assembly Support
9690//===----------------------------------------------------------------------===//
9691
Chris Lattnerb8105652009-07-20 17:51:36 +00009692static bool LowerToBSwap(CallInst *CI) {
9693 // FIXME: this should verify that we are targetting a 486 or better. If not,
9694 // we will turn this bswap into something that will be lowered to logical ops
9695 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9696 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009697
Chris Lattnerb8105652009-07-20 17:51:36 +00009698 // Verify this is a simple bswap.
9699 if (CI->getNumOperands() != 2 ||
9700 CI->getType() != CI->getOperand(1)->getType() ||
9701 !CI->getType()->isInteger())
9702 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009703
Chris Lattnerb8105652009-07-20 17:51:36 +00009704 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9705 if (!Ty || Ty->getBitWidth() % 16 != 0)
9706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009707
Chris Lattnerb8105652009-07-20 17:51:36 +00009708 // Okay, we can do this xform, do so now.
9709 const Type *Tys[] = { Ty };
9710 Module *M = CI->getParent()->getParent()->getParent();
9711 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Chris Lattnerb8105652009-07-20 17:51:36 +00009713 Value *Op = CI->getOperand(1);
9714 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009715
Chris Lattnerb8105652009-07-20 17:51:36 +00009716 CI->replaceAllUsesWith(Op);
9717 CI->eraseFromParent();
9718 return true;
9719}
9720
9721bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9722 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9723 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9724
9725 std::string AsmStr = IA->getAsmString();
9726
9727 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009728 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009729 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9730
9731 switch (AsmPieces.size()) {
9732 default: return false;
9733 case 1:
9734 AsmStr = AsmPieces[0];
9735 AsmPieces.clear();
9736 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9737
9738 // bswap $0
9739 if (AsmPieces.size() == 2 &&
9740 (AsmPieces[0] == "bswap" ||
9741 AsmPieces[0] == "bswapq" ||
9742 AsmPieces[0] == "bswapl") &&
9743 (AsmPieces[1] == "$0" ||
9744 AsmPieces[1] == "${0:q}")) {
9745 // No need to check constraints, nothing other than the equivalent of
9746 // "=r,0" would be valid here.
9747 return LowerToBSwap(CI);
9748 }
9749 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009750 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009751 AsmPieces.size() == 3 &&
9752 AsmPieces[0] == "rorw" &&
9753 AsmPieces[1] == "$$8," &&
9754 AsmPieces[2] == "${0:w}" &&
9755 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9756 return LowerToBSwap(CI);
9757 }
9758 break;
9759 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009760 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009761 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009762 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9763 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9764 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009765 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009766 SplitString(AsmPieces[0], Words, " \t");
9767 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9768 Words.clear();
9769 SplitString(AsmPieces[1], Words, " \t");
9770 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9771 Words.clear();
9772 SplitString(AsmPieces[2], Words, " \t,");
9773 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9774 Words[2] == "%edx") {
9775 return LowerToBSwap(CI);
9776 }
9777 }
9778 }
9779 }
9780 break;
9781 }
9782 return false;
9783}
9784
9785
9786
Chris Lattnerf4dff842006-07-11 02:54:03 +00009787/// getConstraintType - Given a constraint letter, return the type of
9788/// constraint it is for this target.
9789X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009790X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9791 if (Constraint.size() == 1) {
9792 switch (Constraint[0]) {
9793 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009794 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009795 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009796 case 'r':
9797 case 'R':
9798 case 'l':
9799 case 'q':
9800 case 'Q':
9801 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009802 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009803 case 'Y':
9804 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009805 case 'e':
9806 case 'Z':
9807 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009808 default:
9809 break;
9810 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009811 }
Chris Lattner4234f572007-03-25 02:14:49 +00009812 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009813}
9814
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009815/// LowerXConstraint - try to replace an X constraint, which matches anything,
9816/// with another that has more specific requirements based on the type of the
9817/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009818const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009819LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009820 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9821 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009822 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009823 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009824 return "Y";
9825 if (Subtarget->hasSSE1())
9826 return "x";
9827 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009828
Chris Lattner5e764232008-04-26 23:02:14 +00009829 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009830}
9831
Chris Lattner48884cd2007-08-25 00:47:38 +00009832/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9833/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009834void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009835 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009836 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009837 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009838 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009839 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009840
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009841 switch (Constraint) {
9842 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009843 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009844 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009845 if (C->getZExtValue() <= 31) {
9846 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009847 break;
9848 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009849 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009850 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009851 case 'J':
9852 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009853 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009854 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9855 break;
9856 }
9857 }
9858 return;
9859 case 'K':
9860 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009861 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009862 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9863 break;
9864 }
9865 }
9866 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009867 case 'N':
9868 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009869 if (C->getZExtValue() <= 255) {
9870 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009871 break;
9872 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009873 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009874 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009875 case 'e': {
9876 // 32-bit signed value
9877 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9878 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009879 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9880 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009881 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009882 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009883 break;
9884 }
9885 // FIXME gcc accepts some relocatable values here too, but only in certain
9886 // memory models; it's complicated.
9887 }
9888 return;
9889 }
9890 case 'Z': {
9891 // 32-bit unsigned value
9892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9893 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009894 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9895 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009896 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9897 break;
9898 }
9899 }
9900 // FIXME gcc accepts some relocatable values here too, but only in certain
9901 // memory models; it's complicated.
9902 return;
9903 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009904 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009905 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009906 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009907 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009908 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009909 break;
9910 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009911
Chris Lattnerdc43a882007-05-03 16:52:29 +00009912 // If we are in non-pic codegen mode, we allow the address of a global (with
9913 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009914 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009915 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009916
Chris Lattner49921962009-05-08 18:23:14 +00009917 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9918 while (1) {
9919 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9920 Offset += GA->getOffset();
9921 break;
9922 } else if (Op.getOpcode() == ISD::ADD) {
9923 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9924 Offset += C->getZExtValue();
9925 Op = Op.getOperand(0);
9926 continue;
9927 }
9928 } else if (Op.getOpcode() == ISD::SUB) {
9929 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9930 Offset += -C->getZExtValue();
9931 Op = Op.getOperand(0);
9932 continue;
9933 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009934 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009935
Chris Lattner49921962009-05-08 18:23:14 +00009936 // Otherwise, this isn't something we can handle, reject it.
9937 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009938 }
Eric Christopherfd179292009-08-27 18:07:15 +00009939
Chris Lattner36c25012009-07-10 07:34:39 +00009940 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009941 // If we require an extra load to get this address, as in PIC mode, we
9942 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009943 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9944 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009945 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009946
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009947 if (hasMemory)
9948 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9949 else
9950 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009951 Result = Op;
9952 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009953 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009954 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009955
Gabor Greifba36cb52008-08-28 21:40:38 +00009956 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009957 Ops.push_back(Result);
9958 return;
9959 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009960 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9961 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009962}
9963
Chris Lattner259e97c2006-01-31 19:43:35 +00009964std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009965getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009966 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009967 if (Constraint.size() == 1) {
9968 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009969 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009970 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009971 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9972 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009974 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9975 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9976 X86::R10D,X86::R11D,X86::R12D,
9977 X86::R13D,X86::R14D,X86::R15D,
9978 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009980 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9981 X86::SI, X86::DI, X86::R8W,X86::R9W,
9982 X86::R10W,X86::R11W,X86::R12W,
9983 X86::R13W,X86::R14W,X86::R15W,
9984 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009986 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9987 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9988 X86::R10B,X86::R11B,X86::R12B,
9989 X86::R13B,X86::R14B,X86::R15B,
9990 X86::BPL, X86::SPL, 0);
9991
Owen Anderson825b72b2009-08-11 20:47:22 +00009992 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009993 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9994 X86::RSI, X86::RDI, X86::R8, X86::R9,
9995 X86::R10, X86::R11, X86::R12,
9996 X86::R13, X86::R14, X86::R15,
9997 X86::RBP, X86::RSP, 0);
9998
9999 break;
10000 }
Eric Christopherfd179292009-08-27 18:07:15 +000010001 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010002 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010004 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010006 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010007 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010008 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010010 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10011 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010012 }
10013 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010014
Chris Lattner1efa40f2006-02-22 00:56:39 +000010015 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010016}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010017
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010018std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010019X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010020 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010021 // First, see if this is a constraint that directly corresponds to an LLVM
10022 // register class.
10023 if (Constraint.size() == 1) {
10024 // GCC Constraint Letters
10025 switch (Constraint[0]) {
10026 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010027 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010028 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010030 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010031 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010032 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010033 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010034 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010035 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010036 case 'R': // LEGACY_REGS
10037 if (VT == MVT::i8)
10038 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10039 if (VT == MVT::i16)
10040 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10041 if (VT == MVT::i32 || !Subtarget->is64Bit())
10042 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10043 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010044 case 'f': // FP Stack registers.
10045 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10046 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010047 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010048 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010049 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010050 return std::make_pair(0U, X86::RFP64RegisterClass);
10051 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010052 case 'y': // MMX_REGS if MMX allowed.
10053 if (!Subtarget->hasMMX()) break;
10054 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010055 case 'Y': // SSE_REGS if SSE2 allowed
10056 if (!Subtarget->hasSSE2()) break;
10057 // FALL THROUGH.
10058 case 'x': // SSE_REGS if SSE1 allowed
10059 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010060
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010062 default: break;
10063 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 case MVT::f32:
10065 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010066 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010067 case MVT::f64:
10068 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010069 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010070 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010071 case MVT::v16i8:
10072 case MVT::v8i16:
10073 case MVT::v4i32:
10074 case MVT::v2i64:
10075 case MVT::v4f32:
10076 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010077 return std::make_pair(0U, X86::VR128RegisterClass);
10078 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010079 break;
10080 }
10081 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010082
Chris Lattnerf76d1802006-07-31 23:26:50 +000010083 // Use the default implementation in TargetLowering to convert the register
10084 // constraint into a member of a register class.
10085 std::pair<unsigned, const TargetRegisterClass*> Res;
10086 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010087
10088 // Not found as a standard register?
10089 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010090 // Map st(0) -> st(7) -> ST0
10091 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10092 tolower(Constraint[1]) == 's' &&
10093 tolower(Constraint[2]) == 't' &&
10094 Constraint[3] == '(' &&
10095 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10096 Constraint[5] == ')' &&
10097 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010098
Chris Lattner56d77c72009-09-13 22:41:48 +000010099 Res.first = X86::ST0+Constraint[4]-'0';
10100 Res.second = X86::RFP80RegisterClass;
10101 return Res;
10102 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010103
Chris Lattner56d77c72009-09-13 22:41:48 +000010104 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010105 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010106 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010107 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010108 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010109 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010110
10111 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010112 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010113 Res.first = X86::EFLAGS;
10114 Res.second = X86::CCRRegisterClass;
10115 return Res;
10116 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010117
Dale Johannesen330169f2008-11-13 21:52:36 +000010118 // 'A' means EAX + EDX.
10119 if (Constraint == "A") {
10120 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010121 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010122 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010123 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010124 return Res;
10125 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010126
Chris Lattnerf76d1802006-07-31 23:26:50 +000010127 // Otherwise, check to see if this is a register class of the wrong value
10128 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10129 // turn into {ax},{dx}.
10130 if (Res.second->hasType(VT))
10131 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010132
Chris Lattnerf76d1802006-07-31 23:26:50 +000010133 // All of the single-register GCC register classes map their values onto
10134 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10135 // really want an 8-bit or 32-bit register, map to the appropriate register
10136 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010137 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010139 unsigned DestReg = 0;
10140 switch (Res.first) {
10141 default: break;
10142 case X86::AX: DestReg = X86::AL; break;
10143 case X86::DX: DestReg = X86::DL; break;
10144 case X86::CX: DestReg = X86::CL; break;
10145 case X86::BX: DestReg = X86::BL; break;
10146 }
10147 if (DestReg) {
10148 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010149 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010150 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010151 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010152 unsigned DestReg = 0;
10153 switch (Res.first) {
10154 default: break;
10155 case X86::AX: DestReg = X86::EAX; break;
10156 case X86::DX: DestReg = X86::EDX; break;
10157 case X86::CX: DestReg = X86::ECX; break;
10158 case X86::BX: DestReg = X86::EBX; break;
10159 case X86::SI: DestReg = X86::ESI; break;
10160 case X86::DI: DestReg = X86::EDI; break;
10161 case X86::BP: DestReg = X86::EBP; break;
10162 case X86::SP: DestReg = X86::ESP; break;
10163 }
10164 if (DestReg) {
10165 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010166 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010167 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010168 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010169 unsigned DestReg = 0;
10170 switch (Res.first) {
10171 default: break;
10172 case X86::AX: DestReg = X86::RAX; break;
10173 case X86::DX: DestReg = X86::RDX; break;
10174 case X86::CX: DestReg = X86::RCX; break;
10175 case X86::BX: DestReg = X86::RBX; break;
10176 case X86::SI: DestReg = X86::RSI; break;
10177 case X86::DI: DestReg = X86::RDI; break;
10178 case X86::BP: DestReg = X86::RBP; break;
10179 case X86::SP: DestReg = X86::RSP; break;
10180 }
10181 if (DestReg) {
10182 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010183 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010184 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010185 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010186 } else if (Res.second == X86::FR32RegisterClass ||
10187 Res.second == X86::FR64RegisterClass ||
10188 Res.second == X86::VR128RegisterClass) {
10189 // Handle references to XMM physical registers that got mapped into the
10190 // wrong class. This can happen with constraints like {xmm0} where the
10191 // target independent register mapper will just pick the first match it can
10192 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010193 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010194 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010195 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010196 Res.second = X86::FR64RegisterClass;
10197 else if (X86::VR128RegisterClass->hasType(VT))
10198 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010199 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010200
Chris Lattnerf76d1802006-07-31 23:26:50 +000010201 return Res;
10202}
Mon P Wang0c397192008-10-30 08:01:45 +000010203
10204//===----------------------------------------------------------------------===//
10205// X86 Widen vector type
10206//===----------------------------------------------------------------------===//
10207
10208/// getWidenVectorType: given a vector type, returns the type to widen
10209/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010210/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010211/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010212/// scalarizing vs using the wider vector type.
10213
Owen Andersone50ed302009-08-10 22:56:29 +000010214EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010215 assert(VT.isVector());
10216 if (isTypeLegal(VT))
10217 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010218
Mon P Wang0c397192008-10-30 08:01:45 +000010219 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10220 // type based on element type. This would speed up our search (though
10221 // it may not be worth it since the size of the list is relatively
10222 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010223 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010224 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010225
Mon P Wang0c397192008-10-30 08:01:45 +000010226 // On X86, it make sense to widen any vector wider than 1
10227 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010229
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10231 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10232 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010233
10234 if (isTypeLegal(SVT) &&
10235 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010236 SVT.getVectorNumElements() > NElts)
10237 return SVT;
10238 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010240}