blob: 7ebf8fd4cc7dae2f0461539d9dace7a7c6c89faa [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000598 }
599
Evan Chengc7ce29b2009-02-13 22:36:38 +0000600 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
601 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000602 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
604 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
610 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
611 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
612 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
615 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
616 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
617 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000618
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
620 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::AND, MVT::v8i8, Promote);
623 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
624 setOperationAction(ISD::AND, MVT::v4i16, Promote);
625 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
626 setOperationAction(ISD::AND, MVT::v2i32, Promote);
627 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
628 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::OR, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::OR, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::OR, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
653 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
654 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
657 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000661
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
675 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
676 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
677 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
678 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
679 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 }
684
Evan Cheng92722532009-03-26 23:06:32 +0000685 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
689 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
690 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
691 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
693 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
694 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
695 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
696 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
697 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
698 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 }
701
Evan Cheng92722532009-03-26 23:06:32 +0000702 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000705 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
706 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
708 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
713 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
714 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
715 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
716 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
717 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
718 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
719 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
720 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
721 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
722 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
723 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
724 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
725 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
727 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
730 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000739
Evan Cheng2c3ae372006-04-12 21:21:57 +0000740 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
742 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000743 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000744 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000745 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000746 // Do not attempt to custom lower non-128-bit vectors
747 if (!VT.is128BitVector())
748 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::BUILD_VECTOR,
750 VT.getSimpleVT().SimpleTy, Custom);
751 setOperationAction(ISD::VECTOR_SHUFFLE,
752 VT.getSimpleVT().SimpleTy, Custom);
753 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
754 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000755 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000756
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
759 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
762 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000763
Nate Begemancdd1eec2008-02-12 22:51:28 +0000764 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
766 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000768
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000769 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
771 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000772 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000773
774 // Do not attempt to promote non-128-bit vectors
775 if (!VT.is128BitVector()) {
776 continue;
777 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000778 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000780 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000782 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000784 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000786 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000788 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000791
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
794 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
795 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
796 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000797
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
799 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000800 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000805
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806 if (Subtarget->hasSSE41()) {
807 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809
810 // i8 and i16 vectors are custom , because the source register and source
811 // source memory operand types are not the same width. f32 vectors are
812 // custom since the immediate controlling the insert encodes additional
813 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000823
824 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 }
828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829
Nate Begeman30a0de92008-07-17 16:51:19 +0000830 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000832 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
David Greene9b9838d2009-06-29 16:47:10 +0000834 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
836 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
841 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
844 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
845 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
846 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
847 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
849 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
850 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
851 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
852 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
853 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000855
856 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
858 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
859 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
860 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
861 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
862 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
863 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
864 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
865 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
866 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
867 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
868 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
870 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
873 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
875 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
879 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
880 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
887 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000889
890#if 0
891 // Not sure we want to do this since there are no 256-bit integer
892 // operations in AVX
893
894 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
895 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
897 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000898
899 // Do not attempt to custom lower non-power-of-2 vectors
900 if (!isPowerOf2_32(VT.getVectorNumElements()))
901 continue;
902
903 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
904 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
906 }
907
908 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
910 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000911 }
David Greene9b9838d2009-06-29 16:47:10 +0000912#endif
913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
919 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 if (!VT.is256BitVector()) {
924 continue;
925 }
926 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000928 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000930 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000932 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000934 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000936 }
937
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940 }
941
Evan Cheng6be2c582006-04-05 23:38:46 +0000942 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000944
Bill Wendling74c37652008-12-09 22:08:41 +0000945 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::SADDO, MVT::i32, Custom);
947 setOperationAction(ISD::SADDO, MVT::i64, Custom);
948 setOperationAction(ISD::UADDO, MVT::i32, Custom);
949 setOperationAction(ISD::UADDO, MVT::i64, Custom);
950 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
952 setOperationAction(ISD::USUBO, MVT::i32, Custom);
953 setOperationAction(ISD::USUBO, MVT::i64, Custom);
954 setOperationAction(ISD::SMULO, MVT::i32, Custom);
955 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000956
Evan Chengd54f2d52009-03-31 19:38:51 +0000957 if (!Subtarget->is64Bit()) {
958 // These libcalls are not available in 32-bit.
959 setLibcallName(RTLIB::SHL_I128, 0);
960 setLibcallName(RTLIB::SRL_I128, 0);
961 setLibcallName(RTLIB::SRA_I128, 0);
962 }
963
Evan Cheng206ee9d2006-07-07 08:33:52 +0000964 // We have target-specific dag combine patterns for the following nodes:
965 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000966 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000967 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000968 setTargetDAGCombine(ISD::SHL);
969 setTargetDAGCombine(ISD::SRA);
970 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000971 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000972 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000973 if (Subtarget->is64Bit())
974 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000976 computeRegisterProperties();
977
Mon P Wangcd6e7252009-11-30 02:42:02 +0000978 // Divide and reminder operations have no vector equivalent and can
979 // trap. Do a custom widening for these operations in which we never
980 // generate more divides/remainder than the original vector width.
981 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
982 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
983 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
984 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
985 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
986 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
987 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
988 }
989 }
990
Evan Cheng87ed7162006-02-14 08:25:08 +0000991 // FIXME: These should be based on subtarget info. Plus, the values should
992 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000993 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
994 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
995 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000996 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000997 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000998}
999
Scott Michel5b8f82e2008-03-10 15:42:14 +00001000
Owen Anderson825b72b2009-08-11 20:47:22 +00001001MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1002 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001003}
1004
1005
Evan Cheng29286502008-01-23 23:17:41 +00001006/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1007/// the desired ByVal argument alignment.
1008static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1009 if (MaxAlign == 16)
1010 return;
1011 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1012 if (VTy->getBitWidth() == 128)
1013 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001014 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1015 unsigned EltAlign = 0;
1016 getMaxByValAlign(ATy->getElementType(), EltAlign);
1017 if (EltAlign > MaxAlign)
1018 MaxAlign = EltAlign;
1019 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1020 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1021 unsigned EltAlign = 0;
1022 getMaxByValAlign(STy->getElementType(i), EltAlign);
1023 if (EltAlign > MaxAlign)
1024 MaxAlign = EltAlign;
1025 if (MaxAlign == 16)
1026 break;
1027 }
1028 }
1029 return;
1030}
1031
1032/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1033/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001034/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1035/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001036unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001037 if (Subtarget->is64Bit()) {
1038 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001039 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001040 if (TyAlign > 8)
1041 return TyAlign;
1042 return 8;
1043 }
1044
Evan Cheng29286502008-01-23 23:17:41 +00001045 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001046 if (Subtarget->hasSSE1())
1047 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001048 return Align;
1049}
Chris Lattner2b02a442007-02-25 08:29:00 +00001050
Evan Chengf0df0312008-05-15 08:39:06 +00001051/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001052/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001053/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001054/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001055EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001056X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001057 bool isSrcConst, bool isSrcStr,
1058 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1060 // linux. This is because the stack realignment code can't handle certain
1061 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001062 const Function *F = DAG.getMachineFunction().getFunction();
1063 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1064 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001065 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001067 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001069 }
Evan Chengf0df0312008-05-15 08:39:06 +00001070 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 return MVT::i64;
1072 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001073}
1074
Evan Chengcc415862007-11-09 01:32:10 +00001075/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1076/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001077SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001078 SelectionDAG &DAG) const {
1079 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001080 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001081 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001082 // This doesn't have DebugLoc associated with it, but is not really the
1083 // same as a Register.
1084 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1085 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001086 return Table;
1087}
1088
Bill Wendlingb4202b82009-07-01 18:50:55 +00001089/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001090unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001091 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001092}
1093
Chris Lattner2b02a442007-02-25 08:29:00 +00001094//===----------------------------------------------------------------------===//
1095// Return Value Calling Convention Implementation
1096//===----------------------------------------------------------------------===//
1097
Chris Lattner59ed56b2007-02-28 04:55:35 +00001098#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001099
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001100bool
1101X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1102 const SmallVectorImpl<EVT> &OutTys,
1103 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1104 SelectionDAG &DAG) {
1105 SmallVector<CCValAssign, 16> RVLocs;
1106 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1107 RVLocs, *DAG.getContext());
1108 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1109}
1110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111SDValue
1112X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001113 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::OutputArg> &Outs,
1115 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001116
Chris Lattner9774c912007-02-27 05:28:59 +00001117 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1119 RVLocs, *DAG.getContext());
1120 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001122 // If this is the first return lowered for this function, add the regs to the
1123 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001124 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001125 for (unsigned i = 0; i != RVLocs.size(); ++i)
1126 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001127 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001131
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001133 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1134 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001135 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001136
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001137 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001138 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1139 CCValAssign &VA = RVLocs[i];
1140 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattner447ff682008-03-11 03:23:40 +00001143 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1144 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001145 if (VA.getLocReg() == X86::ST0 ||
1146 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001147 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1148 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001149 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001151 RetOps.push_back(ValToCopy);
1152 // Don't emit a copytoreg.
1153 continue;
1154 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001155
Evan Cheng242b38b2009-02-23 09:03:22 +00001156 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1157 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001158 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001159 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001160 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001162 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001163 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001164 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001165 }
1166
Dale Johannesendd64c412009-02-04 00:33:20 +00001167 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001168 Flag = Chain.getValue(1);
1169 }
Dan Gohman61a92132008-04-21 23:59:07 +00001170
1171 // The x86-64 ABI for returning structs by value requires that we copy
1172 // the sret argument into %rax for the return. We saved the argument into
1173 // a virtual register in the entry block, so now we copy the value out
1174 // and into %rax.
1175 if (Subtarget->is64Bit() &&
1176 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1177 MachineFunction &MF = DAG.getMachineFunction();
1178 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1179 unsigned Reg = FuncInfo->getSRetReturnReg();
1180 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001181 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001182 FuncInfo->setSRetReturnReg(Reg);
1183 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001184 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001185
Dale Johannesendd64c412009-02-04 00:33:20 +00001186 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001187 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001188
1189 // RAX now acts like a return value.
1190 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner447ff682008-03-11 03:23:40 +00001193 RetOps[0] = Chain; // Update chain.
1194
1195 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001196 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001197 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
1199 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001201}
1202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203/// LowerCallResult - Lower the result values of a call into the
1204/// appropriate copies out of appropriate physical registers.
1205///
1206SDValue
1207X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001208 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 const SmallVectorImpl<ISD::InputArg> &Ins,
1210 DebugLoc dl, SelectionDAG &DAG,
1211 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001212
Chris Lattnere32bbf62007-02-28 07:09:55 +00001213 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001214 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001215 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001216 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001217 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattner3085e152007-02-25 08:59:22 +00001220 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001222 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Torok Edwin3f142c32009-02-01 18:15:56 +00001225 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001228 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001229 }
1230
Chris Lattner8e6da152008-03-10 21:08:41 +00001231 // If this is a call to a function that returns an fp value on the floating
1232 // point stack, but where we prefer to use the value in xmm registers, copy
1233 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001234 if ((VA.getLocReg() == X86::ST0 ||
1235 VA.getLocReg() == X86::ST1) &&
1236 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Evan Cheng79fb3b42009-02-20 20:43:02 +00001240 SDValue Val;
1241 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1243 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1244 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001245 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001246 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1248 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001249 } else {
1250 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001251 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001252 Val = Chain.getValue(0);
1253 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001254 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1255 } else {
1256 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1257 CopyVT, InFlag).getValue(1);
1258 Val = Chain.getValue(0);
1259 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001260 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001261
Dan Gohman37eed792009-02-04 17:28:58 +00001262 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001263 // Round the F80 the right size, which also moves to the appropriate xmm
1264 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001265 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001266 // This truncation won't change the value.
1267 DAG.getIntPtrConstant(1));
1268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001271 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001272
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001274}
1275
1276
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001277//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001278// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001279//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001280// StdCall calling convention seems to be standard for many Windows' API
1281// routines and around. It differs from C calling convention just a little:
1282// callee should clean up the stack, not caller. Symbols should be also
1283// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001284// For info on fast calling convention see Fast Calling Convention (tail call)
1285// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001286
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001288/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1290 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001291 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001294}
1295
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001296/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001297/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298static bool
1299ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1300 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001302
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001304}
1305
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001306/// IsCalleePop - Determines whether the callee is required to pop its
1307/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001308bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001309 if (IsVarArg)
1310 return false;
1311
Dan Gohman095cc292008-09-13 01:54:27 +00001312 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001313 default:
1314 return false;
1315 case CallingConv::X86_StdCall:
1316 return !Subtarget->is64Bit();
1317 case CallingConv::X86_FastCall:
1318 return !Subtarget->is64Bit();
1319 case CallingConv::Fast:
1320 return PerformTailCallOpt;
1321 }
1322}
1323
Dan Gohman095cc292008-09-13 01:54:27 +00001324/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1325/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001326CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001327 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001328 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001329 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001330 else
1331 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001332 }
1333
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 if (CC == CallingConv::X86_FastCall)
1335 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001336 else if (CC == CallingConv::Fast)
1337 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001338 else
1339 return CC_X86_32_C;
1340}
1341
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342/// NameDecorationForCallConv - Selects the appropriate decoration to
1343/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001344NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001345X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001347 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001349 return StdCall;
1350 return None;
1351}
1352
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001353
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001354/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1355/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001356/// the specific parameter attribute. The copy will be passed as a byval
1357/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001358static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001359CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001360 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1361 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001363 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001364 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001365}
1366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367SDValue
1368X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001369 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001370 const SmallVectorImpl<ISD::InputArg> &Ins,
1371 DebugLoc dl, SelectionDAG &DAG,
1372 const CCValAssign &VA,
1373 MachineFrameInfo *MFI,
1374 unsigned i) {
1375
Rafael Espindola7effac52007-09-14 15:48:13 +00001376 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1378 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001379 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001380 EVT ValVT;
1381
1382 // If value is passed by pointer we have address passed instead of the value
1383 // itself.
1384 if (VA.getLocInfo() == CCValAssign::Indirect)
1385 ValVT = VA.getLocVT();
1386 else
1387 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001388
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001389 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001390 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001391 // In case of tail call optimization mark all arguments mutable. Since they
1392 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001393 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001394 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001396 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001397 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001398 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001399 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001400}
1401
Dan Gohman475871a2008-07-27 21:46:04 +00001402SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001404 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 bool isVarArg,
1406 const SmallVectorImpl<ISD::InputArg> &Ins,
1407 DebugLoc dl,
1408 SelectionDAG &DAG,
1409 SmallVectorImpl<SDValue> &InVals) {
1410
Evan Cheng1bc78042006-04-26 01:20:17 +00001411 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001413
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 const Function* Fn = MF.getFunction();
1415 if (Fn->hasExternalLinkage() &&
1416 Subtarget->isTargetCygMing() &&
1417 Fn->getName() == "main")
1418 FuncInfo->setForceFramePointer(true);
1419
1420 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Evan Cheng1bc78042006-04-26 01:20:17 +00001423 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001424 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001425 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001426
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001428 "Var args not supported with calling convention fastcc");
1429
Chris Lattner638402b2007-02-28 07:00:42 +00001430 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001431 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1433 ArgLocs, *DAG.getContext());
1434 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001437 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001438 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1439 CCValAssign &VA = ArgLocs[i];
1440 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1441 // places.
1442 assert(VA.getValNo() != LastVal &&
1443 "Don't support value assigned to multiple locs yet");
1444 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001448 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001450 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001454 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001456 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001458 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001459 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1460 RC = X86::VR64RegisterClass;
1461 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001462 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001463
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001464 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001466
Chris Lattnerf39f7712007-02-28 05:46:49 +00001467 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1468 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1469 // right size.
1470 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001471 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001472 DAG.getValueType(VA.getValVT()));
1473 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001474 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001475 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001476 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001477 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001479 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001480 // Handle MMX values passed in XMM regs.
1481 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1483 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001484 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1485 } else
1486 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001487 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001488 } else {
1489 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001490 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001491 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001492
1493 // If value is passed via pointer - do a load.
1494 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001496
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001498 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499
Dan Gohman61a92132008-04-21 23:59:07 +00001500 // The x86-64 ABI for returning structs by value requires that we copy
1501 // the sret argument into %rax for the return. Save the argument into
1502 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001503 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001504 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1505 unsigned Reg = FuncInfo->getSRetReturnReg();
1506 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001508 FuncInfo->setSRetReturnReg(Reg);
1509 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001512 }
1513
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001515 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001516 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001517 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001518
Evan Cheng1bc78042006-04-26 01:20:17 +00001519 // If the function takes variable number of arguments, make a frame index for
1520 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001521 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001523 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001524 }
1525 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001526 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1527
1528 // FIXME: We should really autogenerate these arrays
1529 static const unsigned GPR64ArgRegsWin64[] = {
1530 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001531 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 static const unsigned XMMArgRegsWin64[] = {
1533 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1534 };
1535 static const unsigned GPR64ArgRegs64Bit[] = {
1536 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1537 };
1538 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1540 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1541 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001542 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1543
1544 if (IsWin64) {
1545 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1546 GPR64ArgRegs = GPR64ArgRegsWin64;
1547 XMMArgRegs = XMMArgRegsWin64;
1548 } else {
1549 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1550 GPR64ArgRegs = GPR64ArgRegs64Bit;
1551 XMMArgRegs = XMMArgRegs64Bit;
1552 }
1553 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1554 TotalNumIntRegs);
1555 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1556 TotalNumXMMRegs);
1557
Devang Patel578efa92009-06-05 21:57:13 +00001558 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001559 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001560 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001561 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001562 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001563 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001564 // Kernel mode asks for SSE to be disabled, so don't push them
1565 // on the stack.
1566 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001567
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 // For X86-64, if there are vararg parameters that are passed via
1569 // registers, then we must store them to their spots on the stack so they
1570 // may be loaded by deferencing the result of va_next.
1571 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001572 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1573 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001574 TotalNumXMMRegs * 16, 16,
1575 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001576
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001578 SmallVector<SDValue, 8> MemOps;
1579 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001580 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1583 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001584 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1585 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001588 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001589 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001590 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001591 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001592 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001594
Dan Gohmanface41a2009-08-16 21:24:25 +00001595 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1596 // Now store the XMM (fp + vector) parameter registers.
1597 SmallVector<SDValue, 11> SaveXMMOps;
1598 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001599
Dan Gohmanface41a2009-08-16 21:24:25 +00001600 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1601 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1602 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001603
Dan Gohmanface41a2009-08-16 21:24:25 +00001604 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1605 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001606
Dan Gohmanface41a2009-08-16 21:24:25 +00001607 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1608 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1609 X86::VR128RegisterClass);
1610 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1611 SaveXMMOps.push_back(Val);
1612 }
1613 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1614 MVT::Other,
1615 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001617
1618 if (!MemOps.empty())
1619 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1620 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001623
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001627 BytesCallerReserves = 0;
1628 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001629 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001632 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001633 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001634 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001635
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 if (!Is64Bit) {
1637 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1640 }
Evan Cheng25caf632006-05-23 21:06:34 +00001641
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001642 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001645}
1646
Dan Gohman475871a2008-07-27 21:46:04 +00001647SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001648X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1649 SDValue StackPtr, SDValue Arg,
1650 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001651 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001653 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001654 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001656 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001657 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001658 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001659 }
Dale Johannesenace16102009-02-03 19:33:06 +00001660 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001661 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001662}
1663
Bill Wendling64e87322009-01-16 19:25:27 +00001664/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001666SDValue
1667X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001669 SDValue Chain,
1670 bool IsTailCall,
1671 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001672 int FPDiff,
1673 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001674 if (!IsTailCall || FPDiff==0) return Chain;
1675
1676 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001677 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001678 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001679
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001680 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001681 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001682 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001683}
1684
1685/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1686/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001687static SDValue
1688EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001690 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001691 // Store the return address to the appropriate stack slot.
1692 if (!FPDiff) return Chain;
1693 // Calculate the new stack slot for the return address.
1694 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001695 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001696 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1697 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001698 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001700 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001701 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001702 return Chain;
1703}
1704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705SDValue
1706X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001707 CallingConv::ID CallConv, bool isVarArg,
1708 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 const SmallVectorImpl<ISD::OutputArg> &Outs,
1710 const SmallVectorImpl<ISD::InputArg> &Ins,
1711 DebugLoc dl, SelectionDAG &DAG,
1712 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 MachineFunction &MF = DAG.getMachineFunction();
1715 bool Is64Bit = Subtarget->is64Bit();
1716 bool IsStructRet = CallIsStructReturn(Outs);
1717
1718 assert((!isTailCall ||
1719 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1720 "IsEligibleForTailCallOptimization missed a case!");
1721 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001722 "Var args not supported with calling convention fastcc");
1723
Chris Lattner638402b2007-02-28 07:00:42 +00001724 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001725 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1727 ArgLocs, *DAG.getContext());
1728 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001729
Chris Lattner423c5f42007-02-28 05:31:48 +00001730 // Get a count of how many bytes are to be pushed on the stack.
1731 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001733 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001734
Gordon Henriksen86737662008-01-05 16:56:59 +00001735 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001737 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001739 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1740 FPDiff = NumBytesCallerPushed - NumBytes;
1741
1742 // Set the delta of movement of the returnaddr stackslot.
1743 // But only set if delta is greater than previous delta.
1744 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1745 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1746 }
1747
Chris Lattnere563bbc2008-10-11 22:08:30 +00001748 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001749
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001751 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001753 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001754
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1756 SmallVector<SDValue, 8> MemOpChains;
1757 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001758
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001759 // Walk the register/memloc assignments, inserting copies/loads. In the case
1760 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1762 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001763 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 SDValue Arg = Outs[i].Val;
1765 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001766 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Chris Lattner423c5f42007-02-28 05:31:48 +00001768 // Promote the value if needed.
1769 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001770 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001771 case CCValAssign::Full: break;
1772 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001773 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001774 break;
1775 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001776 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001777 break;
1778 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001779 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1780 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1782 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1783 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001784 } else
1785 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1786 break;
1787 case CCValAssign::BCvt:
1788 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001789 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001790 case CCValAssign::Indirect: {
1791 // Store the argument.
1792 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001793 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001795 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001796 Arg = SpillSlot;
1797 break;
1798 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001799 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001800
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 if (VA.isRegLoc()) {
1802 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1803 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001805 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001806 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001807 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Dan Gohman98ca4f22009-08-05 01:29:28 +00001809 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1810 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001811 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001812 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001813 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001814
Evan Cheng32fe1032006-05-25 00:59:30 +00001815 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001817 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001818
Evan Cheng347d5f72006-04-28 21:29:37 +00001819 // Build a sequence of copy-to-reg nodes chained together with token chain
1820 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001822 // Tail call byval lowering might overwrite argument registers so in case of
1823 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001824 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001825 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001826 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001827 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001828 InFlag = Chain.getValue(1);
1829 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001830
Eric Christopherfd179292009-08-27 18:07:15 +00001831
Chris Lattner88e1fd52009-07-09 04:24:46 +00001832 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1834 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001836 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1837 DAG.getNode(X86ISD::GlobalBaseReg,
1838 DebugLoc::getUnknownLoc(),
1839 getPointerTy()),
1840 InFlag);
1841 InFlag = Chain.getValue(1);
1842 } else {
1843 // If we are tail calling and generating PIC/GOT style code load the
1844 // address of the callee into ECX. The value in ecx is used as target of
1845 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1846 // for tail calls on PIC/GOT architectures. Normally we would just put the
1847 // address of GOT into ebx and then call target@PLT. But for tail calls
1848 // ebx would be restored (since ebx is callee saved) before jumping to the
1849 // target@PLT.
1850
1851 // Note: The actual moving to ECX is done further down.
1852 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1853 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1854 !G->getGlobal()->hasProtectedVisibility())
1855 Callee = LowerGlobalAddress(Callee, DAG);
1856 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001857 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001858 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001859 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001860
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 if (Is64Bit && isVarArg) {
1862 // From AMD64 ABI document:
1863 // For calls that may call functions that use varargs or stdargs
1864 // (prototype-less calls or calls to functions containing ellipsis (...) in
1865 // the declaration) %al is used as hidden argument to specify the number
1866 // of SSE registers used. The contents of %al do not need to match exactly
1867 // the number of registers, but must be an ubound on the number of SSE
1868 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001869
1870 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001871 // Count the number of XMM registers allocated.
1872 static const unsigned XMMArgRegs[] = {
1873 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1874 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1875 };
1876 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001878 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Dale Johannesendd64c412009-02-04 00:33:20 +00001880 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 InFlag = Chain.getValue(1);
1883 }
1884
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001885
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001886 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 if (isTailCall) {
1888 // Force all the incoming stack arguments to be loaded from the stack
1889 // before any new outgoing arguments are stored to the stack, because the
1890 // outgoing stack slots may alias the incoming argument stack slots, and
1891 // the alias isn't otherwise explicit. This is slightly more conservative
1892 // than necessary, because it means that each store effectively depends
1893 // on every argument instead of just those arguments it would clobber.
1894 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1895
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SmallVector<SDValue, 8> MemOpChains2;
1897 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001899 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001900 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1902 CCValAssign &VA = ArgLocs[i];
1903 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001904 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 SDValue Arg = Outs[i].Val;
1906 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 // Create frame index.
1908 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001909 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001910 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001911 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001912
Duncan Sands276dcbd2008-03-21 09:14:45 +00001913 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001914 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001916 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001917 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001918 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001919 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001920
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1922 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001923 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001925 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001926 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001928 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001930 }
1931 }
1932
1933 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001935 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001936
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001937 // Copy arguments to their registers.
1938 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001940 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001941 InFlag = Chain.getValue(1);
1942 }
Dan Gohman475871a2008-07-27 21:46:04 +00001943 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001944
Gordon Henriksen86737662008-01-05 16:56:59 +00001945 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001946 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001947 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001948 }
1949
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001950 bool WasGlobalOrExternal = false;
1951 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1952 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1953 // In the 64-bit large code model, we have to make all calls
1954 // through a register, since the call instruction's 32-bit
1955 // pc-relative offset may not be large enough to hold the whole
1956 // address.
1957 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1958 WasGlobalOrExternal = true;
1959 // If the callee is a GlobalAddress node (quite common, every direct call
1960 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1961 // it.
1962
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001963 // We should use extra load for direct calls to dllimported functions in
1964 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001965 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001966 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001967 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001968
Chris Lattner48a7d022009-07-09 05:02:21 +00001969 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1970 // external symbols most go through the PLT in PIC mode. If the symbol
1971 // has hidden or protected visibility, or if it is static or local, then
1972 // we don't need to use the PLT - we can directly call it.
1973 if (Subtarget->isTargetELF() &&
1974 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001975 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001976 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001977 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001978 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1979 Subtarget->getDarwinVers() < 9) {
1980 // PC-relative references to external symbols should go through $stub,
1981 // unless we're building with the leopard linker or later, which
1982 // automatically synthesizes these stubs.
1983 OpFlags = X86II::MO_DARWIN_STUB;
1984 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001985
Chris Lattner74e726e2009-07-09 05:27:35 +00001986 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001987 G->getOffset(), OpFlags);
1988 }
Bill Wendling056292f2008-09-16 21:48:12 +00001989 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001990 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00001991 unsigned char OpFlags = 0;
1992
1993 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1994 // symbols should go through the PLT.
1995 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001996 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001997 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001998 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001999 Subtarget->getDarwinVers() < 9) {
2000 // PC-relative references to external symbols should go through $stub,
2001 // unless we're building with the leopard linker or later, which
2002 // automatically synthesizes these stubs.
2003 OpFlags = X86II::MO_DARWIN_STUB;
2004 }
Eric Christopherfd179292009-08-27 18:07:15 +00002005
Chris Lattner48a7d022009-07-09 05:02:21 +00002006 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2007 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002008 }
2009
2010 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002011 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002012
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002014 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 Callee,InFlag);
2016 Callee = DAG.getRegister(Opc, getPointerTy());
2017 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002018 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002019 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002020
Chris Lattnerd96d0722007-02-25 06:40:16 +00002021 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002024
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002026 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2027 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002028 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002030
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002031 Ops.push_back(Chain);
2032 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002033
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002036
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 // Add argument registers to the end of the list so that they are known live
2038 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002039 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2040 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2041 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Evan Cheng586ccac2008-03-18 23:36:35 +00002043 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002045 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2046
2047 // Add an implicit use of AL for x86 vararg functions.
2048 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002050
Gabor Greifba36cb52008-08-28 21:40:38 +00002051 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002052 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 if (isTailCall) {
2055 // If this is the first return lowered for this function, add the regs
2056 // to the liveout set for the function.
2057 if (MF.getRegInfo().liveout_empty()) {
2058 SmallVector<CCValAssign, 16> RVLocs;
2059 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2060 *DAG.getContext());
2061 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2062 for (unsigned i = 0; i != RVLocs.size(); ++i)
2063 if (RVLocs[i].isRegLoc())
2064 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002066
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 assert(((Callee.getOpcode() == ISD::Register &&
2068 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2069 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2070 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2071 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2072 "Expecting an global address, external symbol, or register");
2073
2074 return DAG.getNode(X86ISD::TC_RETURN, dl,
2075 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002076 }
2077
Dale Johannesenace16102009-02-03 19:33:06 +00002078 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002079 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002080
Chris Lattner2d297092006-05-23 18:50:38 +00002081 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002082 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002083 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002085 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002086 // If this is is a call to a struct-return function, the callee
2087 // pops the hidden struct pointer, so we have to push it back.
2088 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002089 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002091 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002092
Gordon Henriksenae636f82008-01-03 16:47:34 +00002093 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002094 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002095 DAG.getIntPtrConstant(NumBytes, true),
2096 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2097 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002098 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002099 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002100
Chris Lattner3085e152007-02-25 08:59:22 +00002101 // Handle result values, copying them out of physregs into vregs that we
2102 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2104 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002105}
2106
Evan Cheng25ab6902006-09-08 06:48:29 +00002107
2108//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002109// Fast Calling Convention (tail call) implementation
2110//===----------------------------------------------------------------------===//
2111
2112// Like std call, callee cleans arguments, convention except that ECX is
2113// reserved for storing the tail called function address. Only 2 registers are
2114// free for argument passing (inreg). Tail call optimization is performed
2115// provided:
2116// * tailcallopt is enabled
2117// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002118// On X86_64 architecture with GOT-style position independent code only local
2119// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002120// To keep the stack aligned according to platform abi the function
2121// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2122// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002123// If a tail called function callee has more arguments than the caller the
2124// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002125// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002126// original REtADDR, but before the saved framepointer or the spilled registers
2127// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2128// stack layout:
2129// arg1
2130// arg2
2131// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002132// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002133// move area ]
2134// (possible EBP)
2135// ESI
2136// EDI
2137// local1 ..
2138
2139/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2140/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002141unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002142 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002143 MachineFunction &MF = DAG.getMachineFunction();
2144 const TargetMachine &TM = MF.getTarget();
2145 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2146 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002148 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002149 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002150 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2151 // Number smaller than 12 so just add the difference.
2152 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2153 } else {
2154 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002155 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002156 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002157 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002158 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002159}
2160
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2162/// for tail call optimization. Targets which want to do tail call
2163/// optimization should implement this function.
2164bool
2165X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002166 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 bool isVarArg,
2168 const SmallVectorImpl<ISD::InputArg> &Ins,
2169 SelectionDAG& DAG) const {
2170 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002171 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002173}
2174
Dan Gohman3df24e62008-09-03 23:12:08 +00002175FastISel *
2176X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002177 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002178 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002179 DenseMap<const Value *, unsigned> &vm,
2180 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002181 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002182 DenseMap<const AllocaInst *, int> &am
2183#ifndef NDEBUG
2184 , SmallSet<Instruction*, 8> &cil
2185#endif
2186 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002187 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002188#ifndef NDEBUG
2189 , cil
2190#endif
2191 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002192}
2193
2194
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002195//===----------------------------------------------------------------------===//
2196// Other Lowering Hooks
2197//===----------------------------------------------------------------------===//
2198
2199
Dan Gohman475871a2008-07-27 21:46:04 +00002200SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002201 MachineFunction &MF = DAG.getMachineFunction();
2202 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2203 int ReturnAddrIndex = FuncInfo->getRAIndex();
2204
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002205 if (ReturnAddrIndex == 0) {
2206 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002207 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002208 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2209 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002210 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002211 }
2212
Evan Cheng25ab6902006-09-08 06:48:29 +00002213 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002214}
2215
2216
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002217bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2218 bool hasSymbolicDisplacement) {
2219 // Offset should fit into 32 bit immediate field.
2220 if (!isInt32(Offset))
2221 return false;
2222
2223 // If we don't have a symbolic displacement - we don't have any extra
2224 // restrictions.
2225 if (!hasSymbolicDisplacement)
2226 return true;
2227
2228 // FIXME: Some tweaks might be needed for medium code model.
2229 if (M != CodeModel::Small && M != CodeModel::Kernel)
2230 return false;
2231
2232 // For small code model we assume that latest object is 16MB before end of 31
2233 // bits boundary. We may also accept pretty large negative constants knowing
2234 // that all objects are in the positive half of address space.
2235 if (M == CodeModel::Small && Offset < 16*1024*1024)
2236 return true;
2237
2238 // For kernel code model we know that all object resist in the negative half
2239 // of 32bits address space. We may not accept negative offsets, since they may
2240 // be just off and we may accept pretty large positive ones.
2241 if (M == CodeModel::Kernel && Offset > 0)
2242 return true;
2243
2244 return false;
2245}
2246
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2248/// specific condition code, returning the condition code and the LHS/RHS of the
2249/// comparison to make.
2250static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2251 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002252 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002253 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2254 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2255 // X > -1 -> X == 0, jump !sign.
2256 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002257 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002258 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2259 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002260 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002261 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002262 // X < 1 -> X <= 0
2263 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002264 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002265 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002266 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002267
Evan Chengd9558e02006-01-06 00:43:03 +00002268 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002269 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002270 case ISD::SETEQ: return X86::COND_E;
2271 case ISD::SETGT: return X86::COND_G;
2272 case ISD::SETGE: return X86::COND_GE;
2273 case ISD::SETLT: return X86::COND_L;
2274 case ISD::SETLE: return X86::COND_LE;
2275 case ISD::SETNE: return X86::COND_NE;
2276 case ISD::SETULT: return X86::COND_B;
2277 case ISD::SETUGT: return X86::COND_A;
2278 case ISD::SETULE: return X86::COND_BE;
2279 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002280 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002282
Chris Lattner4c78e022008-12-23 23:42:27 +00002283 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002284
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 // If LHS is a foldable load, but RHS is not, flip the condition.
2286 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2287 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2288 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2289 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002290 }
2291
Chris Lattner4c78e022008-12-23 23:42:27 +00002292 switch (SetCCOpcode) {
2293 default: break;
2294 case ISD::SETOLT:
2295 case ISD::SETOLE:
2296 case ISD::SETUGT:
2297 case ISD::SETUGE:
2298 std::swap(LHS, RHS);
2299 break;
2300 }
2301
2302 // On a floating point condition, the flags are set as follows:
2303 // ZF PF CF op
2304 // 0 | 0 | 0 | X > Y
2305 // 0 | 0 | 1 | X < Y
2306 // 1 | 0 | 0 | X == Y
2307 // 1 | 1 | 1 | unordered
2308 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002309 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002310 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002311 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002312 case ISD::SETOLT: // flipped
2313 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002314 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002315 case ISD::SETOLE: // flipped
2316 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002317 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002318 case ISD::SETUGT: // flipped
2319 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002320 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002321 case ISD::SETUGE: // flipped
2322 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002323 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002324 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002325 case ISD::SETNE: return X86::COND_NE;
2326 case ISD::SETUO: return X86::COND_P;
2327 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002328 case ISD::SETOEQ:
2329 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002330 }
Evan Chengd9558e02006-01-06 00:43:03 +00002331}
2332
Evan Cheng4a460802006-01-11 00:33:36 +00002333/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2334/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002335/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002336static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002337 switch (X86CC) {
2338 default:
2339 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002340 case X86::COND_B:
2341 case X86::COND_BE:
2342 case X86::COND_E:
2343 case X86::COND_P:
2344 case X86::COND_A:
2345 case X86::COND_AE:
2346 case X86::COND_NE:
2347 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002348 return true;
2349 }
2350}
2351
Evan Chengeb2f9692009-10-27 19:56:55 +00002352/// isFPImmLegal - Returns true if the target can instruction select the
2353/// specified FP immediate natively. If false, the legalizer will
2354/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002355bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002356 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2357 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2358 return true;
2359 }
2360 return false;
2361}
2362
Nate Begeman9008ca62009-04-27 18:41:29 +00002363/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2364/// the specified range (L, H].
2365static bool isUndefOrInRange(int Val, int Low, int Hi) {
2366 return (Val < 0) || (Val >= Low && Val < Hi);
2367}
2368
2369/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2370/// specified value.
2371static bool isUndefOrEqual(int Val, int CmpVal) {
2372 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002373 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002375}
2376
Nate Begeman9008ca62009-04-27 18:41:29 +00002377/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2378/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2379/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002380static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002382 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 return (Mask[0] < 2 && Mask[1] < 2);
2385 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002386}
2387
Nate Begeman9008ca62009-04-27 18:41:29 +00002388bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002389 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 N->getMask(M);
2391 return ::isPSHUFDMask(M, N->getValueType(0));
2392}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002393
Nate Begeman9008ca62009-04-27 18:41:29 +00002394/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2395/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002396static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002397 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002398 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002399
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 // Lower quadword copied in order or undef.
2401 for (int i = 0; i != 4; ++i)
2402 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002403 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002404
Evan Cheng506d3df2006-03-29 23:07:14 +00002405 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002406 for (int i = 4; i != 8; ++i)
2407 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002408 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002409
Evan Cheng506d3df2006-03-29 23:07:14 +00002410 return true;
2411}
2412
Nate Begeman9008ca62009-04-27 18:41:29 +00002413bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002414 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 N->getMask(M);
2416 return ::isPSHUFHWMask(M, N->getValueType(0));
2417}
Evan Cheng506d3df2006-03-29 23:07:14 +00002418
Nate Begeman9008ca62009-04-27 18:41:29 +00002419/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2420/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002421static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002423 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002424
Rafael Espindola15684b22009-04-24 12:40:33 +00002425 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 for (int i = 4; i != 8; ++i)
2427 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002428 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002429
Rafael Espindola15684b22009-04-24 12:40:33 +00002430 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 for (int i = 0; i != 4; ++i)
2432 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002433 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Rafael Espindola15684b22009-04-24 12:40:33 +00002435 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002436}
2437
Nate Begeman9008ca62009-04-27 18:41:29 +00002438bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002439 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002440 N->getMask(M);
2441 return ::isPSHUFLWMask(M, N->getValueType(0));
2442}
2443
Nate Begemana09008b2009-10-19 02:17:23 +00002444/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2445/// is suitable for input to PALIGNR.
2446static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2447 bool hasSSSE3) {
2448 int i, e = VT.getVectorNumElements();
2449
2450 // Do not handle v2i64 / v2f64 shuffles with palignr.
2451 if (e < 4 || !hasSSSE3)
2452 return false;
2453
2454 for (i = 0; i != e; ++i)
2455 if (Mask[i] >= 0)
2456 break;
2457
2458 // All undef, not a palignr.
2459 if (i == e)
2460 return false;
2461
2462 // Determine if it's ok to perform a palignr with only the LHS, since we
2463 // don't have access to the actual shuffle elements to see if RHS is undef.
2464 bool Unary = Mask[i] < (int)e;
2465 bool NeedsUnary = false;
2466
2467 int s = Mask[i] - i;
2468
2469 // Check the rest of the elements to see if they are consecutive.
2470 for (++i; i != e; ++i) {
2471 int m = Mask[i];
2472 if (m < 0)
2473 continue;
2474
2475 Unary = Unary && (m < (int)e);
2476 NeedsUnary = NeedsUnary || (m < s);
2477
2478 if (NeedsUnary && !Unary)
2479 return false;
2480 if (Unary && m != ((s+i) & (e-1)))
2481 return false;
2482 if (!Unary && m != (s+i))
2483 return false;
2484 }
2485 return true;
2486}
2487
2488bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2489 SmallVector<int, 8> M;
2490 N->getMask(M);
2491 return ::isPALIGNRMask(M, N->getValueType(0), true);
2492}
2493
Evan Cheng14aed5e2006-03-24 01:18:28 +00002494/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2495/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002496static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002497 int NumElems = VT.getVectorNumElements();
2498 if (NumElems != 2 && NumElems != 4)
2499 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002500
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 int Half = NumElems / 2;
2502 for (int i = 0; i < Half; ++i)
2503 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002504 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 for (int i = Half; i < NumElems; ++i)
2506 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002507 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002508
Evan Cheng14aed5e2006-03-24 01:18:28 +00002509 return true;
2510}
2511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2513 SmallVector<int, 8> M;
2514 N->getMask(M);
2515 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002516}
2517
Evan Cheng213d2cf2007-05-17 18:45:50 +00002518/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002519/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2520/// half elements to come from vector 1 (which would equal the dest.) and
2521/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002522static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002523 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002524
2525 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002527
Nate Begeman9008ca62009-04-27 18:41:29 +00002528 int Half = NumElems / 2;
2529 for (int i = 0; i < Half; ++i)
2530 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002531 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 for (int i = Half; i < NumElems; ++i)
2533 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002534 return false;
2535 return true;
2536}
2537
Nate Begeman9008ca62009-04-27 18:41:29 +00002538static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2539 SmallVector<int, 8> M;
2540 N->getMask(M);
2541 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002542}
2543
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002544/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2545/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002546bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2547 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002548 return false;
2549
Evan Cheng2064a2b2006-03-28 06:50:32 +00002550 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2552 isUndefOrEqual(N->getMaskElt(1), 7) &&
2553 isUndefOrEqual(N->getMaskElt(2), 2) &&
2554 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002555}
2556
Nate Begeman0b10b912009-11-07 23:17:15 +00002557/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2558/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2559/// <2, 3, 2, 3>
2560bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2561 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2562
2563 if (NumElems != 4)
2564 return false;
2565
2566 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2567 isUndefOrEqual(N->getMaskElt(1), 3) &&
2568 isUndefOrEqual(N->getMaskElt(2), 2) &&
2569 isUndefOrEqual(N->getMaskElt(3), 3);
2570}
2571
Evan Cheng5ced1d82006-04-06 23:23:56 +00002572/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2573/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002574bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2575 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002576
Evan Cheng5ced1d82006-04-06 23:23:56 +00002577 if (NumElems != 2 && NumElems != 4)
2578 return false;
2579
Evan Chengc5cdff22006-04-07 21:53:05 +00002580 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002582 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583
Evan Chengc5cdff22006-04-07 21:53:05 +00002584 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002586 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002587
2588 return true;
2589}
2590
Nate Begeman0b10b912009-11-07 23:17:15 +00002591/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2592/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2593bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002595
Evan Cheng5ced1d82006-04-06 23:23:56 +00002596 if (NumElems != 2 && NumElems != 4)
2597 return false;
2598
Evan Chengc5cdff22006-04-07 21:53:05 +00002599 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002601 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002602
Nate Begeman9008ca62009-04-27 18:41:29 +00002603 for (unsigned i = 0; i < NumElems/2; ++i)
2604 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002605 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002606
2607 return true;
2608}
2609
Evan Cheng0038e592006-03-28 00:39:58 +00002610/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2611/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002612static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002613 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002615 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2619 int BitI = Mask[i];
2620 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002621 if (!isUndefOrEqual(BitI, j))
2622 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002623 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002624 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002625 return false;
2626 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002627 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002628 return false;
2629 }
Evan Cheng0038e592006-03-28 00:39:58 +00002630 }
Evan Cheng0038e592006-03-28 00:39:58 +00002631 return true;
2632}
2633
Nate Begeman9008ca62009-04-27 18:41:29 +00002634bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2635 SmallVector<int, 8> M;
2636 N->getMask(M);
2637 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002638}
2639
Evan Cheng4fcb9222006-03-28 02:43:26 +00002640/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2641/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002642static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002643 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002644 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002645 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002647
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2649 int BitI = Mask[i];
2650 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002651 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002652 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002653 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002654 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002655 return false;
2656 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002657 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002658 return false;
2659 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002660 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002661 return true;
2662}
2663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2665 SmallVector<int, 8> M;
2666 N->getMask(M);
2667 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002668}
2669
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002670/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2671/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2672/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002673static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002675 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002676 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2679 int BitI = Mask[i];
2680 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002681 if (!isUndefOrEqual(BitI, j))
2682 return false;
2683 if (!isUndefOrEqual(BitI1, j))
2684 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002685 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002686 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002687}
2688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2690 SmallVector<int, 8> M;
2691 N->getMask(M);
2692 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2693}
2694
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002695/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2696/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2697/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002698static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002700 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2701 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2704 int BitI = Mask[i];
2705 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002706 if (!isUndefOrEqual(BitI, j))
2707 return false;
2708 if (!isUndefOrEqual(BitI1, j))
2709 return false;
2710 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002711 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002712}
2713
Nate Begeman9008ca62009-04-27 18:41:29 +00002714bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2715 SmallVector<int, 8> M;
2716 N->getMask(M);
2717 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2718}
2719
Evan Cheng017dcc62006-04-21 01:05:10 +00002720/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2721/// specifies a shuffle of elements that is suitable for input to MOVSS,
2722/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002723static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002724 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002725 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002726
2727 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002730 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002731
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 for (int i = 1; i < NumElts; ++i)
2733 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002734 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002735
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002736 return true;
2737}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2740 SmallVector<int, 8> M;
2741 N->getMask(M);
2742 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002743}
2744
Evan Cheng017dcc62006-04-21 01:05:10 +00002745/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2746/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002747/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002748static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 bool V2IsSplat = false, bool V2IsUndef = false) {
2750 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002751 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002752 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002753
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002755 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002756
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 for (int i = 1; i < NumOps; ++i)
2758 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2759 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2760 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002761 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002762
Evan Cheng39623da2006-04-20 08:58:49 +00002763 return true;
2764}
2765
Nate Begeman9008ca62009-04-27 18:41:29 +00002766static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002767 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 SmallVector<int, 8> M;
2769 N->getMask(M);
2770 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002771}
2772
Evan Chengd9539472006-04-14 21:59:03 +00002773/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2776 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002777 return false;
2778
2779 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002780 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 int Elt = N->getMaskElt(i);
2782 if (Elt >= 0 && Elt != 1)
2783 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002784 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002785
2786 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002787 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 int Elt = N->getMaskElt(i);
2789 if (Elt >= 0 && Elt != 3)
2790 return false;
2791 if (Elt == 3)
2792 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002793 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002794 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002796 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002797}
2798
2799/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2800/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002801bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2802 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002803 return false;
2804
2805 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 for (unsigned i = 0; i < 2; ++i)
2807 if (N->getMaskElt(i) > 0)
2808 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002809
2810 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002811 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 int Elt = N->getMaskElt(i);
2813 if (Elt >= 0 && Elt != 2)
2814 return false;
2815 if (Elt == 2)
2816 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002817 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002819 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002820}
2821
Evan Cheng0b457f02008-09-25 20:50:48 +00002822/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2823/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002824bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2825 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 for (int i = 0; i < e; ++i)
2828 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002829 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 for (int i = 0; i < e; ++i)
2831 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002832 return false;
2833 return true;
2834}
2835
Evan Cheng63d33002006-03-22 08:01:21 +00002836/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002837/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002838unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2840 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2841
Evan Chengb9df0ca2006-03-22 02:53:00 +00002842 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2843 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 for (int i = 0; i < NumOperands; ++i) {
2845 int Val = SVOp->getMaskElt(NumOperands-i-1);
2846 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002847 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002848 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002849 if (i != NumOperands - 1)
2850 Mask <<= Shift;
2851 }
Evan Cheng63d33002006-03-22 08:01:21 +00002852 return Mask;
2853}
2854
Evan Cheng506d3df2006-03-29 23:07:14 +00002855/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002856/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002857unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002859 unsigned Mask = 0;
2860 // 8 nodes, but we only care about the last 4.
2861 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002862 int Val = SVOp->getMaskElt(i);
2863 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002864 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002865 if (i != 4)
2866 Mask <<= 2;
2867 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002868 return Mask;
2869}
2870
2871/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002872/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002873unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002875 unsigned Mask = 0;
2876 // 8 nodes, but we only care about the first 4.
2877 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 int Val = SVOp->getMaskElt(i);
2879 if (Val >= 0)
2880 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002881 if (i != 0)
2882 Mask <<= 2;
2883 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002884 return Mask;
2885}
2886
Nate Begemana09008b2009-10-19 02:17:23 +00002887/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2888/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2889unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2890 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2891 EVT VVT = N->getValueType(0);
2892 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2893 int Val = 0;
2894
2895 unsigned i, e;
2896 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2897 Val = SVOp->getMaskElt(i);
2898 if (Val >= 0)
2899 break;
2900 }
2901 return (Val - i) * EltSize;
2902}
2903
Evan Cheng37b73872009-07-30 08:33:02 +00002904/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2905/// constant +0.0.
2906bool X86::isZeroNode(SDValue Elt) {
2907 return ((isa<ConstantSDNode>(Elt) &&
2908 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2909 (isa<ConstantFPSDNode>(Elt) &&
2910 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2911}
2912
Nate Begeman9008ca62009-04-27 18:41:29 +00002913/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2914/// their permute mask.
2915static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2916 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002917 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002918 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Nate Begeman5a5ca152009-04-29 05:20:52 +00002921 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 int idx = SVOp->getMaskElt(i);
2923 if (idx < 0)
2924 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002927 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002929 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2931 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002932}
2933
Evan Cheng779ccea2007-12-07 21:30:01 +00002934/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2935/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002936static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002937 unsigned NumElems = VT.getVectorNumElements();
2938 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 int idx = Mask[i];
2940 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002941 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002942 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002944 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002945 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002946 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002947}
2948
Evan Cheng533a0aa2006-04-19 20:35:22 +00002949/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2950/// match movhlps. The lower half elements should come from upper half of
2951/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002952/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002953static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2954 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002955 return false;
2956 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002958 return false;
2959 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002961 return false;
2962 return true;
2963}
2964
Evan Cheng5ced1d82006-04-06 23:23:56 +00002965/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002966/// is promoted to a vector. It also returns the LoadSDNode by reference if
2967/// required.
2968static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002969 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2970 return false;
2971 N = N->getOperand(0).getNode();
2972 if (!ISD::isNON_EXTLoad(N))
2973 return false;
2974 if (LD)
2975 *LD = cast<LoadSDNode>(N);
2976 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002977}
2978
Evan Cheng533a0aa2006-04-19 20:35:22 +00002979/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2980/// match movlp{s|d}. The lower half elements should come from lower half of
2981/// V1 (and in order), and the upper half elements should come from the upper
2982/// half of V2 (and in order). And since V1 will become the source of the
2983/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002984static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2985 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002986 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002987 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002988 // Is V2 is a vector load, don't do this transformation. We will try to use
2989 // load folding shufps op.
2990 if (ISD::isNON_EXTLoad(V2))
2991 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002992
Nate Begeman5a5ca152009-04-29 05:20:52 +00002993 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Evan Cheng533a0aa2006-04-19 20:35:22 +00002995 if (NumElems != 2 && NumElems != 4)
2996 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002997 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002999 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003000 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003002 return false;
3003 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003004}
3005
Evan Cheng39623da2006-04-20 08:58:49 +00003006/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3007/// all the same.
3008static bool isSplatVector(SDNode *N) {
3009 if (N->getOpcode() != ISD::BUILD_VECTOR)
3010 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011
Dan Gohman475871a2008-07-27 21:46:04 +00003012 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003013 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3014 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003015 return false;
3016 return true;
3017}
3018
Evan Cheng213d2cf2007-05-17 18:45:50 +00003019/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003020/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003021/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003022static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue V1 = N->getOperand(0);
3024 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003025 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3026 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003028 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003030 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3031 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003032 if (Opc != ISD::BUILD_VECTOR ||
3033 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 return false;
3035 } else if (Idx >= 0) {
3036 unsigned Opc = V1.getOpcode();
3037 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3038 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003039 if (Opc != ISD::BUILD_VECTOR ||
3040 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003041 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003042 }
3043 }
3044 return true;
3045}
3046
3047/// getZeroVector - Returns a vector of specified type with all zero elements.
3048///
Owen Andersone50ed302009-08-10 22:56:29 +00003049static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003050 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003051 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003052
Chris Lattner8a594482007-11-25 00:24:49 +00003053 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3054 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003056 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3058 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003059 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3061 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003062 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3064 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003065 }
Dale Johannesenace16102009-02-03 19:33:06 +00003066 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003067}
3068
Chris Lattner8a594482007-11-25 00:24:49 +00003069/// getOnesVector - Returns a vector of specified type with all bits set.
3070///
Owen Andersone50ed302009-08-10 22:56:29 +00003071static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003072 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003073
Chris Lattner8a594482007-11-25 00:24:49 +00003074 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3075 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003076 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003077 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003078 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003079 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003080 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003081 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003082 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003083}
3084
3085
Evan Cheng39623da2006-04-20 08:58:49 +00003086/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3087/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003088static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003090 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003091
Evan Cheng39623da2006-04-20 08:58:49 +00003092 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 SmallVector<int, 8> MaskVec;
3094 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003095
Nate Begeman5a5ca152009-04-29 05:20:52 +00003096 for (unsigned i = 0; i != NumElems; ++i) {
3097 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 MaskVec[i] = NumElems;
3099 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003100 }
Evan Cheng39623da2006-04-20 08:58:49 +00003101 }
Evan Cheng39623da2006-04-20 08:58:49 +00003102 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3104 SVOp->getOperand(1), &MaskVec[0]);
3105 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003106}
3107
Evan Cheng017dcc62006-04-21 01:05:10 +00003108/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3109/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 SDValue V2) {
3112 unsigned NumElems = VT.getVectorNumElements();
3113 SmallVector<int, 8> Mask;
3114 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003115 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 Mask.push_back(i);
3117 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003118}
3119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003121static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 SDValue V2) {
3123 unsigned NumElems = VT.getVectorNumElements();
3124 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003125 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Mask.push_back(i);
3127 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003130}
3131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003133static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 SDValue V2) {
3135 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003136 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003138 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003139 Mask.push_back(i + Half);
3140 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003143}
3144
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003145/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003146static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 bool HasSSE2) {
3148 if (SV->getValueType(0).getVectorNumElements() <= 4)
3149 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003150
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003152 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 DebugLoc dl = SV->getDebugLoc();
3154 SDValue V1 = SV->getOperand(0);
3155 int NumElems = VT.getVectorNumElements();
3156 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003157
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 // unpack elements to the correct location
3159 while (NumElems > 4) {
3160 if (EltNo < NumElems/2) {
3161 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3162 } else {
3163 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3164 EltNo -= NumElems/2;
3165 }
3166 NumElems >>= 1;
3167 }
Eric Christopherfd179292009-08-27 18:07:15 +00003168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 // Perform the splat.
3170 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003171 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3173 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003174}
3175
Evan Chengba05f722006-04-21 23:03:30 +00003176/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003177/// vector of zero or undef vector. This produces a shuffle where the low
3178/// element of V2 is swizzled into the zero/undef vector, landing at element
3179/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003180static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003181 bool isZero, bool HasSSE2,
3182 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003183 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003184 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3186 unsigned NumElems = VT.getVectorNumElements();
3187 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003188 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 // If this is the insertion idx, put the low elt of V2 here.
3190 MaskVec.push_back(i == Idx ? NumElems : i);
3191 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003192}
3193
Evan Chengf26ffe92008-05-29 08:22:04 +00003194/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3195/// a shuffle that is zero.
3196static
Nate Begeman9008ca62009-04-27 18:41:29 +00003197unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3198 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003199 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003201 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 int Idx = SVOp->getMaskElt(Index);
3203 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003204 ++NumZeros;
3205 continue;
3206 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003208 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003209 ++NumZeros;
3210 else
3211 break;
3212 }
3213 return NumZeros;
3214}
3215
3216/// isVectorShift - Returns true if the shuffle can be implemented as a
3217/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003218/// FIXME: split into pslldqi, psrldqi, palignr variants.
3219static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003220 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003222
3223 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003225 if (!NumZeros) {
3226 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003228 if (!NumZeros)
3229 return false;
3230 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003231 bool SeenV1 = false;
3232 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 for (int i = NumZeros; i < NumElems; ++i) {
3234 int Val = isLeft ? (i - NumZeros) : i;
3235 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3236 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003237 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003239 SeenV1 = true;
3240 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003242 SeenV2 = true;
3243 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003245 return false;
3246 }
3247 if (SeenV1 && SeenV2)
3248 return false;
3249
Nate Begeman9008ca62009-04-27 18:41:29 +00003250 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003251 ShAmt = NumZeros;
3252 return true;
3253}
3254
3255
Evan Chengc78d3b42006-04-24 18:01:45 +00003256/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3257///
Dan Gohman475871a2008-07-27 21:46:04 +00003258static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003259 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003260 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003261 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003262 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003263
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003264 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003266 bool First = true;
3267 for (unsigned i = 0; i < 16; ++i) {
3268 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3269 if (ThisIsNonZero && First) {
3270 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003274 First = false;
3275 }
3276
3277 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003278 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003279 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3280 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003281 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 }
3284 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3286 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3287 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003288 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003290 } else
3291 ThisElt = LastElt;
3292
Gabor Greifba36cb52008-08-28 21:40:38 +00003293 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003295 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003296 }
3297 }
3298
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003300}
3301
Bill Wendlinga348c562007-03-22 18:42:45 +00003302/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003303///
Dan Gohman475871a2008-07-27 21:46:04 +00003304static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003305 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003306 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003307 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003308 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003309
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003310 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003311 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003312 bool First = true;
3313 for (unsigned i = 0; i < 8; ++i) {
3314 bool isNonZero = (NonZeros & (1 << i)) != 0;
3315 if (isNonZero) {
3316 if (First) {
3317 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003319 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003321 First = false;
3322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003323 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003325 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003326 }
3327 }
3328
3329 return V;
3330}
3331
Evan Chengf26ffe92008-05-29 08:22:04 +00003332/// getVShift - Return a vector logical shift node.
3333///
Owen Andersone50ed302009-08-10 22:56:29 +00003334static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 unsigned NumBits, SelectionDAG &DAG,
3336 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003337 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003339 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003340 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3341 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3342 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003343 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003344}
3345
Dan Gohman475871a2008-07-27 21:46:04 +00003346SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003347X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3348 SelectionDAG &DAG) {
3349
3350 // Check if the scalar load can be widened into a vector load. And if
3351 // the address is "base + cst" see if the cst can be "absorbed" into
3352 // the shuffle mask.
3353 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3354 SDValue Ptr = LD->getBasePtr();
3355 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3356 return SDValue();
3357 EVT PVT = LD->getValueType(0);
3358 if (PVT != MVT::i32 && PVT != MVT::f32)
3359 return SDValue();
3360
3361 int FI = -1;
3362 int64_t Offset = 0;
3363 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3364 FI = FINode->getIndex();
3365 Offset = 0;
3366 } else if (Ptr.getOpcode() == ISD::ADD &&
3367 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3368 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3369 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3370 Offset = Ptr.getConstantOperandVal(1);
3371 Ptr = Ptr.getOperand(0);
3372 } else {
3373 return SDValue();
3374 }
3375
3376 SDValue Chain = LD->getChain();
3377 // Make sure the stack object alignment is at least 16.
3378 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3379 if (DAG.InferPtrAlignment(Ptr) < 16) {
3380 if (MFI->isFixedObjectIndex(FI)) {
3381 // Can't change the alignment. Reference stack + offset explicitly
3382 // if stack pointer is at least 16-byte aligned.
3383 unsigned StackAlign = Subtarget->getStackAlignment();
3384 if (StackAlign < 16)
3385 return SDValue();
3386 Offset = MFI->getObjectOffset(FI) + Offset;
3387 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
3388 getPointerTy());
3389 Ptr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
3390 DAG.getConstant(Offset & ~15, getPointerTy()));
3391 Offset %= 16;
3392 } else {
3393 MFI->setObjectAlignment(FI, 16);
3394 }
3395 }
3396
3397 // (Offset % 16) must be multiple of 4. Then address is then
3398 // Ptr + (Offset & ~15).
3399 if (Offset < 0)
3400 return SDValue();
3401 if ((Offset % 16) & 3)
3402 return SDValue();
3403 int64_t StartOffset = Offset & ~15;
3404 if (StartOffset)
3405 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3406 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3407
3408 int EltNo = (Offset - StartOffset) >> 2;
3409 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3410 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3411 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3412 // Canonicalize it to a v4i32 shuffle.
3413 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3414 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3415 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3416 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3417 }
3418
3419 return SDValue();
3420}
3421
3422SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003423X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003424 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003425 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003426 if (ISD::isBuildVectorAllZeros(Op.getNode())
3427 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003428 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3429 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3430 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003432 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433
Gabor Greifba36cb52008-08-28 21:40:38 +00003434 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003435 return getOnesVector(Op.getValueType(), DAG, dl);
3436 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003437 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003438
Owen Andersone50ed302009-08-10 22:56:29 +00003439 EVT VT = Op.getValueType();
3440 EVT ExtVT = VT.getVectorElementType();
3441 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003442
3443 unsigned NumElems = Op.getNumOperands();
3444 unsigned NumZero = 0;
3445 unsigned NumNonZero = 0;
3446 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003447 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003448 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003449 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003450 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003451 if (Elt.getOpcode() == ISD::UNDEF)
3452 continue;
3453 Values.insert(Elt);
3454 if (Elt.getOpcode() != ISD::Constant &&
3455 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003456 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003457 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003458 NumZero++;
3459 else {
3460 NonZeros |= (1 << i);
3461 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003462 }
3463 }
3464
Dan Gohman7f321562007-06-25 16:23:39 +00003465 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003466 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003467 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003468 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003469
Chris Lattner67f453a2008-03-09 05:42:06 +00003470 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003471 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003472 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003474
Chris Lattner62098042008-03-09 01:05:04 +00003475 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3476 // the value are obviously zero, truncate the value to i32 and do the
3477 // insertion that way. Only do this if the value is non-constant or if the
3478 // value is a constant being inserted into element 0. It is cheaper to do
3479 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003481 (!IsAllConstants || Idx == 0)) {
3482 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3483 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3485 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Chris Lattner62098042008-03-09 01:05:04 +00003487 // Truncate the value (which may itself be a constant) to i32, and
3488 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003490 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003491 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3492 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003493
Chris Lattner62098042008-03-09 01:05:04 +00003494 // Now we have our 32-bit value zero extended in the low element of
3495 // a vector. If Idx != 0, swizzle it into place.
3496 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 SmallVector<int, 4> Mask;
3498 Mask.push_back(Idx);
3499 for (unsigned i = 1; i != VecElts; ++i)
3500 Mask.push_back(i);
3501 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003502 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003503 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003504 }
Dale Johannesenace16102009-02-03 19:33:06 +00003505 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003506 }
3507 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Chris Lattner19f79692008-03-08 22:59:52 +00003509 // If we have a constant or non-constant insertion into the low element of
3510 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3511 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003512 // depending on what the source datatype is.
3513 if (Idx == 0) {
3514 if (NumZero == 0) {
3515 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3517 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003518 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3519 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3520 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3521 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3523 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3524 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003525 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3526 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3527 Subtarget->hasSSE2(), DAG);
3528 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3529 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003530 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003531
3532 // Is it a vector logical left shift?
3533 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003534 X86::isZeroNode(Op.getOperand(0)) &&
3535 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003536 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003537 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003538 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003539 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003540 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003542
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003543 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003544 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003545
Chris Lattner19f79692008-03-08 22:59:52 +00003546 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3547 // is a non-constant being inserted into an element other than the low one,
3548 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3549 // movd/movss) to move this into the low element, then shuffle it into
3550 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003551 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003552 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Evan Cheng0db9fe62006-04-25 20:13:52 +00003554 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003555 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3556 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003558 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 MaskVec.push_back(i == Idx ? 0 : 1);
3560 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003561 }
3562 }
3563
Chris Lattner67f453a2008-03-09 05:42:06 +00003564 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003565 if (Values.size() == 1) {
3566 if (EVTBits == 32) {
3567 // Instead of a shuffle like this:
3568 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3569 // Check if it's possible to issue this instead.
3570 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3571 unsigned Idx = CountTrailingZeros_32(NonZeros);
3572 SDValue Item = Op.getOperand(Idx);
3573 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3574 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3575 }
Dan Gohman475871a2008-07-27 21:46:04 +00003576 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003578
Dan Gohmana3941172007-07-24 22:55:08 +00003579 // A vector full of immediates; various special cases are already
3580 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003581 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003582 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003583
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003584 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003585 if (EVTBits == 64) {
3586 if (NumNonZero == 1) {
3587 // One half is zero or undef.
3588 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003589 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003590 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003591 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3592 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003593 }
Dan Gohman475871a2008-07-27 21:46:04 +00003594 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003595 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003596
3597 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003598 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003599 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003600 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003601 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003602 }
3603
Bill Wendling826f36f2007-03-28 00:57:11 +00003604 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003605 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003606 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003607 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003608 }
3609
3610 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003612 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613 if (NumElems == 4 && NumZero > 0) {
3614 for (unsigned i = 0; i < 4; ++i) {
3615 bool isZero = !(NonZeros & (1 << i));
3616 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003617 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003618 else
Dale Johannesenace16102009-02-03 19:33:06 +00003619 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003620 }
3621
3622 for (unsigned i = 0; i < 2; ++i) {
3623 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3624 default: break;
3625 case 0:
3626 V[i] = V[i*2]; // Must be a zero vector.
3627 break;
3628 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003630 break;
3631 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003633 break;
3634 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003636 break;
3637 }
3638 }
3639
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003641 bool Reverse = (NonZeros & 0x3) == 2;
3642 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003644 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3645 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3647 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003648 }
3649
3650 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3652 // values to be inserted is equal to the number of elements, in which case
3653 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003654 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003656 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 getSubtarget()->hasSSE41()) {
3658 V[0] = DAG.getUNDEF(VT);
3659 for (unsigned i = 0; i < NumElems; ++i)
3660 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3661 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3662 Op.getOperand(i), DAG.getIntPtrConstant(i));
3663 return V[0];
3664 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003665 // Expand into a number of unpckl*.
3666 // e.g. for v4f32
3667 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3668 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3669 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003670 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003671 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003672 NumElems >>= 1;
3673 while (NumElems != 0) {
3674 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003675 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003676 NumElems >>= 1;
3677 }
3678 return V[0];
3679 }
3680
Dan Gohman475871a2008-07-27 21:46:04 +00003681 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003682}
3683
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684// v8i16 shuffles - Prefer shuffles in the following order:
3685// 1. [all] pshuflw, pshufhw, optional move
3686// 2. [ssse3] 1 x pshufb
3687// 3. [ssse3] 2 x pshufb + 1 x por
3688// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003689static
Nate Begeman9008ca62009-04-27 18:41:29 +00003690SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3691 SelectionDAG &DAG, X86TargetLowering &TLI) {
3692 SDValue V1 = SVOp->getOperand(0);
3693 SDValue V2 = SVOp->getOperand(1);
3694 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003696
Nate Begemanb9a47b82009-02-23 08:49:38 +00003697 // Determine if more than 1 of the words in each of the low and high quadwords
3698 // of the result come from the same quadword of one of the two inputs. Undef
3699 // mask values count as coming from any quadword, for better codegen.
3700 SmallVector<unsigned, 4> LoQuad(4);
3701 SmallVector<unsigned, 4> HiQuad(4);
3702 BitVector InputQuads(4);
3703 for (unsigned i = 0; i < 8; ++i) {
3704 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003705 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 MaskVals.push_back(EltIdx);
3707 if (EltIdx < 0) {
3708 ++Quad[0];
3709 ++Quad[1];
3710 ++Quad[2];
3711 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003712 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003713 }
3714 ++Quad[EltIdx / 4];
3715 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003716 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003717
Nate Begemanb9a47b82009-02-23 08:49:38 +00003718 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003719 unsigned MaxQuad = 1;
3720 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003721 if (LoQuad[i] > MaxQuad) {
3722 BestLoQuad = i;
3723 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003724 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003725 }
3726
Nate Begemanb9a47b82009-02-23 08:49:38 +00003727 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003728 MaxQuad = 1;
3729 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003730 if (HiQuad[i] > MaxQuad) {
3731 BestHiQuad = i;
3732 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003733 }
3734 }
3735
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003737 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003738 // single pshufb instruction is necessary. If There are more than 2 input
3739 // quads, disable the next transformation since it does not help SSSE3.
3740 bool V1Used = InputQuads[0] || InputQuads[1];
3741 bool V2Used = InputQuads[2] || InputQuads[3];
3742 if (TLI.getSubtarget()->hasSSSE3()) {
3743 if (InputQuads.count() == 2 && V1Used && V2Used) {
3744 BestLoQuad = InputQuads.find_first();
3745 BestHiQuad = InputQuads.find_next(BestLoQuad);
3746 }
3747 if (InputQuads.count() > 2) {
3748 BestLoQuad = -1;
3749 BestHiQuad = -1;
3750 }
3751 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003752
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3754 // the shuffle mask. If a quad is scored as -1, that means that it contains
3755 // words from all 4 input quadwords.
3756 SDValue NewV;
3757 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 SmallVector<int, 8> MaskV;
3759 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3760 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003761 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3763 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3764 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003765
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3767 // source words for the shuffle, to aid later transformations.
3768 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003769 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003770 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003771 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003772 if (idx != (int)i)
3773 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003775 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 AllWordsInNewV = false;
3777 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003778 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003779
Nate Begemanb9a47b82009-02-23 08:49:38 +00003780 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3781 if (AllWordsInNewV) {
3782 for (int i = 0; i != 8; ++i) {
3783 int idx = MaskVals[i];
3784 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003785 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003786 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 if ((idx != i) && idx < 4)
3788 pshufhw = false;
3789 if ((idx != i) && idx > 3)
3790 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003791 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003792 V1 = NewV;
3793 V2Used = false;
3794 BestLoQuad = 0;
3795 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003796 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003797
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3799 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003800 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003801 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003803 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003804 }
Eric Christopherfd179292009-08-27 18:07:15 +00003805
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 // If we have SSSE3, and all words of the result are from 1 input vector,
3807 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3808 // is present, fall back to case 4.
3809 if (TLI.getSubtarget()->hasSSSE3()) {
3810 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003811
Nate Begemanb9a47b82009-02-23 08:49:38 +00003812 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003813 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003814 // mask, and elements that come from V1 in the V2 mask, so that the two
3815 // results can be OR'd together.
3816 bool TwoInputs = V1Used && V2Used;
3817 for (unsigned i = 0; i != 8; ++i) {
3818 int EltIdx = MaskVals[i] * 2;
3819 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3821 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003822 continue;
3823 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3825 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003826 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003828 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003829 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003831 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003833
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 // Calculate the shuffle mask for the second input, shuffle it, and
3835 // OR it with the first shuffled input.
3836 pshufbMask.clear();
3837 for (unsigned i = 0; i != 8; ++i) {
3838 int EltIdx = MaskVals[i] * 2;
3839 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3841 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003842 continue;
3843 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3845 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003846 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003848 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003849 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 MVT::v16i8, &pshufbMask[0], 16));
3851 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3852 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003853 }
3854
3855 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3856 // and update MaskVals with new element order.
3857 BitVector InOrder(8);
3858 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003859 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 for (int i = 0; i != 4; ++i) {
3861 int idx = MaskVals[i];
3862 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003864 InOrder.set(i);
3865 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003866 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003867 InOrder.set(i);
3868 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 }
3871 }
3872 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 }
Eric Christopherfd179292009-08-27 18:07:15 +00003877
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3879 // and update MaskVals with the new element order.
3880 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003881 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003882 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003884 for (unsigned i = 4; i != 8; ++i) {
3885 int idx = MaskVals[i];
3886 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 InOrder.set(i);
3889 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003891 InOrder.set(i);
3892 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 }
3895 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 }
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Nate Begemanb9a47b82009-02-23 08:49:38 +00003900 // In case BestHi & BestLo were both -1, which means each quadword has a word
3901 // from each of the four input quadwords, calculate the InOrder bitvector now
3902 // before falling through to the insert/extract cleanup.
3903 if (BestLoQuad == -1 && BestHiQuad == -1) {
3904 NewV = V1;
3905 for (int i = 0; i != 8; ++i)
3906 if (MaskVals[i] < 0 || MaskVals[i] == i)
3907 InOrder.set(i);
3908 }
Eric Christopherfd179292009-08-27 18:07:15 +00003909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 // The other elements are put in the right place using pextrw and pinsrw.
3911 for (unsigned i = 0; i != 8; ++i) {
3912 if (InOrder[i])
3913 continue;
3914 int EltIdx = MaskVals[i];
3915 if (EltIdx < 0)
3916 continue;
3917 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003923 DAG.getIntPtrConstant(i));
3924 }
3925 return NewV;
3926}
3927
3928// v16i8 shuffles - Prefer shuffles in the following order:
3929// 1. [ssse3] 1 x pshufb
3930// 2. [ssse3] 2 x pshufb + 1 x por
3931// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3932static
Nate Begeman9008ca62009-04-27 18:41:29 +00003933SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3934 SelectionDAG &DAG, X86TargetLowering &TLI) {
3935 SDValue V1 = SVOp->getOperand(0);
3936 SDValue V2 = SVOp->getOperand(1);
3937 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003938 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003939 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003940
Nate Begemanb9a47b82009-02-23 08:49:38 +00003941 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003942 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 // present, fall back to case 3.
3944 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3945 bool V1Only = true;
3946 bool V2Only = true;
3947 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 if (EltIdx < 0)
3950 continue;
3951 if (EltIdx < 16)
3952 V2Only = false;
3953 else
3954 V1Only = false;
3955 }
Eric Christopherfd179292009-08-27 18:07:15 +00003956
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3958 if (TLI.getSubtarget()->hasSSSE3()) {
3959 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003960
Nate Begemanb9a47b82009-02-23 08:49:38 +00003961 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003962 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003963 //
3964 // Otherwise, we have elements from both input vectors, and must zero out
3965 // elements that come from V2 in the first mask, and V1 in the second mask
3966 // so that we can OR them together.
3967 bool TwoInputs = !(V1Only || V2Only);
3968 for (unsigned i = 0; i != 16; ++i) {
3969 int EltIdx = MaskVals[i];
3970 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 continue;
3973 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003975 }
3976 // If all the elements are from V2, assign it to V1 and return after
3977 // building the first pshufb.
3978 if (V2Only)
3979 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003981 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 if (!TwoInputs)
3984 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003985
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 // Calculate the shuffle mask for the second input, shuffle it, and
3987 // OR it with the first shuffled input.
3988 pshufbMask.clear();
3989 for (unsigned i = 0; i != 16; ++i) {
3990 int EltIdx = MaskVals[i];
3991 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993 continue;
3994 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003996 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003998 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 MVT::v16i8, &pshufbMask[0], 16));
4000 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004001 }
Eric Christopherfd179292009-08-27 18:07:15 +00004002
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 // No SSSE3 - Calculate in place words and then fix all out of place words
4004 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4005 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4007 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004008 SDValue NewV = V2Only ? V2 : V1;
4009 for (int i = 0; i != 8; ++i) {
4010 int Elt0 = MaskVals[i*2];
4011 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004012
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 // This word of the result is all undef, skip it.
4014 if (Elt0 < 0 && Elt1 < 0)
4015 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004016
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 // This word of the result is already in the correct place, skip it.
4018 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4019 continue;
4020 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4021 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004022
Nate Begemanb9a47b82009-02-23 08:49:38 +00004023 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4024 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4025 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004026
4027 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4028 // using a single extract together, load it and store it.
4029 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004031 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004033 DAG.getIntPtrConstant(i));
4034 continue;
4035 }
4036
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004038 // source byte is not also odd, shift the extracted word left 8 bits
4039 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 DAG.getIntPtrConstant(Elt1 / 2));
4043 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004045 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004046 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4048 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004049 }
4050 // If Elt0 is defined, extract it from the appropriate source. If the
4051 // source byte is not also even, shift the extracted word right 8 bits. If
4052 // Elt1 was also defined, OR the extracted values together before
4053 // inserting them in the result.
4054 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4057 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004060 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4062 DAG.getConstant(0x00FF, MVT::i16));
4063 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004064 : InsElt0;
4065 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 DAG.getIntPtrConstant(i));
4068 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004070}
4071
Evan Cheng7a831ce2007-12-15 03:00:47 +00004072/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4073/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4074/// done when every pair / quad of shuffle mask elements point to elements in
4075/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004076/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4077static
Nate Begeman9008ca62009-04-27 18:41:29 +00004078SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4079 SelectionDAG &DAG,
4080 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004081 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SDValue V1 = SVOp->getOperand(0);
4083 SDValue V2 = SVOp->getOperand(1);
4084 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004085 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004087 EVT MaskEltVT = MaskVT.getVectorElementType();
4088 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004090 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004091 case MVT::v4f32: NewVT = MVT::v2f64; break;
4092 case MVT::v4i32: NewVT = MVT::v2i64; break;
4093 case MVT::v8i16: NewVT = MVT::v4i32; break;
4094 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004095 }
4096
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004097 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004098 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004100 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 int Scale = NumElems / NewWidth;
4104 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004105 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 int StartIdx = -1;
4107 for (int j = 0; j < Scale; ++j) {
4108 int EltIdx = SVOp->getMaskElt(i+j);
4109 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004110 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004112 StartIdx = EltIdx - (EltIdx % Scale);
4113 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004114 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 if (StartIdx == -1)
4117 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004118 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004120 }
4121
Dale Johannesenace16102009-02-03 19:33:06 +00004122 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4123 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004125}
4126
Evan Chengd880b972008-05-09 21:53:03 +00004127/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004128///
Owen Andersone50ed302009-08-10 22:56:29 +00004129static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 SDValue SrcOp, SelectionDAG &DAG,
4131 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004133 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004134 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004135 LD = dyn_cast<LoadSDNode>(SrcOp);
4136 if (!LD) {
4137 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4138 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004139 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4140 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004141 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4142 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004143 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004144 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004146 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4147 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4148 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4149 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004150 SrcOp.getOperand(0)
4151 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004152 }
4153 }
4154 }
4155
Dale Johannesenace16102009-02-03 19:33:06 +00004156 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4157 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004158 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004159 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004160}
4161
Evan Chengace3c172008-07-22 21:13:36 +00004162/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4163/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004164static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004165LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4166 SDValue V1 = SVOp->getOperand(0);
4167 SDValue V2 = SVOp->getOperand(1);
4168 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004169 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004170
Evan Chengace3c172008-07-22 21:13:36 +00004171 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004172 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 SmallVector<int, 8> Mask1(4U, -1);
4174 SmallVector<int, 8> PermMask;
4175 SVOp->getMask(PermMask);
4176
Evan Chengace3c172008-07-22 21:13:36 +00004177 unsigned NumHi = 0;
4178 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004179 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 int Idx = PermMask[i];
4181 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004182 Locs[i] = std::make_pair(-1, -1);
4183 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4185 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004186 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004188 NumLo++;
4189 } else {
4190 Locs[i] = std::make_pair(1, NumHi);
4191 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004193 NumHi++;
4194 }
4195 }
4196 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004197
Evan Chengace3c172008-07-22 21:13:36 +00004198 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004199 // If no more than two elements come from either vector. This can be
4200 // implemented with two shuffles. First shuffle gather the elements.
4201 // The second shuffle, which takes the first shuffle as both of its
4202 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004204
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004206
Evan Chengace3c172008-07-22 21:13:36 +00004207 for (unsigned i = 0; i != 4; ++i) {
4208 if (Locs[i].first == -1)
4209 continue;
4210 else {
4211 unsigned Idx = (i < 2) ? 0 : 4;
4212 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004214 }
4215 }
4216
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004218 } else if (NumLo == 3 || NumHi == 3) {
4219 // Otherwise, we must have three elements from one vector, call it X, and
4220 // one element from the other, call it Y. First, use a shufps to build an
4221 // intermediate vector with the one element from Y and the element from X
4222 // that will be in the same half in the final destination (the indexes don't
4223 // matter). Then, use a shufps to build the final vector, taking the half
4224 // containing the element from Y from the intermediate, and the other half
4225 // from X.
4226 if (NumHi == 3) {
4227 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004229 std::swap(V1, V2);
4230 }
4231
4232 // Find the element from V2.
4233 unsigned HiIndex;
4234 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 int Val = PermMask[HiIndex];
4236 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004237 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004238 if (Val >= 4)
4239 break;
4240 }
4241
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 Mask1[0] = PermMask[HiIndex];
4243 Mask1[1] = -1;
4244 Mask1[2] = PermMask[HiIndex^1];
4245 Mask1[3] = -1;
4246 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004247
4248 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 Mask1[0] = PermMask[0];
4250 Mask1[1] = PermMask[1];
4251 Mask1[2] = HiIndex & 1 ? 6 : 4;
4252 Mask1[3] = HiIndex & 1 ? 4 : 6;
4253 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004254 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004255 Mask1[0] = HiIndex & 1 ? 2 : 0;
4256 Mask1[1] = HiIndex & 1 ? 0 : 2;
4257 Mask1[2] = PermMask[2];
4258 Mask1[3] = PermMask[3];
4259 if (Mask1[2] >= 0)
4260 Mask1[2] += 4;
4261 if (Mask1[3] >= 0)
4262 Mask1[3] += 4;
4263 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004264 }
Evan Chengace3c172008-07-22 21:13:36 +00004265 }
4266
4267 // Break it into (shuffle shuffle_hi, shuffle_lo).
4268 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 SmallVector<int,8> LoMask(4U, -1);
4270 SmallVector<int,8> HiMask(4U, -1);
4271
4272 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004273 unsigned MaskIdx = 0;
4274 unsigned LoIdx = 0;
4275 unsigned HiIdx = 2;
4276 for (unsigned i = 0; i != 4; ++i) {
4277 if (i == 2) {
4278 MaskPtr = &HiMask;
4279 MaskIdx = 1;
4280 LoIdx = 0;
4281 HiIdx = 2;
4282 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 int Idx = PermMask[i];
4284 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004285 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004287 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004289 LoIdx++;
4290 } else {
4291 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004293 HiIdx++;
4294 }
4295 }
4296
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4298 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4299 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004300 for (unsigned i = 0; i != 4; ++i) {
4301 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004303 } else {
4304 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004306 }
4307 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004309}
4310
Dan Gohman475871a2008-07-27 21:46:04 +00004311SDValue
4312X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004314 SDValue V1 = Op.getOperand(0);
4315 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004317 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004319 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004320 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4321 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004322 bool V1IsSplat = false;
4323 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004326 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004327
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 // Promote splats to v4f32.
4329 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004330 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 return Op;
4332 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 }
4334
Evan Cheng7a831ce2007-12-15 03:00:47 +00004335 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4336 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004339 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004340 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004341 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004343 // FIXME: Figure out a cleaner way to do this.
4344 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004345 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004347 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4349 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4350 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004351 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004352 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4354 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004355 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004357 }
4358 }
Eric Christopherfd179292009-08-27 18:07:15 +00004359
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 if (X86::isPSHUFDMask(SVOp))
4361 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004362
Evan Chengf26ffe92008-05-29 08:22:04 +00004363 // Check if this can be converted into a logical shift.
4364 bool isLeft = false;
4365 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004366 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004368 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004369 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004370 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004371 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004372 EVT EltVT = VT.getVectorElementType();
4373 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004374 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004375 }
Eric Christopherfd179292009-08-27 18:07:15 +00004376
Nate Begeman9008ca62009-04-27 18:41:29 +00004377 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004378 if (V1IsUndef)
4379 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004380 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004381 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004382 if (!isMMX)
4383 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004384 }
Eric Christopherfd179292009-08-27 18:07:15 +00004385
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 // FIXME: fold these into legal mask.
4387 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4388 X86::isMOVSLDUPMask(SVOp) ||
4389 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004390 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004391 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004392 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004393
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 if (ShouldXformToMOVHLPS(SVOp) ||
4395 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4396 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004397
Evan Chengf26ffe92008-05-29 08:22:04 +00004398 if (isShift) {
4399 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004400 EVT EltVT = VT.getVectorElementType();
4401 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004402 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004403 }
Eric Christopherfd179292009-08-27 18:07:15 +00004404
Evan Cheng9eca5e82006-10-25 21:49:50 +00004405 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004406 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4407 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004408 V1IsSplat = isSplatVector(V1.getNode());
4409 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004410
Chris Lattner8a594482007-11-25 00:24:49 +00004411 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004412 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004413 Op = CommuteVectorShuffle(SVOp, DAG);
4414 SVOp = cast<ShuffleVectorSDNode>(Op);
4415 V1 = SVOp->getOperand(0);
4416 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004417 std::swap(V1IsSplat, V2IsSplat);
4418 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004419 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004420 }
4421
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4423 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004424 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004425 return V1;
4426 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4427 // the instruction selector will not match, so get a canonical MOVL with
4428 // swapped operands to undo the commute.
4429 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004430 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4433 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4434 X86::isUNPCKLMask(SVOp) ||
4435 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004436 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004437
Evan Cheng9bbbb982006-10-25 20:48:19 +00004438 if (V2IsSplat) {
4439 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004440 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004441 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 SDValue NewMask = NormalizeMask(SVOp, DAG);
4443 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4444 if (NSVOp != SVOp) {
4445 if (X86::isUNPCKLMask(NSVOp, true)) {
4446 return NewMask;
4447 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4448 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 }
4450 }
4451 }
4452
Evan Cheng9eca5e82006-10-25 21:49:50 +00004453 if (Commuted) {
4454 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 // FIXME: this seems wrong.
4456 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4457 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4458 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4459 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4460 X86::isUNPCKLMask(NewSVOp) ||
4461 X86::isUNPCKHMask(NewSVOp))
4462 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004463 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004464
Nate Begemanb9a47b82009-02-23 08:49:38 +00004465 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004466
4467 // Normalize the node to match x86 shuffle ops if needed
4468 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4469 return CommuteVectorShuffle(SVOp, DAG);
4470
4471 // Check for legal shuffle and return?
4472 SmallVector<int, 16> PermMask;
4473 SVOp->getMask(PermMask);
4474 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004475 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004476
Evan Cheng14b32e12007-12-11 01:46:18 +00004477 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004480 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004481 return NewOp;
4482 }
4483
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004486 if (NewOp.getNode())
4487 return NewOp;
4488 }
Eric Christopherfd179292009-08-27 18:07:15 +00004489
Evan Chengace3c172008-07-22 21:13:36 +00004490 // Handle all 4 wide cases with a number of shuffles except for MMX.
4491 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004493
Dan Gohman475871a2008-07-27 21:46:04 +00004494 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004495}
4496
Dan Gohman475871a2008-07-27 21:46:04 +00004497SDValue
4498X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004499 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004500 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004501 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004502 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004503 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004504 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004505 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004506 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004507 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004508 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004509 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4510 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4511 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4513 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004514 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004515 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004516 Op.getOperand(0)),
4517 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004519 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004520 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004521 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004522 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004524 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4525 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004526 // result has a single use which is a store or a bitcast to i32. And in
4527 // the case of a store, it's not worth it if the index is a constant 0,
4528 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004529 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004530 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004531 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004532 if ((User->getOpcode() != ISD::STORE ||
4533 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4534 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004535 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004536 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004537 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4539 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004540 Op.getOperand(0)),
4541 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4543 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004544 // ExtractPS works with constant index.
4545 if (isa<ConstantSDNode>(Op.getOperand(1)))
4546 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004547 }
Dan Gohman475871a2008-07-27 21:46:04 +00004548 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004549}
4550
4551
Dan Gohman475871a2008-07-27 21:46:04 +00004552SDValue
4553X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004554 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004555 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004556
Evan Cheng62a3f152008-03-24 21:52:23 +00004557 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004558 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004559 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004560 return Res;
4561 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004562
Owen Andersone50ed302009-08-10 22:56:29 +00004563 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004564 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004566 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004568 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004569 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4571 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004572 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004574 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004575 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004576 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4577 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004578 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004579 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004581 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004582 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004583 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584 if (Idx == 0)
4585 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004586
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004589 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004590 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004592 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004593 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004594 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004595 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4596 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4597 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004598 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004599 if (Idx == 0)
4600 return Op;
4601
4602 // UNPCKHPD the element to the lowest double word, then movsd.
4603 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4604 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004606 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004607 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004608 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004609 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004610 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004611 }
4612
Dan Gohman475871a2008-07-27 21:46:04 +00004613 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004614}
4615
Dan Gohman475871a2008-07-27 21:46:04 +00004616SDValue
4617X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004618 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004619 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004620 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004621
Dan Gohman475871a2008-07-27 21:46:04 +00004622 SDValue N0 = Op.getOperand(0);
4623 SDValue N1 = Op.getOperand(1);
4624 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004625
Dan Gohman8a55ce42009-09-23 21:02:20 +00004626 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004627 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004628 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4629 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004630 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4631 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 if (N1.getValueType() != MVT::i32)
4633 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4634 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004635 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004636 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004637 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004638 // Bits [7:6] of the constant are the source select. This will always be
4639 // zero here. The DAG Combiner may combine an extract_elt index into these
4640 // bits. For example (insert (extract, 3), 2) could be matched by putting
4641 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004642 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004643 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004644 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004645 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004646 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004647 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004649 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004650 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004651 // PINSR* works with constant index.
4652 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004653 }
Dan Gohman475871a2008-07-27 21:46:04 +00004654 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004655}
4656
Dan Gohman475871a2008-07-27 21:46:04 +00004657SDValue
4658X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004659 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004660 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004661
4662 if (Subtarget->hasSSE41())
4663 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4664
Dan Gohman8a55ce42009-09-23 21:02:20 +00004665 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004666 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004667
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004668 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004669 SDValue N0 = Op.getOperand(0);
4670 SDValue N1 = Op.getOperand(1);
4671 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004672
Dan Gohman8a55ce42009-09-23 21:02:20 +00004673 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004674 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4675 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (N1.getValueType() != MVT::i32)
4677 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4678 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004679 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004680 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004681 }
Dan Gohman475871a2008-07-27 21:46:04 +00004682 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004683}
4684
Dan Gohman475871a2008-07-27 21:46:04 +00004685SDValue
4686X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004687 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (Op.getValueType() == MVT::v2f32)
4689 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4690 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4691 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004692 Op.getOperand(0))));
4693
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4695 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004696
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4698 EVT VT = MVT::v2i32;
4699 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004700 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004701 case MVT::v16i8:
4702 case MVT::v8i16:
4703 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004704 break;
4705 }
Dale Johannesenace16102009-02-03 19:33:06 +00004706 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4707 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708}
4709
Bill Wendling056292f2008-09-16 21:48:12 +00004710// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4711// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4712// one of the above mentioned nodes. It has to be wrapped because otherwise
4713// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4714// be used to form addressing mode. These wrapped nodes will be selected
4715// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004716SDValue
4717X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004718 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004719
Chris Lattner41621a22009-06-26 19:22:52 +00004720 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4721 // global base reg.
4722 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004723 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004724 CodeModel::Model M = getTargetMachine().getCodeModel();
4725
Chris Lattner4f066492009-07-11 20:29:19 +00004726 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004727 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004728 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004729 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004730 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004731 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004732 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004733
Evan Cheng1606e8e2009-03-13 07:51:59 +00004734 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004735 CP->getAlignment(),
4736 CP->getOffset(), OpFlag);
4737 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004738 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004739 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004740 if (OpFlag) {
4741 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004742 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004743 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004744 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 }
4746
4747 return Result;
4748}
4749
Chris Lattner18c59872009-06-27 04:16:01 +00004750SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4751 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004752
Chris Lattner18c59872009-06-27 04:16:01 +00004753 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4754 // global base reg.
4755 unsigned char OpFlag = 0;
4756 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004757 CodeModel::Model M = getTargetMachine().getCodeModel();
4758
Chris Lattner4f066492009-07-11 20:29:19 +00004759 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004760 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004761 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004762 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004763 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004764 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004765 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004766
Chris Lattner18c59872009-06-27 04:16:01 +00004767 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4768 OpFlag);
4769 DebugLoc DL = JT->getDebugLoc();
4770 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004771
Chris Lattner18c59872009-06-27 04:16:01 +00004772 // With PIC, the address is actually $g + Offset.
4773 if (OpFlag) {
4774 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4775 DAG.getNode(X86ISD::GlobalBaseReg,
4776 DebugLoc::getUnknownLoc(), getPointerTy()),
4777 Result);
4778 }
Eric Christopherfd179292009-08-27 18:07:15 +00004779
Chris Lattner18c59872009-06-27 04:16:01 +00004780 return Result;
4781}
4782
4783SDValue
4784X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4785 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004786
Chris Lattner18c59872009-06-27 04:16:01 +00004787 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4788 // global base reg.
4789 unsigned char OpFlag = 0;
4790 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004791 CodeModel::Model M = getTargetMachine().getCodeModel();
4792
Chris Lattner4f066492009-07-11 20:29:19 +00004793 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004794 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004795 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004796 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004797 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004798 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004799 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004800
Chris Lattner18c59872009-06-27 04:16:01 +00004801 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004802
Chris Lattner18c59872009-06-27 04:16:01 +00004803 DebugLoc DL = Op.getDebugLoc();
4804 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004805
4806
Chris Lattner18c59872009-06-27 04:16:01 +00004807 // With PIC, the address is actually $g + Offset.
4808 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004809 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004810 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4811 DAG.getNode(X86ISD::GlobalBaseReg,
4812 DebugLoc::getUnknownLoc(),
4813 getPointerTy()),
4814 Result);
4815 }
Eric Christopherfd179292009-08-27 18:07:15 +00004816
Chris Lattner18c59872009-06-27 04:16:01 +00004817 return Result;
4818}
4819
Dan Gohman475871a2008-07-27 21:46:04 +00004820SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004821X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004822 // Create the TargetBlockAddressAddress node.
4823 unsigned char OpFlags =
4824 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004825 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004826 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4827 DebugLoc dl = Op.getDebugLoc();
4828 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4829 /*isTarget=*/true, OpFlags);
4830
Dan Gohmanf705adb2009-10-30 01:28:02 +00004831 if (Subtarget->isPICStyleRIPRel() &&
4832 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004833 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4834 else
4835 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004836
Dan Gohman29cbade2009-11-20 23:18:13 +00004837 // With PIC, the address is actually $g + Offset.
4838 if (isGlobalRelativeToPICBase(OpFlags)) {
4839 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4840 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4841 Result);
4842 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004843
4844 return Result;
4845}
4846
4847SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004848X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004849 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004850 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004851 // Create the TargetGlobalAddress node, folding in the constant
4852 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004853 unsigned char OpFlags =
4854 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004855 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004856 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004857 if (OpFlags == X86II::MO_NO_FLAG &&
4858 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004859 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004860 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004861 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004862 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004863 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004864 }
Eric Christopherfd179292009-08-27 18:07:15 +00004865
Chris Lattner4f066492009-07-11 20:29:19 +00004866 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004867 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004868 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4869 else
4870 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004871
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004872 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004873 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004874 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4875 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004876 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004878
Chris Lattner36c25012009-07-10 07:34:39 +00004879 // For globals that require a load from a stub to get the address, emit the
4880 // load.
4881 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004882 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004883 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004884
Dan Gohman6520e202008-10-18 02:06:02 +00004885 // If there was a non-zero offset that we didn't fold, create an explicit
4886 // addition for it.
4887 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004888 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004889 DAG.getConstant(Offset, getPointerTy()));
4890
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 return Result;
4892}
4893
Evan Chengda43bcf2008-09-24 00:05:32 +00004894SDValue
4895X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4896 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004897 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004898 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004899}
4900
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004901static SDValue
4902GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004903 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004904 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004905 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00004906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004907 DebugLoc dl = GA->getDebugLoc();
4908 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4909 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004910 GA->getOffset(),
4911 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004912 if (InFlag) {
4913 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004914 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004915 } else {
4916 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004917 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004918 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004919
4920 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4921 MFI->setHasCalls(true);
4922
Rafael Espindola15f1b662009-04-24 12:59:40 +00004923 SDValue Flag = Chain.getValue(1);
4924 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004925}
4926
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004927// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004928static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004929LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004930 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004931 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004932 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4933 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004934 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004935 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004936 PtrVT), InFlag);
4937 InFlag = Chain.getValue(1);
4938
Chris Lattnerb903bed2009-06-26 21:20:29 +00004939 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004940}
4941
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004942// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004943static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004944LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004945 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004946 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4947 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004948}
4949
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004950// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4951// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004952static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004953 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004954 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004955 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004956 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004957 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4958 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004959 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004961
4962 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4963 NULL, 0);
4964
Chris Lattnerb903bed2009-06-26 21:20:29 +00004965 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004966 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4967 // initialexec.
4968 unsigned WrapperKind = X86ISD::Wrapper;
4969 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004970 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004971 } else if (is64Bit) {
4972 assert(model == TLSModel::InitialExec);
4973 OperandFlags = X86II::MO_GOTTPOFF;
4974 WrapperKind = X86ISD::WrapperRIP;
4975 } else {
4976 assert(model == TLSModel::InitialExec);
4977 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004978 }
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004980 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4981 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004982 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004983 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004984 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004985
Rafael Espindola9a580232009-02-27 13:37:18 +00004986 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004987 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004988 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004989
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004990 // The address of the thread local variable is the add of the thread
4991 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004992 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004993}
4994
Dan Gohman475871a2008-07-27 21:46:04 +00004995SDValue
4996X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004997 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004998 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004999 assert(Subtarget->isTargetELF() &&
5000 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005001 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005002 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005003
Chris Lattnerb903bed2009-06-26 21:20:29 +00005004 // If GV is an alias then use the aliasee for determining
5005 // thread-localness.
5006 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5007 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005008
Chris Lattnerb903bed2009-06-26 21:20:29 +00005009 TLSModel::Model model = getTLSModel(GV,
5010 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005011
Chris Lattnerb903bed2009-06-26 21:20:29 +00005012 switch (model) {
5013 case TLSModel::GeneralDynamic:
5014 case TLSModel::LocalDynamic: // not implemented
5015 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005016 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005017 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005018
Chris Lattnerb903bed2009-06-26 21:20:29 +00005019 case TLSModel::InitialExec:
5020 case TLSModel::LocalExec:
5021 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5022 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005023 }
Eric Christopherfd179292009-08-27 18:07:15 +00005024
Torok Edwinc23197a2009-07-14 16:55:14 +00005025 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005026 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005027}
5028
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005030/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005031/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005032SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005033 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005034 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005035 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005036 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005037 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005038 SDValue ShOpLo = Op.getOperand(0);
5039 SDValue ShOpHi = Op.getOperand(1);
5040 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005041 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005043 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005044
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005046 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005047 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5048 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005049 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005050 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5051 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005052 }
Evan Chenge3413162006-01-09 18:33:28 +00005053
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5055 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005056 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005058
Dan Gohman475871a2008-07-27 21:46:04 +00005059 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005061 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5062 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005063
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005064 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005065 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5066 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005067 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005068 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5069 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005070 }
5071
Dan Gohman475871a2008-07-27 21:46:04 +00005072 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005073 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074}
Evan Chenga3195e82006-01-12 22:54:21 +00005075
Dan Gohman475871a2008-07-27 21:46:04 +00005076SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005077 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005078
5079 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005081 return Op;
5082 }
5083 return SDValue();
5084 }
5085
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005087 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005088
Eli Friedman36df4992009-05-27 00:47:34 +00005089 // These are really Legal; return the operand so the caller accepts it as
5090 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005092 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005094 Subtarget->is64Bit()) {
5095 return Op;
5096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005098 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005099 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005101 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005102 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005103 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005104 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005105 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005106 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5107}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108
Owen Andersone50ed302009-08-10 22:56:29 +00005109SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005110 SDValue StackSlot,
5111 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005112 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005113 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005114 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005115 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005116 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005118 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005120 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005121 Ops.push_back(Chain);
5122 Ops.push_back(StackSlot);
5123 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005124 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005125 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005126
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005127 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005128 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005129 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005130
5131 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5132 // shouldn't be necessary except that RFP cannot be live across
5133 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005134 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005135 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005136 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005138 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005139 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005140 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005141 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 Ops.push_back(DAG.getValueType(Op.getValueType()));
5143 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005144 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5145 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005146 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005147 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005148
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 return Result;
5150}
5151
Bill Wendling8b8a6362009-01-17 03:56:04 +00005152// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5153SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5154 // This algorithm is not obvious. Here it is in C code, more or less:
5155 /*
5156 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5157 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5158 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005159
Bill Wendling8b8a6362009-01-17 03:56:04 +00005160 // Copy ints to xmm registers.
5161 __m128i xh = _mm_cvtsi32_si128( hi );
5162 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005163
Bill Wendling8b8a6362009-01-17 03:56:04 +00005164 // Combine into low half of a single xmm register.
5165 __m128i x = _mm_unpacklo_epi32( xh, xl );
5166 __m128d d;
5167 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005168
Bill Wendling8b8a6362009-01-17 03:56:04 +00005169 // Merge in appropriate exponents to give the integer bits the right
5170 // magnitude.
5171 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005172
Bill Wendling8b8a6362009-01-17 03:56:04 +00005173 // Subtract away the biases to deal with the IEEE-754 double precision
5174 // implicit 1.
5175 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005176
Bill Wendling8b8a6362009-01-17 03:56:04 +00005177 // All conversions up to here are exact. The correctly rounded result is
5178 // calculated using the current rounding mode using the following
5179 // horizontal add.
5180 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5181 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5182 // store doesn't really need to be here (except
5183 // maybe to zero the other double)
5184 return sd;
5185 }
5186 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005187
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005188 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005189 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005190
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005191 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005192 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005193 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5194 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5195 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5196 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005197 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005198 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005199
Bill Wendling8b8a6362009-01-17 03:56:04 +00005200 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005201 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005202 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005203 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005204 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005205 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005206 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005207
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5209 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005210 Op.getOperand(0),
5211 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5213 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005214 Op.getOperand(0),
5215 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005216 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5217 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005218 PseudoSourceValue::getConstantPool(), 0,
5219 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5221 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5222 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005223 PseudoSourceValue::getConstantPool(), 0,
5224 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005226
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005227 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005228 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5230 DAG.getUNDEF(MVT::v2f64), ShufMask);
5231 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5232 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005233 DAG.getIntPtrConstant(0));
5234}
5235
Bill Wendling8b8a6362009-01-17 03:56:04 +00005236// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5237SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005238 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005239 // FP constant to bias correct the final result.
5240 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005242
5243 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5245 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005246 Op.getOperand(0),
5247 DAG.getIntPtrConstant(0)));
5248
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5250 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005251 DAG.getIntPtrConstant(0));
5252
5253 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5255 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005256 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 MVT::v2f64, Load)),
5258 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005259 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 MVT::v2f64, Bias)));
5261 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5262 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005263 DAG.getIntPtrConstant(0));
5264
5265 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005267
5268 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005269 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005270
Owen Anderson825b72b2009-08-11 20:47:22 +00005271 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005272 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005273 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005275 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005276 }
5277
5278 // Handle final rounding.
5279 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005280}
5281
5282SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005283 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005284 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005285
Evan Chenga06ec9e2009-01-19 08:08:22 +00005286 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5287 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5288 // the optimization here.
5289 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005290 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005291
Owen Andersone50ed302009-08-10 22:56:29 +00005292 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005294 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005295 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005296 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005297
Bill Wendling8b8a6362009-01-17 03:56:04 +00005298 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005300 return LowerUINT_TO_FP_i32(Op, DAG);
5301 }
5302
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005304
5305 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005307 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5308 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5309 getPointerTy(), StackSlot, WordOff);
5310 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5311 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005312 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005313 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005315}
5316
Dan Gohman475871a2008-07-27 21:46:04 +00005317std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005318FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005319 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005320
Owen Andersone50ed302009-08-10 22:56:29 +00005321 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005322
5323 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5325 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005326 }
5327
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5329 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005330 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005332 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005334 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005335 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005336 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005338 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005339 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005340
Evan Cheng87c89352007-10-15 20:11:21 +00005341 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5342 // stack slot.
5343 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005344 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005345 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005347
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005350 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005351 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5352 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5353 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005354 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005355
Dan Gohman475871a2008-07-27 21:46:04 +00005356 SDValue Chain = DAG.getEntryNode();
5357 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005358 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005360 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005361 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005363 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005364 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5365 };
Dale Johannesenace16102009-02-03 19:33:06 +00005366 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005368 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5370 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005371
Evan Cheng0db9fe62006-04-25 20:13:52 +00005372 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005375
Chris Lattner27a6c732007-11-24 07:07:01 +00005376 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377}
5378
Dan Gohman475871a2008-07-27 21:46:04 +00005379SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005380 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 if (Op.getValueType() == MVT::v2i32 &&
5382 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005383 return Op;
5384 }
5385 return SDValue();
5386 }
5387
Eli Friedman948e95a2009-05-23 09:59:16 +00005388 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005389 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005390 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5391 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005392
Chris Lattner27a6c732007-11-24 07:07:01 +00005393 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005394 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005395 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005396}
5397
Eli Friedman948e95a2009-05-23 09:59:16 +00005398SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5399 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5400 SDValue FIST = Vals.first, StackSlot = Vals.second;
5401 assert(FIST.getNode() && "Unexpected failure");
5402
5403 // Load the result.
5404 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5405 FIST, StackSlot, NULL, 0);
5406}
5407
Dan Gohman475871a2008-07-27 21:46:04 +00005408SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005409 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005410 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005411 EVT VT = Op.getValueType();
5412 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005413 if (VT.isVector())
5414 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005415 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005417 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005418 CV.push_back(C);
5419 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005421 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005422 CV.push_back(C);
5423 CV.push_back(C);
5424 CV.push_back(C);
5425 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005427 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005428 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005429 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005430 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005431 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005432 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005433}
5434
Dan Gohman475871a2008-07-27 21:46:04 +00005435SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005436 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005437 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005438 EVT VT = Op.getValueType();
5439 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005440 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005441 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005442 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005444 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005445 CV.push_back(C);
5446 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005447 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005448 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005449 CV.push_back(C);
5450 CV.push_back(C);
5451 CV.push_back(C);
5452 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005454 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005455 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005456 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005457 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005458 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005459 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005460 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5462 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005463 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005465 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005466 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005467 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005468}
5469
Dan Gohman475871a2008-07-27 21:46:04 +00005470SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005471 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue Op0 = Op.getOperand(0);
5473 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005474 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005475 EVT VT = Op.getValueType();
5476 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005477
5478 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005479 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005480 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005481 SrcVT = VT;
5482 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005483 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005484 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005485 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005486 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005487 }
5488
5489 // At this point the operands and the result should have the same
5490 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005491
Evan Cheng68c47cb2007-01-05 07:55:56 +00005492 // First get the sign bit of second operand.
5493 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005495 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5496 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005497 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005498 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5499 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5500 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5501 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005502 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005503 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005504 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005505 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005506 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005507 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005508 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005509
5510 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005511 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005512 // Op0 is MVT::f32, Op1 is MVT::f64.
5513 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5514 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5515 DAG.getConstant(32, MVT::i32));
5516 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5517 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005518 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005519 }
5520
Evan Cheng73d6cf12007-01-05 21:37:56 +00005521 // Clear first operand sign bit.
5522 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005524 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5525 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005526 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005527 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5528 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5529 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5530 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005531 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005532 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005533 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005534 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005535 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005536 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005537 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005538
5539 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005540 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005541}
5542
Dan Gohman076aee32009-03-04 19:44:21 +00005543/// Emit nodes that will be selected as "test Op0,Op0", or something
5544/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005545SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5546 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005547 DebugLoc dl = Op.getDebugLoc();
5548
Dan Gohman31125812009-03-07 01:58:32 +00005549 // CF and OF aren't always set the way we want. Determine which
5550 // of these we need.
5551 bool NeedCF = false;
5552 bool NeedOF = false;
5553 switch (X86CC) {
5554 case X86::COND_A: case X86::COND_AE:
5555 case X86::COND_B: case X86::COND_BE:
5556 NeedCF = true;
5557 break;
5558 case X86::COND_G: case X86::COND_GE:
5559 case X86::COND_L: case X86::COND_LE:
5560 case X86::COND_O: case X86::COND_NO:
5561 NeedOF = true;
5562 break;
5563 default: break;
5564 }
5565
Dan Gohman076aee32009-03-04 19:44:21 +00005566 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005567 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5568 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5569 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005570 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005571 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005572 switch (Op.getNode()->getOpcode()) {
5573 case ISD::ADD:
5574 // Due to an isel shortcoming, be conservative if this add is likely to
5575 // be selected as part of a load-modify-store instruction. When the root
5576 // node in a match is a store, isel doesn't know how to remap non-chain
5577 // non-flag uses of other nodes in the match, such as the ADD in this
5578 // case. This leads to the ADD being left around and reselected, with
5579 // the result being two adds in the output.
5580 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5581 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5582 if (UI->getOpcode() == ISD::STORE)
5583 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005584 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005585 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5586 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005587 if (C->getAPIntValue() == 1) {
5588 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005589 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005590 break;
5591 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005592 // An add of negative one (subtract of one) will be selected as a DEC.
5593 if (C->getAPIntValue().isAllOnesValue()) {
5594 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005595 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005596 break;
5597 }
5598 }
Dan Gohman076aee32009-03-04 19:44:21 +00005599 // Otherwise use a regular EFLAGS-setting add.
5600 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005601 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005602 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005603 case ISD::AND: {
5604 // If the primary and result isn't used, don't bother using X86ISD::AND,
5605 // because a TEST instruction will be better.
5606 bool NonFlagUse = false;
5607 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5608 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5609 if (UI->getOpcode() != ISD::BRCOND &&
5610 UI->getOpcode() != ISD::SELECT &&
5611 UI->getOpcode() != ISD::SETCC) {
5612 NonFlagUse = true;
5613 break;
5614 }
5615 if (!NonFlagUse)
5616 break;
5617 }
5618 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005619 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005620 case ISD::OR:
5621 case ISD::XOR:
5622 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005623 // likely to be selected as part of a load-modify-store instruction.
5624 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5625 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5626 if (UI->getOpcode() == ISD::STORE)
5627 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005628 // Otherwise use a regular EFLAGS-setting instruction.
5629 switch (Op.getNode()->getOpcode()) {
5630 case ISD::SUB: Opcode = X86ISD::SUB; break;
5631 case ISD::OR: Opcode = X86ISD::OR; break;
5632 case ISD::XOR: Opcode = X86ISD::XOR; break;
5633 case ISD::AND: Opcode = X86ISD::AND; break;
5634 default: llvm_unreachable("unexpected operator!");
5635 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005636 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005637 break;
5638 case X86ISD::ADD:
5639 case X86ISD::SUB:
5640 case X86ISD::INC:
5641 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005642 case X86ISD::OR:
5643 case X86ISD::XOR:
5644 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005645 return SDValue(Op.getNode(), 1);
5646 default:
5647 default_case:
5648 break;
5649 }
5650 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005652 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005653 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005654 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005655 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005656 DAG.ReplaceAllUsesWith(Op, New);
5657 return SDValue(New.getNode(), 1);
5658 }
5659 }
5660
5661 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005663 DAG.getConstant(0, Op.getValueType()));
5664}
5665
5666/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5667/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005668SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5669 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005670 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5671 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005672 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005673
5674 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005676}
5677
Dan Gohman475871a2008-07-27 21:46:04 +00005678SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue Op0 = Op.getOperand(0);
5681 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005682 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005683 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005684
Dan Gohmane5af2d32009-01-29 01:59:02 +00005685 // Lower (X & (1 << N)) == 0 to BT(X, N).
5686 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5687 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005688 if (Op0.getOpcode() == ISD::AND &&
5689 Op0.hasOneUse() &&
5690 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005691 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005692 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005693 SDValue LHS, RHS;
5694 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5695 if (ConstantSDNode *Op010C =
5696 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5697 if (Op010C->getZExtValue() == 1) {
5698 LHS = Op0.getOperand(0);
5699 RHS = Op0.getOperand(1).getOperand(1);
5700 }
5701 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5702 if (ConstantSDNode *Op000C =
5703 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5704 if (Op000C->getZExtValue() == 1) {
5705 LHS = Op0.getOperand(1);
5706 RHS = Op0.getOperand(0).getOperand(1);
5707 }
5708 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5709 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5710 SDValue AndLHS = Op0.getOperand(0);
5711 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5712 LHS = AndLHS.getOperand(0);
5713 RHS = AndLHS.getOperand(1);
5714 }
5715 }
Evan Cheng0488db92007-09-25 01:57:46 +00005716
Dan Gohmane5af2d32009-01-29 01:59:02 +00005717 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005718 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5719 // instruction. Since the shift amount is in-range-or-undefined, we know
5720 // that doing a bittest on the i16 value is ok. We extend to i32 because
5721 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005722 if (LHS.getValueType() == MVT::i8)
5723 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005724
5725 // If the operand types disagree, extend the shift amount to match. Since
5726 // BT ignores high bits (like shifts) we can use anyextend.
5727 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005728 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005729
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005731 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5733 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005734 }
5735 }
5736
5737 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5738 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005739 if (X86CC == X86::COND_INVALID)
5740 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005741
Dan Gohman31125812009-03-07 01:58:32 +00005742 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5744 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005745}
5746
Dan Gohman475871a2008-07-27 21:46:04 +00005747SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5748 SDValue Cond;
5749 SDValue Op0 = Op.getOperand(0);
5750 SDValue Op1 = Op.getOperand(1);
5751 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005752 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005753 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5754 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005755 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005756
5757 if (isFP) {
5758 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005759 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5761 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005762 bool Swap = false;
5763
5764 switch (SetCCOpcode) {
5765 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005766 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005767 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005768 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005769 case ISD::SETGT: Swap = true; // Fallthrough
5770 case ISD::SETLT:
5771 case ISD::SETOLT: SSECC = 1; break;
5772 case ISD::SETOGE:
5773 case ISD::SETGE: Swap = true; // Fallthrough
5774 case ISD::SETLE:
5775 case ISD::SETOLE: SSECC = 2; break;
5776 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005777 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005778 case ISD::SETNE: SSECC = 4; break;
5779 case ISD::SETULE: Swap = true;
5780 case ISD::SETUGE: SSECC = 5; break;
5781 case ISD::SETULT: Swap = true;
5782 case ISD::SETUGT: SSECC = 6; break;
5783 case ISD::SETO: SSECC = 7; break;
5784 }
5785 if (Swap)
5786 std::swap(Op0, Op1);
5787
Nate Begemanfb8ead02008-07-25 19:05:58 +00005788 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005789 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005790 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005791 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5793 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005794 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005795 }
5796 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005797 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5799 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005800 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005801 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005802 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005803 }
5804 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005806 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005807
Nate Begeman30a0de92008-07-17 16:51:19 +00005808 // We are handling one of the integer comparisons here. Since SSE only has
5809 // GT and EQ comparisons for integer, swapping operands and multiple
5810 // operations may be required for some comparisons.
5811 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5812 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005813
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005815 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 case MVT::v8i8:
5817 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5818 case MVT::v4i16:
5819 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5820 case MVT::v2i32:
5821 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5822 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005824
Nate Begeman30a0de92008-07-17 16:51:19 +00005825 switch (SetCCOpcode) {
5826 default: break;
5827 case ISD::SETNE: Invert = true;
5828 case ISD::SETEQ: Opc = EQOpc; break;
5829 case ISD::SETLT: Swap = true;
5830 case ISD::SETGT: Opc = GTOpc; break;
5831 case ISD::SETGE: Swap = true;
5832 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5833 case ISD::SETULT: Swap = true;
5834 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5835 case ISD::SETUGE: Swap = true;
5836 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5837 }
5838 if (Swap)
5839 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005840
Nate Begeman30a0de92008-07-17 16:51:19 +00005841 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5842 // bits of the inputs before performing those operations.
5843 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005844 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005845 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5846 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005847 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005848 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5849 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005850 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5851 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005852 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005853
Dale Johannesenace16102009-02-03 19:33:06 +00005854 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005855
5856 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005857 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005858 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005859
Nate Begeman30a0de92008-07-17 16:51:19 +00005860 return Result;
5861}
Evan Cheng0488db92007-09-25 01:57:46 +00005862
Evan Cheng370e5342008-12-03 08:38:43 +00005863// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005864static bool isX86LogicalCmp(SDValue Op) {
5865 unsigned Opc = Op.getNode()->getOpcode();
5866 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5867 return true;
5868 if (Op.getResNo() == 1 &&
5869 (Opc == X86ISD::ADD ||
5870 Opc == X86ISD::SUB ||
5871 Opc == X86ISD::SMUL ||
5872 Opc == X86ISD::UMUL ||
5873 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005874 Opc == X86ISD::DEC ||
5875 Opc == X86ISD::OR ||
5876 Opc == X86ISD::XOR ||
5877 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005878 return true;
5879
5880 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005881}
5882
Dan Gohman475871a2008-07-27 21:46:04 +00005883SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005884 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005885 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005886 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005887 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005888
Dan Gohman1a492952009-10-20 16:22:37 +00005889 if (Cond.getOpcode() == ISD::SETCC) {
5890 SDValue NewCond = LowerSETCC(Cond, DAG);
5891 if (NewCond.getNode())
5892 Cond = NewCond;
5893 }
Evan Cheng734503b2006-09-11 02:19:56 +00005894
Evan Cheng3f41d662007-10-08 22:16:29 +00005895 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5896 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005897 if (Cond.getOpcode() == X86ISD::SETCC) {
5898 CC = Cond.getOperand(0);
5899
Dan Gohman475871a2008-07-27 21:46:04 +00005900 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005901 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005902 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005903
Evan Cheng3f41d662007-10-08 22:16:29 +00005904 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005905 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005906 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005907 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005908
Chris Lattnerd1980a52009-03-12 06:52:53 +00005909 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5910 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005911 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005912 addTest = false;
5913 }
5914 }
5915
5916 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005918 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005919 }
5920
Owen Anderson825b72b2009-08-11 20:47:22 +00005921 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005922 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005923 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5924 // condition is true.
5925 Ops.push_back(Op.getOperand(2));
5926 Ops.push_back(Op.getOperand(1));
5927 Ops.push_back(CC);
5928 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005929 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005930}
5931
Evan Cheng370e5342008-12-03 08:38:43 +00005932// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5933// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5934// from the AND / OR.
5935static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5936 Opc = Op.getOpcode();
5937 if (Opc != ISD::OR && Opc != ISD::AND)
5938 return false;
5939 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5940 Op.getOperand(0).hasOneUse() &&
5941 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5942 Op.getOperand(1).hasOneUse());
5943}
5944
Evan Cheng961d6d42009-02-02 08:19:07 +00005945// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5946// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005947static bool isXor1OfSetCC(SDValue Op) {
5948 if (Op.getOpcode() != ISD::XOR)
5949 return false;
5950 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5951 if (N1C && N1C->getAPIntValue() == 1) {
5952 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5953 Op.getOperand(0).hasOneUse();
5954 }
5955 return false;
5956}
5957
Dan Gohman475871a2008-07-27 21:46:04 +00005958SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005959 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005960 SDValue Chain = Op.getOperand(0);
5961 SDValue Cond = Op.getOperand(1);
5962 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005963 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005964 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005965
Dan Gohman1a492952009-10-20 16:22:37 +00005966 if (Cond.getOpcode() == ISD::SETCC) {
5967 SDValue NewCond = LowerSETCC(Cond, DAG);
5968 if (NewCond.getNode())
5969 Cond = NewCond;
5970 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005971#if 0
5972 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005973 else if (Cond.getOpcode() == X86ISD::ADD ||
5974 Cond.getOpcode() == X86ISD::SUB ||
5975 Cond.getOpcode() == X86ISD::SMUL ||
5976 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005977 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005978#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005979
Evan Cheng3f41d662007-10-08 22:16:29 +00005980 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5981 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005982 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005983 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005984
Dan Gohman475871a2008-07-27 21:46:04 +00005985 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005986 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005987 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005988 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005989 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005990 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005991 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005992 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005993 default: break;
5994 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005995 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005996 // These can only come from an arithmetic instruction with overflow,
5997 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005998 Cond = Cond.getNode()->getOperand(1);
5999 addTest = false;
6000 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006001 }
Evan Cheng0488db92007-09-25 01:57:46 +00006002 }
Evan Cheng370e5342008-12-03 08:38:43 +00006003 } else {
6004 unsigned CondOpc;
6005 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6006 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006007 if (CondOpc == ISD::OR) {
6008 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6009 // two branches instead of an explicit OR instruction with a
6010 // separate test.
6011 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006012 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006013 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006014 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006015 Chain, Dest, CC, Cmp);
6016 CC = Cond.getOperand(1).getOperand(0);
6017 Cond = Cmp;
6018 addTest = false;
6019 }
6020 } else { // ISD::AND
6021 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6022 // two branches instead of an explicit AND instruction with a
6023 // separate test. However, we only do this if this block doesn't
6024 // have a fall-through edge, because this requires an explicit
6025 // jmp when the condition is false.
6026 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006027 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006028 Op.getNode()->hasOneUse()) {
6029 X86::CondCode CCode =
6030 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6031 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006032 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006033 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6034 // Look for an unconditional branch following this conditional branch.
6035 // We need this because we need to reverse the successors in order
6036 // to implement FCMP_OEQ.
6037 if (User.getOpcode() == ISD::BR) {
6038 SDValue FalseBB = User.getOperand(1);
6039 SDValue NewBR =
6040 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6041 assert(NewBR == User);
6042 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006043
Dale Johannesene4d209d2009-02-03 20:21:25 +00006044 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006045 Chain, Dest, CC, Cmp);
6046 X86::CondCode CCode =
6047 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6048 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006050 Cond = Cmp;
6051 addTest = false;
6052 }
6053 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006054 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006055 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6056 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6057 // It should be transformed during dag combiner except when the condition
6058 // is set by a arithmetics with overflow node.
6059 X86::CondCode CCode =
6060 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6061 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006062 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006063 Cond = Cond.getOperand(0).getOperand(1);
6064 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006065 }
Evan Cheng0488db92007-09-25 01:57:46 +00006066 }
6067
6068 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006070 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006071 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006072 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006073 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006074}
6075
Anton Korobeynikove060b532007-04-17 19:34:00 +00006076
6077// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6078// Calls to _alloca is needed to probe the stack when allocating more than 4k
6079// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6080// that the guard pages used by the OS virtual memory manager are allocated in
6081// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006082SDValue
6083X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006084 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006085 assert(Subtarget->isTargetCygMing() &&
6086 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006087 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006088
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006089 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue Chain = Op.getOperand(0);
6091 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006092 // FIXME: Ensure alignment here
6093
Dan Gohman475871a2008-07-27 21:46:04 +00006094 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006095
Owen Andersone50ed302009-08-10 22:56:29 +00006096 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006097 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006098
Chris Lattnere563bbc2008-10-11 22:08:30 +00006099 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006100
Dale Johannesendd64c412009-02-04 00:33:20 +00006101 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006102 Flag = Chain.getValue(1);
6103
Owen Anderson825b72b2009-08-11 20:47:22 +00006104 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006105 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006106 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006107 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006108 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006109 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006110 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006111 Flag = Chain.getValue(1);
6112
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006113 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006114 DAG.getIntPtrConstant(0, true),
6115 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006116 Flag);
6117
Dale Johannesendd64c412009-02-04 00:33:20 +00006118 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006119
Dan Gohman475871a2008-07-27 21:46:04 +00006120 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006121 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006122}
6123
Dan Gohman475871a2008-07-27 21:46:04 +00006124SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006125X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006126 SDValue Chain,
6127 SDValue Dst, SDValue Src,
6128 SDValue Size, unsigned Align,
6129 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006130 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006131 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006132
Bill Wendling6f287b22008-09-30 21:22:07 +00006133 // If not DWORD aligned or size is more than the threshold, call the library.
6134 // The libc version is likely to be faster for these cases. It can use the
6135 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006136 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006137 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006138 ConstantSize->getZExtValue() >
6139 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006140 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006141
6142 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006143 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006144
Bill Wendling6158d842008-10-01 00:59:58 +00006145 if (const char *bzeroEntry = V &&
6146 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006147 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006148 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006149 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006150 TargetLowering::ArgListEntry Entry;
6151 Entry.Node = Dst;
6152 Entry.Ty = IntPtrTy;
6153 Args.push_back(Entry);
6154 Entry.Node = Size;
6155 Args.push_back(Entry);
6156 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006157 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6158 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006159 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006160 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006161 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006162 }
6163
Dan Gohman707e0182008-04-12 04:36:06 +00006164 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006165 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006166 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006167
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006168 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006169 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006170 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006171 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006172 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006173 unsigned BytesLeft = 0;
6174 bool TwoRepStos = false;
6175 if (ValC) {
6176 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006177 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006178
Evan Cheng0db9fe62006-04-25 20:13:52 +00006179 // If the value is a constant, then we can potentially use larger sets.
6180 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006181 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006182 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006183 ValReg = X86::AX;
6184 Val = (Val << 8) | Val;
6185 break;
6186 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006188 ValReg = X86::EAX;
6189 Val = (Val << 8) | Val;
6190 Val = (Val << 16) | Val;
6191 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006192 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006193 ValReg = X86::RAX;
6194 Val = (Val << 32) | Val;
6195 }
6196 break;
6197 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006198 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006199 ValReg = X86::AL;
6200 Count = DAG.getIntPtrConstant(SizeVal);
6201 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006202 }
6203
Owen Anderson825b72b2009-08-11 20:47:22 +00006204 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006205 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006206 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6207 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006208 }
6209
Dale Johannesen0f502f62009-02-03 22:26:09 +00006210 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006211 InFlag);
6212 InFlag = Chain.getValue(1);
6213 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006214 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006215 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006216 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006217 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006218 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006219
Scott Michelfdc40a02009-02-17 22:15:04 +00006220 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006221 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006222 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006223 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006224 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006225 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006226 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006227 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006228
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006230 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006231 Ops.push_back(Chain);
6232 Ops.push_back(DAG.getValueType(AVT));
6233 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006234 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006235
Evan Cheng0db9fe62006-04-25 20:13:52 +00006236 if (TwoRepStos) {
6237 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006238 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006239 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006240 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006241 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6242 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006243 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006244 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006245 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006247 Ops.clear();
6248 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006250 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006251 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006252 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006253 // Handle the last 1 - 7 bytes.
6254 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006255 EVT AddrVT = Dst.getValueType();
6256 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006257
Dale Johannesen0f502f62009-02-03 22:26:09 +00006258 Chain = DAG.getMemset(Chain, dl,
6259 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006260 DAG.getConstant(Offset, AddrVT)),
6261 Src,
6262 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006263 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006264 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006265
Dan Gohman707e0182008-04-12 04:36:06 +00006266 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006267 return Chain;
6268}
Evan Cheng11e15b32006-04-03 20:53:28 +00006269
Dan Gohman475871a2008-07-27 21:46:04 +00006270SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006271X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006272 SDValue Chain, SDValue Dst, SDValue Src,
6273 SDValue Size, unsigned Align,
6274 bool AlwaysInline,
6275 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006276 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006277 // This requires the copy size to be a constant, preferrably
6278 // within a subtarget-specific limit.
6279 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6280 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006281 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006282 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006283 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006284 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006285
Evan Cheng1887c1c2008-08-21 21:00:15 +00006286 /// If not DWORD aligned, call the library.
6287 if ((Align & 3) != 0)
6288 return SDValue();
6289
6290 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006291 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006292 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006293 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006294
Duncan Sands83ec4b62008-06-06 12:08:01 +00006295 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006296 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006297 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006298 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006299
Dan Gohman475871a2008-07-27 21:46:04 +00006300 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006301 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006302 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006303 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006304 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006305 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006306 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006307 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006308 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006309 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006310 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006311 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006312 InFlag = Chain.getValue(1);
6313
Owen Anderson825b72b2009-08-11 20:47:22 +00006314 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006315 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006316 Ops.push_back(Chain);
6317 Ops.push_back(DAG.getValueType(AVT));
6318 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006319 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006320
Dan Gohman475871a2008-07-27 21:46:04 +00006321 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006322 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006323 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006324 // Handle the last 1 - 7 bytes.
6325 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006326 EVT DstVT = Dst.getValueType();
6327 EVT SrcVT = Src.getValueType();
6328 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006329 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006330 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006331 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006332 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006333 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006334 DAG.getConstant(BytesLeft, SizeVT),
6335 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006336 DstSV, DstSVOff + Offset,
6337 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006339
Owen Anderson825b72b2009-08-11 20:47:22 +00006340 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006341 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342}
6343
Dan Gohman475871a2008-07-27 21:46:04 +00006344SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006345 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006346 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006347
Evan Cheng25ab6902006-09-08 06:48:29 +00006348 if (!Subtarget->is64Bit()) {
6349 // vastart just stores the address of the VarArgsFrameIndex slot into the
6350 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006351 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006352 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006353 }
6354
6355 // __va_list_tag:
6356 // gp_offset (0 - 6 * 8)
6357 // fp_offset (48 - 48 + 8 * 16)
6358 // overflow_arg_area (point to parameters coming in memory).
6359 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006360 SmallVector<SDValue, 8> MemOps;
6361 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006362 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006363 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006364 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006365 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006366 MemOps.push_back(Store);
6367
6368 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006369 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006370 FIN, DAG.getIntPtrConstant(4));
6371 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006372 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006373 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006374 MemOps.push_back(Store);
6375
6376 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006377 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006379 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006380 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006381 MemOps.push_back(Store);
6382
6383 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006384 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006385 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006386 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006388 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006389 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006390 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006391}
6392
Dan Gohman475871a2008-07-27 21:46:04 +00006393SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006394 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6395 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Chain = Op.getOperand(0);
6397 SDValue SrcPtr = Op.getOperand(1);
6398 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006399
Torok Edwindac237e2009-07-08 20:53:28 +00006400 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006401 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006402}
6403
Dan Gohman475871a2008-07-27 21:46:04 +00006404SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006405 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006406 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006407 SDValue Chain = Op.getOperand(0);
6408 SDValue DstPtr = Op.getOperand(1);
6409 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006410 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6411 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006412 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006413
Dale Johannesendd64c412009-02-04 00:33:20 +00006414 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006415 DAG.getIntPtrConstant(24), 8, false,
6416 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006417}
6418
Dan Gohman475871a2008-07-27 21:46:04 +00006419SDValue
6420X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006421 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006422 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006423 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006424 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006425 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006426 case Intrinsic::x86_sse_comieq_ss:
6427 case Intrinsic::x86_sse_comilt_ss:
6428 case Intrinsic::x86_sse_comile_ss:
6429 case Intrinsic::x86_sse_comigt_ss:
6430 case Intrinsic::x86_sse_comige_ss:
6431 case Intrinsic::x86_sse_comineq_ss:
6432 case Intrinsic::x86_sse_ucomieq_ss:
6433 case Intrinsic::x86_sse_ucomilt_ss:
6434 case Intrinsic::x86_sse_ucomile_ss:
6435 case Intrinsic::x86_sse_ucomigt_ss:
6436 case Intrinsic::x86_sse_ucomige_ss:
6437 case Intrinsic::x86_sse_ucomineq_ss:
6438 case Intrinsic::x86_sse2_comieq_sd:
6439 case Intrinsic::x86_sse2_comilt_sd:
6440 case Intrinsic::x86_sse2_comile_sd:
6441 case Intrinsic::x86_sse2_comigt_sd:
6442 case Intrinsic::x86_sse2_comige_sd:
6443 case Intrinsic::x86_sse2_comineq_sd:
6444 case Intrinsic::x86_sse2_ucomieq_sd:
6445 case Intrinsic::x86_sse2_ucomilt_sd:
6446 case Intrinsic::x86_sse2_ucomile_sd:
6447 case Intrinsic::x86_sse2_ucomigt_sd:
6448 case Intrinsic::x86_sse2_ucomige_sd:
6449 case Intrinsic::x86_sse2_ucomineq_sd: {
6450 unsigned Opc = 0;
6451 ISD::CondCode CC = ISD::SETCC_INVALID;
6452 switch (IntNo) {
6453 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006454 case Intrinsic::x86_sse_comieq_ss:
6455 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006456 Opc = X86ISD::COMI;
6457 CC = ISD::SETEQ;
6458 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006459 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006460 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006461 Opc = X86ISD::COMI;
6462 CC = ISD::SETLT;
6463 break;
6464 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006465 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006466 Opc = X86ISD::COMI;
6467 CC = ISD::SETLE;
6468 break;
6469 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006470 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006471 Opc = X86ISD::COMI;
6472 CC = ISD::SETGT;
6473 break;
6474 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006475 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006476 Opc = X86ISD::COMI;
6477 CC = ISD::SETGE;
6478 break;
6479 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006480 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481 Opc = X86ISD::COMI;
6482 CC = ISD::SETNE;
6483 break;
6484 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006485 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 Opc = X86ISD::UCOMI;
6487 CC = ISD::SETEQ;
6488 break;
6489 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006490 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006491 Opc = X86ISD::UCOMI;
6492 CC = ISD::SETLT;
6493 break;
6494 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006495 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006496 Opc = X86ISD::UCOMI;
6497 CC = ISD::SETLE;
6498 break;
6499 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006500 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 Opc = X86ISD::UCOMI;
6502 CC = ISD::SETGT;
6503 break;
6504 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006505 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006506 Opc = X86ISD::UCOMI;
6507 CC = ISD::SETGE;
6508 break;
6509 case Intrinsic::x86_sse_ucomineq_ss:
6510 case Intrinsic::x86_sse2_ucomineq_sd:
6511 Opc = X86ISD::UCOMI;
6512 CC = ISD::SETNE;
6513 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006514 }
Evan Cheng734503b2006-09-11 02:19:56 +00006515
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue LHS = Op.getOperand(1);
6517 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006518 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006519 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6521 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6522 DAG.getConstant(X86CC, MVT::i8), Cond);
6523 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006524 }
Eric Christopher71c67532009-07-29 00:28:05 +00006525 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006526 // an integer value, not just an instruction so lower it to the ptest
6527 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006528 case Intrinsic::x86_sse41_ptestz:
6529 case Intrinsic::x86_sse41_ptestc:
6530 case Intrinsic::x86_sse41_ptestnzc:{
6531 unsigned X86CC = 0;
6532 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006533 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006534 case Intrinsic::x86_sse41_ptestz:
6535 // ZF = 1
6536 X86CC = X86::COND_E;
6537 break;
6538 case Intrinsic::x86_sse41_ptestc:
6539 // CF = 1
6540 X86CC = X86::COND_B;
6541 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006542 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006543 // ZF and CF = 0
6544 X86CC = X86::COND_A;
6545 break;
6546 }
Eric Christopherfd179292009-08-27 18:07:15 +00006547
Eric Christopher71c67532009-07-29 00:28:05 +00006548 SDValue LHS = Op.getOperand(1);
6549 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6551 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6552 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6553 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006554 }
Evan Cheng5759f972008-05-04 09:15:50 +00006555
6556 // Fix vector shift instructions where the last operand is a non-immediate
6557 // i32 value.
6558 case Intrinsic::x86_sse2_pslli_w:
6559 case Intrinsic::x86_sse2_pslli_d:
6560 case Intrinsic::x86_sse2_pslli_q:
6561 case Intrinsic::x86_sse2_psrli_w:
6562 case Intrinsic::x86_sse2_psrli_d:
6563 case Intrinsic::x86_sse2_psrli_q:
6564 case Intrinsic::x86_sse2_psrai_w:
6565 case Intrinsic::x86_sse2_psrai_d:
6566 case Intrinsic::x86_mmx_pslli_w:
6567 case Intrinsic::x86_mmx_pslli_d:
6568 case Intrinsic::x86_mmx_pslli_q:
6569 case Intrinsic::x86_mmx_psrli_w:
6570 case Intrinsic::x86_mmx_psrli_d:
6571 case Intrinsic::x86_mmx_psrli_q:
6572 case Intrinsic::x86_mmx_psrai_w:
6573 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006574 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006575 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006576 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006577
6578 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006579 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006580 switch (IntNo) {
6581 case Intrinsic::x86_sse2_pslli_w:
6582 NewIntNo = Intrinsic::x86_sse2_psll_w;
6583 break;
6584 case Intrinsic::x86_sse2_pslli_d:
6585 NewIntNo = Intrinsic::x86_sse2_psll_d;
6586 break;
6587 case Intrinsic::x86_sse2_pslli_q:
6588 NewIntNo = Intrinsic::x86_sse2_psll_q;
6589 break;
6590 case Intrinsic::x86_sse2_psrli_w:
6591 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6592 break;
6593 case Intrinsic::x86_sse2_psrli_d:
6594 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6595 break;
6596 case Intrinsic::x86_sse2_psrli_q:
6597 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6598 break;
6599 case Intrinsic::x86_sse2_psrai_w:
6600 NewIntNo = Intrinsic::x86_sse2_psra_w;
6601 break;
6602 case Intrinsic::x86_sse2_psrai_d:
6603 NewIntNo = Intrinsic::x86_sse2_psra_d;
6604 break;
6605 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006607 switch (IntNo) {
6608 case Intrinsic::x86_mmx_pslli_w:
6609 NewIntNo = Intrinsic::x86_mmx_psll_w;
6610 break;
6611 case Intrinsic::x86_mmx_pslli_d:
6612 NewIntNo = Intrinsic::x86_mmx_psll_d;
6613 break;
6614 case Intrinsic::x86_mmx_pslli_q:
6615 NewIntNo = Intrinsic::x86_mmx_psll_q;
6616 break;
6617 case Intrinsic::x86_mmx_psrli_w:
6618 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6619 break;
6620 case Intrinsic::x86_mmx_psrli_d:
6621 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6622 break;
6623 case Intrinsic::x86_mmx_psrli_q:
6624 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6625 break;
6626 case Intrinsic::x86_mmx_psrai_w:
6627 NewIntNo = Intrinsic::x86_mmx_psra_w;
6628 break;
6629 case Intrinsic::x86_mmx_psrai_d:
6630 NewIntNo = Intrinsic::x86_mmx_psra_d;
6631 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006632 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006633 }
6634 break;
6635 }
6636 }
Mon P Wangefa42202009-09-03 19:56:25 +00006637
6638 // The vector shift intrinsics with scalars uses 32b shift amounts but
6639 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6640 // to be zero.
6641 SDValue ShOps[4];
6642 ShOps[0] = ShAmt;
6643 ShOps[1] = DAG.getConstant(0, MVT::i32);
6644 if (ShAmtVT == MVT::v4i32) {
6645 ShOps[2] = DAG.getUNDEF(MVT::i32);
6646 ShOps[3] = DAG.getUNDEF(MVT::i32);
6647 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6648 } else {
6649 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6650 }
6651
Owen Andersone50ed302009-08-10 22:56:29 +00006652 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006653 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006654 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006655 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006656 Op.getOperand(1), ShAmt);
6657 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006658 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006659}
Evan Cheng72261582005-12-20 06:22:03 +00006660
Dan Gohman475871a2008-07-27 21:46:04 +00006661SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006662 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006663 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006664
6665 if (Depth > 0) {
6666 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6667 SDValue Offset =
6668 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006670 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006671 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006673 NULL, 0);
6674 }
6675
6676 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006677 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006678 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006680}
6681
Dan Gohman475871a2008-07-27 21:46:04 +00006682SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006683 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6684 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006685 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006686 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006687 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6688 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006689 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006690 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006691 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006692 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006693}
6694
Dan Gohman475871a2008-07-27 21:46:04 +00006695SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006696 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006697 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006698}
6699
Dan Gohman475871a2008-07-27 21:46:04 +00006700SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006701{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006702 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006703 SDValue Chain = Op.getOperand(0);
6704 SDValue Offset = Op.getOperand(1);
6705 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006707
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006708 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6709 getPointerTy());
6710 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006711
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006713 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006714 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6715 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006716 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006717 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006718
Dale Johannesene4d209d2009-02-03 20:21:25 +00006719 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006721 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006722}
6723
Dan Gohman475871a2008-07-27 21:46:04 +00006724SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006725 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue Root = Op.getOperand(0);
6727 SDValue Trmp = Op.getOperand(1); // trampoline
6728 SDValue FPtr = Op.getOperand(2); // nested function
6729 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006730 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006731
Dan Gohman69de1932008-02-06 22:27:42 +00006732 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006733
Duncan Sands339e14f2008-01-16 22:55:25 +00006734 const X86InstrInfo *TII =
6735 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6736
Duncan Sandsb116fac2007-07-27 20:02:49 +00006737 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006738 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006739
6740 // Large code-model.
6741
6742 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6743 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6744
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006745 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6746 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006747
6748 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6749
6750 // Load the pointer to the nested function into R11.
6751 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006752 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006755
Owen Anderson825b72b2009-08-11 20:47:22 +00006756 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6757 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006759
6760 // Load the 'nest' parameter value into R10.
6761 // R10 is specified in X86CallingConv.td
6762 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6764 DAG.getConstant(10, MVT::i64));
6765 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006766 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006767
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6769 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006770 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006771
6772 // Jump to the nested function.
6773 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6775 DAG.getConstant(20, MVT::i64));
6776 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006777 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006778
6779 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6781 DAG.getConstant(22, MVT::i64));
6782 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006783 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006784
Dan Gohman475871a2008-07-27 21:46:04 +00006785 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006787 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006788 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006789 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006790 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006791 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006792 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006793
6794 switch (CC) {
6795 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006796 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006797 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006798 case CallingConv::X86_StdCall: {
6799 // Pass 'nest' parameter in ECX.
6800 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006801 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006802
6803 // Check that ECX wasn't needed by an 'inreg' parameter.
6804 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006805 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006806
Chris Lattner58d74912008-03-12 17:45:29 +00006807 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006808 unsigned InRegCount = 0;
6809 unsigned Idx = 1;
6810
6811 for (FunctionType::param_iterator I = FTy->param_begin(),
6812 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006813 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006814 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006815 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006816
6817 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006818 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006819 }
6820 }
6821 break;
6822 }
6823 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006824 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006825 // Pass 'nest' parameter in EAX.
6826 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006827 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006828 break;
6829 }
6830
Dan Gohman475871a2008-07-27 21:46:04 +00006831 SDValue OutChains[4];
6832 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006833
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6835 DAG.getConstant(10, MVT::i32));
6836 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006837
Duncan Sands339e14f2008-01-16 22:55:25 +00006838 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006839 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006840 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006842 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006843
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6845 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006847
Duncan Sands339e14f2008-01-16 22:55:25 +00006848 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6850 DAG.getConstant(5, MVT::i32));
6851 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006852 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006853
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6855 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006856 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006857
Dan Gohman475871a2008-07-27 21:46:04 +00006858 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006859 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006861 }
6862}
6863
Dan Gohman475871a2008-07-27 21:46:04 +00006864SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006865 /*
6866 The rounding mode is in bits 11:10 of FPSR, and has the following
6867 settings:
6868 00 Round to nearest
6869 01 Round to -inf
6870 10 Round to +inf
6871 11 Round to 0
6872
6873 FLT_ROUNDS, on the other hand, expects the following:
6874 -1 Undefined
6875 0 Round to 0
6876 1 Round to nearest
6877 2 Round to +inf
6878 3 Round to -inf
6879
6880 To perform the conversion, we do:
6881 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6882 */
6883
6884 MachineFunction &MF = DAG.getMachineFunction();
6885 const TargetMachine &TM = MF.getTarget();
6886 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6887 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006888 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006889 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006890
6891 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006892 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006893 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006894
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006896 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006897
6898 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006899 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006900
6901 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006902 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 DAG.getNode(ISD::SRL, dl, MVT::i16,
6904 DAG.getNode(ISD::AND, dl, MVT::i16,
6905 CWD, DAG.getConstant(0x800, MVT::i16)),
6906 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006907 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 DAG.getNode(ISD::SRL, dl, MVT::i16,
6909 DAG.getNode(ISD::AND, dl, MVT::i16,
6910 CWD, DAG.getConstant(0x400, MVT::i16)),
6911 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006912
Dan Gohman475871a2008-07-27 21:46:04 +00006913 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 DAG.getNode(ISD::AND, dl, MVT::i16,
6915 DAG.getNode(ISD::ADD, dl, MVT::i16,
6916 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6917 DAG.getConstant(1, MVT::i16)),
6918 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006919
6920
Duncan Sands83ec4b62008-06-06 12:08:01 +00006921 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006922 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006923}
6924
Dan Gohman475871a2008-07-27 21:46:04 +00006925SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006926 EVT VT = Op.getValueType();
6927 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006928 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006929 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006930
6931 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006933 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006935 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006936 }
Evan Cheng18efe262007-12-14 02:13:44 +00006937
Evan Cheng152804e2007-12-14 08:30:15 +00006938 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006940 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006941
6942 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006943 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006944 Ops.push_back(Op);
6945 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006947 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006948 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006949
6950 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006951 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006952
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 if (VT == MVT::i8)
6954 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006955 return Op;
6956}
6957
Dan Gohman475871a2008-07-27 21:46:04 +00006958SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006959 EVT VT = Op.getValueType();
6960 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006961 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006962 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006963
6964 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 if (VT == MVT::i8) {
6966 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006967 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006968 }
Evan Cheng152804e2007-12-14 08:30:15 +00006969
6970 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006972 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006973
6974 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006975 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006976 Ops.push_back(Op);
6977 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006979 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006980 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006981
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 if (VT == MVT::i8)
6983 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006984 return Op;
6985}
6986
Mon P Wangaf9b9522008-12-18 21:42:19 +00006987SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006988 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006990 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006991
Mon P Wangaf9b9522008-12-18 21:42:19 +00006992 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6993 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6994 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6995 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6996 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6997 //
6998 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6999 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7000 // return AloBlo + AloBhi + AhiBlo;
7001
7002 SDValue A = Op.getOperand(0);
7003 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007004
Dale Johannesene4d209d2009-02-03 20:21:25 +00007005 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7007 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007008 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007009 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7010 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007011 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007012 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007013 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007014 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007015 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007016 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007017 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007019 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007020 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7022 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007023 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7025 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7027 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007028 return Res;
7029}
7030
7031
Bill Wendling74c37652008-12-09 22:08:41 +00007032SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7033 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7034 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007035 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7036 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007037 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007038 SDValue LHS = N->getOperand(0);
7039 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007040 unsigned BaseOp = 0;
7041 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007042 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007043
7044 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007045 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007046 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007047 // A subtract of one will be selected as a INC. Note that INC doesn't
7048 // set CF, so we can't do this for UADDO.
7049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7050 if (C->getAPIntValue() == 1) {
7051 BaseOp = X86ISD::INC;
7052 Cond = X86::COND_O;
7053 break;
7054 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007055 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007056 Cond = X86::COND_O;
7057 break;
7058 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007059 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007060 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007061 break;
7062 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007063 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7064 // set CF, so we can't do this for USUBO.
7065 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7066 if (C->getAPIntValue() == 1) {
7067 BaseOp = X86ISD::DEC;
7068 Cond = X86::COND_O;
7069 break;
7070 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007071 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007072 Cond = X86::COND_O;
7073 break;
7074 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007075 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007076 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007077 break;
7078 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007079 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007080 Cond = X86::COND_O;
7081 break;
7082 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007083 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007084 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007085 break;
7086 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007087
Bill Wendling61edeb52008-12-02 01:06:39 +00007088 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007089 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007090 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007091
Bill Wendling61edeb52008-12-02 01:06:39 +00007092 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007093 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007095
Bill Wendling61edeb52008-12-02 01:06:39 +00007096 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7097 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007098}
7099
Dan Gohman475871a2008-07-27 21:46:04 +00007100SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007101 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007102 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007103 unsigned Reg = 0;
7104 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007106 default:
7107 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007108 case MVT::i8: Reg = X86::AL; size = 1; break;
7109 case MVT::i16: Reg = X86::AX; size = 2; break;
7110 case MVT::i32: Reg = X86::EAX; size = 4; break;
7111 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007112 assert(Subtarget->is64Bit() && "Node not type legal!");
7113 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007114 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007115 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007116 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007117 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007118 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007119 Op.getOperand(1),
7120 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007122 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007123 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007124 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007125 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007126 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007127 return cpOut;
7128}
7129
Duncan Sands1607f052008-12-01 11:39:25 +00007130SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007131 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007132 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007134 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007136 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7138 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007139 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7141 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007142 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007144 rdx.getValue(1)
7145 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007146 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007147}
7148
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007149SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7150 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007151 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007152 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007153 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007154 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007155 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007156 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007157 Node->getOperand(0),
7158 Node->getOperand(1), negOp,
7159 cast<AtomicSDNode>(Node)->getSrcValue(),
7160 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007161}
7162
Evan Cheng0db9fe62006-04-25 20:13:52 +00007163/// LowerOperation - Provide custom lowering hooks for some operations.
7164///
Dan Gohman475871a2008-07-27 21:46:04 +00007165SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007166 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007167 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007168 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7169 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007170 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7171 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7172 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7173 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7174 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7175 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7176 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007177 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007178 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007179 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007180 case ISD::SHL_PARTS:
7181 case ISD::SRA_PARTS:
7182 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7183 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007184 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007185 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007186 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007187 case ISD::FABS: return LowerFABS(Op, DAG);
7188 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007189 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007190 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007191 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007192 case ISD::SELECT: return LowerSELECT(Op, DAG);
7193 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007194 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007196 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007197 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007198 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007199 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7200 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007201 case ISD::FRAME_TO_ARGS_OFFSET:
7202 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007203 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007204 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007206 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007207 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7208 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007209 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007210 case ISD::SADDO:
7211 case ISD::UADDO:
7212 case ISD::SSUBO:
7213 case ISD::USUBO:
7214 case ISD::SMULO:
7215 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007216 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007217 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007218}
7219
Duncan Sands1607f052008-12-01 11:39:25 +00007220void X86TargetLowering::
7221ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7222 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007223 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007224 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007225 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007226
7227 SDValue Chain = Node->getOperand(0);
7228 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007229 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007230 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007231 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007232 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007233 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007235 SDValue Result =
7236 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7237 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007238 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007239 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007240 Results.push_back(Result.getValue(2));
7241}
7242
Duncan Sands126d9072008-07-04 11:47:58 +00007243/// ReplaceNodeResults - Replace a node with an illegal result type
7244/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007245void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7246 SmallVectorImpl<SDValue>&Results,
7247 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007249 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007250 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007251 assert(false && "Do not know how to custom type legalize this operation!");
7252 return;
7253 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007254 std::pair<SDValue,SDValue> Vals =
7255 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007256 SDValue FIST = Vals.first, StackSlot = Vals.second;
7257 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007258 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007259 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007261 }
7262 return;
7263 }
7264 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007266 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007269 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007271 eax.getValue(2));
7272 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7273 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007274 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007275 Results.push_back(edx.getValue(1));
7276 return;
7277 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007278 case ISD::SDIV:
7279 case ISD::UDIV:
7280 case ISD::SREM:
7281 case ISD::UREM: {
7282 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7283 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7284 return;
7285 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007286 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007287 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007288 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007289 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7291 DAG.getConstant(0, MVT::i32));
7292 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7293 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007294 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7295 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007296 cpInL.getValue(1));
7297 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7299 DAG.getConstant(0, MVT::i32));
7300 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7301 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007302 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007303 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007304 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007305 swapInL.getValue(1));
7306 SDValue Ops[] = { swapInH.getValue(0),
7307 N->getOperand(1),
7308 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007309 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007310 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007311 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007313 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007314 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007315 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007317 Results.push_back(cpOutH.getValue(1));
7318 return;
7319 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007320 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007321 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7322 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007323 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007324 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7325 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007326 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007327 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7328 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007329 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007330 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7331 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007332 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007333 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7334 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007335 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007336 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7337 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007338 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007339 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7340 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007341 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007342}
7343
Evan Cheng72261582005-12-20 06:22:03 +00007344const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7345 switch (Opcode) {
7346 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007347 case X86ISD::BSF: return "X86ISD::BSF";
7348 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007349 case X86ISD::SHLD: return "X86ISD::SHLD";
7350 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007351 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007352 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007353 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007354 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007355 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007356 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007357 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7358 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7359 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007360 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007361 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007362 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007363 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007364 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007365 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007366 case X86ISD::COMI: return "X86ISD::COMI";
7367 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007368 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007369 case X86ISD::CMOV: return "X86ISD::CMOV";
7370 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007371 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007372 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7373 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007374 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007375 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007376 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007377 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007378 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007379 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7380 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007381 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007382 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007383 case X86ISD::FMAX: return "X86ISD::FMAX";
7384 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007385 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7386 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007387 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007388 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007389 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007390 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007391 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007392 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7393 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7395 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7396 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7397 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7398 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7399 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007400 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7401 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007402 case X86ISD::VSHL: return "X86ISD::VSHL";
7403 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007404 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7405 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7406 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7407 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7408 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7409 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7410 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7411 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7412 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7413 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007414 case X86ISD::ADD: return "X86ISD::ADD";
7415 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007416 case X86ISD::SMUL: return "X86ISD::SMUL";
7417 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007418 case X86ISD::INC: return "X86ISD::INC";
7419 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007420 case X86ISD::OR: return "X86ISD::OR";
7421 case X86ISD::XOR: return "X86ISD::XOR";
7422 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007423 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007424 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007425 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007426 }
7427}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007428
Chris Lattnerc9addb72007-03-30 23:15:24 +00007429// isLegalAddressingMode - Return true if the addressing mode represented
7430// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007431bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007432 const Type *Ty) const {
7433 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007434 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Chris Lattnerc9addb72007-03-30 23:15:24 +00007436 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007437 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007438 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007439
Chris Lattnerc9addb72007-03-30 23:15:24 +00007440 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007441 unsigned GVFlags =
7442 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007443
Chris Lattnerdfed4132009-07-10 07:38:24 +00007444 // If a reference to this global requires an extra load, we can't fold it.
7445 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007446 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007447
Chris Lattnerdfed4132009-07-10 07:38:24 +00007448 // If BaseGV requires a register for the PIC base, we cannot also have a
7449 // BaseReg specified.
7450 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007451 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007452
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007453 // If lower 4G is not available, then we must use rip-relative addressing.
7454 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7455 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007457
Chris Lattnerc9addb72007-03-30 23:15:24 +00007458 switch (AM.Scale) {
7459 case 0:
7460 case 1:
7461 case 2:
7462 case 4:
7463 case 8:
7464 // These scales always work.
7465 break;
7466 case 3:
7467 case 5:
7468 case 9:
7469 // These scales are formed with basereg+scalereg. Only accept if there is
7470 // no basereg yet.
7471 if (AM.HasBaseReg)
7472 return false;
7473 break;
7474 default: // Other stuff never works.
7475 return false;
7476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Chris Lattnerc9addb72007-03-30 23:15:24 +00007478 return true;
7479}
7480
7481
Evan Cheng2bd122c2007-10-26 01:56:11 +00007482bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7483 if (!Ty1->isInteger() || !Ty2->isInteger())
7484 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007485 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7486 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007487 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007488 return false;
7489 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007490}
7491
Owen Andersone50ed302009-08-10 22:56:29 +00007492bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007493 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007494 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007495 unsigned NumBits1 = VT1.getSizeInBits();
7496 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007497 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007498 return false;
7499 return Subtarget->is64Bit() || NumBits1 < 64;
7500}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007501
Dan Gohman97121ba2009-04-08 00:15:30 +00007502bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007503 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007504 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7505 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007506}
7507
Owen Andersone50ed302009-08-10 22:56:29 +00007508bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007509 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007510 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007511}
7512
Owen Andersone50ed302009-08-10 22:56:29 +00007513bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007514 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007516}
7517
Evan Cheng60c07e12006-07-05 22:17:51 +00007518/// isShuffleMaskLegal - Targets can use this to indicate that they only
7519/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7520/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7521/// are assumed to be legal.
7522bool
Eric Christopherfd179292009-08-27 18:07:15 +00007523X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007524 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007525 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007526 if (VT.getSizeInBits() == 64)
7527 return false;
7528
Nate Begemana09008b2009-10-19 02:17:23 +00007529 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007530 return (VT.getVectorNumElements() == 2 ||
7531 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7532 isMOVLMask(M, VT) ||
7533 isSHUFPMask(M, VT) ||
7534 isPSHUFDMask(M, VT) ||
7535 isPSHUFHWMask(M, VT) ||
7536 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007537 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007538 isUNPCKLMask(M, VT) ||
7539 isUNPCKHMask(M, VT) ||
7540 isUNPCKL_v_undef_Mask(M, VT) ||
7541 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007542}
7543
Dan Gohman7d8143f2008-04-09 20:09:42 +00007544bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007545X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007546 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007547 unsigned NumElts = VT.getVectorNumElements();
7548 // FIXME: This collection of masks seems suspect.
7549 if (NumElts == 2)
7550 return true;
7551 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7552 return (isMOVLMask(Mask, VT) ||
7553 isCommutedMOVLMask(Mask, VT, true) ||
7554 isSHUFPMask(Mask, VT) ||
7555 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007556 }
7557 return false;
7558}
7559
7560//===----------------------------------------------------------------------===//
7561// X86 Scheduler Hooks
7562//===----------------------------------------------------------------------===//
7563
Mon P Wang63307c32008-05-05 19:05:59 +00007564// private utility function
7565MachineBasicBlock *
7566X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7567 MachineBasicBlock *MBB,
7568 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007569 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007570 unsigned LoadOpc,
7571 unsigned CXchgOpc,
7572 unsigned copyOpc,
7573 unsigned notOpc,
7574 unsigned EAXreg,
7575 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007576 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007577 // For the atomic bitwise operator, we generate
7578 // thisMBB:
7579 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007580 // ld t1 = [bitinstr.addr]
7581 // op t2 = t1, [bitinstr.val]
7582 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007583 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7584 // bz newMBB
7585 // fallthrough -->nextMBB
7586 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7587 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007588 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007589 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007590
Mon P Wang63307c32008-05-05 19:05:59 +00007591 /// First build the CFG
7592 MachineFunction *F = MBB->getParent();
7593 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007594 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7595 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7596 F->insert(MBBIter, newMBB);
7597 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007598
Mon P Wang63307c32008-05-05 19:05:59 +00007599 // Move all successors to thisMBB to nextMBB
7600 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007601
Mon P Wang63307c32008-05-05 19:05:59 +00007602 // Update thisMBB to fall through to newMBB
7603 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007604
Mon P Wang63307c32008-05-05 19:05:59 +00007605 // newMBB jumps to itself and fall through to nextMBB
7606 newMBB->addSuccessor(nextMBB);
7607 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007608
Mon P Wang63307c32008-05-05 19:05:59 +00007609 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007610 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007611 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007612 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007613 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007614 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007615 int numArgs = bInstr->getNumOperands() - 1;
7616 for (int i=0; i < numArgs; ++i)
7617 argOpers[i] = &bInstr->getOperand(i+1);
7618
7619 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007620 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7621 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007622
Dale Johannesen140be2d2008-08-19 18:47:28 +00007623 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007625 for (int i=0; i <= lastAddrIndx; ++i)
7626 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007627
Dale Johannesen140be2d2008-08-19 18:47:28 +00007628 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007629 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007630 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007631 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007632 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007633 tt = t1;
7634
Dale Johannesen140be2d2008-08-19 18:47:28 +00007635 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007636 assert((argOpers[valArgIndx]->isReg() ||
7637 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007638 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007639 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007640 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007641 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007643 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007644 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007645
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007647 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007648
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007650 for (int i=0; i <= lastAddrIndx; ++i)
7651 (*MIB).addOperand(*argOpers[i]);
7652 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007653 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007654 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7655 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007656
Dale Johannesene4d209d2009-02-03 20:21:25 +00007657 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007658 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007659
Mon P Wang63307c32008-05-05 19:05:59 +00007660 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007661 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007662
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007663 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007664 return nextMBB;
7665}
7666
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007667// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007668MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007669X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7670 MachineBasicBlock *MBB,
7671 unsigned regOpcL,
7672 unsigned regOpcH,
7673 unsigned immOpcL,
7674 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007675 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007676 // For the atomic bitwise operator, we generate
7677 // thisMBB (instructions are in pairs, except cmpxchg8b)
7678 // ld t1,t2 = [bitinstr.addr]
7679 // newMBB:
7680 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7681 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007682 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007683 // mov ECX, EBX <- t5, t6
7684 // mov EAX, EDX <- t1, t2
7685 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7686 // mov t3, t4 <- EAX, EDX
7687 // bz newMBB
7688 // result in out1, out2
7689 // fallthrough -->nextMBB
7690
7691 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7692 const unsigned LoadOpc = X86::MOV32rm;
7693 const unsigned copyOpc = X86::MOV32rr;
7694 const unsigned NotOpc = X86::NOT32r;
7695 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7696 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7697 MachineFunction::iterator MBBIter = MBB;
7698 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007699
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007700 /// First build the CFG
7701 MachineFunction *F = MBB->getParent();
7702 MachineBasicBlock *thisMBB = MBB;
7703 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7704 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7705 F->insert(MBBIter, newMBB);
7706 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007707
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007708 // Move all successors to thisMBB to nextMBB
7709 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007710
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007711 // Update thisMBB to fall through to newMBB
7712 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007713
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007714 // newMBB jumps to itself and fall through to nextMBB
7715 newMBB->addSuccessor(nextMBB);
7716 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007717
Dale Johannesene4d209d2009-02-03 20:21:25 +00007718 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007719 // Insert instructions into newMBB based on incoming instruction
7720 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007721 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007722 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007723 MachineOperand& dest1Oper = bInstr->getOperand(0);
7724 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007725 MachineOperand* argOpers[2 + X86AddrNumOperands];
7726 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007727 argOpers[i] = &bInstr->getOperand(i+2);
7728
7729 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007730 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007731
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007732 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007733 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007734 for (int i=0; i <= lastAddrIndx; ++i)
7735 (*MIB).addOperand(*argOpers[i]);
7736 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007737 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007738 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007739 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007740 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007741 MachineOperand newOp3 = *(argOpers[3]);
7742 if (newOp3.isImm())
7743 newOp3.setImm(newOp3.getImm()+4);
7744 else
7745 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007746 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007747 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007748
7749 // t3/4 are defined later, at the bottom of the loop
7750 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7751 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007752 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007753 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007754 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007755 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7756
7757 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7758 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007759 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007760 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7761 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007762 } else {
7763 tt1 = t1;
7764 tt2 = t2;
7765 }
7766
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007767 int valArgIndx = lastAddrIndx + 1;
7768 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007769 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007770 "invalid operand");
7771 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7772 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007773 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007774 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007775 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007777 if (regOpcL != X86::MOV32rr)
7778 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007779 (*MIB).addOperand(*argOpers[valArgIndx]);
7780 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007781 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007782 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007783 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007784 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007785 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007786 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007787 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007788 if (regOpcH != X86::MOV32rr)
7789 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007790 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007791
Dale Johannesene4d209d2009-02-03 20:21:25 +00007792 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007793 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007794 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007795 MIB.addReg(t2);
7796
Dale Johannesene4d209d2009-02-03 20:21:25 +00007797 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007798 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007799 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007800 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007801
Dale Johannesene4d209d2009-02-03 20:21:25 +00007802 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 for (int i=0; i <= lastAddrIndx; ++i)
7804 (*MIB).addOperand(*argOpers[i]);
7805
7806 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007807 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7808 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007809
Dale Johannesene4d209d2009-02-03 20:21:25 +00007810 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007811 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007812 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007814
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007815 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007816 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007817
7818 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7819 return nextMBB;
7820}
7821
7822// private utility function
7823MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007824X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7825 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007826 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007827 // For the atomic min/max operator, we generate
7828 // thisMBB:
7829 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007830 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007831 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007832 // cmp t1, t2
7833 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007834 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007835 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7836 // bz newMBB
7837 // fallthrough -->nextMBB
7838 //
7839 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7840 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007841 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007842 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007843
Mon P Wang63307c32008-05-05 19:05:59 +00007844 /// First build the CFG
7845 MachineFunction *F = MBB->getParent();
7846 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007847 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7848 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7849 F->insert(MBBIter, newMBB);
7850 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007851
Dan Gohmand6708ea2009-08-15 01:38:56 +00007852 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007853 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007854
Mon P Wang63307c32008-05-05 19:05:59 +00007855 // Update thisMBB to fall through to newMBB
7856 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007857
Mon P Wang63307c32008-05-05 19:05:59 +00007858 // newMBB jumps to newMBB and fall through to nextMBB
7859 newMBB->addSuccessor(nextMBB);
7860 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Dale Johannesene4d209d2009-02-03 20:21:25 +00007862 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007863 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007864 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007865 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007866 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007867 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007868 int numArgs = mInstr->getNumOperands() - 1;
7869 for (int i=0; i < numArgs; ++i)
7870 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007871
Mon P Wang63307c32008-05-05 19:05:59 +00007872 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007873 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7874 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007875
Mon P Wangab3e7472008-05-05 22:56:23 +00007876 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007877 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007878 for (int i=0; i <= lastAddrIndx; ++i)
7879 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007880
Mon P Wang63307c32008-05-05 19:05:59 +00007881 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007882 assert((argOpers[valArgIndx]->isReg() ||
7883 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007884 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007885
7886 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007887 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007888 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007889 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007890 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007891 (*MIB).addOperand(*argOpers[valArgIndx]);
7892
Dale Johannesene4d209d2009-02-03 20:21:25 +00007893 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007894 MIB.addReg(t1);
7895
Dale Johannesene4d209d2009-02-03 20:21:25 +00007896 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007897 MIB.addReg(t1);
7898 MIB.addReg(t2);
7899
7900 // Generate movc
7901 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007902 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007903 MIB.addReg(t2);
7904 MIB.addReg(t1);
7905
7906 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007907 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007908 for (int i=0; i <= lastAddrIndx; ++i)
7909 (*MIB).addOperand(*argOpers[i]);
7910 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007911 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007912 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7913 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007914
Dale Johannesene4d209d2009-02-03 20:21:25 +00007915 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007916 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007917
Mon P Wang63307c32008-05-05 19:05:59 +00007918 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007919 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007920
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007921 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007922 return nextMBB;
7923}
7924
Eric Christopherf83a5de2009-08-27 18:08:16 +00007925// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7926// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007927MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007928X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007929 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007930
7931 MachineFunction *F = BB->getParent();
7932 DebugLoc dl = MI->getDebugLoc();
7933 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7934
7935 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007936 if (memArg)
7937 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7938 else
7939 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007940
7941 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7942
7943 for (unsigned i = 0; i < numArgs; ++i) {
7944 MachineOperand &Op = MI->getOperand(i+1);
7945
7946 if (!(Op.isReg() && Op.isImplicit()))
7947 MIB.addOperand(Op);
7948 }
7949
7950 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7951 .addReg(X86::XMM0);
7952
7953 F->DeleteMachineInstr(MI);
7954
7955 return BB;
7956}
7957
7958MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007959X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7960 MachineInstr *MI,
7961 MachineBasicBlock *MBB) const {
7962 // Emit code to save XMM registers to the stack. The ABI says that the
7963 // number of registers to save is given in %al, so it's theoretically
7964 // possible to do an indirect jump trick to avoid saving all of them,
7965 // however this code takes a simpler approach and just executes all
7966 // of the stores if %al is non-zero. It's less code, and it's probably
7967 // easier on the hardware branch predictor, and stores aren't all that
7968 // expensive anyway.
7969
7970 // Create the new basic blocks. One block contains all the XMM stores,
7971 // and one block is the final destination regardless of whether any
7972 // stores were performed.
7973 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7974 MachineFunction *F = MBB->getParent();
7975 MachineFunction::iterator MBBIter = MBB;
7976 ++MBBIter;
7977 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7978 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7979 F->insert(MBBIter, XMMSaveMBB);
7980 F->insert(MBBIter, EndMBB);
7981
7982 // Set up the CFG.
7983 // Move any original successors of MBB to the end block.
7984 EndMBB->transferSuccessors(MBB);
7985 // The original block will now fall through to the XMM save block.
7986 MBB->addSuccessor(XMMSaveMBB);
7987 // The XMMSaveMBB will fall through to the end block.
7988 XMMSaveMBB->addSuccessor(EndMBB);
7989
7990 // Now add the instructions.
7991 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7992 DebugLoc DL = MI->getDebugLoc();
7993
7994 unsigned CountReg = MI->getOperand(0).getReg();
7995 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7996 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7997
7998 if (!Subtarget->isTargetWin64()) {
7999 // If %al is 0, branch around the XMM save block.
8000 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8001 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8002 MBB->addSuccessor(EndMBB);
8003 }
8004
8005 // In the XMM save block, save all the XMM argument registers.
8006 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8007 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008008 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008009 F->getMachineMemOperand(
8010 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8011 MachineMemOperand::MOStore, Offset,
8012 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008013 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8014 .addFrameIndex(RegSaveFrameIndex)
8015 .addImm(/*Scale=*/1)
8016 .addReg(/*IndexReg=*/0)
8017 .addImm(/*Disp=*/Offset)
8018 .addReg(/*Segment=*/0)
8019 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008020 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008021 }
8022
8023 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8024
8025 return EndMBB;
8026}
Mon P Wang63307c32008-05-05 19:05:59 +00008027
Evan Cheng60c07e12006-07-05 22:17:51 +00008028MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008029X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008030 MachineBasicBlock *BB,
8031 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008032 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8033 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008034
Chris Lattner52600972009-09-02 05:57:00 +00008035 // To "insert" a SELECT_CC instruction, we actually have to insert the
8036 // diamond control-flow pattern. The incoming instruction knows the
8037 // destination vreg to set, the condition code register to branch on, the
8038 // true/false values to select between, and a branch opcode to use.
8039 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8040 MachineFunction::iterator It = BB;
8041 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008042
Chris Lattner52600972009-09-02 05:57:00 +00008043 // thisMBB:
8044 // ...
8045 // TrueVal = ...
8046 // cmpTY ccX, r1, r2
8047 // bCC copy1MBB
8048 // fallthrough --> copy0MBB
8049 MachineBasicBlock *thisMBB = BB;
8050 MachineFunction *F = BB->getParent();
8051 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8052 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8053 unsigned Opc =
8054 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8055 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8056 F->insert(It, copy0MBB);
8057 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008058 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008059 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008060 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008061 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008062 E = BB->succ_end(); I != E; ++I) {
8063 EM->insert(std::make_pair(*I, sinkMBB));
8064 sinkMBB->addSuccessor(*I);
8065 }
8066 // Next, remove all successors of the current block, and add the true
8067 // and fallthrough blocks as its successors.
8068 while (!BB->succ_empty())
8069 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008070 // Add the true and fallthrough blocks as its successors.
8071 BB->addSuccessor(copy0MBB);
8072 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008073
Chris Lattner52600972009-09-02 05:57:00 +00008074 // copy0MBB:
8075 // %FalseValue = ...
8076 // # fallthrough to sinkMBB
8077 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008078
Chris Lattner52600972009-09-02 05:57:00 +00008079 // Update machine-CFG edges
8080 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008081
Chris Lattner52600972009-09-02 05:57:00 +00008082 // sinkMBB:
8083 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8084 // ...
8085 BB = sinkMBB;
8086 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8087 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8088 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8089
8090 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8091 return BB;
8092}
8093
8094
8095MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008096X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008097 MachineBasicBlock *BB,
8098 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008099 switch (MI->getOpcode()) {
8100 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008101 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008102 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008103 case X86::CMOV_FR32:
8104 case X86::CMOV_FR64:
8105 case X86::CMOV_V4F32:
8106 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008107 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008108 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008109
Dale Johannesen849f2142007-07-03 00:53:03 +00008110 case X86::FP32_TO_INT16_IN_MEM:
8111 case X86::FP32_TO_INT32_IN_MEM:
8112 case X86::FP32_TO_INT64_IN_MEM:
8113 case X86::FP64_TO_INT16_IN_MEM:
8114 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008115 case X86::FP64_TO_INT64_IN_MEM:
8116 case X86::FP80_TO_INT16_IN_MEM:
8117 case X86::FP80_TO_INT32_IN_MEM:
8118 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008119 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8120 DebugLoc DL = MI->getDebugLoc();
8121
Evan Cheng60c07e12006-07-05 22:17:51 +00008122 // Change the floating point control register to use "round towards zero"
8123 // mode when truncating to an integer value.
8124 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008125 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008126 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008127
8128 // Load the old value of the high byte of the control word...
8129 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008130 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008131 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008132 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008133
8134 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008135 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008136 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008137
8138 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008139 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008140
8141 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008142 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008143 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008144
8145 // Get the X86 opcode to use.
8146 unsigned Opc;
8147 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008148 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008149 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8150 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8151 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8152 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8153 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8154 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008155 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8156 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8157 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008158 }
8159
8160 X86AddressMode AM;
8161 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008162 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008163 AM.BaseType = X86AddressMode::RegBase;
8164 AM.Base.Reg = Op.getReg();
8165 } else {
8166 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008167 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008168 }
8169 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008170 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008171 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008172 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008173 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008174 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008175 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008176 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008177 AM.GV = Op.getGlobal();
8178 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008179 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008180 }
Chris Lattner52600972009-09-02 05:57:00 +00008181 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008182 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008183
8184 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008185 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008186
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008187 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008188 return BB;
8189 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008190 // String/text processing lowering.
8191 case X86::PCMPISTRM128REG:
8192 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8193 case X86::PCMPISTRM128MEM:
8194 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8195 case X86::PCMPESTRM128REG:
8196 return EmitPCMP(MI, BB, 5, false /* in mem */);
8197 case X86::PCMPESTRM128MEM:
8198 return EmitPCMP(MI, BB, 5, true /* in mem */);
8199
8200 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008201 case X86::ATOMAND32:
8202 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008203 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008204 X86::LCMPXCHG32, X86::MOV32rr,
8205 X86::NOT32r, X86::EAX,
8206 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008207 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008208 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8209 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008210 X86::LCMPXCHG32, X86::MOV32rr,
8211 X86::NOT32r, X86::EAX,
8212 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008213 case X86::ATOMXOR32:
8214 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008215 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008216 X86::LCMPXCHG32, X86::MOV32rr,
8217 X86::NOT32r, X86::EAX,
8218 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008219 case X86::ATOMNAND32:
8220 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008221 X86::AND32ri, X86::MOV32rm,
8222 X86::LCMPXCHG32, X86::MOV32rr,
8223 X86::NOT32r, X86::EAX,
8224 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008225 case X86::ATOMMIN32:
8226 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8227 case X86::ATOMMAX32:
8228 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8229 case X86::ATOMUMIN32:
8230 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8231 case X86::ATOMUMAX32:
8232 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008233
8234 case X86::ATOMAND16:
8235 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8236 X86::AND16ri, X86::MOV16rm,
8237 X86::LCMPXCHG16, X86::MOV16rr,
8238 X86::NOT16r, X86::AX,
8239 X86::GR16RegisterClass);
8240 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008241 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008242 X86::OR16ri, X86::MOV16rm,
8243 X86::LCMPXCHG16, X86::MOV16rr,
8244 X86::NOT16r, X86::AX,
8245 X86::GR16RegisterClass);
8246 case X86::ATOMXOR16:
8247 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8248 X86::XOR16ri, X86::MOV16rm,
8249 X86::LCMPXCHG16, X86::MOV16rr,
8250 X86::NOT16r, X86::AX,
8251 X86::GR16RegisterClass);
8252 case X86::ATOMNAND16:
8253 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8254 X86::AND16ri, X86::MOV16rm,
8255 X86::LCMPXCHG16, X86::MOV16rr,
8256 X86::NOT16r, X86::AX,
8257 X86::GR16RegisterClass, true);
8258 case X86::ATOMMIN16:
8259 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8260 case X86::ATOMMAX16:
8261 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8262 case X86::ATOMUMIN16:
8263 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8264 case X86::ATOMUMAX16:
8265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8266
8267 case X86::ATOMAND8:
8268 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8269 X86::AND8ri, X86::MOV8rm,
8270 X86::LCMPXCHG8, X86::MOV8rr,
8271 X86::NOT8r, X86::AL,
8272 X86::GR8RegisterClass);
8273 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008274 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008275 X86::OR8ri, X86::MOV8rm,
8276 X86::LCMPXCHG8, X86::MOV8rr,
8277 X86::NOT8r, X86::AL,
8278 X86::GR8RegisterClass);
8279 case X86::ATOMXOR8:
8280 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8281 X86::XOR8ri, X86::MOV8rm,
8282 X86::LCMPXCHG8, X86::MOV8rr,
8283 X86::NOT8r, X86::AL,
8284 X86::GR8RegisterClass);
8285 case X86::ATOMNAND8:
8286 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8287 X86::AND8ri, X86::MOV8rm,
8288 X86::LCMPXCHG8, X86::MOV8rr,
8289 X86::NOT8r, X86::AL,
8290 X86::GR8RegisterClass, true);
8291 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008292 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008293 case X86::ATOMAND64:
8294 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008295 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008296 X86::LCMPXCHG64, X86::MOV64rr,
8297 X86::NOT64r, X86::RAX,
8298 X86::GR64RegisterClass);
8299 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008300 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8301 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008302 X86::LCMPXCHG64, X86::MOV64rr,
8303 X86::NOT64r, X86::RAX,
8304 X86::GR64RegisterClass);
8305 case X86::ATOMXOR64:
8306 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008307 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008308 X86::LCMPXCHG64, X86::MOV64rr,
8309 X86::NOT64r, X86::RAX,
8310 X86::GR64RegisterClass);
8311 case X86::ATOMNAND64:
8312 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8313 X86::AND64ri32, X86::MOV64rm,
8314 X86::LCMPXCHG64, X86::MOV64rr,
8315 X86::NOT64r, X86::RAX,
8316 X86::GR64RegisterClass, true);
8317 case X86::ATOMMIN64:
8318 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8319 case X86::ATOMMAX64:
8320 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8321 case X86::ATOMUMIN64:
8322 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8323 case X86::ATOMUMAX64:
8324 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008325
8326 // This group does 64-bit operations on a 32-bit host.
8327 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008328 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008329 X86::AND32rr, X86::AND32rr,
8330 X86::AND32ri, X86::AND32ri,
8331 false);
8332 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008333 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008334 X86::OR32rr, X86::OR32rr,
8335 X86::OR32ri, X86::OR32ri,
8336 false);
8337 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008338 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008339 X86::XOR32rr, X86::XOR32rr,
8340 X86::XOR32ri, X86::XOR32ri,
8341 false);
8342 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008343 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008344 X86::AND32rr, X86::AND32rr,
8345 X86::AND32ri, X86::AND32ri,
8346 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008347 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008348 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008349 X86::ADD32rr, X86::ADC32rr,
8350 X86::ADD32ri, X86::ADC32ri,
8351 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008352 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008353 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008354 X86::SUB32rr, X86::SBB32rr,
8355 X86::SUB32ri, X86::SBB32ri,
8356 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008357 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008358 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008359 X86::MOV32rr, X86::MOV32rr,
8360 X86::MOV32ri, X86::MOV32ri,
8361 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008362 case X86::VASTART_SAVE_XMM_REGS:
8363 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008364 }
8365}
8366
8367//===----------------------------------------------------------------------===//
8368// X86 Optimization Hooks
8369//===----------------------------------------------------------------------===//
8370
Dan Gohman475871a2008-07-27 21:46:04 +00008371void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008372 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008373 APInt &KnownZero,
8374 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008375 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008376 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008377 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008378 assert((Opc >= ISD::BUILTIN_OP_END ||
8379 Opc == ISD::INTRINSIC_WO_CHAIN ||
8380 Opc == ISD::INTRINSIC_W_CHAIN ||
8381 Opc == ISD::INTRINSIC_VOID) &&
8382 "Should use MaskedValueIsZero if you don't know whether Op"
8383 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008384
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008385 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008386 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008387 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008388 case X86ISD::ADD:
8389 case X86ISD::SUB:
8390 case X86ISD::SMUL:
8391 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008392 case X86ISD::INC:
8393 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008394 case X86ISD::OR:
8395 case X86ISD::XOR:
8396 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008397 // These nodes' second result is a boolean.
8398 if (Op.getResNo() == 0)
8399 break;
8400 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008401 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008402 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8403 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008404 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008405 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008406}
Chris Lattner259e97c2006-01-31 19:43:35 +00008407
Evan Cheng206ee9d2006-07-07 08:33:52 +00008408/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008409/// node is a GlobalAddress + offset.
8410bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8411 GlobalValue* &GA, int64_t &Offset) const{
8412 if (N->getOpcode() == X86ISD::Wrapper) {
8413 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008414 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008415 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008416 return true;
8417 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008418 }
Evan Chengad4196b2008-05-12 19:56:52 +00008419 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008420}
8421
Nate Begeman9008ca62009-04-27 18:41:29 +00008422static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008423 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008424 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008425 SelectionDAG &DAG, MachineFrameInfo *MFI,
8426 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008427 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008428 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008429 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008430 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008431 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008432 return false;
8433 continue;
8434 }
8435
Dan Gohman475871a2008-07-27 21:46:04 +00008436 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008437 if (!Elt.getNode() ||
8438 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008439 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008440 if (!LDBase) {
8441 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008442 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008443 LDBase = cast<LoadSDNode>(Elt.getNode());
8444 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008445 continue;
8446 }
8447 if (Elt.getOpcode() == ISD::UNDEF)
8448 continue;
8449
Nate Begemanabc01992009-06-05 21:37:30 +00008450 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008451 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008452 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008453 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008454 }
8455 return true;
8456}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008457
8458/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8459/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8460/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008461/// order. In the case of v2i64, it will see if it can rewrite the
8462/// shuffle to be an appropriate build vector so it can take advantage of
8463// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008464static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008465 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008466 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008467 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008468 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008469 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8470 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008471
Eli Friedman7a5e5552009-06-07 06:52:44 +00008472 if (VT.getSizeInBits() != 128)
8473 return SDValue();
8474
Mon P Wang1e955802009-04-03 02:43:30 +00008475 // Try to combine a vector_shuffle into a 128-bit load.
8476 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008477 LoadSDNode *LD = NULL;
8478 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008479 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008480 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008481 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008482
Eli Friedman7a5e5552009-06-07 06:52:44 +00008483 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008484 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008485 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8486 LD->getSrcValue(), LD->getSrcValueOffset(),
8487 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008488 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008489 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008490 LD->isVolatile(), LD->getAlignment());
8491 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008492 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008493 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8494 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008495 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8496 }
8497 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008498}
Evan Chengd880b972008-05-09 21:53:03 +00008499
Chris Lattner83e6c992006-10-04 06:57:07 +00008500/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008501static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008502 const X86Subtarget *Subtarget) {
8503 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008504 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008505 // Get the LHS/RHS of the select.
8506 SDValue LHS = N->getOperand(1);
8507 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008508
Dan Gohman670e5392009-09-21 18:03:22 +00008509 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8510 // instructions have the peculiarity that if either operand is a NaN,
8511 // they chose what we call the RHS operand (and as such are not symmetric).
8512 // It happens that this matches the semantics of the common C idiom
8513 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008514 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008516 Cond.getOpcode() == ISD::SETCC) {
8517 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008518
Chris Lattner47b4ce82009-03-11 05:48:52 +00008519 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008520 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008521 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8522 switch (CC) {
8523 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008524 case ISD::SETULT:
8525 // This can be a min if we can prove that at least one of the operands
8526 // is not a nan.
8527 if (!FiniteOnlyFPMath()) {
8528 if (DAG.isKnownNeverNaN(RHS)) {
8529 // Put the potential NaN in the RHS so that SSE will preserve it.
8530 std::swap(LHS, RHS);
8531 } else if (!DAG.isKnownNeverNaN(LHS))
8532 break;
8533 }
8534 Opcode = X86ISD::FMIN;
8535 break;
8536 case ISD::SETOLE:
8537 // This can be a min if we can prove that at least one of the operands
8538 // is not a nan.
8539 if (!FiniteOnlyFPMath()) {
8540 if (DAG.isKnownNeverNaN(LHS)) {
8541 // Put the potential NaN in the RHS so that SSE will preserve it.
8542 std::swap(LHS, RHS);
8543 } else if (!DAG.isKnownNeverNaN(RHS))
8544 break;
8545 }
8546 Opcode = X86ISD::FMIN;
8547 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008548 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008549 // This can be a min, but if either operand is a NaN we need it to
8550 // preserve the original LHS.
8551 std::swap(LHS, RHS);
8552 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008553 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008554 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008555 Opcode = X86ISD::FMIN;
8556 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008557
Dan Gohman670e5392009-09-21 18:03:22 +00008558 case ISD::SETOGE:
8559 // This can be a max if we can prove that at least one of the operands
8560 // is not a nan.
8561 if (!FiniteOnlyFPMath()) {
8562 if (DAG.isKnownNeverNaN(LHS)) {
8563 // Put the potential NaN in the RHS so that SSE will preserve it.
8564 std::swap(LHS, RHS);
8565 } else if (!DAG.isKnownNeverNaN(RHS))
8566 break;
8567 }
8568 Opcode = X86ISD::FMAX;
8569 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008570 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008571 // This can be a max if we can prove that at least one of the operands
8572 // is not a nan.
8573 if (!FiniteOnlyFPMath()) {
8574 if (DAG.isKnownNeverNaN(RHS)) {
8575 // Put the potential NaN in the RHS so that SSE will preserve it.
8576 std::swap(LHS, RHS);
8577 } else if (!DAG.isKnownNeverNaN(LHS))
8578 break;
8579 }
8580 Opcode = X86ISD::FMAX;
8581 break;
8582 case ISD::SETUGE:
8583 // This can be a max, but if either operand is a NaN we need it to
8584 // preserve the original LHS.
8585 std::swap(LHS, RHS);
8586 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008587 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008588 case ISD::SETGE:
8589 Opcode = X86ISD::FMAX;
8590 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008591 }
Dan Gohman670e5392009-09-21 18:03:22 +00008592 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008593 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8594 switch (CC) {
8595 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008596 case ISD::SETOGE:
8597 // This can be a min if we can prove that at least one of the operands
8598 // is not a nan.
8599 if (!FiniteOnlyFPMath()) {
8600 if (DAG.isKnownNeverNaN(RHS)) {
8601 // Put the potential NaN in the RHS so that SSE will preserve it.
8602 std::swap(LHS, RHS);
8603 } else if (!DAG.isKnownNeverNaN(LHS))
8604 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008605 }
Dan Gohman670e5392009-09-21 18:03:22 +00008606 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008607 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008608 case ISD::SETUGT:
8609 // This can be a min if we can prove that at least one of the operands
8610 // is not a nan.
8611 if (!FiniteOnlyFPMath()) {
8612 if (DAG.isKnownNeverNaN(LHS)) {
8613 // Put the potential NaN in the RHS so that SSE will preserve it.
8614 std::swap(LHS, RHS);
8615 } else if (!DAG.isKnownNeverNaN(RHS))
8616 break;
8617 }
8618 Opcode = X86ISD::FMIN;
8619 break;
8620 case ISD::SETUGE:
8621 // This can be a min, but if either operand is a NaN we need it to
8622 // preserve the original LHS.
8623 std::swap(LHS, RHS);
8624 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008625 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008626 case ISD::SETGE:
8627 Opcode = X86ISD::FMIN;
8628 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008629
Dan Gohman670e5392009-09-21 18:03:22 +00008630 case ISD::SETULT:
8631 // This can be a max if we can prove that at least one of the operands
8632 // is not a nan.
8633 if (!FiniteOnlyFPMath()) {
8634 if (DAG.isKnownNeverNaN(LHS)) {
8635 // Put the potential NaN in the RHS so that SSE will preserve it.
8636 std::swap(LHS, RHS);
8637 } else if (!DAG.isKnownNeverNaN(RHS))
8638 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008639 }
Dan Gohman670e5392009-09-21 18:03:22 +00008640 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008641 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008642 case ISD::SETOLE:
8643 // This can be a max if we can prove that at least one of the operands
8644 // is not a nan.
8645 if (!FiniteOnlyFPMath()) {
8646 if (DAG.isKnownNeverNaN(RHS)) {
8647 // Put the potential NaN in the RHS so that SSE will preserve it.
8648 std::swap(LHS, RHS);
8649 } else if (!DAG.isKnownNeverNaN(LHS))
8650 break;
8651 }
8652 Opcode = X86ISD::FMAX;
8653 break;
8654 case ISD::SETULE:
8655 // This can be a max, but if either operand is a NaN we need it to
8656 // preserve the original LHS.
8657 std::swap(LHS, RHS);
8658 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008659 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008660 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008661 Opcode = X86ISD::FMAX;
8662 break;
8663 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008664 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008665
Chris Lattner47b4ce82009-03-11 05:48:52 +00008666 if (Opcode)
8667 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008668 }
Eric Christopherfd179292009-08-27 18:07:15 +00008669
Chris Lattnerd1980a52009-03-12 06:52:53 +00008670 // If this is a select between two integer constants, try to do some
8671 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008672 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8673 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008674 // Don't do this for crazy integer types.
8675 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8676 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008677 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008678 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008679
Chris Lattnercee56e72009-03-13 05:53:31 +00008680 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008681 // Efficiently invertible.
8682 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8683 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8684 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8685 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008686 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008687 }
Eric Christopherfd179292009-08-27 18:07:15 +00008688
Chris Lattnerd1980a52009-03-12 06:52:53 +00008689 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008690 if (FalseC->getAPIntValue() == 0 &&
8691 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008692 if (NeedsCondInvert) // Invert the condition if needed.
8693 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8694 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008695
Chris Lattnerd1980a52009-03-12 06:52:53 +00008696 // Zero extend the condition if needed.
8697 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008698
Chris Lattnercee56e72009-03-13 05:53:31 +00008699 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008700 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008701 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008702 }
Eric Christopherfd179292009-08-27 18:07:15 +00008703
Chris Lattner97a29a52009-03-13 05:22:11 +00008704 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008705 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008706 if (NeedsCondInvert) // Invert the condition if needed.
8707 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8708 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008709
Chris Lattner97a29a52009-03-13 05:22:11 +00008710 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008711 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8712 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008713 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008714 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008715 }
Eric Christopherfd179292009-08-27 18:07:15 +00008716
Chris Lattnercee56e72009-03-13 05:53:31 +00008717 // Optimize cases that will turn into an LEA instruction. This requires
8718 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008719 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008720 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008721 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008722
Chris Lattnercee56e72009-03-13 05:53:31 +00008723 bool isFastMultiplier = false;
8724 if (Diff < 10) {
8725 switch ((unsigned char)Diff) {
8726 default: break;
8727 case 1: // result = add base, cond
8728 case 2: // result = lea base( , cond*2)
8729 case 3: // result = lea base(cond, cond*2)
8730 case 4: // result = lea base( , cond*4)
8731 case 5: // result = lea base(cond, cond*4)
8732 case 8: // result = lea base( , cond*8)
8733 case 9: // result = lea base(cond, cond*8)
8734 isFastMultiplier = true;
8735 break;
8736 }
8737 }
Eric Christopherfd179292009-08-27 18:07:15 +00008738
Chris Lattnercee56e72009-03-13 05:53:31 +00008739 if (isFastMultiplier) {
8740 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8741 if (NeedsCondInvert) // Invert the condition if needed.
8742 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8743 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008744
Chris Lattnercee56e72009-03-13 05:53:31 +00008745 // Zero extend the condition if needed.
8746 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8747 Cond);
8748 // Scale the condition by the difference.
8749 if (Diff != 1)
8750 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8751 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008752
Chris Lattnercee56e72009-03-13 05:53:31 +00008753 // Add the base if non-zero.
8754 if (FalseC->getAPIntValue() != 0)
8755 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8756 SDValue(FalseC, 0));
8757 return Cond;
8758 }
Eric Christopherfd179292009-08-27 18:07:15 +00008759 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008760 }
8761 }
Eric Christopherfd179292009-08-27 18:07:15 +00008762
Dan Gohman475871a2008-07-27 21:46:04 +00008763 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008764}
8765
Chris Lattnerd1980a52009-03-12 06:52:53 +00008766/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8767static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8768 TargetLowering::DAGCombinerInfo &DCI) {
8769 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008770
Chris Lattnerd1980a52009-03-12 06:52:53 +00008771 // If the flag operand isn't dead, don't touch this CMOV.
8772 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8773 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008774
Chris Lattnerd1980a52009-03-12 06:52:53 +00008775 // If this is a select between two integer constants, try to do some
8776 // optimizations. Note that the operands are ordered the opposite of SELECT
8777 // operands.
8778 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8779 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8780 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8781 // larger than FalseC (the false value).
8782 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008783
Chris Lattnerd1980a52009-03-12 06:52:53 +00008784 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8785 CC = X86::GetOppositeBranchCondition(CC);
8786 std::swap(TrueC, FalseC);
8787 }
Eric Christopherfd179292009-08-27 18:07:15 +00008788
Chris Lattnerd1980a52009-03-12 06:52:53 +00008789 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008790 // This is efficient for any integer data type (including i8/i16) and
8791 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008792 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8793 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008794 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8795 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008796
Chris Lattnerd1980a52009-03-12 06:52:53 +00008797 // Zero extend the condition if needed.
8798 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008799
Chris Lattnerd1980a52009-03-12 06:52:53 +00008800 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8801 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008802 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008803 if (N->getNumValues() == 2) // Dead flag value?
8804 return DCI.CombineTo(N, Cond, SDValue());
8805 return Cond;
8806 }
Eric Christopherfd179292009-08-27 18:07:15 +00008807
Chris Lattnercee56e72009-03-13 05:53:31 +00008808 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8809 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008810 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8811 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008812 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8813 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008814
Chris Lattner97a29a52009-03-13 05:22:11 +00008815 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008816 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8817 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008818 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8819 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008820
Chris Lattner97a29a52009-03-13 05:22:11 +00008821 if (N->getNumValues() == 2) // Dead flag value?
8822 return DCI.CombineTo(N, Cond, SDValue());
8823 return Cond;
8824 }
Eric Christopherfd179292009-08-27 18:07:15 +00008825
Chris Lattnercee56e72009-03-13 05:53:31 +00008826 // Optimize cases that will turn into an LEA instruction. This requires
8827 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008828 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008829 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008830 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008831
Chris Lattnercee56e72009-03-13 05:53:31 +00008832 bool isFastMultiplier = false;
8833 if (Diff < 10) {
8834 switch ((unsigned char)Diff) {
8835 default: break;
8836 case 1: // result = add base, cond
8837 case 2: // result = lea base( , cond*2)
8838 case 3: // result = lea base(cond, cond*2)
8839 case 4: // result = lea base( , cond*4)
8840 case 5: // result = lea base(cond, cond*4)
8841 case 8: // result = lea base( , cond*8)
8842 case 9: // result = lea base(cond, cond*8)
8843 isFastMultiplier = true;
8844 break;
8845 }
8846 }
Eric Christopherfd179292009-08-27 18:07:15 +00008847
Chris Lattnercee56e72009-03-13 05:53:31 +00008848 if (isFastMultiplier) {
8849 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8850 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008851 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8852 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008853 // Zero extend the condition if needed.
8854 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8855 Cond);
8856 // Scale the condition by the difference.
8857 if (Diff != 1)
8858 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8859 DAG.getConstant(Diff, Cond.getValueType()));
8860
8861 // Add the base if non-zero.
8862 if (FalseC->getAPIntValue() != 0)
8863 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8864 SDValue(FalseC, 0));
8865 if (N->getNumValues() == 2) // Dead flag value?
8866 return DCI.CombineTo(N, Cond, SDValue());
8867 return Cond;
8868 }
Eric Christopherfd179292009-08-27 18:07:15 +00008869 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008870 }
8871 }
8872 return SDValue();
8873}
8874
8875
Evan Cheng0b0cd912009-03-28 05:57:29 +00008876/// PerformMulCombine - Optimize a single multiply with constant into two
8877/// in order to implement it with two cheaper instructions, e.g.
8878/// LEA + SHL, LEA + LEA.
8879static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8880 TargetLowering::DAGCombinerInfo &DCI) {
8881 if (DAG.getMachineFunction().
8882 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8883 return SDValue();
8884
8885 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8886 return SDValue();
8887
Owen Andersone50ed302009-08-10 22:56:29 +00008888 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008889 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008890 return SDValue();
8891
8892 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8893 if (!C)
8894 return SDValue();
8895 uint64_t MulAmt = C->getZExtValue();
8896 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8897 return SDValue();
8898
8899 uint64_t MulAmt1 = 0;
8900 uint64_t MulAmt2 = 0;
8901 if ((MulAmt % 9) == 0) {
8902 MulAmt1 = 9;
8903 MulAmt2 = MulAmt / 9;
8904 } else if ((MulAmt % 5) == 0) {
8905 MulAmt1 = 5;
8906 MulAmt2 = MulAmt / 5;
8907 } else if ((MulAmt % 3) == 0) {
8908 MulAmt1 = 3;
8909 MulAmt2 = MulAmt / 3;
8910 }
8911 if (MulAmt2 &&
8912 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8913 DebugLoc DL = N->getDebugLoc();
8914
8915 if (isPowerOf2_64(MulAmt2) &&
8916 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8917 // If second multiplifer is pow2, issue it first. We want the multiply by
8918 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8919 // is an add.
8920 std::swap(MulAmt1, MulAmt2);
8921
8922 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008923 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008924 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008925 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008926 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008927 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008928 DAG.getConstant(MulAmt1, VT));
8929
Eric Christopherfd179292009-08-27 18:07:15 +00008930 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008931 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008932 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008933 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008934 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008935 DAG.getConstant(MulAmt2, VT));
8936
8937 // Do not add new nodes to DAG combiner worklist.
8938 DCI.CombineTo(N, NewMul, false);
8939 }
8940 return SDValue();
8941}
8942
8943
Nate Begeman740ab032009-01-26 00:52:55 +00008944/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8945/// when possible.
8946static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8947 const X86Subtarget *Subtarget) {
8948 // On X86 with SSE2 support, we can transform this to a vector shift if
8949 // all elements are shifted by the same amount. We can't do this in legalize
8950 // because the a constant vector is typically transformed to a constant pool
8951 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008952 if (!Subtarget->hasSSE2())
8953 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008954
Owen Andersone50ed302009-08-10 22:56:29 +00008955 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008956 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008957 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008958
Mon P Wang3becd092009-01-28 08:12:05 +00008959 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008960 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008961 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008962 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008963 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8964 unsigned NumElts = VT.getVectorNumElements();
8965 unsigned i = 0;
8966 for (; i != NumElts; ++i) {
8967 SDValue Arg = ShAmtOp.getOperand(i);
8968 if (Arg.getOpcode() == ISD::UNDEF) continue;
8969 BaseShAmt = Arg;
8970 break;
8971 }
8972 for (; i != NumElts; ++i) {
8973 SDValue Arg = ShAmtOp.getOperand(i);
8974 if (Arg.getOpcode() == ISD::UNDEF) continue;
8975 if (Arg != BaseShAmt) {
8976 return SDValue();
8977 }
8978 }
8979 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008980 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008981 SDValue InVec = ShAmtOp.getOperand(0);
8982 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8983 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8984 unsigned i = 0;
8985 for (; i != NumElts; ++i) {
8986 SDValue Arg = InVec.getOperand(i);
8987 if (Arg.getOpcode() == ISD::UNDEF) continue;
8988 BaseShAmt = Arg;
8989 break;
8990 }
8991 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8992 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8993 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8994 if (C->getZExtValue() == SplatIdx)
8995 BaseShAmt = InVec.getOperand(1);
8996 }
8997 }
8998 if (BaseShAmt.getNode() == 0)
8999 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9000 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009001 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009002 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009003
Mon P Wangefa42202009-09-03 19:56:25 +00009004 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009005 if (EltVT.bitsGT(MVT::i32))
9006 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9007 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009008 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009009
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009010 // The shift amount is identical so we can do a vector shift.
9011 SDValue ValOp = N->getOperand(0);
9012 switch (N->getOpcode()) {
9013 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009014 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009015 break;
9016 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009017 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009018 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009019 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009020 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009021 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009022 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009023 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009024 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009026 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009027 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009028 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009029 break;
9030 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009031 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009032 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009033 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009034 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009035 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009036 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009037 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009038 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009039 break;
9040 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009041 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009042 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009043 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009044 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009045 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009047 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009048 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009049 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009050 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009051 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009052 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009053 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009054 }
9055 return SDValue();
9056}
9057
Chris Lattner149a4e52008-02-22 02:09:43 +00009058/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009059static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009060 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009061 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9062 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009063 // A preferable solution to the general problem is to figure out the right
9064 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009065
9066 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009067 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009068 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009069 if (VT.getSizeInBits() != 64)
9070 return SDValue();
9071
Devang Patel578efa92009-06-05 21:57:13 +00009072 const Function *F = DAG.getMachineFunction().getFunction();
9073 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009074 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009075 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009076 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009077 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009078 isa<LoadSDNode>(St->getValue()) &&
9079 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9080 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009081 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009082 LoadSDNode *Ld = 0;
9083 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009084 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009085 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009086 // Must be a store of a load. We currently handle two cases: the load
9087 // is a direct child, and it's under an intervening TokenFactor. It is
9088 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009089 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009090 Ld = cast<LoadSDNode>(St->getChain());
9091 else if (St->getValue().hasOneUse() &&
9092 ChainVal->getOpcode() == ISD::TokenFactor) {
9093 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009094 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009095 TokenFactorIndex = i;
9096 Ld = cast<LoadSDNode>(St->getValue());
9097 } else
9098 Ops.push_back(ChainVal->getOperand(i));
9099 }
9100 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009101
Evan Cheng536e6672009-03-12 05:59:15 +00009102 if (!Ld || !ISD::isNormalLoad(Ld))
9103 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009104
Evan Cheng536e6672009-03-12 05:59:15 +00009105 // If this is not the MMX case, i.e. we are just turning i64 load/store
9106 // into f64 load/store, avoid the transformation if there are multiple
9107 // uses of the loaded value.
9108 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9109 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009110
Evan Cheng536e6672009-03-12 05:59:15 +00009111 DebugLoc LdDL = Ld->getDebugLoc();
9112 DebugLoc StDL = N->getDebugLoc();
9113 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9114 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9115 // pair instead.
9116 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009117 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009118 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9119 Ld->getBasePtr(), Ld->getSrcValue(),
9120 Ld->getSrcValueOffset(), Ld->isVolatile(),
9121 Ld->getAlignment());
9122 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009123 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009124 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009125 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009126 Ops.size());
9127 }
Evan Cheng536e6672009-03-12 05:59:15 +00009128 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009129 St->getSrcValue(), St->getSrcValueOffset(),
9130 St->isVolatile(), St->getAlignment());
9131 }
Evan Cheng536e6672009-03-12 05:59:15 +00009132
9133 // Otherwise, lower to two pairs of 32-bit loads / stores.
9134 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009135 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9136 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009137
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009139 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9140 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009141 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009142 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9143 Ld->isVolatile(),
9144 MinAlign(Ld->getAlignment(), 4));
9145
9146 SDValue NewChain = LoLd.getValue(1);
9147 if (TokenFactorIndex != -1) {
9148 Ops.push_back(LoLd);
9149 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009150 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009151 Ops.size());
9152 }
9153
9154 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009155 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9156 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009157
9158 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9159 St->getSrcValue(), St->getSrcValueOffset(),
9160 St->isVolatile(), St->getAlignment());
9161 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9162 St->getSrcValue(),
9163 St->getSrcValueOffset() + 4,
9164 St->isVolatile(),
9165 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009166 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009167 }
Dan Gohman475871a2008-07-27 21:46:04 +00009168 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009169}
9170
Chris Lattner6cf73262008-01-25 06:14:17 +00009171/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9172/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009173static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009174 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9175 // F[X]OR(0.0, x) -> x
9176 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009177 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9178 if (C->getValueAPF().isPosZero())
9179 return N->getOperand(1);
9180 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9181 if (C->getValueAPF().isPosZero())
9182 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009183 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009184}
9185
9186/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009187static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009188 // FAND(0.0, x) -> 0.0
9189 // FAND(x, 0.0) -> 0.0
9190 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9191 if (C->getValueAPF().isPosZero())
9192 return N->getOperand(0);
9193 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9194 if (C->getValueAPF().isPosZero())
9195 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009196 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009197}
9198
Dan Gohmane5af2d32009-01-29 01:59:02 +00009199static SDValue PerformBTCombine(SDNode *N,
9200 SelectionDAG &DAG,
9201 TargetLowering::DAGCombinerInfo &DCI) {
9202 // BT ignores high bits in the bit index operand.
9203 SDValue Op1 = N->getOperand(1);
9204 if (Op1.hasOneUse()) {
9205 unsigned BitWidth = Op1.getValueSizeInBits();
9206 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9207 APInt KnownZero, KnownOne;
9208 TargetLowering::TargetLoweringOpt TLO(DAG);
9209 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9210 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9211 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9212 DCI.CommitTargetLoweringOpt(TLO);
9213 }
9214 return SDValue();
9215}
Chris Lattner83e6c992006-10-04 06:57:07 +00009216
Eli Friedman7a5e5552009-06-07 06:52:44 +00009217static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9218 SDValue Op = N->getOperand(0);
9219 if (Op.getOpcode() == ISD::BIT_CONVERT)
9220 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009221 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009222 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009223 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009224 OpVT.getVectorElementType().getSizeInBits()) {
9225 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9226 }
9227 return SDValue();
9228}
9229
Owen Anderson99177002009-06-29 18:04:45 +00009230// On X86 and X86-64, atomic operations are lowered to locked instructions.
9231// Locked instructions, in turn, have implicit fence semantics (all memory
9232// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009233// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009234// fence-atomic-fence.
9235static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9236 SDValue atomic = N->getOperand(0);
9237 switch (atomic.getOpcode()) {
9238 case ISD::ATOMIC_CMP_SWAP:
9239 case ISD::ATOMIC_SWAP:
9240 case ISD::ATOMIC_LOAD_ADD:
9241 case ISD::ATOMIC_LOAD_SUB:
9242 case ISD::ATOMIC_LOAD_AND:
9243 case ISD::ATOMIC_LOAD_OR:
9244 case ISD::ATOMIC_LOAD_XOR:
9245 case ISD::ATOMIC_LOAD_NAND:
9246 case ISD::ATOMIC_LOAD_MIN:
9247 case ISD::ATOMIC_LOAD_MAX:
9248 case ISD::ATOMIC_LOAD_UMIN:
9249 case ISD::ATOMIC_LOAD_UMAX:
9250 break;
9251 default:
9252 return SDValue();
9253 }
Eric Christopherfd179292009-08-27 18:07:15 +00009254
Owen Anderson99177002009-06-29 18:04:45 +00009255 SDValue fence = atomic.getOperand(0);
9256 if (fence.getOpcode() != ISD::MEMBARRIER)
9257 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009258
Owen Anderson99177002009-06-29 18:04:45 +00009259 switch (atomic.getOpcode()) {
9260 case ISD::ATOMIC_CMP_SWAP:
9261 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9262 atomic.getOperand(1), atomic.getOperand(2),
9263 atomic.getOperand(3));
9264 case ISD::ATOMIC_SWAP:
9265 case ISD::ATOMIC_LOAD_ADD:
9266 case ISD::ATOMIC_LOAD_SUB:
9267 case ISD::ATOMIC_LOAD_AND:
9268 case ISD::ATOMIC_LOAD_OR:
9269 case ISD::ATOMIC_LOAD_XOR:
9270 case ISD::ATOMIC_LOAD_NAND:
9271 case ISD::ATOMIC_LOAD_MIN:
9272 case ISD::ATOMIC_LOAD_MAX:
9273 case ISD::ATOMIC_LOAD_UMIN:
9274 case ISD::ATOMIC_LOAD_UMAX:
9275 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9276 atomic.getOperand(1), atomic.getOperand(2));
9277 default:
9278 return SDValue();
9279 }
9280}
9281
Dan Gohman475871a2008-07-27 21:46:04 +00009282SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009283 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009284 SelectionDAG &DAG = DCI.DAG;
9285 switch (N->getOpcode()) {
9286 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009287 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009288 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009289 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009290 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009291 case ISD::SHL:
9292 case ISD::SRA:
9293 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009294 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009295 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009296 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9297 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009298 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009299 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009300 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009301 }
9302
Dan Gohman475871a2008-07-27 21:46:04 +00009303 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009304}
9305
Evan Cheng60c07e12006-07-05 22:17:51 +00009306//===----------------------------------------------------------------------===//
9307// X86 Inline Assembly Support
9308//===----------------------------------------------------------------------===//
9309
Chris Lattnerb8105652009-07-20 17:51:36 +00009310static bool LowerToBSwap(CallInst *CI) {
9311 // FIXME: this should verify that we are targetting a 486 or better. If not,
9312 // we will turn this bswap into something that will be lowered to logical ops
9313 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9314 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009315
Chris Lattnerb8105652009-07-20 17:51:36 +00009316 // Verify this is a simple bswap.
9317 if (CI->getNumOperands() != 2 ||
9318 CI->getType() != CI->getOperand(1)->getType() ||
9319 !CI->getType()->isInteger())
9320 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009321
Chris Lattnerb8105652009-07-20 17:51:36 +00009322 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9323 if (!Ty || Ty->getBitWidth() % 16 != 0)
9324 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009325
Chris Lattnerb8105652009-07-20 17:51:36 +00009326 // Okay, we can do this xform, do so now.
9327 const Type *Tys[] = { Ty };
9328 Module *M = CI->getParent()->getParent()->getParent();
9329 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009330
Chris Lattnerb8105652009-07-20 17:51:36 +00009331 Value *Op = CI->getOperand(1);
9332 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009333
Chris Lattnerb8105652009-07-20 17:51:36 +00009334 CI->replaceAllUsesWith(Op);
9335 CI->eraseFromParent();
9336 return true;
9337}
9338
9339bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9340 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9341 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9342
9343 std::string AsmStr = IA->getAsmString();
9344
9345 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9346 std::vector<std::string> AsmPieces;
9347 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9348
9349 switch (AsmPieces.size()) {
9350 default: return false;
9351 case 1:
9352 AsmStr = AsmPieces[0];
9353 AsmPieces.clear();
9354 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9355
9356 // bswap $0
9357 if (AsmPieces.size() == 2 &&
9358 (AsmPieces[0] == "bswap" ||
9359 AsmPieces[0] == "bswapq" ||
9360 AsmPieces[0] == "bswapl") &&
9361 (AsmPieces[1] == "$0" ||
9362 AsmPieces[1] == "${0:q}")) {
9363 // No need to check constraints, nothing other than the equivalent of
9364 // "=r,0" would be valid here.
9365 return LowerToBSwap(CI);
9366 }
9367 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009368 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009369 AsmPieces.size() == 3 &&
9370 AsmPieces[0] == "rorw" &&
9371 AsmPieces[1] == "$$8," &&
9372 AsmPieces[2] == "${0:w}" &&
9373 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9374 return LowerToBSwap(CI);
9375 }
9376 break;
9377 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009378 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009379 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009380 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9381 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9382 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9383 std::vector<std::string> Words;
9384 SplitString(AsmPieces[0], Words, " \t");
9385 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9386 Words.clear();
9387 SplitString(AsmPieces[1], Words, " \t");
9388 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9389 Words.clear();
9390 SplitString(AsmPieces[2], Words, " \t,");
9391 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9392 Words[2] == "%edx") {
9393 return LowerToBSwap(CI);
9394 }
9395 }
9396 }
9397 }
9398 break;
9399 }
9400 return false;
9401}
9402
9403
9404
Chris Lattnerf4dff842006-07-11 02:54:03 +00009405/// getConstraintType - Given a constraint letter, return the type of
9406/// constraint it is for this target.
9407X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009408X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9409 if (Constraint.size() == 1) {
9410 switch (Constraint[0]) {
9411 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009412 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009413 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009414 case 'r':
9415 case 'R':
9416 case 'l':
9417 case 'q':
9418 case 'Q':
9419 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009420 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009421 case 'Y':
9422 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009423 case 'e':
9424 case 'Z':
9425 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009426 default:
9427 break;
9428 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009429 }
Chris Lattner4234f572007-03-25 02:14:49 +00009430 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009431}
9432
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009433/// LowerXConstraint - try to replace an X constraint, which matches anything,
9434/// with another that has more specific requirements based on the type of the
9435/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009436const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009437LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009438 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9439 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009440 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009441 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009442 return "Y";
9443 if (Subtarget->hasSSE1())
9444 return "x";
9445 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009446
Chris Lattner5e764232008-04-26 23:02:14 +00009447 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009448}
9449
Chris Lattner48884cd2007-08-25 00:47:38 +00009450/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9451/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009452void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009453 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009454 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009455 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009456 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009457 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009458
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009459 switch (Constraint) {
9460 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009461 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009462 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009463 if (C->getZExtValue() <= 31) {
9464 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009465 break;
9466 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009467 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009468 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009469 case 'J':
9470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009471 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009472 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9473 break;
9474 }
9475 }
9476 return;
9477 case 'K':
9478 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009479 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009480 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9481 break;
9482 }
9483 }
9484 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009485 case 'N':
9486 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009487 if (C->getZExtValue() <= 255) {
9488 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009489 break;
9490 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009491 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009492 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009493 case 'e': {
9494 // 32-bit signed value
9495 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9496 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009497 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9498 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009499 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009501 break;
9502 }
9503 // FIXME gcc accepts some relocatable values here too, but only in certain
9504 // memory models; it's complicated.
9505 }
9506 return;
9507 }
9508 case 'Z': {
9509 // 32-bit unsigned value
9510 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9511 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009512 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9513 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009514 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9515 break;
9516 }
9517 }
9518 // FIXME gcc accepts some relocatable values here too, but only in certain
9519 // memory models; it's complicated.
9520 return;
9521 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009522 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009523 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009524 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009525 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009527 break;
9528 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009529
Chris Lattnerdc43a882007-05-03 16:52:29 +00009530 // If we are in non-pic codegen mode, we allow the address of a global (with
9531 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009532 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009533 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009534
Chris Lattner49921962009-05-08 18:23:14 +00009535 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9536 while (1) {
9537 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9538 Offset += GA->getOffset();
9539 break;
9540 } else if (Op.getOpcode() == ISD::ADD) {
9541 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9542 Offset += C->getZExtValue();
9543 Op = Op.getOperand(0);
9544 continue;
9545 }
9546 } else if (Op.getOpcode() == ISD::SUB) {
9547 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9548 Offset += -C->getZExtValue();
9549 Op = Op.getOperand(0);
9550 continue;
9551 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009552 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009553
Chris Lattner49921962009-05-08 18:23:14 +00009554 // Otherwise, this isn't something we can handle, reject it.
9555 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009556 }
Eric Christopherfd179292009-08-27 18:07:15 +00009557
Chris Lattner36c25012009-07-10 07:34:39 +00009558 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009559 // If we require an extra load to get this address, as in PIC mode, we
9560 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009561 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9562 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009563 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009564
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009565 if (hasMemory)
9566 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9567 else
9568 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009569 Result = Op;
9570 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009571 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009572 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009573
Gabor Greifba36cb52008-08-28 21:40:38 +00009574 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009575 Ops.push_back(Result);
9576 return;
9577 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009578 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9579 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009580}
9581
Chris Lattner259e97c2006-01-31 19:43:35 +00009582std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009583getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009584 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009585 if (Constraint.size() == 1) {
9586 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009587 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009588 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009589 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9590 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009592 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9593 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9594 X86::R10D,X86::R11D,X86::R12D,
9595 X86::R13D,X86::R14D,X86::R15D,
9596 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009598 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9599 X86::SI, X86::DI, X86::R8W,X86::R9W,
9600 X86::R10W,X86::R11W,X86::R12W,
9601 X86::R13W,X86::R14W,X86::R15W,
9602 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009604 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9605 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9606 X86::R10B,X86::R11B,X86::R12B,
9607 X86::R13B,X86::R14B,X86::R15B,
9608 X86::BPL, X86::SPL, 0);
9609
Owen Anderson825b72b2009-08-11 20:47:22 +00009610 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009611 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9612 X86::RSI, X86::RDI, X86::R8, X86::R9,
9613 X86::R10, X86::R11, X86::R12,
9614 X86::R13, X86::R14, X86::R15,
9615 X86::RBP, X86::RSP, 0);
9616
9617 break;
9618 }
Eric Christopherfd179292009-08-27 18:07:15 +00009619 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009620 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009622 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009624 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009625 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009626 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009627 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009628 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9629 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009630 }
9631 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009632
Chris Lattner1efa40f2006-02-22 00:56:39 +00009633 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009634}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009635
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009636std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009637X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009638 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009639 // First, see if this is a constraint that directly corresponds to an LLVM
9640 // register class.
9641 if (Constraint.size() == 1) {
9642 // GCC Constraint Letters
9643 switch (Constraint[0]) {
9644 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009645 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009646 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009647 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009648 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009649 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009650 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009651 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009652 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009653 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009654 case 'R': // LEGACY_REGS
9655 if (VT == MVT::i8)
9656 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9657 if (VT == MVT::i16)
9658 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9659 if (VT == MVT::i32 || !Subtarget->is64Bit())
9660 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9661 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009662 case 'f': // FP Stack registers.
9663 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9664 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009665 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009666 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009667 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009668 return std::make_pair(0U, X86::RFP64RegisterClass);
9669 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009670 case 'y': // MMX_REGS if MMX allowed.
9671 if (!Subtarget->hasMMX()) break;
9672 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009673 case 'Y': // SSE_REGS if SSE2 allowed
9674 if (!Subtarget->hasSSE2()) break;
9675 // FALL THROUGH.
9676 case 'x': // SSE_REGS if SSE1 allowed
9677 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009678
Owen Anderson825b72b2009-08-11 20:47:22 +00009679 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009680 default: break;
9681 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009682 case MVT::f32:
9683 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009684 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009685 case MVT::f64:
9686 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009687 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009688 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 case MVT::v16i8:
9690 case MVT::v8i16:
9691 case MVT::v4i32:
9692 case MVT::v2i64:
9693 case MVT::v4f32:
9694 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009695 return std::make_pair(0U, X86::VR128RegisterClass);
9696 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009697 break;
9698 }
9699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009700
Chris Lattnerf76d1802006-07-31 23:26:50 +00009701 // Use the default implementation in TargetLowering to convert the register
9702 // constraint into a member of a register class.
9703 std::pair<unsigned, const TargetRegisterClass*> Res;
9704 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009705
9706 // Not found as a standard register?
9707 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009708 // Map st(0) -> st(7) -> ST0
9709 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9710 tolower(Constraint[1]) == 's' &&
9711 tolower(Constraint[2]) == 't' &&
9712 Constraint[3] == '(' &&
9713 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9714 Constraint[5] == ')' &&
9715 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009716
Chris Lattner56d77c72009-09-13 22:41:48 +00009717 Res.first = X86::ST0+Constraint[4]-'0';
9718 Res.second = X86::RFP80RegisterClass;
9719 return Res;
9720 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009721
Chris Lattner56d77c72009-09-13 22:41:48 +00009722 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009723 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009724 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009725 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009726 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009727 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009728
9729 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009730 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009731 Res.first = X86::EFLAGS;
9732 Res.second = X86::CCRRegisterClass;
9733 return Res;
9734 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009735
Dale Johannesen330169f2008-11-13 21:52:36 +00009736 // 'A' means EAX + EDX.
9737 if (Constraint == "A") {
9738 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009739 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009740 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009741 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009742 return Res;
9743 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009744
Chris Lattnerf76d1802006-07-31 23:26:50 +00009745 // Otherwise, check to see if this is a register class of the wrong value
9746 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9747 // turn into {ax},{dx}.
9748 if (Res.second->hasType(VT))
9749 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009750
Chris Lattnerf76d1802006-07-31 23:26:50 +00009751 // All of the single-register GCC register classes map their values onto
9752 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9753 // really want an 8-bit or 32-bit register, map to the appropriate register
9754 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009755 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009757 unsigned DestReg = 0;
9758 switch (Res.first) {
9759 default: break;
9760 case X86::AX: DestReg = X86::AL; break;
9761 case X86::DX: DestReg = X86::DL; break;
9762 case X86::CX: DestReg = X86::CL; break;
9763 case X86::BX: DestReg = X86::BL; break;
9764 }
9765 if (DestReg) {
9766 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009767 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009768 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009769 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009770 unsigned DestReg = 0;
9771 switch (Res.first) {
9772 default: break;
9773 case X86::AX: DestReg = X86::EAX; break;
9774 case X86::DX: DestReg = X86::EDX; break;
9775 case X86::CX: DestReg = X86::ECX; break;
9776 case X86::BX: DestReg = X86::EBX; break;
9777 case X86::SI: DestReg = X86::ESI; break;
9778 case X86::DI: DestReg = X86::EDI; break;
9779 case X86::BP: DestReg = X86::EBP; break;
9780 case X86::SP: DestReg = X86::ESP; break;
9781 }
9782 if (DestReg) {
9783 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009784 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009785 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009787 unsigned DestReg = 0;
9788 switch (Res.first) {
9789 default: break;
9790 case X86::AX: DestReg = X86::RAX; break;
9791 case X86::DX: DestReg = X86::RDX; break;
9792 case X86::CX: DestReg = X86::RCX; break;
9793 case X86::BX: DestReg = X86::RBX; break;
9794 case X86::SI: DestReg = X86::RSI; break;
9795 case X86::DI: DestReg = X86::RDI; break;
9796 case X86::BP: DestReg = X86::RBP; break;
9797 case X86::SP: DestReg = X86::RSP; break;
9798 }
9799 if (DestReg) {
9800 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009801 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009802 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009803 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009804 } else if (Res.second == X86::FR32RegisterClass ||
9805 Res.second == X86::FR64RegisterClass ||
9806 Res.second == X86::VR128RegisterClass) {
9807 // Handle references to XMM physical registers that got mapped into the
9808 // wrong class. This can happen with constraints like {xmm0} where the
9809 // target independent register mapper will just pick the first match it can
9810 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009812 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009813 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009814 Res.second = X86::FR64RegisterClass;
9815 else if (X86::VR128RegisterClass->hasType(VT))
9816 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009817 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009818
Chris Lattnerf76d1802006-07-31 23:26:50 +00009819 return Res;
9820}
Mon P Wang0c397192008-10-30 08:01:45 +00009821
9822//===----------------------------------------------------------------------===//
9823// X86 Widen vector type
9824//===----------------------------------------------------------------------===//
9825
9826/// getWidenVectorType: given a vector type, returns the type to widen
9827/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009828/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009829/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009830/// scalarizing vs using the wider vector type.
9831
Owen Andersone50ed302009-08-10 22:56:29 +00009832EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009833 assert(VT.isVector());
9834 if (isTypeLegal(VT))
9835 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009836
Mon P Wang0c397192008-10-30 08:01:45 +00009837 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9838 // type based on element type. This would speed up our search (though
9839 // it may not be worth it since the size of the list is relatively
9840 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009841 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009842 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009843
Mon P Wang0c397192008-10-30 08:01:45 +00009844 // On X86, it make sense to widen any vector wider than 1
9845 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009846 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009847
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9849 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9850 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009851
9852 if (isTypeLegal(SVT) &&
9853 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009854 SVT.getVectorNumElements() > NElts)
9855 return SVT;
9856 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009857 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009858}