blob: 8033c3299cd3e421c13cd5b4aa311ef2b1a5b519 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanaka0f843822011-06-07 18:58:42 +000064 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065 }
66}
67
68MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000069MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000070 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 Subtarget = &TM.getSubtarget<MipsSubtarget>();
72
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000073 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000074 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000075 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
79 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000082 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000083 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000084 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090
Eli Friedman6055a6a2009-07-17 04:07:24 +000091 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
93 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000094
Wesley Peckbf17cfa2010-11-23 03:31:01 +000095 // Used by legalize types to correctly generate the setcc result.
96 // Without this, every float setcc comes with a AND/OR with the result,
97 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000098 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000100
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000101 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000103 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
105 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
106 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
107 setOperationAction(ISD::SELECT, MVT::f32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f64, Custom);
109 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
111 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000112 setOperationAction(ISD::VASTART, MVT::Other, Custom);
113
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000114 setOperationAction(ISD::SDIV, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIV, MVT::i32, Expand);
117 setOperationAction(ISD::UREM, MVT::i32, Expand);
118
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000119 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
121 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
123 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
124 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
125 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
126 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
127 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
128 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000129
130 if (!Subtarget->isMips32r2())
131 setOperationAction(ISD::ROTR, MVT::i32, Expand);
132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
134 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000136 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000139 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000141 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
143 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000144 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000149 setOperationAction(ISD::FMA, MVT::f32, Expand);
150 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000152 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
153 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000154
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000155 setOperationAction(ISD::VAARG, MVT::Other, Expand);
156 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
157 setOperationAction(ISD::VAEND, MVT::Other, Expand);
158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
161 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000163
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000164 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000166
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000167 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000170 }
171
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000172 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000174
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000175 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000177
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000178 setTargetDAGCombine(ISD::ADDE);
179 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000180 setTargetDAGCombine(ISD::SDIVREM);
181 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000182 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000183
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000184 setMinFunctionAlignment(2);
185
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000186 setStackPointerRegisterToSaveRestore(Mips::SP);
187 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000188
189 setExceptionPointerRegister(Mips::A0);
190 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191}
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
194 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000195}
196
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000197// SelectMadd -
198// Transforms a subgraph in CurDAG if the following pattern is found:
199// (addc multLo, Lo0), (adde multHi, Hi0),
200// where,
201// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000202// Lo0: initial value of Lo register
203// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000204// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000206 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000207 // for the matching to be successful.
208 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
209
210 if (ADDCNode->getOpcode() != ISD::ADDC)
211 return false;
212
213 SDValue MultHi = ADDENode->getOperand(0);
214 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000215 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000216 unsigned MultOpc = MultHi.getOpcode();
217
218 // MultHi and MultLo must be generated by the same node,
219 if (MultLo.getNode() != MultNode)
220 return false;
221
222 // and it must be a multiplication.
223 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
224 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225
226 // MultLo amd MultHi must be the first and second output of MultNode
227 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000228 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
229 return false;
230
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000231 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000232 // of the values of MultNode, in which case MultNode will be removed in later
233 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000234 // If there exist users other than ADDENode or ADDCNode, this function returns
235 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000236 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000237 // produced.
238 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
239 return false;
240
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000241 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242 DebugLoc dl = ADDENode->getDebugLoc();
243
244 // create MipsMAdd(u) node
245 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
248 MVT::Glue,
249 MultNode->getOperand(0),// Factor 0
250 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000251 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 ADDENode->getOperand(1));// Hi0
253
254 // create CopyFromReg nodes
255 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
256 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000257 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000258 Mips::HI, MVT::i32,
259 CopyFromLo.getValue(2));
260
261 // replace uses of adde and addc here
262 if (!SDValue(ADDCNode, 0).use_empty())
263 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
264
265 if (!SDValue(ADDENode, 0).use_empty())
266 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
267
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000268 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000269}
270
271// SelectMsub -
272// Transforms a subgraph in CurDAG if the following pattern is found:
273// (addc Lo0, multLo), (sube Hi0, multHi),
274// where,
275// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276// Lo0: initial value of Lo register
277// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000278// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000280 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281 // for the matching to be successful.
282 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
283
284 if (SUBCNode->getOpcode() != ISD::SUBC)
285 return false;
286
287 SDValue MultHi = SUBENode->getOperand(1);
288 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000289 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 unsigned MultOpc = MultHi.getOpcode();
291
292 // MultHi and MultLo must be generated by the same node,
293 if (MultLo.getNode() != MultNode)
294 return false;
295
296 // and it must be a multiplication.
297 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
298 return false;
299
300 // MultLo amd MultHi must be the first and second output of MultNode
301 // respectively.
302 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
303 return false;
304
305 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
306 // of the values of MultNode, in which case MultNode will be removed in later
307 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308 // If there exist users other than SUBENode or SUBCNode, this function returns
309 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000310 // instruction node rather than a pair of MULT and MSUB instructions being
311 // produced.
312 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
313 return false;
314
315 SDValue Chain = CurDAG->getEntryNode();
316 DebugLoc dl = SUBENode->getDebugLoc();
317
318 // create MipsSub(u) node
319 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
320
321 SDValue MSub = CurDAG->getNode(MultOpc, dl,
322 MVT::Glue,
323 MultNode->getOperand(0),// Factor 0
324 MultNode->getOperand(1),// Factor 1
325 SUBCNode->getOperand(0),// Lo0
326 SUBENode->getOperand(0));// Hi0
327
328 // create CopyFromReg nodes
329 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
330 MSub);
331 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
332 Mips::HI, MVT::i32,
333 CopyFromLo.getValue(2));
334
335 // replace uses of sube and subc here
336 if (!SDValue(SUBCNode, 0).use_empty())
337 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
338
339 if (!SDValue(SUBENode, 0).use_empty())
340 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
341
342 return true;
343}
344
345static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
346 TargetLowering::DAGCombinerInfo &DCI,
347 const MipsSubtarget* Subtarget) {
348 if (DCI.isBeforeLegalize())
349 return SDValue();
350
351 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
352 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356
357static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
358 TargetLowering::DAGCombinerInfo &DCI,
359 const MipsSubtarget* Subtarget) {
360 if (DCI.isBeforeLegalize())
361 return SDValue();
362
363 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
364 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000366 return SDValue();
367}
368
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000369static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
370 TargetLowering::DAGCombinerInfo &DCI,
371 const MipsSubtarget* Subtarget) {
372 if (DCI.isBeforeLegalizeOps())
373 return SDValue();
374
375 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
376 MipsISD::DivRemU;
377 DebugLoc dl = N->getDebugLoc();
378
379 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
380 N->getOperand(0), N->getOperand(1));
381 SDValue InChain = DAG.getEntryNode();
382 SDValue InGlue = DivRem;
383
384 // insert MFLO
385 if (N->hasAnyUseOfValue(0)) {
386 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
387 InGlue);
388 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
389 InChain = CopyFromLo.getValue(1);
390 InGlue = CopyFromLo.getValue(2);
391 }
392
393 // insert MFHI
394 if (N->hasAnyUseOfValue(1)) {
395 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000396 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000397 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
398 }
399
400 return SDValue();
401}
402
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000403static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
404 switch (CC) {
405 default: llvm_unreachable("Unknown fp condition code!");
406 case ISD::SETEQ:
407 case ISD::SETOEQ: return Mips::FCOND_OEQ;
408 case ISD::SETUNE: return Mips::FCOND_UNE;
409 case ISD::SETLT:
410 case ISD::SETOLT: return Mips::FCOND_OLT;
411 case ISD::SETGT:
412 case ISD::SETOGT: return Mips::FCOND_OGT;
413 case ISD::SETLE:
414 case ISD::SETOLE: return Mips::FCOND_OLE;
415 case ISD::SETGE:
416 case ISD::SETOGE: return Mips::FCOND_OGE;
417 case ISD::SETULT: return Mips::FCOND_ULT;
418 case ISD::SETULE: return Mips::FCOND_ULE;
419 case ISD::SETUGT: return Mips::FCOND_UGT;
420 case ISD::SETUGE: return Mips::FCOND_UGE;
421 case ISD::SETUO: return Mips::FCOND_UN;
422 case ISD::SETO: return Mips::FCOND_OR;
423 case ISD::SETNE:
424 case ISD::SETONE: return Mips::FCOND_ONE;
425 case ISD::SETUEQ: return Mips::FCOND_UEQ;
426 }
427}
428
429
430// Returns true if condition code has to be inverted.
431static bool InvertFPCondCode(Mips::CondCode CC) {
432 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
433 return false;
434
435 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
436 return true;
437
438 assert(false && "Illegal Condition Code");
439 return false;
440}
441
442// Creates and returns an FPCmp node from a setcc node.
443// Returns Op if setcc is not a floating point comparison.
444static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
445 // must be a SETCC node
446 if (Op.getOpcode() != ISD::SETCC)
447 return Op;
448
449 SDValue LHS = Op.getOperand(0);
450
451 if (!LHS.getValueType().isFloatingPoint())
452 return Op;
453
454 SDValue RHS = Op.getOperand(1);
455 DebugLoc dl = Op.getDebugLoc();
456
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000457 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
458 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000459 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
460
461 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
462 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
463}
464
465// Creates and returns a CMovFPT/F node.
466static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
467 SDValue False, DebugLoc DL) {
468 bool invert = InvertFPCondCode((Mips::CondCode)
469 cast<ConstantSDNode>(Cond.getOperand(2))
470 ->getSExtValue());
471
472 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
473 True.getValueType(), True, False, Cond);
474}
475
476static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
477 TargetLowering::DAGCombinerInfo &DCI,
478 const MipsSubtarget* Subtarget) {
479 if (DCI.isBeforeLegalizeOps())
480 return SDValue();
481
482 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
483
484 if (Cond.getOpcode() != MipsISD::FPCmp)
485 return SDValue();
486
487 SDValue True = DAG.getConstant(1, MVT::i32);
488 SDValue False = DAG.getConstant(0, MVT::i32);
489
490 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
491}
492
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494 const {
495 SelectionDAG &DAG = DCI.DAG;
496 unsigned opc = N->getOpcode();
497
498 switch (opc) {
499 default: break;
500 case ISD::ADDE:
501 return PerformADDECombine(N, DAG, DCI, Subtarget);
502 case ISD::SUBE:
503 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000504 case ISD::SDIVREM:
505 case ISD::UDIVREM:
506 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 case ISD::SETCC:
508 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000509 }
510
511 return SDValue();
512}
513
Dan Gohman475871a2008-07-27 21:46:04 +0000514SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000515LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000516{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000517 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000519 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
521 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000523 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000524 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
525 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000526 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000527 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000528 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000529 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530 }
Dan Gohman475871a2008-07-27 21:46:04 +0000531 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532}
533
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000534//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537
538// AddLiveIn - This helper function adds the specified physical register to the
539// MachineFunction as a live in value. It also creates a corresponding
540// virtual register for it.
541static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000543{
544 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000545 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
546 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547 return VReg;
548}
549
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000550// Get fp branch code (not opcode) from condition code.
551static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
552 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
553 return Mips::BRANCH_T;
554
555 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
556 return Mips::BRANCH_F;
557
558 return Mips::BRANCH_INVALID;
559}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560
Akira Hatanaka14487d42011-06-07 19:28:39 +0000561static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
562 DebugLoc dl,
563 const MipsSubtarget* Subtarget,
564 const TargetInstrInfo *TII,
565 bool isFPCmp, unsigned Opc) {
566 // There is no need to expand CMov instructions if target has
567 // conditional moves.
568 if (Subtarget->hasCondMov())
569 return BB;
570
571 // To "insert" a SELECT_CC instruction, we actually have to insert the
572 // diamond control-flow pattern. The incoming instruction knows the
573 // destination vreg to set, the condition code register to branch on, the
574 // true/false values to select between, and a branch opcode to use.
575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
576 MachineFunction::iterator It = BB;
577 ++It;
578
579 // thisMBB:
580 // ...
581 // TrueVal = ...
582 // setcc r1, r2, r3
583 // bNE r1, r0, copy1MBB
584 // fallthrough --> copy0MBB
585 MachineBasicBlock *thisMBB = BB;
586 MachineFunction *F = BB->getParent();
587 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
588 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
589 F->insert(It, copy0MBB);
590 F->insert(It, sinkMBB);
591
592 // Transfer the remainder of BB and its successor edges to sinkMBB.
593 sinkMBB->splice(sinkMBB->begin(), BB,
594 llvm::next(MachineBasicBlock::iterator(MI)),
595 BB->end());
596 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
597
598 // Next, add the true and fallthrough blocks as its successors.
599 BB->addSuccessor(copy0MBB);
600 BB->addSuccessor(sinkMBB);
601
602 // Emit the right instruction according to the type of the operands compared
603 if (isFPCmp)
604 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
605 else
606 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
607 .addReg(Mips::ZERO).addMBB(sinkMBB);
608
609 // copy0MBB:
610 // %FalseValue = ...
611 // # fallthrough to sinkMBB
612 BB = copy0MBB;
613
614 // Update machine-CFG edges
615 BB->addSuccessor(sinkMBB);
616
617 // sinkMBB:
618 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
619 // ...
620 BB = sinkMBB;
621
622 if (isFPCmp)
623 BuildMI(*BB, BB->begin(), dl,
624 TII->get(Mips::PHI), MI->getOperand(0).getReg())
625 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
626 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
627 else
628 BuildMI(*BB, BB->begin(), dl,
629 TII->get(Mips::PHI), MI->getOperand(0).getReg())
630 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
631 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
632
633 MI->eraseFromParent(); // The pseudo instruction is gone now.
634 return BB;
635}
636
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000637MachineBasicBlock *
638MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000639 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000641 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000642
643 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000644 default:
645 assert(false && "Unexpected instr type to insert");
646 return NULL;
647 case Mips::MOVT:
648 case Mips::MOVT_S:
649 case Mips::MOVT_D:
650 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
651 case Mips::MOVF:
652 case Mips::MOVF_S:
653 case Mips::MOVF_D:
654 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
655 case Mips::MOVZ_I:
656 case Mips::MOVZ_S:
657 case Mips::MOVZ_D:
658 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
659 case Mips::MOVN_I:
660 case Mips::MOVN_S:
661 case Mips::MOVN_D:
662 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000663
664 case Mips::ATOMIC_LOAD_ADD_I8:
665 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
666 case Mips::ATOMIC_LOAD_ADD_I16:
667 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
668 case Mips::ATOMIC_LOAD_ADD_I32:
669 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
670
671 case Mips::ATOMIC_LOAD_AND_I8:
672 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
673 case Mips::ATOMIC_LOAD_AND_I16:
674 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
675 case Mips::ATOMIC_LOAD_AND_I32:
676 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
677
678 case Mips::ATOMIC_LOAD_OR_I8:
679 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
680 case Mips::ATOMIC_LOAD_OR_I16:
681 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
682 case Mips::ATOMIC_LOAD_OR_I32:
683 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
684
685 case Mips::ATOMIC_LOAD_XOR_I8:
686 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
687 case Mips::ATOMIC_LOAD_XOR_I16:
688 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
689 case Mips::ATOMIC_LOAD_XOR_I32:
690 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
691
692 case Mips::ATOMIC_LOAD_NAND_I8:
693 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
694 case Mips::ATOMIC_LOAD_NAND_I16:
695 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
696 case Mips::ATOMIC_LOAD_NAND_I32:
697 return EmitAtomicBinary(MI, BB, 4, 0, true);
698
699 case Mips::ATOMIC_LOAD_SUB_I8:
700 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
701 case Mips::ATOMIC_LOAD_SUB_I16:
702 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
703 case Mips::ATOMIC_LOAD_SUB_I32:
704 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
705
706 case Mips::ATOMIC_SWAP_I8:
707 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
708 case Mips::ATOMIC_SWAP_I16:
709 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
710 case Mips::ATOMIC_SWAP_I32:
711 return EmitAtomicBinary(MI, BB, 4, 0);
712
713 case Mips::ATOMIC_CMP_SWAP_I8:
714 return EmitAtomicCmpSwapPartword(MI, BB, 1);
715 case Mips::ATOMIC_CMP_SWAP_I16:
716 return EmitAtomicCmpSwapPartword(MI, BB, 2);
717 case Mips::ATOMIC_CMP_SWAP_I32:
718 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000719 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000720}
721
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000722// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
723// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
724MachineBasicBlock *
725MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000726 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000727 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000728 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
729
730 MachineFunction *MF = BB->getParent();
731 MachineRegisterInfo &RegInfo = MF->getRegInfo();
732 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
734 DebugLoc dl = MI->getDebugLoc();
735
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000736 unsigned Oldval = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000737 unsigned Ptr = MI->getOperand(1).getReg();
738 unsigned Incr = MI->getOperand(2).getReg();
739
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000740 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
741 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000742 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000743
744 // insert new blocks after the current block
745 const BasicBlock *LLVM_BB = BB->getBasicBlock();
746 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
747 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
748 MachineFunction::iterator It = BB;
749 ++It;
750 MF->insert(It, loopMBB);
751 MF->insert(It, exitMBB);
752
753 // Transfer the remainder of BB and its successor edges to exitMBB.
754 exitMBB->splice(exitMBB->begin(), BB,
755 llvm::next(MachineBasicBlock::iterator(MI)),
756 BB->end());
757 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
758
759 // thisMBB:
760 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000761 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000762 BB->addSuccessor(loopMBB);
763
764 // loopMBB:
765 // ll oldval, 0(ptr)
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000766 // <binop> tmp1, oldval, incr
767 // sc tmp1, 0(ptr)
768 // beq tmp1, $0, loopMBB
769 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000770 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000771 if (Nand) {
772 // and tmp2, oldval, incr
773 // nor tmp1, $0, tmp2
774 BuildMI(BB, dl, TII->get(Mips::AND), Tmp2).addReg(Oldval).addReg(Incr);
775 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
776 } else if (BinOpcode) {
777 // <binop> tmp1, oldval, incr
778 BuildMI(BB, dl, TII->get(BinOpcode), Tmp1).addReg(Oldval).addReg(Incr);
779 } else {
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000780 Tmp1 = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000781 }
Akira Hatanaka45473c12011-07-18 17:44:27 +0000782 BuildMI(BB, dl, TII->get(Mips::SC), Tmp3).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000783 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +0000784 .addReg(Tmp3).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000785 BB->addSuccessor(loopMBB);
786 BB->addSuccessor(exitMBB);
787
788 MI->eraseFromParent(); // The instruction is gone now.
789
Akira Hatanaka939ece12011-07-19 03:42:13 +0000790 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000791}
792
793MachineBasicBlock *
794MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000795 MachineBasicBlock *BB,
796 unsigned Size, unsigned BinOpcode,
797 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 assert((Size == 1 || Size == 2) &&
799 "Unsupported size for EmitAtomicBinaryPartial.");
800
801 MachineFunction *MF = BB->getParent();
802 MachineRegisterInfo &RegInfo = MF->getRegInfo();
803 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
804 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
805 DebugLoc dl = MI->getDebugLoc();
806
807 unsigned Dest = MI->getOperand(0).getReg();
808 unsigned Ptr = MI->getOperand(1).getReg();
809 unsigned Incr = MI->getOperand(2).getReg();
810
811 unsigned Addr = RegInfo.createVirtualRegister(RC);
812 unsigned Shift = RegInfo.createVirtualRegister(RC);
813 unsigned Mask = RegInfo.createVirtualRegister(RC);
814 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
815 unsigned Newval = RegInfo.createVirtualRegister(RC);
816 unsigned Oldval = RegInfo.createVirtualRegister(RC);
817 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
818 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
819 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
820 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
821 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
823 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
824 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
825 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
826 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
827 unsigned Tmp11 = RegInfo.createVirtualRegister(RC);
828 unsigned Tmp12 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000829 unsigned Tmp13 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000830
831 // insert new blocks after the current block
832 const BasicBlock *LLVM_BB = BB->getBasicBlock();
833 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000834 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
836 MachineFunction::iterator It = BB;
837 ++It;
838 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000839 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 MF->insert(It, exitMBB);
841
842 // Transfer the remainder of BB and its successor edges to exitMBB.
843 exitMBB->splice(exitMBB->begin(), BB,
844 llvm::next(MachineBasicBlock::iterator(MI)),
845 BB->end());
846 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
847
848 // thisMBB:
849 // addiu tmp1,$0,-4 # 0xfffffffc
850 // and addr,ptr,tmp1
851 // andi tmp2,ptr,3
852 // sll shift,tmp2,3
853 // ori tmp3,$0,255 # 0xff
854 // sll mask,tmp3,shift
855 // nor mask2,$0,mask
856 // andi tmp4,incr,255
857 // sll incr2,tmp4,shift
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858
859 int64_t MaskImm = (Size == 1) ? 255 : 65535;
860 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
861 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
862 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
863 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
864 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
865 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
866 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakaa9211642011-07-18 19:58:59 +0000867 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Incr).addImm(MaskImm);
868 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp4).addReg(Shift);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000869
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870 BB->addSuccessor(loopMBB);
871
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000872 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 // loopMBB:
874 // ll oldval,0(addr)
875 // binop tmp7,oldval,incr2
876 // and newval,tmp7,mask
877 // and tmp8,oldval,mask2
878 // or tmp9,tmp8,newval
879 // sc tmp9,0(addr)
880 // beq tmp9,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000881
882 // atomic.swap
883 // loopMBB:
884 // ll oldval,0(addr)
885 // and tmp8,oldval,mask2
886 // or tmp9,tmp8,incr2
887 // sc tmp9,0(addr)
888 // beq tmp9,$0,loopMBB
889
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000891 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 if (Nand) {
893 // and tmp6, oldval, incr2
894 // nor tmp7, $0, tmp6
895 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval).addReg(Incr2);
896 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 } else if (BinOpcode) {
898 // <binop> tmp7, oldval, incr2
899 BuildMI(BB, dl, TII->get(BinOpcode), Tmp7).addReg(Oldval).addReg(Incr2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 }
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000901 if (BinOpcode != 0 || Nand)
902 BuildMI(BB, dl, TII->get(Mips::AND), Newval).addReg(Tmp7).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 BuildMI(BB, dl, TII->get(Mips::AND), Tmp8).addReg(Oldval).addReg(Mask2);
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000904 if (BinOpcode != 0 || Nand)
905 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Newval);
906 else
907 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Incr2);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000908 BuildMI(BB, dl, TII->get(Mips::SC), Tmp13)
909 .addReg(Tmp9).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +0000911 .addReg(Tmp13).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 BB->addSuccessor(loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000913 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
Akira Hatanaka939ece12011-07-19 03:42:13 +0000915 // sinkMBB:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916 // and tmp10,oldval,mask
917 // srl tmp11,tmp10,shift
918 // sll tmp12,tmp11,24
919 // sra dest,tmp12,24
Akira Hatanaka939ece12011-07-19 03:42:13 +0000920 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000921 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +0000922
Akira Hatanaka939ece12011-07-19 03:42:13 +0000923 BuildMI(BB, dl, TII->get(Mips::AND), Tmp10)
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 .addReg(Oldval).addReg(Mask);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000925 BuildMI(BB, dl, TII->get(Mips::SRL), Tmp11)
Akira Hatanakaa308c672011-07-19 03:14:58 +0000926 .addReg(Tmp10).addReg(Shift);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000927 BuildMI(BB, dl, TII->get(Mips::SLL), Tmp12)
Akira Hatanakaa308c672011-07-19 03:14:58 +0000928 .addReg(Tmp11).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000929 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanakaa308c672011-07-19 03:14:58 +0000930 .addReg(Tmp12).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931
Akira Hatanaka939ece12011-07-19 03:42:13 +0000932 sinkMBB->addSuccessor(exitMBB);
933
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 MI->eraseFromParent(); // The instruction is gone now.
935
Akira Hatanaka939ece12011-07-19 03:42:13 +0000936 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937}
938
939MachineBasicBlock *
940MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000941 MachineBasicBlock *BB,
942 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
944
945 MachineFunction *MF = BB->getParent();
946 MachineRegisterInfo &RegInfo = MF->getRegInfo();
947 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
948 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
949 DebugLoc dl = MI->getDebugLoc();
950
951 unsigned Dest = MI->getOperand(0).getReg();
952 unsigned Ptr = MI->getOperand(1).getReg();
953 unsigned Oldval = MI->getOperand(2).getReg();
954 unsigned Newval = MI->getOperand(3).getReg();
955
956 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000957 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958
959 // insert new blocks after the current block
960 const BasicBlock *LLVM_BB = BB->getBasicBlock();
961 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
962 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
963 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
964 MachineFunction::iterator It = BB;
965 ++It;
966 MF->insert(It, loop1MBB);
967 MF->insert(It, loop2MBB);
968 MF->insert(It, exitMBB);
969
970 // Transfer the remainder of BB and its successor edges to exitMBB.
971 exitMBB->splice(exitMBB->begin(), BB,
972 llvm::next(MachineBasicBlock::iterator(MI)),
973 BB->end());
974 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
975
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 // thisMBB:
977 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 BB->addSuccessor(loop1MBB);
980
981 // loop1MBB:
982 // ll dest, 0(ptr)
983 // bne dest, oldval, exitMBB
984 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000985 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 BuildMI(BB, dl, TII->get(Mips::BNE))
987 .addReg(Dest).addReg(Oldval).addMBB(exitMBB);
988 BB->addSuccessor(exitMBB);
989 BB->addSuccessor(loop2MBB);
990
991 // loop2MBB:
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000992 // or tmp1, $0, newval
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 // sc tmp1, 0(ptr)
994 // beq tmp1, $0, loop1MBB
995 BB = loop2MBB;
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000996 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Newval);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000997 BuildMI(BB, dl, TII->get(Mips::SC), Tmp3).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +0000999 .addReg(Tmp3).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 BB->addSuccessor(loop1MBB);
1001 BB->addSuccessor(exitMBB);
1002
1003 MI->eraseFromParent(); // The instruction is gone now.
1004
Akira Hatanaka939ece12011-07-19 03:42:13 +00001005 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006}
1007
1008MachineBasicBlock *
1009MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001010 MachineBasicBlock *BB,
1011 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 assert((Size == 1 || Size == 2) &&
1013 "Unsupported size for EmitAtomicCmpSwapPartial.");
1014
1015 MachineFunction *MF = BB->getParent();
1016 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1017 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1018 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1019 DebugLoc dl = MI->getDebugLoc();
1020
1021 unsigned Dest = MI->getOperand(0).getReg();
1022 unsigned Ptr = MI->getOperand(1).getReg();
1023 unsigned Oldval = MI->getOperand(2).getReg();
1024 unsigned Newval = MI->getOperand(3).getReg();
1025
1026 unsigned Addr = RegInfo.createVirtualRegister(RC);
1027 unsigned Shift = RegInfo.createVirtualRegister(RC);
1028 unsigned Mask = RegInfo.createVirtualRegister(RC);
1029 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
1030 unsigned Oldval2 = RegInfo.createVirtualRegister(RC);
1031 unsigned Oldval3 = RegInfo.createVirtualRegister(RC);
1032 unsigned Oldval4 = RegInfo.createVirtualRegister(RC);
1033 unsigned Newval2 = RegInfo.createVirtualRegister(RC);
1034 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
1035 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
1036 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
1037 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
1038 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
1039 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
1040 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
1041 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
1042 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001043 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044
1045 // insert new blocks after the current block
1046 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1047 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1048 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001049 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1051 MachineFunction::iterator It = BB;
1052 ++It;
1053 MF->insert(It, loop1MBB);
1054 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001055 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 MF->insert(It, exitMBB);
1057
1058 // Transfer the remainder of BB and its successor edges to exitMBB.
1059 exitMBB->splice(exitMBB->begin(), BB,
1060 llvm::next(MachineBasicBlock::iterator(MI)),
1061 BB->end());
1062 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1063
1064 // thisMBB:
1065 // addiu tmp1,$0,-4 # 0xfffffffc
1066 // and addr,ptr,tmp1
1067 // andi tmp2,ptr,3
1068 // sll shift,tmp2,3
1069 // ori tmp3,$0,255 # 0xff
1070 // sll mask,tmp3,shift
1071 // nor mask2,$0,mask
1072 // andi tmp4,oldval,255
1073 // sll oldval2,tmp4,shift
1074 // andi tmp5,newval,255
1075 // sll newval2,tmp5,shift
1076 int64_t MaskImm = (Size == 1) ? 255 : 65535;
1077 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
1078 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
1079 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
1080 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
1081 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
1082 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
1083 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1084 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Oldval).addImm(MaskImm);
1085 BuildMI(BB, dl, TII->get(Mips::SLL), Oldval2).addReg(Tmp4).addReg(Shift);
1086 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Newval).addImm(MaskImm);
1087 BuildMI(BB, dl, TII->get(Mips::SLL), Newval2).addReg(Tmp5).addReg(Shift);
1088 BB->addSuccessor(loop1MBB);
1089
1090 // loop1MBB:
1091 // ll oldval3,0(addr)
1092 // and oldval4,oldval3,mask
Akira Hatanaka939ece12011-07-19 03:42:13 +00001093 // bne oldval4,oldval2,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001095 BuildMI(BB, dl, TII->get(Mips::LL), Oldval3).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096 BuildMI(BB, dl, TII->get(Mips::AND), Oldval4).addReg(Oldval3).addReg(Mask);
1097 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka939ece12011-07-19 03:42:13 +00001098 .addReg(Oldval4).addReg(Oldval2).addMBB(sinkMBB);
1099 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100 BB->addSuccessor(loop2MBB);
1101
1102 // loop2MBB:
1103 // and tmp6,oldval3,mask2
1104 // or tmp7,tmp6,newval2
1105 // sc tmp7,0(addr)
1106 // beq tmp7,$0,loop1MBB
1107 BB = loop2MBB;
1108 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval3).addReg(Mask2);
1109 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Tmp6).addReg(Newval2);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001110 BuildMI(BB, dl, TII->get(Mips::SC), Tmp10)
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001111 .addReg(Tmp7).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001112 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +00001113 .addReg(Tmp10).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 BB->addSuccessor(loop1MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001115 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116
Akira Hatanaka939ece12011-07-19 03:42:13 +00001117 // sinkMBB:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 // srl tmp8,oldval4,shift
1119 // sll tmp9,tmp8,24
1120 // sra dest,tmp9,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001121 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001123
Akira Hatanaka939ece12011-07-19 03:42:13 +00001124 BuildMI(BB, dl, TII->get(Mips::SRL), Tmp8)
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125 .addReg(Oldval4).addReg(Shift);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001126 BuildMI(BB, dl, TII->get(Mips::SLL), Tmp9)
Akira Hatanakaa308c672011-07-19 03:14:58 +00001127 .addReg(Tmp8).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001128 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanakaa308c672011-07-19 03:14:58 +00001129 .addReg(Tmp9).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130
Akira Hatanaka939ece12011-07-19 03:42:13 +00001131 sinkMBB->addSuccessor(exitMBB);
1132
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133 MI->eraseFromParent(); // The instruction is gone now.
1134
Akira Hatanaka939ece12011-07-19 03:42:13 +00001135 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136}
1137
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001138//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001139// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001140//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001141SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001142LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001143{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001144 MachineFunction &MF = DAG.getMachineFunction();
1145 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1146
1147 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001148 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1149 "Cannot lower if the alignment of the allocated space is larger than \
1150 that of the stack.");
1151
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001152 SDValue Chain = Op.getOperand(0);
1153 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001154 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001155
1156 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001158
1159 // Subtract the dynamic size from the actual stack size to
1160 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001162
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001163 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001164 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001165 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1166 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
1168 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001169 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001170 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1171 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1172 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1173
1174 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001175}
1176
1177SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001178LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001179{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001181 // the block to branch to if the condition is true.
1182 SDValue Chain = Op.getOperand(0);
1183 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001184 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001185
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001186 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1187
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001188 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001189 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001190 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001191
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001192 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001193 Mips::CondCode CC =
1194 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001195 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001196
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001197 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001198 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001199}
1200
1201SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001202LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001203{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001204 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001205
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001206 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001207 if (Cond.getOpcode() != MipsISD::FPCmp)
1208 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001209
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001210 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1211 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001212}
1213
Dan Gohmand858e902010-04-17 15:26:15 +00001214SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1215 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001216 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001218 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001219
Eli Friedmane2c74082009-08-03 02:22:28 +00001220 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001221 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001222
Chris Lattnerb71b9092009-08-13 06:28:06 +00001223 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224
Chris Lattnere3736f82009-08-13 05:41:27 +00001225 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001226 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1227 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001228 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001229 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1230 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001231 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001232 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001233 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001234 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1235 MipsII::MO_ABS_HI);
1236 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1237 MipsII::MO_ABS_LO);
1238 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1239 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001241 }
1242
Akira Hatanaka0f843822011-06-07 18:58:42 +00001243 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1244 MipsII::MO_GOT);
1245 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1246 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1247 DAG.getEntryNode(), GA, MachinePointerInfo(),
1248 false, false, 0);
1249 // On functions and global targets not internal linked only
1250 // a load from got/GP is necessary for PIC to work.
1251 if (!GV->hasInternalLinkage() &&
1252 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1253 return ResNode;
1254 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1255 MipsII::MO_ABS_LO);
1256 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1257 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001258}
1259
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001260SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1261 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001262 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1263 // FIXME there isn't actually debug info here
1264 DebugLoc dl = Op.getDebugLoc();
1265
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001266 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001267 // %hi/%lo relocation
1268 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1269 MipsII::MO_ABS_HI);
1270 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1271 MipsII::MO_ABS_LO);
1272 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1273 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1274 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001275 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001276
1277 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1278 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001279 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001280 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1281 MipsII::MO_ABS_LO);
1282 SDValue Load = DAG.getLoad(MVT::i32, dl,
1283 DAG.getEntryNode(), BAGOTOffset,
1284 MachinePointerInfo(), false, false, 0);
1285 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1286 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001287}
1288
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001289SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001290LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001291{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001292 // If the relocation model is PIC, use the General Dynamic TLS Model,
1293 // otherwise use the Initial Exec or Local Exec TLS Model.
1294 // TODO: implement Local Dynamic TLS model
1295
1296 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1297 DebugLoc dl = GA->getDebugLoc();
1298 const GlobalValue *GV = GA->getGlobal();
1299 EVT PtrVT = getPointerTy();
1300
1301 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1302 // General Dynamic TLS Model
1303 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001304 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001305 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1306 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1307 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1308
1309 ArgListTy Args;
1310 ArgListEntry Entry;
1311 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001312 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001313 Args.push_back(Entry);
1314 std::pair<SDValue, SDValue> CallResult =
1315 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001316 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001317 false, false, false, false, 0, CallingConv::C, false, true,
1318 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1319 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001320
1321 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001322 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001323
1324 SDValue Offset;
1325 if (GV->isDeclaration()) {
1326 // Initial Exec TLS Model
1327 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1328 MipsII::MO_GOTTPREL);
1329 Offset = DAG.getLoad(MVT::i32, dl,
1330 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1331 false, false, 0);
1332 } else {
1333 // Local Exec TLS Model
1334 SDVTList VTs = DAG.getVTList(MVT::i32);
1335 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1336 MipsII::MO_TPREL_HI);
1337 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1338 MipsII::MO_TPREL_LO);
1339 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1340 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1341 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1342 }
1343
1344 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1345 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001346}
1347
1348SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001349LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001350{
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001352 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001353 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001354 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001355 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001356 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001357
Owen Andersone50ed302009-08-10 22:56:29 +00001358 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001359 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001360
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001361 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1362
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001363 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001364 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001365 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001366 } else {// Emit Load from Global Pointer
1367 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001368 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1369 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001370 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001371 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001372
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001373 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1374 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001375 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001376 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001377
1378 return ResNode;
1379}
1380
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001382LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001383{
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001385 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001386 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001387 // FIXME there isn't actually debug info here
1388 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001389
1390 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001391 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001392 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001393 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001394 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001395 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001396 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1397 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001399
1400 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001401 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001402 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001403 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001404 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001405 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1406 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001408 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001409 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001410 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001411 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001412 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001413 CP, MachinePointerInfo::getConstantPool(),
1414 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001415 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001416 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001417 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001418 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1419 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001420
1421 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001422}
1423
Dan Gohmand858e902010-04-17 15:26:15 +00001424SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001425 MachineFunction &MF = DAG.getMachineFunction();
1426 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1427
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001428 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001429 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1430 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001431
1432 // vastart just stores the address of the VarArgsFrameIndex slot into the
1433 // memory location argument.
1434 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001435 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1436 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001437 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001438}
1439
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001440static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1441 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1442 DebugLoc dl = Op.getDebugLoc();
1443 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1444 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1445 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1446 DAG.getConstant(0x7fffffff, MVT::i32));
1447 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1448 DAG.getConstant(0x80000000, MVT::i32));
1449 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1450 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1451}
1452
1453static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001454 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001455 // Use ext/ins instructions if target architecture is Mips32r2.
1456 // Eliminate redundant mfc1 and mtc1 instructions.
1457 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001458
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001459 if (!isLittle)
1460 std::swap(LoIdx, HiIdx);
1461
1462 DebugLoc dl = Op.getDebugLoc();
1463 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1464 Op.getOperand(0),
1465 DAG.getConstant(LoIdx, MVT::i32));
1466 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1467 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1468 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1469 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1470 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1471 DAG.getConstant(0x7fffffff, MVT::i32));
1472 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1473 DAG.getConstant(0x80000000, MVT::i32));
1474 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1475
1476 if (!isLittle)
1477 std::swap(Word0, Word1);
1478
1479 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1480}
1481
1482SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1483 const {
1484 EVT Ty = Op.getValueType();
1485
1486 assert(Ty == MVT::f32 || Ty == MVT::f64);
1487
1488 if (Ty == MVT::f32)
1489 return LowerFCOPYSIGN32(Op, DAG);
1490 else
1491 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1492}
1493
Akira Hatanaka2e591472011-06-02 00:24:44 +00001494SDValue MipsTargetLowering::
1495LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001496 // check the depth
1497 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001498 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001499
1500 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1501 MFI->setFrameAddressIsTaken(true);
1502 EVT VT = Op.getValueType();
1503 DebugLoc dl = Op.getDebugLoc();
1504 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1505 return FrameAddr;
1506}
1507
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001508//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001509// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001510//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001511
1512#include "MipsGenCallingConv.inc"
1513
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001514//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001515// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001516// Mips O32 ABI rules:
1517// ---
1518// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001519// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001520// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521// f64 - Only passed in two aliased f32 registers if no int reg has been used
1522// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001523// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1524// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001525//
1526// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001527//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001528
Duncan Sands1e96bab2010-11-04 10:49:57 +00001529static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001530 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001531 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1532
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001533 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001534
1535 static const unsigned IntRegs[] = {
1536 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1537 };
1538 static const unsigned F32Regs[] = {
1539 Mips::F12, Mips::F14
1540 };
1541 static const unsigned F64Regs[] = {
1542 Mips::D6, Mips::D7
1543 };
1544
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001545 // ByVal Args
1546 if (ArgFlags.isByVal()) {
1547 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1548 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1549 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1550 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1551 r < std::min(IntRegsSize, NextReg); ++r)
1552 State.AllocateReg(IntRegs[r]);
1553 return false;
1554 }
1555
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001556 // Promote i8 and i16
1557 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1558 LocVT = MVT::i32;
1559 if (ArgFlags.isSExt())
1560 LocInfo = CCValAssign::SExt;
1561 else if (ArgFlags.isZExt())
1562 LocInfo = CCValAssign::ZExt;
1563 else
1564 LocInfo = CCValAssign::AExt;
1565 }
1566
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001567 unsigned Reg;
1568
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001569 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1570 // is true: function is vararg, argument is 3rd or higher, there is previous
1571 // argument which is not f32 or f64.
1572 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1573 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001574 unsigned OrigAlign = ArgFlags.getOrigAlign();
1575 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001576
1577 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001578 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001579 // If this is the first part of an i64 arg,
1580 // the allocated register must be either A0 or A2.
1581 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1582 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001583 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001584 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1585 // Allocate int register and shadow next int register. If first
1586 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001587 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1588 if (Reg == Mips::A1 || Reg == Mips::A3)
1589 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1590 State.AllocateReg(IntRegs, IntRegsSize);
1591 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001592 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1593 // we are guaranteed to find an available float register
1594 if (ValVT == MVT::f32) {
1595 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1596 // Shadow int register
1597 State.AllocateReg(IntRegs, IntRegsSize);
1598 } else {
1599 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1600 // Shadow int registers
1601 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1602 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1603 State.AllocateReg(IntRegs, IntRegsSize);
1604 State.AllocateReg(IntRegs, IntRegsSize);
1605 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001606 } else
1607 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001608
Akira Hatanakad37776d2011-05-20 21:39:54 +00001609 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1610 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1611
1612 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001613 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001614 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001615 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001616
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001617 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001618}
1619
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001620//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001622//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001623
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001624static const unsigned O32IntRegsSize = 4;
1625
1626static const unsigned O32IntRegs[] = {
1627 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1628};
1629
1630// Write ByVal Arg to arg registers and stack.
1631static void
1632WriteByValArg(SDValue& Chain, DebugLoc dl,
1633 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1634 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1635 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001636 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1637 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001638 unsigned FirstWord = VA.getLocMemOffset() / 4;
1639 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1640 unsigned LastWord = FirstWord + NumWords;
1641 unsigned CurWord;
1642
1643 // copy the first 4 words of byval arg to registers A0 - A3
1644 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1645 ++CurWord) {
1646 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1647 DAG.getConstant((CurWord - FirstWord) * 4,
1648 MVT::i32));
1649 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1650 MachinePointerInfo(),
1651 false, false, 0);
1652 MemOpChains.push_back(LoadVal.getValue(1));
1653 unsigned DstReg = O32IntRegs[CurWord];
1654 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1655 }
1656
1657 // copy remaining part of byval arg to stack.
1658 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001659 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001660 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1661 DAG.getConstant((CurWord - FirstWord) * 4,
1662 MVT::i32));
1663 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1664 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1665 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1666 DAG.getConstant(SizeInBytes, MVT::i32),
1667 /*Align*/4,
1668 /*isVolatile=*/false, /*AlwaysInline=*/false,
1669 MachinePointerInfo(0), MachinePointerInfo(0));
1670 MemOpChains.push_back(Chain);
1671 }
1672}
1673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001675/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001676/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001678MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001679 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001680 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001682 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 const SmallVectorImpl<ISD::InputArg> &Ins,
1684 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001685 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001686 // MIPs target does not yet support tail call optimization.
1687 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001689 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001690 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001691 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001692 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001693 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001694
1695 // Analyze operands of the call, assigning locations to each operand.
1696 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001697 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1698 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001699
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001700 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001701 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001702 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001704
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001705 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001706 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1707
1708 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1709 true));
1710
1711 // If this is the first call, create a stack frame object that points to
1712 // a location to which .cprestore saves $gp.
1713 if (IsPIC && !MipsFI->getGPFI())
1714 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1715
Akira Hatanaka21afc632011-06-21 00:40:49 +00001716 // Get the frame index of the stack frame object that points to the location
1717 // of dynamically allocated area on the stack.
1718 int DynAllocFI = MipsFI->getDynAllocFI();
1719
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001720 // Update size of the maximum argument space.
1721 // For O32, a minimum of four words (16 bytes) of argument space is
1722 // allocated.
1723 if (Subtarget->isABI_O32())
1724 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1725
1726 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1727
1728 if (MaxCallFrameSize < NextStackOffset) {
1729 MipsFI->setMaxCallFrameSize(NextStackOffset);
1730
Akira Hatanaka21afc632011-06-21 00:40:49 +00001731 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1732 // allocated stack space. These offsets must be aligned to a boundary
1733 // determined by the stack alignment of the ABI.
1734 unsigned StackAlignment = TFL->getStackAlignment();
1735 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1736 StackAlignment * StackAlignment;
1737
1738 if (IsPIC)
1739 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1740
1741 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001742 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001743
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001744 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1746 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001747
Eric Christopher471e4222011-06-08 23:55:35 +00001748 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001749
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001750 // Walk the register/memloc assignments, inserting copies/loads.
1751 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001752 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001753 CCValAssign &VA = ArgLocs[i];
1754
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001755 // Promote the value if needed.
1756 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001757 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001758 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001759 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001762 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001763 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1764 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001765 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1766 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001767 if (!Subtarget->isLittle())
1768 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001769 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1770 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1771 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001772 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001773 }
1774 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001775 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001776 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001777 break;
1778 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001779 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001780 break;
1781 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001782 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001783 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001784 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001785
1786 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001787 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001788 if (VA.isRegLoc()) {
1789 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001790 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001791 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001792
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001793 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001794 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001795
Eric Christopher471e4222011-06-08 23:55:35 +00001796 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001797 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1798 if (Flags.isByVal()) {
1799 assert(Subtarget->isABI_O32() &&
1800 "No support for ByVal args by ABIs other than O32 yet.");
1801 assert(Flags.getByValSize() &&
1802 "ByVal args of size 0 should have been ignored by front-end.");
1803 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1804 VA, Flags, getPointerTy());
1805 continue;
1806 }
1807
Chris Lattnere0b12152008-03-17 06:57:02 +00001808 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001809 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001810 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001811 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001812
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001813 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001814 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001815 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1816 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001817 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001818 }
1819
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001820 // Extend range of indices of frame objects for outgoing arguments that were
1821 // created during this function call. Skip this step if no such objects were
1822 // created.
1823 if (LastFI)
1824 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1825
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001826 // Transform all store nodes into one single node because all store
1827 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001828 if (!MemOpChains.empty())
1829 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001830 &MemOpChains[0], MemOpChains.size());
1831
Bill Wendling056292f2008-09-16 21:48:12 +00001832 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001833 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1834 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001835 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001836 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001837 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001838
1839 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001840 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1841 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1842 getPointerTy(), 0,MipsII:: MO_GOT);
1843 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1844 0, MipsII::MO_ABS_LO);
1845 } else {
1846 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1847 getPointerTy(), 0, OpFlag);
1848 }
1849
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001850 LoadSymAddr = true;
1851 }
1852 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001854 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001855 LoadSymAddr = true;
1856 }
1857
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001858 SDValue InFlag;
1859
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001860 // Create nodes that load address of callee and copy it to T9
1861 if (IsPIC) {
1862 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001863 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001864 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001865 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001866 MachinePointerInfo::getGOT(),
1867 false, false, 0);
1868
1869 // Use GOT+LO if callee has internal linkage.
1870 if (CalleeLo.getNode()) {
1871 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1872 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1873 } else
1874 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001875 }
1876
1877 // copy to T9
1878 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1879 InFlag = Chain.getValue(1);
1880 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1881 }
Bill Wendling056292f2008-09-16 21:48:12 +00001882
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001883 // Build a sequence of copy-to-reg nodes chained together with token
1884 // chain and flag operands which copy the outgoing args into registers.
1885 // The InFlag in necessary since all emitted instructions must be
1886 // stuck together.
1887 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1888 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1889 RegsToPass[i].second, InFlag);
1890 InFlag = Chain.getValue(1);
1891 }
1892
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001893 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001894 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001895 //
1896 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001897 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001898 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001899 Ops.push_back(Chain);
1900 Ops.push_back(Callee);
1901
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001902 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001903 // known live into the call.
1904 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1905 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1906 RegsToPass[i].second.getValueType()));
1907
Gabor Greifba36cb52008-08-28 21:40:38 +00001908 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001909 Ops.push_back(InFlag);
1910
Dale Johannesen33c960f2009-02-04 20:06:27 +00001911 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001912 InFlag = Chain.getValue(1);
1913
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001914 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001915 Chain = DAG.getCALLSEQ_END(Chain,
1916 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001917 DAG.getIntPtrConstant(0, true), InFlag);
1918 InFlag = Chain.getValue(1);
1919
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001920 // Handle result values, copying them out of physregs into vregs that we
1921 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1923 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001924}
1925
Dan Gohman98ca4f22009-08-05 01:29:28 +00001926/// LowerCallResult - Lower the result values of a call into the
1927/// appropriate copies out of appropriate physical registers.
1928SDValue
1929MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001930 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 const SmallVectorImpl<ISD::InputArg> &Ins,
1932 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001933 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001934 // Assign locations to each value returned by this call.
1935 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001936 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1937 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001938
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001940
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001941 // Copy all of the result registers out of their specified physreg.
1942 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001943 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001945 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001947 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001948
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001950}
1951
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001952//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001953// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001954//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001955static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
1956 std::vector<SDValue>& OutChains,
1957 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
1958 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
1959 unsigned LocMem = VA.getLocMemOffset();
1960 unsigned FirstWord = LocMem / 4;
1961
1962 // copy register A0 - A3 to frame object
1963 for (unsigned i = 0; i < NumWords; ++i) {
1964 unsigned CurWord = FirstWord + i;
1965 if (CurWord >= O32IntRegsSize)
1966 break;
1967
1968 unsigned SrcReg = O32IntRegs[CurWord];
1969 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
1970 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
1971 DAG.getConstant(i * 4, MVT::i32));
1972 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
1973 StorePtr, MachinePointerInfo(), false,
1974 false, 0);
1975 OutChains.push_back(Store);
1976 }
1977}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001978
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001979/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001980/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981SDValue
1982MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001983 CallingConv::ID CallConv,
1984 bool isVarArg,
1985 const SmallVectorImpl<ISD::InputArg>
1986 &Ins,
1987 DebugLoc dl, SelectionDAG &DAG,
1988 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001989 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001990 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001991 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001992 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001993
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001995
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001996 // Used with vargs to acumulate store chains.
1997 std::vector<SDValue> OutChains;
1998
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001999 // Assign locations to all of the incoming arguments.
2000 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002001 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2002 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002003
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002004 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002005 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002006 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002008
Akira Hatanaka43299772011-05-20 23:22:14 +00002009 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002010
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002011 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002012 CCValAssign &VA = ArgLocs[i];
2013
2014 // Arguments stored on registers
2015 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002016 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002017 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002018 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002019
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002021 RC = Mips::CPURegsRegisterClass;
2022 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002023 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002025 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002026 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002027 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002028 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002029
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002030 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002031 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002032 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002033 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
2035 // If this is an 8 or 16-bit value, it has been passed promoted
2036 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002037 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002038 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002039 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002040 if (VA.getLocInfo() == CCValAssign::SExt)
2041 Opcode = ISD::AssertSext;
2042 else if (VA.getLocInfo() == CCValAssign::ZExt)
2043 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002044 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002045 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002046 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002047 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002048 }
2049
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002050 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002051 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002052 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2053 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002055 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002056 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002058 if (!Subtarget->isLittle())
2059 std::swap(ArgValue, ArgValue2);
2060 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2061 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002062 }
2063 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002064
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002066 } else { // VA.isRegLoc()
2067
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002068 // sanity check
2069 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002070
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002071 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2072
2073 if (Flags.isByVal()) {
2074 assert(Subtarget->isABI_O32() &&
2075 "No support for ByVal args by ABIs other than O32 yet.");
2076 assert(Flags.getByValSize() &&
2077 "ByVal args of size 0 should have been ignored by front-end.");
2078 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2079 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2080 true);
2081 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2082 InVals.push_back(FIN);
2083 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2084
2085 continue;
2086 }
2087
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002089 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2090 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002091
2092 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002093 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002094 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002095 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002096 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002097 }
2098 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002099
2100 // The mips ABIs for returning structs by value requires that we copy
2101 // the sret argument into $v0 for the return. Save the argument into
2102 // a virtual register so that we can access it from the return points.
2103 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2104 unsigned Reg = MipsFI->getSRetReturnReg();
2105 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002107 MipsFI->setSRetReturnReg(Reg);
2108 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002111 }
2112
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002113 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002114 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002115 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002116 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002117 assert(NextStackOffset % 4 == 0 &&
2118 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002119 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2120 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002121
2122 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2123 // copy the integer registers that have not been used for argument passing
2124 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002125 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002126 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002127 unsigned Idx = NextStackOffset / 4;
2128 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2129 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002130 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002131 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2132 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2133 MachinePointerInfo(),
2134 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002135 }
2136 }
2137
Akira Hatanaka43299772011-05-20 23:22:14 +00002138 MipsFI->setLastInArgFI(LastFI);
2139
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002140 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002141 // the size of Ins and InVals. This only happens when on varg functions
2142 if (!OutChains.empty()) {
2143 OutChains.push_back(Chain);
2144 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2145 &OutChains[0], OutChains.size());
2146 }
2147
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002149}
2150
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002151//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002152// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002153//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155SDValue
2156MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002157 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002159 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002160 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002162 // CCValAssign - represent the assignment of
2163 // the return value to a location
2164 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002165
2166 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002167 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2168 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002169
Dan Gohman98ca4f22009-08-05 01:29:28 +00002170 // Analize return values.
2171 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002172
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002173 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002174 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002175 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002176 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002177 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002178 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002179 }
2180
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002182
2183 // Copy the result values into the output registers.
2184 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2185 CCValAssign &VA = RVLocs[i];
2186 assert(VA.isRegLoc() && "Can only return in registers!");
2187
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002188 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002189 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002190
2191 // guarantee that all emitted copies are
2192 // stuck together, avoiding something bad
2193 Flag = Chain.getValue(1);
2194 }
2195
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002196 // The mips ABIs for returning structs by value requires that we copy
2197 // the sret argument into $v0 for the return. We saved the argument into
2198 // a virtual register in the entry block, so now we copy the value out
2199 // and into $v0.
2200 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2201 MachineFunction &MF = DAG.getMachineFunction();
2202 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2203 unsigned Reg = MipsFI->getSRetReturnReg();
2204
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002205 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002206 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002207 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002208
Dale Johannesena05dca42009-02-04 23:02:30 +00002209 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002210 Flag = Chain.getValue(1);
2211 }
2212
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002213 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002215 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002217 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002219 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002220}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002221
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002222//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002223// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002224//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002225
2226/// getConstraintType - Given a constraint letter, return the type of
2227/// constraint it is for this target.
2228MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002229getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002230{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002231 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002232 // GCC config/mips/constraints.md
2233 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234 // 'd' : An address register. Equivalent to r
2235 // unless generating MIPS16 code.
2236 // 'y' : Equivalent to r; retained for
2237 // backwards compatibility.
2238 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002239 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002240 switch (Constraint[0]) {
2241 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002242 case 'd':
2243 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002244 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002245 return C_RegisterClass;
2246 break;
2247 }
2248 }
2249 return TargetLowering::getConstraintType(Constraint);
2250}
2251
John Thompson44ab89e2010-10-29 17:29:13 +00002252/// Examine constraint type and operand type and determine a weight value.
2253/// This object must already have been set up with the operand type
2254/// and the current alternative constraint selected.
2255TargetLowering::ConstraintWeight
2256MipsTargetLowering::getSingleConstraintMatchWeight(
2257 AsmOperandInfo &info, const char *constraint) const {
2258 ConstraintWeight weight = CW_Invalid;
2259 Value *CallOperandVal = info.CallOperandVal;
2260 // If we don't have a value, we can't do a match,
2261 // but allow it at the lowest weight.
2262 if (CallOperandVal == NULL)
2263 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002264 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002265 // Look at the constraint type.
2266 switch (*constraint) {
2267 default:
2268 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2269 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002270 case 'd':
2271 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002272 if (type->isIntegerTy())
2273 weight = CW_Register;
2274 break;
2275 case 'f':
2276 if (type->isFloatTy())
2277 weight = CW_Register;
2278 break;
2279 }
2280 return weight;
2281}
2282
Eric Christopher38d64262011-06-29 19:33:04 +00002283/// Given a register class constraint, like 'r', if this corresponds directly
2284/// to an LLVM register class, return a register of 0 and the register class
2285/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002286std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002287getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002288{
2289 if (Constraint.size() == 1) {
2290 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002291 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2292 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002293 case 'r':
2294 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002295 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002297 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002298 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002299 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2300 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002301 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002302 }
2303 }
2304 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2305}
2306
Dan Gohman6520e202008-10-18 02:06:02 +00002307bool
2308MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2309 // The Mips target isn't yet aware of offsets.
2310 return false;
2311}
Evan Chengeb2f9692009-10-27 19:56:55 +00002312
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002313bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2314 if (VT != MVT::f32 && VT != MVT::f64)
2315 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002316 if (Imm.isNegZero())
2317 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002318 return Imm.isZero();
2319}