blob: 11a9f1a8bb96ae4200e2e44b0036d33cd16be636 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
44 case MipsISD::SelectCC : return "MipsISD::SelectCC";
45 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
46 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
47 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000048 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000049 case MipsISD::MAdd : return "MipsISD::MAdd";
50 case MipsISD::MAddu : return "MipsISD::MAddu";
51 case MipsISD::MSub : return "MipsISD::MSub";
52 case MipsISD::MSubu : return "MipsISD::MSubu";
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000053 case MipsISD::DivRem : return "MipsISD::DivRem";
54 case MipsISD::DivRemU : return "MipsISD::DivRemU";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000055 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056 }
57}
58
59MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000060MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000061 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000062 Subtarget = &TM.getSubtarget<MipsSubtarget>();
63
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000065 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000066 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067
68 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000069 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
70 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000073 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000075 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
79 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
80 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000081
Eli Friedman6055a6a2009-07-17 04:07:24 +000082 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
84 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Used by legalize types to correctly generate the setcc result.
87 // Without this, every float setcc comes with a AND/OR with the result,
88 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000091
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000092 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +000094 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
96 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
97 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
98 setOperationAction(ISD::SELECT, MVT::f32, Custom);
99 setOperationAction(ISD::SELECT, MVT::f64, Custom);
100 setOperationAction(ISD::SELECT, MVT::i32, Custom);
101 setOperationAction(ISD::SETCC, MVT::f32, Custom);
102 setOperationAction(ISD::SETCC, MVT::f64, Custom);
103 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
104 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
105 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000106 setOperationAction(ISD::VASTART, MVT::Other, Custom);
107
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000108
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000109 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
110 // with operands comming from setcc fp comparions. This is necessary since
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000111 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::AND, MVT::i32, Custom);
113 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000114
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000115 setOperationAction(ISD::SDIV, MVT::i32, Expand);
116 setOperationAction(ISD::SREM, MVT::i32, Expand);
117 setOperationAction(ISD::UDIV, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000120 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
122 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
123 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
124 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
125 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
126 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
127 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
128 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
129 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000130
131 if (!Subtarget->isMips32r2())
132 setOperationAction(ISD::ROTR, MVT::i32, Expand);
133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
136 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
139 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000142 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
144 setOperationAction(ISD::FPOW, MVT::f32, Expand);
145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000152 setOperationAction(ISD::VAARG, MVT::Other, Expand);
153 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
154 setOperationAction(ISD::VAEND, MVT::Other, Expand);
155
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000156 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
158 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
159 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000160
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000161 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000163
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000164 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
166 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000167 }
168
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000169 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000171
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000172 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000174
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000175 setTargetDAGCombine(ISD::ADDE);
176 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000177 setTargetDAGCombine(ISD::SDIVREM);
178 setTargetDAGCombine(ISD::UDIVREM);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000179
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000180 setStackPointerRegisterToSaveRestore(Mips::SP);
181 computeRegisterProperties();
182}
183
Owen Anderson825b72b2009-08-11 20:47:22 +0000184MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
185 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000186}
187
Bill Wendlingb4202b82009-07-01 18:50:55 +0000188/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000189unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
190 return 2;
191}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000192
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000193// SelectMadd -
194// Transforms a subgraph in CurDAG if the following pattern is found:
195// (addc multLo, Lo0), (adde multHi, Hi0),
196// where,
197// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000198// Lo0: initial value of Lo register
199// Hi0: initial value of Hi register
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000200// Return true if mattern matching was successful.
201static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000202 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000203 // for the matching to be successful.
204 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
205
206 if (ADDCNode->getOpcode() != ISD::ADDC)
207 return false;
208
209 SDValue MultHi = ADDENode->getOperand(0);
210 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000211 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000212 unsigned MultOpc = MultHi.getOpcode();
213
214 // MultHi and MultLo must be generated by the same node,
215 if (MultLo.getNode() != MultNode)
216 return false;
217
218 // and it must be a multiplication.
219 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
220 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000221
222 // MultLo amd MultHi must be the first and second output of MultNode
223 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000224 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
225 return false;
226
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000227 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000228 // of the values of MultNode, in which case MultNode will be removed in later
229 // phases.
230 // If there exist users other than ADDENode or ADDCNode, this function returns
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000231 // here, which will result in MultNode being mapped to a single MULT
232 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000233 // produced.
234 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
235 return false;
236
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000237 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238 DebugLoc dl = ADDENode->getDebugLoc();
239
240 // create MipsMAdd(u) node
241 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000242
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000243 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
244 MVT::Glue,
245 MultNode->getOperand(0),// Factor 0
246 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000247 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000248 ADDENode->getOperand(1));// Hi0
249
250 // create CopyFromReg nodes
251 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
252 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000253 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000254 Mips::HI, MVT::i32,
255 CopyFromLo.getValue(2));
256
257 // replace uses of adde and addc here
258 if (!SDValue(ADDCNode, 0).use_empty())
259 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
260
261 if (!SDValue(ADDENode, 0).use_empty())
262 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
263
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000264 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000265}
266
267// SelectMsub -
268// Transforms a subgraph in CurDAG if the following pattern is found:
269// (addc Lo0, multLo), (sube Hi0, multHi),
270// where,
271// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000272// Lo0: initial value of Lo register
273// Hi0: initial value of Hi register
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000274// Return true if mattern matching was successful.
275static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000277 // for the matching to be successful.
278 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
279
280 if (SUBCNode->getOpcode() != ISD::SUBC)
281 return false;
282
283 SDValue MultHi = SUBENode->getOperand(1);
284 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000285 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000286 unsigned MultOpc = MultHi.getOpcode();
287
288 // MultHi and MultLo must be generated by the same node,
289 if (MultLo.getNode() != MultNode)
290 return false;
291
292 // and it must be a multiplication.
293 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
294 return false;
295
296 // MultLo amd MultHi must be the first and second output of MultNode
297 // respectively.
298 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
299 return false;
300
301 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
302 // of the values of MultNode, in which case MultNode will be removed in later
303 // phases.
304 // If there exist users other than SUBENode or SUBCNode, this function returns
305 // here, which will result in MultNode being mapped to a single MULT
306 // instruction node rather than a pair of MULT and MSUB instructions being
307 // produced.
308 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
309 return false;
310
311 SDValue Chain = CurDAG->getEntryNode();
312 DebugLoc dl = SUBENode->getDebugLoc();
313
314 // create MipsSub(u) node
315 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
316
317 SDValue MSub = CurDAG->getNode(MultOpc, dl,
318 MVT::Glue,
319 MultNode->getOperand(0),// Factor 0
320 MultNode->getOperand(1),// Factor 1
321 SUBCNode->getOperand(0),// Lo0
322 SUBENode->getOperand(0));// Hi0
323
324 // create CopyFromReg nodes
325 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
326 MSub);
327 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
328 Mips::HI, MVT::i32,
329 CopyFromLo.getValue(2));
330
331 // replace uses of sube and subc here
332 if (!SDValue(SUBCNode, 0).use_empty())
333 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
334
335 if (!SDValue(SUBENode, 0).use_empty())
336 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
337
338 return true;
339}
340
341static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
342 TargetLowering::DAGCombinerInfo &DCI,
343 const MipsSubtarget* Subtarget) {
344 if (DCI.isBeforeLegalize())
345 return SDValue();
346
347 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
348 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000349
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000350 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352
353static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
354 TargetLowering::DAGCombinerInfo &DCI,
355 const MipsSubtarget* Subtarget) {
356 if (DCI.isBeforeLegalize())
357 return SDValue();
358
359 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
360 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000361
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000362 return SDValue();
363}
364
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000365static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
366 TargetLowering::DAGCombinerInfo &DCI,
367 const MipsSubtarget* Subtarget) {
368 if (DCI.isBeforeLegalizeOps())
369 return SDValue();
370
371 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
372 MipsISD::DivRemU;
373 DebugLoc dl = N->getDebugLoc();
374
375 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
376 N->getOperand(0), N->getOperand(1));
377 SDValue InChain = DAG.getEntryNode();
378 SDValue InGlue = DivRem;
379
380 // insert MFLO
381 if (N->hasAnyUseOfValue(0)) {
382 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
383 InGlue);
384 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
385 InChain = CopyFromLo.getValue(1);
386 InGlue = CopyFromLo.getValue(2);
387 }
388
389 // insert MFHI
390 if (N->hasAnyUseOfValue(1)) {
391 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
392 Mips::HI, MVT::i32, InGlue);
393 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
394 }
395
396 return SDValue();
397}
398
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000399SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000400 const {
401 SelectionDAG &DAG = DCI.DAG;
402 unsigned opc = N->getOpcode();
403
404 switch (opc) {
405 default: break;
406 case ISD::ADDE:
407 return PerformADDECombine(N, DAG, DCI, Subtarget);
408 case ISD::SUBE:
409 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000410 case ISD::SDIVREM:
411 case ISD::UDIVREM:
412 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413 }
414
415 return SDValue();
416}
417
Dan Gohman475871a2008-07-27 21:46:04 +0000418SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000419LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000421 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000423 case ISD::AND: return LowerANDOR(Op, DAG);
424 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000425 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
426 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000427 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000428 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000429 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000430 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
431 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
432 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000433 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000434 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000435 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000436 }
Dan Gohman475871a2008-07-27 21:46:04 +0000437 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000438}
439
440//===----------------------------------------------------------------------===//
441// Lower helper functions
442//===----------------------------------------------------------------------===//
443
444// AddLiveIn - This helper function adds the specified physical register to the
445// MachineFunction as a live in value. It also creates a corresponding
446// virtual register for it.
447static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000448AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000449{
450 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000451 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
452 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000453 return VReg;
454}
455
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000456// Get fp branch code (not opcode) from condition code.
457static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
458 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
459 return Mips::BRANCH_T;
460
461 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
462 return Mips::BRANCH_F;
463
464 return Mips::BRANCH_INVALID;
465}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000466
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000467static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
468 switch(BC) {
469 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000470 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000471 case Mips::BRANCH_T : return Mips::BC1T;
472 case Mips::BRANCH_F : return Mips::BC1F;
473 case Mips::BRANCH_TL : return Mips::BC1TL;
474 case Mips::BRANCH_FL : return Mips::BC1FL;
475 }
476}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000477
478static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
479 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000480 default: llvm_unreachable("Unknown fp condition code!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000481 case ISD::SETEQ:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000482 case ISD::SETOEQ: return Mips::FCOND_EQ;
483 case ISD::SETUNE: return Mips::FCOND_OGL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000484 case ISD::SETLT:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000485 case ISD::SETOLT: return Mips::FCOND_OLT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000486 case ISD::SETGT:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000487 case ISD::SETOGT: return Mips::FCOND_OGT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000488 case ISD::SETLE:
489 case ISD::SETOLE: return Mips::FCOND_OLE;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000490 case ISD::SETGE:
491 case ISD::SETOGE: return Mips::FCOND_OGE;
492 case ISD::SETULT: return Mips::FCOND_ULT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000493 case ISD::SETULE: return Mips::FCOND_ULE;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000494 case ISD::SETUGT: return Mips::FCOND_UGT;
495 case ISD::SETUGE: return Mips::FCOND_UGE;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000496 case ISD::SETUO: return Mips::FCOND_UN;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000497 case ISD::SETO: return Mips::FCOND_OR;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000498 case ISD::SETNE:
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000499 case ISD::SETONE: return Mips::FCOND_NEQ;
500 case ISD::SETUEQ: return Mips::FCOND_UEQ;
501 }
502}
503
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000504MachineBasicBlock *
505MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000506 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
508 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000509 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000510
511 switch (MI->getOpcode()) {
512 default: assert(false && "Unexpected instr type to insert");
513 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000514 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000515 case Mips::Select_FCC_D32:
516 isFPCmp = true; // FALL THROUGH
517 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000518 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000519 case Mips::Select_CC_D32: {
520 // To "insert" a SELECT_CC instruction, we actually have to insert the
521 // diamond control-flow pattern. The incoming instruction knows the
522 // destination vreg to set, the condition code register to branch on, the
523 // true/false values to select between, and a branch opcode to use.
524 const BasicBlock *LLVM_BB = BB->getBasicBlock();
525 MachineFunction::iterator It = BB;
526 ++It;
527
528 // thisMBB:
529 // ...
530 // TrueVal = ...
531 // setcc r1, r2, r3
532 // bNE r1, r0, copy1MBB
533 // fallthrough --> copy0MBB
534 MachineBasicBlock *thisMBB = BB;
535 MachineFunction *F = BB->getParent();
536 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
537 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman14152b42010-07-06 20:24:04 +0000538 F->insert(It, copy0MBB);
539 F->insert(It, sinkMBB);
540
541 // Transfer the remainder of BB and its successor edges to sinkMBB.
542 sinkMBB->splice(sinkMBB->begin(), BB,
543 llvm::next(MachineBasicBlock::iterator(MI)),
544 BB->end());
545 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
546
547 // Next, add the true and fallthrough blocks as its successors.
548 BB->addSuccessor(copy0MBB);
549 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000550
551 // Emit the right instruction according to the type of the operands compared
552 if (isFPCmp) {
553 // Find the condiction code present in the setcc operation.
554 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
555 // Get the branch opcode from the branch code.
556 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000557 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000558 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000559 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000560 .addReg(Mips::ZERO).addMBB(sinkMBB);
561
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000562 // copy0MBB:
563 // %FalseValue = ...
564 // # fallthrough to sinkMBB
565 BB = copy0MBB;
566
567 // Update machine-CFG edges
568 BB->addSuccessor(sinkMBB);
569
570 // sinkMBB:
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000571 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000572 // ...
573 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +0000574 BuildMI(*BB, BB->begin(), dl,
575 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000576 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
577 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000578
Dan Gohman14152b42010-07-06 20:24:04 +0000579 MI->eraseFromParent(); // The pseudo instruction is gone now.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000580 return BB;
581 }
582 }
583}
584
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000585//===----------------------------------------------------------------------===//
586// Misc Lower Operation implementation
587//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000588
Dan Gohman475871a2008-07-27 21:46:04 +0000589SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000590LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000591{
592 if (!Subtarget->isMips1())
593 return Op;
594
595 MachineFunction &MF = DAG.getMachineFunction();
596 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
597
598 SDValue Chain = DAG.getEntryNode();
599 DebugLoc dl = Op.getDebugLoc();
600 SDValue Src = Op.getOperand(0);
601
602 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000604 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 SDValue Cst = DAG.getConstant(3, MVT::i32);
608 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
609 Cst = DAG.getConstant(2, MVT::i32);
610 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000611
612 SDValue InFlag(0, 0);
613 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
614
615 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000617 Src, CondReg.getValue(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000618 SDValue BitCvt = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000619 return BitCvt;
620}
621
622SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000623LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000624{
625 SDValue Chain = Op.getOperand(0);
626 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000627 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000628
629 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000631
632 // Subtract the dynamic size from the actual stack size to
633 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000635
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000636 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000637 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000638 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000639
640 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000641 // value and a chain
642 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000643 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000644}
645
646SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000647LowerANDOR(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000648{
649 SDValue LHS = Op.getOperand(0);
650 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000651 DebugLoc dl = Op.getDebugLoc();
652
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000653 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
654 return Op;
655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 SDValue True = DAG.getConstant(1, MVT::i32);
657 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000658
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000659 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000660 LHS, True, False, LHS.getOperand(2));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000662 RHS, True, False, RHS.getOperand(2));
663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000665}
666
667SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000668LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000669{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000671 // the block to branch to if the condition is true.
672 SDValue Chain = Op.getOperand(0);
673 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000674 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000675
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000676 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000677 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000678
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000679 SDValue CondRes = Op.getOperand(1);
680 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000681 Mips::CondCode CC =
682 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000683 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000684
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000685 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000686 Dest, CondRes);
687}
688
689SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000690LowerSETCC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000691{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692 // The operands to this are the left and right operands to compare (ops #0,
693 // and #1) and the condition code to compare them with (op #2) as a
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000694 // CondCodeSDNode.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000696 SDValue RHS = Op.getOperand(1);
697 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000698
699 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700
701 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000703}
704
705SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000706LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000707{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000708 SDValue Cond = Op.getOperand(0);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000709 SDValue True = Op.getOperand(1);
710 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000711 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000712
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713 // if the incomming condition comes from a integer compare, the select
714 // operation must be SelectCC or a conditional move if the subtarget
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000715 // supports it.
716 if (Cond.getOpcode() != MipsISD::FPCmp) {
717 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
718 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000720 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000721 }
722
723 // if the incomming condition comes from fpcmp, the select
724 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000725 SDValue CCNode = Cond.getOperand(2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000727 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000728}
729
Dan Gohmand858e902010-04-17 15:26:15 +0000730SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
731 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000732 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000733 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000734 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000735
Eli Friedmane2c74082009-08-03 02:22:28 +0000736 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000737 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000738
Chris Lattnerb71b9092009-08-13 06:28:06 +0000739 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000740
Chris Lattnere3736f82009-08-13 05:41:27 +0000741 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000742 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
743 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000744 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000745 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
746 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000747 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +0000748 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000749 // %hi/%lo relocation
Devang Patel0d881da2010-07-06 22:08:15 +0000750 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000751 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000752 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
754 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000755
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000756 } else {
Devang Patel0d881da2010-07-06 22:08:15 +0000757 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000758 MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000759 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000760 DAG.getEntryNode(), GA, MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000761 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000762 // On functions and global targets not internal linked only
763 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000764 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000765 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
767 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000768 }
769
Torok Edwinc23197a2009-07-14 16:55:14 +0000770 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000771 return SDValue(0,0);
772}
773
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000774SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
775 SelectionDAG &DAG) const {
776 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
777 assert(false && "implement LowerBlockAddress for -static");
778 return SDValue(0, 0);
779 }
780 else {
781 // FIXME there isn't actually debug info here
782 DebugLoc dl = Op.getDebugLoc();
783 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
784 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
785 MipsII::MO_GOT);
786 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
787 MipsII::MO_ABS_HILO);
788 SDValue Load = DAG.getLoad(MVT::i32, dl,
789 DAG.getEntryNode(), BAGOTOffset,
790 MachinePointerInfo(), false, false, 0);
791 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
792 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
793 }
794}
795
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000796SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000797LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000798{
Torok Edwinc23197a2009-07-14 16:55:14 +0000799 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000800 return SDValue(); // Not reached
801}
802
803SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000804LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000805{
Dan Gohman475871a2008-07-27 21:46:04 +0000806 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000807 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000808 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000810 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
811 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000812
Owen Andersone50ed302009-08-10 22:56:29 +0000813 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000814 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000815
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000816 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
817
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000818 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000819 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000820 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000821 } else // Emit Load from Global Pointer
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000822 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
823 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000824 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000825
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
827 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000828
829 return ResNode;
830}
831
Dan Gohman475871a2008-07-27 21:46:04 +0000832SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000833LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000834{
Dan Gohman475871a2008-07-27 21:46:04 +0000835 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000836 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000837 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000838 // FIXME there isn't actually debug info here
839 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000840
841 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000842 // FIXME: we should reference the constant pool using small data sections,
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000843 // but the asm printer currently doens't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000844 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000845 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000846 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
848 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000850
851 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000852 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000853 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
855 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
856 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000857 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000858 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000859 N->getOffset(), MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000860 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000861 CP, MachinePointerInfo::getConstantPool(),
862 false, false, 0);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000863 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
864 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
865 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000866
867 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000868}
869
Dan Gohmand858e902010-04-17 15:26:15 +0000870SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000871 MachineFunction &MF = DAG.getMachineFunction();
872 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
873
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000874 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000875 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
876 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000877
878 // vastart just stores the address of the VarArgsFrameIndex slot into the
879 // memory location argument.
880 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +0000881 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
882 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +0000883 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000884}
885
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886//===----------------------------------------------------------------------===//
887// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000888//===----------------------------------------------------------------------===//
889
890#include "MipsGenCallingConv.inc"
891
892//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000893// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000894// Mips O32 ABI rules:
895// ---
896// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000897// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000898// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000899// f64 - Only passed in two aliased f32 registers if no int reg has been used
900// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000901// not used, it must be shadowed. If only A3 is avaiable, shadow it and
902// go to stack.
903//===----------------------------------------------------------------------===//
904
Duncan Sands1e96bab2010-11-04 10:49:57 +0000905static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000906 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000907 ISD::ArgFlagsTy ArgFlags, CCState &State) {
908
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000909 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000910
911 static const unsigned IntRegs[] = {
912 Mips::A0, Mips::A1, Mips::A2, Mips::A3
913 };
914 static const unsigned F32Regs[] = {
915 Mips::F12, Mips::F14
916 };
917 static const unsigned F64Regs[] = {
918 Mips::D6, Mips::D7
919 };
920
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000921 unsigned Reg = 0;
922 static bool IntRegUsed = false;
923
924 // This must be the first arg of the call if no regs have been allocated.
925 // Initialize IntRegUsed in that case.
926 if (IntRegs[State.getFirstUnallocated(IntRegs, IntRegsSize)] == Mips::A0 &&
927 F32Regs[State.getFirstUnallocated(F32Regs, FloatRegsSize)] == Mips::F12 &&
928 F64Regs[State.getFirstUnallocated(F64Regs, FloatRegsSize)] == Mips::D6)
929 IntRegUsed = false;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000930
931 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
933 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000934 if (ArgFlags.isSExt())
935 LocInfo = CCValAssign::SExt;
936 else if (ArgFlags.isZExt())
937 LocInfo = CCValAssign::ZExt;
938 else
939 LocInfo = CCValAssign::AExt;
940 }
941
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000942 if (ValVT == MVT::i32) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000943 Reg = State.AllocateReg(IntRegs, IntRegsSize);
944 IntRegUsed = true;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000945 } else if (ValVT == MVT::f32) {
946 // An int reg has to be marked allocated regardless of whether or not
947 // IntRegUsed is true.
948 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000949
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000950 if (IntRegUsed) {
951 if (Reg) // Int reg is available
952 LocVT = MVT::i32;
953 } else {
954 unsigned FReg = State.AllocateReg(F32Regs, FloatRegsSize);
955 if (FReg) // F32 reg is available
956 Reg = FReg;
957 else if (Reg) // No F32 regs are available, but an int reg is available.
958 LocVT = MVT::i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959 }
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000960 } else if (ValVT == MVT::f64) {
961 // Int regs have to be marked allocated regardless of whether or not
962 // IntRegUsed is true.
963 Reg = State.AllocateReg(IntRegs, IntRegsSize);
964 if (Reg == Mips::A1)
965 Reg = State.AllocateReg(IntRegs, IntRegsSize);
966 else if (Reg == Mips::A3)
967 Reg = 0;
968 State.AllocateReg(IntRegs, IntRegsSize);
969
970 // At this point, Reg is A0, A2 or 0, and all the unavailable integer regs
971 // are marked as allocated.
972 if (IntRegUsed) {
973 if (Reg)// if int reg is available
974 LocVT = MVT::i32;
975 } else {
976 unsigned FReg = State.AllocateReg(F64Regs, FloatRegsSize);
977 if (FReg) // F64 reg is available.
978 Reg = FReg;
979 else if (Reg) // No F64 regs are available, but an int reg is available.
980 LocVT = MVT::i32;
981 }
982 } else
983 assert(false && "cannot handle this ValVT");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000984
985 if (!Reg) {
986 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
987 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
988 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
989 } else
990 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
991
992 return false; // CC must always match
993}
994
Duncan Sands1e96bab2010-11-04 10:49:57 +0000995static bool CC_MipsO32_VarArgs(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000996 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000997 ISD::ArgFlagsTy ArgFlags, CCState &State) {
998
999 static const unsigned IntRegsSize=4;
1000
1001 static const unsigned IntRegs[] = {
1002 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1003 };
1004
1005 // Promote i8 and i16
1006 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1007 LocVT = MVT::i32;
1008 if (ArgFlags.isSExt())
1009 LocInfo = CCValAssign::SExt;
1010 else if (ArgFlags.isZExt())
1011 LocInfo = CCValAssign::ZExt;
1012 else
1013 LocInfo = CCValAssign::AExt;
1014 }
1015
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001016 unsigned Reg;
1017
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001018 if (ValVT == MVT::i32 || ValVT == MVT::f32) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001019 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1020 LocVT = MVT::i32;
1021 } else if (ValVT == MVT::f64) {
1022 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1023 if (Reg == Mips::A1 || Reg == Mips::A3)
1024 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1025 State.AllocateReg(IntRegs, IntRegsSize);
1026 LocVT = MVT::i32;
1027 } else
1028 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001029
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001030 if (!Reg) {
1031 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1032 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
1033 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1034 } else
1035 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001036
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001037 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001038}
1039
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001040//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001041// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001042//===----------------------------------------------------------------------===//
1043
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001045/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001046/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001048MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001049 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001050 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001052 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001053 const SmallVectorImpl<ISD::InputArg> &Ins,
1054 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001055 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001056 // MIPs target does not yet support tail call optimization.
1057 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001058
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001059 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001060 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001061 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001062
1063 // Analyze operands of the call, assigning locations to each operand.
1064 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1066 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001067
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +00001068 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001069 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +00001070 if (Subtarget->isABI_O32()) {
Duncan Sands1e96bab2010-11-04 10:49:57 +00001071 int VTsize = MVT(MVT::i32).getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00001072 MFI->CreateFixedObject(VTsize, (VTsize*3), true);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001073 CCInfo.AnalyzeCallOperands(Outs,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001074 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001075 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001077
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001078 // Get a count of how many bytes are to be pushed on the stack.
1079 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001080 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001082 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1084 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001085
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001086 // First/LastArgStackLoc contains the first/last
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001087 // "at stack" argument location.
1088 int LastArgStackLoc = 0;
1089 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001090
1091 // Walk the register/memloc assignments, inserting copies/loads.
1092 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001093 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001094 CCValAssign &VA = ArgLocs[i];
1095
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001096 // Promote the value if needed.
1097 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001098 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001099 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001100 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001102 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001104 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001106 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001108 DAG.getConstant(1, getPointerTy()));
1109 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1110 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1111 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001112 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001113 }
1114 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001115 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001116 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001117 break;
1118 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001119 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001120 break;
1121 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001122 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001123 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001124 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001125
1126 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001127 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001128 if (VA.isRegLoc()) {
1129 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001130 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001131 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001132
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001133 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001134 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001135
Chris Lattnere0b12152008-03-17 06:57:02 +00001136 // Create the frame index object for this incoming parameter
1137 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001138 // 16 bytes which are alwayes reserved won't be overwritten
1139 // if O32 ABI is used. For EABI the first address is zero.
1140 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001141 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001142 LastArgStackLoc, true);
Chris Lattnere0b12152008-03-17 06:57:02 +00001143
Dan Gohman475871a2008-07-27 21:46:04 +00001144 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001145
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001146 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001147 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001148 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1149 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001150 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001151 }
1152
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001153 // Transform all store nodes into one single node because all store
1154 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001155 if (!MemOpChains.empty())
1156 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001157 &MemOpChains[0], MemOpChains.size());
1158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001159 // Build a sequence of copy-to-reg nodes chained together with token
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001160 // chain and flag operands which copy the outgoing args into registers.
1161 // The InFlag in necessary since all emited instructions must be
1162 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001164 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001165 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001166 RegsToPass[i].second, InFlag);
1167 InFlag = Chain.getValue(1);
1168 }
1169
Bill Wendling056292f2008-09-16 21:48:12 +00001170 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001171 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1172 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001173 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001174 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1175 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001176 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +00001177 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001178 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001179 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +00001180
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001181 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001183 //
1184 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001185 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001186 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001187 Ops.push_back(Chain);
1188 Ops.push_back(Callee);
1189
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001190 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001191 // known live into the call.
1192 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1193 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1194 RegsToPass[i].second.getValueType()));
1195
Gabor Greifba36cb52008-08-28 21:40:38 +00001196 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001197 Ops.push_back(InFlag);
1198
Dale Johannesen33c960f2009-02-04 20:06:27 +00001199 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001200 InFlag = Chain.getValue(1);
1201
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001202 // Create a stack location to hold GP when PIC is used. This stack
1203 // location is used on function prologue to save GP and also after all
1204 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001205 if (IsPIC) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001206 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001207 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001208 int FI;
1209 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001210 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
1211 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212 // Create the frame index only once. SPOffset here can be anything
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001213 // (this will be fixed on processFunctionBeforeFrameFinalized)
1214 if (MipsFI->getGPStackOffset() == -1) {
Evan Chenged2ae132010-07-03 00:40:23 +00001215 FI = MFI->CreateFixedObject(4, 0, true);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001216 MipsFI->setGPFI(FI);
1217 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001218 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001219 }
1220
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001221 // Reload GP value.
1222 FI = MipsFI->getGPFI();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001223 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1224 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN,
1225 MachinePointerInfo::getFixedStack(FI),
David Greenef6fa1862010-02-15 16:56:10 +00001226 false, false, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001227 Chain = GPLoad.getValue(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001228 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +00001229 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +00001230 InFlag = Chain.getValue(1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001231 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001232
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001233 // Create the CALLSEQ_END node.
1234 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1235 DAG.getIntPtrConstant(0, true), InFlag);
1236 InFlag = Chain.getValue(1);
1237
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001238 // Handle result values, copying them out of physregs into vregs that we
1239 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1241 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001242}
1243
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244/// LowerCallResult - Lower the result values of a call into the
1245/// appropriate copies out of appropriate physical registers.
1246SDValue
1247MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001248 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 const SmallVectorImpl<ISD::InputArg> &Ins,
1250 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001251 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001252
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001253 // Assign locations to each value returned by this call.
1254 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001255 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001256 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001257
Dan Gohman98ca4f22009-08-05 01:29:28 +00001258 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001259
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001260 // Copy all of the result registers out of their specified physreg.
1261 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001264 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001265 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001266 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001267
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001269}
1270
1271//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001273//===----------------------------------------------------------------------===//
1274
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001275/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001276/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277SDValue
1278MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001279 CallingConv::ID CallConv, bool isVarArg,
1280 const SmallVectorImpl<ISD::InputArg>
1281 &Ins,
1282 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001283 SmallVectorImpl<SDValue> &InVals)
1284 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001286 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001287 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001288 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001289
Dan Gohman1e93df62010-04-17 14:41:14 +00001290 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001291
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001292 // Used with vargs to acumulate store chains.
1293 std::vector<SDValue> OutChains;
1294
1295 // Keep track of the last register used for arguments
1296 unsigned ArgRegEnd = 0;
1297
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001298 // Assign locations to all of the incoming arguments.
1299 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1301 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001302
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001303 if (Subtarget->isABI_O32())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001304 CCInfo.AnalyzeFormalArguments(Ins,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001305 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001306 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001308
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001309 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Chris Lattner109d6db2011-03-11 02:12:51 +00001310 unsigned LastStackArgEndOffset = 0;
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001311 EVT LastRegArgValVT;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001312
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001313 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001314 CCValAssign &VA = ArgLocs[i];
1315
1316 // Arguments stored on registers
1317 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001318 EVT RegVT = VA.getLocVT();
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001319 ArgRegEnd = VA.getLocReg();
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001320 LastRegArgValVT = VA.getValVT();
Bill Wendling06b8c192008-07-09 05:55:53 +00001321 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001322
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324 RC = Mips::CPURegsRegisterClass;
1325 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001326 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001328 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001329 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001330 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001331 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001332
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001333 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001334 // physical registers into virtual ones
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001335 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001337
1338 // If this is an 8 or 16-bit value, it has been passed promoted
1339 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001340 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001341 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001342 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001343 if (VA.getLocInfo() == CCValAssign::SExt)
1344 Opcode = ISD::AssertSext;
1345 else if (VA.getLocInfo() == CCValAssign::ZExt)
1346 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001347 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00001349 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001351 }
1352
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001353 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001354 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001355 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1356 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001358 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001359 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001361 SDValue Pair = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, ArgValue,
1362 ArgValue2);
Bruno Cardoso Lopesb1fce0a2011-01-18 19:38:25 +00001363 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Pair);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001364 }
1365 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001368 } else { // VA.isRegLoc()
1369
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001370 // sanity check
1371 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001372
1373 // The last argument is not a register anymore
1374 ArgRegEnd = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001375
1376 // The stack pointer offset is relative to the caller stack frame.
1377 // Since the real stack size is unknown here, a negative SPOffset
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001378 // is used so there's a way to adjust these offsets when the stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001379 // size get known (on EliminateFrameIndex). A dummy SPOffset is
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001380 // used instead of a direct negative address (which is recorded to
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001381 // be used on emitPrologue) to avoid mis-calc of the first stack
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001382 // offset on PEI::calculateFrameObjectOffsets.
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001383 unsigned ArgSize = VA.getValVT().getSizeInBits()/8;
1384 LastStackArgEndOffset = FirstStackArgLoc + VA.getLocMemOffset() + ArgSize;
Evan Chenged2ae132010-07-03 00:40:23 +00001385 int FI = MFI->CreateFixedObject(ArgSize, 0, true);
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001386 MipsFI->recordLoadArgsFI(FI, -(4 +
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001387 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001388
1389 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001391 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1392 MachinePointerInfo::getFixedStack(FI),
David Greenef6fa1862010-02-15 16:56:10 +00001393 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001394 }
1395 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001396
1397 // The mips ABIs for returning structs by value requires that we copy
1398 // the sret argument into $v0 for the return. Save the argument into
1399 // a virtual register so that we can access it from the return points.
1400 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1401 unsigned Reg = MipsFI->getSRetReturnReg();
1402 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001404 MipsFI->setSRetReturnReg(Reg);
1405 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001408 }
1409
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001410 // To meet ABI, when VARARGS are passed on registers, the registers
1411 // must have their values written to the caller stack frame. If the last
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001412 // argument was placed in the stack, there's no need to save any register.
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001413 if (isVarArg && Subtarget->isABI_O32()) {
1414 if (ArgRegEnd) {
1415 // Last named formal argument is passed in register.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001417 // The last register argument that must be saved is Mips::A3
1418 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
1419 if (LastRegArgValVT == MVT::f64)
1420 ArgRegEnd++;
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001421
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001422 if (ArgRegEnd < Mips::A3) {
1423 // Both the last named formal argument and the first variable
1424 // argument are passed in registers.
1425 for (++ArgRegEnd; ArgRegEnd <= Mips::A3; ++ArgRegEnd) {
1426 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
1427 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001428
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001429 int FI = MFI->CreateFixedObject(4, 0, true);
1430 MipsFI->recordStoreVarArgsFI(FI, -(4+(ArgRegEnd-Mips::A0)*4));
1431 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
1432 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
1433 MachinePointerInfo(),
1434 false, false, 0));
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001435
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001436 // Record the frame index of the first variable argument
1437 // which is a value necessary to VASTART.
1438 if (!MipsFI->getVarArgsFrameIndex()) {
1439 MFI->setObjectAlignment(FI, 4);
1440 MipsFI->setVarArgsFrameIndex(FI);
1441 }
1442 }
1443 } else {
1444 // Last named formal argument is in register Mips::A3, and the first
1445 // variable argument is on stack. Record the frame index of the first
1446 // variable argument.
1447 int FI = MFI->CreateFixedObject(4, 0, true);
1448 MFI->setObjectAlignment(FI, 4);
1449 MipsFI->recordStoreVarArgsFI(FI, -20);
Dan Gohman1e93df62010-04-17 14:41:14 +00001450 MipsFI->setVarArgsFrameIndex(FI);
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001451 }
1452 } else {
1453 // Last named formal argument and all the variable arguments are passed
1454 // on stack. Record the frame index of the first variable argument.
1455 int FI = MFI->CreateFixedObject(4, 0, true);
1456 MFI->setObjectAlignment(FI, 4);
1457 MipsFI->recordStoreVarArgsFI(FI, -(4+LastStackArgEndOffset));
1458 MipsFI->setVarArgsFrameIndex(FI);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001459 }
1460 }
1461
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001462 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001463 // the size of Ins and InVals. This only happens when on varg functions
1464 if (!OutChains.empty()) {
1465 OutChains.push_back(Chain);
1466 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1467 &OutChains[0], OutChains.size());
1468 }
1469
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001471}
1472
1473//===----------------------------------------------------------------------===//
1474// Return Value Calling Convention Implementation
1475//===----------------------------------------------------------------------===//
1476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477SDValue
1478MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001479 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001481 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001482 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001484 // CCValAssign - represent the assignment of
1485 // the return value to a location
1486 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001487
1488 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1490 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001491
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 // Analize return values.
1493 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001494
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001496 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001497 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001499 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001500 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001501 }
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001504
1505 // Copy the result values into the output registers.
1506 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1507 CCValAssign &VA = RVLocs[i];
1508 assert(VA.isRegLoc() && "Can only return in registers!");
1509
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001511 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001512
1513 // guarantee that all emitted copies are
1514 // stuck together, avoiding something bad
1515 Flag = Chain.getValue(1);
1516 }
1517
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001518 // The mips ABIs for returning structs by value requires that we copy
1519 // the sret argument into $v0 for the return. We saved the argument into
1520 // a virtual register in the entry block, so now we copy the value out
1521 // and into $v0.
1522 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1523 MachineFunction &MF = DAG.getMachineFunction();
1524 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1525 unsigned Reg = MipsFI->getSRetReturnReg();
1526
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001527 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001528 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001529 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001530
Dale Johannesena05dca42009-02-04 23:02:30 +00001531 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001532 Flag = Chain.getValue(1);
1533 }
1534
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001535 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001536 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001539 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001542}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001543
1544//===----------------------------------------------------------------------===//
1545// Mips Inline Assembly Support
1546//===----------------------------------------------------------------------===//
1547
1548/// getConstraintType - Given a constraint letter, return the type of
1549/// constraint it is for this target.
1550MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001551getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001552{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001554 // GCC config/mips/constraints.md
1555 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001556 // 'd' : An address register. Equivalent to r
1557 // unless generating MIPS16 code.
1558 // 'y' : Equivalent to r; retained for
1559 // backwards compatibility.
1560 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001561 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001562 switch (Constraint[0]) {
1563 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001564 case 'd':
1565 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001566 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001567 return C_RegisterClass;
1568 break;
1569 }
1570 }
1571 return TargetLowering::getConstraintType(Constraint);
1572}
1573
John Thompson44ab89e2010-10-29 17:29:13 +00001574/// Examine constraint type and operand type and determine a weight value.
1575/// This object must already have been set up with the operand type
1576/// and the current alternative constraint selected.
1577TargetLowering::ConstraintWeight
1578MipsTargetLowering::getSingleConstraintMatchWeight(
1579 AsmOperandInfo &info, const char *constraint) const {
1580 ConstraintWeight weight = CW_Invalid;
1581 Value *CallOperandVal = info.CallOperandVal;
1582 // If we don't have a value, we can't do a match,
1583 // but allow it at the lowest weight.
1584 if (CallOperandVal == NULL)
1585 return CW_Default;
1586 const Type *type = CallOperandVal->getType();
1587 // Look at the constraint type.
1588 switch (*constraint) {
1589 default:
1590 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
1591 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001592 case 'd':
1593 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00001594 if (type->isIntegerTy())
1595 weight = CW_Register;
1596 break;
1597 case 'f':
1598 if (type->isFloatTy())
1599 weight = CW_Register;
1600 break;
1601 }
1602 return weight;
1603}
1604
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001605/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1606/// return a list of registers that can be used to satisfy the constraint.
1607/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001608std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001609getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001610{
1611 if (Constraint.size() == 1) {
1612 switch (Constraint[0]) {
1613 case 'r':
1614 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001615 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001617 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001618 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001619 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1620 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001621 }
1622 }
1623 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1624}
1625
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001626/// Given a register class constraint, like 'r', if this corresponds directly
1627/// to an LLVM register class, return a register of 0 and the register class
1628/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001629std::vector<unsigned> MipsTargetLowering::
1630getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001632{
1633 if (Constraint.size() != 1)
1634 return std::vector<unsigned>();
1635
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001636 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001637 default : break;
1638 case 'r':
1639 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001640 case 'd':
1641 case 'y':
1642 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1643 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1644 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001645 Mips::T8, 0);
1646
1647 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001648 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001649 if (Subtarget->isSingleFloat())
1650 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1651 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1652 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1653 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1654 Mips::F30, Mips::F31, 0);
1655 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001656 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1657 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001658 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001659 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001660
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001662 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001663 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1664 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001665 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001666 }
1667 return std::vector<unsigned>();
1668}
Dan Gohman6520e202008-10-18 02:06:02 +00001669
1670bool
1671MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1672 // The Mips target isn't yet aware of offsets.
1673 return false;
1674}
Evan Chengeb2f9692009-10-27 19:56:55 +00001675
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001676bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1677 if (VT != MVT::f32 && VT != MVT::f64)
1678 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00001679 if (Imm.isNegZero())
1680 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001681 return Imm.isZero();
1682}