blob: 6088ceedcc009b0c6ceccddcfbbde6e81d1e3293 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
14#include "Mips.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsTargetMachine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "llvm/PassManager.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000017#include "llvm/Support/TargetRegistry.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018using namespace llvm;
19
Daniel Dunbar0c795d62009-07-25 06:49:55 +000020extern "C" void LLVMInitializeMipsTarget() {
21 // Register the target.
Akira Hatanaka24648102011-09-21 03:00:58 +000022 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedmane2c74082009-08-03 02:22:28 +000023 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +000024 RegisterTargetMachine<Mips64ebTargetMachine> A(TheMips64Target);
25 RegisterTargetMachine<Mips64elTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026}
27
28// DataLayout --> Big-endian, 32-bit pointer/ABI/alignment
Bruno Cardoso Lopes51195af2007-08-28 05:13:42 +000029// The stack is always 8 byte aligned
30// On function prologue, the stack is created by decrementing
31// its pointer. Once decremented, all references are done with positive
Anton Korobeynikov33464912010-11-15 00:06:54 +000032// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +000033// an easier handling.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000034// Using CodeModel::Large enables different CALL behavior.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035MipsTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000036MipsTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000037 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000038 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000039 CodeGenOpt::Level OL,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000040 bool isLittle)
41 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
42 Subtarget(TT, CPU, FS, isLittle),
43 DataLayout(isLittle ?
44 (Subtarget.isABI_N64() ?
45 "e-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
46 "e-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32") :
47 (Subtarget.isABI_N64() ?
48 "E-p:64:64:64-i8:8:32-i16:16:32-i64:64:64-f128:128:128-n32" :
49 "E-p:32:32:32-i8:8:32-i16:16:32-i64:64:64-n32")),
50 InstrInfo(*this),
51 FrameLowering(Subtarget),
52 TLInfo(*this), TSInfo(*this), JITInfo() {
Bruno Cardoso Lopes0a604002007-10-09 03:01:19 +000053}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
David Blaikie2d24e2a2011-12-20 02:50:00 +000055void MipsebTargetMachine::anchor() { }
56
Akira Hatanaka24648102011-09-21 03:00:58 +000057MipsebTargetMachine::
58MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000059 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000060 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000061 CodeGenOpt::Level OL)
62 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000063
David Blaikie2d24e2a2011-12-20 02:50:00 +000064void MipselTargetMachine::anchor() { }
65
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000066MipselTargetMachine::
Evan Cheng43966132011-07-19 06:37:02 +000067MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000068 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000069 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000070 CodeGenOpt::Level OL)
71 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +000072
David Blaikie2d24e2a2011-12-20 02:50:00 +000073void Mips64ebTargetMachine::anchor() { }
74
Akira Hatanaka24648102011-09-21 03:00:58 +000075Mips64ebTargetMachine::
76Mips64ebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000077 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000078 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000079 CodeGenOpt::Level OL)
80 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000081
David Blaikie2d24e2a2011-12-20 02:50:00 +000082void Mips64elTargetMachine::anchor() { }
83
Akira Hatanaka24648102011-09-21 03:00:58 +000084Mips64elTargetMachine::
85Mips64elTargetMachine(const Target &T, StringRef TT,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000086 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000087 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000088 CodeGenOpt::Level OL)
89 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Akira Hatanaka24648102011-09-21 03:00:58 +000090
Anton Korobeynikov33464912010-11-15 00:06:54 +000091// Install an instruction selector pass using
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000092// the ISelDag to gen Mips code.
93bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +000094addInstSelector(PassManagerBase &PM)
Chris Lattner8eeba352010-01-20 06:34:14 +000095{
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000096 PM.add(createMipsISelDag(*this));
97 return false;
98}
99
Anton Korobeynikov33464912010-11-15 00:06:54 +0000100// Implemented by targets that want to run passes immediately before
101// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000102// print out the code after the passes.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +0000104addPreEmitPass(PassManagerBase &PM)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000105{
Bruno Cardoso Lopesaff42dc2007-08-18 01:58:15 +0000106 PM.add(createMipsDelaySlotFillerPass(*this));
107 return true;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000108}
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000109
110bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +0000111addPreRegAlloc(PassManagerBase &PM) {
Akira Hatanaka78fec582011-09-27 16:58:43 +0000112 // Do not restore $gp if target is Mips64.
113 // In N32/64, $gp is a callee-saved register.
114 if (!Subtarget.hasMips64())
115 PM.add(createMipsEmitGPRestorePass(*this));
Akira Hatanaka6b7588e2011-05-04 17:54:27 +0000116 return true;
117}
118
119bool MipsTargetMachine::
Evan Chengb95fc312011-11-16 08:38:26 +0000120addPostRegAlloc(PassManagerBase &PM) {
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000121 PM.add(createMipsExpandPseudoPass(*this));
122 return true;
123}
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000124
125bool MipsTargetMachine::addCodeEmitter(PassManagerBase &PM,
Evan Chengb95fc312011-11-16 08:38:26 +0000126 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesdca6cdd2011-07-21 16:28:51 +0000127 // Machine code emitter pass for Mips.
128 PM.add(createMipsJITCodeEmitterPass(*this, JCE));
129 return false;
130}