blob: dbb5e19191772124f1d0e80c2723eff150b190a4 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000144 OS << SlotIndex::getEmptyKey() << '\t' << *mii;
145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng826cbac2010-03-11 08:20:21 +0000221/// conflictsWithSubPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it checks for sub-register reference and it can check use as well.
223bool LiveIntervals::conflictsWithSubPhysRegRef(LiveInterval &li,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000265void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000266 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000267 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000268 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000269 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000270 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000272 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000273 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000274 });
Evan Cheng419852c2008-04-03 16:39:43 +0000275
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000276 // Virtual registers may be defined multiple times (due to phi
277 // elimination and 2-addr elimination). Much of what we do only has to be
278 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000280 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 if (interval.empty()) {
282 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000283 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000284 // Earlyclobbers move back one, so that they overlap the live range
285 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000286 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000287 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000288 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000289 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000290 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000291 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000292 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000293 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000294 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000295 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000296
297 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000298
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 // Loop over all of the blocks that the vreg is defined in. There are
300 // two cases we have to handle here. The most common case is a vreg
301 // whose lifetime is contained within a basic block. In this case there
302 // will be a single kill, in MBB, which comes after the definition.
303 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
304 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000305 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000307 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 else
Lang Hames233a60e2009-11-03 23:52:08 +0000309 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000310
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If the kill happens after the definition, we have an intra-block
312 // live range.
313 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000314 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000315 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000316 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000318 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000319 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 return;
321 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000322 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000323
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 // The other case we handle is when a virtual register lives to the end
325 // of the defining block, potentially live across some blocks, then is
326 // live into some number of blocks, but gets killed. Start by adding a
327 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000328 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000329 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 interval.addRange(NewLR);
331
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000332 bool PHIJoin = lv_->isPHIJoin(interval.reg);
333
334 if (PHIJoin) {
335 // A phi join register is killed at the end of the MBB and revived as a new
336 // valno in the killing blocks.
337 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
338 DEBUG(dbgs() << " phi-join");
339 ValNo->addKill(indexes_->getTerminatorGap(mbb));
340 ValNo->setHasPHIKill(true);
341 } else {
342 // Iterate over all of the blocks that the variable is completely
343 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
344 // live interval.
345 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
346 E = vi.AliveBlocks.end(); I != E; ++I) {
347 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
348 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
349 interval.addRange(LR);
350 DEBUG(dbgs() << " +" << LR);
351 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000352 }
353
354 // Finally, this virtual register is live from the start of any killing
355 // block to the 'use' slot of the killing instruction.
356 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
357 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000358 SlotIndex Start = getMBBStartIdx(Kill->getParent());
359 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
360
361 // Create interval with one of a NEW value number. Note that this value
362 // number isn't actually defined by an instruction, weird huh? :)
363 if (PHIJoin) {
364 ValNo = interval.getNextValue(SlotIndex(Start, true), 0, false,
365 VNInfoAllocator);
366 ValNo->setIsPHIDef(true);
367 }
368 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000370 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000371 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000372 }
373
374 } else {
375 // If this is the second time we see a virtual register definition, it
376 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000377 // the result of two address elimination, then the vreg is one of the
378 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000379 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 // If this is a two-address definition, then we have already processed
381 // the live range. The only problem is that we didn't realize there
382 // are actually two values in the live interval. Because of this we
383 // need to take the LiveRegion that defines this register and split it
384 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000385 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000386 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
387 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000388 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000389 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000390
Lang Hames35f291d2009-09-12 03:34:03 +0000391 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000392 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000393 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000394
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000396 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000397 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000398
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000399 // Two-address vregs should always only be redefined once. This means
400 // that at this point, there should be exactly one value number in it.
401 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
402
Chris Lattner91725b72006-08-31 05:54:43 +0000403 // The new value number (#1) is defined by the instruction we claimed
404 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000405 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000406 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000407 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000408 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
409
Chris Lattner91725b72006-08-31 05:54:43 +0000410 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000411 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000412 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000413
414 // Add the new live interval which replaces the range for the input copy.
415 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000416 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000417 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000418 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000419
420 // If this redefinition is dead, we need to add a dummy unit live
421 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000422 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000423 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
424 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000425
Bill Wendling8e6179f2009-08-22 20:18:03 +0000426 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000427 dbgs() << " RESULT: ";
428 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000429 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000430 } else {
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000431 assert(lv_->isPHIJoin(interval.reg) && "Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 // In the case of PHI elimination, each variable definition is only
433 // live until the end of the block. We've already taken care of the
434 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000435
Lang Hames233a60e2009-11-03 23:52:08 +0000436 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000437 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000438 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000439
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000440 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000441 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000442 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000443 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000444 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000445 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000446 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000447
Lang Hames74ab5ee2009-12-22 00:11:50 +0000448 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000449 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000450 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000451 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000452 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000453 DEBUG(dbgs() << " phi-join +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000454 }
455 }
456
David Greene8a342292010-01-04 22:49:02 +0000457 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000458}
459
Chris Lattnerf35fef72004-07-23 21:24:19 +0000460void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000461 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000462 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000463 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000464 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000465 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 // A physical register cannot be live across basic block, so its
467 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000468 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000469 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000470 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000471 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000472
Lang Hames233a60e2009-11-03 23:52:08 +0000473 SlotIndex baseIndex = MIIdx;
474 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000475 // Earlyclobbers move back one.
476 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000477 start = MIIdx.getUseIndex();
478 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000479
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000480 // If it is not used after definition, it is considered dead at
481 // the instruction defining it. Hence its interval is:
482 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000483 // For earlyclobbers, the defSlot was pushed back one; the extra
484 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000485 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000486 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000487 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000488 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 }
490
491 // If it is not dead on definition, it must be killed by a
492 // subsequent instruction. Hence its interval is:
493 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000494 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000495 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000496
Dale Johannesenbd635202010-02-10 00:55:42 +0000497 if (mi->isDebugValue())
498 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000499 if (getInstructionFromIndex(baseIndex) == 0)
500 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
501
Evan Cheng6130f662008-03-05 00:59:57 +0000502 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000503 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000504 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000505 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000506 } else {
507 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
508 if (DefIdx != -1) {
509 if (mi->isRegTiedToUseOperand(DefIdx)) {
510 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000511 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000512 } else {
513 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000514 // Then the register is essentially dead at the instruction that
515 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000516 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000517 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000518 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000519 }
520 goto exit;
521 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000522 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000523
Lang Hames233a60e2009-11-03 23:52:08 +0000524 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000526
527 // The only case we should have a dead physreg here without a killing or
528 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000529 // and never used. Another possible case is the implicit use of the
530 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000531 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000532
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000535
Evan Cheng24a3cc42007-04-25 07:30:23 +0000536 // Already exists? Extend old live interval.
537 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000538 bool Extend = OldLR != interval.end();
539 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000540 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000541 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000542 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000543 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000544 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000545 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000546 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000547}
548
Chris Lattnerf35fef72004-07-23 21:24:19 +0000549void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
550 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000551 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000552 MachineOperand& MO,
553 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000554 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000555 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000556 getOrCreateInterval(MO.getReg()));
557 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000558 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000559 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000560 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000561 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000562 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000563 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000564 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000565 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000566 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000567 // If MI also modifies the sub-register explicitly, avoid processing it
568 // more than once. Do not pass in TRI here so it checks for exact match.
569 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000570 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000571 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000572 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000573}
574
Evan Chengb371f452007-02-19 21:49:54 +0000575void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000576 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000577 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000578 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000579 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000580 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000581 });
Evan Chengb371f452007-02-19 21:49:54 +0000582
583 // Look for kills, if it reaches a def before it's killed, then it shouldn't
584 // be considered a livein.
585 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000586 SlotIndex baseIndex = MIIdx;
587 SlotIndex start = baseIndex;
588 if (getInstructionFromIndex(baseIndex) == 0)
589 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
590
591 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000592 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000593
Dale Johannesenbd635202010-02-10 00:55:42 +0000594 MachineBasicBlock::iterator E = MBB->end();
595 while (mi != E) {
Dale Johannesena2f767b2010-03-10 15:06:26 +0000596 while (mi != E && mi->isDebugValue())
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000597 ++mi;
Dale Johannesena2f767b2010-03-10 15:06:26 +0000598 if (mi == E)
599 break;
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000600 if (mi->killsRegister(interval.reg, tri_)) {
601 DEBUG(dbgs() << " killed");
602 end = baseIndex.getDefIndex();
603 SeenDefUse = true;
604 break;
605 } else if (mi->modifiesRegister(interval.reg, tri_)) {
606 // Another instruction redefines the register before it is ever read.
607 // Then the register is essentially dead at the instruction that defines
608 // it. Hence its interval is:
609 // [defSlot(def), defSlot(def)+1)
610 DEBUG(dbgs() << " dead");
611 end = start.getStoreIndex();
612 SeenDefUse = true;
613 break;
614 }
615
Evan Chengb371f452007-02-19 21:49:54 +0000616 ++mi;
Dale Johannesenbd635202010-02-10 00:55:42 +0000617 if (mi != E && !mi->isDebugValue()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000618 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000619 }
Evan Chengb371f452007-02-19 21:49:54 +0000620 }
621
Evan Cheng75611fb2007-06-27 01:16:36 +0000622 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000623 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000624 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000625 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000626 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000627 } else {
David Greene8a342292010-01-04 22:49:02 +0000628 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000629 end = baseIndex;
630 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000631 }
632
Lang Hames10382fb2009-06-19 02:17:53 +0000633 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000634 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000635 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000636 vni->setIsPHIDef(true);
637 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000638
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000639 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000640 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000641 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000642}
643
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000644/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000645/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000646/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000647/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000648void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000649 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000650 << "********** Function: "
651 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000652
653 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000654 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
655 MBBI != E; ++MBBI) {
656 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000657 if (MBB->empty())
658 continue;
659
Owen Anderson134eb732008-09-21 20:43:24 +0000660 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000661 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene8a342292010-01-04 22:49:02 +0000662 DEBUG(dbgs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000663
Dan Gohmancb406c22007-10-03 19:26:29 +0000664 // Create intervals for live-ins to this BB first.
665 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
666 LE = MBB->livein_end(); LI != LE; ++LI) {
667 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
668 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000669 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000670 if (!hasInterval(*AS))
671 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
672 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000673 }
674
Owen Anderson99500ae2008-09-15 22:00:38 +0000675 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000676 if (getInstructionFromIndex(MIIndex) == 0)
677 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000678
Dale Johannesen1caedd02010-01-22 22:38:21 +0000679 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
680 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000681 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000682 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000683 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000684
Evan Cheng438f7bc2006-11-10 08:43:01 +0000685 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000686 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
687 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000688 if (!MO.isReg() || !MO.getReg())
689 continue;
690
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000691 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000692 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000693 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000694 else if (MO.isUndef())
695 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000696 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000697
Lang Hames233a60e2009-11-03 23:52:08 +0000698 // Move to the next instr slot.
699 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000700 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000701 }
Evan Chengd129d732009-07-17 19:43:40 +0000702
703 // Create empty intervals for registers defined by implicit_def's (except
704 // for those implicit_def that define values which are liveout of their
705 // blocks.
706 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
707 unsigned UndefReg = UndefUses[i];
708 (void)getOrCreateInterval(UndefReg);
709 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000710}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000711
Owen Anderson03857b22008-08-13 21:49:13 +0000712LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000713 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000714 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000715}
Evan Chengf2fbca62007-11-12 06:35:08 +0000716
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000717/// dupInterval - Duplicate a live interval. The caller is responsible for
718/// managing the allocated memory.
719LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
720 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000721 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000722 return NewLI;
723}
724
Evan Chengc8d044e2008-02-15 18:24:29 +0000725/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
726/// copy field and returns the source register that defines it.
727unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000728 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000729 return 0;
730
Chris Lattner518bb532010-02-09 19:54:29 +0000731 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000732 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000733 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000734 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
735 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
736 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
737 if (SrcSubReg == DstSubReg)
738 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
739 // reg1034 can still be coalesced to EDX.
740 return Reg;
741 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000742 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000743 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000744 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000745 } else if (VNI->getCopy()->isInsertSubreg() ||
746 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000747 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000748
Evan Cheng04ee5a12009-01-20 19:12:24 +0000749 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000750 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000751 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000752 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000753 return 0;
754}
Evan Chengf2fbca62007-11-12 06:35:08 +0000755
756//===----------------------------------------------------------------------===//
757// Register allocator hooks.
758//
759
Evan Chengd70dbb52008-02-22 09:24:50 +0000760/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
761/// allow one) virtual register operand, then its uses are implicitly using
762/// the register. Returns the virtual register.
763unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
764 MachineInstr *MI) const {
765 unsigned RegOp = 0;
766 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
767 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000768 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000769 continue;
770 unsigned Reg = MO.getReg();
771 if (Reg == 0 || Reg == li.reg)
772 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000773
774 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
775 !allocatableRegs_[Reg])
776 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000777 // FIXME: For now, only remat MI with at most one register operand.
778 assert(!RegOp &&
779 "Can't rematerialize instruction with multiple register operand!");
780 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000781#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000782 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000783#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000784 }
785 return RegOp;
786}
787
788/// isValNoAvailableAt - Return true if the val# of the specified interval
789/// which reaches the given instruction also reaches the specified use index.
790bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000791 SlotIndex UseIdx) const {
792 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000793 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
794 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
795 return UI != li.end() && UI->valno == ValNo;
796}
797
Evan Chengf2fbca62007-11-12 06:35:08 +0000798/// isReMaterializable - Returns true if the definition MI of the specified
799/// val# of the specified interval is re-materializable.
800bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000801 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000802 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000803 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000804 if (DisableReMat)
805 return false;
806
Dan Gohmana70dca12009-10-09 23:27:56 +0000807 if (!tii_->isTriviallyReMaterializable(MI, aa_))
808 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000809
Dan Gohmana70dca12009-10-09 23:27:56 +0000810 // Target-specific code can mark an instruction as being rematerializable
811 // if it has one virtual reg use, though it had better be something like
812 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000813 unsigned ImpUse = getReMatImplicitUse(li, MI);
814 if (ImpUse) {
815 const LiveInterval &ImpLi = getInterval(ImpUse);
816 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
817 re = mri_->use_end(); ri != re; ++ri) {
818 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000819 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000820 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
821 continue;
822 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
823 return false;
824 }
Evan Chengdc377862008-09-30 15:44:16 +0000825
826 // If a register operand of the re-materialized instruction is going to
827 // be spilled next, then it's not legal to re-materialize this instruction.
828 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
829 if (ImpUse == SpillIs[i]->reg)
830 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000831 }
832 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000833}
834
Evan Cheng06587492008-10-24 02:05:00 +0000835/// isReMaterializable - Returns true if the definition MI of the specified
836/// val# of the specified interval is re-materializable.
837bool LiveIntervals::isReMaterializable(const LiveInterval &li,
838 const VNInfo *ValNo, MachineInstr *MI) {
839 SmallVector<LiveInterval*, 4> Dummy1;
840 bool Dummy2;
841 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
842}
843
Evan Cheng5ef3a042007-12-06 00:01:56 +0000844/// isReMaterializable - Returns true if every definition of MI of every
845/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000846bool LiveIntervals::isReMaterializable(const LiveInterval &li,
847 SmallVectorImpl<LiveInterval*> &SpillIs,
848 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000849 isLoad = false;
850 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
851 i != e; ++i) {
852 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000853 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000854 continue; // Dead val#.
855 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000856 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000857 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000858 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000859 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000860 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000861 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000862 return false;
863 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000864 }
865 return true;
866}
867
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000868/// FilterFoldedOps - Filter out two-address use operands. Return
869/// true if it finds any issue with the operands that ought to prevent
870/// folding.
871static bool FilterFoldedOps(MachineInstr *MI,
872 SmallVector<unsigned, 2> &Ops,
873 unsigned &MRInfo,
874 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000875 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000876 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
877 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000878 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000879 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000880 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000881 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000882 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000883 MRInfo |= (unsigned)VirtRegMap::isMod;
884 else {
885 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000886 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000887 MRInfo = VirtRegMap::isModRef;
888 continue;
889 }
890 MRInfo |= (unsigned)VirtRegMap::isRef;
891 }
892 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000893 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000894 return false;
895}
896
897
898/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
899/// slot / to reg or any rematerialized load into ith operand of specified
900/// MI. If it is successul, MI is updated with the newly created MI and
901/// returns true.
902bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
903 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000904 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000905 SmallVector<unsigned, 2> &Ops,
906 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000907 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000908 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000909 RemoveMachineInstrFromMaps(MI);
910 vrm.RemoveMachineInstrFromMaps(MI);
911 MI->eraseFromParent();
912 ++numFolds;
913 return true;
914 }
915
916 // Filter the list of operand indexes that are to be folded. Abort if
917 // any operand will prevent folding.
918 unsigned MRInfo = 0;
919 SmallVector<unsigned, 2> FoldOps;
920 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
921 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000922
Evan Cheng427f4c12008-03-31 23:19:51 +0000923 // The only time it's safe to fold into a two address instruction is when
924 // it's folding reload and spill from / into a spill stack slot.
925 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000926 return false;
927
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000928 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
929 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000930 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000931 // Remember this instruction uses the spill slot.
932 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
933
Evan Chengf2fbca62007-11-12 06:35:08 +0000934 // Attempt to fold the memory reference into the instruction. If
935 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000936 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000937 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000938 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000939 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000940 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000941 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000942 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000943 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000944 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000945 return true;
946 }
947 return false;
948}
949
Evan Cheng018f9b02007-12-05 03:22:34 +0000950/// canFoldMemoryOperand - Returns true if the specified load / store
951/// folding is possible.
952bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000953 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000954 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000955 // Filter the list of operand indexes that are to be folded. Abort if
956 // any operand will prevent folding.
957 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000958 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000959 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
960 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000961
Evan Cheng3c75ba82008-04-01 21:37:32 +0000962 // It's only legal to remat for a use, not a def.
963 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000964 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000965
Evan Chengd70dbb52008-02-22 09:24:50 +0000966 return tii_->canFoldMemoryOperand(MI, FoldOps);
967}
968
Evan Cheng81a03822007-11-17 00:40:40 +0000969bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000970 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
971
972 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
973
974 if (mbb == 0)
975 return false;
976
977 for (++itr; itr != li.ranges.end(); ++itr) {
978 MachineBasicBlock *mbb2 =
979 indexes_->getMBBCoveringRange(itr->start, itr->end);
980
981 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000982 return false;
983 }
Lang Hames233a60e2009-11-03 23:52:08 +0000984
Evan Cheng81a03822007-11-17 00:40:40 +0000985 return true;
986}
987
Evan Chengd70dbb52008-02-22 09:24:50 +0000988/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
989/// interval on to-be re-materialized operands of MI) with new register.
990void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
991 MachineInstr *MI, unsigned NewVReg,
992 VirtRegMap &vrm) {
993 // There is an implicit use. That means one of the other operand is
994 // being remat'ed and the remat'ed instruction has li.reg as an
995 // use operand. Make sure we rewrite that as well.
996 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
997 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000998 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +0000999 continue;
1000 unsigned Reg = MO.getReg();
1001 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1002 continue;
1003 if (!vrm.isReMaterialized(Reg))
1004 continue;
1005 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001006 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1007 if (UseMO)
1008 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001009 }
1010}
1011
Evan Chengf2fbca62007-11-12 06:35:08 +00001012/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1013/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001014bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001015rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001016 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001017 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001018 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001019 unsigned Slot, int LdSlot,
1020 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001021 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001022 const TargetRegisterClass* rc,
1023 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001024 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001025 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001026 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001027 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001028 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001029 RestartInstruction:
1030 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1031 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001032 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001033 continue;
1034 unsigned Reg = mop.getReg();
1035 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001036 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001037 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001038 if (Reg != li.reg)
1039 continue;
1040
1041 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001042 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001043 int FoldSlot = Slot;
1044 if (DefIsReMat) {
1045 // If this is the rematerializable definition MI itself and
1046 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001047 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001048 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Bill Wendling8e6179f2009-08-22 20:18:03 +00001049 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001050 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001051 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001052 MI->eraseFromParent();
1053 break;
1054 }
1055
1056 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001057 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001058 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001059 if (isLoad) {
1060 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1061 FoldSS = isLoadSS;
1062 FoldSlot = LdSlot;
1063 }
1064 }
1065
Evan Chengf2fbca62007-11-12 06:35:08 +00001066 // Scan all of the operands of this instruction rewriting operands
1067 // to use NewVReg instead of li.reg as appropriate. We do this for
1068 // two reasons:
1069 //
1070 // 1. If the instr reads the same spilled vreg multiple times, we
1071 // want to reuse the NewVReg.
1072 // 2. If the instr is a two-addr instruction, we are required to
1073 // keep the src/dst regs pinned.
1074 //
1075 // Keep track of whether we replace a use and/or def so that we can
1076 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001077
Evan Cheng81a03822007-11-17 00:40:40 +00001078 HasUse = mop.isUse();
1079 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001080 SmallVector<unsigned, 2> Ops;
1081 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001082 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001083 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001084 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001085 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001086 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001087 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001088 continue;
1089 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001090 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001091 if (!MOj.isUndef()) {
1092 HasUse |= MOj.isUse();
1093 HasDef |= MOj.isDef();
1094 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001095 }
1096 }
1097
David Greene26b86a02008-10-27 17:38:59 +00001098 // Create a new virtual register for the spill interval.
1099 // Create the new register now so we can map the fold instruction
1100 // to the new register so when it is unfolded we get the correct
1101 // answer.
1102 bool CreatedNewVReg = false;
1103 if (NewVReg == 0) {
1104 NewVReg = mri_->createVirtualRegister(rc);
1105 vrm.grow();
1106 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001107
1108 // The new virtual register should get the same allocation hints as the
1109 // old one.
1110 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1111 if (Hint.first || Hint.second)
1112 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001113 }
1114
Evan Cheng9c3c2212008-06-06 07:54:39 +00001115 if (!TryFold)
1116 CanFold = false;
1117 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001118 // Do not fold load / store here if we are splitting. We'll find an
1119 // optimal point to insert a load / store later.
1120 if (!TrySplit) {
1121 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001122 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001123 // Folding the load/store can completely change the instruction in
1124 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001125
1126 if (FoldSS) {
1127 // We need to give the new vreg the same stack slot as the
1128 // spilled interval.
1129 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1130 }
1131
Evan Cheng018f9b02007-12-05 03:22:34 +00001132 HasUse = false;
1133 HasDef = false;
1134 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001135 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001136 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001137 goto RestartInstruction;
1138 }
1139 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001140 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001141 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001142 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001143 }
Evan Chengcddbb832007-11-30 21:23:43 +00001144
Evan Chengcddbb832007-11-30 21:23:43 +00001145 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001146 if (mop.isImplicit())
1147 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001148
1149 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001150 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1151 MachineOperand &mopj = MI->getOperand(Ops[j]);
1152 mopj.setReg(NewVReg);
1153 if (mopj.isImplicit())
1154 rewriteImplicitOps(li, MI, NewVReg, vrm);
1155 }
Evan Chengcddbb832007-11-30 21:23:43 +00001156
Evan Cheng81a03822007-11-17 00:40:40 +00001157 if (CreatedNewVReg) {
1158 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001159 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001160 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001161 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001162 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001163 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001164 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001165 }
1166 if (!CanDelete || (HasUse && HasDef)) {
1167 // If this is a two-addr instruction then its use operands are
1168 // rematerializable but its def is not. It should be assigned a
1169 // stack slot.
1170 vrm.assignVirt2StackSlot(NewVReg, Slot);
1171 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001172 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001173 vrm.assignVirt2StackSlot(NewVReg, Slot);
1174 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001175 } else if (HasUse && HasDef &&
1176 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1177 // If this interval hasn't been assigned a stack slot (because earlier
1178 // def is a deleted remat def), do it now.
1179 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1180 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001181 }
1182
Evan Cheng313d4b82008-02-23 00:33:04 +00001183 // Re-matting an instruction with virtual register use. Add the
1184 // register as an implicit use on the use MI.
1185 if (DefIsReMat && ImpUse)
1186 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1187
Evan Cheng5b69eba2009-04-21 22:46:52 +00001188 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001189 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001190 if (CreatedNewVReg) {
1191 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001192 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001193 if (TrySplit)
1194 vrm.setIsSplitFromReg(NewVReg, li.reg);
1195 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001196
1197 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001198 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001199 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1200 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001201 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001202 nI.addRange(LR);
1203 } else {
1204 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001205 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001206 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1207 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001208 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001209 nI.addRange(LR);
1210 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001211 }
1212 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001213 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1214 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001215 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001216 nI.addRange(LR);
1217 }
Evan Cheng81a03822007-11-17 00:40:40 +00001218
Bill Wendling8e6179f2009-08-22 20:18:03 +00001219 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001220 dbgs() << "\t\t\t\tAdded new interval: ";
1221 nI.print(dbgs(), tri_);
1222 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001223 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001224 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001225 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001226}
Evan Cheng81a03822007-11-17 00:40:40 +00001227bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001228 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001229 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001230 SlotIndex Idx) const {
1231 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001232 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001233 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001234 continue;
1235
Lang Hames233a60e2009-11-03 23:52:08 +00001236 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001237 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001238 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001239 }
1240 return false;
1241}
1242
Evan Cheng063284c2008-02-21 00:34:19 +00001243/// RewriteInfo - Keep track of machine instrs that will be rewritten
1244/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001245namespace {
1246 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001247 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001248 MachineInstr *MI;
1249 bool HasUse;
1250 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001251 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001252 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1253 };
Evan Cheng063284c2008-02-21 00:34:19 +00001254
Dan Gohman844731a2008-05-13 00:00:25 +00001255 struct RewriteInfoCompare {
1256 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1257 return LHS.Index < RHS.Index;
1258 }
1259 };
1260}
Evan Cheng063284c2008-02-21 00:34:19 +00001261
Evan Chengf2fbca62007-11-12 06:35:08 +00001262void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001263rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001264 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001265 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001266 unsigned Slot, int LdSlot,
1267 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001268 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001269 const TargetRegisterClass* rc,
1270 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001271 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001272 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001273 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001274 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001275 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1276 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001277 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001278 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001279 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001280 SlotIndex start = I->start.getBaseIndex();
1281 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001282
Evan Cheng063284c2008-02-21 00:34:19 +00001283 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001284 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001285 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001286 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1287 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001288 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001289 MachineOperand &O = ri.getOperand();
1290 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001291 if (MI->isDebugValue()) {
1292 // Remove debug info for now.
1293 O.setReg(0U);
1294 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1295 continue;
1296 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001297 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001298 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001299 if (index < start || index >= end)
1300 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001301
1302 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001303 // Must be defined by an implicit def. It should not be spilled. Note,
1304 // this is for correctness reason. e.g.
1305 // 8 %reg1024<def> = IMPLICIT_DEF
1306 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1307 // The live range [12, 14) are not part of the r1024 live interval since
1308 // it's defined by an implicit def. It will not conflicts with live
1309 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001310 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001311 // the INSERT_SUBREG and both target registers that would overlap.
1312 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001313 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1314 }
1315 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1316
Evan Cheng313d4b82008-02-23 00:33:04 +00001317 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001318 // Now rewrite the defs and uses.
1319 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1320 RewriteInfo &rwi = RewriteMIs[i];
1321 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001322 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001323 bool MIHasUse = rwi.HasUse;
1324 bool MIHasDef = rwi.HasDef;
1325 MachineInstr *MI = rwi.MI;
1326 // If MI def and/or use the same register multiple times, then there
1327 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001328 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001329 while (i != e && RewriteMIs[i].MI == MI) {
1330 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001331 bool isUse = RewriteMIs[i].HasUse;
1332 if (isUse) ++NumUses;
1333 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001334 MIHasDef |= RewriteMIs[i].HasDef;
1335 ++i;
1336 }
Evan Cheng81a03822007-11-17 00:40:40 +00001337 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001338
Evan Cheng0a891ed2008-05-23 23:00:04 +00001339 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001340 // Re-matting an instruction with virtual register use. Prevent interval
1341 // from being spilled.
1342 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001343 }
1344
Evan Cheng063284c2008-02-21 00:34:19 +00001345 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001346 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001347 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001348 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001349 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001350 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001351 // One common case:
1352 // x = use
1353 // ...
1354 // ...
1355 // def = ...
1356 // = use
1357 // It's better to start a new interval to avoid artifically
1358 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001359 if (MIHasDef && !MIHasUse) {
1360 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001361 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001362 }
1363 }
Evan Chengcada2452007-11-28 01:28:46 +00001364 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001365
1366 bool IsNew = ThisVReg == 0;
1367 if (IsNew) {
1368 // This ends the previous live interval. If all of its def / use
1369 // can be folded, give it a low spill weight.
1370 if (NewVReg && TrySplit && AllCanFold) {
1371 LiveInterval &nI = getOrCreateInterval(NewVReg);
1372 nI.weight /= 10.0F;
1373 }
1374 AllCanFold = true;
1375 }
1376 NewVReg = ThisVReg;
1377
Evan Cheng81a03822007-11-17 00:40:40 +00001378 bool HasDef = false;
1379 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001380 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001381 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1382 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1383 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001384 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001385 if (!HasDef && !HasUse)
1386 continue;
1387
Evan Cheng018f9b02007-12-05 03:22:34 +00001388 AllCanFold &= CanFold;
1389
Evan Cheng81a03822007-11-17 00:40:40 +00001390 // Update weight of spill interval.
1391 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001392 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001393 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001394 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001395 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001396 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001397
1398 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001399 if (HasDef) {
1400 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001401 bool HasKill = false;
1402 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001403 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001404 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001405 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001406 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001407 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001408 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001409 }
Owen Anderson28998312008-08-13 22:28:50 +00001410 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001411 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001412 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001413 if (SII == SpillIdxes.end()) {
1414 std::vector<SRInfo> S;
1415 S.push_back(SRInfo(index, NewVReg, true));
1416 SpillIdxes.insert(std::make_pair(MBBId, S));
1417 } else if (SII->second.back().vreg != NewVReg) {
1418 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001419 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001420 // If there is an earlier def and this is a two-address
1421 // instruction, then it's not possible to fold the store (which
1422 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001423 SRInfo &Info = SII->second.back();
1424 Info.index = index;
1425 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001426 }
1427 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001428 } else if (SII != SpillIdxes.end() &&
1429 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001430 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001431 // There is an earlier def that's not killed (must be two-address).
1432 // The spill is no longer needed.
1433 SII->second.pop_back();
1434 if (SII->second.empty()) {
1435 SpillIdxes.erase(MBBId);
1436 SpillMBBs.reset(MBBId);
1437 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001438 }
1439 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001440 }
1441
1442 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001443 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001444 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001445 if (SII != SpillIdxes.end() &&
1446 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001447 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001448 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001449 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001450 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001451 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001452 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001453 // If we are splitting live intervals, only fold if it's the first
1454 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001455 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001456 else if (IsNew) {
1457 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001458 if (RII == RestoreIdxes.end()) {
1459 std::vector<SRInfo> Infos;
1460 Infos.push_back(SRInfo(index, NewVReg, true));
1461 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1462 } else {
1463 RII->second.push_back(SRInfo(index, NewVReg, true));
1464 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001465 RestoreMBBs.set(MBBId);
1466 }
1467 }
1468
1469 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001470 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001471 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001472 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001473
1474 if (NewVReg && TrySplit && AllCanFold) {
1475 // If all of its def / use can be folded, give it a low spill weight.
1476 LiveInterval &nI = getOrCreateInterval(NewVReg);
1477 nI.weight /= 10.0F;
1478 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001479}
1480
Lang Hames233a60e2009-11-03 23:52:08 +00001481bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001482 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001483 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001484 if (!RestoreMBBs[Id])
1485 return false;
1486 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1487 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1488 if (Restores[i].index == index &&
1489 Restores[i].vreg == vr &&
1490 Restores[i].canFold)
1491 return true;
1492 return false;
1493}
1494
Lang Hames233a60e2009-11-03 23:52:08 +00001495void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001496 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001497 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001498 if (!RestoreMBBs[Id])
1499 return;
1500 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1501 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1502 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001503 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001504}
Evan Cheng81a03822007-11-17 00:40:40 +00001505
Evan Cheng4cce6b42008-04-11 17:53:36 +00001506/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1507/// spilled and create empty intervals for their uses.
1508void
1509LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1510 const TargetRegisterClass* rc,
1511 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001512 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1513 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001514 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001515 MachineInstr *MI = &*ri;
1516 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001517 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001518 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001519 "Register def was not rewritten?");
1520 RemoveMachineInstrFromMaps(MI);
1521 vrm.RemoveMachineInstrFromMaps(MI);
1522 MI->eraseFromParent();
1523 } else {
1524 // This must be an use of an implicit_def so it's not part of the live
1525 // interval. Create a new empty live interval for it.
1526 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1527 unsigned NewVReg = mri_->createVirtualRegister(rc);
1528 vrm.grow();
1529 vrm.setIsImplicitlyDefined(NewVReg);
1530 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1531 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1532 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001533 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001534 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001535 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001536 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001537 }
1538 }
Evan Cheng419852c2008-04-03 16:39:43 +00001539 }
1540}
1541
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001542float
1543LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1544 // Limit the loop depth ridiculousness.
1545 if (loopDepth > 200)
1546 loopDepth = 200;
1547
1548 // The loop depth is used to roughly estimate the number of times the
1549 // instruction is executed. Something like 10^d is simple, but will quickly
1550 // overflow a float. This expression behaves like 10^d for small d, but is
1551 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1552 // headroom before overflow.
1553 float lc = powf(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
1554
1555 return (isDef + isUse) * lc;
1556}
1557
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001558void
1559LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1560 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1561 normalizeSpillWeight(*NewLIs[i]);
1562}
1563
Evan Chengf2fbca62007-11-12 06:35:08 +00001564std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001565addIntervalsForSpillsFast(const LiveInterval &li,
1566 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001567 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001568 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001569
1570 std::vector<LiveInterval*> added;
1571
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001572 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Owen Andersond6664312008-08-18 18:05:32 +00001573
Bill Wendling8e6179f2009-08-22 20:18:03 +00001574 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001575 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001576 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001577 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001578 });
Owen Andersond6664312008-08-18 18:05:32 +00001579
1580 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1581
Owen Andersona41e47a2008-08-19 22:12:11 +00001582 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1583 while (RI != mri_->reg_end()) {
1584 MachineInstr* MI = &*RI;
1585
1586 SmallVector<unsigned, 2> Indices;
1587 bool HasUse = false;
1588 bool HasDef = false;
1589
1590 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1591 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001592 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001593
1594 HasUse |= MI->getOperand(i).isUse();
1595 HasDef |= MI->getOperand(i).isDef();
1596
1597 Indices.push_back(i);
1598 }
1599
1600 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1601 Indices, true, slot, li.reg)) {
1602 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001603 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001604 vrm.assignVirt2StackSlot(NewVReg, slot);
1605
Owen Andersona41e47a2008-08-19 22:12:11 +00001606 // create a new register for this spill
1607 LiveInterval &nI = getOrCreateInterval(NewVReg);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001608 nI.markNotSpillable();
Owen Andersona41e47a2008-08-19 22:12:11 +00001609
1610 // Rewrite register operands to use the new vreg.
1611 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1612 E = Indices.end(); I != E; ++I) {
1613 MI->getOperand(*I).setReg(NewVReg);
1614
1615 if (MI->getOperand(*I).isUse())
1616 MI->getOperand(*I).setIsKill(true);
1617 }
1618
1619 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001620 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001621 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001622 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1623 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001624 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001625 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001626 nI.addRange(LR);
1627 vrm.addRestorePoint(NewVReg, MI);
1628 }
1629 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001630 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1631 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001632 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001633 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001634 nI.addRange(LR);
1635 vrm.addSpillPoint(NewVReg, true, MI);
1636 }
1637
Owen Anderson17197312008-08-18 23:41:04 +00001638 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001639
Bill Wendling8e6179f2009-08-22 20:18:03 +00001640 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001641 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001642 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001643 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001644 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001645 }
Owen Anderson9a032932008-08-18 21:20:32 +00001646
Owen Anderson9a032932008-08-18 21:20:32 +00001647
Owen Andersona41e47a2008-08-19 22:12:11 +00001648 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001649 }
Owen Andersond6664312008-08-18 18:05:32 +00001650
1651 return added;
1652}
1653
1654std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001655addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001656 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001657 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001658
1659 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001660 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001661
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001662 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001663
Bill Wendling8e6179f2009-08-22 20:18:03 +00001664 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001665 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1666 li.print(dbgs(), tri_);
1667 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001668 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001669
Evan Cheng72eeb942008-12-05 17:00:16 +00001670 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001671 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001672 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001673 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001674 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1675 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001676 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001677 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001678
1679 unsigned NumValNums = li.getNumValNums();
1680 SmallVector<MachineInstr*, 4> ReMatDefs;
1681 ReMatDefs.resize(NumValNums, NULL);
1682 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1683 ReMatOrigDefs.resize(NumValNums, NULL);
1684 SmallVector<int, 4> ReMatIds;
1685 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1686 BitVector ReMatDelete(NumValNums);
1687 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1688
Evan Cheng81a03822007-11-17 00:40:40 +00001689 // Spilling a split live interval. It cannot be split any further. Also,
1690 // it's also guaranteed to be a single val# / range interval.
1691 if (vrm.getPreSplitReg(li.reg)) {
1692 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001693 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001694 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1695 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001696 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1697 assert(KillMI && "Last use disappeared?");
1698 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1699 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001700 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001701 }
Evan Chengadf85902007-12-05 09:51:10 +00001702 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001703 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1704 Slot = vrm.getStackSlot(li.reg);
1705 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1706 MachineInstr *ReMatDefMI = DefIsReMat ?
1707 vrm.getReMaterializedMI(li.reg) : NULL;
1708 int LdSlot = 0;
1709 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1710 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001711 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001712 bool IsFirstRange = true;
1713 for (LiveInterval::Ranges::const_iterator
1714 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1715 // If this is a split live interval with multiple ranges, it means there
1716 // are two-address instructions that re-defined the value. Only the
1717 // first def can be rematerialized!
1718 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001719 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001720 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1721 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001722 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001723 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001724 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001725 } else {
1726 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1727 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001728 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001729 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001730 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001731 }
1732 IsFirstRange = false;
1733 }
Evan Cheng419852c2008-04-03 16:39:43 +00001734
Evan Cheng4cce6b42008-04-11 17:53:36 +00001735 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001736 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001737 return NewLIs;
1738 }
1739
Evan Cheng752195e2009-09-14 21:33:42 +00001740 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001741 if (TrySplit)
1742 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001743 bool NeedStackSlot = false;
1744 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1745 i != e; ++i) {
1746 const VNInfo *VNI = *i;
1747 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001748 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001749 continue; // Dead val#.
1750 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001751 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1752 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001753 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001754 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001755 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001756 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001757 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001758 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001759 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001760 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001761
1762 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001763 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001764 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001765 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001766 CanDelete = false;
1767 // Need a stack slot if there is any live range where uses cannot be
1768 // rematerialized.
1769 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001770 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001771 if (CanDelete)
1772 ReMatDelete.set(VN);
1773 } else {
1774 // Need a stack slot if there is any live range where uses cannot be
1775 // rematerialized.
1776 NeedStackSlot = true;
1777 }
1778 }
1779
1780 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001781 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1782 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1783 Slot = vrm.assignVirt2StackSlot(li.reg);
1784
1785 // This case only occurs when the prealloc splitter has already assigned
1786 // a stack slot to this vreg.
1787 else
1788 Slot = vrm.getStackSlot(li.reg);
1789 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001790
1791 // Create new intervals and rewrite defs and uses.
1792 for (LiveInterval::Ranges::const_iterator
1793 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001794 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1795 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1796 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001797 bool CanDelete = ReMatDelete[I->valno->id];
1798 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001799 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001800 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001801 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001802 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001803 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001804 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001805 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001806 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001807 }
1808
Evan Cheng0cbb1162007-11-29 01:06:25 +00001809 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001810 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001811 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001812 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001813 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001814 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001815
Evan Chengb50bb8c2007-12-05 08:16:32 +00001816 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001817 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001818 if (NeedStackSlot) {
1819 int Id = SpillMBBs.find_first();
1820 while (Id != -1) {
1821 std::vector<SRInfo> &spills = SpillIdxes[Id];
1822 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001823 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001824 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001825 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001826 bool isReMat = vrm.isReMaterialized(VReg);
1827 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001828 bool CanFold = false;
1829 bool FoundUse = false;
1830 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001831 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001832 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001833 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1834 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001835 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001836 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001837
1838 Ops.push_back(j);
1839 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001840 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001841 if (isReMat ||
1842 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1843 RestoreMBBs, RestoreIdxes))) {
1844 // MI has two-address uses of the same register. If the use
1845 // isn't the first and only use in the BB, then we can't fold
1846 // it. FIXME: Move this to rewriteInstructionsForSpills.
1847 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001848 break;
1849 }
Evan Chengaee4af62007-12-02 08:30:39 +00001850 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001851 }
1852 }
1853 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001854 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001855 if (CanFold && !Ops.empty()) {
1856 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001857 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001858 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001859 // Also folded uses, do not issue a load.
1860 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001861 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001862 }
Lang Hames233a60e2009-11-03 23:52:08 +00001863 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001864 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001865 }
1866
Evan Cheng7e073ba2008-04-09 20:57:25 +00001867 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001868 if (!Folded) {
1869 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001870 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001871 if (!MI->registerDefIsDead(nI.reg))
1872 // No need to spill a dead def.
1873 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001874 if (isKill)
1875 AddedKill.insert(&nI);
1876 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001877 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001878 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001879 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001880 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001881
Evan Cheng1953d0c2007-11-29 10:12:14 +00001882 int Id = RestoreMBBs.find_first();
1883 while (Id != -1) {
1884 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1885 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001886 SlotIndex index = restores[i].index;
1887 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001888 continue;
1889 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001890 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001891 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001892 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001893 bool CanFold = false;
1894 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001895 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001896 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001897 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1898 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001899 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001900 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001901
Evan Cheng0cbb1162007-11-29 01:06:25 +00001902 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001903 // If this restore were to be folded, it would have been folded
1904 // already.
1905 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001906 break;
1907 }
Evan Chengaee4af62007-12-02 08:30:39 +00001908 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001909 }
1910 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001911
1912 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001913 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001914 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001915 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001916 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1917 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001918 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1919 int LdSlot = 0;
1920 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1921 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001922 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001923 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1924 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001925 if (!Folded) {
1926 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1927 if (ImpUse) {
1928 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001929 // register as an implicit use on the use MI and mark the register
1930 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001931 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001932 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001933 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1934 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001935 }
Evan Chengaee4af62007-12-02 08:30:39 +00001936 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001937 }
1938 // If folding is not possible / failed, then tell the spiller to issue a
1939 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001940 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001941 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001942 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001943 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001944 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001945 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001946 }
1947
Evan Chengb50bb8c2007-12-05 08:16:32 +00001948 // Finalize intervals: add kills, finalize spill weights, and filter out
1949 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001950 std::vector<LiveInterval*> RetNewLIs;
1951 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1952 LiveInterval *LI = NewLIs[i];
1953 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001954 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001955 if (!AddedKill.count(LI)) {
1956 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001957 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001958 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001959 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001960 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001961 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001962 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001963 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001964 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001965 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001966 RetNewLIs.push_back(LI);
1967 }
1968 }
Evan Cheng81a03822007-11-17 00:40:40 +00001969
Evan Cheng4cce6b42008-04-11 17:53:36 +00001970 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001971 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001972 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001973}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001974
1975/// hasAllocatableSuperReg - Return true if the specified physical register has
1976/// any super register that's allocatable.
1977bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1978 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1979 if (allocatableRegs_[*AS] && hasInterval(*AS))
1980 return true;
1981 return false;
1982}
1983
1984/// getRepresentativeReg - Find the largest super register of the specified
1985/// physical register.
1986unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1987 // Find the largest super-register that is allocatable.
1988 unsigned BestReg = Reg;
1989 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1990 unsigned SuperReg = *AS;
1991 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1992 BestReg = SuperReg;
1993 break;
1994 }
1995 }
1996 return BestReg;
1997}
1998
1999/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2000/// specified interval that conflicts with the specified physical register.
2001unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2002 unsigned PhysReg) const {
2003 unsigned NumConflicts = 0;
2004 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2005 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2006 E = mri_->reg_end(); I != E; ++I) {
2007 MachineOperand &O = I.getOperand();
2008 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002009 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002010 if (pli.liveAt(Index))
2011 ++NumConflicts;
2012 }
2013 return NumConflicts;
2014}
2015
2016/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002017/// around all defs and uses of the specified interval. Return true if it
2018/// was able to cut its interval.
2019bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002020 unsigned PhysReg, VirtRegMap &vrm) {
2021 unsigned SpillReg = getRepresentativeReg(PhysReg);
2022
2023 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2024 // If there are registers which alias PhysReg, but which are not a
2025 // sub-register of the chosen representative super register. Assert
2026 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002027 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002028 tri_->isSuperRegister(*AS, SpillReg));
2029
Evan Cheng2824a652009-03-23 18:24:37 +00002030 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002031 SmallVector<unsigned, 4> PRegs;
2032 if (hasInterval(SpillReg))
2033 PRegs.push_back(SpillReg);
2034 else {
2035 SmallSet<unsigned, 4> Added;
2036 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2037 if (Added.insert(*AS) && hasInterval(*AS)) {
2038 PRegs.push_back(*AS);
2039 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2040 Added.insert(*ASS);
2041 }
2042 }
2043
Evan Cheng676dd7c2008-03-11 07:19:34 +00002044 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2045 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2046 E = mri_->reg_end(); I != E; ++I) {
2047 MachineOperand &O = I.getOperand();
2048 MachineInstr *MI = O.getParent();
2049 if (SeenMIs.count(MI))
2050 continue;
2051 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002052 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002053 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2054 unsigned PReg = PRegs[i];
2055 LiveInterval &pli = getInterval(PReg);
2056 if (!pli.liveAt(Index))
2057 continue;
2058 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002059 SlotIndex StartIdx = Index.getLoadIndex();
2060 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002061 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002062 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002063 Cut = true;
2064 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002065 std::string msg;
2066 raw_string_ostream Msg(msg);
2067 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002068 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002069 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002070 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002071 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002072 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002073 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002074 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002075 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002076 if (!hasInterval(*AS))
2077 continue;
2078 LiveInterval &spli = getInterval(*AS);
2079 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002080 spli.removeRange(Index.getLoadIndex(),
2081 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002082 }
2083 }
2084 }
Evan Cheng2824a652009-03-23 18:24:37 +00002085 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002086}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002087
2088LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002089 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002090 LiveInterval& Interval = getOrCreateInterval(reg);
2091 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002092 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002093 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002094 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002095 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002096 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002097 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002098 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002099 Interval.addRange(LR);
2100
2101 return LR;
2102}
David Greeneb5257662009-08-03 21:55:09 +00002103