blob: 26ac928347d634550ee5e8983b04939bb394f4b4 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
18#include "R600ISelLowering.h"
19#include "R600InstrInfo.h"
20#include "SIISelLowering.h"
21#include "SIInstrInfo.h"
22#include "llvm/Analysis/Passes.h"
23#include "llvm/Analysis/Verifier.h"
24#include "llvm/CodeGen/MachineFunctionAnalysis.h"
25#include "llvm/CodeGen/MachineModuleInfo.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/MC/MCAsmInfo.h"
28#include "llvm/PassManager.h"
29#include "llvm/Support/TargetRegistry.h"
30#include "llvm/Support/raw_os_ostream.h"
31#include "llvm/Transforms/IPO.h"
32#include "llvm/Transforms/Scalar.h"
33#include <llvm/CodeGen/Passes.h>
34
35using namespace llvm;
36
37extern "C" void LLVMInitializeR600Target() {
38 // Register the target
39 RegisterTargetMachine<AMDGPUTargetMachine> X(TheAMDGPUTarget);
40}
41
42AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, StringRef TT,
43 StringRef CPU, StringRef FS,
44 TargetOptions Options,
45 Reloc::Model RM, CodeModel::Model CM,
46 CodeGenOpt::Level OptLevel
47)
48:
49 LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OptLevel),
50 Subtarget(TT, CPU, FS),
51 Layout(Subtarget.getDataLayout()),
52 FrameLowering(TargetFrameLowering::StackGrowsUp,
53 Subtarget.device()->getStackAlignment(), 0),
54 IntrinsicInfo(this),
55 InstrItins(&Subtarget.getInstrItineraryData()) {
56 // TLInfo uses InstrInfo so it must be initialized after.
57 if (Subtarget.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
58 InstrInfo = new R600InstrInfo(*this);
59 TLInfo = new R600TargetLowering(*this);
60 } else {
61 InstrInfo = new SIInstrInfo(*this);
62 TLInfo = new SITargetLowering(*this);
63 }
64}
65
66AMDGPUTargetMachine::~AMDGPUTargetMachine() {
67}
68
69namespace {
70class AMDGPUPassConfig : public TargetPassConfig {
71public:
72 AMDGPUPassConfig(AMDGPUTargetMachine *TM, PassManagerBase &PM)
73 : TargetPassConfig(TM, PM) {}
74
75 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
76 return getTM<AMDGPUTargetMachine>();
77 }
78
79 virtual bool addPreISel();
80 virtual bool addInstSelector();
81 virtual bool addPreRegAlloc();
82 virtual bool addPostRegAlloc();
83 virtual bool addPreSched2();
84 virtual bool addPreEmitPass();
85};
86} // End of anonymous namespace
87
88TargetPassConfig *AMDGPUTargetMachine::createPassConfig(PassManagerBase &PM) {
89 return new AMDGPUPassConfig(this, PM);
90}
91
92bool
93AMDGPUPassConfig::addPreISel() {
Tom Stellard6b7d99d2012-12-19 22:10:31 +000094 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
95 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
96 addPass(createAMDGPUStructurizeCFGPass());
97 addPass(createSIAnnotateControlFlowPass());
98 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +000099 return false;
100}
101
102bool AMDGPUPassConfig::addInstSelector() {
103 addPass(createAMDGPUPeepholeOpt(*TM));
104 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
105 return false;
106}
107
108bool AMDGPUPassConfig::addPreRegAlloc() {
109 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
110
111 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
112 addPass(createSIAssignInterpRegsPass(*TM));
113 }
114 addPass(createAMDGPUConvertToISAPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000115 return false;
116}
117
118bool AMDGPUPassConfig::addPostRegAlloc() {
Tom Stellard82d3d452013-01-18 21:15:53 +0000119 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
120
121 if (ST.device()->getGeneration() > AMDGPUDeviceInfo::HD6XXX) {
122 addPass(createSIInsertWaits(*TM));
123 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000124 return false;
125}
126
127bool AMDGPUPassConfig::addPreSched2() {
128
129 addPass(&IfConverterID);
130 return false;
131}
132
133bool AMDGPUPassConfig::addPreEmitPass() {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000134 const AMDGPUSubtarget &ST = TM->getSubtarget<AMDGPUSubtarget>();
135 if (ST.device()->getGeneration() <= AMDGPUDeviceInfo::HD6XXX) {
Tom Stellard6b7d99d2012-12-19 22:10:31 +0000136 addPass(createAMDGPUCFGPreparationPass(*TM));
137 addPass(createAMDGPUCFGStructurizerPass(*TM));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000138 addPass(createR600ExpandSpecialInstrsPass(*TM));
139 addPass(&FinalizeMachineBundlesID);
140 } else {
141 addPass(createSILowerLiteralConstantsPass(*TM));
142 addPass(createSILowerControlFlowPass(*TM));
143 }
144
145 return false;
146}
147