blob: 0a14e292372706d8d47dcbef7e8076f1043a17bf [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng04d9d0b2008-02-06 08:00:32 +000021#include "llvm/CodeGen/Passes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000027#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
Owen Anderson8050fa12008-07-10 01:56:35 +000029#include "llvm/ADT/DenseMap.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/ADT/IndexedMap.h"
Evan Cheng548bc502009-01-29 02:20:59 +000031#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/SmallVector.h"
33#include "llvm/ADT/Statistic.h"
Evan Chenga1d9dfb2008-02-06 19:16:53 +000034#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include <algorithm>
36using namespace llvm;
37
38STATISTIC(NumStores, "Number of stores added");
39STATISTIC(NumLoads , "Number of loads added");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Dan Gohman089efff2008-05-13 00:00:25 +000041static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000042 localRegAlloc("local", "local register allocator",
Dan Gohman089efff2008-05-13 00:00:25 +000043 createLocalRegisterAllocator);
44
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045namespace {
Nick Lewycky492d06e2009-10-25 06:33:48 +000046 class RALocal : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 public:
48 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000049 RALocal() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 private:
51 const TargetMachine *TM;
52 MachineFunction *MF;
Evan Cheng82e2b2f2010-05-12 01:29:36 +000053 MachineRegisterInfo *MRI;
Dan Gohman1e57df32008-02-10 18:45:23 +000054 const TargetRegisterInfo *TRI;
Owen Andersonbf15ae22008-01-07 01:35:56 +000055 const TargetInstrInfo *TII;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
57 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
58 // values are spilled.
Evan Cheng33dc9712008-07-10 18:23:23 +000059 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060
61 // Virt2PhysRegMap - This map contains entries for each virtual register
62 // that is currently available in a physical register.
63 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
64
65 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
66 return Virt2PhysRegMap[VirtReg];
67 }
68
69 // PhysRegsUsed - This array is effectively a map, containing entries for
70 // each physical register that currently has a value (ie, it is in
71 // Virt2PhysRegMap). The value mapped to is the virtual register
72 // corresponding to the physical register (the inverse of the
73 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
74 // because it is used by a future instruction, and to -2 if it is not
75 // allocatable. If the entry for a physical register is -1, then the
76 // physical register is "not in the map".
77 //
78 std::vector<int> PhysRegsUsed;
79
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +000080 // PhysRegsUseOrder - This contains a list of the physical registers that
81 // currently have a virtual register value in them. This list provides an
82 // ordering of registers, imposing a reallocation order. This list is only
83 // used if all registers are allocated and we have to spill one, in which
84 // case we spill the least recently used register. Entries at the front of
85 // the list are the least recently used registers, entries at the back are
86 // the most recently used.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087 //
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +000088 std::vector<unsigned> PhysRegsUseOrder;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000089
Evan Chenga94efbd2008-01-17 02:08:17 +000090 // Virt2LastUseMap - This maps each virtual register to its last use
91 // (MachineInstr*, operand index pair).
92 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
93 Virt2LastUseMap;
94
95 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman1e57df32008-02-10 18:45:23 +000096 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Chenga94efbd2008-01-17 02:08:17 +000097 return Virt2LastUseMap[Reg];
98 }
99
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100 // VirtRegModified - This bitset contains information about which virtual
101 // registers need to be spilled back to memory when their registers are
102 // scavenged. If a virtual register has simply been rematerialized, there
103 // is no reason to spill it to memory when we need the register back.
104 //
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000105 BitVector VirtRegModified;
Owen Anderson9196a392008-07-08 22:24:50 +0000106
107 // UsedInMultipleBlocks - Tracks whether a particular register is used in
108 // more than one block.
109 BitVector UsedInMultipleBlocks;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
111 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000112 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
113 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000114 if (Val)
115 VirtRegModified.set(Reg);
116 else
117 VirtRegModified.reset(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 }
119
120 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000121 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000122 assert(Reg - TargetRegisterInfo::FirstVirtualRegister <
123 VirtRegModified.size() && "Illegal virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +0000124 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 }
126
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000127 void AddToPhysRegsUseOrder(unsigned Reg) {
128 std::vector<unsigned>::iterator It =
129 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
130 if (It != PhysRegsUseOrder.end())
131 PhysRegsUseOrder.erase(It);
132 PhysRegsUseOrder.push_back(Reg);
133 }
134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000136 if (PhysRegsUseOrder.empty() ||
137 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
138
139 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i) {
140 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
141 if (!areRegsEqual(Reg, RegMatch)) continue;
142
143 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
144 // Add it to the end of the list
145 PhysRegsUseOrder.push_back(RegMatch);
146 if (RegMatch == Reg)
147 return; // Found an exact match, exit early
148 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 }
150
151 public:
152 virtual const char *getPassName() const {
153 return "Local Register Allocator";
154 }
155
156 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +0000157 AU.setPreservesCFG();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 AU.addRequiredID(PHIEliminationID);
159 AU.addRequiredID(TwoAddressInstructionPassID);
160 MachineFunctionPass::getAnalysisUsage(AU);
161 }
162
163 private:
164 /// runOnMachineFunction - Register allocate the whole function
165 bool runOnMachineFunction(MachineFunction &Fn);
166
167 /// AllocateBasicBlock - Register allocate the specified basic block.
168 void AllocateBasicBlock(MachineBasicBlock &MBB);
169
170
171 /// areRegsEqual - This method returns true if the specified registers are
172 /// related to each other. To do this, it checks to see if they are equal
173 /// or if the first register is in the alias set of the second register.
174 ///
175 bool areRegsEqual(unsigned R1, unsigned R2) const {
176 if (R1 == R2) return true;
Dan Gohman1e57df32008-02-10 18:45:23 +0000177 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 *AliasSet; ++AliasSet) {
179 if (*AliasSet == R1) return true;
180 }
181 return false;
182 }
183
184 /// getStackSpaceFor - This returns the frame index of the specified virtual
185 /// register on the stack, allocating space if necessary.
186 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
187
188 /// removePhysReg - This method marks the specified physical register as no
189 /// longer being in use.
190 ///
191 void removePhysReg(unsigned PhysReg);
192
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000193 void storeVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
194 unsigned VirtReg, unsigned PhysReg, bool isKill);
195
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 /// spillVirtReg - This method spills the value specified by PhysReg into
197 /// the virtual register slot specified by VirtReg. It then updates the RA
198 /// data structures to indicate the fact that PhysReg is now available.
199 ///
200 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
201 unsigned VirtReg, unsigned PhysReg);
202
203 /// spillPhysReg - This method spills the specified physical register into
204 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
205 /// true, then the request is ignored if the physical register does not
206 /// contain a virtual register.
207 ///
208 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
209 unsigned PhysReg, bool OnlyVirtRegs = false);
210
211 /// assignVirtToPhysReg - This method updates local state so that we know
212 /// that PhysReg is the proper container for VirtReg now. The physical
213 /// register must not be used for anything else when this is called.
214 ///
215 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
216
217 /// isPhysRegAvailable - Return true if the specified physical register is
218 /// free and available for use. This also includes checking to see if
219 /// aliased registers are all free...
220 ///
221 bool isPhysRegAvailable(unsigned PhysReg) const;
222
223 /// getFreeReg - Look to see if there is a free register available in the
224 /// specified register class. If not, return 0.
225 ///
226 unsigned getFreeReg(const TargetRegisterClass *RC);
227
228 /// getReg - Find a physical register to hold the specified virtual
229 /// register. If all compatible physical registers are used, this method
230 /// spills the last used virtual register to the stack, and uses that
Evan Cheng308d1852009-01-29 01:13:00 +0000231 /// register. If NoFree is true, that means the caller knows there isn't
232 /// a free register, do not call getFreeReg().
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Evan Cheng308d1852009-01-29 01:13:00 +0000234 unsigned VirtReg, bool NoFree = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235
Bob Wilsond983fb42009-05-07 21:19:45 +0000236 /// reloadVirtReg - This method transforms the specified virtual
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237 /// register use to refer to a physical register. This method may do this
238 /// in one of several ways: if the register is available in a physical
239 /// register already, it uses that physical register. If the value is not
240 /// in a physical register, and if there are physical registers available,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000241 /// it loads it into a register: PhysReg if that is an available physical
242 /// register, otherwise any physical register of the right class.
243 /// If register pressure is high, and it is possible, it tries to fold the
244 /// load of the virtual register into the instruction itself. It avoids
245 /// doing this if register pressure is low to improve the chance that
246 /// subsequent instructions can use the reloaded value. This method
247 /// returns the modified instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 ///
249 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000250 unsigned OpNum, SmallSet<unsigned, 4> &RRegs,
251 unsigned PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000252
Owen Andersonff01ccf2008-07-09 20:14:53 +0000253 /// ComputeLocalLiveness - Computes liveness of registers within a basic
254 /// block, setting the killed/dead flags as appropriate.
255 void ComputeLocalLiveness(MachineBasicBlock& MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256
257 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
258 unsigned PhysReg);
259 };
260 char RALocal::ID = 0;
261}
262
263/// getStackSpaceFor - This allocates space for the specified virtual register
264/// to be held on the stack.
265int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
266 // Find the location Reg would belong...
Evan Cheng33dc9712008-07-10 18:23:23 +0000267 int SS = StackSlotForVirtReg[VirtReg];
268 if (SS != -1)
269 return SS; // Already has space allocated?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270
271 // Allocate a new stack object for this spill location...
David Greene6424ab92009-11-12 20:49:22 +0000272 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
273 RC->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000275 // Assign the slot.
Evan Cheng33dc9712008-07-10 18:23:23 +0000276 StackSlotForVirtReg[VirtReg] = FrameIdx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277 return FrameIdx;
278}
279
280
281/// removePhysReg - This method marks the specified physical register as no
282/// longer being in use.
283///
284void RALocal::removePhysReg(unsigned PhysReg) {
285 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000286
287 std::vector<unsigned>::iterator It =
288 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
289 if (It != PhysRegsUseOrder.end())
290 PhysRegsUseOrder.erase(It);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291}
292
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000293/// storeVirtReg - Store a virtual register to its assigned stack slot.
294void RALocal::storeVirtReg(MachineBasicBlock &MBB,
295 MachineBasicBlock::iterator I,
296 unsigned VirtReg, unsigned PhysReg,
297 bool isKill) {
298 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
299 int FrameIndex = getStackSpaceFor(VirtReg, RC);
300 DEBUG(dbgs() << " to stack slot #" << FrameIndex);
Evan Cheng1f8534d2010-05-06 19:06:44 +0000301 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC, TRI);
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000302 ++NumStores; // Update statistics
303}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
305/// spillVirtReg - This method spills the value specified by PhysReg into the
306/// virtual register slot specified by VirtReg. It then updates the RA data
307/// structures to indicate the fact that PhysReg is now available.
308///
309void RALocal::spillVirtReg(MachineBasicBlock &MBB,
310 MachineBasicBlock::iterator I,
311 unsigned VirtReg, unsigned PhysReg) {
312 assert(VirtReg && "Spilling a physical register is illegal!"
313 " Must not have appropriate kill for the register or use exists beyond"
314 " the intended one.");
David Greene3dbc2a72010-01-05 01:26:05 +0000315 DEBUG(dbgs() << " Spilling register " << TRI->getName(PhysReg)
Bill Wendling9dcc0632009-08-22 20:38:09 +0000316 << " containing %reg" << VirtReg);
Owen Anderson81875432008-01-01 21:11:32 +0000317
Evan Chenga94efbd2008-01-17 02:08:17 +0000318 if (!isVirtRegModified(VirtReg)) {
David Greene3dbc2a72010-01-05 01:26:05 +0000319 DEBUG(dbgs() << " which has not been modified, so no store necessary!");
Evan Chenga94efbd2008-01-17 02:08:17 +0000320 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
321 if (LastUse.first)
322 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000323 } else {
324 // Otherwise, there is a virtual register corresponding to this physical
325 // register. We only need to spill it into its stack slot if it has been
326 // modified.
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000327 // If the instruction reads the register that's spilled, (e.g. this can
328 // happen if it is a move to a physical register), then the spill
329 // instruction is not a kill.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000330 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000331 storeVirtReg(MBB, I, VirtReg, PhysReg, isKill);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 }
333
334 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
335
David Greene3dbc2a72010-01-05 01:26:05 +0000336 DEBUG(dbgs() << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 removePhysReg(PhysReg);
338}
339
340
341/// spillPhysReg - This method spills the specified physical register into the
342/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
343/// then the request is ignored if the physical register does not contain a
344/// virtual register.
345///
346void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
347 unsigned PhysReg, bool OnlyVirtRegs) {
348 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
349 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
350 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
351 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000352 return;
353 }
354
355 // If the selected register aliases any other registers, we must make
356 // sure that one of the aliases isn't alive.
357 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
358 *AliasSet; ++AliasSet) {
359 if (PhysRegsUsed[*AliasSet] == -1 || // Spill aliased register.
360 PhysRegsUsed[*AliasSet] == -2) // If allocatable.
361 continue;
362
363 if (PhysRegsUsed[*AliasSet])
364 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 }
366}
367
368
369/// assignVirtToPhysReg - This method updates local state so that we know
370/// that PhysReg is the proper container for VirtReg now. The physical
371/// register must not be used for anything else when this is called.
372///
373void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
374 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
375 // Update information to note the fact that this register was just used, and
376 // it holds VirtReg.
377 PhysRegsUsed[PhysReg] = VirtReg;
378 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000379 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380}
381
382
383/// isPhysRegAvailable - Return true if the specified physical register is free
384/// and available for use. This also includes checking to see if aliased
385/// registers are all free...
386///
387bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
388 if (PhysRegsUsed[PhysReg] != -1) return false;
389
390 // If the selected register aliases any other allocated registers, it is
391 // not free!
Dan Gohman1e57df32008-02-10 18:45:23 +0000392 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 *AliasSet; ++AliasSet)
Evan Chengf90128d2008-02-22 20:30:53 +0000394 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395 return false; // Can't use this reg then.
396 return true;
397}
398
399
400/// getFreeReg - Look to see if there is a free register available in the
401/// specified register class. If not, return 0.
402///
403unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
404 // Get iterators defining the range of registers that are valid to allocate in
405 // this class, which also specifies the preferred allocation order.
406 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
407 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
408
409 for (; RI != RE; ++RI)
410 if (isPhysRegAvailable(*RI)) { // Is reg unused?
411 assert(*RI != 0 && "Cannot use register!");
412 return *RI; // Found an unused register!
413 }
414 return 0;
415}
416
417
418/// getReg - Find a physical register to hold the specified virtual
419/// register. If all compatible physical registers are used, this method spills
420/// the last used virtual register to the stack, and uses that register.
421///
422unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
Evan Cheng308d1852009-01-29 01:13:00 +0000423 unsigned VirtReg, bool NoFree) {
Chris Lattner1b989192007-12-31 04:13:23 +0000424 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425
426 // First check to see if we have a free register of the requested type...
Evan Cheng308d1852009-01-29 01:13:00 +0000427 unsigned PhysReg = NoFree ? 0 : getFreeReg(RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000429 if (PhysReg != 0) {
430 // Assign the register.
431 assignVirtToPhysReg(VirtReg, PhysReg);
432 return PhysReg;
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000433 }
434
435 // If we didn't find an unused register, scavenge one now!
436 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000438 // Loop over all of the preallocated registers from the least recently used
439 // to the most recently used. When we find one that is capable of holding
440 // our register, use it.
441 for (unsigned i = 0; PhysReg == 0; ++i) {
442 assert(i != PhysRegsUseOrder.size() &&
443 "Couldn't find a register of the appropriate class!");
444
445 unsigned R = PhysRegsUseOrder[i];
446
447 // We can only use this register if it holds a virtual register (ie, it
448 // can be spilled). Do not use it if it is an explicitly allocated
449 // physical register!
450 assert(PhysRegsUsed[R] != -1 &&
451 "PhysReg in PhysRegsUseOrder, but is not allocated?");
452 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
453 // If the current register is compatible, use it.
454 if (RC->contains(R)) {
455 PhysReg = R;
456 break;
457 }
458
459 // If one of the registers aliased to the current register is
460 // compatible, use it.
461 for (const unsigned *AliasIt = TRI->getAliasSet(R);
462 *AliasIt; ++AliasIt) {
463 if (!RC->contains(*AliasIt)) continue;
464
465 // If this is pinned down for some reason, don't use it. For
466 // example, if CL is pinned, and we run across CH, don't use
467 // CH as justification for using scavenging ECX (which will
468 // fail).
469 if (PhysRegsUsed[*AliasIt] == 0) continue;
470
471 // Make sure the register is allocatable. Don't allocate SIL on
472 // x86-32.
473 if (PhysRegsUsed[*AliasIt] == -2) continue;
474
475 PhysReg = *AliasIt; // Take an aliased register
476 break;
477 }
478 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 }
480
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000481 assert(PhysReg && "Physical register not assigned!?!?");
482
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000483 // At this point PhysRegsUseOrder[i] is the least recently used register of
484 // compatible register class. Spill it to memory and reap its remains.
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000485 spillPhysReg(MBB, I, PhysReg);
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 // Now that we know which register we need to assign this to, do it now!
488 assignVirtToPhysReg(VirtReg, PhysReg);
489 return PhysReg;
490}
491
492
Bob Wilson219866c2009-05-07 21:20:42 +0000493/// reloadVirtReg - This method transforms the specified virtual
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494/// register use to refer to a physical register. This method may do this in
495/// one of several ways: if the register is available in a physical register
496/// already, it uses that physical register. If the value is not in a physical
497/// register, and if there are physical registers available, it loads it into a
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000498/// register: PhysReg if that is an available physical register, otherwise any
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499/// register. If register pressure is high, and it is possible, it tries to
500/// fold the load of the virtual register into the instruction itself. It
501/// avoids doing this if register pressure is low to improve the chance that
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000502/// subsequent instructions can use the reloaded value. This method returns
503/// the modified instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504///
505MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
Evan Cheng548bc502009-01-29 02:20:59 +0000506 unsigned OpNum,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000507 SmallSet<unsigned, 4> &ReloadedRegs,
508 unsigned PhysReg) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 unsigned VirtReg = MI->getOperand(OpNum).getReg();
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000510 unsigned SubIdx = MI->getOperand(OpNum).getSubReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511
512 // If the virtual register is already available, just update the instruction
513 // and return.
514 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000515 if (SubIdx) {
516 PR = TRI->getSubReg(PR, SubIdx);
517 MI->getOperand(OpNum).setSubReg(0);
518 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Dale Johannesen55057292010-02-16 01:27:47 +0000520 if (!MI->isDebugValue()) {
521 // Do not do these for DBG_VALUE as they can affect codegen.
522 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Dale Johannesene7dda272010-02-15 01:45:47 +0000523 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Dale Johannesen55057292010-02-16 01:27:47 +0000524 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 return MI;
526 }
527
528 // Otherwise, we need to fold it into the current instruction, or reload it.
529 // If we have registers available to hold the value, use them.
Chris Lattner1b989192007-12-31 04:13:23 +0000530 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000531 // If we already have a PhysReg (this happens when the instruction is a
532 // reg-to-reg copy with a PhysReg destination) use that.
533 if (!PhysReg || !TargetRegisterInfo::isPhysicalRegister(PhysReg) ||
534 !isPhysRegAvailable(PhysReg))
535 PhysReg = getFreeReg(RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 int FrameIndex = getStackSpaceFor(VirtReg, RC);
537
538 if (PhysReg) { // Register is available, allocate it!
539 assignVirtToPhysReg(VirtReg, PhysReg);
540 } else { // No registers available.
Evan Cheng71f91ed2008-02-07 19:46:55 +0000541 // Force some poor hapless value out of the register file to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542 // make room for the new register, and reload it.
Evan Cheng308d1852009-01-29 01:13:00 +0000543 PhysReg = getReg(MBB, MI, VirtReg, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 }
545
546 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
547
David Greene3dbc2a72010-01-05 01:26:05 +0000548 DEBUG(dbgs() << " Reloading %reg" << VirtReg << " into "
Bill Wendling9dcc0632009-08-22 20:38:09 +0000549 << TRI->getName(PhysReg) << "\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550
551 // Add move instruction(s)
Evan Cheng1f8534d2010-05-06 19:06:44 +0000552 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC, TRI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 ++NumLoads; // Update statistics
554
Chris Lattner1b989192007-12-31 04:13:23 +0000555 MF->getRegInfo().setPhysRegUsed(PhysReg);
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000556 // Assign the input register.
557 if (SubIdx) {
558 MI->getOperand(OpNum).setSubReg(0);
559 MI->getOperand(OpNum).setReg(TRI->getSubReg(PhysReg, SubIdx));
560 } else
561 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Chenga94efbd2008-01-17 02:08:17 +0000562 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Evan Cheng548bc502009-01-29 02:20:59 +0000563
564 if (!ReloadedRegs.insert(PhysReg)) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000565 std::string msg;
566 raw_string_ostream Msg(msg);
567 Msg << "Ran out of registers during register allocation!";
Chris Lattner4052b292010-02-09 19:54:29 +0000568 if (MI->isInlineAsm()) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000569 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng548bc502009-01-29 02:20:59 +0000570 << "constraints:\n";
Edwin Törökced9ff82009-07-11 13:10:19 +0000571 MI->print(Msg, TM);
Evan Cheng548bc502009-01-29 02:20:59 +0000572 }
Chris Lattner8316f2d2010-04-07 22:58:41 +0000573 report_fatal_error(Msg.str());
Evan Cheng548bc502009-01-29 02:20:59 +0000574 }
575 for (const unsigned *SubRegs = TRI->getSubRegisters(PhysReg);
576 *SubRegs; ++SubRegs) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000577 if (ReloadedRegs.insert(*SubRegs)) continue;
578
579 std::string msg;
580 raw_string_ostream Msg(msg);
581 Msg << "Ran out of registers during register allocation!";
582 if (MI->isInlineAsm()) {
583 Msg << "\nPlease check your inline asm statement for invalid "
584 << "constraints:\n";
585 MI->print(Msg, TM);
Evan Cheng548bc502009-01-29 02:20:59 +0000586 }
Chris Lattner8316f2d2010-04-07 22:58:41 +0000587 report_fatal_error(Msg.str());
Evan Cheng548bc502009-01-29 02:20:59 +0000588 }
589
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 return MI;
591}
592
593/// isReadModWriteImplicitKill - True if this is an implicit kill for a
594/// read/mod/write register, i.e. update partial register.
595static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
596 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000597 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000598 if (MO.isReg() && MO.getReg() == Reg && MO.isImplicit() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000599 MO.isDef() && !MO.isDead())
600 return true;
601 }
602 return false;
603}
604
605/// isReadModWriteImplicitDef - True if this is an implicit def for a
606/// read/mod/write register, i.e. update partial register.
607static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
608 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000609 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000610 if (MO.isReg() && MO.getReg() == Reg && MO.isImplicit() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 !MO.isDef() && MO.isKill())
612 return true;
613 }
614 return false;
615}
616
Owen Anderson9196a392008-07-08 22:24:50 +0000617// precedes - Helper function to determine with MachineInstr A
618// precedes MachineInstr B within the same MBB.
619static bool precedes(MachineBasicBlock::iterator A,
620 MachineBasicBlock::iterator B) {
621 if (A == B)
622 return false;
623
624 MachineBasicBlock::iterator I = A->getParent()->begin();
625 while (I != A->getParent()->end()) {
626 if (I == A)
627 return true;
628 else if (I == B)
629 return false;
630
631 ++I;
632 }
633
634 return false;
635}
636
Owen Andersonff01ccf2008-07-09 20:14:53 +0000637/// ComputeLocalLiveness - Computes liveness of registers within a basic
638/// block, setting the killed/dead flags as appropriate.
639void RALocal::ComputeLocalLiveness(MachineBasicBlock& MBB) {
Owen Anderson9196a392008-07-08 22:24:50 +0000640 // Keep track of the most recently seen previous use or def of each reg,
641 // so that we can update them with dead/kill markers.
Owen Anderson8050fa12008-07-10 01:56:35 +0000642 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> > LastUseDef;
Owen Anderson9196a392008-07-08 22:24:50 +0000643 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
644 I != E; ++I) {
Dale Johannesene7dda272010-02-15 01:45:47 +0000645 if (I->isDebugValue())
646 continue;
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000647
Owen Anderson9196a392008-07-08 22:24:50 +0000648 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000649 MachineOperand &MO = I->getOperand(i);
Owen Anderson9196a392008-07-08 22:24:50 +0000650 // Uses don't trigger any flags, but we need to save
651 // them for later. Also, we have to process these
652 // _before_ processing the defs, since an instr
653 // uses regs before it defs them.
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000654 if (!MO.isReg() || !MO.getReg() || !MO.isUse())
655 continue;
Jakob Stoklund Olesen95519192010-05-03 23:49:20 +0000656
657 // Ignore helpful kill flags from earlier passes.
658 MO.setIsKill(false);
659
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000660 LastUseDef[MO.getReg()] = std::make_pair(I, i);
661
662 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) continue;
663
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000664 const unsigned *Aliases = TRI->getAliasSet(MO.getReg());
665 if (Aliases == 0)
666 continue;
667
668 while (*Aliases) {
669 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
670 alias = LastUseDef.find(*Aliases);
671
672 if (alias != LastUseDef.end() && alias->second.first != I)
673 LastUseDef[*Aliases] = std::make_pair(I, i);
674
675 ++Aliases;
Owen Andersona4d28702008-10-08 04:30:51 +0000676 }
Owen Anderson9196a392008-07-08 22:24:50 +0000677 }
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000678
Owen Anderson9196a392008-07-08 22:24:50 +0000679 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000680 MachineOperand &MO = I->getOperand(i);
Owen Anderson9196a392008-07-08 22:24:50 +0000681 // Defs others than 2-addr redefs _do_ trigger flag changes:
682 // - A def followed by a def is dead
683 // - A use followed by a def is a kill
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000684 if (!MO.isReg() || !MO.getReg() || !MO.isDef()) continue;
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000685
686 unsigned SubIdx = MO.getSubReg();
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000687 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
688 last = LastUseDef.find(MO.getReg());
689 if (last != LastUseDef.end()) {
690 // Check if this is a two address instruction. If so, then
691 // the def does not kill the use.
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000692 if (last->second.first == I && I->isRegTiedToUseOperand(i))
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000693 continue;
Owen Anderson9196a392008-07-08 22:24:50 +0000694
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000695 MachineOperand &lastUD =
696 last->second.first->getOperand(last->second.second);
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000697 if (SubIdx && lastUD.getSubReg() != SubIdx)
698 // Partial re-def, the last def is not dead.
699 // %reg1024:5<def> =
700 // %reg1024:6<def> =
701 // or
702 // %reg1024:5<def> = op %reg1024, 5
703 continue;
704
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000705 if (lastUD.isDef())
706 lastUD.setIsDead(true);
707 else
708 lastUD.setIsKill(true);
Owen Anderson9196a392008-07-08 22:24:50 +0000709 }
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000710
711 LastUseDef[MO.getReg()] = std::make_pair(I, i);
Owen Anderson9196a392008-07-08 22:24:50 +0000712 }
713 }
714
715 // Live-out (of the function) registers contain return values of the function,
716 // so we need to make sure they are alive at return time.
Bill Wendling617d39e2010-03-16 02:01:51 +0000717 MachineBasicBlock::iterator Ret = MBB.getFirstTerminator();
718 bool BBEndsInReturn = (Ret != MBB.end() && Ret->getDesc().isReturn());
719
720 if (BBEndsInReturn)
Owen Anderson9196a392008-07-08 22:24:50 +0000721 for (MachineRegisterInfo::liveout_iterator
722 I = MF->getRegInfo().liveout_begin(),
723 E = MF->getRegInfo().liveout_end(); I != E; ++I)
724 if (!Ret->readsRegister(*I)) {
725 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
726 LastUseDef[*I] = std::make_pair(Ret, Ret->getNumOperands()-1);
727 }
Owen Anderson9196a392008-07-08 22:24:50 +0000728
729 // Finally, loop over the final use/def of each reg
730 // in the block and determine if it is dead.
Owen Anderson8050fa12008-07-10 01:56:35 +0000731 for (DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Owen Anderson9196a392008-07-08 22:24:50 +0000732 I = LastUseDef.begin(), E = LastUseDef.end(); I != E; ++I) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000733 MachineInstr *MI = I->second.first;
Owen Anderson9196a392008-07-08 22:24:50 +0000734 unsigned idx = I->second.second;
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000735 MachineOperand &MO = MI->getOperand(idx);
Owen Anderson9196a392008-07-08 22:24:50 +0000736
737 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(MO.getReg());
738
739 // A crude approximation of "live-out" calculation
740 bool usedOutsideBlock = isPhysReg ? false :
741 UsedInMultipleBlocks.test(MO.getReg() -
742 TargetRegisterInfo::FirstVirtualRegister);
Bill Wendling5c3a53f2010-03-16 01:05:35 +0000743
744 // If the machine BB ends in a return instruction, then the value isn't used
745 // outside of the BB.
746 if (!isPhysReg && (!usedOutsideBlock || BBEndsInReturn)) {
Dale Johannesen55057292010-02-16 01:27:47 +0000747 // DBG_VALUE complicates this: if the only refs of a register outside
748 // this block are DBG_VALUE, we can't keep the reg live just for that,
749 // as it will cause the reg to be spilled at the end of this block when
750 // it wouldn't have been otherwise. Nullify the DBG_VALUEs when that
751 // happens.
752 bool UsedByDebugValueOnly = false;
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000753 for (MachineRegisterInfo::reg_iterator UI = MRI->reg_begin(MO.getReg()),
754 UE = MRI->reg_end(); UI != UE; ++UI) {
Owen Anderson9196a392008-07-08 22:24:50 +0000755 // Two cases:
756 // - used in another block
757 // - used in the same block before it is defined (loop)
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000758 if (UI->getParent() == &MBB &&
759 !(MO.isDef() && UI.getOperand().isUse() && precedes(&*UI, MI)))
760 continue;
761
762 if (UI->isDebugValue()) {
763 UsedByDebugValueOnly = true;
764 continue;
Owen Anderson9196a392008-07-08 22:24:50 +0000765 }
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000766
767 // A non-DBG_VALUE use means we can leave DBG_VALUE uses alone.
768 UsedInMultipleBlocks.set(MO.getReg() -
769 TargetRegisterInfo::FirstVirtualRegister);
770 usedOutsideBlock = true;
771 UsedByDebugValueOnly = false;
772 break;
Bill Wendling5c3a53f2010-03-16 01:05:35 +0000773 }
774
Dale Johannesen55057292010-02-16 01:27:47 +0000775 if (UsedByDebugValueOnly)
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000776 for (MachineRegisterInfo::reg_iterator UI = MRI->reg_begin(MO.getReg()),
777 UE = MRI->reg_end(); UI != UE; ++UI)
Dale Johannesen55057292010-02-16 01:27:47 +0000778 if (UI->isDebugValue() &&
779 (UI->getParent() != &MBB ||
780 (MO.isDef() && precedes(&*UI, MI))))
781 UI.getOperand().setReg(0U);
782 }
783
Bill Wendling5c3a53f2010-03-16 01:05:35 +0000784 // Physical registers and those that are not live-out of the block are
785 // killed/dead at their last use/def within this block.
Dan Gohman35922002010-03-18 18:07:13 +0000786 if (isPhysReg || !usedOutsideBlock || BBEndsInReturn) {
Dan Gohmanec06ecd2008-10-04 00:31:14 +0000787 if (MO.isUse()) {
788 // Don't mark uses that are tied to defs as kills.
Evan Cheng48555e82009-03-19 20:30:06 +0000789 if (!MI->isRegTiedToDefOperand(idx))
Dan Gohmanec06ecd2008-10-04 00:31:14 +0000790 MO.setIsKill(true);
Bill Wendling5c3a53f2010-03-16 01:05:35 +0000791 } else {
Owen Anderson9196a392008-07-08 22:24:50 +0000792 MO.setIsDead(true);
Bill Wendling5c3a53f2010-03-16 01:05:35 +0000793 }
Dan Gohman35922002010-03-18 18:07:13 +0000794 }
Owen Anderson9196a392008-07-08 22:24:50 +0000795 }
Owen Andersonff01ccf2008-07-09 20:14:53 +0000796}
797
798void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
799 // loop over each instruction
800 MachineBasicBlock::iterator MII = MBB.begin();
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000801
Bill Wendling9dcc0632009-08-22 20:38:09 +0000802 DEBUG({
803 const BasicBlock *LBB = MBB.getBasicBlock();
804 if (LBB)
David Greene3dbc2a72010-01-05 01:26:05 +0000805 dbgs() << "\nStarting RegAlloc of BB: " << LBB->getName();
Bill Wendling9dcc0632009-08-22 20:38:09 +0000806 });
Owen Andersonff01ccf2008-07-09 20:14:53 +0000807
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000808 // Add live-in registers as active.
809 for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(),
Owen Andersonff01ccf2008-07-09 20:14:53 +0000810 E = MBB.livein_end(); I != E; ++I) {
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000811 unsigned Reg = *I;
812 MF->getRegInfo().setPhysRegUsed(Reg);
813 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000814 AddToPhysRegsUseOrder(Reg);
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000815 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
816 *SubRegs; ++SubRegs) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000817 if (PhysRegsUsed[*SubRegs] == -2) continue;
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000818
819 AddToPhysRegsUseOrder(*SubRegs);
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000820 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
821 MF->getRegInfo().setPhysRegUsed(*SubRegs);
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000822 }
Owen Andersonff01ccf2008-07-09 20:14:53 +0000823 }
824
825 ComputeLocalLiveness(MBB);
Owen Anderson9196a392008-07-08 22:24:50 +0000826
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 // Otherwise, sequentially allocate each instruction in the MBB.
828 while (MII != MBB.end()) {
829 MachineInstr *MI = MII++;
Chris Lattner5b930372008-01-07 07:27:27 +0000830 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendling9dcc0632009-08-22 20:38:09 +0000831 DEBUG({
David Greene3dbc2a72010-01-05 01:26:05 +0000832 dbgs() << "\nStarting RegAlloc of: " << *MI;
833 dbgs() << " Regs have values: ";
Bill Wendling9dcc0632009-08-22 20:38:09 +0000834 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000835 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
836 if (PhysRegsUsed[i] && isVirtRegModified(PhysRegsUsed[i]))
837 dbgs() << "*";
David Greene3dbc2a72010-01-05 01:26:05 +0000838 dbgs() << "[" << TRI->getName(i)
Bill Wendling9dcc0632009-08-22 20:38:09 +0000839 << ",%reg" << PhysRegsUsed[i] << "] ";
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +0000840 }
David Greene3dbc2a72010-01-05 01:26:05 +0000841 dbgs() << '\n';
Bill Wendling9dcc0632009-08-22 20:38:09 +0000842 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000844 // Determine whether this is a copy instruction. The cases where the
845 // source or destination are phys regs are handled specially.
846 unsigned SrcCopyReg, DstCopyReg, SrcCopySubReg, DstCopySubReg;
Dale Johannesenda4d84a2010-02-03 01:40:33 +0000847 unsigned SrcCopyPhysReg = 0U;
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000848 bool isCopy = TII->isMoveInstr(*MI, SrcCopyReg, DstCopyReg,
849 SrcCopySubReg, DstCopySubReg);
Dale Johannesenda4d84a2010-02-03 01:40:33 +0000850 if (isCopy && TargetRegisterInfo::isVirtualRegister(SrcCopyReg))
851 SrcCopyPhysReg = getVirt2PhysRegMapSlot(SrcCopyReg);
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000852
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 // Loop over the implicit uses, making sure that they are at the head of the
854 // use order list, so they don't get reallocated.
855 if (TID.ImplicitUses) {
856 for (const unsigned *ImplicitUses = TID.ImplicitUses;
857 *ImplicitUses; ++ImplicitUses)
858 MarkPhysRegRecentlyUsed(*ImplicitUses);
859 }
860
861 SmallVector<unsigned, 8> Kills;
862 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000863 MachineOperand &MO = MI->getOperand(i);
Nick Lewycky9eb9de52010-05-07 01:45:38 +0000864 if (!MO.isReg() || !MO.isKill()) continue;
865
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000866 if (!MO.isImplicit())
867 Kills.push_back(MO.getReg());
868 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
869 // These are extra physical register kills when a sub-register
870 // is defined (def of a sub-register is a read/mod/write of the
871 // larger registers). Ignore.
872 Kills.push_back(MO.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 }
874
Dale Johannesen47e30e42008-09-24 23:13:09 +0000875 // If any physical regs are earlyclobber, spill any value they might
876 // have in them, then mark them unallocatable.
877 // If any virtual regs are earlyclobber, allocate them now (before
878 // freeing inputs that are killed).
Chris Lattner4052b292010-02-09 19:54:29 +0000879 if (MI->isInlineAsm()) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000880 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
881 MachineOperand &MO = MI->getOperand(i);
882 if (!MO.isReg() || !MO.isDef() || !MO.isEarlyClobber() ||
883 !MO.getReg())
884 continue;
885
886 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
887 unsigned DestVirtReg = MO.getReg();
888 unsigned DestPhysReg;
Dale Johannesen47e30e42008-09-24 23:13:09 +0000889
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000890 // If DestVirtReg already has a value, use it.
891 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
892 DestPhysReg = getReg(MBB, MI, DestVirtReg);
893 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
894 markVirtRegModified(DestVirtReg);
895 getVirtRegLastUse(DestVirtReg) =
896 std::make_pair((MachineInstr*)0, 0);
897 DEBUG(dbgs() << " Assigning " << TRI->getName(DestPhysReg)
898 << " to %reg" << DestVirtReg << "\n");
Evan Cheng82e2b2f2010-05-12 01:29:36 +0000899 if (unsigned DestSubIdx = MO.getSubReg()) {
900 MO.setSubReg(0);
901 DestPhysReg = TRI->getSubReg(DestPhysReg, DestSubIdx);
902 }
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000903 MO.setReg(DestPhysReg); // Assign the earlyclobber register
904 } else {
905 unsigned Reg = MO.getReg();
906 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
907 // These are extra physical register defs when a sub-register
908 // is defined (def of a sub-register is a read/mod/write of the
909 // larger registers). Ignore.
910 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
Dale Johannesen47e30e42008-09-24 23:13:09 +0000911
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000912 MF->getRegInfo().setPhysRegUsed(Reg);
913 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
914 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000915 AddToPhysRegsUseOrder(Reg);
Dale Johannesen47e30e42008-09-24 23:13:09 +0000916
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000917 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
918 *SubRegs; ++SubRegs) {
919 if (PhysRegsUsed[*SubRegs] == -2) continue;
920 MF->getRegInfo().setPhysRegUsed(*SubRegs);
921 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +0000922 AddToPhysRegsUseOrder(*SubRegs);
Dale Johannesen47e30e42008-09-24 23:13:09 +0000923 }
924 }
925 }
926 }
927
Dale Johannesene186ea02010-02-10 00:11:11 +0000928 // If a DBG_VALUE says something is located in a spilled register,
929 // change the DBG_VALUE to be undef, which prevents the register
Dale Johannesen3940d842010-01-30 00:57:47 +0000930 // from being reloaded here. Doing that would change the generated
931 // code, unless another use immediately follows this instruction.
Chris Lattner4052b292010-02-09 19:54:29 +0000932 if (MI->isDebugValue() &&
Dale Johannesen3940d842010-01-30 00:57:47 +0000933 MI->getNumOperands()==3 && MI->getOperand(0).isReg()) {
934 unsigned VirtReg = MI->getOperand(0).getReg();
935 if (VirtReg && TargetRegisterInfo::isVirtualRegister(VirtReg) &&
936 !getVirt2PhysRegMapSlot(VirtReg))
937 MI->getOperand(0).setReg(0U);
938 }
939
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000940 // Get the used operands into registers. This has the potential to spill
941 // incoming values if we are out of registers. Note that we completely
942 // ignore physical register uses here. We assume that if an explicit
943 // physical register is referenced by the instruction, that it is guaranteed
944 // to be live-in, or the input is badly hosed.
945 //
Evan Cheng548bc502009-01-29 02:20:59 +0000946 SmallSet<unsigned, 4> ReloadedRegs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000948 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 // here we are looking for only used operands (never def&use)
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000950 if (MO.isReg() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000951 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000952 MI = reloadVirtReg(MBB, MI, i, ReloadedRegs,
953 isCopy ? DstCopyReg : 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 }
955
956 // If this instruction is the last user of this register, kill the
957 // value, freeing the register being used, so it doesn't need to be
958 // spilled to memory.
959 //
960 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
961 unsigned VirtReg = Kills[i];
962 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000963 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 // If the virtual register was never materialized into a register, it
965 // might not be in the map, but it won't hurt to zero it out anyway.
966 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
967 PhysReg = PhysRegSlot;
968 PhysRegSlot = 0;
969 } else if (PhysRegsUsed[PhysReg] == -2) {
970 // Unallocatable register dead, ignore.
971 continue;
972 } else {
Evan Cheng358d8dd2007-10-22 19:42:28 +0000973 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 "Silently clearing a virtual register?");
975 }
976
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000977 if (!PhysReg) continue;
978
979 DEBUG(dbgs() << " Last use of " << TRI->getName(PhysReg)
980 << "[%reg" << VirtReg <<"], removing it from live set\n");
981 removePhysReg(PhysReg);
982 for (const unsigned *SubRegs = TRI->getSubRegisters(PhysReg);
983 *SubRegs; ++SubRegs) {
984 if (PhysRegsUsed[*SubRegs] != -2) {
985 DEBUG(dbgs() << " Last use of "
986 << TRI->getName(*SubRegs) << "[%reg" << VirtReg
987 <<"], removing it from live set\n");
988 removePhysReg(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 }
990 }
991 }
992
993 // Loop over all of the operands of the instruction, spilling registers that
994 // are defined, and marking explicit destinations in the PhysRegsUsed map.
995 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +0000996 MachineOperand &MO = MI->getOperand(i);
997 if (!MO.isReg() || !MO.isDef() || MO.isImplicit() || !MO.getReg() ||
998 MO.isEarlyClobber() ||
999 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
1000 continue;
1001
1002 unsigned Reg = MO.getReg();
1003 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
1004 // These are extra physical register defs when a sub-register
1005 // is defined (def of a sub-register is a read/mod/write of the
1006 // larger registers). Ignore.
1007 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001009 MF->getRegInfo().setPhysRegUsed(Reg);
1010 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
1011 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001012 AddToPhysRegsUseOrder(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001014 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
1015 *SubRegs; ++SubRegs) {
1016 if (PhysRegsUsed[*SubRegs] == -2) continue;
1017
1018 MF->getRegInfo().setPhysRegUsed(*SubRegs);
1019 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001020 AddToPhysRegsUseOrder(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021 }
1022 }
1023
1024 // Loop over the implicit defs, spilling them as well.
1025 if (TID.ImplicitDefs) {
1026 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
1027 *ImplicitDefs; ++ImplicitDefs) {
1028 unsigned Reg = *ImplicitDefs;
1029 if (PhysRegsUsed[Reg] != -2) {
1030 spillPhysReg(MBB, MI, Reg, true);
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001031 AddToPhysRegsUseOrder(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 PhysRegsUsed[Reg] = 0; // It is free and reserved now
1033 }
Chris Lattner1b989192007-12-31 04:13:23 +00001034 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Cheng548bc502009-01-29 02:20:59 +00001035 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
1036 *SubRegs; ++SubRegs) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001037 if (PhysRegsUsed[*SubRegs] == -2) continue;
1038
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001039 AddToPhysRegsUseOrder(*SubRegs);
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001040 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
1041 MF->getRegInfo().setPhysRegUsed(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 }
1043 }
1044 }
1045
1046 SmallVector<unsigned, 8> DeadDefs;
1047 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001048 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001049 if (MO.isReg() && MO.isDead())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 DeadDefs.push_back(MO.getReg());
1051 }
1052
1053 // Okay, we have allocated all of the source operands and spilled any values
1054 // that would be destroyed by defs of this instruction. Loop over the
1055 // explicit defs and assign them to a register, spilling incoming values if
1056 // we need to scavenge a register.
1057 //
1058 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001059 MachineOperand &MO = MI->getOperand(i);
1060 if (!MO.isReg() || !MO.isDef() || !MO.getReg() ||
1061 MO.isEarlyClobber() ||
1062 !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1063 continue;
1064
1065 unsigned DestVirtReg = MO.getReg();
1066 unsigned DestPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001068 // If DestVirtReg already has a value, use it.
1069 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg))) {
1070 // If this is a copy try to reuse the input as the output;
1071 // that will make the copy go away.
1072 // If this is a copy, the source reg is a phys reg, and
1073 // that reg is available, use that phys reg for DestPhysReg.
1074 // If this is a copy, the source reg is a virtual reg, and
1075 // the phys reg that was assigned to that virtual reg is now
1076 // available, use that phys reg for DestPhysReg. (If it's now
1077 // available that means this was the last use of the source.)
1078 if (isCopy &&
1079 TargetRegisterInfo::isPhysicalRegister(SrcCopyReg) &&
1080 isPhysRegAvailable(SrcCopyReg)) {
1081 DestPhysReg = SrcCopyReg;
1082 assignVirtToPhysReg(DestVirtReg, DestPhysReg);
1083 } else if (isCopy &&
1084 TargetRegisterInfo::isVirtualRegister(SrcCopyReg) &&
1085 SrcCopyPhysReg && isPhysRegAvailable(SrcCopyPhysReg) &&
1086 MF->getRegInfo().getRegClass(DestVirtReg)->
1087 contains(SrcCopyPhysReg)) {
1088 DestPhysReg = SrcCopyPhysReg;
1089 assignVirtToPhysReg(DestVirtReg, DestPhysReg);
1090 } else
1091 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 }
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001093 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
1094 markVirtRegModified(DestVirtReg);
1095 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
1096 DEBUG(dbgs() << " Assigning " << TRI->getName(DestPhysReg)
1097 << " to %reg" << DestVirtReg << "\n");
Evan Cheng82e2b2f2010-05-12 01:29:36 +00001098
1099 if (unsigned DestSubIdx = MO.getSubReg()) {
1100 MO.setSubReg(0);
1101 DestPhysReg = TRI->getSubReg(DestPhysReg, DestSubIdx);
1102 }
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001103 MO.setReg(DestPhysReg); // Assign the output register
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 }
1105
1106 // If this instruction defines any registers that are immediately dead,
1107 // kill them now.
1108 //
1109 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
1110 unsigned VirtReg = DeadDefs[i];
1111 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001112 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
1114 PhysReg = PhysRegSlot;
1115 assert(PhysReg != 0);
1116 PhysRegSlot = 0;
1117 } else if (PhysRegsUsed[PhysReg] == -2) {
1118 // Unallocatable register dead, ignore.
1119 continue;
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001120 } else if (!PhysReg)
1121 continue;
1122
1123 DEBUG(dbgs() << " Register " << TRI->getName(PhysReg)
1124 << " [%reg" << VirtReg
1125 << "] is never used, removing it from live set\n");
1126 removePhysReg(PhysReg);
1127 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
1128 *AliasSet; ++AliasSet) {
1129 if (PhysRegsUsed[*AliasSet] != -2) {
1130 DEBUG(dbgs() << " Register " << TRI->getName(*AliasSet)
1131 << " [%reg" << *AliasSet
1132 << "] is never used, removing it from live set\n");
1133 removePhysReg(*AliasSet);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 }
1135 }
1136 }
1137
Jakob Stoklund Olesen2d6824f2010-04-30 21:19:29 +00001138 // If this instruction is a call, make sure there are no dirty registers. The
1139 // call might throw an exception, and the landing pad expects to find all
1140 // registers in stack slots.
1141 if (TID.isCall())
1142 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i) {
1143 if (PhysRegsUsed[i] <= 0) continue;
1144 unsigned VirtReg = PhysRegsUsed[i];
1145 if (!isVirtRegModified(VirtReg)) continue;
1146 DEBUG(dbgs() << " Storing dirty %reg" << VirtReg);
1147 storeVirtReg(MBB, MI, VirtReg, i, false);
1148 markVirtRegModified(VirtReg, false);
1149 DEBUG(dbgs() << " because the call might throw\n");
1150 }
1151
Bob Wilsona43eb6b2009-05-07 23:47:03 +00001152 // Finally, if this is a noop copy instruction, zap it. (Except that if
1153 // the copy is dead, it must be kept to avoid messing up liveness info for
1154 // the register scavenger. See pr4100.)
Dale Johannesen5d25f9b2009-12-16 00:29:41 +00001155 if (TII->isMoveInstr(*MI, SrcCopyReg, DstCopyReg,
1156 SrcCopySubReg, DstCopySubReg) &&
1157 SrcCopyReg == DstCopyReg && DeadDefs.empty())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158 MBB.erase(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 }
1160
1161 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
1162
1163 // Spill all physical registers holding virtual registers now.
Dan Gohman1e57df32008-02-10 18:45:23 +00001164 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001165 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 if (unsigned VirtReg = PhysRegsUsed[i])
1167 spillVirtReg(MBB, MI, VirtReg, i);
1168 else
1169 removePhysReg(i);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001170 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171
1172#if 0
1173 // This checking code is very expensive.
1174 bool AllOk = true;
Dan Gohman1e57df32008-02-10 18:45:23 +00001175 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +00001176 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001177 if (unsigned PR = Virt2PhysRegMap[i]) {
1178 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
1179 AllOk = false;
1180 }
1181 assert(AllOk && "Virtual registers still in phys regs?");
1182#endif
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001183
1184 // Clear any physical register which appear live at the end of the basic
1185 // block, but which do not hold any virtual registers. e.g., the stack
1186 // pointer.
1187 PhysRegsUseOrder.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188}
1189
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190/// runOnMachineFunction - Register allocate the whole function
1191///
1192bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
David Greene3dbc2a72010-01-05 01:26:05 +00001193 DEBUG(dbgs() << "Machine Function\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 MF = &Fn;
Evan Cheng82e2b2f2010-05-12 01:29:36 +00001195 MRI = &Fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 TM = &Fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +00001197 TRI = TM->getRegisterInfo();
Owen Andersonbf15ae22008-01-07 01:35:56 +00001198 TII = TM->getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199
Dan Gohman1e57df32008-02-10 18:45:23 +00001200 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Jakob Stoklund Olesen451f8ec2010-04-17 00:38:36 +00001201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202 // At various places we want to efficiently check to see whether a register
1203 // is allocatable. To handle this, we mark all unallocatable registers as
1204 // being pinned down, permanently.
1205 {
Dan Gohman1e57df32008-02-10 18:45:23 +00001206 BitVector Allocable = TRI->getAllocatableSet(Fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
1208 if (!Allocable[i])
1209 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
1210 }
1211
1212 // initialize the virtual->physical register map to have a 'null'
1213 // mapping for all virtual registers
Evan Cheng9e66d8c2008-01-17 00:35:26 +00001214 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
Evan Cheng33dc9712008-07-10 18:23:23 +00001215 StackSlotForVirtReg.grow(LastVirtReg);
Evan Cheng9e66d8c2008-01-17 00:35:26 +00001216 Virt2PhysRegMap.grow(LastVirtReg);
Evan Chenga94efbd2008-01-17 02:08:17 +00001217 Virt2LastUseMap.grow(LastVirtReg);
Chris Lattnera7ea0fb2010-03-31 05:15:22 +00001218 VirtRegModified.resize(LastVirtReg+1 -
1219 TargetRegisterInfo::FirstVirtualRegister);
1220 UsedInMultipleBlocks.resize(LastVirtReg+1 -
1221 TargetRegisterInfo::FirstVirtualRegister);
Owen Anderson9196a392008-07-08 22:24:50 +00001222
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 // Loop over all of the basic blocks, eliminating virtual register references
1224 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
1225 MBB != MBBe; ++MBB)
1226 AllocateBasicBlock(*MBB);
1227
1228 StackSlotForVirtReg.clear();
1229 PhysRegsUsed.clear();
1230 VirtRegModified.clear();
Owen Anderson9196a392008-07-08 22:24:50 +00001231 UsedInMultipleBlocks.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001232 Virt2PhysRegMap.clear();
Evan Chenga94efbd2008-01-17 02:08:17 +00001233 Virt2LastUseMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 return true;
1235}
1236
1237FunctionPass *llvm::createLocalRegisterAllocator() {
1238 return new RALocal();
1239}