blob: c53cd949ec55568e05a686e17e8e8625def9e5c6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbach83ab0702011-07-13 22:01:08 +0000492/// imm0_7 predicate - Immediate in the range [0,31].
493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
500/// imm0_15 predicate - Immediate in the range [0,31].
501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbachffa32252011-07-19 19:13:28 +0000516// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
517// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000518//
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// FIXME: This really needs a Thumb version separate from the ARM version.
520// While the range is the same, and can thus use the same match class,
521// the encoding is different so it should have a different encoder method.
522def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
523def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000524 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000525 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000526}
527
Jim Grosbached838482011-07-26 16:24:27 +0000528/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
529def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
530def imm24b : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm <= 0xffffff;
532}]> {
533 let ParserMatchClass = Imm24bitAsmOperand;
534}
535
536
Evan Chenga9688c42010-12-11 04:11:38 +0000537/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
538/// e.g., 0xf000ffff
539def bf_inv_mask_imm : Operand<i32>,
540 PatLeaf<(imm), [{
541 return ARM::isBitFieldInvertedMask(N->getZExtValue());
542}] > {
543 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
544 let PrintMethod = "printBitfieldInvMaskImmOperand";
545}
546
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000547/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000548def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
549 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000550}]>;
551
552/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000553def width_imm : Operand<i32>, ImmLeaf<i32, [{
554 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000555}] > {
556 let EncoderMethod = "getMsbOpValue";
557}
558
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000559def imm1_32_XFORM: SDNodeXForm<imm, [{
560 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
561}]>;
562def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
563def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
564 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000565 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000566 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000567}
568
Jim Grosbachf4943352011-07-25 23:09:14 +0000569def imm1_16_XFORM: SDNodeXForm<imm, [{
570 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
571}]>;
572def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
573def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
574 imm1_16_XFORM> {
575 let PrintMethod = "printImmPlusOneOperand";
576 let ParserMatchClass = Imm1_16AsmOperand;
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000580// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000581//
Jim Grosbach3e556122010-10-26 22:37:02 +0000582def addrmode_imm12 : Operand<i32>,
583 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000584 // 12-bit immediate operand. Note that instructions using this encode
585 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
586 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000587
Chris Lattner2ac19022010-11-15 05:19:05 +0000588 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000589 let PrintMethod = "printAddrModeImm12Operand";
590 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000591}
Jim Grosbach3e556122010-10-26 22:37:02 +0000592// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000593//
Jim Grosbach3e556122010-10-26 22:37:02 +0000594def ldst_so_reg : Operand<i32>,
595 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000596 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000597 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000598 let PrintMethod = "printAddrMode2Operand";
599 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
600}
601
Jim Grosbach3e556122010-10-26 22:37:02 +0000602// addrmode2 := reg +/- imm12
603// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000604//
Jim Grosbach1610a702011-07-25 20:06:30 +0000605def MemMode2AsmOperand : AsmOperandClass {
606 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000607 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000608}
Evan Chenga8e29892007-01-19 07:51:42 +0000609def addrmode2 : Operand<i32>,
610 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000611 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000612 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000613 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
615}
616
Owen Anderson793e7962011-07-26 20:54:26 +0000617def am2offset_reg : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000619 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000620 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000621 let PrintMethod = "printAddrMode2OffsetOperand";
622 let MIOperandInfo = (ops GPR, i32imm);
623}
624
Owen Anderson793e7962011-07-26 20:54:26 +0000625def am2offset_imm : Operand<i32>,
626 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
627 [], [SDNPWantRoot]> {
628 let EncoderMethod = "getAddrMode2OffsetOpValue";
629 let PrintMethod = "printAddrMode2OffsetOperand";
630 let MIOperandInfo = (ops GPR, i32imm);
631}
632
633
Evan Chenga8e29892007-01-19 07:51:42 +0000634// addrmode3 := reg +/- reg
635// addrmode3 := reg +/- imm8
636//
Jim Grosbach1610a702011-07-25 20:06:30 +0000637def MemMode3AsmOperand : AsmOperandClass {
638 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000639 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000640}
Evan Chenga8e29892007-01-19 07:51:42 +0000641def addrmode3 : Operand<i32>,
642 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000643 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000644 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000645 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000646 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
647}
648
649def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000650 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
651 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000652 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000653 let PrintMethod = "printAddrMode3OffsetOperand";
654 let MIOperandInfo = (ops GPR, i32imm);
655}
656
Jim Grosbache6913602010-11-03 01:01:43 +0000657// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000658//
Jim Grosbache6913602010-11-03 01:01:43 +0000659def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000660 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000661 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000662}
663
664// addrmode5 := reg +/- imm8*4
665//
Jim Grosbach1610a702011-07-25 20:06:30 +0000666def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000667def addrmode5 : Operand<i32>,
668 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
669 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000670 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000671 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000672 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000673}
674
Bob Wilsond3a07652011-02-07 17:43:09 +0000675// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000676//
677def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000678 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000679 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000680 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000681 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000682}
683
Bob Wilsonda525062011-02-25 06:42:42 +0000684def am6offset : Operand<i32>,
685 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
686 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000687 let PrintMethod = "printAddrMode6OffsetOperand";
688 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000690}
691
Mon P Wang183c6272011-05-09 17:47:27 +0000692// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
693// (single element from one lane) for size 32.
694def addrmode6oneL32 : Operand<i32>,
695 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
696 let PrintMethod = "printAddrMode6Operand";
697 let MIOperandInfo = (ops GPR:$addr, i32imm);
698 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
699}
700
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000701// Special version of addrmode6 to handle alignment encoding for VLD-dup
702// instructions, specifically VLD4-dup.
703def addrmode6dup : Operand<i32>,
704 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
705 let PrintMethod = "printAddrMode6Operand";
706 let MIOperandInfo = (ops GPR:$addr, i32imm);
707 let EncoderMethod = "getAddrMode6DupAddressOpValue";
708}
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmodepc := pc + reg
711//
712def addrmodepc : Operand<i32>,
713 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
714 let PrintMethod = "printAddrModePCOperand";
715 let MIOperandInfo = (ops GPR, i32imm);
716}
717
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000718// addrmode7 := reg
719// Used by load/store exclusive instructions. Useful to enable right assembly
720// parsing and printing. Not used for any codegen matching.
721//
Jim Grosbach1610a702011-07-25 20:06:30 +0000722def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000723def addrmode7 : Operand<i32> {
724 let PrintMethod = "printAddrMode7Operand";
725 let MIOperandInfo = (ops GPR);
726 let ParserMatchClass = MemMode7AsmOperand;
727}
728
Bob Wilson4f38b382009-08-21 21:58:55 +0000729def nohash_imm : Operand<i32> {
730 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000731}
732
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000733def CoprocNumAsmOperand : AsmOperandClass {
734 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000735 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000736}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000737def p_imm : Operand<i32> {
738 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000739 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000740}
741
Jim Grosbach1610a702011-07-25 20:06:30 +0000742def CoprocRegAsmOperand : AsmOperandClass {
743 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000744 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000745}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000746def c_imm : Operand<i32> {
747 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000748 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000749}
750
Evan Chenga8e29892007-01-19 07:51:42 +0000751//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000752
Evan Cheng37f25d92008-08-28 23:39:26 +0000753include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000754
755//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000756// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000757//
758
Evan Cheng3924f782008-08-29 07:36:24 +0000759/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000761multiclass AsI1_bin_irs<bits<4> opcod, string opc,
762 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000763 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000764 // The register-immediate version is re-materializable. This is useful
765 // in particular for taking the address of a local.
766 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000767 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
768 iii, opc, "\t$Rd, $Rn, $imm",
769 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
770 bits<4> Rd;
771 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000772 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000773 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000774 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000775 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000776 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000777 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000778 }
Jim Grosbach62547262010-10-11 18:51:51 +0000779 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
780 iir, opc, "\t$Rd, $Rn, $Rm",
781 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000782 bits<4> Rd;
783 bits<4> Rn;
784 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000785 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000786 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000787 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000788 let Inst{15-12} = Rd;
789 let Inst{11-4} = 0b00000000;
790 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000791 }
Owen Anderson92a20222011-07-21 18:54:16 +0000792
793 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000794 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000795 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000796 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000797 bits<4> Rd;
798 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000799 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000800 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000801 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000803 let Inst{11-5} = shift{11-5};
804 let Inst{4} = 0;
805 let Inst{3-0} = shift{3-0};
806 }
807
808 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000809 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000810 iis, opc, "\t$Rd, $Rn, $shift",
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
812 bits<4> Rd;
813 bits<4> Rn;
814 bits<12> shift;
815 let Inst{25} = 0;
816 let Inst{19-16} = Rn;
817 let Inst{15-12} = Rd;
818 let Inst{11-8} = shift{11-8};
819 let Inst{7} = 0;
820 let Inst{6-5} = shift{6-5};
821 let Inst{4} = 1;
822 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000823 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000824
825 // Assembly aliases for optional destination operand when it's the same
826 // as the source operand.
827 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
828 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
829 so_imm:$imm, pred:$p,
830 cc_out:$s)>,
831 Requires<[IsARM]>;
832 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
833 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
834 GPR:$Rm, pred:$p,
835 cc_out:$s)>,
836 Requires<[IsARM]>;
837 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000838 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
839 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000840 cc_out:$s)>,
841 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000842 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
843 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
844 so_reg_reg:$shift, pred:$p,
845 cc_out:$s)>,
846 Requires<[IsARM]>;
847
Evan Chenga8e29892007-01-19 07:51:42 +0000848}
849
Evan Cheng1e249e32009-06-25 20:59:23 +0000850/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000851/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000852let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000853multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
854 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
855 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000856 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
857 iii, opc, "\t$Rd, $Rn, $imm",
858 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
859 bits<4> Rd;
860 bits<4> Rn;
861 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000862 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000863 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000864 let Inst{19-16} = Rn;
865 let Inst{15-12} = Rd;
866 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000868 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
869 iir, opc, "\t$Rd, $Rn, $Rm",
870 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
871 bits<4> Rd;
872 bits<4> Rn;
873 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000874 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000875 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000876 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000877 let Inst{19-16} = Rn;
878 let Inst{15-12} = Rd;
879 let Inst{11-4} = 0b00000000;
880 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000881 }
Owen Anderson92a20222011-07-21 18:54:16 +0000882 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000883 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000884 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000885 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000886 bits<4> Rd;
887 bits<4> Rn;
888 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000889 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000890 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000891 let Inst{19-16} = Rn;
892 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000893 let Inst{11-5} = shift{11-5};
894 let Inst{4} = 0;
895 let Inst{3-0} = shift{3-0};
896 }
897
898 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000899 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000900 iis, opc, "\t$Rd, $Rn, $shift",
901 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> shift;
905 let Inst{25} = 0;
906 let Inst{20} = 1;
907 let Inst{19-16} = Rn;
908 let Inst{15-12} = Rd;
909 let Inst{11-8} = shift{11-8};
910 let Inst{7} = 0;
911 let Inst{6-5} = shift{6-5};
912 let Inst{4} = 1;
913 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000914 }
Evan Cheng071a2792007-09-11 19:55:27 +0000915}
Evan Chengc85e8322007-07-05 07:13:32 +0000916}
917
918/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000919/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000920/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000921let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000922multiclass AI1_cmp_irs<bits<4> opcod, string opc,
923 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
924 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000925 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
926 opc, "\t$Rn, $imm",
927 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 bits<4> Rn;
929 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000930 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000931 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000932 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000933 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000934 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 }
936 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
937 opc, "\t$Rn, $Rm",
938 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 bits<4> Rn;
940 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000941 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000942 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000943 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000944 let Inst{19-16} = Rn;
945 let Inst{15-12} = 0b0000;
946 let Inst{11-4} = 0b00000000;
947 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000948 }
Owen Anderson92a20222011-07-21 18:54:16 +0000949 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000950 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000952 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 bits<4> Rn;
954 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000957 let Inst{19-16} = Rn;
958 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000959 let Inst{11-5} = shift{11-5};
960 let Inst{4} = 0;
961 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 }
Owen Anderson92a20222011-07-21 18:54:16 +0000963 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000964 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000965 opc, "\t$Rn, $shift",
966 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
967 bits<4> Rn;
968 bits<12> shift;
969 let Inst{25} = 0;
970 let Inst{20} = 1;
971 let Inst{19-16} = Rn;
972 let Inst{15-12} = 0b0000;
973 let Inst{11-8} = shift{11-8};
974 let Inst{7} = 0;
975 let Inst{6-5} = shift{6-5};
976 let Inst{4} = 1;
977 let Inst{3-0} = shift{3-0};
978 }
979
Evan Cheng071a2792007-09-11 19:55:27 +0000980}
Evan Chenga8e29892007-01-19 07:51:42 +0000981}
982
Evan Cheng576a3962010-09-25 00:49:35 +0000983/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000984/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000985/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000986class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
987 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
988 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
989 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
990 Requires<[IsARM, HasV6]> {
991 bits<4> Rd;
992 bits<4> Rm;
993 bits<2> rot;
994 let Inst{19-16} = 0b1111;
995 let Inst{15-12} = Rd;
996 let Inst{11-10} = rot;
997 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +0000998}
999
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001000class AI_ext_rrot_np<bits<8> opcod, string opc>
1001 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1002 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1003 Requires<[IsARM, HasV6]> {
1004 bits<2> rot;
1005 let Inst{19-16} = 0b1111;
1006 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001007}
1008
Evan Cheng576a3962010-09-25 00:49:35 +00001009/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001010/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001011class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1012 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1013 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1014 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1015 Requires<[IsARM, HasV6]> {
1016 bits<4> Rd;
1017 bits<4> Rm;
1018 bits<4> Rn;
1019 bits<2> rot;
1020 let Inst{19-16} = Rn;
1021 let Inst{15-12} = Rd;
1022 let Inst{11-10} = rot;
1023 let Inst{9-4} = 0b000111;
1024 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001025}
1026
Jim Grosbach70327412011-07-27 17:48:13 +00001027class AI_exta_rrot_np<bits<8> opcod, string opc>
1028 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1029 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1030 Requires<[IsARM, HasV6]> {
1031 bits<4> Rn;
1032 bits<2> rot;
1033 let Inst{19-16} = Rn;
1034 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001035}
1036
Evan Cheng62674222009-06-25 23:34:10 +00001037/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001038multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001039 string baseOpc, bit Commutable = 0> {
1040 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001041 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1042 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1043 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001044 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001045 bits<4> Rd;
1046 bits<4> Rn;
1047 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001048 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001049 let Inst{15-12} = Rd;
1050 let Inst{19-16} = Rn;
1051 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001052 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001053 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1054 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1055 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001056 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001057 bits<4> Rd;
1058 bits<4> Rn;
1059 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001060 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001061 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001062 let isCommutable = Commutable;
1063 let Inst{3-0} = Rm;
1064 let Inst{15-12} = Rd;
1065 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001066 }
Owen Anderson92a20222011-07-21 18:54:16 +00001067 def rsi : AsI1<opcod, (outs GPR:$Rd),
1068 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001069 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001070 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001071 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001072 bits<4> Rd;
1073 bits<4> Rn;
1074 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001075 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001076 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001077 let Inst{15-12} = Rd;
1078 let Inst{11-5} = shift{11-5};
1079 let Inst{4} = 0;
1080 let Inst{3-0} = shift{3-0};
1081 }
1082 def rsr : AsI1<opcod, (outs GPR:$Rd),
1083 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001084 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001085 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1086 Requires<[IsARM]> {
1087 bits<4> Rd;
1088 bits<4> Rn;
1089 bits<12> shift;
1090 let Inst{25} = 0;
1091 let Inst{19-16} = Rn;
1092 let Inst{15-12} = Rd;
1093 let Inst{11-8} = shift{11-8};
1094 let Inst{7} = 0;
1095 let Inst{6-5} = shift{6-5};
1096 let Inst{4} = 1;
1097 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001098 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001099 }
1100 // Assembly aliases for optional destination operand when it's the same
1101 // as the source operand.
1102 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1103 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1104 so_imm:$imm, pred:$p,
1105 cc_out:$s)>,
1106 Requires<[IsARM]>;
1107 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1108 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1109 GPR:$Rm, pred:$p,
1110 cc_out:$s)>,
1111 Requires<[IsARM]>;
1112 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001113 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1114 so_reg_imm:$shift, pred:$p,
1115 cc_out:$s)>,
1116 Requires<[IsARM]>;
1117 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1118 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1119 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001120 cc_out:$s)>,
1121 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001122}
1123
Jim Grosbache5165492009-11-09 00:11:35 +00001124// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001125// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1126let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001127multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001128 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001129 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001130 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001131 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001132 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001133 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1134 let isCommutable = Commutable;
1135 }
Owen Anderson92a20222011-07-21 18:54:16 +00001136 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001137 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001138 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1139 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1140 4, IIC_iALUsr,
1141 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001142}
Evan Chengc85e8322007-07-05 07:13:32 +00001143}
1144
Jim Grosbach3e556122010-10-26 22:37:02 +00001145let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001146multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001147 InstrItinClass iir, PatFrag opnode> {
1148 // Note: We use the complex addrmode_imm12 rather than just an input
1149 // GPR and a constrained immediate so that we can use this to match
1150 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001151 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001152 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1153 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001154 bits<4> Rt;
1155 bits<17> addr;
1156 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1157 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001158 let Inst{15-12} = Rt;
1159 let Inst{11-0} = addr{11-0}; // imm12
1160 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001161 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001162 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1163 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001164 bits<4> Rt;
1165 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001166 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001167 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1168 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001169 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001170 let Inst{11-0} = shift{11-0};
1171 }
1172}
1173}
1174
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001175multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001176 InstrItinClass iir, PatFrag opnode> {
1177 // Note: We use the complex addrmode_imm12 rather than just an input
1178 // GPR and a constrained immediate so that we can use this to match
1179 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001180 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001181 (ins GPR:$Rt, addrmode_imm12:$addr),
1182 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1183 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1184 bits<4> Rt;
1185 bits<17> addr;
1186 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1187 let Inst{19-16} = addr{16-13}; // Rn
1188 let Inst{15-12} = Rt;
1189 let Inst{11-0} = addr{11-0}; // imm12
1190 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001191 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001192 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1193 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1194 bits<4> Rt;
1195 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001196 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001197 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1198 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001199 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001200 let Inst{11-0} = shift{11-0};
1201 }
1202}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001203//===----------------------------------------------------------------------===//
1204// Instructions
1205//===----------------------------------------------------------------------===//
1206
Evan Chenga8e29892007-01-19 07:51:42 +00001207//===----------------------------------------------------------------------===//
1208// Miscellaneous Instructions.
1209//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001210
Evan Chenga8e29892007-01-19 07:51:42 +00001211/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1212/// the function. The first operand is the ID# for this instruction, the second
1213/// is the index into the MachineConstantPool that this is, the third is the
1214/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001215let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001216def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001217PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001218 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001219
Jim Grosbach4642ad32010-02-22 23:10:38 +00001220// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1221// from removing one half of the matched pairs. That breaks PEI, which assumes
1222// these will always be in pairs, and asserts if it finds otherwise. Better way?
1223let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001224def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001225PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001226 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001227
Jim Grosbach64171712010-02-16 21:07:46 +00001228def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001229PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001230 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001232
Johnny Chenf4d81052010-02-12 22:53:19 +00001233def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001234 [/* For disassembly only; pattern left blank */]>,
1235 Requires<[IsARM, HasV6T2]> {
1236 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001237 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001238 let Inst{7-0} = 0b00000000;
1239}
1240
Johnny Chenf4d81052010-02-12 22:53:19 +00001241def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1242 [/* For disassembly only; pattern left blank */]>,
1243 Requires<[IsARM, HasV6T2]> {
1244 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001245 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001246 let Inst{7-0} = 0b00000001;
1247}
1248
1249def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1250 [/* For disassembly only; pattern left blank */]>,
1251 Requires<[IsARM, HasV6T2]> {
1252 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001253 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001254 let Inst{7-0} = 0b00000010;
1255}
1256
1257def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1258 [/* For disassembly only; pattern left blank */]>,
1259 Requires<[IsARM, HasV6T2]> {
1260 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001261 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001262 let Inst{7-0} = 0b00000011;
1263}
1264
Johnny Chen2ec5e492010-02-22 21:50:40 +00001265def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001266 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001267 bits<4> Rd;
1268 bits<4> Rn;
1269 bits<4> Rm;
1270 let Inst{3-0} = Rm;
1271 let Inst{15-12} = Rd;
1272 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001273 let Inst{27-20} = 0b01101000;
1274 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001275 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001276}
1277
Johnny Chenf4d81052010-02-12 22:53:19 +00001278def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001279 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001280 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001281 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001282 let Inst{7-0} = 0b00000100;
1283}
1284
Johnny Chenc6f7b272010-02-11 18:12:29 +00001285// The i32imm operand $val can be used by a debugger to store more information
1286// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001287def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1288 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001289 bits<16> val;
1290 let Inst{3-0} = val{3-0};
1291 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001292 let Inst{27-20} = 0b00010010;
1293 let Inst{7-4} = 0b0111;
1294}
1295
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001296// Change Processor State is a system instruction -- for disassembly and
1297// parsing only.
1298// FIXME: Since the asm parser has currently no clean way to handle optional
1299// operands, create 3 versions of the same instruction. Once there's a clean
1300// framework to represent optional operands, change this behavior.
1301class CPS<dag iops, string asm_ops>
1302 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1303 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1304 bits<2> imod;
1305 bits<3> iflags;
1306 bits<5> mode;
1307 bit M;
1308
Johnny Chenb98e1602010-02-12 18:55:33 +00001309 let Inst{31-28} = 0b1111;
1310 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001311 let Inst{19-18} = imod;
1312 let Inst{17} = M; // Enabled if mode is set;
1313 let Inst{16} = 0;
1314 let Inst{8-6} = iflags;
1315 let Inst{5} = 0;
1316 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001317}
1318
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001319let M = 1 in
1320 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1321 "$imod\t$iflags, $mode">;
1322let mode = 0, M = 0 in
1323 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1324
1325let imod = 0, iflags = 0, M = 1 in
1326 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1327
Johnny Chenb92a23f2010-02-21 04:42:01 +00001328// Preload signals the memory system of possible future data/instruction access.
1329// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001330multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001331
Evan Chengdfed19f2010-11-03 06:34:55 +00001332 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001333 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001334 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001335 bits<4> Rt;
1336 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001337 let Inst{31-26} = 0b111101;
1338 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001339 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001340 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001341 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001342 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001343 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001344 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001345 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001346 }
1347
Evan Chengdfed19f2010-11-03 06:34:55 +00001348 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001349 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001350 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001351 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001352 let Inst{31-26} = 0b111101;
1353 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001354 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001355 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001356 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001357 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001358 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001359 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001360 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001361 }
1362}
1363
Evan Cheng416941d2010-11-04 05:19:35 +00001364defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1365defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1366defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001367
Jim Grosbach53a89d62011-07-22 17:46:13 +00001368def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001369 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001370 bits<1> end;
1371 let Inst{31-10} = 0b1111000100000001000000;
1372 let Inst{9} = end;
1373 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001374}
1375
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001376def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1377 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001378 bits<4> opt;
1379 let Inst{27-4} = 0b001100100000111100001111;
1380 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001381}
1382
Johnny Chenba6e0332010-02-11 17:14:31 +00001383// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001384let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001385def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001386 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001387 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001388 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001389}
1390
Evan Cheng12c3a532008-11-06 17:48:05 +00001391// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001392let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001393def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001394 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001395 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001396
Evan Cheng325474e2008-01-07 23:56:57 +00001397let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001398def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001399 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001400 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001401
Jim Grosbach53694262010-11-18 01:15:56 +00001402def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001403 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001404 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001405
Jim Grosbach53694262010-11-18 01:15:56 +00001406def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001407 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001408 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001409
Jim Grosbach53694262010-11-18 01:15:56 +00001410def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001411 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001412 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001413
Jim Grosbach53694262010-11-18 01:15:56 +00001414def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001415 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001416 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001417}
Chris Lattner13c63102008-01-06 05:55:01 +00001418let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001419def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001420 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001421
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001422def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001424 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001425
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001426def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001427 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001428}
Evan Cheng12c3a532008-11-06 17:48:05 +00001429} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001430
Evan Chenge07715c2009-06-23 05:25:29 +00001431
1432// LEApcrel - Load a pc-relative address into a register without offending the
1433// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001434let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001435// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001436// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1437// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001438def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001439 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001440 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001441 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001442 let Inst{27-25} = 0b001;
1443 let Inst{20} = 0;
1444 let Inst{19-16} = 0b1111;
1445 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001446 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001447}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001448def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001449 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001450
1451def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1452 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001454
Evan Chenga8e29892007-01-19 07:51:42 +00001455//===----------------------------------------------------------------------===//
1456// Control Flow Instructions.
1457//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001458
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001459let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1460 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001461 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001462 "bx", "\tlr", [(ARMretflag)]>,
1463 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001464 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001465 }
1466
1467 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001468 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001469 "mov", "\tpc, lr", [(ARMretflag)]>,
1470 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001471 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001472 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001473}
Rafael Espindola27185192006-09-29 21:20:16 +00001474
Bob Wilson04ea6e52009-10-28 00:37:03 +00001475// Indirect branches
1476let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001477 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001478 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001479 [(brind GPR:$dst)]>,
1480 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001481 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001482 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001483 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001484 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001485
Jim Grosbachd447ac62011-07-13 20:21:31 +00001486 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1487 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001488 Requires<[IsARM, HasV4T]> {
1489 bits<4> dst;
1490 let Inst{27-4} = 0b000100101111111111110001;
1491 let Inst{3-0} = dst;
1492 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001493}
1494
Evan Cheng1e0eab12010-11-29 22:43:27 +00001495// All calls clobber the non-callee saved registers. SP is marked as
1496// a use to prevent stack-pointer assignments that appear immediately
1497// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001498let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001499 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001500 // FIXME: Do we really need a non-predicated version? If so, it should
1501 // at least be a pseudo instruction expanding to the predicated version
1502 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001503 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001504 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001505 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001506 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001507 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001508 Requires<[IsARM, IsNotDarwin]> {
1509 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001510 bits<24> func;
1511 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001512 }
Evan Cheng277f0742007-06-19 21:05:09 +00001513
Jason W Kim685c3502011-02-04 19:47:15 +00001514 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001515 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001516 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001517 Requires<[IsARM, IsNotDarwin]> {
1518 bits<24> func;
1519 let Inst{23-0} = func;
1520 }
Evan Cheng277f0742007-06-19 21:05:09 +00001521
Evan Chenga8e29892007-01-19 07:51:42 +00001522 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001523 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001524 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001525 [(ARMcall GPR:$func)]>,
1526 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001527 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001528 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001529 let Inst{3-0} = func;
1530 }
1531
1532 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1533 IIC_Br, "blx", "\t$func",
1534 [(ARMcall_pred GPR:$func)]>,
1535 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1536 bits<4> func;
1537 let Inst{27-4} = 0b000100101111111111110011;
1538 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001539 }
1540
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001541 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001542 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001543 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001544 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001545 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001546
1547 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001548 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001549 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001550 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001551}
1552
David Goodwin1a8f36e2009-08-12 18:31:53 +00001553let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001554 // On Darwin R9 is call-clobbered.
1555 // R7 is marked as a use to prevent frame-pointer assignments from being
1556 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001557 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001558 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001559 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001560 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001561 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1562 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001563
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001564 def BLr9_pred : ARMPseudoExpand<(outs),
1565 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001566 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 [(ARMcall_pred tglobaladdr:$func)],
1568 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001569 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001570
1571 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001572 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001573 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001574 [(ARMcall GPR:$func)],
1575 (BLX GPR:$func)>,
1576 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001577
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001578 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001579 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 [(ARMcall_pred GPR:$func)],
1581 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001582 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001583
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001584 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001585 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001586 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001587 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001588 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001589
1590 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001593 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001594}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001595
David Goodwin1a8f36e2009-08-12 18:31:53 +00001596let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001597 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1598 // a two-value operand where a dag node expects two operands. :(
1599 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1600 IIC_Br, "b", "\t$target",
1601 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1602 bits<24> target;
1603 let Inst{23-0} = target;
1604 }
1605
Evan Chengaeafca02007-05-16 07:45:54 +00001606 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001607 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001608 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001609 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1610 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001611 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001612 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001613 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001614
Jim Grosbach2dc77682010-11-29 18:37:44 +00001615 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1616 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001617 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001618 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001619 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001620 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1621 // into i12 and rs suffixed versions.
1622 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001623 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001624 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001625 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001626 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001627 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001628 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001629 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001630 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001631 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001632 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001633 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001634
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001635}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001636
Johnny Chen8901e6f2011-03-31 17:53:50 +00001637// BLX (immediate) -- for disassembly only
1638def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1639 "blx\t$target", [/* pattern left blank */]>,
1640 Requires<[IsARM, HasV5T]> {
1641 let Inst{31-25} = 0b1111101;
1642 bits<25> target;
1643 let Inst{23-0} = target{24-1};
1644 let Inst{24} = target{0};
1645}
1646
Jim Grosbach898e7e22011-07-13 20:25:01 +00001647// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001648def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001649 [/* pattern left blank */]> {
1650 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001651 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001652 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001653 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001654 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001655}
1656
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001657// Tail calls.
1658
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001659let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1660 // Darwin versions.
1661 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1662 Uses = [SP] in {
1663 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1664 IIC_Br, []>, Requires<[IsDarwin]>;
1665
1666 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1667 IIC_Br, []>, Requires<[IsDarwin]>;
1668
Jim Grosbach245f5e82011-07-08 18:50:22 +00001669 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001670 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001671 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1672 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001673
Jim Grosbach245f5e82011-07-08 18:50:22 +00001674 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001675 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001676 (BX GPR:$dst)>,
1677 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001678
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001679 }
1680
1681 // Non-Darwin versions (the difference is R9).
1682 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1683 Uses = [SP] in {
1684 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1685 IIC_Br, []>, Requires<[IsNotDarwin]>;
1686
1687 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1688 IIC_Br, []>, Requires<[IsNotDarwin]>;
1689
Jim Grosbach245f5e82011-07-08 18:50:22 +00001690 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001691 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001692 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1693 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001694
Jim Grosbach245f5e82011-07-08 18:50:22 +00001695 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001696 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001697 (BX GPR:$dst)>,
1698 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001699 }
1700}
1701
1702
1703
1704
1705
Johnny Chen0296f3e2010-02-16 21:59:54 +00001706// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001707def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1708 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001709 bits<4> opt;
1710 let Inst{23-4} = 0b01100000000000000111;
1711 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001712}
1713
Jim Grosbached838482011-07-26 16:24:27 +00001714// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001715let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001716def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001717 bits<24> svc;
1718 let Inst{23-0} = svc;
1719}
Johnny Chen85d5a892010-02-10 18:02:25 +00001720}
1721
Johnny Chenfb566792010-02-17 21:39:10 +00001722// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001723let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001724def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1725 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001726 [/* For disassembly only; pattern left blank */]> {
1727 let Inst{31-28} = 0b1111;
1728 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001729 let Inst{19-8} = 0xd05;
1730 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001731}
1732
Jim Grosbache6913602010-11-03 01:01:43 +00001733def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1734 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001735 [/* For disassembly only; pattern left blank */]> {
1736 let Inst{31-28} = 0b1111;
1737 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001738 let Inst{19-8} = 0xd05;
1739 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001740}
1741
Johnny Chenfb566792010-02-17 21:39:10 +00001742// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001743def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1744 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001745 [/* For disassembly only; pattern left blank */]> {
1746 let Inst{31-28} = 0b1111;
1747 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001748 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001749}
1750
Jim Grosbache6913602010-11-03 01:01:43 +00001751def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1752 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001753 [/* For disassembly only; pattern left blank */]> {
1754 let Inst{31-28} = 0b1111;
1755 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001756 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001757}
Chris Lattner39ee0362010-10-31 19:10:56 +00001758} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001759
Evan Chenga8e29892007-01-19 07:51:42 +00001760//===----------------------------------------------------------------------===//
1761// Load / store Instructions.
1762//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001763
Evan Chenga8e29892007-01-19 07:51:42 +00001764// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001765
1766
Evan Cheng7e2fe912010-10-28 06:47:08 +00001767defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001768 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001769defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001770 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001771defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001772 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001773defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001774 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001775
Evan Chengfa775d02007-03-19 07:20:03 +00001776// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001777let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1778 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001779def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001780 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1781 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001782 bits<4> Rt;
1783 bits<17> addr;
1784 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1785 let Inst{19-16} = 0b1111;
1786 let Inst{15-12} = Rt;
1787 let Inst{11-0} = addr{11-0}; // imm12
1788}
Evan Chengfa775d02007-03-19 07:20:03 +00001789
Evan Chenga8e29892007-01-19 07:51:42 +00001790// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001791def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001792 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1793 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001794
Evan Chenga8e29892007-01-19 07:51:42 +00001795// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001796def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001797 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1798 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001799
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001800def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001801 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1802 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001803
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001804let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001805// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001806def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1807 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001808 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001809 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001810}
Rafael Espindolac391d162006-10-23 20:34:27 +00001811
Evan Chenga8e29892007-01-19 07:51:42 +00001812// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001813multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001814 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1815 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001816 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1817 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001818 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001819 // {12} isAdd
1820 // {11-0} imm12/Rm
1821 bits<18> addr;
1822 let Inst{25} = addr{13};
1823 let Inst{23} = addr{12};
1824 let Inst{19-16} = addr{17-14};
1825 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001826 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001827 }
Owen Anderson793e7962011-07-26 20:54:26 +00001828
1829 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1830 (ins GPR:$Rn, am2offset_reg:$offset),
1831 IndexModePost, LdFrm, itin,
1832 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1833 // {12} isAdd
1834 // {11-0} imm12/Rm
1835 bits<14> offset;
1836 bits<4> Rn;
1837 let Inst{25} = 1;
1838 let Inst{23} = offset{12};
1839 let Inst{19-16} = Rn;
1840 let Inst{11-0} = offset{11-0};
1841 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1842 }
1843
1844 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1845 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001846 IndexModePost, LdFrm, itin,
1847 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001848 // {12} isAdd
1849 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001850 bits<14> offset;
1851 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001852 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001853 let Inst{23} = offset{12};
1854 let Inst{19-16} = Rn;
1855 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001856 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001857 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001858}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001859
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001860let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001861defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1862defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001863}
Rafael Espindola450856d2006-12-12 00:37:38 +00001864
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001865multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001866 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001867 (ins addrmode3:$addr), IndexModePre,
1868 LdMiscFrm, itin,
1869 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1870 bits<14> addr;
1871 let Inst{23} = addr{8}; // U bit
1872 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1873 let Inst{19-16} = addr{12-9}; // Rn
1874 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1875 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1876 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001877 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001878 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1879 LdMiscFrm, itin,
1880 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001881 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001882 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001883 let Inst{23} = offset{8}; // U bit
1884 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001885 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001886 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1887 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001888 }
1889}
Rafael Espindola4e307642006-09-08 16:59:47 +00001890
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001891let mayLoad = 1, neverHasSideEffects = 1 in {
1892defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1893defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1894defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001895let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001896def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001897 (ins addrmode3:$addr), IndexModePre,
1898 LdMiscFrm, IIC_iLoad_d_ru,
1899 "ldrd", "\t$Rt, $Rt2, $addr!",
1900 "$addr.base = $Rn_wb", []> {
1901 bits<14> addr;
1902 let Inst{23} = addr{8}; // U bit
1903 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1904 let Inst{19-16} = addr{12-9}; // Rn
1905 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1906 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001907 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001908}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001909def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001910 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1911 LdMiscFrm, IIC_iLoad_d_ru,
1912 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1913 "$Rn = $Rn_wb", []> {
1914 bits<10> offset;
1915 bits<4> Rn;
1916 let Inst{23} = offset{8}; // U bit
1917 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1918 let Inst{19-16} = Rn;
1919 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1920 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001921 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001922}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001923} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001924} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001925
Johnny Chenadb561d2010-02-18 03:27:42 +00001926// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001927let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001928def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1929 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1930 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1931 // {17-14} Rn
1932 // {13} 1 == Rm, 0 == imm12
1933 // {12} isAdd
1934 // {11-0} imm12/Rm
1935 bits<18> addr;
1936 let Inst{25} = addr{13};
1937 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001938 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001939 let Inst{19-16} = addr{17-14};
1940 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001941 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001942}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001943def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1944 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1945 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1946 // {17-14} Rn
1947 // {13} 1 == Rm, 0 == imm12
1948 // {12} isAdd
1949 // {11-0} imm12/Rm
1950 bits<18> addr;
1951 let Inst{25} = addr{13};
1952 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001953 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001954 let Inst{19-16} = addr{17-14};
1955 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001956 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001957}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001958def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001959 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1960 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001961 let Inst{21} = 1; // overwrite
1962}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001963def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001964 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1965 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001966 let Inst{21} = 1; // overwrite
1967}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001968def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001969 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1970 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001971 let Inst{21} = 1; // overwrite
1972}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001973}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001974
Evan Chenga8e29892007-01-19 07:51:42 +00001975// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001976
1977// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001978def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001979 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1980 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001981
Evan Chenga8e29892007-01-19 07:51:42 +00001982// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001983let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1984def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001985 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00001986 "strd", "\t$Rt, $src2, $addr", []>,
1987 Requires<[IsARM, HasV5TE]> {
1988 let Inst{21} = 0;
1989}
Evan Chenga8e29892007-01-19 07:51:42 +00001990
1991// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00001992def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
1993 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001994 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001995 "str", "\t$Rt, [$Rn, $offset]!",
1996 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001997 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00001998 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
1999def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2000 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2001 IndexModePre, StFrm, IIC_iStore_ru,
2002 "str", "\t$Rt, [$Rn, $offset]!",
2003 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2004 [(set GPR:$Rn_wb,
2005 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
Owen Anderson793e7962011-07-26 20:54:26 +00002007
2008
2009def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2010 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002011 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002012 "str", "\t$Rt, [$Rn], $offset",
2013 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002014 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002015 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2016def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2017 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2018 IndexModePost, StFrm, IIC_iStore_ru,
2019 "str", "\t$Rt, [$Rn], $offset",
2020 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2021 [(set GPR:$Rn_wb,
2022 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002023
Owen Anderson793e7962011-07-26 20:54:26 +00002024
2025def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2026 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002027 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002028 "strb", "\t$Rt, [$Rn, $offset]!",
2029 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002030 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002031 GPR:$Rn, am2offset_reg:$offset))]>;
2032def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2033 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2034 IndexModePre, StFrm, IIC_iStore_bh_ru,
2035 "strb", "\t$Rt, [$Rn, $offset]!",
2036 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2037 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2038 GPR:$Rn, am2offset_imm:$offset))]>;
2039
2040def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2041 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002042 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002043 "strb", "\t$Rt, [$Rn], $offset",
2044 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002045 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002046 GPR:$Rn, am2offset_reg:$offset))]>;
2047def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2048 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2049 IndexModePost, StFrm, IIC_iStore_bh_ru,
2050 "strb", "\t$Rt, [$Rn], $offset",
2051 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2052 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2053 GPR:$Rn, am2offset_imm:$offset))]>;
2054
Jim Grosbacha1b41752010-11-19 22:06:57 +00002055
Jim Grosbach2dc77682010-11-29 18:37:44 +00002056def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2057 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2058 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002059 "strh", "\t$Rt, [$Rn, $offset]!",
2060 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002061 [(set GPR:$Rn_wb,
2062 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002063
Jim Grosbach2dc77682010-11-29 18:37:44 +00002064def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2065 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2066 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002067 "strh", "\t$Rt, [$Rn], $offset",
2068 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002069 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2070 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002071
Johnny Chen39a4bb32010-02-18 22:31:18 +00002072// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002073let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002074def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2075 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002076 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002077 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002078 "$base = $base_wb", []> {
2079 bits<4> src1;
2080 bits<4> base;
2081 bits<10> offset;
2082 let Inst{23} = offset{8}; // U bit
2083 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2084 let Inst{19-16} = base;
2085 let Inst{15-12} = src1;
2086 let Inst{11-8} = offset{7-4};
2087 let Inst{3-0} = offset{3-0};
2088
2089 let DecoderMethod = "DecodeAddrMode3Instruction";
2090}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002091
2092// For disassembly only
2093def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2094 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002095 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002096 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002097 "$base = $base_wb", []> {
2098 bits<4> src1;
2099 bits<4> base;
2100 bits<10> offset;
2101 let Inst{23} = offset{8}; // U bit
2102 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2103 let Inst{19-16} = base;
2104 let Inst{15-12} = src1;
2105 let Inst{11-8} = offset{7-4};
2106 let Inst{3-0} = offset{3-0};
2107
2108 let DecoderMethod = "DecodeAddrMode3Instruction";
2109}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002110} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002111
Johnny Chenad4df4c2010-03-01 19:22:00 +00002112// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002113
Owen Anderson06470312011-07-27 20:29:48 +00002114def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2115 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002116 IndexModePost, StFrm, IIC_iStore_ru,
2117 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002118 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002119 let Inst{25} = 1;
2120 let Inst{21} = 1; // overwrite
2121 let Inst{4} = 0;
2122 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2123}
2124
2125def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2126 (ins GPR:$Rt, addrmode_imm12:$addr),
2127 IndexModePost, StFrm, IIC_iStore_ru,
2128 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2129 [/* For disassembly only; pattern left blank */]> {
2130 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002131 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002132 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002133}
2134
Owen Anderson06470312011-07-27 20:29:48 +00002135
2136def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2137 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002138 IndexModePost, StFrm, IIC_iStore_bh_ru,
2139 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2140 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002141 let Inst{25} = 1;
2142 let Inst{21} = 1; // overwrite
2143 let Inst{4} = 0;
2144 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2145}
2146
2147def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2148 (ins GPR:$Rt, addrmode_imm12:$addr),
2149 IndexModePost, StFrm, IIC_iStore_bh_ru,
2150 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2151 [/* For disassembly only; pattern left blank */]> {
2152 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002153 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002154 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002155}
2156
Owen Anderson06470312011-07-27 20:29:48 +00002157
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002158def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002159 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002160 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002161 [/* For disassembly only; pattern left blank */]> {
2162 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002163 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002164}
2165
Evan Chenga8e29892007-01-19 07:51:42 +00002166//===----------------------------------------------------------------------===//
2167// Load / store multiple Instructions.
2168//
2169
Bill Wendling6c470b82010-11-13 09:09:38 +00002170multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2171 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002172 // IA is the default, so no need for an explicit suffix on the
2173 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002174 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002175 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2176 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002177 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002178 let Inst{24-23} = 0b01; // Increment After
2179 let Inst{21} = 0; // No writeback
2180 let Inst{20} = L_bit;
2181 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002182 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002183 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2184 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002185 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002186 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002187 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002188 let Inst{20} = L_bit;
2189 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002190 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002191 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2192 IndexModeNone, f, itin,
2193 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2194 let Inst{24-23} = 0b00; // Decrement After
2195 let Inst{21} = 0; // No writeback
2196 let Inst{20} = L_bit;
2197 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002198 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002199 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2200 IndexModeUpd, f, itin_upd,
2201 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2202 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002203 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002204 let Inst{20} = L_bit;
2205 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002206 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002207 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2208 IndexModeNone, f, itin,
2209 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2210 let Inst{24-23} = 0b10; // Decrement Before
2211 let Inst{21} = 0; // No writeback
2212 let Inst{20} = L_bit;
2213 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002214 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002215 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2216 IndexModeUpd, f, itin_upd,
2217 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2218 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002219 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002220 let Inst{20} = L_bit;
2221 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002222 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002223 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2224 IndexModeNone, f, itin,
2225 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2226 let Inst{24-23} = 0b11; // Increment Before
2227 let Inst{21} = 0; // No writeback
2228 let Inst{20} = L_bit;
2229 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002230 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002231 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2232 IndexModeUpd, f, itin_upd,
2233 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2234 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002235 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002236 let Inst{20} = L_bit;
2237 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002238}
Bill Wendling6c470b82010-11-13 09:09:38 +00002239
Bill Wendlingc93989a2010-11-13 11:20:05 +00002240let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002241
2242let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2243defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2244
2245let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2246defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2247
2248} // neverHasSideEffects
2249
Bill Wendling73fe34a2010-11-16 01:16:36 +00002250// FIXME: remove when we have a way to marking a MI with these properties.
2251// FIXME: Should pc be an implicit operand like PICADD, etc?
2252let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2253 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002254def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2255 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002256 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002257 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002258 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002259
Evan Chenga8e29892007-01-19 07:51:42 +00002260//===----------------------------------------------------------------------===//
2261// Move Instructions.
2262//
2263
Evan Chengcd799b92009-06-12 20:46:18 +00002264let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002265def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2266 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2267 bits<4> Rd;
2268 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002269
Johnny Chen103bf952011-04-01 23:30:25 +00002270 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002271 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002272 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002273 let Inst{3-0} = Rm;
2274 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002275}
2276
Dale Johannesen38d5f042010-06-15 22:24:08 +00002277// A version for the smaller set of tail call registers.
2278let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002279def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002280 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2281 bits<4> Rd;
2282 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002283
Dale Johannesen38d5f042010-06-15 22:24:08 +00002284 let Inst{11-4} = 0b00000000;
2285 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002286 let Inst{3-0} = Rm;
2287 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002288}
2289
Owen Anderson152d4a42011-07-21 23:38:37 +00002290def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2291 DPSoRegRegFrm, IIC_iMOVsr,
2292 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002293 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002294 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002295 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002296 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002297 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002298 let Inst{11-8} = src{11-8};
2299 let Inst{7} = 0;
2300 let Inst{6-5} = src{6-5};
2301 let Inst{4} = 1;
2302 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002303 let Inst{25} = 0;
2304}
Evan Chenga2515702007-03-19 07:09:02 +00002305
Owen Anderson152d4a42011-07-21 23:38:37 +00002306def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2307 DPSoRegImmFrm, IIC_iMOVsr,
2308 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2309 UnaryDP {
2310 bits<4> Rd;
2311 bits<12> src;
2312 let Inst{15-12} = Rd;
2313 let Inst{19-16} = 0b0000;
2314 let Inst{11-5} = src{11-5};
2315 let Inst{4} = 0;
2316 let Inst{3-0} = src{3-0};
2317 let Inst{25} = 0;
2318}
2319
2320
2321
Evan Chengc4af4632010-11-17 20:13:28 +00002322let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002323def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2324 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002325 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002326 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002327 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002328 let Inst{15-12} = Rd;
2329 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002330 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002331}
2332
Evan Chengc4af4632010-11-17 20:13:28 +00002333let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002334def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002335 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002336 "movw", "\t$Rd, $imm",
2337 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002338 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002339 bits<4> Rd;
2340 bits<16> imm;
2341 let Inst{15-12} = Rd;
2342 let Inst{11-0} = imm{11-0};
2343 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002344 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002345 let Inst{25} = 1;
2346}
2347
Jim Grosbachffa32252011-07-19 19:13:28 +00002348def : InstAlias<"mov${p} $Rd, $imm",
2349 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2350 Requires<[IsARM]>;
2351
Evan Cheng53519f02011-01-21 18:55:51 +00002352def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2353 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002354
2355let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002356def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002357 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002358 "movt", "\t$Rd, $imm",
2359 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002360 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002361 lo16AllZero:$imm))]>, UnaryDP,
2362 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002363 bits<4> Rd;
2364 bits<16> imm;
2365 let Inst{15-12} = Rd;
2366 let Inst{11-0} = imm{11-0};
2367 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002368 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002369 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002370}
Evan Cheng13ab0202007-07-10 18:08:01 +00002371
Evan Cheng53519f02011-01-21 18:55:51 +00002372def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2373 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002374
2375} // Constraints
2376
Evan Cheng20956592009-10-21 08:15:52 +00002377def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2378 Requires<[IsARM, HasV6T2]>;
2379
David Goodwinca01a8d2009-09-01 18:32:09 +00002380let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002381def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002382 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2383 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002384
2385// These aren't really mov instructions, but we have to define them this way
2386// due to flag operands.
2387
Evan Cheng071a2792007-09-11 19:55:27 +00002388let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002389def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002390 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2391 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002392def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002393 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2394 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002395}
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Evan Chenga8e29892007-01-19 07:51:42 +00002397//===----------------------------------------------------------------------===//
2398// Extend Instructions.
2399//
2400
2401// Sign extenders
2402
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002403def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002404 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002405def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002406 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Jim Grosbach70327412011-07-27 17:48:13 +00002408def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002409 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002410def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002411 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002412
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002413def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002414
Jim Grosbach70327412011-07-27 17:48:13 +00002415def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002416
2417// Zero extenders
2418
2419let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002420def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002421 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002422def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002423 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002424def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002425 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002426
Jim Grosbach542f6422010-07-28 23:25:44 +00002427// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2428// The transformation should probably be done as a combiner action
2429// instead so we can include a check for masking back in the upper
2430// eight bits of the source into the lower eight bits of the result.
2431//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002432// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002433def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002434 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002435
Jim Grosbach70327412011-07-27 17:48:13 +00002436def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002437 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002438def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002439 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002440}
2441
Evan Chenga8e29892007-01-19 07:51:42 +00002442// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002443def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002444
Evan Chenga8e29892007-01-19 07:51:42 +00002445
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002446def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002447 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002448 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002449 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002450 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002451 bits<4> Rd;
2452 bits<4> Rn;
2453 bits<5> lsb;
2454 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002455 let Inst{27-21} = 0b0111101;
2456 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002457 let Inst{20-16} = width;
2458 let Inst{15-12} = Rd;
2459 let Inst{11-7} = lsb;
2460 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002461}
2462
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002463def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002464 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002465 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002466 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002467 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002468 bits<4> Rd;
2469 bits<4> Rn;
2470 bits<5> lsb;
2471 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002472 let Inst{27-21} = 0b0111111;
2473 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002474 let Inst{20-16} = width;
2475 let Inst{15-12} = Rd;
2476 let Inst{11-7} = lsb;
2477 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002478}
2479
Evan Chenga8e29892007-01-19 07:51:42 +00002480//===----------------------------------------------------------------------===//
2481// Arithmetic Instructions.
2482//
2483
Jim Grosbach26421962008-10-14 20:36:24 +00002484defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002485 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002486 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002487defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002488 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002489 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002490
Evan Chengc85e8322007-07-05 07:13:32 +00002491// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002492defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002493 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002494 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2495defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002496 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002497 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002498
Evan Cheng62674222009-06-25 23:34:10 +00002499defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002500 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2501 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002502defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002503 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2504 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002505
2506// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002507let usesCustomInserter = 1 in {
2508defm ADCS : AI1_adde_sube_s_irs<
2509 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2510defm SBCS : AI1_adde_sube_s_irs<
2511 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2512}
Evan Chenga8e29892007-01-19 07:51:42 +00002513
Jim Grosbach84760882010-10-15 18:42:41 +00002514def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2515 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2516 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<12> imm;
2520 let Inst{25} = 1;
2521 let Inst{15-12} = Rd;
2522 let Inst{19-16} = Rn;
2523 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002524}
Evan Cheng13ab0202007-07-10 18:08:01 +00002525
Bob Wilsoncff71782010-08-05 18:23:43 +00002526// The reg/reg form is only defined for the disassembler; for codegen it is
2527// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002528def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2529 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002530 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002531 bits<4> Rd;
2532 bits<4> Rn;
2533 bits<4> Rm;
2534 let Inst{11-4} = 0b00000000;
2535 let Inst{25} = 0;
2536 let Inst{3-0} = Rm;
2537 let Inst{15-12} = Rd;
2538 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002539}
2540
Owen Anderson92a20222011-07-21 18:54:16 +00002541def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002542 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002543 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002544 bits<4> Rd;
2545 bits<4> Rn;
2546 bits<12> shift;
2547 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002548 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002549 let Inst{15-12} = Rd;
2550 let Inst{11-5} = shift{11-5};
2551 let Inst{4} = 0;
2552 let Inst{3-0} = shift{3-0};
2553}
2554
2555def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002556 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002557 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2558 bits<4> Rd;
2559 bits<4> Rn;
2560 bits<12> shift;
2561 let Inst{25} = 0;
2562 let Inst{19-16} = Rn;
2563 let Inst{15-12} = Rd;
2564 let Inst{11-8} = shift{11-8};
2565 let Inst{7} = 0;
2566 let Inst{6-5} = shift{6-5};
2567 let Inst{4} = 1;
2568 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002569}
Evan Chengc85e8322007-07-05 07:13:32 +00002570
2571// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002572// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2573let usesCustomInserter = 1 in {
2574def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002575 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002576 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2577def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002578 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002579 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002580def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002581 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002582 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2583def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2584 4, IIC_iALUsr,
2585 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002586}
Evan Chengc85e8322007-07-05 07:13:32 +00002587
Evan Cheng62674222009-06-25 23:34:10 +00002588let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002589def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2590 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2591 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002592 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002593 bits<4> Rd;
2594 bits<4> Rn;
2595 bits<12> imm;
2596 let Inst{25} = 1;
2597 let Inst{15-12} = Rd;
2598 let Inst{19-16} = Rn;
2599 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002600}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002601// The reg/reg form is only defined for the disassembler; for codegen it is
2602// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002603def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2604 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002605 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002606 bits<4> Rd;
2607 bits<4> Rn;
2608 bits<4> Rm;
2609 let Inst{11-4} = 0b00000000;
2610 let Inst{25} = 0;
2611 let Inst{3-0} = Rm;
2612 let Inst{15-12} = Rd;
2613 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002614}
Owen Anderson92a20222011-07-21 18:54:16 +00002615def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002616 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002617 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002618 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002619 bits<4> Rd;
2620 bits<4> Rn;
2621 bits<12> shift;
2622 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002623 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002624 let Inst{15-12} = Rd;
2625 let Inst{11-5} = shift{11-5};
2626 let Inst{4} = 0;
2627 let Inst{3-0} = shift{3-0};
2628}
2629def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002630 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002631 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2632 Requires<[IsARM]> {
2633 bits<4> Rd;
2634 bits<4> Rn;
2635 bits<12> shift;
2636 let Inst{25} = 0;
2637 let Inst{19-16} = Rn;
2638 let Inst{15-12} = Rd;
2639 let Inst{11-8} = shift{11-8};
2640 let Inst{7} = 0;
2641 let Inst{6-5} = shift{6-5};
2642 let Inst{4} = 1;
2643 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002644}
Evan Cheng62674222009-06-25 23:34:10 +00002645}
2646
Owen Anderson92a20222011-07-21 18:54:16 +00002647
Owen Andersonb48c7912011-04-05 23:55:28 +00002648// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2649let usesCustomInserter = 1, Uses = [CPSR] in {
2650def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002651 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002652 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002653def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002654 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002655 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2656def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2657 4, IIC_iALUsr,
2658 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002659}
Evan Cheng2c614c52007-06-06 10:17:05 +00002660
Evan Chenga8e29892007-01-19 07:51:42 +00002661// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002662// The assume-no-carry-in form uses the negation of the input since add/sub
2663// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2664// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2665// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002666def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2667 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002668def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2669 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2670// The with-carry-in form matches bitwise not instead of the negation.
2671// Effectively, the inverse interpretation of the carry flag already accounts
2672// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002673def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002674 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002675def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2676 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002677
2678// Note: These are implemented in C++ code, because they have to generate
2679// ADD/SUBrs instructions, which use a complex pattern that a xform function
2680// cannot produce.
2681// (mul X, 2^n+1) -> (add (X << n), X)
2682// (mul X, 2^n-1) -> (rsb X, (X << n))
2683
Jim Grosbach7931df32011-07-22 18:06:01 +00002684// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002685// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002686class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002687 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002688 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2689 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002690 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002691 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002692 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002693 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002694 let Inst{11-4} = op11_4;
2695 let Inst{19-16} = Rn;
2696 let Inst{15-12} = Rd;
2697 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002698}
2699
Jim Grosbach7931df32011-07-22 18:06:01 +00002700// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002701
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002702def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002703 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2704 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002705def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002706 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2707 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2708def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2709 "\t$Rd, $Rm, $Rn">;
2710def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2711 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002712
2713def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2714def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2715def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2716def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2717def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2718def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2719def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2720def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2721def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2722def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2723def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2724def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002725
Jim Grosbach7931df32011-07-22 18:06:01 +00002726// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002727
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002728def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2729def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2730def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2731def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2732def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2733def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2734def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2735def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2736def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2737def USAX : AAI<0b01100101, 0b11110101, "usax">;
2738def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2739def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002740
Jim Grosbach7931df32011-07-22 18:06:01 +00002741// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002742
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002743def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2744def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2745def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2746def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2747def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2748def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2749def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2750def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2751def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2752def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2753def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2754def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002755
Johnny Chenadc77332010-02-26 22:04:29 +00002756// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002757
Jim Grosbach70987fb2010-10-18 23:35:38 +00002758def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002759 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002760 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002761 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002762 bits<4> Rd;
2763 bits<4> Rn;
2764 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002765 let Inst{27-20} = 0b01111000;
2766 let Inst{15-12} = 0b1111;
2767 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002768 let Inst{19-16} = Rd;
2769 let Inst{11-8} = Rm;
2770 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002771}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002772def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002773 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002774 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002775 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002776 bits<4> Rd;
2777 bits<4> Rn;
2778 bits<4> Rm;
2779 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002780 let Inst{27-20} = 0b01111000;
2781 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002782 let Inst{19-16} = Rd;
2783 let Inst{15-12} = Ra;
2784 let Inst{11-8} = Rm;
2785 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002786}
2787
2788// Signed/Unsigned saturate -- for disassembly only
2789
Jim Grosbach580f4a92011-07-25 22:20:28 +00002790def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2791 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002792 bits<4> Rd;
2793 bits<5> sat_imm;
2794 bits<4> Rn;
2795 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002796 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002797 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002798 let Inst{20-16} = sat_imm;
2799 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002800 let Inst{11-7} = sh{4-0};
2801 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002802 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002803}
2804
Jim Grosbachf4943352011-07-25 23:09:14 +00002805def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002806 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002807 bits<4> Rd;
2808 bits<4> sat_imm;
2809 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002810 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002811 let Inst{11-4} = 0b11110011;
2812 let Inst{15-12} = Rd;
2813 let Inst{19-16} = sat_imm;
2814 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002815}
2816
Jim Grosbachaddec772011-07-27 22:34:17 +00002817def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002818 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002819 bits<4> Rd;
2820 bits<5> sat_imm;
2821 bits<4> Rn;
2822 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002823 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002824 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002825 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002826 let Inst{11-7} = sh{4-0};
2827 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002828 let Inst{20-16} = sat_imm;
2829 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002830}
2831
Jim Grosbachaddec772011-07-27 22:34:17 +00002832def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002833 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002834 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002835 bits<4> Rd;
2836 bits<4> sat_imm;
2837 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002838 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002839 let Inst{11-4} = 0b11110011;
2840 let Inst{15-12} = Rd;
2841 let Inst{19-16} = sat_imm;
2842 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002843}
Evan Chenga8e29892007-01-19 07:51:42 +00002844
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002845def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2846def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002847
Evan Chenga8e29892007-01-19 07:51:42 +00002848//===----------------------------------------------------------------------===//
2849// Bitwise Instructions.
2850//
2851
Jim Grosbach26421962008-10-14 20:36:24 +00002852defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002853 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002854 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002855defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002856 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002857 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002858defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002859 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002860 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002861defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002862 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002863 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002864
Jim Grosbach3fea191052010-10-21 22:03:21 +00002865def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002866 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002867 "bfc", "\t$Rd, $imm", "$src = $Rd",
2868 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002869 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002870 bits<4> Rd;
2871 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002872 let Inst{27-21} = 0b0111110;
2873 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002874 let Inst{15-12} = Rd;
2875 let Inst{11-7} = imm{4-0}; // lsb
2876 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002877}
2878
Johnny Chenb2503c02010-02-17 06:31:48 +00002879// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002880def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002881 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002882 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2883 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002884 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002885 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002886 bits<4> Rd;
2887 bits<4> Rn;
2888 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002889 let Inst{27-21} = 0b0111110;
2890 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002891 let Inst{15-12} = Rd;
2892 let Inst{11-7} = imm{4-0}; // lsb
2893 let Inst{20-16} = imm{9-5}; // width
2894 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002895}
2896
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002897// GNU as only supports this form of bfi (w/ 4 arguments)
2898let isAsmParserOnly = 1 in
2899def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2900 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002901 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002902 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2903 []>, Requires<[IsARM, HasV6T2]> {
2904 bits<4> Rd;
2905 bits<4> Rn;
2906 bits<5> lsb;
2907 bits<5> width;
2908 let Inst{27-21} = 0b0111110;
2909 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2910 let Inst{15-12} = Rd;
2911 let Inst{11-7} = lsb;
2912 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2913 let Inst{3-0} = Rn;
2914}
2915
Jim Grosbach36860462010-10-21 22:19:32 +00002916def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2917 "mvn", "\t$Rd, $Rm",
2918 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2919 bits<4> Rd;
2920 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002921 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002922 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002923 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002924 let Inst{15-12} = Rd;
2925 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002926}
Owen Anderson152d4a42011-07-21 23:38:37 +00002927def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002928 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002929 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002930 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002931 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002932 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002933 let Inst{19-16} = 0b0000;
2934 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002935 let Inst{11-5} = shift{11-5};
2936 let Inst{4} = 0;
2937 let Inst{3-0} = shift{3-0};
2938}
Owen Anderson152d4a42011-07-21 23:38:37 +00002939def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002940 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2941 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2942 bits<4> Rd;
2943 bits<12> shift;
2944 let Inst{25} = 0;
2945 let Inst{19-16} = 0b0000;
2946 let Inst{15-12} = Rd;
2947 let Inst{11-8} = shift{11-8};
2948 let Inst{7} = 0;
2949 let Inst{6-5} = shift{6-5};
2950 let Inst{4} = 1;
2951 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002952}
Evan Chengc4af4632010-11-17 20:13:28 +00002953let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002954def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2955 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2956 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2957 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002958 bits<12> imm;
2959 let Inst{25} = 1;
2960 let Inst{19-16} = 0b0000;
2961 let Inst{15-12} = Rd;
2962 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002963}
Evan Chenga8e29892007-01-19 07:51:42 +00002964
2965def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2966 (BICri GPR:$src, so_imm_not:$imm)>;
2967
2968//===----------------------------------------------------------------------===//
2969// Multiply Instructions.
2970//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002971class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2972 string opc, string asm, list<dag> pattern>
2973 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2974 bits<4> Rd;
2975 bits<4> Rm;
2976 bits<4> Rn;
2977 let Inst{19-16} = Rd;
2978 let Inst{11-8} = Rm;
2979 let Inst{3-0} = Rn;
2980}
2981class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2982 string opc, string asm, list<dag> pattern>
2983 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2984 bits<4> RdLo;
2985 bits<4> RdHi;
2986 bits<4> Rm;
2987 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002988 let Inst{19-16} = RdHi;
2989 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002990 let Inst{11-8} = Rm;
2991 let Inst{3-0} = Rn;
2992}
Evan Chenga8e29892007-01-19 07:51:42 +00002993
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002994// FIXME: The v5 pseudos are only necessary for the additional Constraint
2995// property. Remove them when it's possible to add those properties
2996// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002997let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002998def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2999 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003000 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003001 Requires<[IsARM, HasV6]> {
3002 let Inst{15-12} = 0b0000;
3003}
Evan Chenga8e29892007-01-19 07:51:42 +00003004
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003005let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003006def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3007 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003008 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003009 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3010 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003011 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003012}
3013
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003014def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3015 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003016 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3017 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003018 bits<4> Ra;
3019 let Inst{15-12} = Ra;
3020}
Evan Chenga8e29892007-01-19 07:51:42 +00003021
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003022let Constraints = "@earlyclobber $Rd" in
3023def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3024 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003025 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003026 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3027 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3028 Requires<[IsARM, NoV6]>;
3029
Jim Grosbach65711012010-11-19 22:22:37 +00003030def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3031 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3032 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003033 Requires<[IsARM, HasV6T2]> {
3034 bits<4> Rd;
3035 bits<4> Rm;
3036 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003037 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003038 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003039 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003040 let Inst{11-8} = Rm;
3041 let Inst{3-0} = Rn;
3042}
Evan Chengedcbada2009-07-06 22:05:45 +00003043
Evan Chenga8e29892007-01-19 07:51:42 +00003044// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003045let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003046let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003047def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003048 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003049 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3050 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003052def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003053 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003054 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3055 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003056
3057let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3058def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3059 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003060 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003061 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3062 Requires<[IsARM, NoV6]>;
3063
3064def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3065 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003066 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003067 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3068 Requires<[IsARM, NoV6]>;
3069}
Evan Cheng8de898a2009-06-26 00:19:44 +00003070}
Evan Chenga8e29892007-01-19 07:51:42 +00003071
3072// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003073def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3074 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003075 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3076 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003077def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3078 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003079 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3080 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003081
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003082def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3083 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3084 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3085 Requires<[IsARM, HasV6]> {
3086 bits<4> RdLo;
3087 bits<4> RdHi;
3088 bits<4> Rm;
3089 bits<4> Rn;
3090 let Inst{19-16} = RdLo;
3091 let Inst{15-12} = RdHi;
3092 let Inst{11-8} = Rm;
3093 let Inst{3-0} = Rn;
3094}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003095
3096let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3097def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3098 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003099 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003100 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3101 Requires<[IsARM, NoV6]>;
3102def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3103 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003104 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003105 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3106 Requires<[IsARM, NoV6]>;
3107def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3108 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003109 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003110 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3111 Requires<[IsARM, NoV6]>;
3112}
3113
Evan Chengcd799b92009-06-12 20:46:18 +00003114} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003115
3116// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003117def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3118 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3119 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003120 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003121 let Inst{15-12} = 0b1111;
3122}
Evan Cheng13ab0202007-07-10 18:08:01 +00003123
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003124def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3125 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003126 [/* For disassembly only; pattern left blank */]>,
3127 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003128 let Inst{15-12} = 0b1111;
3129}
3130
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003131def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3132 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3133 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3134 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3135 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003136
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003137def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3138 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3139 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003140 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003141 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003142
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003143def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3144 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3145 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3146 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3147 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003148
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003149def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3150 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3151 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003152 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003153 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003154
Raul Herbster37fb5b12007-08-30 23:25:47 +00003155multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003156 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3157 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3158 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3159 (sext_inreg GPR:$Rm, i16)))]>,
3160 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003161
Jim Grosbach3870b752010-10-22 18:35:16 +00003162 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3163 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3164 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3165 (sra GPR:$Rm, (i32 16))))]>,
3166 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003167
Jim Grosbach3870b752010-10-22 18:35:16 +00003168 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3169 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3170 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3171 (sext_inreg GPR:$Rm, i16)))]>,
3172 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003173
Jim Grosbach3870b752010-10-22 18:35:16 +00003174 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3175 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3176 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3177 (sra GPR:$Rm, (i32 16))))]>,
3178 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003179
Jim Grosbach3870b752010-10-22 18:35:16 +00003180 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3181 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3182 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3183 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3184 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003185
Jim Grosbach3870b752010-10-22 18:35:16 +00003186 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3187 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3188 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3189 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3190 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003191}
3192
Raul Herbster37fb5b12007-08-30 23:25:47 +00003193
3194multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003195 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003196 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3197 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3198 [(set GPR:$Rd, (add GPR:$Ra,
3199 (opnode (sext_inreg GPR:$Rn, i16),
3200 (sext_inreg GPR:$Rm, i16))))]>,
3201 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003202
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003203 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003204 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3205 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3206 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3207 (sra GPR:$Rm, (i32 16)))))]>,
3208 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003209
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003210 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003211 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3212 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3213 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3214 (sext_inreg GPR:$Rm, i16))))]>,
3215 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003216
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003217 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003218 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3219 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3220 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3221 (sra GPR:$Rm, (i32 16)))))]>,
3222 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003223
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003224 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003225 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3226 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3227 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3228 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3229 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003230
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003231 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003232 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3233 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3234 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3235 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3236 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003237}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003238
Raul Herbster37fb5b12007-08-30 23:25:47 +00003239defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3240defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003241
Johnny Chen83498e52010-02-12 21:59:23 +00003242// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003243def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3244 (ins GPR:$Rn, GPR:$Rm),
3245 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003246 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003247 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003248
Jim Grosbach3870b752010-10-22 18:35:16 +00003249def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3250 (ins GPR:$Rn, GPR:$Rm),
3251 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003252 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003253 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003254
Jim Grosbach3870b752010-10-22 18:35:16 +00003255def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3256 (ins GPR:$Rn, GPR:$Rm),
3257 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003258 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003259 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003260
Jim Grosbach3870b752010-10-22 18:35:16 +00003261def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3262 (ins GPR:$Rn, GPR:$Rm),
3263 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003264 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003265 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003266
Johnny Chen667d1272010-02-22 18:50:54 +00003267// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003268class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3269 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003270 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003271 bits<4> Rn;
3272 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003273 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003274 let Inst{22} = long;
3275 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003276 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003277 let Inst{7} = 0;
3278 let Inst{6} = sub;
3279 let Inst{5} = swap;
3280 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003281 let Inst{3-0} = Rn;
3282}
3283class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3284 InstrItinClass itin, string opc, string asm>
3285 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3286 bits<4> Rd;
3287 let Inst{15-12} = 0b1111;
3288 let Inst{19-16} = Rd;
3289}
3290class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3291 InstrItinClass itin, string opc, string asm>
3292 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3293 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003294 bits<4> Rd;
3295 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003296 let Inst{15-12} = Ra;
3297}
3298class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3299 InstrItinClass itin, string opc, string asm>
3300 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3301 bits<4> RdLo;
3302 bits<4> RdHi;
3303 let Inst{19-16} = RdHi;
3304 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003305}
3306
3307multiclass AI_smld<bit sub, string opc> {
3308
Jim Grosbach385e1362010-10-22 19:15:30 +00003309 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3310 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003311
Jim Grosbach385e1362010-10-22 19:15:30 +00003312 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3313 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003314
Jim Grosbach385e1362010-10-22 19:15:30 +00003315 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3316 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3317 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003318
Jim Grosbach385e1362010-10-22 19:15:30 +00003319 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3320 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3321 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003322
3323}
3324
3325defm SMLA : AI_smld<0, "smla">;
3326defm SMLS : AI_smld<1, "smls">;
3327
Johnny Chen2ec5e492010-02-22 21:50:40 +00003328multiclass AI_sdml<bit sub, string opc> {
3329
Jim Grosbach385e1362010-10-22 19:15:30 +00003330 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3331 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3332 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3333 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003334}
3335
3336defm SMUA : AI_sdml<0, "smua">;
3337defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003338
Evan Chenga8e29892007-01-19 07:51:42 +00003339//===----------------------------------------------------------------------===//
3340// Misc. Arithmetic Instructions.
3341//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003342
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003343def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3344 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3345 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003346
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003347def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3348 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3349 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3350 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003351
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003352def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3353 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3354 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003355
Evan Cheng9568e5c2011-06-21 06:01:08 +00003356let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003357def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3358 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003359 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003360 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003361
Evan Cheng9568e5c2011-06-21 06:01:08 +00003362let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003363def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3364 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003365 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003366 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003367
Evan Chengf60ceac2011-06-15 17:17:48 +00003368def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3369 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3370 (REVSH GPR:$Rm)>;
3371
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003372def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003373 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3374 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003375 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003376 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003377 0xFFFF0000)))]>,
3378 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003379
Evan Chenga8e29892007-01-19 07:51:42 +00003380// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003381def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3382 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3383def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003384 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003385
Bob Wilsondc66eda2010-08-16 22:26:55 +00003386// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3387// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003388def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003389 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3390 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003391 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003392 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003393 0xFFFF)))]>,
3394 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003395
Evan Chenga8e29892007-01-19 07:51:42 +00003396// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3397// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003398def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003399 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003400def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003401 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003402 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003403
Evan Chenga8e29892007-01-19 07:51:42 +00003404//===----------------------------------------------------------------------===//
3405// Comparison Instructions...
3406//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003407
Jim Grosbach26421962008-10-14 20:36:24 +00003408defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003409 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003410 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003411
Jim Grosbach97a884d2010-12-07 20:41:06 +00003412// ARMcmpZ can re-use the above instruction definitions.
3413def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3414 (CMPri GPR:$src, so_imm:$imm)>;
3415def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3416 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003417def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3418 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3419def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3420 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003421
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003422// FIXME: We have to be careful when using the CMN instruction and comparison
3423// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003424// results:
3425//
3426// rsbs r1, r1, 0
3427// cmp r0, r1
3428// mov r0, #0
3429// it ls
3430// mov r0, #1
3431//
3432// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003433//
Bill Wendling6165e872010-08-26 18:33:51 +00003434// cmn r0, r1
3435// mov r0, #0
3436// it ls
3437// mov r0, #1
3438//
3439// However, the CMN gives the *opposite* result when r1 is 0. This is because
3440// the carry flag is set in the CMP case but not in the CMN case. In short, the
3441// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3442// value of r0 and the carry bit (because the "carry bit" parameter to
3443// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3444// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3445// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3446// parameter to AddWithCarry is defined as 0).
3447//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003448// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003449//
3450// x = 0
3451// ~x = 0xFFFF FFFF
3452// ~x + 1 = 0x1 0000 0000
3453// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3454//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003455// Therefore, we should disable CMN when comparing against zero, until we can
3456// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3457// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003458//
3459// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3460//
3461// This is related to <rdar://problem/7569620>.
3462//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003463//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3464// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003465
Evan Chenga8e29892007-01-19 07:51:42 +00003466// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003467defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003468 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003469 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003470defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003471 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003472 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003473
David Goodwinc0309b42009-06-29 15:33:01 +00003474defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003475 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003476 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003477
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003478//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3479// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003480
David Goodwinc0309b42009-06-29 15:33:01 +00003481def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003482 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003483
Evan Cheng218977b2010-07-13 19:27:42 +00003484// Pseudo i64 compares for some floating point compares.
3485let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3486 Defs = [CPSR] in {
3487def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003488 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003489 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003490 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3491
3492def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003493 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003494 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3495} // usesCustomInserter
3496
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003497
Evan Chenga8e29892007-01-19 07:51:42 +00003498// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003499// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003500// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003501let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003502def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003503 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003504 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3505 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003506def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3507 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003508 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003509 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003510 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003511def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3512 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3513 4, IIC_iCMOVsr,
3514 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3515 RegConstraint<"$false = $Rd">;
3516
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003517
Evan Chengc4af4632010-11-17 20:13:28 +00003518let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003519def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003520 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003521 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003522 []>,
3523 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003524
Evan Chengc4af4632010-11-17 20:13:28 +00003525let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003526def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3527 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003528 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003529 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003530 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003531
Evan Cheng63f35442010-11-13 02:25:14 +00003532// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003533let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003534def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3535 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003536 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003537
Evan Chengc4af4632010-11-17 20:13:28 +00003538let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003539def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3540 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003541 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003542 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003543 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003544} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003545
Jim Grosbach3728e962009-12-10 00:11:09 +00003546//===----------------------------------------------------------------------===//
3547// Atomic operations intrinsics
3548//
3549
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003550def MemBarrierOptOperand : AsmOperandClass {
3551 let Name = "MemBarrierOpt";
3552 let ParserMethod = "parseMemBarrierOptOperand";
3553}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003554def memb_opt : Operand<i32> {
3555 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003556 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003557}
Jim Grosbach3728e962009-12-10 00:11:09 +00003558
Bob Wilsonf74a4292010-10-30 00:54:37 +00003559// memory barriers protect the atomic sequences
3560let hasSideEffects = 1 in {
3561def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3562 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3563 Requires<[IsARM, HasDB]> {
3564 bits<4> opt;
3565 let Inst{31-4} = 0xf57ff05;
3566 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003567}
Jim Grosbach3728e962009-12-10 00:11:09 +00003568}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003569
Bob Wilsonf74a4292010-10-30 00:54:37 +00003570def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003571 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003572 Requires<[IsARM, HasDB]> {
3573 bits<4> opt;
3574 let Inst{31-4} = 0xf57ff04;
3575 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003576}
3577
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003578// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003579def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3580 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003581 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003582 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003583 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003584 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003585}
3586
Jim Grosbach66869102009-12-11 18:52:41 +00003587let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003588 let Uses = [CPSR] in {
3589 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003590 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003591 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3592 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003593 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003594 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3595 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3598 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3601 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003602 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003603 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3604 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003606 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003607 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3609 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3610 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3612 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3613 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3615 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3616 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3618 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003619 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003621 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3622 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003623 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003624 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3625 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003626 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003627 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3628 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003629 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003630 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3631 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003632 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003633 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3634 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003635 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003637 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3638 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3639 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3640 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3641 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3642 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3643 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3644 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3645 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3646 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3647 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3648 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003649 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003650 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003651 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3652 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003653 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003654 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3655 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003656 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003657 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3658 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003659 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003660 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3661 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003662 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003663 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3664 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003665 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003666 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003667 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3668 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3669 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3670 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3671 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3672 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3673 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3674 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3675 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3676 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3678 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003679
3680 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003681 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003682 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3683 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003684 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003685 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3686 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003687 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003688 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3689
Jim Grosbache801dc42009-12-12 01:40:06 +00003690 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003692 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3693 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003695 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3696 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003698 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3699}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003700}
3701
3702let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003703def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3704 "ldrexb", "\t$Rt, $addr", []>;
3705def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3706 "ldrexh", "\t$Rt, $addr", []>;
3707def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3708 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003709let hasExtraDefRegAllocReq = 1 in
3710 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3711 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003712}
3713
Jim Grosbach86875a22010-10-29 19:58:57 +00003714let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003715def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3716 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3717def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3718 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3719def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3720 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003721}
3722
3723let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003724def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003725 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3726 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003727
Johnny Chenb9436272010-02-17 22:37:58 +00003728// Clear-Exclusive is for disassembly only.
3729def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3730 [/* For disassembly only; pattern left blank */]>,
3731 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003732 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003733}
3734
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003735// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003736let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003737def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3738def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003739}
3740
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003741//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003742// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003743//
3744
Jim Grosbach83ab0702011-07-13 22:01:08 +00003745def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3746 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003747 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003748 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3749 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003750 bits<4> opc1;
3751 bits<4> CRn;
3752 bits<4> CRd;
3753 bits<4> cop;
3754 bits<3> opc2;
3755 bits<4> CRm;
3756
3757 let Inst{3-0} = CRm;
3758 let Inst{4} = 0;
3759 let Inst{7-5} = opc2;
3760 let Inst{11-8} = cop;
3761 let Inst{15-12} = CRd;
3762 let Inst{19-16} = CRn;
3763 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003764}
3765
Jim Grosbach83ab0702011-07-13 22:01:08 +00003766def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3767 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003768 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003769 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3770 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003771 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003772 bits<4> opc1;
3773 bits<4> CRn;
3774 bits<4> CRd;
3775 bits<4> cop;
3776 bits<3> opc2;
3777 bits<4> CRm;
3778
3779 let Inst{3-0} = CRm;
3780 let Inst{4} = 0;
3781 let Inst{7-5} = opc2;
3782 let Inst{11-8} = cop;
3783 let Inst{15-12} = CRd;
3784 let Inst{19-16} = CRn;
3785 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003786}
3787
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003788class ACI<dag oops, dag iops, string opc, string asm,
3789 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003790 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003791 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003792 let Inst{27-25} = 0b110;
3793}
3794
Johnny Chen670a4562011-04-04 23:39:08 +00003795multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003796
3797 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003798 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3799 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003800 let Inst{31-28} = op31_28;
3801 let Inst{24} = 1; // P = 1
3802 let Inst{21} = 0; // W = 0
3803 let Inst{22} = 0; // D = 0
3804 let Inst{20} = load;
3805 }
3806
3807 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003808 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3809 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003810 let Inst{31-28} = op31_28;
3811 let Inst{24} = 1; // P = 1
3812 let Inst{21} = 1; // W = 1
3813 let Inst{22} = 0; // D = 0
3814 let Inst{20} = load;
3815 }
3816
3817 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003818 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3819 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003820 let Inst{31-28} = op31_28;
3821 let Inst{24} = 0; // P = 0
3822 let Inst{21} = 1; // W = 1
3823 let Inst{22} = 0; // D = 0
3824 let Inst{20} = load;
3825 }
3826
3827 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003828 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3829 ops),
3830 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003831 let Inst{31-28} = op31_28;
3832 let Inst{24} = 0; // P = 0
3833 let Inst{23} = 1; // U = 1
3834 let Inst{21} = 0; // W = 0
3835 let Inst{22} = 0; // D = 0
3836 let Inst{20} = load;
3837 }
3838
3839 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003840 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3841 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003842 let Inst{31-28} = op31_28;
3843 let Inst{24} = 1; // P = 1
3844 let Inst{21} = 0; // W = 0
3845 let Inst{22} = 1; // D = 1
3846 let Inst{20} = load;
3847 }
3848
3849 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003850 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3851 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3852 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003853 let Inst{31-28} = op31_28;
3854 let Inst{24} = 1; // P = 1
3855 let Inst{21} = 1; // W = 1
3856 let Inst{22} = 1; // D = 1
3857 let Inst{20} = load;
3858 }
3859
3860 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003861 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3862 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3863 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003864 let Inst{31-28} = op31_28;
3865 let Inst{24} = 0; // P = 0
3866 let Inst{21} = 1; // W = 1
3867 let Inst{22} = 1; // D = 1
3868 let Inst{20} = load;
3869 }
3870
3871 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003872 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3873 ops),
3874 !strconcat(!strconcat(opc, "l"), cond),
3875 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003876 let Inst{31-28} = op31_28;
3877 let Inst{24} = 0; // P = 0
3878 let Inst{23} = 1; // U = 1
3879 let Inst{21} = 0; // W = 0
3880 let Inst{22} = 1; // D = 1
3881 let Inst{20} = load;
3882 }
3883}
3884
Johnny Chen670a4562011-04-04 23:39:08 +00003885defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3886defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3887defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3888defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003889
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003890//===----------------------------------------------------------------------===//
3891// Move between coprocessor and ARM core register -- for disassembly only
3892//
3893
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003894class MovRCopro<string opc, bit direction, dag oops, dag iops,
3895 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003896 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003897 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003898 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003899 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003900
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003901 bits<4> Rt;
3902 bits<4> cop;
3903 bits<3> opc1;
3904 bits<3> opc2;
3905 bits<4> CRm;
3906 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003907
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003908 let Inst{15-12} = Rt;
3909 let Inst{11-8} = cop;
3910 let Inst{23-21} = opc1;
3911 let Inst{7-5} = opc2;
3912 let Inst{3-0} = CRm;
3913 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003914}
3915
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003916def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003917 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003918 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3919 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003920 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3921 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003922def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003923 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003924 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3925 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003926
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003927def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3928 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3929
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003930class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3931 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003932 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003933 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003934 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003935 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003936 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003937
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003938 bits<4> Rt;
3939 bits<4> cop;
3940 bits<3> opc1;
3941 bits<3> opc2;
3942 bits<4> CRm;
3943 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003944
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003945 let Inst{15-12} = Rt;
3946 let Inst{11-8} = cop;
3947 let Inst{23-21} = opc1;
3948 let Inst{7-5} = opc2;
3949 let Inst{3-0} = CRm;
3950 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003951}
3952
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003953def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003954 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003955 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3956 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003957 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3958 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003959def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003960 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003961 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3962 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003963
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003964def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3965 imm:$CRm, imm:$opc2),
3966 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3967
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003968class MovRRCopro<string opc, bit direction,
3969 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003970 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003971 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003972 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003973 let Inst{23-21} = 0b010;
3974 let Inst{20} = direction;
3975
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003976 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003977 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003978 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003979 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003980 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003981
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003982 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003983 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003984 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003985 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003986 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003987}
3988
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003989def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3990 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3991 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003992def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3993
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003994class MovRRCopro2<string opc, bit direction,
3995 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003996 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003997 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3998 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003999 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004000 let Inst{23-21} = 0b010;
4001 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004002
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004003 bits<4> Rt;
4004 bits<4> Rt2;
4005 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004006 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004007 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004008
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004009 let Inst{15-12} = Rt;
4010 let Inst{19-16} = Rt2;
4011 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004012 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004013 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004014}
4015
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004016def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4017 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4018 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004019def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004020
Johnny Chenb98e1602010-02-12 18:55:33 +00004021//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004022// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004023//
4024
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004025// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004026def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4027 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004028 bits<4> Rd;
4029 let Inst{23-16} = 0b00001111;
4030 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004031 let Inst{7-4} = 0b0000;
4032}
4033
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004034def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4035
4036def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4037 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004038 bits<4> Rd;
4039 let Inst{23-16} = 0b01001111;
4040 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004041 let Inst{7-4} = 0b0000;
4042}
4043
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004044// Move from ARM core register to Special Register
4045//
4046// No need to have both system and application versions, the encodings are the
4047// same and the assembly parser has no way to distinguish between them. The mask
4048// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4049// the mask with the fields to be accessed in the special register.
4050def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004051 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004052 bits<5> mask;
4053 bits<4> Rn;
4054
4055 let Inst{23} = 0;
4056 let Inst{22} = mask{4}; // R bit
4057 let Inst{21-20} = 0b10;
4058 let Inst{19-16} = mask{3-0};
4059 let Inst{15-12} = 0b1111;
4060 let Inst{11-4} = 0b00000000;
4061 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004062}
4063
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004064def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004065 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004066 bits<5> mask;
4067 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004068
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004069 let Inst{23} = 0;
4070 let Inst{22} = mask{4}; // R bit
4071 let Inst{21-20} = 0b10;
4072 let Inst{19-16} = mask{3-0};
4073 let Inst{15-12} = 0b1111;
4074 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004075}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004076
4077//===----------------------------------------------------------------------===//
4078// TLS Instructions
4079//
4080
4081// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004082// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004083// complete with fixup for the aeabi_read_tp function.
4084let isCall = 1,
4085 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4086 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4087 [(set R0, ARMthread_pointer)]>;
4088}
4089
4090//===----------------------------------------------------------------------===//
4091// SJLJ Exception handling intrinsics
4092// eh_sjlj_setjmp() is an instruction sequence to store the return
4093// address and save #0 in R0 for the non-longjmp case.
4094// Since by its nature we may be coming from some other function to get
4095// here, and we're using the stack frame for the containing function to
4096// save/restore registers, we can't keep anything live in regs across
4097// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004098// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004099// except for our own input by listing the relevant registers in Defs. By
4100// doing so, we also cause the prologue/epilogue code to actively preserve
4101// all of the callee-saved resgisters, which is exactly what we want.
4102// A constant value is passed in $val, and we use the location as a scratch.
4103//
4104// These are pseudo-instructions and are lowered to individual MC-insts, so
4105// no encoding information is necessary.
4106let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004107 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004108 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004109 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4110 NoItinerary,
4111 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4112 Requires<[IsARM, HasVFP2]>;
4113}
4114
4115let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004116 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004117 hasSideEffects = 1, isBarrier = 1 in {
4118 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4119 NoItinerary,
4120 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4121 Requires<[IsARM, NoVFP]>;
4122}
4123
4124// FIXME: Non-Darwin version(s)
4125let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4126 Defs = [ R7, LR, SP ] in {
4127def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4128 NoItinerary,
4129 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4130 Requires<[IsARM, IsDarwin]>;
4131}
4132
4133// eh.sjlj.dispatchsetup pseudo-instruction.
4134// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4135// handled when the pseudo is expanded (which happens before any passes
4136// that need the instruction size).
4137let isBarrier = 1, hasSideEffects = 1 in
4138def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004139 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4140 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004141 Requires<[IsDarwin]>;
4142
4143//===----------------------------------------------------------------------===//
4144// Non-Instruction Patterns
4145//
4146
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004147// ARMv4 indirect branch using (MOVr PC, dst)
4148let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4149 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004150 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004151 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4152 Requires<[IsARM, NoV4T]>;
4153
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004154// Large immediate handling.
4155
4156// 32-bit immediate using two piece so_imms or movw + movt.
4157// This is a single pseudo instruction, the benefit is that it can be remat'd
4158// as a single unit instead of having to handle reg inputs.
4159// FIXME: Remove this when we can do generalized remat.
4160let isReMaterializable = 1, isMoveImm = 1 in
4161def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4162 [(set GPR:$dst, (arm_i32imm:$src))]>,
4163 Requires<[IsARM]>;
4164
4165// Pseudo instruction that combines movw + movt + add pc (if PIC).
4166// It also makes it possible to rematerialize the instructions.
4167// FIXME: Remove this when we can do generalized remat and when machine licm
4168// can properly the instructions.
4169let isReMaterializable = 1 in {
4170def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4171 IIC_iMOVix2addpc,
4172 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4173 Requires<[IsARM, UseMovt]>;
4174
4175def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4176 IIC_iMOVix2,
4177 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4178 Requires<[IsARM, UseMovt]>;
4179
4180let AddedComplexity = 10 in
4181def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4182 IIC_iMOVix2ld,
4183 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4184 Requires<[IsARM, UseMovt]>;
4185} // isReMaterializable
4186
4187// ConstantPool, GlobalAddress, and JumpTable
4188def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4189 Requires<[IsARM, DontUseMovt]>;
4190def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4191def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4192 Requires<[IsARM, UseMovt]>;
4193def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4194 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4195
4196// TODO: add,sub,and, 3-instr forms?
4197
4198// Tail calls
4199def : ARMPat<(ARMtcret tcGPR:$dst),
4200 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4201
4202def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4203 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4204
4205def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4206 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4207
4208def : ARMPat<(ARMtcret tcGPR:$dst),
4209 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4210
4211def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4212 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4213
4214def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4215 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4216
4217// Direct calls
4218def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4219 Requires<[IsARM, IsNotDarwin]>;
4220def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4221 Requires<[IsARM, IsDarwin]>;
4222
4223// zextload i1 -> zextload i8
4224def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4225def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4226
4227// extload -> zextload
4228def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4229def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4230def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4231def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4232
4233def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4234
4235def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4236def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4237
4238// smul* and smla*
4239def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4240 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4241 (SMULBB GPR:$a, GPR:$b)>;
4242def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4243 (SMULBB GPR:$a, GPR:$b)>;
4244def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4245 (sra GPR:$b, (i32 16))),
4246 (SMULBT GPR:$a, GPR:$b)>;
4247def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4248 (SMULBT GPR:$a, GPR:$b)>;
4249def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4250 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4251 (SMULTB GPR:$a, GPR:$b)>;
4252def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4253 (SMULTB GPR:$a, GPR:$b)>;
4254def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4255 (i32 16)),
4256 (SMULWB GPR:$a, GPR:$b)>;
4257def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4258 (SMULWB GPR:$a, GPR:$b)>;
4259
4260def : ARMV5TEPat<(add GPR:$acc,
4261 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4262 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4263 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4264def : ARMV5TEPat<(add GPR:$acc,
4265 (mul sext_16_node:$a, sext_16_node:$b)),
4266 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4267def : ARMV5TEPat<(add GPR:$acc,
4268 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4269 (sra GPR:$b, (i32 16)))),
4270 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4271def : ARMV5TEPat<(add GPR:$acc,
4272 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4273 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4274def : ARMV5TEPat<(add GPR:$acc,
4275 (mul (sra GPR:$a, (i32 16)),
4276 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4277 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4278def : ARMV5TEPat<(add GPR:$acc,
4279 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4280 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4281def : ARMV5TEPat<(add GPR:$acc,
4282 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4283 (i32 16))),
4284 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4285def : ARMV5TEPat<(add GPR:$acc,
4286 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4287 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4288
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004289
4290// Pre-v7 uses MCR for synchronization barriers.
4291def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4292 Requires<[IsARM, HasV6]>;
4293
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004294// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004295let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004296def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4297def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004298def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004299def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4300 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4301def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4302 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4303}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004304
4305def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4306def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004307
Jim Grosbach70327412011-07-27 17:48:13 +00004308def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4309 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4310def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4311 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4312
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004313//===----------------------------------------------------------------------===//
4314// Thumb Support
4315//
4316
4317include "ARMInstrThumb.td"
4318
4319//===----------------------------------------------------------------------===//
4320// Thumb2 Support
4321//
4322
4323include "ARMInstrThumb2.td"
4324
4325//===----------------------------------------------------------------------===//
4326// Floating Point Support
4327//
4328
4329include "ARMInstrVFP.td"
4330
4331//===----------------------------------------------------------------------===//
4332// Advanced SIMD (NEON) Support
4333//
4334
4335include "ARMInstrNEON.td"
4336
Jim Grosbachc83d5042011-07-14 19:47:47 +00004337//===----------------------------------------------------------------------===//
4338// Assembler aliases
4339//
4340
4341// Memory barriers
4342def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4343def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4344def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4345
4346// System instructions
4347def : MnemonicAlias<"swi", "svc">;
4348
4349// Load / Store Multiple
4350def : MnemonicAlias<"ldmfd", "ldm">;
4351def : MnemonicAlias<"ldmia", "ldm">;
4352def : MnemonicAlias<"stmfd", "stmdb">;
4353def : MnemonicAlias<"stmia", "stm">;
4354def : MnemonicAlias<"stmea", "stm">;
4355
Jim Grosbachf6c05252011-07-21 17:23:04 +00004356// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4357// shift amount is zero (i.e., unspecified).
4358def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4359 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4360def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4361 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004362
4363// PUSH/POP aliases for STM/LDM
4364def : InstAlias<"push${p} $regs",
4365 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4366def : InstAlias<"pop${p} $regs",
4367 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004368
4369// RSB two-operand forms (optional explicit destination operand)
4370def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4371 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4372 Requires<[IsARM]>;
4373def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4374 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4375 Requires<[IsARM]>;
4376def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4377 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4378 cc_out:$s)>, Requires<[IsARM]>;
4379def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4380 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4381 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004382// RSC two-operand forms (optional explicit destination operand)
4383def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4384 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4385 Requires<[IsARM]>;
4386def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4387 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4388 Requires<[IsARM]>;
4389def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4390 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4391 cc_out:$s)>, Requires<[IsARM]>;
4392def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4393 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4394 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004395
Jim Grosbachaddec772011-07-27 22:34:17 +00004396// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004397def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4398 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004399def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4400 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004401
4402
4403// Extend instruction optional rotate operand.
4404def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4405 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4406def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4407 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4408def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4409 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4410def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4411def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4412def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4413
4414def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4415 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4416def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4417 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4418def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4419 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4420def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4421def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4422def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;