blob: 1a0ab9fa51b7519eae523e2b35ff20ed2054d283 [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Owen Andersonac9de032009-08-10 22:56:29 +000043 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000044 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000045 EVT valtype;
46 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000047 };
Scott Michel4ec722e2008-07-16 17:17:29 +000048
Scott Michel8efdca42007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000050 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000058 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Owen Andersonac9de032009-08-10 22:56:29 +000062 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel8efdca42007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Edwin Török4d9756a2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
Owen Andersonac9de032009-08-10 22:56:29 +000077 << VT.getEVTString();
Chris Lattner8316f2d2010-04-07 22:58:41 +000078 report_fatal_error(Msg.str());
Scott Michel8efdca42007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel750b93f2009-01-15 04:41:47 +000084
pingbak2f387e82009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000103 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000104 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000115 const Type *RetTy =
116 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000117 std::pair<SDValue, SDValue> CallInfo =
118 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000119 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000120 /*isReturnValueUsed=*/true,
Bill Wendling1ca34452010-03-02 01:55:18 +0000121 Callee, Args, DAG, Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000122
123 return CallInfo.first;
124 }
Scott Michel8efdca42007-12-04 22:23:35 +0000125}
126
127SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000128 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
129 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000130 // Fold away setcc operations if possible.
131 setPow2DivIsCheap();
132
133 // Use _setjmp/_longjmp instead of setjmp/longjmp.
134 setUseUnderscoreSetJmp(true);
135 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000136
Scott Michel8c67fa42009-01-21 04:58:48 +0000137 // Set RTLIB libcall names as used by SPU:
138 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
139
Scott Michel8efdca42007-12-04 22:23:35 +0000140 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000141 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
142 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
143 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
144 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
145 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
146 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
147 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000148
Scott Michel8efdca42007-12-04 22:23:35 +0000149 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000150 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
151 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000153
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000154 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
155 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000156
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000157 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000161
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000162 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000163
Scott Michel8efdca42007-12-04 22:23:35 +0000164 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000165 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
166 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000167
168 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000169 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000170 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000171 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000172
Scott Michel06eabde2008-12-27 04:51:36 +0000173 setOperationAction(ISD::LOAD, VT, Custom);
174 setOperationAction(ISD::STORE, VT, Custom);
175 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
176 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
178
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000179 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
180 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000181 setTruncStoreAction(VT, StoreVT, Expand);
182 }
Scott Michel8efdca42007-12-04 22:23:35 +0000183 }
184
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000185 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000186 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000187 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000188
189 setOperationAction(ISD::LOAD, VT, Custom);
190 setOperationAction(ISD::STORE, VT, Custom);
191
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000192 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
193 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000194 setTruncStoreAction(VT, StoreVT, Expand);
195 }
196 }
197
Scott Michel8efdca42007-12-04 22:23:35 +0000198 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000201
202 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000203 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
204 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000208
209 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000210 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000211
Eli Friedman9880b6b2009-07-17 06:36:24 +0000212 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000213 setOperationAction(ISD::SREM, MVT::i8, Expand);
214 setOperationAction(ISD::UREM, MVT::i8, Expand);
215 setOperationAction(ISD::SDIV, MVT::i8, Expand);
216 setOperationAction(ISD::UDIV, MVT::i8, Expand);
217 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
218 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::SREM, MVT::i16, Expand);
220 setOperationAction(ISD::UREM, MVT::i16, Expand);
221 setOperationAction(ISD::SDIV, MVT::i16, Expand);
222 setOperationAction(ISD::UDIV, MVT::i16, Expand);
223 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
224 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::SREM, MVT::i32, Expand);
226 setOperationAction(ISD::UREM, MVT::i32, Expand);
227 setOperationAction(ISD::SDIV, MVT::i32, Expand);
228 setOperationAction(ISD::UDIV, MVT::i32, Expand);
229 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
230 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::SREM, MVT::i64, Expand);
232 setOperationAction(ISD::UREM, MVT::i64, Expand);
233 setOperationAction(ISD::SDIV, MVT::i64, Expand);
234 setOperationAction(ISD::UDIV, MVT::i64, Expand);
235 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
236 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::SREM, MVT::i128, Expand);
238 setOperationAction(ISD::UREM, MVT::i128, Expand);
239 setOperationAction(ISD::SDIV, MVT::i128, Expand);
240 setOperationAction(ISD::UDIV, MVT::i128, Expand);
241 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
242 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000243
Scott Michel8efdca42007-12-04 22:23:35 +0000244 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000245 setOperationAction(ISD::FSIN , MVT::f64, Expand);
246 setOperationAction(ISD::FCOS , MVT::f64, Expand);
247 setOperationAction(ISD::FREM , MVT::f64, Expand);
248 setOperationAction(ISD::FSIN , MVT::f32, Expand);
249 setOperationAction(ISD::FCOS , MVT::f32, Expand);
250 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000251
pingbak2f387e82009-01-26 03:31:40 +0000252 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
253 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000254 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
255 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000256
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
258 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000259
260 // SPU can do rotate right and left, so legalize it... but customize for i8
261 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000262
263 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
264 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000265 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
266 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000268
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000269 setOperationAction(ISD::ROTL, MVT::i32, Legal);
270 setOperationAction(ISD::ROTL, MVT::i16, Legal);
271 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000272
Scott Michel8efdca42007-12-04 22:23:35 +0000273 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL, MVT::i8, Custom);
275 setOperationAction(ISD::SRL, MVT::i8, Custom);
276 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000277
Scott Michel4d07fb72008-12-30 23:28:25 +0000278 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL, MVT::i64, Legal);
280 setOperationAction(ISD::SRL, MVT::i64, Legal);
281 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000282
Scott Michel4ec722e2008-07-16 17:17:29 +0000283 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000284 setOperationAction(ISD::MUL, MVT::i8, Custom);
285 setOperationAction(ISD::MUL, MVT::i32, Legal);
286 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000287
Eli Friedman35be0012009-06-16 06:40:59 +0000288 // Expand double-width multiplication
289 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000290 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
291 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::MULHU, MVT::i8, Expand);
293 setOperationAction(ISD::MULHS, MVT::i8, Expand);
294 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
295 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::MULHU, MVT::i16, Expand);
297 setOperationAction(ISD::MULHS, MVT::i16, Expand);
298 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
299 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::MULHU, MVT::i32, Expand);
301 setOperationAction(ISD::MULHS, MVT::i32, Expand);
302 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
303 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::MULHU, MVT::i64, Expand);
305 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000306
Scott Michel67224b22008-06-02 22:18:03 +0000307 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ADD, MVT::i8, Custom);
309 setOperationAction(ISD::ADD, MVT::i64, Legal);
310 setOperationAction(ISD::SUB, MVT::i8, Custom);
311 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000312
Scott Michel8efdca42007-12-04 22:23:35 +0000313 // SPU does not have BSWAP. It does have i32 support CTLZ.
314 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
316 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000317
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000318 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
322 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000323
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000324 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
328 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000329
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000330 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
331 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
332 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
333 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
334 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000335
Scott Michel67224b22008-06-02 22:18:03 +0000336 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000337 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SELECT, MVT::i8, Legal);
339 setOperationAction(ISD::SELECT, MVT::i16, Legal);
340 setOperationAction(ISD::SELECT, MVT::i32, Legal);
341 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000342
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000343 setOperationAction(ISD::SETCC, MVT::i8, Legal);
344 setOperationAction(ISD::SETCC, MVT::i16, Legal);
345 setOperationAction(ISD::SETCC, MVT::i32, Legal);
346 setOperationAction(ISD::SETCC, MVT::i64, Legal);
347 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000348
Scott Michel06eabde2008-12-27 04:51:36 +0000349 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000350 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000351
Scott Michel58d95372009-08-25 22:37:34 +0000352 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000353 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
354
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
357 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
358 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000359 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
360 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
365 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
366 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000367
368 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000369 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000370
Scott Michelc899a122009-01-26 22:33:37 +0000371 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
378 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
379 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000380
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000381 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
384 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000385
386 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000388
Scott Michel4ec722e2008-07-16 17:17:29 +0000389 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000390 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000392 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000393 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000394
Scott Michelae5cbf52008-12-29 03:23:36 +0000395 setOperationAction(ISD::GlobalAddress, VT, Custom);
396 setOperationAction(ISD::ConstantPool, VT, Custom);
397 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000398 }
Scott Michel8efdca42007-12-04 22:23:35 +0000399
Scott Michel8efdca42007-12-04 22:23:35 +0000400 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000402
Scott Michel8efdca42007-12-04 22:23:35 +0000403 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000404 setOperationAction(ISD::VAARG , MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
406 setOperationAction(ISD::VAEND , MVT::Other, Expand);
407 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
408 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
409 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000411
412 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
414 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000415
Scott Michel8efdca42007-12-04 22:23:35 +0000416 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000417 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000418
419 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000420 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000421
422 // First set operation action for all vector types to expand. Then we
423 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000430
Scott Michel70741542009-01-06 23:10:38 +0000431 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000433
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000434 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
435 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
436 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000437
Duncan Sands92c43912008-06-06 12:08:01 +0000438 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000439 setOperationAction(ISD::ADD, VT, Legal);
440 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000441 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000442 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000443
pingbak2f387e82009-01-26 03:31:40 +0000444 setOperationAction(ISD::AND, VT, Legal);
445 setOperationAction(ISD::OR, VT, Legal);
446 setOperationAction(ISD::XOR, VT, Legal);
447 setOperationAction(ISD::LOAD, VT, Legal);
448 setOperationAction(ISD::SELECT, VT, Legal);
449 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000450
Scott Michel8efdca42007-12-04 22:23:35 +0000451 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000452 setOperationAction(ISD::SDIV, VT, Expand);
453 setOperationAction(ISD::SREM, VT, Expand);
454 setOperationAction(ISD::UDIV, VT, Expand);
455 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000456
457 // Custom lower build_vector, constant pool spills, insert and
458 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000459 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
460 setOperationAction(ISD::ConstantPool, VT, Custom);
461 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
462 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
463 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000465 }
466
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000467 setOperationAction(ISD::AND, MVT::v16i8, Custom);
468 setOperationAction(ISD::OR, MVT::v16i8, Custom);
469 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
470 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000471
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000473
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000474 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000475 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000476
Scott Michel8efdca42007-12-04 22:23:35 +0000477 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000478
Scott Michel8efdca42007-12-04 22:23:35 +0000479 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000480 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000481 setTargetDAGCombine(ISD::ZERO_EXTEND);
482 setTargetDAGCombine(ISD::SIGN_EXTEND);
483 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000484
Scott Michel8efdca42007-12-04 22:23:35 +0000485 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000486
Scott Michel2c261072008-12-09 03:37:19 +0000487 // Set pre-RA register scheduler default to BURR, which produces slightly
488 // better code than the default (could also be TDRR, but TargetLowering.h
489 // needs a mod to support that model):
490 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000491}
492
493const char *
494SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
495{
496 if (node_names.empty()) {
497 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
498 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
499 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
500 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000501 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000502 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000503 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
504 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
505 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000506 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000507 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000508 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000509 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000510 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
511 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000512 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
513 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000514 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
515 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
516 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000517 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000518 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000519 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
520 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
521 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000522 }
523
524 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
525
526 return ((i != node_names.end()) ? i->second : 0);
527}
528
Bill Wendling045f2632009-07-01 18:50:55 +0000529/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000530unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
531 return 3;
532}
533
Scott Michel06eabde2008-12-27 04:51:36 +0000534//===----------------------------------------------------------------------===//
535// Return the Cell SPU's SETCC result type
536//===----------------------------------------------------------------------===//
537
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000538MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000539 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000540 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
541 VT.getSimpleVT().SimpleTy :
542 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000543}
544
Scott Michel8efdca42007-12-04 22:23:35 +0000545//===----------------------------------------------------------------------===//
546// Calling convention code:
547//===----------------------------------------------------------------------===//
548
549#include "SPUGenCallingConv.inc"
550
551//===----------------------------------------------------------------------===//
552// LowerOperation implementation
553//===----------------------------------------------------------------------===//
554
555/// Custom lower loads for CellSPU
556/*!
557 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
558 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000559
560 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000561 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000562
563\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000564%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000565%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000566%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000567%4 f32 = vec2perfslot %3
568%5 f64 = fp_extend %4
569\endverbatim
570*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000571static SDValue
572LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000573 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000574 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
576 EVT InVT = LN->getMemoryVT();
577 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000578 ISD::LoadExtType ExtType = LN->getExtensionType();
579 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000580 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000581 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000582
Scott Michel8efdca42007-12-04 22:23:35 +0000583 switch (LN->getAddressingMode()) {
584 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000585 SDValue result;
586 SDValue basePtr = LN->getBasePtr();
587 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000588
Scott Michel06eabde2008-12-27 04:51:36 +0000589 if (alignment == 16) {
590 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000591
Scott Michel06eabde2008-12-27 04:51:36 +0000592 // Special cases for a known aligned load to simplify the base pointer
593 // and the rotation amount:
594 if (basePtr.getOpcode() == ISD::ADD
595 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
596 // Known offset into basePtr
597 int64_t offset = CN->getSExtValue();
598 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000599
Scott Michel06eabde2008-12-27 04:51:36 +0000600 if (rotamt < 0)
601 rotamt += 16;
602
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000603 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000604
605 // Simplify the base pointer for this case:
606 basePtr = basePtr.getOperand(0);
607 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000608 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000609 basePtr,
610 DAG.getConstant((offset & ~0xf), PtrVT));
611 }
612 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
613 || (basePtr.getOpcode() == SPUISD::IndirectAddr
614 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
615 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
616 // Plain aligned a-form address: rotate into preferred slot
617 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
618 int64_t rotamt = -vtm->prefslot_byte;
619 if (rotamt < 0)
620 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000621 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000622 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000623 // Offset the rotate amount by the basePtr and the preferred slot
624 // byte offset
625 int64_t rotamt = -vtm->prefslot_byte;
626 if (rotamt < 0)
627 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000628 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000629 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000630 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000631 }
Scott Michel06eabde2008-12-27 04:51:36 +0000632 } else {
633 // Unaligned load: must be more pessimistic about addressing modes:
634 if (basePtr.getOpcode() == ISD::ADD) {
635 MachineFunction &MF = DAG.getMachineFunction();
636 MachineRegisterInfo &RegInfo = MF.getRegInfo();
637 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
638 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000639
Scott Michel06eabde2008-12-27 04:51:36 +0000640 SDValue Op0 = basePtr.getOperand(0);
641 SDValue Op1 = basePtr.getOperand(1);
642
643 if (isa<ConstantSDNode>(Op1)) {
644 // Convert the (add <ptr>, <const>) to an indirect address contained
645 // in a register. Note that this is done because we need to avoid
646 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000647 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000648 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
649 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000650 } else {
651 // Convert the (add <arg1>, <arg2>) to an indirect address, which
652 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000653 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000654 }
655 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000656 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000657 basePtr,
658 DAG.getConstant(0, PtrVT));
659 }
660
661 // Offset the rotate amount by the basePtr and the preferred slot
662 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000663 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000664 basePtr,
665 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000666 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000667
Scott Michel06eabde2008-12-27 04:51:36 +0000668 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000669 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000670 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000671 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000672
673 // Update the chain
674 the_chain = result.getValue(1);
675
676 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000677 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000678 result.getValue(0), rotate);
679
Scott Michel6ccefab2008-12-04 03:02:42 +0000680 // Convert the loaded v16i8 vector to the appropriate vector type
681 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000682 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
683 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000684 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
685 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000686
Scott Michel6ccefab2008-12-04 03:02:42 +0000687 // Handle extending loads by extending the scalar result:
688 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000691 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000692 } else if (ExtType == ISD::EXTLOAD) {
693 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000694
Scott Michel6ccefab2008-12-04 03:02:42 +0000695 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000696 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000697
Dale Johannesenea996922009-02-04 20:06:27 +0000698 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000699 }
700
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000701 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000702 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000703 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000704 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000705 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000706
Dale Johannesenea996922009-02-04 20:06:27 +0000707 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000708 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000709 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000710 }
711 case ISD::PRE_INC:
712 case ISD::PRE_DEC:
713 case ISD::POST_INC:
714 case ISD::POST_DEC:
715 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000716 {
717 std::string msg;
718 raw_string_ostream Msg(msg);
719 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel8efdca42007-12-04 22:23:35 +0000720 "UNINDEXED\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000721 Msg << (unsigned) LN->getAddressingMode();
Chris Lattner8316f2d2010-04-07 22:58:41 +0000722 report_fatal_error(Msg.str());
Edwin Török4d9756a2009-07-08 20:53:28 +0000723 /*NOTREACHED*/
724 }
Scott Michel8efdca42007-12-04 22:23:35 +0000725 }
726
Dan Gohman8181bd12008-07-27 21:46:04 +0000727 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000728}
729
730/// Custom lower stores for CellSPU
731/*!
732 All CellSPU stores are aligned to 16-byte boundaries, so for elements
733 within a 16-byte block, we have to generate a shuffle to insert the
734 requested element into its place, then store the resulting block.
735 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000736static SDValue
737LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000738 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000739 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000740 EVT VT = Value.getValueType();
741 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
742 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000743 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000744 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000745
746 switch (SN->getAddressingMode()) {
747 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000748 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000749 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000750 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000751
Scott Michel06eabde2008-12-27 04:51:36 +0000752 SDValue alignLoadVec;
753 SDValue basePtr = SN->getBasePtr();
754 SDValue the_chain = SN->getChain();
755 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000756
Scott Michel06eabde2008-12-27 04:51:36 +0000757 if (alignment == 16) {
758 ConstantSDNode *CN;
759
760 // Special cases for a known aligned load to simplify the base pointer
761 // and insertion byte:
762 if (basePtr.getOpcode() == ISD::ADD
763 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
764 // Known offset into basePtr
765 int64_t offset = CN->getSExtValue();
766
767 // Simplify the base pointer for this case:
768 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000769 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & 0xf), PtrVT));
772
773 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000774 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000775 basePtr,
776 DAG.getConstant((offset & ~0xf), PtrVT));
777 }
778 } else {
779 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000780 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000781 basePtr,
782 DAG.getConstant(0, PtrVT));
783 }
784 } else {
785 // Unaligned load: must be more pessimistic about addressing modes:
786 if (basePtr.getOpcode() == ISD::ADD) {
787 MachineFunction &MF = DAG.getMachineFunction();
788 MachineRegisterInfo &RegInfo = MF.getRegInfo();
789 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
790 SDValue Flag;
791
792 SDValue Op0 = basePtr.getOperand(0);
793 SDValue Op1 = basePtr.getOperand(1);
794
795 if (isa<ConstantSDNode>(Op1)) {
796 // Convert the (add <ptr>, <const>) to an indirect address contained
797 // in a register. Note that this is done because we need to avoid
798 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000799 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000800 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
801 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000802 } else {
803 // Convert the (add <arg1>, <arg2>) to an indirect address, which
804 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000805 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000806 }
807 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000808 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000809 basePtr,
810 DAG.getConstant(0, PtrVT));
811 }
812
813 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000814 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000815 basePtr,
816 DAG.getConstant(0, PtrVT));
817 }
818
819 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000820 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000821 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000822 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000823
824 // Update the chain
825 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000826
Scott Micheldbac4cf2008-01-11 02:53:15 +0000827 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000828 SDValue theValue = SN->getValue();
829 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000830
831 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000832 && (theValue.getOpcode() == ISD::AssertZext
833 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000834 // Drill down and get the value for zero- and sign-extended
835 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000836 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000837 }
838
Scott Micheldbac4cf2008-01-11 02:53:15 +0000839 // If the base pointer is already a D-form address, then just create
840 // a new D-form address with a slot offset and the orignal base pointer.
841 // Otherwise generate a D-form address with the slot offset relative
842 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000843#if !defined(NDEBUG)
844 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000845 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000846 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000847 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000848 }
849#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000850
Scott Michelf65c8f02008-11-19 15:24:16 +0000851 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000852 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000853 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000854 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000855
Dale Johannesenea996922009-02-04 20:06:27 +0000856 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000857 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000858 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000859 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000860
Dale Johannesenea996922009-02-04 20:06:27 +0000861 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000862 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000863 LN->isVolatile(), LN->isNonTemporal(),
864 LN->getAlignment());
Scott Michel8efdca42007-12-04 22:23:35 +0000865
Scott Michel8c2746e2008-12-04 17:16:59 +0000866#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000867 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
868 const SDValue &currentRoot = DAG.getRoot();
869
870 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000871 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000872 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000873 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000874 DAG.setRoot(currentRoot);
875 }
876#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000877
Scott Michel8efdca42007-12-04 22:23:35 +0000878 return result;
879 /*UNREACHED*/
880 }
881 case ISD::PRE_INC:
882 case ISD::PRE_DEC:
883 case ISD::POST_INC:
884 case ISD::POST_DEC:
885 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000886 {
887 std::string msg;
888 raw_string_ostream Msg(msg);
889 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel8efdca42007-12-04 22:23:35 +0000890 "UNINDEXED\n";
Edwin Török4d9756a2009-07-08 20:53:28 +0000891 Msg << (unsigned) SN->getAddressingMode();
Chris Lattner8316f2d2010-04-07 22:58:41 +0000892 report_fatal_error(Msg.str());
Edwin Török4d9756a2009-07-08 20:53:28 +0000893 /*NOTREACHED*/
894 }
Scott Michel8efdca42007-12-04 22:23:35 +0000895 }
896
Dan Gohman8181bd12008-07-27 21:46:04 +0000897 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000898}
899
Scott Michel750b93f2009-01-15 04:41:47 +0000900//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000901static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000902LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000903 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000904 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
905 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
907 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000908 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000909 // FIXME there is no actual debug info here
910 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000911
912 if (TM.getRelocationModel() == Reloc::Static) {
913 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000914 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000915 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000916 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000917 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
918 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
919 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000920 }
921 }
922
Edwin Törökbd448e32009-07-14 16:55:14 +0000923 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000924 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000925 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000926}
927
Scott Michel750b93f2009-01-15 04:41:47 +0000928//! Alternate entry point for generating the address of a constant pool entry
929SDValue
930SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
931 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
932}
933
Dan Gohman8181bd12008-07-27 21:46:04 +0000934static SDValue
935LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000936 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000937 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
939 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000940 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000941 // FIXME there is no actual debug info here
942 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000943
944 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000945 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000946 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000947 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000948 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
949 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
950 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000951 }
Scott Michel8efdca42007-12-04 22:23:35 +0000952 }
953
Edwin Törökbd448e32009-07-14 16:55:14 +0000954 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000955 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000956 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000957}
958
Dan Gohman8181bd12008-07-27 21:46:04 +0000959static SDValue
960LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000961 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000962 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
963 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000964 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000965 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000966 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000967 // FIXME there is no actual debug info here
968 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000969
Scott Michel8efdca42007-12-04 22:23:35 +0000970 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000971 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000972 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000973 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000974 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
975 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
976 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000977 }
Scott Michel8efdca42007-12-04 22:23:35 +0000978 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000979 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Edwin Török4d9756a2009-07-08 20:53:28 +0000980 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000981 /*NOTREACHED*/
982 }
983
Dan Gohman8181bd12008-07-27 21:46:04 +0000984 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000985}
986
Nate Begeman78125042008-02-14 18:43:04 +0000987//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000988static SDValue
989LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000990 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000991 // FIXME there is no actual debug info here
992 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000993
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000994 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000995 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
996
997 assert((FP != 0) &&
998 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000999
Scott Michel11e88bb2007-12-19 20:15:47 +00001000 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001001 SDValue T = DAG.getConstant(dbits, MVT::i64);
1002 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +00001003 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001004 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +00001005 }
1006
Dan Gohman8181bd12008-07-27 21:46:04 +00001007 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001008}
1009
Dan Gohman9178de12009-08-05 01:29:28 +00001010SDValue
1011SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001012 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001013 const SmallVectorImpl<ISD::InputArg>
1014 &Ins,
1015 DebugLoc dl, SelectionDAG &DAG,
1016 SmallVectorImpl<SDValue> &InVals) {
1017
Scott Michel8efdca42007-12-04 22:23:35 +00001018 MachineFunction &MF = DAG.getMachineFunction();
1019 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001020 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00001021
1022 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1023 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001024
Scott Michel8efdca42007-12-04 22:23:35 +00001025 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1026 unsigned ArgRegIdx = 0;
1027 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001028
Owen Andersonac9de032009-08-10 22:56:29 +00001029 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001030
Scott Michel8efdca42007-12-04 22:23:35 +00001031 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001032 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001033 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001035 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001036
Scott Michela313fb02008-10-30 01:51:48 +00001037 if (ArgRegIdx < NumArgRegs) {
1038 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001039
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001040 switch (ObjectVT.getSimpleVT().SimpleTy) {
Scott Michela313fb02008-10-30 01:51:48 +00001041 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00001042 std::string msg;
1043 raw_string_ostream Msg(msg);
Dan Gohman9178de12009-08-05 01:29:28 +00001044 Msg << "LowerFormalArguments Unhandled argument type: "
Owen Andersonac9de032009-08-10 22:56:29 +00001045 << ObjectVT.getEVTString();
Chris Lattner8316f2d2010-04-07 22:58:41 +00001046 report_fatal_error(Msg.str());
Scott Michela313fb02008-10-30 01:51:48 +00001047 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001048 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R8CRegClass;
1050 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001051 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001052 ArgRegClass = &SPU::R16CRegClass;
1053 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001054 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32CRegClass;
1056 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001057 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64CRegClass;
1059 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001060 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001061 ArgRegClass = &SPU::GPRCRegClass;
1062 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001063 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001064 ArgRegClass = &SPU::R32FPRegClass;
1065 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001066 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001067 ArgRegClass = &SPU::R64FPRegClass;
1068 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001069 case MVT::v2f64:
1070 case MVT::v4f32:
1071 case MVT::v2i64:
1072 case MVT::v4i32:
1073 case MVT::v8i16:
1074 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001075 ArgRegClass = &SPU::VECREGRegClass;
1076 break;
Scott Michela313fb02008-10-30 01:51:48 +00001077 }
1078
1079 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1080 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001082 ++ArgRegIdx;
1083 } else {
1084 // We need to load the argument to a virtual register if we determined
1085 // above that we ran out of physical registers of the appropriate type
1086 // or we're forced to do vararg
David Greene6424ab92009-11-12 20:49:22 +00001087 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true, false);
Dan Gohman8181bd12008-07-27 21:46:04 +00001088 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneeb54d342010-02-15 16:55:58 +00001089 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001090 ArgOffset += StackSlotSize;
1091 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001092
Dan Gohman9178de12009-08-05 01:29:28 +00001093 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001094 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001095 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001096 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001097
Scott Michela313fb02008-10-30 01:51:48 +00001098 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001099 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001100 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1101 // We will spill (79-3)+1 registers to the stack
1102 SmallVector<SDValue, 79-3+1> MemOps;
1103
1104 // Create the frame slot
1105
Scott Michel8efdca42007-12-04 22:23:35 +00001106 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
David Greene6424ab92009-11-12 20:49:22 +00001107 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset,
1108 true, false);
Scott Michela313fb02008-10-30 01:51:48 +00001109 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner0d5543c2010-03-29 17:38:47 +00001110 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1111 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greeneeb54d342010-02-15 16:55:58 +00001112 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1113 false, false, 0);
Dan Gohman9178de12009-08-05 01:29:28 +00001114 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001115 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001116
1117 // Increment address by stack slot size for the next stored argument
1118 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001119 }
1120 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001121 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001122 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001123 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001124
Dan Gohman9178de12009-08-05 01:29:28 +00001125 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001126}
1127
1128/// isLSAAddress - Return the immediate to use if the specified
1129/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001130static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001131 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001132 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001133
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001134 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001135 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1136 (Addr << 14 >> 14) != Addr)
1137 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001138
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001139 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001140}
1141
Dan Gohman9178de12009-08-05 01:29:28 +00001142SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001143SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001144 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001145 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001146 const SmallVectorImpl<ISD::OutputArg> &Outs,
1147 const SmallVectorImpl<ISD::InputArg> &Ins,
1148 DebugLoc dl, SelectionDAG &DAG,
1149 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001150 // CellSPU target does not yet support tail call optimization.
1151 isTailCall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001152
1153 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1154 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001155 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1156 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1157 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1158
1159 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001160 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001161
Scott Michel8efdca42007-12-04 22:23:35 +00001162 // Set up a copy of the stack pointer for use loading and storing any
1163 // arguments that may not fit in the registers available for argument
1164 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001165 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001166
Scott Michel8efdca42007-12-04 22:23:35 +00001167 // Figure out which arguments are going to go in registers, and which in
1168 // memory.
1169 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1170 unsigned ArgRegIdx = 0;
1171
1172 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001173 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001174 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001175 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001176
1177 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman9178de12009-08-05 01:29:28 +00001178 SDValue Arg = Outs[i].Val;
Scott Michel4ec722e2008-07-16 17:17:29 +00001179
Scott Michel8efdca42007-12-04 22:23:35 +00001180 // PtrOff will be used to store the current argument to the stack if a
1181 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001182 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001183 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001184
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001185 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001186 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001187 case MVT::i8:
1188 case MVT::i16:
1189 case MVT::i32:
1190 case MVT::i64:
1191 case MVT::i128:
Scott Michel8efdca42007-12-04 22:23:35 +00001192 if (ArgRegIdx != NumArgRegs) {
1193 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1194 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001195 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1196 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001197 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001198 }
1199 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001200 case MVT::f32:
1201 case MVT::f64:
Scott Michel8efdca42007-12-04 22:23:35 +00001202 if (ArgRegIdx != NumArgRegs) {
1203 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1204 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001205 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1206 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001207 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001208 }
1209 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001210 case MVT::v2i64:
1211 case MVT::v2f64:
1212 case MVT::v4f32:
1213 case MVT::v4i32:
1214 case MVT::v8i16:
1215 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001216 if (ArgRegIdx != NumArgRegs) {
1217 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1218 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001219 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1220 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001221 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001222 }
1223 break;
1224 }
1225 }
1226
Bill Wendling274b4172009-12-28 01:31:11 +00001227 // Accumulate how many bytes are to be pushed on the stack, including the
1228 // linkage area, and parameter passing area. According to the SPU ABI,
1229 // we minimally need space for [LR] and [SP].
1230 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1231
1232 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001233 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1234 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001235
1236 if (!MemOpChains.empty()) {
1237 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001238 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001239 &MemOpChains[0], MemOpChains.size());
1240 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001241
Scott Michel8efdca42007-12-04 22:23:35 +00001242 // Build a sequence of copy-to-reg nodes chained together with token chain
1243 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001244 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001245 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001246 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001247 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001248 InFlag = Chain.getValue(1);
1249 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001250
Dan Gohman8181bd12008-07-27 21:46:04 +00001251 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001252 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001253
Bill Wendlingfef06052008-09-16 21:48:12 +00001254 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1255 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1256 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001257 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001258 GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001259 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001260 SDValue Zero = DAG.getConstant(0, PtrVT);
1261 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001262
Scott Micheldbac4cf2008-01-11 02:53:15 +00001263 if (!ST->usingLargeMem()) {
1264 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1265 // style calls, otherwise, external symbols are BRASL calls. This assumes
1266 // that declared/defined symbols are in the same compilation unit and can
1267 // be reached through PC-relative jumps.
1268 //
1269 // NOTE:
1270 // This may be an unsafe assumption for JIT and really large compilation
1271 // units.
1272 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001273 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001274 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001275 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001276 }
Scott Michel8efdca42007-12-04 22:23:35 +00001277 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001278 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1279 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001280 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001281 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001282 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001283 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001284 SDValue Zero = DAG.getConstant(0, PtrVT);
1285 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1286 Callee.getValueType());
1287
1288 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001289 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001290 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001291 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001292 }
1293 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001294 // If this is an absolute destination address that appears to be a legal
1295 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001296 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001297 }
Scott Michel8efdca42007-12-04 22:23:35 +00001298
1299 Ops.push_back(Chain);
1300 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001301
Scott Michel8efdca42007-12-04 22:23:35 +00001302 // Add argument registers to the end of the list so that they are known live
1303 // into the call.
1304 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001305 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001306 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001307
Gabor Greif1c80d112008-08-28 21:40:38 +00001308 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001309 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001310 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001311 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001312 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001313 InFlag = Chain.getValue(1);
1314
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001315 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1316 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001317 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001318 InFlag = Chain.getValue(1);
1319
Dan Gohman9178de12009-08-05 01:29:28 +00001320 // If the function returns void, just return the chain.
1321 if (Ins.empty())
1322 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001323
Scott Michel8efdca42007-12-04 22:23:35 +00001324 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001325 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001326 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001327 case MVT::Other: break;
1328 case MVT::i32:
1329 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001330 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001331 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001332 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001333 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001334 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001335 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001336 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001337 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001338 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001339 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001340 }
Scott Michel8efdca42007-12-04 22:23:35 +00001341 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001342 case MVT::i64:
1343 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesenea996922009-02-04 20:06:27 +00001344 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001345 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001346 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001347 case MVT::i128:
1348 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesenea996922009-02-04 20:06:27 +00001349 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001350 InVals.push_back(Chain.getValue(0));
Scott Michel2ef773a2009-01-06 03:36:14 +00001351 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001352 case MVT::f32:
1353 case MVT::f64:
Dan Gohman9178de12009-08-05 01:29:28 +00001354 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001355 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001356 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001357 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001358 case MVT::v2f64:
1359 case MVT::v2i64:
1360 case MVT::v4f32:
1361 case MVT::v4i32:
1362 case MVT::v8i16:
1363 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001364 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001365 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001366 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001367 break;
1368 }
Duncan Sands698842f2008-07-02 17:40:58 +00001369
Dan Gohman9178de12009-08-05 01:29:28 +00001370 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001371}
1372
Dan Gohman9178de12009-08-05 01:29:28 +00001373SDValue
1374SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001375 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001376 const SmallVectorImpl<ISD::OutputArg> &Outs,
1377 DebugLoc dl, SelectionDAG &DAG) {
1378
Scott Michel8efdca42007-12-04 22:23:35 +00001379 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001380 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1381 RVLocs, *DAG.getContext());
1382 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001383
Scott Michel8efdca42007-12-04 22:23:35 +00001384 // If this is the first return lowered for this function, add the regs to the
1385 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001386 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001387 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001388 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001389 }
1390
Dan Gohman8181bd12008-07-27 21:46:04 +00001391 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001392
Scott Michel8efdca42007-12-04 22:23:35 +00001393 // Copy the result values into the output registers.
1394 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1395 CCValAssign &VA = RVLocs[i];
1396 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001397 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman9178de12009-08-05 01:29:28 +00001398 Outs[i].Val, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001399 Flag = Chain.getValue(1);
1400 }
1401
Gabor Greif1c80d112008-08-28 21:40:38 +00001402 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001403 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001404 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001405 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001406}
1407
1408
1409//===----------------------------------------------------------------------===//
1410// Vector related lowering:
1411//===----------------------------------------------------------------------===//
1412
1413static ConstantSDNode *
1414getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001415 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001416
Scott Michel8efdca42007-12-04 22:23:35 +00001417 // Check to see if this buildvec has a single non-undef value in its elements.
1418 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1419 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001420 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001421 OpVal = N->getOperand(i);
1422 else if (OpVal != N->getOperand(i))
1423 return 0;
1424 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001425
Gabor Greif1c80d112008-08-28 21:40:38 +00001426 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001427 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001428 return CN;
1429 }
1430 }
1431
Scott Michel0d5eae02009-03-17 01:15:45 +00001432 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001433}
1434
1435/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1436/// and the value fits into an unsigned 18-bit constant, and if so, return the
1437/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001438SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001439 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001440 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001441 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001442 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001443 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001444 uint32_t upper = uint32_t(UValue >> 32);
1445 uint32_t lower = uint32_t(UValue);
1446 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001447 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001448 Value = Value >> 32;
1449 }
Scott Michel8efdca42007-12-04 22:23:35 +00001450 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001451 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001452 }
1453
Dan Gohman8181bd12008-07-27 21:46:04 +00001454 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001455}
1456
1457/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1458/// and the value fits into a signed 16-bit constant, and if so, return the
1459/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001460SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001461 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001462 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001463 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001464 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001465 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001466 uint32_t upper = uint32_t(UValue >> 32);
1467 uint32_t lower = uint32_t(UValue);
1468 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001469 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001470 Value = Value >> 32;
1471 }
Scott Michel6baba072008-03-05 23:02:02 +00001472 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001473 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001474 }
1475 }
1476
Dan Gohman8181bd12008-07-27 21:46:04 +00001477 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001478}
1479
1480/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1481/// and the value fits into a signed 10-bit constant, and if so, return the
1482/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001483SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001484 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001485 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001486 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001487 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001488 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001489 uint32_t upper = uint32_t(UValue >> 32);
1490 uint32_t lower = uint32_t(UValue);
1491 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001492 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001493 Value = Value >> 32;
1494 }
Benjamin Kramer851fe722010-03-29 19:07:58 +00001495 if (isInt<10>(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001496 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001497 }
1498
Dan Gohman8181bd12008-07-27 21:46:04 +00001499 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001500}
1501
1502/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1503/// and the value fits into a signed 8-bit constant, and if so, return the
1504/// constant.
1505///
1506/// @note: The incoming vector is v16i8 because that's the only way we can load
1507/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1508/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001509SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001510 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001511 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001512 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001513 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001514 && Value <= 0xffff /* truncated from uint64_t */
1515 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001516 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001517 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001518 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001519 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001520 }
1521
Dan Gohman8181bd12008-07-27 21:46:04 +00001522 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001523}
1524
1525/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1526/// and the value fits into a signed 16-bit constant, and if so, return the
1527/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001528SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001529 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001530 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001531 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001532 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001533 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001534 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001535 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001536 }
1537
Dan Gohman8181bd12008-07-27 21:46:04 +00001538 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001539}
1540
1541/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001542SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001543 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001544 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001545 }
1546
Dan Gohman8181bd12008-07-27 21:46:04 +00001547 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001548}
1549
1550/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001551SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001552 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001553 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001554 }
1555
Dan Gohman8181bd12008-07-27 21:46:04 +00001556 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001557}
1558
Scott Michel8c67fa42009-01-21 04:58:48 +00001559//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001560static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001561LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001562 EVT VT = Op.getValueType();
1563 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001564 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001565 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1566 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1567 unsigned minSplatBits = EltVT.getSizeInBits();
1568
1569 if (minSplatBits < 16)
1570 minSplatBits = 16;
1571
1572 APInt APSplatBits, APSplatUndef;
1573 unsigned SplatBitSize;
1574 bool HasAnyUndefs;
1575
1576 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1577 HasAnyUndefs, minSplatBits)
1578 || minSplatBits < SplatBitSize)
1579 return SDValue(); // Wasn't a constant vector or splat exceeded min
1580
1581 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001582
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001583 switch (VT.getSimpleVT().SimpleTy) {
Edwin Török4d9756a2009-07-08 20:53:28 +00001584 default: {
1585 std::string msg;
1586 raw_string_ostream Msg(msg);
1587 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
Owen Andersonac9de032009-08-10 22:56:29 +00001588 << VT.getEVTString();
Chris Lattner8316f2d2010-04-07 22:58:41 +00001589 report_fatal_error(Msg.str());
Scott Michel8c67fa42009-01-21 04:58:48 +00001590 /*NOTREACHED*/
Edwin Török4d9756a2009-07-08 20:53:28 +00001591 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001592 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001593 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001594 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001595 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001596 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001597 SDValue T = DAG.getConstant(Value32, MVT::i32);
1598 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1599 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001600 break;
1601 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001602 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001603 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001604 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001605 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001606 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001607 SDValue T = DAG.getConstant(f64val, MVT::i64);
1608 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1609 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001610 break;
1611 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001612 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001613 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001614 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1615 SmallVector<SDValue, 8> Ops;
1616
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001617 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001618 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001619 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001620 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001621 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001622 unsigned short Value16 = SplatBits;
1623 SDValue T = DAG.getConstant(Value16, EltVT);
1624 SmallVector<SDValue, 8> Ops;
1625
1626 Ops.assign(8, T);
1627 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001628 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001629 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001630 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001631 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001632 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001633 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001634 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001635 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001636 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001637 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001638 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001639 }
1640 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001641
Dan Gohman8181bd12008-07-27 21:46:04 +00001642 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001643}
1644
Scott Michel0d5eae02009-03-17 01:15:45 +00001645/*!
1646 */
pingbak2f387e82009-01-26 03:31:40 +00001647SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001648SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001649 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001650 uint32_t upper = uint32_t(SplatVal >> 32);
1651 uint32_t lower = uint32_t(SplatVal);
1652
1653 if (upper == lower) {
1654 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001655 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001656 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001657 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001658 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001659 } else {
pingbak2f387e82009-01-26 03:31:40 +00001660 bool upper_special, lower_special;
1661
1662 // NOTE: This code creates common-case shuffle masks that can be easily
1663 // detected as common expressions. It is not attempting to create highly
1664 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1665
1666 // Detect if the upper or lower half is a special shuffle mask pattern:
1667 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1668 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1669
Scott Michel0d5eae02009-03-17 01:15:45 +00001670 // Both upper and lower are special, lower to a constant pool load:
1671 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001672 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1673 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001674 SplatValCN, SplatValCN);
1675 }
1676
1677 SDValue LO32;
1678 SDValue HI32;
1679 SmallVector<SDValue, 16> ShufBytes;
1680 SDValue Result;
1681
pingbak2f387e82009-01-26 03:31:40 +00001682 // Create lower vector if not a special pattern
1683 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001684 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001685 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001686 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001687 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001688 }
1689
1690 // Create upper vector if not a special pattern
1691 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001692 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001693 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001694 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001695 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001696 }
1697
1698 // If either upper or lower are special, then the two input operands are
1699 // the same (basically, one of them is a "don't care")
1700 if (lower_special)
1701 LO32 = HI32;
1702 if (upper_special)
1703 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001704
1705 for (int i = 0; i < 4; ++i) {
1706 uint64_t val = 0;
1707 for (int j = 0; j < 4; ++j) {
1708 SDValue V;
1709 bool process_upper, process_lower;
1710 val <<= 8;
1711 process_upper = (upper_special && (i & 1) == 0);
1712 process_lower = (lower_special && (i & 1) == 1);
1713
1714 if (process_upper || process_lower) {
1715 if ((process_upper && upper == 0)
1716 || (process_lower && lower == 0))
1717 val |= 0x80;
1718 else if ((process_upper && upper == 0xffffffff)
1719 || (process_lower && lower == 0xffffffff))
1720 val |= 0xc0;
1721 else if ((process_upper && upper == 0x80000000)
1722 || (process_lower && lower == 0x80000000))
1723 val |= (j == 0 ? 0xe0 : 0x80);
1724 } else
1725 val |= i * 4 + j + ((i & 1) * 16);
1726 }
1727
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001728 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001729 }
1730
Dale Johannesen913ba762009-02-06 01:31:28 +00001731 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001732 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001733 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001734 }
1735}
1736
Scott Michel8efdca42007-12-04 22:23:35 +00001737/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1738/// which the Cell can operate. The code inspects V3 to ascertain whether the
1739/// permutation vector, V3, is monotonically increasing with one "exception"
1740/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001741/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001742/// In either case, the net result is going to eventually invoke SHUFB to
1743/// permute/shuffle the bytes from V1 and V2.
1744/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001745/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001746/// control word for byte/halfword/word insertion. This takes care of a single
1747/// element move from V2 into V1.
1748/// \note
1749/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001750static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001751 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001752 SDValue V1 = Op.getOperand(0);
1753 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001754 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001755
Scott Michel8efdca42007-12-04 22:23:35 +00001756 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001757
Scott Michel8efdca42007-12-04 22:23:35 +00001758 // If we have a single element being moved from V1 to V2, this can be handled
1759 // using the C*[DX] compute mask instructions, but the vector elements have
1760 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001761 EVT VecVT = V1.getValueType();
1762 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001763 unsigned EltsFromV2 = 0;
1764 unsigned V2Elt = 0;
1765 unsigned V2EltIdx0 = 0;
1766 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001767 unsigned MaxElts = VecVT.getVectorNumElements();
1768 unsigned PrevElt = 0;
1769 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001770 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001771 bool rotate = true;
1772
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001773 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001774 V2EltIdx0 = 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001775 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001776 V2EltIdx0 = 8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001777 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001778 V2EltIdx0 = 4;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001779 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001780 V2EltIdx0 = 2;
1781 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001782 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001783
Nate Begeman543d2142009-04-27 18:41:29 +00001784 for (unsigned i = 0; i != MaxElts; ++i) {
1785 if (SVN->getMaskElt(i) < 0)
1786 continue;
1787
1788 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001789
Nate Begeman543d2142009-04-27 18:41:29 +00001790 if (monotonic) {
1791 if (SrcElt >= V2EltIdx0) {
1792 if (1 >= (++EltsFromV2)) {
1793 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001794 }
Nate Begeman543d2142009-04-27 18:41:29 +00001795 } else if (CurrElt != SrcElt) {
1796 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001797 }
1798
Nate Begeman543d2142009-04-27 18:41:29 +00001799 ++CurrElt;
1800 }
1801
1802 if (rotate) {
1803 if (PrevElt > 0 && SrcElt < MaxElts) {
1804 if ((PrevElt == SrcElt - 1)
1805 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001806 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001807 if (SrcElt == 0)
1808 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001809 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001810 rotate = false;
1811 }
Nate Begeman543d2142009-04-27 18:41:29 +00001812 } else if (PrevElt == 0) {
1813 // First time through, need to keep track of previous element
1814 PrevElt = SrcElt;
1815 } else {
1816 // This isn't a rotation, takes elements from vector 2
1817 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001818 }
Scott Michel8efdca42007-12-04 22:23:35 +00001819 }
Scott Michel8efdca42007-12-04 22:23:35 +00001820 }
1821
1822 if (EltsFromV2 == 1 && monotonic) {
1823 // Compute mask and shuffle
1824 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00001825 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1826 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Owen Andersonac9de032009-08-10 22:56:29 +00001827 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel8efdca42007-12-04 22:23:35 +00001828 // Initialize temporary register to 0
Dan Gohman8181bd12008-07-27 21:46:04 +00001829 SDValue InitTempReg =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001830 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel56a125e2008-11-22 23:50:42 +00001831 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman8181bd12008-07-27 21:46:04 +00001832 SDValue ShufMaskOp =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001833 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
1834 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001835 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +00001836 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001837 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001838 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001839 } else if (rotate) {
1840 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001841
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001842 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001843 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001844 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001845 // Convert the SHUFFLE_VECTOR mask's input element units to the
1846 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001847 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001848
Dan Gohman8181bd12008-07-27 21:46:04 +00001849 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001850 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1851 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001852
Nate Begeman543d2142009-04-27 18:41:29 +00001853 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001854 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001855 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001856
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001857 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001858 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001859 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001860 }
1861}
1862
Dan Gohman8181bd12008-07-27 21:46:04 +00001863static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1864 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001865 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001866
Gabor Greif1c80d112008-08-28 21:40:38 +00001867 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001868 // For a constant, build the appropriate constant vector, which will
1869 // eventually simplify to a vector register load.
1870
Gabor Greif1c80d112008-08-28 21:40:38 +00001871 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001872 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001873 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001874 size_t n_copies;
1875
1876 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001877 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001878 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001879 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001880 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1881 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1882 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1883 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1884 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1885 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001886 }
1887
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001888 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001889 for (size_t j = 0; j < n_copies; ++j)
1890 ConstVecValues.push_back(CValue);
1891
Evan Cheng907a2d22009-02-25 22:49:59 +00001892 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1893 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001894 } else {
1895 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001896 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001897 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001898 case MVT::i8:
1899 case MVT::i16:
1900 case MVT::i32:
1901 case MVT::i64:
1902 case MVT::f32:
1903 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001904 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001905 }
1906 }
1907
Dan Gohman8181bd12008-07-27 21:46:04 +00001908 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001909}
1910
Dan Gohman8181bd12008-07-27 21:46:04 +00001911static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001912 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001913 SDValue N = Op.getOperand(0);
1914 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001915 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001916 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001917
Scott Michel56a125e2008-11-22 23:50:42 +00001918 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1919 // Constant argument:
1920 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001921
Scott Michel56a125e2008-11-22 23:50:42 +00001922 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001923 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001924 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001925 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001926 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001927 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001928 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001929 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001930 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001931
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001932 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001933 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001934 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001935 }
Scott Michel8efdca42007-12-04 22:23:35 +00001936
Scott Michel56a125e2008-11-22 23:50:42 +00001937 // Need to generate shuffle mask and extract:
1938 int prefslot_begin = -1, prefslot_end = -1;
1939 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1940
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001941 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001942 default:
1943 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001944 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001945 prefslot_begin = prefslot_end = 3;
1946 break;
1947 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001948 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001949 prefslot_begin = 2; prefslot_end = 3;
1950 break;
1951 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001952 case MVT::i32:
1953 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001954 prefslot_begin = 0; prefslot_end = 3;
1955 break;
1956 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001957 case MVT::i64:
1958 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001959 prefslot_begin = 0; prefslot_end = 7;
1960 break;
1961 }
1962 }
1963
1964 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1965 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1966
Scott Michel73ab8172009-08-24 21:53:27 +00001967 unsigned int ShufBytes[16] = {
1968 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1969 };
Scott Michel56a125e2008-11-22 23:50:42 +00001970 for (int i = 0; i < 16; ++i) {
1971 // zero fill uppper part of preferred slot, don't care about the
1972 // other slots:
1973 unsigned int mask_val;
1974 if (i <= prefslot_end) {
1975 mask_val =
1976 ((i < prefslot_begin)
1977 ? 0x80
1978 : elt_byte + (i - prefslot_begin));
1979
1980 ShufBytes[i] = mask_val;
1981 } else
1982 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1983 }
1984
1985 SDValue ShufMask[4];
1986 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001987 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001988 unsigned int bits = ((ShufBytes[bidx] << 24) |
1989 (ShufBytes[bidx+1] << 16) |
1990 (ShufBytes[bidx+2] << 8) |
1991 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001992 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001993 }
1994
Scott Michel0d5eae02009-03-17 01:15:45 +00001995 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001996 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001997 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001998
Dale Johannesen913ba762009-02-06 01:31:28 +00001999 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2000 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00002001 N, N, ShufMaskVec));
2002 } else {
2003 // Variable index: Rotate the requested element into slot 0, then replicate
2004 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00002005 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002006 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00002007 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Edwin Török4d9756a2009-07-08 20:53:28 +00002008 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00002009 }
2010
2011 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002012 if (Elt.getValueType() != MVT::i32)
2013 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00002014
2015 // Scale the index to a bit/byte shift quantity
2016 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00002017 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2018 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00002019 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00002020
Scott Michelc630c412008-11-24 17:11:17 +00002021 if (scaleShift > 0) {
2022 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002023 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2024 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00002025 }
2026
Dale Johannesen913ba762009-02-06 01:31:28 +00002027 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00002028
2029 // Replicate the bytes starting at byte 0 across the entire vector (for
2030 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00002031 SDValue replicate;
2032
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002033 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002034 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002035 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Edwin Török4d9756a2009-07-08 20:53:28 +00002036 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002037 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002038 case MVT::i8: {
2039 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2040 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002041 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002042 break;
2043 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002044 case MVT::i16: {
2045 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2046 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002047 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002048 break;
2049 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002050 case MVT::i32:
2051 case MVT::f32: {
2052 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2053 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002054 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002055 break;
2056 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002057 case MVT::i64:
2058 case MVT::f64: {
2059 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2060 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2061 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002062 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002063 break;
2064 }
2065 }
2066
Dale Johannesen913ba762009-02-06 01:31:28 +00002067 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2068 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002069 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002070 }
2071
Scott Michel56a125e2008-11-22 23:50:42 +00002072 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002073}
2074
Dan Gohman8181bd12008-07-27 21:46:04 +00002075static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2076 SDValue VecOp = Op.getOperand(0);
2077 SDValue ValOp = Op.getOperand(1);
2078 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002079 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002080 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002081
2082 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2083 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2084
Owen Andersonac9de032009-08-10 22:56:29 +00002085 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002086 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002087 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002088 DAG.getRegister(SPU::R1, PtrVT),
2089 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002090 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002091
Dan Gohman8181bd12008-07-27 21:46:04 +00002092 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002093 DAG.getNode(SPUISD::SHUFB, dl, VT,
2094 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002095 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002096 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002097
2098 return result;
2099}
2100
Scott Michel06eabde2008-12-27 04:51:36 +00002101static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2102 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002103{
Dan Gohman8181bd12008-07-27 21:46:04 +00002104 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002105 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002106 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002107
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002108 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002109 switch (Opc) {
2110 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002111 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002112 /*NOTREACHED*/
2113 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002114 case ISD::ADD: {
2115 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2116 // the result:
2117 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002118 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2119 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2120 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2121 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002122
2123 }
2124
Scott Michel8efdca42007-12-04 22:23:35 +00002125 case ISD::SUB: {
2126 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2127 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002128 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002129 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2130 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2131 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2132 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002133 }
Scott Michel8efdca42007-12-04 22:23:35 +00002134 case ISD::ROTR:
2135 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002136 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002137 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002138
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002139 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002140 if (!N1VT.bitsEq(ShiftVT)) {
2141 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2142 ? ISD::ZERO_EXTEND
2143 : ISD::TRUNCATE;
2144 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2145 }
2146
2147 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002148 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002149 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2150 DAG.getNode(ISD::SHL, dl, MVT::i16,
2151 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002152
2153 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002154 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2155 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002156 }
2157 case ISD::SRL:
2158 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002159 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002160 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002161
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002162 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002163 if (!N1VT.bitsEq(ShiftVT)) {
2164 unsigned N1Opc = ISD::ZERO_EXTEND;
2165
2166 if (N1.getValueType().bitsGT(ShiftVT))
2167 N1Opc = ISD::TRUNCATE;
2168
2169 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2170 }
2171
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002172 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2173 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002174 }
2175 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002176 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002177 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002178
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002179 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002180 if (!N1VT.bitsEq(ShiftVT)) {
2181 unsigned N1Opc = ISD::SIGN_EXTEND;
2182
2183 if (N1VT.bitsGT(ShiftVT))
2184 N1Opc = ISD::TRUNCATE;
2185 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2186 }
2187
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002188 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2189 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002190 }
2191 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002192 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002193
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002194 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2195 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2196 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2197 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002198 break;
2199 }
2200 }
2201
Dan Gohman8181bd12008-07-27 21:46:04 +00002202 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002203}
2204
2205//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002206static SDValue
2207LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2208 SDValue ConstVec;
2209 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002210 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002211 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002212
2213 ConstVec = Op.getOperand(0);
2214 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002215 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2216 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002217 ConstVec = ConstVec.getOperand(0);
2218 } else {
2219 ConstVec = Op.getOperand(1);
2220 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002221 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002222 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002223 }
2224 }
2225 }
2226
Gabor Greif1c80d112008-08-28 21:40:38 +00002227 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002228 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2229 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002230
Scott Michel0d5eae02009-03-17 01:15:45 +00002231 APInt APSplatBits, APSplatUndef;
2232 unsigned SplatBitSize;
2233 bool HasAnyUndefs;
2234 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2235
2236 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2237 HasAnyUndefs, minSplatBits)
2238 && minSplatBits <= SplatBitSize) {
2239 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002240 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002241
Scott Michel0d5eae02009-03-17 01:15:45 +00002242 SmallVector<SDValue, 16> tcVec;
2243 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002244 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002245 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002246 }
2247 }
Scott Michelc899a122009-01-26 22:33:37 +00002248
Nate Begeman7569e762008-07-29 19:07:27 +00002249 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2250 // lowered. Return the operation, rather than a null SDValue.
2251 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002252}
2253
Scott Michel8efdca42007-12-04 22:23:35 +00002254//! Custom lowering for CTPOP (count population)
2255/*!
2256 Custom lowering code that counts the number ones in the input
2257 operand. SPU has such an instruction, but it counts the number of
2258 ones per byte, which then have to be accumulated.
2259*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002260static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002261 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002262 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2263 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002264 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002265
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002266 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002267 default:
2268 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002269 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002270 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002271 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002272
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002273 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2274 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002275
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002276 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002277 }
2278
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002279 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002280 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002281 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002282
Chris Lattner1b989192007-12-31 04:13:23 +00002283 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002284
Dan Gohman8181bd12008-07-27 21:46:04 +00002285 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002286 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2287 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2288 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002289
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002290 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2291 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002292
2293 // CNTB_result becomes the chain to which all of the virtual registers
2294 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002295 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002296 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002297
Dan Gohman8181bd12008-07-27 21:46:04 +00002298 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002299 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002300
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002301 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002302
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002303 return DAG.getNode(ISD::AND, dl, MVT::i16,
2304 DAG.getNode(ISD::ADD, dl, MVT::i16,
2305 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002306 Tmp1, Shift1),
2307 Tmp1),
2308 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002309 }
2310
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002311 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002312 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002313 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002314
Chris Lattner1b989192007-12-31 04:13:23 +00002315 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2316 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002317
Dan Gohman8181bd12008-07-27 21:46:04 +00002318 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002319 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2320 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2321 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2322 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002323
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002324 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2325 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002326
2327 // CNTB_result becomes the chain to which all of the virtual registers
2328 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002329 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002330 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002331
Dan Gohman8181bd12008-07-27 21:46:04 +00002332 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002333 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002334
Dan Gohman8181bd12008-07-27 21:46:04 +00002335 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002336 DAG.getNode(ISD::SRL, dl, MVT::i32,
2337 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002338 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002339
Dan Gohman8181bd12008-07-27 21:46:04 +00002340 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002341 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2342 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002343
Dan Gohman8181bd12008-07-27 21:46:04 +00002344 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002345 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002346
Dan Gohman8181bd12008-07-27 21:46:04 +00002347 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002348 DAG.getNode(ISD::SRL, dl, MVT::i32,
2349 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002350 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002351 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002352 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2353 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002354
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002355 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002356 }
2357
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002358 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002359 break;
2360 }
2361
Dan Gohman8181bd12008-07-27 21:46:04 +00002362 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002363}
2364
pingbak2f387e82009-01-26 03:31:40 +00002365//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002366/*!
pingbak2f387e82009-01-26 03:31:40 +00002367 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2368 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002369 */
pingbak2f387e82009-01-26 03:31:40 +00002370static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2371 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002372 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002373 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002374 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002375
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002376 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2377 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002378 // Convert f32 / f64 to i32 / i64 via libcall.
2379 RTLIB::Libcall LC =
2380 (Op.getOpcode() == ISD::FP_TO_SINT)
2381 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2382 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2383 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2384 SDValue Dummy;
2385 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2386 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002387
Eli Friedman9d77ac32009-05-27 00:47:34 +00002388 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002389}
Scott Michel8c67fa42009-01-21 04:58:48 +00002390
pingbak2f387e82009-01-26 03:31:40 +00002391//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2392/*!
2393 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2394 All conversions from i64 are expanded to a libcall.
2395 */
2396static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2397 SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002398 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002399 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002400 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002401
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002402 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2403 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002404 // Convert i32, i64 to f64 via libcall:
2405 RTLIB::Libcall LC =
2406 (Op.getOpcode() == ISD::SINT_TO_FP)
2407 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2408 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2409 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2410 SDValue Dummy;
2411 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2412 }
2413
Eli Friedman9d77ac32009-05-27 00:47:34 +00002414 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002415}
2416
2417//! Lower ISD::SETCC
2418/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002419 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002420 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002421static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2422 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002423 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002424 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002425 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2426
Scott Michel8c67fa42009-01-21 04:58:48 +00002427 SDValue lhs = Op.getOperand(0);
2428 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002429 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002430 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002431
Owen Andersonac9de032009-08-10 22:56:29 +00002432 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002433 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002434 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002435
2436 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2437 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002438 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002439 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002441 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002442 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002443 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002444 DAG.getNode(ISD::AND, dl, MVT::i32,
2445 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002446 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002447 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002448
2449 // SETO and SETUO only use the lhs operand:
2450 if (CC->get() == ISD::SETO) {
2451 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2452 // SETUO
2453 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002454 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2455 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002456 lhs, DAG.getConstantFP(0.0, lhsVT),
2457 ISD::SETUO),
2458 DAG.getConstant(ccResultAllOnes, ccResultVT));
2459 } else if (CC->get() == ISD::SETUO) {
2460 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002461 return DAG.getNode(ISD::AND, dl, ccResultVT,
2462 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002463 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002464 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002465 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002466 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002467 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002468 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002469 ISD::SETGT));
2470 }
2471
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002472 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002473 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002474 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002475 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002476 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002477
2478 // If a value is negative, subtract from the sign magnitude constant:
2479 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2480
2481 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002482 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002483 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002484 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002485 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002486 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002487 lhsSelectMask, lhsSignMag2TC, i64lhs);
2488
Dale Johannesen85fc0932009-02-04 01:48:28 +00002489 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002490 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002491 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002492 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002493 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002494 rhsSelectMask, rhsSignMag2TC, i64rhs);
2495
2496 unsigned compareOp;
2497
Scott Michel8c67fa42009-01-21 04:58:48 +00002498 switch (CC->get()) {
2499 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002500 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002501 compareOp = ISD::SETEQ; break;
2502 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002503 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002504 compareOp = ISD::SETGT; break;
2505 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002506 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002507 compareOp = ISD::SETGE; break;
2508 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002509 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002510 compareOp = ISD::SETLT; break;
2511 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002512 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002513 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002514 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002515 case ISD::SETONE:
2516 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002517 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002518 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002519 }
2520
pingbak2f387e82009-01-26 03:31:40 +00002521 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002522 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002523 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002524
2525 if ((CC->get() & 0x8) == 0) {
2526 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002527 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002528 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002529 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002530 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002531 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002532 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002533 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002534
Dale Johannesen85fc0932009-02-04 01:48:28 +00002535 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002536 }
2537
2538 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002539}
2540
Scott Michel56a125e2008-11-22 23:50:42 +00002541//! Lower ISD::SELECT_CC
2542/*!
2543 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2544 SELB instruction.
2545
2546 \note Need to revisit this in the future: if the code path through the true
2547 and false value computations is longer than the latency of a branch (6
2548 cycles), then it would be more advantageous to branch and insert a new basic
2549 block and branch on the condition. However, this code does not make that
2550 assumption, given the simplisitc uses so far.
2551 */
2552
Scott Michel06eabde2008-12-27 04:51:36 +00002553static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2554 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002555 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002556 SDValue lhs = Op.getOperand(0);
2557 SDValue rhs = Op.getOperand(1);
2558 SDValue trueval = Op.getOperand(2);
2559 SDValue falseval = Op.getOperand(3);
2560 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002561 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002562
Scott Michel06eabde2008-12-27 04:51:36 +00002563 // NOTE: SELB's arguments: $rA, $rB, $mask
2564 //
2565 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2566 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2567 // condition was true and 0s where the condition was false. Hence, the
2568 // arguments to SELB get reversed.
2569
Scott Michel56a125e2008-11-22 23:50:42 +00002570 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2571 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2572 // with another "cannot select select_cc" assert:
2573
Dale Johannesen175fdef2009-02-06 21:50:26 +00002574 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002575 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002576 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002577 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002578}
2579
Scott Michelec8c82e2008-12-02 19:53:53 +00002580//! Custom lower ISD::TRUNCATE
2581static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2582{
Scott Michel34712c32009-03-16 18:47:25 +00002583 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002584 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002585 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002586 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2587 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002588 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002589
Scott Michel34712c32009-03-16 18:47:25 +00002590 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002591 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002592 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002593
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002594 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002595 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002596 unsigned maskHigh = 0x08090a0b;
2597 unsigned maskLow = 0x0c0d0e0f;
2598 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002599 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2600 DAG.getConstant(maskHigh, MVT::i32),
2601 DAG.getConstant(maskLow, MVT::i32),
2602 DAG.getConstant(maskHigh, MVT::i32),
2603 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002604
Scott Michel34712c32009-03-16 18:47:25 +00002605 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2606 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002607
Scott Michel34712c32009-03-16 18:47:25 +00002608 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002609 }
2610
Scott Michel06eabde2008-12-27 04:51:36 +00002611 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002612}
2613
Scott Michel58d95372009-08-25 22:37:34 +00002614/*!
2615 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2616 * algorithm is to duplicate the sign bit using rotmai to generate at
2617 * least one byte full of sign bits. Then propagate the "sign-byte" into
2618 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2619 *
2620 * @param Op The sext operand
2621 * @param DAG The current DAG
2622 * @return The SDValue with the entire instruction sequence
2623 */
Scott Michel36173e22009-08-24 22:28:53 +00002624static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2625{
Scott Michel36173e22009-08-24 22:28:53 +00002626 DebugLoc dl = Op.getDebugLoc();
2627
Scott Michel58d95372009-08-25 22:37:34 +00002628 // Type to extend to
2629 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002630
Scott Michel36173e22009-08-24 22:28:53 +00002631 // Type to extend from
2632 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002633 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002634
Scott Michel58d95372009-08-25 22:37:34 +00002635 // The type to extend to needs to be a i128 and
2636 // the type to extend from needs to be i64 or i32.
2637 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002638 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2639
2640 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002641 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2642 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2643 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002644 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2645 DAG.getConstant(mask1, MVT::i32),
2646 DAG.getConstant(mask1, MVT::i32),
2647 DAG.getConstant(mask2, MVT::i32),
2648 DAG.getConstant(mask3, MVT::i32));
2649
Scott Michel58d95372009-08-25 22:37:34 +00002650 // Word wise arithmetic right shift to generate at least one byte
2651 // that contains sign bits.
2652 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002653 SDValue sraVal = DAG.getNode(ISD::SRA,
2654 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002655 mvt,
2656 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002657 DAG.getConstant(31, MVT::i32));
2658
Scott Michel58d95372009-08-25 22:37:34 +00002659 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2660 // and the input value into the lower 64 bits.
2661 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2662 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002663
2664 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2665}
2666
Scott Michel56a125e2008-11-22 23:50:42 +00002667//! Custom (target-specific) lowering entry point
2668/*!
2669 This is where LLVM's DAG selection process calls to do target-specific
2670 lowering of nodes.
2671 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002672SDValue
2673SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel8efdca42007-12-04 22:23:35 +00002674{
Scott Michel97872d32008-02-23 18:41:37 +00002675 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002676 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002677
2678 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002679 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002680#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002681 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2682 errs() << "Op.getOpcode() = " << Opc << "\n";
2683 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002684 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002685#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002686 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002687 }
2688 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002689 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002690 case ISD::SEXTLOAD:
2691 case ISD::ZEXTLOAD:
2692 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2693 case ISD::STORE:
2694 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2695 case ISD::ConstantPool:
2696 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2697 case ISD::GlobalAddress:
2698 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2699 case ISD::JumpTable:
2700 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002701 case ISD::ConstantFP:
2702 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002703
Scott Michel4d07fb72008-12-30 23:28:25 +00002704 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002705 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002706 case ISD::SUB:
2707 case ISD::ROTR:
2708 case ISD::ROTL:
2709 case ISD::SRL:
2710 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002711 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002712 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002713 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002714 break;
Scott Michel67224b22008-06-02 22:18:03 +00002715 }
Scott Michel8efdca42007-12-04 22:23:35 +00002716
pingbak2f387e82009-01-26 03:31:40 +00002717 case ISD::FP_TO_SINT:
2718 case ISD::FP_TO_UINT:
2719 return LowerFP_TO_INT(Op, DAG, *this);
2720
2721 case ISD::SINT_TO_FP:
2722 case ISD::UINT_TO_FP:
2723 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002724
Scott Michel8efdca42007-12-04 22:23:35 +00002725 // Vector-related lowering.
2726 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002727 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002728 case ISD::SCALAR_TO_VECTOR:
2729 return LowerSCALAR_TO_VECTOR(Op, DAG);
2730 case ISD::VECTOR_SHUFFLE:
2731 return LowerVECTOR_SHUFFLE(Op, DAG);
2732 case ISD::EXTRACT_VECTOR_ELT:
2733 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2734 case ISD::INSERT_VECTOR_ELT:
2735 return LowerINSERT_VECTOR_ELT(Op, DAG);
2736
2737 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2738 case ISD::AND:
2739 case ISD::OR:
2740 case ISD::XOR:
2741 return LowerByteImmed(Op, DAG);
2742
2743 // Vector and i8 multiply:
2744 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002745 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002746 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002747
Scott Michel8efdca42007-12-04 22:23:35 +00002748 case ISD::CTPOP:
2749 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002750
2751 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002752 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002753
Scott Michel8c67fa42009-01-21 04:58:48 +00002754 case ISD::SETCC:
2755 return LowerSETCC(Op, DAG, *this);
2756
Scott Michelec8c82e2008-12-02 19:53:53 +00002757 case ISD::TRUNCATE:
2758 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002759
2760 case ISD::SIGN_EXTEND:
2761 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002762 }
2763
Dan Gohman8181bd12008-07-27 21:46:04 +00002764 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002765}
2766
Duncan Sands7d9834b2008-12-01 11:39:25 +00002767void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2768 SmallVectorImpl<SDValue>&Results,
2769 SelectionDAG &DAG)
Scott Michel6e2d68b2008-11-10 23:43:06 +00002770{
2771#if 0
2772 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002773 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002774
2775 switch (Opc) {
2776 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002777 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2778 errs() << "Op.getOpcode() = " << Opc << "\n";
2779 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002780 N->dump();
2781 abort();
2782 /*NOTREACHED*/
2783 }
2784 }
2785#endif
2786
2787 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002788}
2789
Scott Michel8efdca42007-12-04 22:23:35 +00002790//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002791// Target Optimization Hooks
2792//===----------------------------------------------------------------------===//
2793
Dan Gohman8181bd12008-07-27 21:46:04 +00002794SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002795SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2796{
2797#if 0
2798 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002799#endif
2800 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002801 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002802 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002803 EVT NodeVT = N->getValueType(0); // The node's value type
2804 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002805 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002806 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002807
2808 switch (N->getOpcode()) {
2809 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002810 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002811 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002812
Scott Michel06eabde2008-12-27 04:51:36 +00002813 if (Op0.getOpcode() == SPUISD::IndirectAddr
2814 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2815 // Normalize the operands to reduce repeated code
2816 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002817
Scott Michel06eabde2008-12-27 04:51:36 +00002818 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2819 IndirectArg = Op1;
2820 AddArg = Op0;
2821 }
2822
2823 if (isa<ConstantSDNode>(AddArg)) {
2824 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2825 SDValue IndOp1 = IndirectArg.getOperand(1);
2826
2827 if (CN0->isNullValue()) {
2828 // (add (SPUindirect <arg>, <arg>), 0) ->
2829 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002830
Scott Michel8c2746e2008-12-04 17:16:59 +00002831#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002832 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002833 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002834 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2835 << "With: (SPUindirect <arg>, <arg>)\n";
2836 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002837#endif
2838
Scott Michel06eabde2008-12-27 04:51:36 +00002839 return IndirectArg;
2840 } else if (isa<ConstantSDNode>(IndOp1)) {
2841 // (add (SPUindirect <arg>, <const>), <const>) ->
2842 // (SPUindirect <arg>, <const + const>)
2843 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2844 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2845 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002846
Scott Michel06eabde2008-12-27 04:51:36 +00002847#if !defined(NDEBUG)
2848 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002849 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002850 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2851 << "), " << CN0->getSExtValue() << ")\n"
2852 << "With: (SPUindirect <arg>, "
2853 << combinedConst << ")\n";
2854 }
2855#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002856
Dale Johannesen175fdef2009-02-06 21:50:26 +00002857 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002858 IndirectArg, combinedValue);
2859 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002860 }
2861 }
Scott Michel97872d32008-02-23 18:41:37 +00002862 break;
2863 }
2864 case ISD::SIGN_EXTEND:
2865 case ISD::ZERO_EXTEND:
2866 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002867 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002868 // (any_extend (SPUextract_elt0 <arg>)) ->
2869 // (SPUextract_elt0 <arg>)
2870 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002871#if !defined(NDEBUG)
2872 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002873 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002874 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002875 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002876 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002877 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002878 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002879#endif
Scott Michel97872d32008-02-23 18:41:37 +00002880
2881 return Op0;
2882 }
2883 break;
2884 }
2885 case SPUISD::IndirectAddr: {
2886 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002887 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2888 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michel97872d32008-02-23 18:41:37 +00002889 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2890 // (SPUaform <addr>, 0)
2891
Chris Lattner36eef822009-08-23 07:05:07 +00002892 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002893 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002894 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002895 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002896 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002897
2898 return Op0;
2899 }
Scott Michel06eabde2008-12-27 04:51:36 +00002900 } else if (Op0.getOpcode() == ISD::ADD) {
2901 SDValue Op1 = N->getOperand(1);
2902 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2903 // (SPUindirect (add <arg>, <arg>), 0) ->
2904 // (SPUindirect <arg>, <arg>)
2905 if (CN1->isNullValue()) {
2906
2907#if !defined(NDEBUG)
2908 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002909 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002910 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2911 << "With: (SPUindirect <arg>, <arg>)\n";
2912 }
2913#endif
2914
Dale Johannesen175fdef2009-02-06 21:50:26 +00002915 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002916 Op0.getOperand(0), Op0.getOperand(1));
2917 }
2918 }
Scott Michel97872d32008-02-23 18:41:37 +00002919 }
2920 break;
2921 }
2922 case SPUISD::SHLQUAD_L_BITS:
2923 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002924 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002925 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002926
Scott Michel06eabde2008-12-27 04:51:36 +00002927 // Kill degenerate vector shifts:
2928 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2929 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002930 Result = Op0;
2931 }
2932 }
2933 break;
2934 }
Scott Michel06eabde2008-12-27 04:51:36 +00002935 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002936 switch (Op0.getOpcode()) {
2937 default:
2938 break;
2939 case ISD::ANY_EXTEND:
2940 case ISD::ZERO_EXTEND:
2941 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002942 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002943 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002944 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002945 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002946 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002947 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002948 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002949 Result = Op000;
2950 }
2951 }
2952 break;
2953 }
Scott Michelc630c412008-11-24 17:11:17 +00002954 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002955 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002956 // <arg>
2957 Result = Op0.getOperand(0);
2958 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002959 }
Scott Michel97872d32008-02-23 18:41:37 +00002960 }
2961 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002962 }
2963 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002964
Scott Michel394e26d2008-01-17 20:38:41 +00002965 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002966#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002967 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002968 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002969 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002970 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002971 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002972 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002973 }
2974#endif
2975
2976 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002977}
2978
2979//===----------------------------------------------------------------------===//
2980// Inline Assembly Support
2981//===----------------------------------------------------------------------===//
2982
2983/// getConstraintType - Given a constraint letter, return the type of
2984/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002985SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002986SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2987 if (ConstraintLetter.size() == 1) {
2988 switch (ConstraintLetter[0]) {
2989 default: break;
2990 case 'b':
2991 case 'r':
2992 case 'f':
2993 case 'v':
2994 case 'y':
2995 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002996 }
Scott Michel8efdca42007-12-04 22:23:35 +00002997 }
2998 return TargetLowering::getConstraintType(ConstraintLetter);
2999}
3000
Scott Michel4ec722e2008-07-16 17:17:29 +00003001std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00003002SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00003003 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00003004{
3005 if (Constraint.size() == 1) {
3006 // GCC RS6000 Constraint Letters
3007 switch (Constraint[0]) {
3008 case 'b': // R1-R31
3009 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003010 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00003011 return std::make_pair(0U, SPU::R64CRegisterClass);
3012 return std::make_pair(0U, SPU::R32CRegisterClass);
3013 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003014 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00003015 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003016 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00003017 return std::make_pair(0U, SPU::R64FPRegisterClass);
3018 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00003019 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00003020 return std::make_pair(0U, SPU::GPRCRegisterClass);
3021 }
3022 }
Scott Michel4ec722e2008-07-16 17:17:29 +00003023
Scott Michel8efdca42007-12-04 22:23:35 +00003024 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3025}
3026
Scott Michel97872d32008-02-23 18:41:37 +00003027//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00003028void
Dan Gohman8181bd12008-07-27 21:46:04 +00003029SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003030 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003031 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003032 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003033 const SelectionDAG &DAG,
3034 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003035#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003036 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003037
3038 switch (Op.getOpcode()) {
3039 default:
3040 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3041 break;
Scott Michel97872d32008-02-23 18:41:37 +00003042 case CALL:
3043 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003044 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003045 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003046 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003047 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003048 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003049 case SPUISD::SHLQUAD_L_BITS:
3050 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003051 case SPUISD::VEC_ROTL:
3052 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003053 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003054 case SPUISD::SELECT_MASK:
3055 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003056 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003057#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003058}
Scott Michel4d07fb72008-12-30 23:28:25 +00003059
Scott Michel06eabde2008-12-27 04:51:36 +00003060unsigned
3061SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3062 unsigned Depth) const {
3063 switch (Op.getOpcode()) {
3064 default:
3065 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003066
Scott Michel06eabde2008-12-27 04:51:36 +00003067 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003068 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003069
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003070 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3071 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003072 }
3073 return VT.getSizeInBits();
3074 }
3075 }
3076}
Scott Michelae5cbf52008-12-29 03:23:36 +00003077
Scott Michelbc5fbc12008-04-30 00:30:08 +00003078// LowerAsmOperandForConstraint
3079void
Dan Gohman8181bd12008-07-27 21:46:04 +00003080SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003081 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +00003082 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00003083 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003084 SelectionDAG &DAG) const {
3085 // Default, for the time being, to the base class handler
Evan Cheng7f250d62008-09-24 00:05:32 +00003086 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3087 Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003088}
3089
Scott Michel8efdca42007-12-04 22:23:35 +00003090/// isLegalAddressImmediate - Return true if the integer value can be used
3091/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003092bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3093 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003094 // SPU's addresses are 256K:
3095 return (V > -(1 << 18) && V < (1 << 18) - 1);
3096}
3097
3098bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003099 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003100}
Dan Gohman36322c72008-10-18 02:06:02 +00003101
3102bool
3103SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3104 // The SPU target isn't yet aware of offsets.
3105 return false;
3106}