blob: 9dc5c7035d4d7867ca275eed57756b6538e3ac5e [file] [log] [blame]
Chris Lattner522e9a02009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner8fea32f2009-09-12 20:34:57 +000015#include "X86MCInstLower.h"
Chris Lattner0dc32ea2009-09-20 07:41:30 +000016#include "X86AsmPrinter.h"
Chris Lattner67c6b6e2009-09-20 06:45:52 +000017#include "X86COFFMachineModuleInfo.h"
Craig Topper79aa3412012-03-17 18:46:09 +000018#include "InstPrinter/X86ATTInstPrinter.h"
19#include "llvm/Type.h"
Chris Lattnerdc62ea02009-09-16 06:25:03 +000020#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000021#include "llvm/MC/MCAsmInfo.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000022#include "llvm/MC/MCContext.h"
23#include "llvm/MC/MCExpr.h"
24#include "llvm/MC/MCInst.h"
25#include "llvm/MC/MCStreamer.h"
Chris Lattnerc9747c02010-03-12 19:42:40 +000026#include "llvm/MC/MCSymbol.h"
Chris Lattner45111d12010-01-16 21:57:06 +000027#include "llvm/Target/Mangler.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000028#include "llvm/Support/FormattedStream.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000029#include "llvm/ADT/SmallString.h"
Chris Lattner522e9a02009-09-02 17:35:12 +000030using namespace llvm;
31
Chris Lattner6e815432010-07-20 22:45:33 +000032X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattner0123c1d2010-07-22 21:10:04 +000033 X86AsmPrinter &asmprinter)
Chris Lattner6e815432010-07-20 22:45:33 +000034: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
35 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner8fea32f2009-09-12 20:34:57 +000036
Chris Lattnerdc62ea02009-09-16 06:25:03 +000037MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner0c13cf32010-07-20 22:26:07 +000038 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattnerdc62ea02009-09-16 06:25:03 +000039}
40
Chris Lattner8fea32f2009-09-12 20:34:57 +000041
Chris Lattner34841102010-02-08 23:03:41 +000042/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
43/// operand to an MCSymbol.
Chris Lattner8fea32f2009-09-12 20:34:57 +000044MCSymbol *X86MCInstLower::
Chris Lattner34841102010-02-08 23:03:41 +000045GetSymbolFromOperand(const MachineOperand &MO) const {
46 assert((MO.isGlobal() || MO.isSymbol()) && "Isn't a symbol reference");
47
Chris Lattnera49ea862009-09-11 05:58:44 +000048 SmallString<128> Name;
Chris Lattnera49ea862009-09-11 05:58:44 +000049
Chris Lattnerc9747c02010-03-12 19:42:40 +000050 if (!MO.isGlobal()) {
51 assert(MO.isSymbol());
Chris Lattnerc0115b52010-07-20 22:30:53 +000052 Name += MAI.getGlobalPrefix();
Chris Lattnerc9747c02010-03-12 19:42:40 +000053 Name += MO.getSymbolName();
Chris Lattnerc9747c02010-03-12 19:42:40 +000054 } else {
55 const GlobalValue *GV = MO.getGlobal();
Chris Lattner34841102010-02-08 23:03:41 +000056 bool isImplicitlyPrivate = false;
57 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
58 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
59 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
60 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
61 isImplicitlyPrivate = true;
62
Chris Lattner34841102010-02-08 23:03:41 +000063 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Chris Lattner67c6b6e2009-09-20 06:45:52 +000064 }
Chris Lattner34841102010-02-08 23:03:41 +000065
66 // If the target flags on the operand changes the name of the symbol, do that
67 // before we return the symbol.
Chris Lattner522e9a02009-09-02 17:35:12 +000068 switch (MO.getTargetFlags()) {
Chris Lattner34841102010-02-08 23:03:41 +000069 default: break;
Chris Lattnera49ea862009-09-11 05:58:44 +000070 case X86II::MO_DLLIMPORT: {
Chris Lattner47548d32009-09-03 05:06:07 +000071 // Handle dllimport linkage.
Chris Lattnera49ea862009-09-11 05:58:44 +000072 const char *Prefix = "__imp_";
73 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner47548d32009-09-03 05:06:07 +000074 break;
Chris Lattnera49ea862009-09-11 05:58:44 +000075 }
Chris Lattner47548d32009-09-03 05:06:07 +000076 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner46091d72009-09-11 06:59:18 +000077 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000078 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000079 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattnerdc62ea02009-09-16 06:25:03 +000080
Bill Wendlingcebae362010-03-10 22:34:10 +000081 MachineModuleInfoImpl::StubValueTy &StubSym =
82 getMachOMMI().getGVStubEntry(Sym);
83 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +000084 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +000085 StubSym =
86 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +000087 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +000088 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +000089 }
Chris Lattner46091d72009-09-11 06:59:18 +000090 return Sym;
Chris Lattner46091d72009-09-11 06:59:18 +000091 }
Chris Lattner9e6ffba2009-09-11 07:03:20 +000092 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattnera49ea862009-09-11 05:58:44 +000093 Name += "$non_lazy_ptr";
Chris Lattner9b97a732010-03-30 18:10:53 +000094 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +000095 MachineModuleInfoImpl::StubValueTy &StubSym =
96 getMachOMMI().getHiddenGVStubEntry(Sym);
97 if (StubSym.getPointer() == 0) {
Chris Lattner34841102010-02-08 23:03:41 +000098 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlingcebae362010-03-10 22:34:10 +000099 StubSym =
100 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000101 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000102 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000103 }
104 return Sym;
105 }
106 case X86II::MO_DARWIN_STUB: {
107 Name += "$stub";
Chris Lattner9b97a732010-03-30 18:10:53 +0000108 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlingcebae362010-03-10 22:34:10 +0000109 MachineModuleInfoImpl::StubValueTy &StubSym =
110 getMachOMMI().getFnStubEntry(Sym);
111 if (StubSym.getPointer())
Chris Lattner34841102010-02-08 23:03:41 +0000112 return Sym;
113
114 if (MO.isGlobal()) {
Bill Wendlingcebae362010-03-10 22:34:10 +0000115 StubSym =
116 MachineModuleInfoImpl::
Chris Lattner7648bd42010-07-20 22:23:57 +0000117 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlingcebae362010-03-10 22:34:10 +0000118 !MO.getGlobal()->hasInternalLinkage());
Chris Lattner34841102010-02-08 23:03:41 +0000119 } else {
Chris Lattner46091d72009-09-11 06:59:18 +0000120 Name.erase(Name.end()-5, Name.end());
Bill Wendlingcebae362010-03-10 22:34:10 +0000121 StubSym =
122 MachineModuleInfoImpl::
Chris Lattner9b97a732010-03-30 18:10:53 +0000123 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner46091d72009-09-11 06:59:18 +0000124 }
Chris Lattner2a3c20b2009-09-11 06:36:33 +0000125 return Sym;
126 }
Chris Lattner88e97582009-09-09 00:10:14 +0000127 }
Chris Lattner34841102010-02-08 23:03:41 +0000128
Chris Lattner8fea32f2009-09-12 20:34:57 +0000129 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner522e9a02009-09-02 17:35:12 +0000130}
131
Chris Lattner8fea32f2009-09-12 20:34:57 +0000132MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
133 MCSymbol *Sym) const {
Chris Lattner975d7e02009-09-03 07:30:56 +0000134 // FIXME: We would like an efficient form for this, so we don't have to do a
135 // lot of extra uniquing.
Chris Lattner8fb2e232010-02-08 22:52:47 +0000136 const MCExpr *Expr = 0;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000137 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chris Lattner975d7e02009-09-03 07:30:56 +0000138
Chris Lattnere8c27802009-09-03 04:56:20 +0000139 switch (MO.getTargetFlags()) {
Chris Lattner47548d32009-09-03 05:06:07 +0000140 default: llvm_unreachable("Unknown target flag on GV operand");
141 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner47548d32009-09-03 05:06:07 +0000142 // These affect the name of the symbol, not any suffix.
143 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner47548d32009-09-03 05:06:07 +0000144 case X86II::MO_DLLIMPORT:
145 case X86II::MO_DARWIN_STUB:
Chris Lattner47548d32009-09-03 05:06:07 +0000146 break;
Chris Lattner8fb2e232010-02-08 22:52:47 +0000147
Eric Christopher30ef0e52010-06-03 04:07:48 +0000148 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
149 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner41af1cd2010-07-14 23:04:59 +0000150 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
151 // Subtract the pic base.
152 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000153 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner41af1cd2010-07-14 23:04:59 +0000154 Ctx),
155 Ctx);
156 break;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000157 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000158 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000159 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
160 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000161 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
162 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
163 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000164 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000165 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborg228756c2012-05-11 10:11:01 +0000166 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000167 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
168 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
169 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
170 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner47548d32009-09-03 05:06:07 +0000171 case X86II::MO_PIC_BASE_OFFSET:
172 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
173 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner8fb2e232010-02-08 22:52:47 +0000174 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner47548d32009-09-03 05:06:07 +0000175 // Subtract the pic base.
Chris Lattner975d7e02009-09-03 07:30:56 +0000176 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner142b5312010-11-14 22:48:15 +0000177 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner8fea32f2009-09-12 20:34:57 +0000178 Ctx);
Chris Lattnerc0115b52010-07-20 22:30:53 +0000179 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Cheng82865a12010-04-12 23:07:17 +0000180 // If .set directive is supported, use it to reduce the number of
181 // relocations the assembler will generate for differences between
182 // local labels. This is only safe when the symbols are in the same
183 // section so we are restricting it to jumptable references.
184 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattner0123c1d2010-07-22 21:10:04 +0000185 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Cheng82865a12010-04-12 23:07:17 +0000186 Expr = MCSymbolRefExpr::Create(Label, Ctx);
187 }
Chris Lattner47548d32009-09-03 05:06:07 +0000188 break;
Chris Lattner975d7e02009-09-03 07:30:56 +0000189 }
Chris Lattnere8c27802009-09-03 04:56:20 +0000190
Daniel Dunbar4e815f82010-03-15 23:51:06 +0000191 if (Expr == 0)
192 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chris Lattner8fb2e232010-02-08 22:52:47 +0000193
Chris Lattner47ad2d62009-09-03 07:36:42 +0000194 if (!MO.isJTI() && MO.getOffset())
Chris Lattner8fea32f2009-09-12 20:34:57 +0000195 Expr = MCBinaryExpr::CreateAdd(Expr,
196 MCConstantExpr::Create(MO.getOffset(), Ctx),
197 Ctx);
Chris Lattner118c27c2009-09-03 04:44:53 +0000198 return MCOperand::CreateExpr(Expr);
199}
200
Chris Lattnercf1ed752009-09-11 04:28:13 +0000201
202
203static void lower_subreg32(MCInst *MI, unsigned OpNo) {
204 // Convert registers in the addr mode according to subreg32.
205 unsigned Reg = MI->getOperand(OpNo).getReg();
206 if (Reg != 0)
207 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
208}
209
210static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
211 // Convert registers in the addr mode according to subreg64.
212 for (unsigned i = 0; i != 4; ++i) {
213 if (!MI->getOperand(OpNo+i).isReg()) continue;
214
215 unsigned Reg = MI->getOperand(OpNo+i).getReg();
216 if (Reg == 0) continue;
217
218 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
219 }
220}
221
Chris Lattnerff928972010-02-05 21:15:57 +0000222/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
223static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000224 OutMI.setOpcode(NewOpc);
225 lower_subreg32(&OutMI, 0);
226}
Chris Lattnerff928972010-02-05 21:15:57 +0000227/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
228static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattnerc74e3332010-02-05 21:13:48 +0000229 OutMI.setOpcode(NewOpc);
230 OutMI.addOperand(OutMI.getOperand(0));
231 OutMI.addOperand(OutMI.getOperand(0));
232}
Chris Lattnercf1ed752009-09-11 04:28:13 +0000233
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000234/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
235/// a short fixed-register form.
236static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
237 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +0000238 assert(Inst.getOperand(0).isReg() &&
239 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000240 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
241 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
242 Inst.getNumOperands() == 2) && "Unexpected instruction!");
243
244 // Check whether the destination register can be fixed.
245 unsigned Reg = Inst.getOperand(0).getReg();
246 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
247 return;
248
249 // If so, rewrite the instruction.
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000250 MCOperand Saved = Inst.getOperand(ImmOp);
251 Inst = MCInst();
252 Inst.setOpcode(Opcode);
253 Inst.addOperand(Saved);
254}
255
256/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman321473d2010-08-16 21:03:32 +0000257static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
258 unsigned Opcode) {
259 // Don't make these simplifications in 64-bit mode; other assemblers don't
260 // perform them because they make the code larger.
261 if (Printer.getSubtarget().is64Bit())
262 return;
263
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000264 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
265 unsigned AddrBase = IsStore;
266 unsigned RegOp = IsStore ? 0 : 5;
267 unsigned AddrOp = AddrBase + 3;
268 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
269 Inst.getOperand(AddrBase + 0).isReg() && // base
270 Inst.getOperand(AddrBase + 1).isImm() && // scale
271 Inst.getOperand(AddrBase + 2).isReg() && // index register
272 (Inst.getOperand(AddrOp).isExpr() || // address
273 Inst.getOperand(AddrOp).isImm())&&
274 Inst.getOperand(AddrBase + 4).isReg() && // segment
275 "Unexpected instruction!");
276
277 // Check whether the destination register can be fixed.
278 unsigned Reg = Inst.getOperand(RegOp).getReg();
279 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
280 return;
281
282 // Check whether this is an absolute address.
Eric Christophere98ad832010-06-17 00:51:48 +0000283 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
284 // to do this here.
285 bool Absolute = true;
286 if (Inst.getOperand(AddrOp).isExpr()) {
287 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
288 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
289 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
290 Absolute = false;
291 }
292
293 if (Absolute &&
294 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
295 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
296 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
297 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000298 return;
299
300 // If so, rewrite the instruction.
301 MCOperand Saved = Inst.getOperand(AddrOp);
302 Inst = MCInst();
303 Inst.setOpcode(Opcode);
304 Inst.addOperand(Saved);
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000305}
Chris Lattner8fea32f2009-09-12 20:34:57 +0000306
307void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
308 OutMI.setOpcode(MI->getOpcode());
309
310 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
311 const MachineOperand &MO = MI->getOperand(i);
312
313 MCOperand MCOp;
314 switch (MO.getType()) {
315 default:
316 MI->dump();
317 llvm_unreachable("unknown operand type");
318 case MachineOperand::MO_Register:
Chris Lattneraf0df672009-10-19 23:35:57 +0000319 // Ignore all implicit register operands.
320 if (MO.isImplicit()) continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000321 MCOp = MCOperand::CreateReg(MO.getReg());
322 break;
323 case MachineOperand::MO_Immediate:
324 MCOp = MCOperand::CreateImm(MO.getImm());
325 break;
326 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerd8d20502009-09-12 21:06:08 +0000327 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000328 MO.getMBB()->getSymbol(), Ctx));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000329 break;
330 case MachineOperand::MO_GlobalAddress:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000331 case MachineOperand::MO_ExternalSymbol:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000332 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000333 break;
334 case MachineOperand::MO_JumpTableIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000335 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000336 break;
337 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000338 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner8fea32f2009-09-12 20:34:57 +0000339 break;
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 case MachineOperand::MO_BlockAddress:
Chris Lattner0123c1d2010-07-22 21:10:04 +0000341 MCOp = LowerSymbolOperand(MO,
342 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf705adb2009-10-30 01:28:02 +0000343 break;
Jakob Stoklund Olesen71f0fc12012-01-18 23:52:19 +0000344 case MachineOperand::MO_RegisterMask:
345 // Ignore call clobbers.
346 continue;
Chris Lattner8fea32f2009-09-12 20:34:57 +0000347 }
348
349 OutMI.addOperand(MCOp);
350 }
351
352 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner99ae6652010-10-08 03:54:52 +0000353ReSimplify:
Chris Lattner8fea32f2009-09-12 20:34:57 +0000354 switch (OutMI.getOpcode()) {
355 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
356 lower_lea64_32mem(&OutMI, 1);
Chris Lattner599b5312010-07-08 23:46:44 +0000357 // FALL THROUGH.
358 case X86::LEA64r:
359 case X86::LEA16r:
360 case X86::LEA32r:
361 // LEA should have a segment register, but it must be empty.
362 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
363 "Unexpected # of LEA operands");
364 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
365 "LEA has segment specified!");
Chris Lattner8fea32f2009-09-12 20:34:57 +0000366 break;
Chris Lattnerff928972010-02-05 21:15:57 +0000367 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
368 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
369 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
370 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
371 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
372 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
373 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattnerff928972010-02-05 21:15:57 +0000374 case X86::SETB_C8r: LowerUnaryToTwoAddr(OutMI, X86::SBB8rr); break;
375 case X86::SETB_C16r: LowerUnaryToTwoAddr(OutMI, X86::SBB16rr); break;
376 case X86::SETB_C32r: LowerUnaryToTwoAddr(OutMI, X86::SBB32rr); break;
377 case X86::SETB_C64r: LowerUnaryToTwoAddr(OutMI, X86::SBB64rr); break;
Chris Lattner35e0e842010-02-05 21:21:06 +0000378 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
379 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000380 case X86::V_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::PCMPEQDrr); break;
Bruno Cardoso Lopes6da9cee2010-08-12 18:20:59 +0000381 case X86::AVX_SET0PSY: LowerUnaryToTwoAddr(OutMI, X86::VXORPSYrr); break;
Bruno Cardoso Lopes6da9cee2010-08-12 18:20:59 +0000382 case X86::AVX_SET0PDY: LowerUnaryToTwoAddr(OutMI, X86::VXORPDYrr); break;
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +0000383 case X86::AVX_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::VPCMPEQDrr); break;
Craig Topper745a86b2011-11-19 22:34:59 +0000384 case X86::AVX2_SETALLONES: LowerUnaryToTwoAddr(OutMI, X86::VPCMPEQDYrr);break;
Craig Topper12216172012-01-13 08:12:35 +0000385 case X86::AVX2_SET0: LowerUnaryToTwoAddr(OutMI, X86::VPXORYrr); break;
Chris Lattner28c1d292010-02-05 21:30:49 +0000386
Chris Lattner35e0e842010-02-05 21:21:06 +0000387 case X86::MOV16r0:
388 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
389 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
390 break;
391 case X86::MOV64r0:
392 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
393 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
394 break;
Daniel Dunbar9248b322010-05-19 04:31:36 +0000395
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000396 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
397 // inputs modeled as normal uses instead of implicit uses. As such, truncate
398 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbar7d4bd202010-05-19 08:07:12 +0000399 case X86::TAILJMPr64:
Daniel Dunbar9248b322010-05-19 04:31:36 +0000400 case X86::CALL64r:
Jakob Stoklund Olesen527a08b2012-02-16 17:56:02 +0000401 case X86::CALL64pcrel32: {
Daniel Dunbar9248b322010-05-19 04:31:36 +0000402 unsigned Opcode = OutMI.getOpcode();
Chris Lattner6db03632010-05-18 21:40:18 +0000403 MCOperand Saved = OutMI.getOperand(0);
404 OutMI = MCInst();
Daniel Dunbar9248b322010-05-19 04:31:36 +0000405 OutMI.setOpcode(Opcode);
Chris Lattner6db03632010-05-18 21:40:18 +0000406 OutMI.addOperand(Saved);
407 break;
408 }
Daniel Dunbar9248b322010-05-19 04:31:36 +0000409
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000410 case X86::EH_RETURN:
411 case X86::EH_RETURN64: {
412 OutMI = MCInst();
413 OutMI.setOpcode(X86::RET);
414 break;
415 }
416
Daniel Dunbar52322e72010-05-19 15:26:43 +0000417 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattnerc5f56262010-07-09 00:49:41 +0000418 case X86::TAILJMPr:
Daniel Dunbar52322e72010-05-19 15:26:43 +0000419 case X86::TAILJMPd:
420 case X86::TAILJMPd64: {
Chris Lattnerc5f56262010-07-09 00:49:41 +0000421 unsigned Opcode;
422 switch (OutMI.getOpcode()) {
Craig Topper6d1263a2012-02-05 05:38:58 +0000423 default: llvm_unreachable("Invalid opcode");
Chris Lattnerc5f56262010-07-09 00:49:41 +0000424 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
425 case X86::TAILJMPd:
426 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
427 }
428
Daniel Dunbar52322e72010-05-19 15:26:43 +0000429 MCOperand Saved = OutMI.getOperand(0);
430 OutMI = MCInst();
Chris Lattnerc5f56262010-07-09 00:49:41 +0000431 OutMI.setOpcode(Opcode);
Daniel Dunbar52322e72010-05-19 15:26:43 +0000432 OutMI.addOperand(Saved);
433 break;
434 }
435
Chris Lattner99ae6652010-10-08 03:54:52 +0000436 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
437 // this with an ugly goto in case the resultant OR uses EAX and needs the
438 // short form.
Chris Lattner15df55d2010-10-08 03:57:25 +0000439 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
440 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
441 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
442 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
443 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
444 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
445 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
446 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
447 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chris Lattner99ae6652010-10-08 03:54:52 +0000448
Chris Lattner166604e2010-03-14 17:04:18 +0000449 // The assembler backend wants to see branches in their small form and relax
450 // them to their large form. The JIT can only handle the large form because
Chris Lattnerc441e972010-03-14 17:10:52 +0000451 // it does not do relaxation. For now, translate the large form to the
Chris Lattner166604e2010-03-14 17:04:18 +0000452 // small one here.
453 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
454 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
455 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
456 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
457 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
458 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
459 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
460 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
461 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
462 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
463 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
464 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
465 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
466 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
467 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
468 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
469 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000470
Eli Friedmand5ccb052011-09-07 18:48:32 +0000471 // Atomic load and store require a separate pseudo-inst because Acquire
472 // implies mayStore and Release implies mayLoad; fix these to regular MOV
473 // instructions here
474 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
475 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
476 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
477 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
478 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
479 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
480 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
481 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
482
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000483 // We don't currently select the correct instruction form for instructions
484 // which have a short %eax, etc. form. Handle this by custom lowering, for
485 // now.
486 //
487 // Note, we are currently not handling the following instructions:
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000488 // MOV64ao8, MOV64o8a
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000489 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000490 case X86::MOV8mr_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000491 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000492 case X86::MOV8rm_NOREX:
Eli Friedman321473d2010-08-16 21:03:32 +0000493 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
494 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
495 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
496 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
497 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar597f17d2010-05-19 06:20:44 +0000498
Daniel Dunbar3f40b312010-05-18 17:22:24 +0000499 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
500 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
501 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
502 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
503 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
504 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
505 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
506 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
507 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
508 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
509 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
510 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
511 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
512 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
513 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
514 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
515 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
516 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
517 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
518 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
519 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
520 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
521 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
522 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
523 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
524 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
525 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
526 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
527 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
528 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
529 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
530 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
531 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
532 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
533 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
534 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindolae840e882011-10-26 21:12:27 +0000535
536 case X86::MORESTACK_RET:
537 OutMI.setOpcode(X86::RET);
538 break;
539
540 case X86::MORESTACK_RET_RESTORE_R10: {
541 MCInst retInst;
542
543 OutMI.setOpcode(X86::MOV64rr);
544 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
545 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
546
547 retInst.setOpcode(X86::RET);
548 AsmPrinter.OutStreamer.EmitInstruction(retInst);
549 break;
550 }
Chris Lattner8fea32f2009-09-12 20:34:57 +0000551 }
552}
553
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000554static void LowerTlsAddr(MCStreamer &OutStreamer,
555 X86MCInstLower &MCInstLowering,
556 const MachineInstr &MI) {
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000557
558 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
559 MI.getOpcode() == X86::TLS_base_addr64;
560
561 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
562
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000563 MCContext &context = OutStreamer.getContext();
564
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000565 if (needsPadding) {
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000566 MCInst prefix;
567 prefix.setOpcode(X86::DATA16_PREFIX);
568 OutStreamer.EmitInstruction(prefix);
569 }
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000570
571 MCSymbolRefExpr::VariantKind SRVK;
572 switch (MI.getOpcode()) {
573 case X86::TLS_addr32:
574 case X86::TLS_addr64:
575 SRVK = MCSymbolRefExpr::VK_TLSGD;
576 break;
577 case X86::TLS_base_addr32:
578 SRVK = MCSymbolRefExpr::VK_TLSLDM;
579 break;
580 case X86::TLS_base_addr64:
581 SRVK = MCSymbolRefExpr::VK_TLSLD;
582 break;
583 default:
584 llvm_unreachable("unexpected opcode");
585 }
586
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000587 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000588 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000589
590 MCInst LEA;
591 if (is64Bits) {
592 LEA.setOpcode(X86::LEA64r);
593 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
594 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
595 LEA.addOperand(MCOperand::CreateImm(1)); // scale
596 LEA.addOperand(MCOperand::CreateReg(0)); // index
597 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
598 LEA.addOperand(MCOperand::CreateReg(0)); // seg
599 } else {
600 LEA.setOpcode(X86::LEA32r);
601 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
602 LEA.addOperand(MCOperand::CreateReg(0)); // base
603 LEA.addOperand(MCOperand::CreateImm(1)); // scale
604 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
605 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
606 LEA.addOperand(MCOperand::CreateReg(0)); // seg
607 }
608 OutStreamer.EmitInstruction(LEA);
609
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000610 if (needsPadding) {
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000611 MCInst prefix;
612 prefix.setOpcode(X86::DATA16_PREFIX);
613 OutStreamer.EmitInstruction(prefix);
614 prefix.setOpcode(X86::DATA16_PREFIX);
615 OutStreamer.EmitInstruction(prefix);
616 prefix.setOpcode(X86::REX64_PREFIX);
617 OutStreamer.EmitInstruction(prefix);
618 }
619
620 MCInst call;
621 if (is64Bits)
622 call.setOpcode(X86::CALL64pcrel32);
623 else
624 call.setOpcode(X86::CALLpcrel32);
625 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
626 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
627 const MCSymbolRefExpr *tlsRef =
628 MCSymbolRefExpr::Create(tlsGetAddr,
629 MCSymbolRefExpr::VK_PLT,
630 context);
631
632 call.addOperand(MCOperand::CreateExpr(tlsRef));
633 OutStreamer.EmitInstruction(call);
634}
Devang Patel28ff35d2010-04-28 01:39:28 +0000635
Chris Lattner14c38ec2010-01-28 01:02:27 +0000636void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner0123c1d2010-07-22 21:10:04 +0000637 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner522e9a02009-09-02 17:35:12 +0000638 switch (MI->getOpcode()) {
Dale Johannesen49d915b2010-04-06 22:45:26 +0000639 case TargetOpcode::DBG_VALUE:
640 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
641 std::string TmpStr;
642 raw_string_ostream OS(TmpStr);
643 PrintDebugValueComment(MI, OS);
644 OutStreamer.EmitRawText(StringRef(OS.str()));
645 }
646 return;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000647
Eric Christopherc34ea372010-08-05 18:34:30 +0000648 // Emit nothing here but a comment if we can.
649 case X86::Int_MemBarrier:
650 if (OutStreamer.hasRawTextSupport())
651 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
652 return;
Owen Anderson2fec6c52011-10-04 23:26:17 +0000653
Rafael Espindolade42e5c2010-10-26 18:09:55 +0000654
655 case X86::EH_RETURN:
656 case X86::EH_RETURN64: {
657 // Lower these as normal, but add some comments.
658 unsigned Reg = MI->getOperand(0).getReg();
659 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
660 X86ATTInstPrinter::getRegisterName(Reg));
661 break;
662 }
Chris Lattnerc5f56262010-07-09 00:49:41 +0000663 case X86::TAILJMPr:
664 case X86::TAILJMPd:
665 case X86::TAILJMPd64:
666 // Lower these as normal, but add some comments.
667 OutStreamer.AddComment("TAILCALL");
668 break;
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000669
670 case X86::TLS_addr32:
671 case X86::TLS_addr64:
Hans Wennborgf0234fc2012-06-01 16:27:21 +0000672 case X86::TLS_base_addr32:
673 case X86::TLS_base_addr64:
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000674 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
675
Chris Lattner522e9a02009-09-02 17:35:12 +0000676 case X86::MOVPC32r: {
Chris Lattner8fea32f2009-09-12 20:34:57 +0000677 MCInst TmpInst;
Chris Lattner522e9a02009-09-02 17:35:12 +0000678 // This is a pseudo op for a two instruction sequence with a label, which
679 // looks like:
680 // call "L1$pb"
681 // "L1$pb":
682 // popl %esi
683
684 // Emit the call.
Chris Lattner142b5312010-11-14 22:48:15 +0000685 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner522e9a02009-09-02 17:35:12 +0000686 TmpInst.setOpcode(X86::CALLpcrel32);
687 // FIXME: We would like an efficient form for this, so we don't have to do a
688 // lot of extra uniquing.
689 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
690 OutContext)));
Chris Lattnerc760be92010-02-03 01:13:25 +0000691 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000692
693 // Emit the label.
694 OutStreamer.EmitLabel(PICBase);
695
696 // popl $reg
697 TmpInst.setOpcode(X86::POP32r);
698 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattnerc760be92010-02-03 01:13:25 +0000699 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000700 return;
Chris Lattnere9434db2009-09-12 21:01:20 +0000701 }
702
703 case X86::ADD32ri: {
704 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
705 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
706 break;
707
708 // Okay, we have something like:
709 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
710
711 // For this, we want to print something like:
712 // MYGLOBAL + (. - PICBASE)
713 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerb0f129a2010-03-12 18:47:50 +0000714 // to it.
Chris Lattner77e76942010-03-17 05:41:18 +0000715 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattnere9434db2009-09-12 21:01:20 +0000716 OutStreamer.EmitLabel(DotSym);
717
718 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattner34841102010-02-08 23:03:41 +0000719 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chris Lattnere9434db2009-09-12 21:01:20 +0000720
721 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
722 const MCExpr *PICBase =
Chris Lattner142b5312010-11-14 22:48:15 +0000723 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattnere9434db2009-09-12 21:01:20 +0000724 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
725
726 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
727 DotExpr, OutContext);
728
729 MCInst TmpInst;
730 TmpInst.setOpcode(X86::ADD32ri);
731 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
732 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
733 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattnerc760be92010-02-03 01:13:25 +0000734 OutStreamer.EmitInstruction(TmpInst);
Chris Lattnere9434db2009-09-12 21:01:20 +0000735 return;
736 }
Chris Lattner522e9a02009-09-02 17:35:12 +0000737 }
738
Chris Lattner8fea32f2009-09-12 20:34:57 +0000739 MCInst TmpInst;
740 MCInstLowering.Lower(MI, TmpInst);
Chris Lattnerc760be92010-02-03 01:13:25 +0000741 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner522e9a02009-09-02 17:35:12 +0000742}