blob: 379e062838f61b341421a5e4cd8a2074b220ba30 [file] [log] [blame]
Bob Wilson9b379dc2009-09-15 20:58:02 +00001; RUN: llc < %s -march=arm -mattr=+neon | FileCheck %s
Bob Wilson5bafff32009-06-22 23:27:02 +00002
3define <8 x i8> @vhadds8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +00004;CHECK: vhadds8:
5;CHECK: vhadd.s8
Bob Wilson5bafff32009-06-22 23:27:02 +00006 %tmp1 = load <8 x i8>* %A
7 %tmp2 = load <8 x i8>* %B
8 %tmp3 = call <8 x i8> @llvm.arm.neon.vhadds.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
9 ret <8 x i8> %tmp3
10}
11
12define <4 x i16> @vhadds16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000013;CHECK: vhadds16:
14;CHECK: vhadd.s16
Bob Wilson5bafff32009-06-22 23:27:02 +000015 %tmp1 = load <4 x i16>* %A
16 %tmp2 = load <4 x i16>* %B
17 %tmp3 = call <4 x i16> @llvm.arm.neon.vhadds.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
18 ret <4 x i16> %tmp3
19}
20
21define <2 x i32> @vhadds32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000022;CHECK: vhadds32:
23;CHECK: vhadd.s32
Bob Wilson5bafff32009-06-22 23:27:02 +000024 %tmp1 = load <2 x i32>* %A
25 %tmp2 = load <2 x i32>* %B
26 %tmp3 = call <2 x i32> @llvm.arm.neon.vhadds.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
27 ret <2 x i32> %tmp3
28}
29
30define <8 x i8> @vhaddu8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000031;CHECK: vhaddu8:
32;CHECK: vhadd.u8
Bob Wilson5bafff32009-06-22 23:27:02 +000033 %tmp1 = load <8 x i8>* %A
34 %tmp2 = load <8 x i8>* %B
35 %tmp3 = call <8 x i8> @llvm.arm.neon.vhaddu.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
36 ret <8 x i8> %tmp3
37}
38
39define <4 x i16> @vhaddu16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000040;CHECK: vhaddu16:
41;CHECK: vhadd.u16
Bob Wilson5bafff32009-06-22 23:27:02 +000042 %tmp1 = load <4 x i16>* %A
43 %tmp2 = load <4 x i16>* %B
44 %tmp3 = call <4 x i16> @llvm.arm.neon.vhaddu.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
45 ret <4 x i16> %tmp3
46}
47
48define <2 x i32> @vhaddu32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000049;CHECK: vhaddu32:
50;CHECK: vhadd.u32
Bob Wilson5bafff32009-06-22 23:27:02 +000051 %tmp1 = load <2 x i32>* %A
52 %tmp2 = load <2 x i32>* %B
53 %tmp3 = call <2 x i32> @llvm.arm.neon.vhaddu.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
54 ret <2 x i32> %tmp3
55}
56
57define <16 x i8> @vhaddQs8(<16 x i8>* %A, <16 x i8>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000058;CHECK: vhaddQs8:
59;CHECK: vhadd.s8
Bob Wilson5bafff32009-06-22 23:27:02 +000060 %tmp1 = load <16 x i8>* %A
61 %tmp2 = load <16 x i8>* %B
62 %tmp3 = call <16 x i8> @llvm.arm.neon.vhadds.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
63 ret <16 x i8> %tmp3
64}
65
66define <8 x i16> @vhaddQs16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000067;CHECK: vhaddQs16:
68;CHECK: vhadd.s16
Bob Wilson5bafff32009-06-22 23:27:02 +000069 %tmp1 = load <8 x i16>* %A
70 %tmp2 = load <8 x i16>* %B
71 %tmp3 = call <8 x i16> @llvm.arm.neon.vhadds.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
72 ret <8 x i16> %tmp3
73}
74
75define <4 x i32> @vhaddQs32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000076;CHECK: vhaddQs32:
77;CHECK: vhadd.s32
Bob Wilson5bafff32009-06-22 23:27:02 +000078 %tmp1 = load <4 x i32>* %A
79 %tmp2 = load <4 x i32>* %B
80 %tmp3 = call <4 x i32> @llvm.arm.neon.vhadds.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
81 ret <4 x i32> %tmp3
82}
83
84define <16 x i8> @vhaddQu8(<16 x i8>* %A, <16 x i8>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000085;CHECK: vhaddQu8:
86;CHECK: vhadd.u8
Bob Wilson5bafff32009-06-22 23:27:02 +000087 %tmp1 = load <16 x i8>* %A
88 %tmp2 = load <16 x i8>* %B
89 %tmp3 = call <16 x i8> @llvm.arm.neon.vhaddu.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
90 ret <16 x i8> %tmp3
91}
92
93define <8 x i16> @vhaddQu16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +000094;CHECK: vhaddQu16:
95;CHECK: vhadd.u16
Bob Wilson5bafff32009-06-22 23:27:02 +000096 %tmp1 = load <8 x i16>* %A
97 %tmp2 = load <8 x i16>* %B
98 %tmp3 = call <8 x i16> @llvm.arm.neon.vhaddu.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
99 ret <8 x i16> %tmp3
100}
101
102define <4 x i32> @vhaddQu32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
Bob Wilson9b379dc2009-09-15 20:58:02 +0000103;CHECK: vhaddQu32:
104;CHECK: vhadd.u32
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 %tmp1 = load <4 x i32>* %A
106 %tmp2 = load <4 x i32>* %B
107 %tmp3 = call <4 x i32> @llvm.arm.neon.vhaddu.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
108 ret <4 x i32> %tmp3
109}
110
111declare <8 x i8> @llvm.arm.neon.vhadds.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
112declare <4 x i16> @llvm.arm.neon.vhadds.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
113declare <2 x i32> @llvm.arm.neon.vhadds.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
114
115declare <8 x i8> @llvm.arm.neon.vhaddu.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
116declare <4 x i16> @llvm.arm.neon.vhaddu.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
117declare <2 x i32> @llvm.arm.neon.vhaddu.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
118
119declare <16 x i8> @llvm.arm.neon.vhadds.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
120declare <8 x i16> @llvm.arm.neon.vhadds.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
121declare <4 x i32> @llvm.arm.neon.vhadds.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
122
123declare <16 x i8> @llvm.arm.neon.vhaddu.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
124declare <8 x i16> @llvm.arm.neon.vhaddu.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
125declare <4 x i32> @llvm.arm.neon.vhaddu.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
Bob Wilson83815ae2009-10-09 20:20:54 +0000126
127define <8 x i8> @vrhadds8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
128;CHECK: vrhadds8:
129;CHECK: vrhadd.s8
130 %tmp1 = load <8 x i8>* %A
131 %tmp2 = load <8 x i8>* %B
132 %tmp3 = call <8 x i8> @llvm.arm.neon.vrhadds.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
133 ret <8 x i8> %tmp3
134}
135
136define <4 x i16> @vrhadds16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
137;CHECK: vrhadds16:
138;CHECK: vrhadd.s16
139 %tmp1 = load <4 x i16>* %A
140 %tmp2 = load <4 x i16>* %B
141 %tmp3 = call <4 x i16> @llvm.arm.neon.vrhadds.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
142 ret <4 x i16> %tmp3
143}
144
145define <2 x i32> @vrhadds32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
146;CHECK: vrhadds32:
147;CHECK: vrhadd.s32
148 %tmp1 = load <2 x i32>* %A
149 %tmp2 = load <2 x i32>* %B
150 %tmp3 = call <2 x i32> @llvm.arm.neon.vrhadds.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
151 ret <2 x i32> %tmp3
152}
153
154define <8 x i8> @vrhaddu8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
155;CHECK: vrhaddu8:
156;CHECK: vrhadd.u8
157 %tmp1 = load <8 x i8>* %A
158 %tmp2 = load <8 x i8>* %B
159 %tmp3 = call <8 x i8> @llvm.arm.neon.vrhaddu.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
160 ret <8 x i8> %tmp3
161}
162
163define <4 x i16> @vrhaddu16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
164;CHECK: vrhaddu16:
165;CHECK: vrhadd.u16
166 %tmp1 = load <4 x i16>* %A
167 %tmp2 = load <4 x i16>* %B
168 %tmp3 = call <4 x i16> @llvm.arm.neon.vrhaddu.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
169 ret <4 x i16> %tmp3
170}
171
172define <2 x i32> @vrhaddu32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
173;CHECK: vrhaddu32:
174;CHECK: vrhadd.u32
175 %tmp1 = load <2 x i32>* %A
176 %tmp2 = load <2 x i32>* %B
177 %tmp3 = call <2 x i32> @llvm.arm.neon.vrhaddu.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
178 ret <2 x i32> %tmp3
179}
180
181define <16 x i8> @vrhaddQs8(<16 x i8>* %A, <16 x i8>* %B) nounwind {
182;CHECK: vrhaddQs8:
183;CHECK: vrhadd.s8
184 %tmp1 = load <16 x i8>* %A
185 %tmp2 = load <16 x i8>* %B
186 %tmp3 = call <16 x i8> @llvm.arm.neon.vrhadds.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
187 ret <16 x i8> %tmp3
188}
189
190define <8 x i16> @vrhaddQs16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
191;CHECK: vrhaddQs16:
192;CHECK: vrhadd.s16
193 %tmp1 = load <8 x i16>* %A
194 %tmp2 = load <8 x i16>* %B
195 %tmp3 = call <8 x i16> @llvm.arm.neon.vrhadds.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
196 ret <8 x i16> %tmp3
197}
198
199define <4 x i32> @vrhaddQs32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
200;CHECK: vrhaddQs32:
201;CHECK: vrhadd.s32
202 %tmp1 = load <4 x i32>* %A
203 %tmp2 = load <4 x i32>* %B
204 %tmp3 = call <4 x i32> @llvm.arm.neon.vrhadds.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
205 ret <4 x i32> %tmp3
206}
207
208define <16 x i8> @vrhaddQu8(<16 x i8>* %A, <16 x i8>* %B) nounwind {
209;CHECK: vrhaddQu8:
210;CHECK: vrhadd.u8
211 %tmp1 = load <16 x i8>* %A
212 %tmp2 = load <16 x i8>* %B
213 %tmp3 = call <16 x i8> @llvm.arm.neon.vrhaddu.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
214 ret <16 x i8> %tmp3
215}
216
217define <8 x i16> @vrhaddQu16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
218;CHECK: vrhaddQu16:
219;CHECK: vrhadd.u16
220 %tmp1 = load <8 x i16>* %A
221 %tmp2 = load <8 x i16>* %B
222 %tmp3 = call <8 x i16> @llvm.arm.neon.vrhaddu.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
223 ret <8 x i16> %tmp3
224}
225
226define <4 x i32> @vrhaddQu32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
227;CHECK: vrhaddQu32:
228;CHECK: vrhadd.u32
229 %tmp1 = load <4 x i32>* %A
230 %tmp2 = load <4 x i32>* %B
231 %tmp3 = call <4 x i32> @llvm.arm.neon.vrhaddu.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
232 ret <4 x i32> %tmp3
233}
234
235declare <8 x i8> @llvm.arm.neon.vrhadds.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
236declare <4 x i16> @llvm.arm.neon.vrhadds.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
237declare <2 x i32> @llvm.arm.neon.vrhadds.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
238
239declare <8 x i8> @llvm.arm.neon.vrhaddu.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
240declare <4 x i16> @llvm.arm.neon.vrhaddu.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
241declare <2 x i32> @llvm.arm.neon.vrhaddu.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
242
243declare <16 x i8> @llvm.arm.neon.vrhadds.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
244declare <8 x i16> @llvm.arm.neon.vrhadds.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
245declare <4 x i32> @llvm.arm.neon.vrhadds.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
246
247declare <16 x i8> @llvm.arm.neon.vrhaddu.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
248declare <8 x i16> @llvm.arm.neon.vrhaddu.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
249declare <4 x i32> @llvm.arm.neon.vrhaddu.v4i32(<4 x i32>, <4 x i32>) nounwind readnone