blob: 443b2d077ab571af092774847e22b821e54152d0 [file] [log] [blame]
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +00001//===-------- InlineSpiller.cpp - Insert spills and restores inline -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The inline spiller modifies the machine function directly instead of
11// inserting spills and restores in VirtRegMap.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen376dcbd2010-11-03 20:39:23 +000015#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000016#include "Spiller.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000017#include "LiveRangeEdit.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000018#include "VirtRegMap.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000021#include "llvm/CodeGen/LiveStackAnalysis.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +000027#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/raw_ostream.h"
30
31using namespace llvm;
32
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +000033static cl::opt<bool>
34VerifySpills("verify-spills", cl::desc("Verify after each spill/split"));
35
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000036namespace {
37class InlineSpiller : public Spiller {
Jakob Stoklund Olesen6d108e22010-08-06 18:47:06 +000038 MachineFunctionPass &pass_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000039 MachineFunction &mf_;
40 LiveIntervals &lis_;
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000041 LiveStacks &lss_;
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000042 AliasAnalysis *aa_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000043 VirtRegMap &vrm_;
44 MachineFrameInfo &mfi_;
45 MachineRegisterInfo &mri_;
46 const TargetInstrInfo &tii_;
47 const TargetRegisterInfo &tri_;
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000048 const BitVector reserved_;
49
50 // Variables that are valid during spill(), but used by multiple methods.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000051 LiveRangeEdit *edit_;
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000052 const TargetRegisterClass *rc_;
53 int stackSlot_;
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000054
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000055 // Values that failed to remat at some point.
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000056 SmallPtrSet<VNInfo*, 8> usedValues_;
57
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000058 ~InlineSpiller() {}
59
60public:
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000061 InlineSpiller(MachineFunctionPass &pass,
62 MachineFunction &mf,
63 VirtRegMap &vrm)
Jakob Stoklund Olesen6d108e22010-08-06 18:47:06 +000064 : pass_(pass),
65 mf_(mf),
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000066 lis_(pass.getAnalysis<LiveIntervals>()),
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +000067 lss_(pass.getAnalysis<LiveStacks>()),
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000068 aa_(&pass.getAnalysis<AliasAnalysis>()),
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000069 vrm_(vrm),
70 mfi_(*mf.getFrameInfo()),
71 mri_(mf.getRegInfo()),
72 tii_(*mf.getTarget().getInstrInfo()),
73 tri_(*mf.getTarget().getRegisterInfo()),
Jakob Stoklund Olesen3bda29e2010-12-10 22:54:40 +000074 reserved_(tri_.getReservedRegs(mf_)) {}
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000075
76 void spill(LiveInterval *li,
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +000077 SmallVectorImpl<LiveInterval*> &newIntervals,
Andrew Trickf4baeaf2010-11-10 19:18:47 +000078 const SmallVectorImpl<LiveInterval*> &spillIs);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000079
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000080 void spill(LiveRangeEdit &);
81
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000082private:
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +000083 bool reMaterializeFor(MachineBasicBlock::iterator MI);
84 void reMaterializeAll();
85
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +000086 bool coalesceStackAccess(MachineInstr *MI);
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +000087 bool foldMemoryOperand(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +000088 const SmallVectorImpl<unsigned> &Ops,
89 MachineInstr *LoadMI = 0);
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +000090 void insertReload(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
91 void insertSpill(LiveInterval &NewLI, MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +000092};
93}
94
95namespace llvm {
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +000096Spiller *createInlineSpiller(MachineFunctionPass &pass,
97 MachineFunction &mf,
98 VirtRegMap &vrm) {
Jakob Stoklund Olesen1f46a0a2010-10-29 00:40:55 +000099 if (VerifySpills)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000100 mf.verify(&pass, "When creating inline spiller");
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000101 return new InlineSpiller(pass, mf, vrm);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000102}
103}
104
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000105/// reMaterializeFor - Attempt to rematerialize edit_->getReg() before MI instead of
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000106/// reloading it.
107bool InlineSpiller::reMaterializeFor(MachineBasicBlock::iterator MI) {
108 SlotIndex UseIdx = lis_.getInstructionIndex(MI).getUseIndex();
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000109 VNInfo *OrigVNI = edit_->getParent().getVNInfoAt(UseIdx);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000110
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000111 if (!OrigVNI) {
112 DEBUG(dbgs() << "\tadding <undef> flags: ");
113 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
114 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000115 if (MO.isReg() && MO.isUse() && MO.getReg() == edit_->getReg())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000116 MO.setIsUndef();
117 }
118 DEBUG(dbgs() << UseIdx << '\t' << *MI);
119 return true;
120 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000121
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000122 LiveRangeEdit::Remat RM(OrigVNI);
123 if (!edit_->canRematerializeAt(RM, UseIdx, false, lis_)) {
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000124 usedValues_.insert(OrigVNI);
125 DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << *MI);
126 return false;
127 }
128
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000129 // If the instruction also writes edit_->getReg(), it had better not require
130 // the same register for uses and defs.
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000131 bool Reads, Writes;
132 SmallVector<unsigned, 8> Ops;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000133 tie(Reads, Writes) = MI->readsWritesVirtualRegister(edit_->getReg(), &Ops);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000134 if (Writes) {
135 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
136 MachineOperand &MO = MI->getOperand(Ops[i]);
137 if (MO.isUse() ? MI->isRegTiedToDefOperand(Ops[i]) : MO.getSubReg()) {
138 usedValues_.insert(OrigVNI);
139 DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << *MI);
140 return false;
141 }
142 }
143 }
144
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000145 // Before rematerializing into a register for a single instruction, try to
146 // fold a load into the instruction. That avoids allocating a new register.
147 if (RM.OrigMI->getDesc().canFoldAsLoad() &&
148 foldMemoryOperand(MI, Ops, RM.OrigMI)) {
149 edit_->markRematerialized(RM.ParentVNI);
150 return true;
151 }
152
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000153 // Alocate a new register for the remat.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000154 LiveInterval &NewLI = edit_->create(mri_, lis_, vrm_);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000155 NewLI.markNotSpillable();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000156
157 // Finally we can rematerialize OrigMI before MI.
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000158 SlotIndex DefIdx = edit_->rematerializeAt(*MI->getParent(), MI, NewLI.reg, RM,
159 lis_, tii_, tri_);
160 DEBUG(dbgs() << "\tremat: " << DefIdx << '\n');
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000161
162 // Replace operands
163 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
164 MachineOperand &MO = MI->getOperand(Ops[i]);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000165 if (MO.isReg() && MO.isUse() && MO.getReg() == edit_->getReg()) {
166 MO.setReg(NewLI.reg);
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000167 MO.setIsKill();
168 }
169 }
170 DEBUG(dbgs() << "\t " << UseIdx << '\t' << *MI);
171
Lang Hames6e2968c2010-09-25 12:04:16 +0000172 VNInfo *DefVNI = NewLI.getNextValue(DefIdx, 0, lis_.getVNInfoAllocator());
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000173 NewLI.addRange(LiveRange(DefIdx, UseIdx.getDefIndex(), DefVNI));
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000174 DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000175 return true;
176}
177
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000178/// reMaterializeAll - Try to rematerialize as many uses as possible,
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000179/// and trim the live ranges after.
180void InlineSpiller::reMaterializeAll() {
181 // Do a quick scan of the interval values to find if any are remattable.
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000182 if (!edit_->anyRematerializable(lis_, tii_, aa_))
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000183 return;
184
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000185 usedValues_.clear();
186
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000187 // Try to remat before all uses of edit_->getReg().
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000188 bool anyRemat = false;
189 for (MachineRegisterInfo::use_nodbg_iterator
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000190 RI = mri_.use_nodbg_begin(edit_->getReg());
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000191 MachineInstr *MI = RI.skipInstruction();)
192 anyRemat |= reMaterializeFor(MI);
193
194 if (!anyRemat)
195 return;
196
197 // Remove any values that were completely rematted.
198 bool anyRemoved = false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000199 for (LiveInterval::vni_iterator I = edit_->getParent().vni_begin(),
200 E = edit_->getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000201 VNInfo *VNI = *I;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000202 if (VNI->hasPHIKill() || !edit_->didRematerialize(VNI) ||
203 usedValues_.count(VNI))
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000204 continue;
205 MachineInstr *DefMI = lis_.getInstructionFromIndex(VNI->def);
206 DEBUG(dbgs() << "\tremoving dead def: " << VNI->def << '\t' << *DefMI);
207 lis_.RemoveMachineInstrFromMaps(DefMI);
208 vrm_.RemoveMachineInstrFromMaps(DefMI);
209 DefMI->eraseFromParent();
Lang Hamescec29452010-09-26 03:37:09 +0000210 VNI->def = SlotIndex();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000211 anyRemoved = true;
212 }
213
214 if (!anyRemoved)
215 return;
216
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000217 // Removing values may cause debug uses where parent is not live.
218 for (MachineRegisterInfo::use_iterator RI = mri_.use_begin(edit_->getReg());
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000219 MachineInstr *MI = RI.skipInstruction();) {
220 if (!MI->isDebugValue())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000221 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000222 // Try to preserve the debug value if parent is live immediately after it.
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000223 MachineBasicBlock::iterator NextMI = MI;
224 ++NextMI;
225 if (NextMI != MI->getParent()->end() && !lis_.isNotInMIMap(NextMI)) {
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000226 SlotIndex Idx = lis_.getInstructionIndex(NextMI);
227 VNInfo *VNI = edit_->getParent().getVNInfoAt(Idx);
Jakob Stoklund Olesenb67b12e2010-08-10 20:45:07 +0000228 if (VNI && (VNI->hasPHIKill() || usedValues_.count(VNI)))
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000229 continue;
230 }
231 DEBUG(dbgs() << "Removing debug info due to remat:" << "\t" << *MI);
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000232 MI->eraseFromParent();
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000233 }
234}
235
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000236/// If MI is a load or store of stackSlot_, it can be removed.
237bool InlineSpiller::coalesceStackAccess(MachineInstr *MI) {
238 int FI = 0;
239 unsigned reg;
240 if (!(reg = tii_.isLoadFromStackSlot(MI, FI)) &&
241 !(reg = tii_.isStoreToStackSlot(MI, FI)))
242 return false;
243
244 // We have a stack access. Is it the right register and slot?
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000245 if (reg != edit_->getReg() || FI != stackSlot_)
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000246 return false;
247
248 DEBUG(dbgs() << "Coalescing stack access: " << *MI);
249 lis_.RemoveMachineInstrFromMaps(MI);
250 MI->eraseFromParent();
251 return true;
252}
253
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000254/// foldMemoryOperand - Try folding stack slot references in Ops into MI.
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000255/// @param MI Instruction using or defining the current register.
256/// @param Ops Operandices from readsWritesVirtualRegister().
257/// @param LoadMI Load instruction to use instead of stack slot when non-null.
258/// @return True on success, and MI will be erased.
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000259bool InlineSpiller::foldMemoryOperand(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000260 const SmallVectorImpl<unsigned> &Ops,
261 MachineInstr *LoadMI) {
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000262 // TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
263 // operands.
264 SmallVector<unsigned, 8> FoldOps;
265 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
266 unsigned Idx = Ops[i];
267 MachineOperand &MO = MI->getOperand(Idx);
268 if (MO.isImplicit())
269 continue;
270 // FIXME: Teach targets to deal with subregs.
271 if (MO.getSubReg())
272 return false;
273 // Tied use operands should not be passed to foldMemoryOperand.
274 if (!MI->isRegTiedToDefOperand(Idx))
275 FoldOps.push_back(Idx);
276 }
277
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000278 MachineInstr *FoldMI =
279 LoadMI ? tii_.foldMemoryOperand(MI, FoldOps, LoadMI)
280 : tii_.foldMemoryOperand(MI, FoldOps, stackSlot_);
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000281 if (!FoldMI)
282 return false;
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000283 lis_.ReplaceMachineInstrInMaps(MI, FoldMI);
Jakob Stoklund Olesen83d1ba52010-12-18 03:04:14 +0000284 if (!LoadMI)
285 vrm_.addSpillSlotUse(stackSlot_, FoldMI);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000286 MI->eraseFromParent();
Jakob Stoklund Olesene72a5c52010-07-01 00:13:04 +0000287 DEBUG(dbgs() << "\tfolded: " << *FoldMI);
288 return true;
289}
290
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000291/// insertReload - Insert a reload of NewLI.reg before MI.
292void InlineSpiller::insertReload(LiveInterval &NewLI,
293 MachineBasicBlock::iterator MI) {
294 MachineBasicBlock &MBB = *MI->getParent();
295 SlotIndex Idx = lis_.getInstructionIndex(MI).getDefIndex();
296 tii_.loadRegFromStackSlot(MBB, MI, NewLI.reg, stackSlot_, rc_, &tri_);
297 --MI; // Point to load instruction.
298 SlotIndex LoadIdx = lis_.InsertMachineInstrInMaps(MI).getDefIndex();
299 vrm_.addSpillSlotUse(stackSlot_, MI);
300 DEBUG(dbgs() << "\treload: " << LoadIdx << '\t' << *MI);
Lang Hames6e2968c2010-09-25 12:04:16 +0000301 VNInfo *LoadVNI = NewLI.getNextValue(LoadIdx, 0,
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000302 lis_.getVNInfoAllocator());
303 NewLI.addRange(LiveRange(LoadIdx, Idx, LoadVNI));
304}
305
306/// insertSpill - Insert a spill of NewLI.reg after MI.
307void InlineSpiller::insertSpill(LiveInterval &NewLI,
308 MachineBasicBlock::iterator MI) {
309 MachineBasicBlock &MBB = *MI->getParent();
Jakob Stoklund Olesen68257e62010-11-15 20:55:49 +0000310
311 // Get the defined value. It could be an early clobber so keep the def index.
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000312 SlotIndex Idx = lis_.getInstructionIndex(MI).getDefIndex();
Jakob Stoklund Olesen68257e62010-11-15 20:55:49 +0000313 VNInfo *VNI = edit_->getParent().getVNInfoAt(Idx);
314 assert(VNI && VNI->def.getDefIndex() == Idx && "Inconsistent VNInfo");
315 Idx = VNI->def;
316
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000317 tii_.storeRegToStackSlot(MBB, ++MI, NewLI.reg, true, stackSlot_, rc_, &tri_);
318 --MI; // Point to store instruction.
319 SlotIndex StoreIdx = lis_.InsertMachineInstrInMaps(MI).getDefIndex();
320 vrm_.addSpillSlotUse(stackSlot_, MI);
321 DEBUG(dbgs() << "\tspilled: " << StoreIdx << '\t' << *MI);
Lang Hames6e2968c2010-09-25 12:04:16 +0000322 VNInfo *StoreVNI = NewLI.getNextValue(Idx, 0, lis_.getVNInfoAllocator());
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000323 NewLI.addRange(LiveRange(Idx, StoreIdx, StoreVNI));
324}
325
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000326void InlineSpiller::spill(LiveInterval *li,
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +0000327 SmallVectorImpl<LiveInterval*> &newIntervals,
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000328 const SmallVectorImpl<LiveInterval*> &spillIs) {
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000329 LiveRangeEdit edit(*li, newIntervals, spillIs);
330 spill(edit);
Jakob Stoklund Olesen26b92be2010-10-28 20:34:47 +0000331 if (VerifySpills)
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000332 mf_.verify(&pass_, "After inline spill");
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000333}
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000334
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000335void InlineSpiller::spill(LiveRangeEdit &edit) {
336 edit_ = &edit;
Jakob Stoklund Olesen7d577532010-10-30 01:26:09 +0000337 assert(!edit.getParent().isStackSlot() && "Trying to spill a stack slot.");
338 DEBUG(dbgs() << "Inline spilling "
339 << mri_.getRegClass(edit.getReg())->getName()
340 << ':' << edit.getParent() << "\n");
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000341 assert(edit.getParent().isSpillable() &&
342 "Attempting to spill already spilled value.");
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000343
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000344 reMaterializeAll();
345
346 // Remat may handle everything.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000347 if (edit_->getParent().empty())
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000348 return;
349
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000350 rc_ = mri_.getRegClass(edit.getReg());
Jakob Stoklund Olesena37d5cf2010-11-01 19:49:57 +0000351 stackSlot_ = vrm_.assignVirt2StackSlot(edit_->getReg());
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000352
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +0000353 // Update LiveStacks now that we are committed to spilling.
354 LiveInterval &stacklvr = lss_.getOrCreateInterval(stackSlot_, rc_);
Jakob Stoklund Olesena37d5cf2010-11-01 19:49:57 +0000355 assert(stacklvr.empty() && "Just created stack slot not empty");
356 stacklvr.getNextValue(SlotIndex(), 0, lss_.getVNInfoAllocator());
Jakob Stoklund Olesen0a12b802010-10-26 00:11:35 +0000357 stacklvr.MergeRangesInAsValue(edit_->getParent(), stacklvr.getValNumInfo(0));
358
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000359 // Iterate over instructions using register.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000360 for (MachineRegisterInfo::reg_iterator RI = mri_.reg_begin(edit.getReg());
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000361 MachineInstr *MI = RI.skipInstruction();) {
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000362
Jakob Stoklund Olesen3b9c7eb2010-07-02 19:54:40 +0000363 // Debug values are not allowed to affect codegen.
364 if (MI->isDebugValue()) {
365 // Modify DBG_VALUE now that the value is in a spill slot.
366 uint64_t Offset = MI->getOperand(1).getImm();
367 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
368 DebugLoc DL = MI->getDebugLoc();
369 if (MachineInstr *NewDV = tii_.emitFrameIndexDebugValue(mf_, stackSlot_,
370 Offset, MDPtr, DL)) {
371 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
372 MachineBasicBlock *MBB = MI->getParent();
373 MBB->insert(MBB->erase(MI), NewDV);
374 } else {
375 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
376 MI->eraseFromParent();
377 }
378 continue;
379 }
380
Jakob Stoklund Olesen1a0f91b2010-08-04 22:35:11 +0000381 // Stack slot accesses may coalesce away.
382 if (coalesceStackAccess(MI))
383 continue;
384
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000385 // Analyze instruction.
386 bool Reads, Writes;
387 SmallVector<unsigned, 8> Ops;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000388 tie(Reads, Writes) = MI->readsWritesVirtualRegister(edit.getReg(), &Ops);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000389
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000390 // Attempt to fold memory ops.
391 if (foldMemoryOperand(MI, Ops))
392 continue;
393
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000394 // Allocate interval around instruction.
395 // FIXME: Infer regclass from instruction alone.
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000396 LiveInterval &NewLI = edit.create(mri_, lis_, vrm_);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000397 NewLI.markNotSpillable();
398
Jakob Stoklund Olesen8de3b1e2010-07-02 17:44:57 +0000399 if (Reads)
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000400 insertReload(NewLI, MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000401
402 // Rewrite instruction operands.
403 bool hasLiveDef = false;
404 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
405 MachineOperand &MO = MI->getOperand(Ops[i]);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +0000406 MO.setReg(NewLI.reg);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000407 if (MO.isUse()) {
408 if (!MI->isRegTiedToDefOperand(Ops[i]))
409 MO.setIsKill();
410 } else {
411 if (!MO.isDead())
412 hasLiveDef = true;
413 }
414 }
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000415
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000416 // FIXME: Use a second vreg if instruction has no tied ops.
Jakob Stoklund Olesen9e55afb2010-06-30 23:03:52 +0000417 if (Writes && hasLiveDef)
418 insertSpill(NewLI, MI);
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000419
420 DEBUG(dbgs() << "\tinterval: " << NewLI << '\n');
Jakob Stoklund Olesen914f2ff2010-06-29 23:58:39 +0000421 }
422}