blob: efdf0766df6c98743e44f3f79050897c211a7f8e [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000346 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000348 // On X86 and X86-64, atomic operations are lowered to locked instructions.
349 // Locked instructions, in turn, have implicit fence semantics (all memory
350 // operations are flushed before issuing the locked instruction, and they
351 // are not buffered), so we can fold away the common pattern of
352 // fence-atomic-fence.
353 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000618
Dale Johannesen76090172010-04-20 22:34:09 +0000619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
667 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000679
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
683 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
684 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
685 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
686 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000689
690 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
691 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
692 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000694 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
695 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 }
697
Evan Cheng92722532009-03-26 23:06:32 +0000698 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
703 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
704 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
705 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
706 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
707 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
708 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
711 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
712 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000713 }
714
Evan Cheng92722532009-03-26 23:06:32 +0000715 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000717
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000718 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
719 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
721 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
726 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
727 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
728 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
729 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
730 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
731 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
732 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
733 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
735 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
737 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
738 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
739 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
740 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
743 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
749 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000752
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000753 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
758
Evan Cheng2c3ae372006-04-12 21:21:57 +0000759 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
761 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000762 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000764 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000765 // Do not attempt to custom lower non-128-bit vectors
766 if (!VT.is128BitVector())
767 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::BUILD_VECTOR,
769 VT.getSimpleVT().SimpleTy, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE,
771 VT.getSimpleVT().SimpleTy, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
773 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000774 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000775
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
778 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000782
Nate Begemancdd1eec2008-02-12 22:51:28 +0000783 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000786 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000787
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000788 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
790 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000791 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000792
793 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000794 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000795 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000796
Owen Andersond6662ad2009-08-10 20:46:15 +0000797 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000799 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000801 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000807 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000810
Evan Cheng2c3ae372006-04-12 21:21:57 +0000811 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
813 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
814 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
815 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
818 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000819 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
821 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000822 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000824
Nate Begeman14d12ca2008-02-11 04:19:36 +0000825 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000826 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
827 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
828 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
829 setOperationAction(ISD::FRINT, MVT::f32, Legal);
830 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
831 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
832 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
833 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
834 setOperationAction(ISD::FRINT, MVT::f64, Legal);
835 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000839
840 // i8 and i16 vectors are custom , because the source register and source
841 // source memory operand types are not the same width. f32 vectors are
842 // custom since the immediate controlling the insert encodes additional
843 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
854 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000857 }
858 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000859
Nate Begeman30a0de92008-07-17 16:51:19 +0000860 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000862 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
David Greene9b9838d2009-06-29 16:47:10 +0000864 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
866 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
871 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
874 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
875 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
876 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
877 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
878 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
879 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
880 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
881 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
882 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
883 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
886 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
888 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
889 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
890 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
891 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
892 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
893 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
894 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
895 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
896 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
897 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
898 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
899 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
900 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
903 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
905 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
909 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
915 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
918 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000919
920#if 0
921 // Not sure we want to do this since there are no 256-bit integer
922 // operations in AVX
923
924 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
925 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
927 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000928
929 // Do not attempt to custom lower non-power-of-2 vectors
930 if (!isPowerOf2_32(VT.getVectorNumElements()))
931 continue;
932
933 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
934 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
936 }
937
938 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
940 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000941 }
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943
944#if 0
945 // Not sure we want to do this since there are no 256-bit integer
946 // operations in AVX
947
948 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
949 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
951 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000952
953 if (!VT.is256BitVector()) {
954 continue;
955 }
956 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000962 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 }
967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000969#endif
970 }
971
Evan Cheng6be2c582006-04-05 23:38:46 +0000972 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000974
Bill Wendling74c37652008-12-09 22:08:41 +0000975 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000981
Eli Friedman962f5492010-06-02 19:35:46 +0000982 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
983 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000984 //
Eli Friedman962f5492010-06-02 19:35:46 +0000985 // FIXME: We really should do custom legalization for addition and
986 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
987 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000988 if (Subtarget->is64Bit()) {
989 setOperationAction(ISD::SADDO, MVT::i64, Custom);
990 setOperationAction(ISD::UADDO, MVT::i64, Custom);
991 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
992 setOperationAction(ISD::USUBO, MVT::i64, Custom);
993 setOperationAction(ISD::SMULO, MVT::i64, Custom);
994 }
Bill Wendling41ea7e72008-11-24 19:21:46 +0000995
Evan Chengd54f2d52009-03-31 19:38:51 +0000996 if (!Subtarget->is64Bit()) {
997 // These libcalls are not available in 32-bit.
998 setLibcallName(RTLIB::SHL_I128, 0);
999 setLibcallName(RTLIB::SRL_I128, 0);
1000 setLibcallName(RTLIB::SRA_I128, 0);
1001 }
1002
Evan Cheng206ee9d2006-07-07 08:33:52 +00001003 // We have target-specific dag combine patterns for the following nodes:
1004 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001005 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001006 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001007 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001008 setTargetDAGCombine(ISD::SHL);
1009 setTargetDAGCombine(ISD::SRA);
1010 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001011 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001012 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001013 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001014 if (Subtarget->is64Bit())
1015 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001016
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001017 computeRegisterProperties();
1018
Evan Cheng87ed7162006-02-14 08:25:08 +00001019 // FIXME: These should be based on subtarget info. Plus, the values should
1020 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001021 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001022 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001023 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001024 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001025 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001026}
1027
Scott Michel5b8f82e2008-03-10 15:42:14 +00001028
Owen Anderson825b72b2009-08-11 20:47:22 +00001029MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1030 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001031}
1032
1033
Evan Cheng29286502008-01-23 23:17:41 +00001034/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1035/// the desired ByVal argument alignment.
1036static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1037 if (MaxAlign == 16)
1038 return;
1039 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1040 if (VTy->getBitWidth() == 128)
1041 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001042 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1043 unsigned EltAlign = 0;
1044 getMaxByValAlign(ATy->getElementType(), EltAlign);
1045 if (EltAlign > MaxAlign)
1046 MaxAlign = EltAlign;
1047 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1048 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(STy->getElementType(i), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 if (MaxAlign == 16)
1054 break;
1055 }
1056 }
1057 return;
1058}
1059
1060/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1061/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001062/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1063/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001064unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001065 if (Subtarget->is64Bit()) {
1066 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001067 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001068 if (TyAlign > 8)
1069 return TyAlign;
1070 return 8;
1071 }
1072
Evan Cheng29286502008-01-23 23:17:41 +00001073 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001074 if (Subtarget->hasSSE1())
1075 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001076 return Align;
1077}
Chris Lattner2b02a442007-02-25 08:29:00 +00001078
Evan Chengf0df0312008-05-15 08:39:06 +00001079/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001080/// and store operations as a result of memset, memcpy, and memmove
1081/// lowering. If DstAlign is zero that means it's safe to destination
1082/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1083/// means there isn't a need to check it against alignment requirement,
1084/// probably because the source does not need to be loaded. If
1085/// 'NonScalarIntSafe' is true, that means it's safe to return a
1086/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1087/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1088/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089/// It returns EVT::Other if the type should be determined using generic
1090/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001091EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001092X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1093 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001095 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001096 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001097 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1098 // linux. This is because the stack realignment code can't handle certain
1099 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001100 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001101 if (NonScalarIntSafe &&
1102 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001103 if (Size >= 16 &&
1104 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001105 ((DstAlign == 0 || DstAlign >= 16) &&
1106 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 16) {
1108 if (Subtarget->hasSSE2())
1109 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001110 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001113 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001114 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001115 Subtarget->hasSSE2()) {
1116 // Do not use f64 to lower memcpy if source is string constant. It's
1117 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001118 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001119 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001120 }
Evan Chengf0df0312008-05-15 08:39:06 +00001121 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return MVT::i64;
1123 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001124}
1125
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001126/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1127/// current function. The returned value is a member of the
1128/// MachineJumpTableInfo::JTEntryKind enum.
1129unsigned X86TargetLowering::getJumpTableEncoding() const {
1130 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1131 // symbol.
1132 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1133 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001134 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001135
1136 // Otherwise, use the normal jump table encoding heuristics.
1137 return TargetLowering::getJumpTableEncoding();
1138}
1139
Chris Lattner589c6f62010-01-26 06:28:43 +00001140/// getPICBaseSymbol - Return the X86-32 PIC base.
1141MCSymbol *
1142X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1143 MCContext &Ctx) const {
1144 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001145 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1146 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001147}
1148
1149
Chris Lattnerc64daab2010-01-26 05:02:42 +00001150const MCExpr *
1151X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1152 const MachineBasicBlock *MBB,
1153 unsigned uid,MCContext &Ctx) const{
1154 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT());
1156 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1157 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001158 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1159 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001160}
1161
Evan Chengcc415862007-11-09 01:32:10 +00001162/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1163/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001164SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001165 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001166 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001167 // This doesn't have DebugLoc associated with it, but is not really the
1168 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001169 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001170 return Table;
1171}
1172
Chris Lattner589c6f62010-01-26 06:28:43 +00001173/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1174/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1175/// MCExpr.
1176const MCExpr *X86TargetLowering::
1177getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1178 MCContext &Ctx) const {
1179 // X86-64 uses RIP relative addressing based on the jump table label.
1180 if (Subtarget->isPICStyleRIPRel())
1181 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1182
1183 // Otherwise, the reference is relative to the PIC base.
1184 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1185}
1186
Bill Wendlingb4202b82009-07-01 18:50:55 +00001187/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001188unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001189 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001190}
1191
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001192bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1193 unsigned &Offset) const {
1194 if (!Subtarget->isTargetLinux())
1195 return false;
1196
1197 if (Subtarget->is64Bit()) {
1198 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1199 Offset = 0x28;
1200 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1201 AddressSpace = 256;
1202 else
1203 AddressSpace = 257;
1204 } else {
1205 // %gs:0x14 on i386
1206 Offset = 0x14;
1207 AddressSpace = 256;
1208 }
1209 return true;
1210}
1211
1212
Chris Lattner2b02a442007-02-25 08:29:00 +00001213//===----------------------------------------------------------------------===//
1214// Return Value Calling Convention Implementation
1215//===----------------------------------------------------------------------===//
1216
Chris Lattner59ed56b2007-02-28 04:55:35 +00001217#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001218
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001219bool
1220X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Bob Wilson02266e22010-07-09 16:37:18 +00001221 const SmallVectorImpl<EVT> &OutTys,
1222 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001223 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001224 SmallVector<CCValAssign, 16> RVLocs;
1225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001226 RVLocs, Context);
Bob Wilson02266e22010-07-09 16:37:18 +00001227 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001228}
1229
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230SDValue
1231X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001232 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001234 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001235 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 MachineFunction &MF = DAG.getMachineFunction();
1237 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Chris Lattner9774c912007-02-27 05:28:59 +00001239 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1241 RVLocs, *DAG.getContext());
1242 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Evan Chengdcea1632010-02-04 02:40:39 +00001244 // Add the regs to the liveout set for the function.
1245 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1246 for (unsigned i = 0; i != RVLocs.size(); ++i)
1247 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1248 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001249
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001251
Dan Gohman475871a2008-07-27 21:46:04 +00001252 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1254 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001255 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1256 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001258 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001259 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1260 CCValAssign &VA = RVLocs[i];
1261 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001262 SDValue ValToCopy = OutVals[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00001263
Chris Lattner447ff682008-03-11 03:23:40 +00001264 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1265 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001266 if (VA.getLocReg() == X86::ST0 ||
1267 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001268 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1269 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001270 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001272 RetOps.push_back(ValToCopy);
1273 // Don't emit a copytoreg.
1274 continue;
1275 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001276
Evan Cheng242b38b2009-02-23 09:03:22 +00001277 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1278 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001279 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001280 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001281 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001283 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001285 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001286 }
1287
Dale Johannesendd64c412009-02-04 00:33:20 +00001288 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001289 Flag = Chain.getValue(1);
1290 }
Dan Gohman61a92132008-04-21 23:59:07 +00001291
1292 // The x86-64 ABI for returning structs by value requires that we copy
1293 // the sret argument into %rax for the return. We saved the argument into
1294 // a virtual register in the entry block, so now we copy the value out
1295 // and into %rax.
1296 if (Subtarget->is64Bit() &&
1297 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1298 MachineFunction &MF = DAG.getMachineFunction();
1299 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1300 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001301 assert(Reg &&
1302 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001303 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001304
Dale Johannesendd64c412009-02-04 00:33:20 +00001305 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001306 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001307
1308 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001309 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Chris Lattner447ff682008-03-11 03:23:40 +00001312 RetOps[0] = Chain; // Update chain.
1313
1314 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001315 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001316 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001317
1318 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001320}
1321
Dan Gohman98ca4f22009-08-05 01:29:28 +00001322/// LowerCallResult - Lower the result values of a call into the
1323/// appropriate copies out of appropriate physical registers.
1324///
1325SDValue
1326X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001327 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 const SmallVectorImpl<ISD::InputArg> &Ins,
1329 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001330 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001331
Chris Lattnere32bbf62007-02-28 07:09:55 +00001332 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001333 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001334 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001336 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001337 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner3085e152007-02-25 08:59:22 +00001339 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001341 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001342 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Torok Edwin3f142c32009-02-01 18:15:56 +00001344 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001345 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001347 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001348 }
1349
Evan Cheng79fb3b42009-02-20 20:43:02 +00001350 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001351
1352 // If this is a call to a function that returns an fp value on the floating
1353 // point stack, we must guarantee the the value is popped from the stack, so
1354 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1355 // if the return value is not used. We use the FpGET_ST0 instructions
1356 // instead.
1357 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1358 // If we prefer to use the value in xmm registers, copy it out as f80 and
1359 // use a truncate to move it from fp stack reg to xmm reg.
1360 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1361 bool isST0 = VA.getLocReg() == X86::ST0;
1362 unsigned Opc = 0;
1363 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1364 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1365 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1366 SDValue Ops[] = { Chain, InFlag };
1367 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1368 Ops, 2), 1);
1369 Val = Chain.getValue(0);
1370
1371 // Round the f80 to the right size, which also moves it to the appropriate
1372 // xmm register.
1373 if (CopyVT != VA.getValVT())
1374 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1375 // This truncation won't change the value.
1376 DAG.getIntPtrConstant(1));
1377 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001378 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1379 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1380 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001381 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001382 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1384 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001385 } else {
1386 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001388 Val = Chain.getValue(0);
1389 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001390 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1391 } else {
1392 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1393 CopyVT, InFlag).getValue(1);
1394 Val = Chain.getValue(0);
1395 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001396 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001397 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001398 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001399
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001401}
1402
1403
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001404//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001405// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001406//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001407// StdCall calling convention seems to be standard for many Windows' API
1408// routines and around. It differs from C calling convention just a little:
1409// callee should clean up the stack, not caller. Symbols should be also
1410// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001411// For info on fast calling convention see Fast Calling Convention (tail call)
1412// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001413
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001415/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1417 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001418 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001419
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001421}
1422
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001423/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001424/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001425static bool
1426ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1427 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001428 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001429
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001431}
1432
Dan Gohman095cc292008-09-13 01:54:27 +00001433/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1434/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001435CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001436 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001437 if (CC == CallingConv::GHC)
1438 return CC_X86_64_GHC;
1439 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001440 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001441 else
1442 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001443 }
1444
Gordon Henriksen86737662008-01-05 16:56:59 +00001445 if (CC == CallingConv::X86_FastCall)
1446 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001447 else if (CC == CallingConv::X86_ThisCall)
1448 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001449 else if (CC == CallingConv::Fast)
1450 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001451 else if (CC == CallingConv::GHC)
1452 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001453 else
1454 return CC_X86_32_C;
1455}
1456
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001457/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1458/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001459/// the specific parameter attribute. The copy will be passed as a byval
1460/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001461static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001462CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001463 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1464 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001465 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001466 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001467 /*isVolatile*/false, /*AlwaysInline=*/true,
1468 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001469}
1470
Chris Lattner29689432010-03-11 00:22:57 +00001471/// IsTailCallConvention - Return true if the calling convention is one that
1472/// supports tail call optimization.
1473static bool IsTailCallConvention(CallingConv::ID CC) {
1474 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1475}
1476
Evan Cheng0c439eb2010-01-27 00:07:07 +00001477/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1478/// a tailcall target by changing its ABI.
1479static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001480 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001481}
1482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483SDValue
1484X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 const SmallVectorImpl<ISD::InputArg> &Ins,
1487 DebugLoc dl, SelectionDAG &DAG,
1488 const CCValAssign &VA,
1489 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001490 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001491 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001492 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001493 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001494 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001495 EVT ValVT;
1496
1497 // If value is passed by pointer we have address passed instead of the value
1498 // itself.
1499 if (VA.getLocInfo() == CCValAssign::Indirect)
1500 ValVT = VA.getLocVT();
1501 else
1502 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001503
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001504 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001505 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001506 // In case of tail call optimization mark all arguments mutable. Since they
1507 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001508 if (Flags.isByVal()) {
1509 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001510 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001511 return DAG.getFrameIndex(FI, getPointerTy());
1512 } else {
1513 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001514 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001515 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1516 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001517 PseudoSourceValue::getFixedStack(FI), 0,
1518 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001519 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001520}
1521
Dan Gohman475871a2008-07-27 21:46:04 +00001522SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001523X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001524 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 bool isVarArg,
1526 const SmallVectorImpl<ISD::InputArg> &Ins,
1527 DebugLoc dl,
1528 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001529 SmallVectorImpl<SDValue> &InVals)
1530 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001531 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001532 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 const Function* Fn = MF.getFunction();
1535 if (Fn->hasExternalLinkage() &&
1536 Subtarget->isTargetCygMing() &&
1537 Fn->getName() == "main")
1538 FuncInfo->setForceFramePointer(true);
1539
Evan Cheng1bc78042006-04-26 01:20:17 +00001540 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001542 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001543
Chris Lattner29689432010-03-11 00:22:57 +00001544 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1545 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Chris Lattner638402b2007-02-28 07:00:42 +00001547 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1550 ArgLocs, *DAG.getContext());
1551 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001552
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001554 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1556 CCValAssign &VA = ArgLocs[i];
1557 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1558 // places.
1559 assert(VA.getValNo() != LastVal &&
1560 "Don't support value assigned to multiple locs yet");
1561 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Chris Lattnerf39f7712007-02-28 05:46:49 +00001563 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001564 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001565 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001567 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001574 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001575 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001576 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1577 RC = X86::VR64RegisterClass;
1578 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001579 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001581 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1585 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1586 // right size.
1587 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001588 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 DAG.getValueType(VA.getValVT()));
1590 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001591 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001593 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001594 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001595
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001596 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001597 // Handle MMX values passed in XMM regs.
1598 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1600 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001601 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1602 } else
1603 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001604 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001605 } else {
1606 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001609
1610 // If value is passed via pointer - do a load.
1611 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001612 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1613 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001616 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001617
Dan Gohman61a92132008-04-21 23:59:07 +00001618 // The x86-64 ABI for returning structs by value requires that we copy
1619 // the sret argument into %rax for the return. Save the argument into
1620 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001621 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001622 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1623 unsigned Reg = FuncInfo->getSRetReturnReg();
1624 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001626 FuncInfo->setSRetReturnReg(Reg);
1627 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001630 }
1631
Chris Lattnerf39f7712007-02-28 05:46:49 +00001632 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001633 // Align stack specially for tail calls.
1634 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001635 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001636
Evan Cheng1bc78042006-04-26 01:20:17 +00001637 // If the function takes variable number of arguments, make a frame index for
1638 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001639 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001640 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1641 CallConv != CallingConv::X86_ThisCall)) {
Evan Chenged2ae132010-07-03 00:40:23 +00001642 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001643 }
1644 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001645 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1646
1647 // FIXME: We should really autogenerate these arrays
1648 static const unsigned GPR64ArgRegsWin64[] = {
1649 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001651 static const unsigned XMMArgRegsWin64[] = {
1652 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1653 };
1654 static const unsigned GPR64ArgRegs64Bit[] = {
1655 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1656 };
1657 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1659 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1660 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001661 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1662
1663 if (IsWin64) {
1664 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1665 GPR64ArgRegs = GPR64ArgRegsWin64;
1666 XMMArgRegs = XMMArgRegsWin64;
1667 } else {
1668 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1669 GPR64ArgRegs = GPR64ArgRegs64Bit;
1670 XMMArgRegs = XMMArgRegs64Bit;
1671 }
1672 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1673 TotalNumIntRegs);
1674 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1675 TotalNumXMMRegs);
1676
Devang Patel578efa92009-06-05 21:57:13 +00001677 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001678 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001679 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001680 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001681 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001682 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001683 // Kernel mode asks for SSE to be disabled, so don't push them
1684 // on the stack.
1685 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001686
Gordon Henriksen86737662008-01-05 16:56:59 +00001687 // For X86-64, if there are vararg parameters that are passed via
1688 // registers, then we must store them to their spots on the stack so they
1689 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001690 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1691 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1692 FuncInfo->setRegSaveFrameIndex(
1693 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1694 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001695
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001697 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001698 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1699 getPointerTy());
1700 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001701 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001702 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1703 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001704 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1705 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001708 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001709 PseudoSourceValue::getFixedStack(
1710 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001711 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001713 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715
Dan Gohmanface41a2009-08-16 21:24:25 +00001716 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1717 // Now store the XMM (fp + vector) parameter registers.
1718 SmallVector<SDValue, 11> SaveXMMOps;
1719 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001720
Dan Gohmanface41a2009-08-16 21:24:25 +00001721 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1722 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1723 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001724
Dan Gohman1e93df62010-04-17 14:41:14 +00001725 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1726 FuncInfo->getRegSaveFrameIndex()));
1727 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1728 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001729
Dan Gohmanface41a2009-08-16 21:24:25 +00001730 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1731 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1732 X86::VR128RegisterClass);
1733 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1734 SaveXMMOps.push_back(Val);
1735 }
1736 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1737 MVT::Other,
1738 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001739 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001740
1741 if (!MemOps.empty())
1742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1743 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001744 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001748 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001750 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001751 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001752 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001753 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001754 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001755 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001758 // RegSaveFrameIndex is X86-64 only.
1759 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001760 if (CallConv == CallingConv::X86_FastCall ||
1761 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001762 // fastcc functions can't have varargs.
1763 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001764 }
Evan Cheng25caf632006-05-23 21:06:34 +00001765
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001767}
1768
Dan Gohman475871a2008-07-27 21:46:04 +00001769SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001770X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1771 SDValue StackPtr, SDValue Arg,
1772 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001773 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001774 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001775 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001776 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001778 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001779 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001780 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001781 }
Dale Johannesenace16102009-02-03 19:33:06 +00001782 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001783 PseudoSourceValue::getStack(), LocMemOffset,
1784 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001785}
1786
Bill Wendling64e87322009-01-16 19:25:27 +00001787/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001788/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001789SDValue
1790X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001791 SDValue &OutRetAddr, SDValue Chain,
1792 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001793 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001794 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001795 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001796 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001797
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001798 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001799 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001800 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001801}
1802
1803/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1804/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001805static SDValue
1806EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001808 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001809 // Store the return address to the appropriate stack slot.
1810 if (!FPDiff) return Chain;
1811 // Calculate the new stack slot for the return address.
1812 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001813 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001814 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001817 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001818 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1819 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001820 return Chain;
1821}
1822
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001824X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001825 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001826 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001827 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001828 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 const SmallVectorImpl<ISD::InputArg> &Ins,
1830 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001831 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 MachineFunction &MF = DAG.getMachineFunction();
1833 bool Is64Bit = Subtarget->is64Bit();
1834 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001835 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836
Evan Cheng5f941932010-02-05 02:21:12 +00001837 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001838 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001839 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1840 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001841 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001842
1843 // Sibcalls are automatically detected tailcalls which do not require
1844 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001845 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001846 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001847
1848 if (isTailCall)
1849 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001850 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001851
Chris Lattner29689432010-03-11 00:22:57 +00001852 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1853 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001854
Chris Lattner638402b2007-02-28 07:00:42 +00001855 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1858 ArgLocs, *DAG.getContext());
1859 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattner423c5f42007-02-28 05:31:48 +00001861 // Get a count of how many bytes are to be pushed on the stack.
1862 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001863 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001864 // This is a sibcall. The memory operands are available in caller's
1865 // own caller's stack.
1866 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001867 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001868 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001869
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001871 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001873 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1875 FPDiff = NumBytesCallerPushed - NumBytes;
1876
1877 // Set the delta of movement of the returnaddr stackslot.
1878 // But only set if delta is greater than previous delta.
1879 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1880 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1881 }
1882
Evan Chengf22f9b32010-02-06 03:28:46 +00001883 if (!IsSibcall)
1884 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001885
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001887 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001888 if (isTailCall && FPDiff)
1889 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1890 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001891
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1893 SmallVector<SDValue, 8> MemOpChains;
1894 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001895
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001896 // Walk the register/memloc assignments, inserting copies/loads. In the case
1897 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001898 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1899 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001900 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001901 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001903 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001904
Chris Lattner423c5f42007-02-28 05:31:48 +00001905 // Promote the value if needed.
1906 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001907 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001908 case CCValAssign::Full: break;
1909 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001910 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001911 break;
1912 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001913 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001914 break;
1915 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001916 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1917 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1919 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1920 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001921 } else
1922 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1923 break;
1924 case CCValAssign::BCvt:
1925 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001927 case CCValAssign::Indirect: {
1928 // Store the argument.
1929 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001930 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001931 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001932 PseudoSourceValue::getFixedStack(FI), 0,
1933 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001934 Arg = SpillSlot;
1935 break;
1936 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001937 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001938
Chris Lattner423c5f42007-02-28 05:31:48 +00001939 if (VA.isRegLoc()) {
1940 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001942 assert(VA.isMemLoc());
1943 if (StackPtr.getNode() == 0)
1944 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1945 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1946 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001947 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001949
Evan Cheng32fe1032006-05-25 00:59:30 +00001950 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001952 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001953
Evan Cheng347d5f72006-04-28 21:29:37 +00001954 // Build a sequence of copy-to-reg nodes chained together with token chain
1955 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 // Tail call byval lowering might overwrite argument registers so in case of
1958 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001960 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001961 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001962 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001963 InFlag = Chain.getValue(1);
1964 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001965
Chris Lattner88e1fd52009-07-09 04:24:46 +00001966 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001967 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1968 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001970 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1971 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001972 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001973 InFlag);
1974 InFlag = Chain.getValue(1);
1975 } else {
1976 // If we are tail calling and generating PIC/GOT style code load the
1977 // address of the callee into ECX. The value in ecx is used as target of
1978 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1979 // for tail calls on PIC/GOT architectures. Normally we would just put the
1980 // address of GOT into ebx and then call target@PLT. But for tail calls
1981 // ebx would be restored (since ebx is callee saved) before jumping to the
1982 // target@PLT.
1983
1984 // Note: The actual moving to ECX is done further down.
1985 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1986 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1987 !G->getGlobal()->hasProtectedVisibility())
1988 Callee = LowerGlobalAddress(Callee, DAG);
1989 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001990 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001991 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001992 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001993
Gordon Henriksen86737662008-01-05 16:56:59 +00001994 if (Is64Bit && isVarArg) {
1995 // From AMD64 ABI document:
1996 // For calls that may call functions that use varargs or stdargs
1997 // (prototype-less calls or calls to functions containing ellipsis (...) in
1998 // the declaration) %al is used as hidden argument to specify the number
1999 // of SSE registers used. The contents of %al do not need to match exactly
2000 // the number of registers, but must be an ubound on the number of SSE
2001 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002002
2003 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 // Count the number of XMM registers allocated.
2005 static const unsigned XMMArgRegs[] = {
2006 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2007 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2008 };
2009 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002010 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002011 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 InFlag = Chain.getValue(1);
2016 }
2017
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002018
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002019 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002020 if (isTailCall) {
2021 // Force all the incoming stack arguments to be loaded from the stack
2022 // before any new outgoing arguments are stored to the stack, because the
2023 // outgoing stack slots may alias the incoming argument stack slots, and
2024 // the alias isn't otherwise explicit. This is slightly more conservative
2025 // than necessary, because it means that each store effectively depends
2026 // on every argument instead of just those arguments it would clobber.
2027 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2028
Dan Gohman475871a2008-07-27 21:46:04 +00002029 SmallVector<SDValue, 8> MemOpChains2;
2030 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002032 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002033 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002034 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002035 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2036 CCValAssign &VA = ArgLocs[i];
2037 if (VA.isRegLoc())
2038 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002039 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002040 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Create frame index.
2043 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002044 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002045 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002046 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002047
Duncan Sands276dcbd2008-03-21 09:14:45 +00002048 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002049 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002051 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002052 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002053 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002054 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002055
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2057 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002058 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002060 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002061 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002063 PseudoSourceValue::getFixedStack(FI), 0,
2064 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002065 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 }
2067 }
2068
2069 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002071 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002072
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002073 // Copy arguments to their registers.
2074 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002075 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002076 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002077 InFlag = Chain.getValue(1);
2078 }
Dan Gohman475871a2008-07-27 21:46:04 +00002079 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002080
Gordon Henriksen86737662008-01-05 16:56:59 +00002081 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002083 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002084 }
2085
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2087 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2088 // In the 64-bit large code model, we have to make all calls
2089 // through a register, since the call instruction's 32-bit
2090 // pc-relative offset may not be large enough to hold the whole
2091 // address.
2092 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002093 // If the callee is a GlobalAddress node (quite common, every direct call
2094 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2095 // it.
2096
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002097 // We should use extra load for direct calls to dllimported functions in
2098 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002099 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002100 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002101 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002102
Chris Lattner48a7d022009-07-09 05:02:21 +00002103 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2104 // external symbols most go through the PLT in PIC mode. If the symbol
2105 // has hidden or protected visibility, or if it is static or local, then
2106 // we don't need to use the PLT - we can directly call it.
2107 if (Subtarget->isTargetELF() &&
2108 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002109 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002110 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002111 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002112 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2113 Subtarget->getDarwinVers() < 9) {
2114 // PC-relative references to external symbols should go through $stub,
2115 // unless we're building with the leopard linker or later, which
2116 // automatically synthesizes these stubs.
2117 OpFlags = X86II::MO_DARWIN_STUB;
2118 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002119
Devang Patel0d881da2010-07-06 22:08:15 +00002120 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002121 G->getOffset(), OpFlags);
2122 }
Bill Wendling056292f2008-09-16 21:48:12 +00002123 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002124 unsigned char OpFlags = 0;
2125
2126 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2127 // symbols should go through the PLT.
2128 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002129 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002130 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002131 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002132 Subtarget->getDarwinVers() < 9) {
2133 // PC-relative references to external symbols should go through $stub,
2134 // unless we're building with the leopard linker or later, which
2135 // automatically synthesizes these stubs.
2136 OpFlags = X86II::MO_DARWIN_STUB;
2137 }
Eric Christopherfd179292009-08-27 18:07:15 +00002138
Chris Lattner48a7d022009-07-09 05:02:21 +00002139 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2140 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002141 }
2142
Chris Lattnerd96d0722007-02-25 06:40:16 +00002143 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002145 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002146
Evan Chengf22f9b32010-02-06 03:28:46 +00002147 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002148 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2149 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002152
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002153 Ops.push_back(Chain);
2154 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002155
Dan Gohman98ca4f22009-08-05 01:29:28 +00002156 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002158
Gordon Henriksen86737662008-01-05 16:56:59 +00002159 // Add argument registers to the end of the list so that they are known live
2160 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002161 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2162 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2163 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002164
Evan Cheng586ccac2008-03-18 23:36:35 +00002165 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002167 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2168
2169 // Add an implicit use of AL for x86 vararg functions.
2170 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002171 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002172
Gabor Greifba36cb52008-08-28 21:40:38 +00002173 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002174 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002177 // We used to do:
2178 //// If this is the first return lowered for this function, add the regs
2179 //// to the liveout set for the function.
2180 // This isn't right, although it's probably harmless on x86; liveouts
2181 // should be computed from returns not tail calls. Consider a void
2182 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return DAG.getNode(X86ISD::TC_RETURN, dl,
2184 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002185 }
2186
Dale Johannesenace16102009-02-03 19:33:06 +00002187 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002188 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002189
Chris Lattner2d297092006-05-23 18:50:38 +00002190 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002191 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002192 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002193 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002194 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002195 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002196 // pops the hidden struct pointer, so we have to push it back.
2197 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002198 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002199 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002200 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Gordon Henriksenae636f82008-01-03 16:47:34 +00002202 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002203 if (!IsSibcall) {
2204 Chain = DAG.getCALLSEQ_END(Chain,
2205 DAG.getIntPtrConstant(NumBytes, true),
2206 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2207 true),
2208 InFlag);
2209 InFlag = Chain.getValue(1);
2210 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002211
Chris Lattner3085e152007-02-25 08:59:22 +00002212 // Handle result values, copying them out of physregs into vregs that we
2213 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2215 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002216}
2217
Evan Cheng25ab6902006-09-08 06:48:29 +00002218
2219//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220// Fast Calling Convention (tail call) implementation
2221//===----------------------------------------------------------------------===//
2222
2223// Like std call, callee cleans arguments, convention except that ECX is
2224// reserved for storing the tail called function address. Only 2 registers are
2225// free for argument passing (inreg). Tail call optimization is performed
2226// provided:
2227// * tailcallopt is enabled
2228// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002229// On X86_64 architecture with GOT-style position independent code only local
2230// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002231// To keep the stack aligned according to platform abi the function
2232// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2233// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002234// If a tail called function callee has more arguments than the caller the
2235// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002236// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237// original REtADDR, but before the saved framepointer or the spilled registers
2238// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2239// stack layout:
2240// arg1
2241// arg2
2242// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002243// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002244// move area ]
2245// (possible EBP)
2246// ESI
2247// EDI
2248// local1 ..
2249
2250/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2251/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002252unsigned
2253X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2254 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002255 MachineFunction &MF = DAG.getMachineFunction();
2256 const TargetMachine &TM = MF.getTarget();
2257 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2258 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002259 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002260 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002261 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002262 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2263 // Number smaller than 12 so just add the difference.
2264 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2265 } else {
2266 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002267 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002268 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002269 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002270 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002271}
2272
Evan Cheng5f941932010-02-05 02:21:12 +00002273/// MatchingStackOffset - Return true if the given stack call argument is
2274/// already available in the same position (relatively) of the caller's
2275/// incoming argument stack.
2276static
2277bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2278 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2279 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002280 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2281 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002282 if (Arg.getOpcode() == ISD::CopyFromReg) {
2283 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2284 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2285 return false;
2286 MachineInstr *Def = MRI->getVRegDef(VR);
2287 if (!Def)
2288 return false;
2289 if (!Flags.isByVal()) {
2290 if (!TII->isLoadFromStackSlot(Def, FI))
2291 return false;
2292 } else {
2293 unsigned Opcode = Def->getOpcode();
2294 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2295 Def->getOperand(1).isFI()) {
2296 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002297 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002298 } else
2299 return false;
2300 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002301 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2302 if (Flags.isByVal())
2303 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002304 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002305 // define @foo(%struct.X* %A) {
2306 // tail call @bar(%struct.X* byval %A)
2307 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002308 return false;
2309 SDValue Ptr = Ld->getBasePtr();
2310 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2311 if (!FINode)
2312 return false;
2313 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002314 } else
2315 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002316
Evan Cheng4cae1332010-03-05 08:38:04 +00002317 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002318 if (!MFI->isFixedObjectIndex(FI))
2319 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002320 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002321}
2322
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2324/// for tail call optimization. Targets which want to do tail call
2325/// optimization should implement this function.
2326bool
2327X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002328 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002330 bool isCalleeStructRet,
2331 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002332 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002333 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002334 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002336 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002337 CalleeCC != CallingConv::C)
2338 return false;
2339
Evan Cheng7096ae42010-01-29 06:45:59 +00002340 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002341 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002342 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002343 CallingConv::ID CallerCC = CallerF->getCallingConv();
2344 bool CCMatch = CallerCC == CalleeCC;
2345
Dan Gohman1797ed52010-02-08 20:27:50 +00002346 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002347 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002348 return true;
2349 return false;
2350 }
2351
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002352 // Look for obvious safe cases to perform tail call optimization that do not
2353 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002354
Evan Cheng2c12cb42010-03-26 16:26:03 +00002355 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2356 // emit a special epilogue.
2357 if (RegInfo->needsStackRealignment(MF))
2358 return false;
2359
Evan Cheng3c262ee2010-03-26 02:13:13 +00002360 // Do not sibcall optimize vararg calls unless the call site is not passing any
2361 // arguments.
2362 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002363 return false;
2364
Evan Chenga375d472010-03-15 18:54:48 +00002365 // Also avoid sibcall optimization if either caller or callee uses struct
2366 // return semantics.
2367 if (isCalleeStructRet || isCallerStructRet)
2368 return false;
2369
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002370 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2371 // Therefore if it's not used by the call it is not safe to optimize this into
2372 // a sibcall.
2373 bool Unused = false;
2374 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2375 if (!Ins[i].Used) {
2376 Unused = true;
2377 break;
2378 }
2379 }
2380 if (Unused) {
2381 SmallVector<CCValAssign, 16> RVLocs;
2382 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2383 RVLocs, *DAG.getContext());
2384 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002385 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002386 CCValAssign &VA = RVLocs[i];
2387 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2388 return false;
2389 }
2390 }
2391
Evan Cheng13617962010-04-30 01:12:32 +00002392 // If the calling conventions do not match, then we'd better make sure the
2393 // results are returned in the same way as what the caller expects.
2394 if (!CCMatch) {
2395 SmallVector<CCValAssign, 16> RVLocs1;
2396 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2397 RVLocs1, *DAG.getContext());
2398 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2399
2400 SmallVector<CCValAssign, 16> RVLocs2;
2401 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2402 RVLocs2, *DAG.getContext());
2403 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2404
2405 if (RVLocs1.size() != RVLocs2.size())
2406 return false;
2407 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2408 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2409 return false;
2410 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2411 return false;
2412 if (RVLocs1[i].isRegLoc()) {
2413 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2414 return false;
2415 } else {
2416 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2417 return false;
2418 }
2419 }
2420 }
2421
Evan Chenga6bff982010-01-30 01:22:00 +00002422 // If the callee takes no arguments then go on to check the results of the
2423 // call.
2424 if (!Outs.empty()) {
2425 // Check if stack adjustment is needed. For now, do not do this if any
2426 // argument is passed on the stack.
2427 SmallVector<CCValAssign, 16> ArgLocs;
2428 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2429 ArgLocs, *DAG.getContext());
2430 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002431 if (CCInfo.getNextStackOffset()) {
2432 MachineFunction &MF = DAG.getMachineFunction();
2433 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2434 return false;
2435 if (Subtarget->isTargetWin64())
2436 // Win64 ABI has additional complications.
2437 return false;
2438
2439 // Check if the arguments are already laid out in the right way as
2440 // the caller's fixed stack objects.
2441 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002442 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2443 const X86InstrInfo *TII =
2444 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002445 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2446 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002447 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002448 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002449 if (VA.getLocInfo() == CCValAssign::Indirect)
2450 return false;
2451 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002452 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2453 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002454 return false;
2455 }
2456 }
2457 }
Evan Cheng9c044672010-05-29 01:35:22 +00002458
2459 // If the tailcall address may be in a register, then make sure it's
2460 // possible to register allocate for it. In 32-bit, the call address can
2461 // only target EAX, EDX, or ECX since the tail call must be scheduled after
2462 // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI,
2463 // RDI, R8, R9, R11.
2464 if (!isa<GlobalAddressSDNode>(Callee) &&
2465 !isa<ExternalSymbolSDNode>(Callee)) {
2466 unsigned Limit = Subtarget->is64Bit() ? 8 : 3;
2467 unsigned NumInRegs = 0;
2468 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2469 CCValAssign &VA = ArgLocs[i];
2470 if (VA.isRegLoc()) {
2471 if (++NumInRegs == Limit)
2472 return false;
2473 }
2474 }
2475 }
Evan Chenga6bff982010-01-30 01:22:00 +00002476 }
Evan Chengb1712452010-01-27 06:25:16 +00002477
Evan Cheng86809cc2010-02-03 03:28:02 +00002478 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002479}
2480
Dan Gohman3df24e62008-09-03 23:12:08 +00002481FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002482X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2483 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002484}
2485
2486
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002487//===----------------------------------------------------------------------===//
2488// Other Lowering Hooks
2489//===----------------------------------------------------------------------===//
2490
2491
Dan Gohmand858e902010-04-17 15:26:15 +00002492SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002493 MachineFunction &MF = DAG.getMachineFunction();
2494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2495 int ReturnAddrIndex = FuncInfo->getRAIndex();
2496
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002497 if (ReturnAddrIndex == 0) {
2498 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002499 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002500 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002501 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002502 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002503 }
2504
Evan Cheng25ab6902006-09-08 06:48:29 +00002505 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002506}
2507
2508
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002509bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2510 bool hasSymbolicDisplacement) {
2511 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002512 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002513 return false;
2514
2515 // If we don't have a symbolic displacement - we don't have any extra
2516 // restrictions.
2517 if (!hasSymbolicDisplacement)
2518 return true;
2519
2520 // FIXME: Some tweaks might be needed for medium code model.
2521 if (M != CodeModel::Small && M != CodeModel::Kernel)
2522 return false;
2523
2524 // For small code model we assume that latest object is 16MB before end of 31
2525 // bits boundary. We may also accept pretty large negative constants knowing
2526 // that all objects are in the positive half of address space.
2527 if (M == CodeModel::Small && Offset < 16*1024*1024)
2528 return true;
2529
2530 // For kernel code model we know that all object resist in the negative half
2531 // of 32bits address space. We may not accept negative offsets, since they may
2532 // be just off and we may accept pretty large positive ones.
2533 if (M == CodeModel::Kernel && Offset > 0)
2534 return true;
2535
2536 return false;
2537}
2538
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002539/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2540/// specific condition code, returning the condition code and the LHS/RHS of the
2541/// comparison to make.
2542static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2543 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002544 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002545 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2546 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2547 // X > -1 -> X == 0, jump !sign.
2548 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002549 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002550 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2551 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002552 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002553 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002554 // X < 1 -> X <= 0
2555 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002556 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002557 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002558 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002559
Evan Chengd9558e02006-01-06 00:43:03 +00002560 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002561 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002562 case ISD::SETEQ: return X86::COND_E;
2563 case ISD::SETGT: return X86::COND_G;
2564 case ISD::SETGE: return X86::COND_GE;
2565 case ISD::SETLT: return X86::COND_L;
2566 case ISD::SETLE: return X86::COND_LE;
2567 case ISD::SETNE: return X86::COND_NE;
2568 case ISD::SETULT: return X86::COND_B;
2569 case ISD::SETUGT: return X86::COND_A;
2570 case ISD::SETULE: return X86::COND_BE;
2571 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002572 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002574
Chris Lattner4c78e022008-12-23 23:42:27 +00002575 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002576
Chris Lattner4c78e022008-12-23 23:42:27 +00002577 // If LHS is a foldable load, but RHS is not, flip the condition.
2578 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2579 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2580 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2581 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002582 }
2583
Chris Lattner4c78e022008-12-23 23:42:27 +00002584 switch (SetCCOpcode) {
2585 default: break;
2586 case ISD::SETOLT:
2587 case ISD::SETOLE:
2588 case ISD::SETUGT:
2589 case ISD::SETUGE:
2590 std::swap(LHS, RHS);
2591 break;
2592 }
2593
2594 // On a floating point condition, the flags are set as follows:
2595 // ZF PF CF op
2596 // 0 | 0 | 0 | X > Y
2597 // 0 | 0 | 1 | X < Y
2598 // 1 | 0 | 0 | X == Y
2599 // 1 | 1 | 1 | unordered
2600 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002601 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002602 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002603 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002604 case ISD::SETOLT: // flipped
2605 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002606 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002607 case ISD::SETOLE: // flipped
2608 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002609 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002610 case ISD::SETUGT: // flipped
2611 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002612 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002613 case ISD::SETUGE: // flipped
2614 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002615 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002616 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002617 case ISD::SETNE: return X86::COND_NE;
2618 case ISD::SETUO: return X86::COND_P;
2619 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002620 case ISD::SETOEQ:
2621 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002622 }
Evan Chengd9558e02006-01-06 00:43:03 +00002623}
2624
Evan Cheng4a460802006-01-11 00:33:36 +00002625/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2626/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002627/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002628static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002629 switch (X86CC) {
2630 default:
2631 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002632 case X86::COND_B:
2633 case X86::COND_BE:
2634 case X86::COND_E:
2635 case X86::COND_P:
2636 case X86::COND_A:
2637 case X86::COND_AE:
2638 case X86::COND_NE:
2639 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002640 return true;
2641 }
2642}
2643
Evan Chengeb2f9692009-10-27 19:56:55 +00002644/// isFPImmLegal - Returns true if the target can instruction select the
2645/// specified FP immediate natively. If false, the legalizer will
2646/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002647bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002648 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2649 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2650 return true;
2651 }
2652 return false;
2653}
2654
Nate Begeman9008ca62009-04-27 18:41:29 +00002655/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2656/// the specified range (L, H].
2657static bool isUndefOrInRange(int Val, int Low, int Hi) {
2658 return (Val < 0) || (Val >= Low && Val < Hi);
2659}
2660
2661/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2662/// specified value.
2663static bool isUndefOrEqual(int Val, int CmpVal) {
2664 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002665 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002667}
2668
Nate Begeman9008ca62009-04-27 18:41:29 +00002669/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2670/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2671/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002672static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002673 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 return (Mask[0] < 2 && Mask[1] < 2);
2677 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002678}
2679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002681 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 N->getMask(M);
2683 return ::isPSHUFDMask(M, N->getValueType(0));
2684}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002685
Nate Begeman9008ca62009-04-27 18:41:29 +00002686/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2687/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002688static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002690 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 // Lower quadword copied in order or undef.
2693 for (int i = 0; i != 4; ++i)
2694 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002695 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002696
Evan Cheng506d3df2006-03-29 23:07:14 +00002697 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (int i = 4; i != 8; ++i)
2699 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Evan Cheng506d3df2006-03-29 23:07:14 +00002702 return true;
2703}
2704
Nate Begeman9008ca62009-04-27 18:41:29 +00002705bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002706 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 N->getMask(M);
2708 return ::isPSHUFHWMask(M, N->getValueType(0));
2709}
Evan Cheng506d3df2006-03-29 23:07:14 +00002710
Nate Begeman9008ca62009-04-27 18:41:29 +00002711/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2712/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002713static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002714 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002716
Rafael Espindola15684b22009-04-24 12:40:33 +00002717 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 for (int i = 4; i != 8; ++i)
2719 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002720 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002721
Rafael Espindola15684b22009-04-24 12:40:33 +00002722 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 for (int i = 0; i != 4; ++i)
2724 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002725 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002726
Rafael Espindola15684b22009-04-24 12:40:33 +00002727 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002728}
2729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002731 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 N->getMask(M);
2733 return ::isPSHUFLWMask(M, N->getValueType(0));
2734}
2735
Nate Begemana09008b2009-10-19 02:17:23 +00002736/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2737/// is suitable for input to PALIGNR.
2738static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2739 bool hasSSSE3) {
2740 int i, e = VT.getVectorNumElements();
2741
2742 // Do not handle v2i64 / v2f64 shuffles with palignr.
2743 if (e < 4 || !hasSSSE3)
2744 return false;
2745
2746 for (i = 0; i != e; ++i)
2747 if (Mask[i] >= 0)
2748 break;
2749
2750 // All undef, not a palignr.
2751 if (i == e)
2752 return false;
2753
2754 // Determine if it's ok to perform a palignr with only the LHS, since we
2755 // don't have access to the actual shuffle elements to see if RHS is undef.
2756 bool Unary = Mask[i] < (int)e;
2757 bool NeedsUnary = false;
2758
2759 int s = Mask[i] - i;
2760
2761 // Check the rest of the elements to see if they are consecutive.
2762 for (++i; i != e; ++i) {
2763 int m = Mask[i];
2764 if (m < 0)
2765 continue;
2766
2767 Unary = Unary && (m < (int)e);
2768 NeedsUnary = NeedsUnary || (m < s);
2769
2770 if (NeedsUnary && !Unary)
2771 return false;
2772 if (Unary && m != ((s+i) & (e-1)))
2773 return false;
2774 if (!Unary && m != (s+i))
2775 return false;
2776 }
2777 return true;
2778}
2779
2780bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2781 SmallVector<int, 8> M;
2782 N->getMask(M);
2783 return ::isPALIGNRMask(M, N->getValueType(0), true);
2784}
2785
Evan Cheng14aed5e2006-03-24 01:18:28 +00002786/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2787/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002788static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 int NumElems = VT.getVectorNumElements();
2790 if (NumElems != 2 && NumElems != 4)
2791 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int Half = NumElems / 2;
2794 for (int i = 0; i < Half; ++i)
2795 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002796 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 for (int i = Half; i < NumElems; ++i)
2798 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002799 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002800
Evan Cheng14aed5e2006-03-24 01:18:28 +00002801 return true;
2802}
2803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2805 SmallVector<int, 8> M;
2806 N->getMask(M);
2807 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002808}
2809
Evan Cheng213d2cf2007-05-17 18:45:50 +00002810/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002811/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2812/// half elements to come from vector 1 (which would equal the dest.) and
2813/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002814static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002816
2817 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002819
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 int Half = NumElems / 2;
2821 for (int i = 0; i < Half; ++i)
2822 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002823 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 for (int i = Half; i < NumElems; ++i)
2825 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002826 return false;
2827 return true;
2828}
2829
Nate Begeman9008ca62009-04-27 18:41:29 +00002830static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2831 SmallVector<int, 8> M;
2832 N->getMask(M);
2833 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002834}
2835
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002836/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2837/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002838bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2839 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002840 return false;
2841
Evan Cheng2064a2b2006-03-28 06:50:32 +00002842 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2844 isUndefOrEqual(N->getMaskElt(1), 7) &&
2845 isUndefOrEqual(N->getMaskElt(2), 2) &&
2846 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002847}
2848
Nate Begeman0b10b912009-11-07 23:17:15 +00002849/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2850/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2851/// <2, 3, 2, 3>
2852bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2853 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2854
2855 if (NumElems != 4)
2856 return false;
2857
2858 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2859 isUndefOrEqual(N->getMaskElt(1), 3) &&
2860 isUndefOrEqual(N->getMaskElt(2), 2) &&
2861 isUndefOrEqual(N->getMaskElt(3), 3);
2862}
2863
Evan Cheng5ced1d82006-04-06 23:23:56 +00002864/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2865/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002866bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2867 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002868
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869 if (NumElems != 2 && NumElems != 4)
2870 return false;
2871
Evan Chengc5cdff22006-04-07 21:53:05 +00002872 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002874 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002875
Evan Chengc5cdff22006-04-07 21:53:05 +00002876 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002878 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002879
2880 return true;
2881}
2882
Nate Begeman0b10b912009-11-07 23:17:15 +00002883/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2884/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2885bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002887
Evan Cheng5ced1d82006-04-06 23:23:56 +00002888 if (NumElems != 2 && NumElems != 4)
2889 return false;
2890
Evan Chengc5cdff22006-04-07 21:53:05 +00002891 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002893 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002894
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 for (unsigned i = 0; i < NumElems/2; ++i)
2896 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002897 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002898
2899 return true;
2900}
2901
Evan Cheng0038e592006-03-28 00:39:58 +00002902/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2903/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002904static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002905 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002907 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2911 int BitI = Mask[i];
2912 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002913 if (!isUndefOrEqual(BitI, j))
2914 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002915 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002916 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002917 return false;
2918 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002919 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002920 return false;
2921 }
Evan Cheng0038e592006-03-28 00:39:58 +00002922 }
Evan Cheng0038e592006-03-28 00:39:58 +00002923 return true;
2924}
2925
Nate Begeman9008ca62009-04-27 18:41:29 +00002926bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2927 SmallVector<int, 8> M;
2928 N->getMask(M);
2929 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002930}
2931
Evan Cheng4fcb9222006-03-28 02:43:26 +00002932/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2933/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002934static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002935 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002936 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002937 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002938 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002939
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2941 int BitI = Mask[i];
2942 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002943 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002944 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002945 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002946 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002947 return false;
2948 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002949 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002950 return false;
2951 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002952 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002953 return true;
2954}
2955
Nate Begeman9008ca62009-04-27 18:41:29 +00002956bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2957 SmallVector<int, 8> M;
2958 N->getMask(M);
2959 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002960}
2961
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002962/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2963/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2964/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002965static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002967 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002968 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002969
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2971 int BitI = Mask[i];
2972 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002973 if (!isUndefOrEqual(BitI, j))
2974 return false;
2975 if (!isUndefOrEqual(BitI1, j))
2976 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002977 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002978 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002979}
2980
Nate Begeman9008ca62009-04-27 18:41:29 +00002981bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2982 SmallVector<int, 8> M;
2983 N->getMask(M);
2984 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2985}
2986
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002987/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2988/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2989/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002990static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002992 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2993 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Nate Begeman9008ca62009-04-27 18:41:29 +00002995 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2996 int BitI = Mask[i];
2997 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002998 if (!isUndefOrEqual(BitI, j))
2999 return false;
3000 if (!isUndefOrEqual(BitI1, j))
3001 return false;
3002 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003003 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003004}
3005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3007 SmallVector<int, 8> M;
3008 N->getMask(M);
3009 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3010}
3011
Evan Cheng017dcc62006-04-21 01:05:10 +00003012/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3013/// specifies a shuffle of elements that is suitable for input to MOVSS,
3014/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003015static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003016 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003017 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003018
3019 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003020
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003022 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 for (int i = 1; i < NumElts; ++i)
3025 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003026 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003027
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003028 return true;
3029}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003030
Nate Begeman9008ca62009-04-27 18:41:29 +00003031bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3032 SmallVector<int, 8> M;
3033 N->getMask(M);
3034 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003035}
3036
Evan Cheng017dcc62006-04-21 01:05:10 +00003037/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3038/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003039/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003040static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003041 bool V2IsSplat = false, bool V2IsUndef = false) {
3042 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003043 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003044 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003045
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003047 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003048
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 for (int i = 1; i < NumOps; ++i)
3050 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3051 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3052 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003053 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003054
Evan Cheng39623da2006-04-20 08:58:49 +00003055 return true;
3056}
3057
Nate Begeman9008ca62009-04-27 18:41:29 +00003058static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003059 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 SmallVector<int, 8> M;
3061 N->getMask(M);
3062 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003063}
3064
Evan Chengd9539472006-04-14 21:59:03 +00003065/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3066/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003067bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3068 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003069 return false;
3070
3071 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003072 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 int Elt = N->getMaskElt(i);
3074 if (Elt >= 0 && Elt != 1)
3075 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003076 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003077
3078 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003079 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 int Elt = N->getMaskElt(i);
3081 if (Elt >= 0 && Elt != 3)
3082 return false;
3083 if (Elt == 3)
3084 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003085 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003086 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003088 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003089}
3090
3091/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3092/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003093bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3094 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003095 return false;
3096
3097 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 for (unsigned i = 0; i < 2; ++i)
3099 if (N->getMaskElt(i) > 0)
3100 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003101
3102 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003103 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 int Elt = N->getMaskElt(i);
3105 if (Elt >= 0 && Elt != 2)
3106 return false;
3107 if (Elt == 2)
3108 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003109 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003111 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003112}
3113
Evan Cheng0b457f02008-09-25 20:50:48 +00003114/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3115/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003116bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3117 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 for (int i = 0; i < e; ++i)
3120 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003121 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 for (int i = 0; i < e; ++i)
3123 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003124 return false;
3125 return true;
3126}
3127
Evan Cheng63d33002006-03-22 08:01:21 +00003128/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003129/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003130unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3132 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3133
Evan Chengb9df0ca2006-03-22 02:53:00 +00003134 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3135 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 for (int i = 0; i < NumOperands; ++i) {
3137 int Val = SVOp->getMaskElt(NumOperands-i-1);
3138 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003139 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003140 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003141 if (i != NumOperands - 1)
3142 Mask <<= Shift;
3143 }
Evan Cheng63d33002006-03-22 08:01:21 +00003144 return Mask;
3145}
3146
Evan Cheng506d3df2006-03-29 23:07:14 +00003147/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003148/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003149unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003151 unsigned Mask = 0;
3152 // 8 nodes, but we only care about the last 4.
3153 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 int Val = SVOp->getMaskElt(i);
3155 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003156 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003157 if (i != 4)
3158 Mask <<= 2;
3159 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003160 return Mask;
3161}
3162
3163/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003164/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003165unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003167 unsigned Mask = 0;
3168 // 8 nodes, but we only care about the first 4.
3169 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 int Val = SVOp->getMaskElt(i);
3171 if (Val >= 0)
3172 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003173 if (i != 0)
3174 Mask <<= 2;
3175 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003176 return Mask;
3177}
3178
Nate Begemana09008b2009-10-19 02:17:23 +00003179/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3180/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3181unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3182 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3183 EVT VVT = N->getValueType(0);
3184 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3185 int Val = 0;
3186
3187 unsigned i, e;
3188 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3189 Val = SVOp->getMaskElt(i);
3190 if (Val >= 0)
3191 break;
3192 }
3193 return (Val - i) * EltSize;
3194}
3195
Evan Cheng37b73872009-07-30 08:33:02 +00003196/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3197/// constant +0.0.
3198bool X86::isZeroNode(SDValue Elt) {
3199 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003200 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003201 (isa<ConstantFPSDNode>(Elt) &&
3202 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3206/// their permute mask.
3207static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3208 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003209 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003210 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003212
Nate Begeman5a5ca152009-04-29 05:20:52 +00003213 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 int idx = SVOp->getMaskElt(i);
3215 if (idx < 0)
3216 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003217 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003219 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003221 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3223 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003224}
3225
Evan Cheng779ccea2007-12-07 21:30:01 +00003226/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3227/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003228static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003229 unsigned NumElems = VT.getVectorNumElements();
3230 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 int idx = Mask[i];
3232 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003233 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003234 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003236 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003238 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003239}
3240
Evan Cheng533a0aa2006-04-19 20:35:22 +00003241/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3242/// match movhlps. The lower half elements should come from upper half of
3243/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003244/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003245static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3246 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003247 return false;
3248 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003250 return false;
3251 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003253 return false;
3254 return true;
3255}
3256
Evan Cheng5ced1d82006-04-06 23:23:56 +00003257/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003258/// is promoted to a vector. It also returns the LoadSDNode by reference if
3259/// required.
3260static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003261 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3262 return false;
3263 N = N->getOperand(0).getNode();
3264 if (!ISD::isNON_EXTLoad(N))
3265 return false;
3266 if (LD)
3267 *LD = cast<LoadSDNode>(N);
3268 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003269}
3270
Evan Cheng533a0aa2006-04-19 20:35:22 +00003271/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3272/// match movlp{s|d}. The lower half elements should come from lower half of
3273/// V1 (and in order), and the upper half elements should come from the upper
3274/// half of V2 (and in order). And since V1 will become the source of the
3275/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003276static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3277 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003278 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003279 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003280 // Is V2 is a vector load, don't do this transformation. We will try to use
3281 // load folding shufps op.
3282 if (ISD::isNON_EXTLoad(V2))
3283 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003284
Nate Begeman5a5ca152009-04-29 05:20:52 +00003285 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003286
Evan Cheng533a0aa2006-04-19 20:35:22 +00003287 if (NumElems != 2 && NumElems != 4)
3288 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003289 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003291 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003292 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003294 return false;
3295 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003296}
3297
Evan Cheng39623da2006-04-20 08:58:49 +00003298/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3299/// all the same.
3300static bool isSplatVector(SDNode *N) {
3301 if (N->getOpcode() != ISD::BUILD_VECTOR)
3302 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003303
Dan Gohman475871a2008-07-27 21:46:04 +00003304 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003305 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3306 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003307 return false;
3308 return true;
3309}
3310
Evan Cheng213d2cf2007-05-17 18:45:50 +00003311/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003312/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003313/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003314static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003315 SDValue V1 = N->getOperand(0);
3316 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003317 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3318 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003320 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003321 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003322 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3323 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003324 if (Opc != ISD::BUILD_VECTOR ||
3325 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 return false;
3327 } else if (Idx >= 0) {
3328 unsigned Opc = V1.getOpcode();
3329 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3330 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003331 if (Opc != ISD::BUILD_VECTOR ||
3332 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003333 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003334 }
3335 }
3336 return true;
3337}
3338
3339/// getZeroVector - Returns a vector of specified type with all zero elements.
3340///
Owen Andersone50ed302009-08-10 22:56:29 +00003341static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003342 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003343 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003344
Chris Lattner8a594482007-11-25 00:24:49 +00003345 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3346 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003348 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3350 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003351 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3353 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003354 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3356 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003357 }
Dale Johannesenace16102009-02-03 19:33:06 +00003358 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003359}
3360
Chris Lattner8a594482007-11-25 00:24:49 +00003361/// getOnesVector - Returns a vector of specified type with all bits set.
3362///
Owen Andersone50ed302009-08-10 22:56:29 +00003363static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003364 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003365
Chris Lattner8a594482007-11-25 00:24:49 +00003366 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3367 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003369 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003370 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003372 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003374 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003375}
3376
3377
Evan Cheng39623da2006-04-20 08:58:49 +00003378/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3379/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003380static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003381 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003382 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003383
Evan Cheng39623da2006-04-20 08:58:49 +00003384 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 SmallVector<int, 8> MaskVec;
3386 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003387
Nate Begeman5a5ca152009-04-29 05:20:52 +00003388 for (unsigned i = 0; i != NumElems; ++i) {
3389 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 MaskVec[i] = NumElems;
3391 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003392 }
Evan Cheng39623da2006-04-20 08:58:49 +00003393 }
Evan Cheng39623da2006-04-20 08:58:49 +00003394 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3396 SVOp->getOperand(1), &MaskVec[0]);
3397 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003398}
3399
Evan Cheng017dcc62006-04-21 01:05:10 +00003400/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3401/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003402static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 SDValue V2) {
3404 unsigned NumElems = VT.getVectorNumElements();
3405 SmallVector<int, 8> Mask;
3406 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003407 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 Mask.push_back(i);
3409 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003410}
3411
Nate Begeman9008ca62009-04-27 18:41:29 +00003412/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003413static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 SDValue V2) {
3415 unsigned NumElems = VT.getVectorNumElements();
3416 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003417 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 Mask.push_back(i);
3419 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003420 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003422}
3423
Nate Begeman9008ca62009-04-27 18:41:29 +00003424/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003425static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 SDValue V2) {
3427 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003428 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003430 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 Mask.push_back(i + Half);
3432 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003433 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003435}
3436
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003437/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003438static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 bool HasSSE2) {
3440 if (SV->getValueType(0).getVectorNumElements() <= 4)
3441 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003442
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003444 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 DebugLoc dl = SV->getDebugLoc();
3446 SDValue V1 = SV->getOperand(0);
3447 int NumElems = VT.getVectorNumElements();
3448 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003449
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 // unpack elements to the correct location
3451 while (NumElems > 4) {
3452 if (EltNo < NumElems/2) {
3453 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3454 } else {
3455 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3456 EltNo -= NumElems/2;
3457 }
3458 NumElems >>= 1;
3459 }
Eric Christopherfd179292009-08-27 18:07:15 +00003460
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 // Perform the splat.
3462 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003463 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3465 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003466}
3467
Evan Chengba05f722006-04-21 23:03:30 +00003468/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003469/// vector of zero or undef vector. This produces a shuffle where the low
3470/// element of V2 is swizzled into the zero/undef vector, landing at element
3471/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003472static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003473 bool isZero, bool HasSSE2,
3474 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003475 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3478 unsigned NumElems = VT.getVectorNumElements();
3479 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003480 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 // If this is the insertion idx, put the low elt of V2 here.
3482 MaskVec.push_back(i == Idx ? NumElems : i);
3483 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003484}
3485
Evan Chengf26ffe92008-05-29 08:22:04 +00003486/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3487/// a shuffle that is zero.
3488static
Nate Begeman9008ca62009-04-27 18:41:29 +00003489unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3490 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003491 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003493 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 int Idx = SVOp->getMaskElt(Index);
3495 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003496 ++NumZeros;
3497 continue;
3498 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003500 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003501 ++NumZeros;
3502 else
3503 break;
3504 }
3505 return NumZeros;
3506}
3507
3508/// isVectorShift - Returns true if the shuffle can be implemented as a
3509/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003510/// FIXME: split into pslldqi, psrldqi, palignr variants.
3511static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003512 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003513 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003514
3515 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003517 if (!NumZeros) {
3518 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003520 if (!NumZeros)
3521 return false;
3522 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003523 bool SeenV1 = false;
3524 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003525 for (unsigned i = NumZeros; i < NumElems; ++i) {
3526 unsigned Val = isLeft ? (i - NumZeros) : i;
3527 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3528 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003529 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003530 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003532 SeenV1 = true;
3533 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003535 SeenV2 = true;
3536 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003537 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003538 return false;
3539 }
3540 if (SeenV1 && SeenV2)
3541 return false;
3542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003544 ShAmt = NumZeros;
3545 return true;
3546}
3547
3548
Evan Chengc78d3b42006-04-24 18:01:45 +00003549/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3550///
Dan Gohman475871a2008-07-27 21:46:04 +00003551static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003552 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003553 SelectionDAG &DAG,
3554 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003555 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003556 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003557
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003558 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003559 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003560 bool First = true;
3561 for (unsigned i = 0; i < 16; ++i) {
3562 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3563 if (ThisIsNonZero && First) {
3564 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003566 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003568 First = false;
3569 }
3570
3571 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003572 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003573 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3574 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003575 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003577 }
3578 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3580 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3581 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003582 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003584 } else
3585 ThisElt = LastElt;
3586
Gabor Greifba36cb52008-08-28 21:40:38 +00003587 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003589 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003590 }
3591 }
3592
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003594}
3595
Bill Wendlinga348c562007-03-22 18:42:45 +00003596/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003597///
Dan Gohman475871a2008-07-27 21:46:04 +00003598static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003599 unsigned NumNonZero, unsigned NumZero,
3600 SelectionDAG &DAG,
3601 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003602 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003603 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003604
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003605 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003606 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003607 bool First = true;
3608 for (unsigned i = 0; i < 8; ++i) {
3609 bool isNonZero = (NonZeros & (1 << i)) != 0;
3610 if (isNonZero) {
3611 if (First) {
3612 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003614 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003616 First = false;
3617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003618 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003620 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003621 }
3622 }
3623
3624 return V;
3625}
3626
Evan Chengf26ffe92008-05-29 08:22:04 +00003627/// getVShift - Return a vector logical shift node.
3628///
Owen Andersone50ed302009-08-10 22:56:29 +00003629static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 unsigned NumBits, SelectionDAG &DAG,
3631 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003632 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003634 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003635 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3636 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3637 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003638 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003639}
3640
Dan Gohman475871a2008-07-27 21:46:04 +00003641SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003642X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003643 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003644
3645 // Check if the scalar load can be widened into a vector load. And if
3646 // the address is "base + cst" see if the cst can be "absorbed" into
3647 // the shuffle mask.
3648 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3649 SDValue Ptr = LD->getBasePtr();
3650 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3651 return SDValue();
3652 EVT PVT = LD->getValueType(0);
3653 if (PVT != MVT::i32 && PVT != MVT::f32)
3654 return SDValue();
3655
3656 int FI = -1;
3657 int64_t Offset = 0;
3658 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3659 FI = FINode->getIndex();
3660 Offset = 0;
3661 } else if (Ptr.getOpcode() == ISD::ADD &&
3662 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3663 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3664 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3665 Offset = Ptr.getConstantOperandVal(1);
3666 Ptr = Ptr.getOperand(0);
3667 } else {
3668 return SDValue();
3669 }
3670
3671 SDValue Chain = LD->getChain();
3672 // Make sure the stack object alignment is at least 16.
3673 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3674 if (DAG.InferPtrAlignment(Ptr) < 16) {
3675 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003676 // Can't change the alignment. FIXME: It's possible to compute
3677 // the exact stack offset and reference FI + adjust offset instead.
3678 // If someone *really* cares about this. That's the way to implement it.
3679 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003680 } else {
3681 MFI->setObjectAlignment(FI, 16);
3682 }
3683 }
3684
3685 // (Offset % 16) must be multiple of 4. Then address is then
3686 // Ptr + (Offset & ~15).
3687 if (Offset < 0)
3688 return SDValue();
3689 if ((Offset % 16) & 3)
3690 return SDValue();
3691 int64_t StartOffset = Offset & ~15;
3692 if (StartOffset)
3693 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3694 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3695
3696 int EltNo = (Offset - StartOffset) >> 2;
3697 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3698 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003699 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3700 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003701 // Canonicalize it to a v4i32 shuffle.
3702 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3703 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3704 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3705 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3706 }
3707
3708 return SDValue();
3709}
3710
Nate Begeman1449f292010-03-24 22:19:06 +00003711/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3712/// vector of type 'VT', see if the elements can be replaced by a single large
3713/// load which has the same value as a build_vector whose operands are 'elts'.
3714///
3715/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3716///
3717/// FIXME: we'd also like to handle the case where the last elements are zero
3718/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3719/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003720static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3721 DebugLoc &dl, SelectionDAG &DAG) {
3722 EVT EltVT = VT.getVectorElementType();
3723 unsigned NumElems = Elts.size();
3724
Nate Begemanfdea31a2010-03-24 20:49:50 +00003725 LoadSDNode *LDBase = NULL;
3726 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003727
3728 // For each element in the initializer, see if we've found a load or an undef.
3729 // If we don't find an initial load element, or later load elements are
3730 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003731 for (unsigned i = 0; i < NumElems; ++i) {
3732 SDValue Elt = Elts[i];
3733
3734 if (!Elt.getNode() ||
3735 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3736 return SDValue();
3737 if (!LDBase) {
3738 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3739 return SDValue();
3740 LDBase = cast<LoadSDNode>(Elt.getNode());
3741 LastLoadedElt = i;
3742 continue;
3743 }
3744 if (Elt.getOpcode() == ISD::UNDEF)
3745 continue;
3746
3747 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3748 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3749 return SDValue();
3750 LastLoadedElt = i;
3751 }
Nate Begeman1449f292010-03-24 22:19:06 +00003752
3753 // If we have found an entire vector of loads and undefs, then return a large
3754 // load of the entire vector width starting at the base pointer. If we found
3755 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003756 if (LastLoadedElt == NumElems - 1) {
3757 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3758 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3759 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3760 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3761 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3762 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3763 LDBase->isVolatile(), LDBase->isNonTemporal(),
3764 LDBase->getAlignment());
3765 } else if (NumElems == 4 && LastLoadedElt == 1) {
3766 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3767 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3768 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3769 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3770 }
3771 return SDValue();
3772}
3773
Evan Chengc3630942009-12-09 21:00:30 +00003774SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003775X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003776 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003777 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003778 if (ISD::isBuildVectorAllZeros(Op.getNode())
3779 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003780 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3781 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3782 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003784 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003785
Gabor Greifba36cb52008-08-28 21:40:38 +00003786 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003787 return getOnesVector(Op.getValueType(), DAG, dl);
3788 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003789 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003790
Owen Andersone50ed302009-08-10 22:56:29 +00003791 EVT VT = Op.getValueType();
3792 EVT ExtVT = VT.getVectorElementType();
3793 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794
3795 unsigned NumElems = Op.getNumOperands();
3796 unsigned NumZero = 0;
3797 unsigned NumNonZero = 0;
3798 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003799 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003800 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003802 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003803 if (Elt.getOpcode() == ISD::UNDEF)
3804 continue;
3805 Values.insert(Elt);
3806 if (Elt.getOpcode() != ISD::Constant &&
3807 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003808 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003809 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003810 NumZero++;
3811 else {
3812 NonZeros |= (1 << i);
3813 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003814 }
3815 }
3816
Dan Gohman7f321562007-06-25 16:23:39 +00003817 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003818 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003819 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003820 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003821
Chris Lattner67f453a2008-03-09 05:42:06 +00003822 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003823 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003824 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003825 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003826
Chris Lattner62098042008-03-09 01:05:04 +00003827 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3828 // the value are obviously zero, truncate the value to i32 and do the
3829 // insertion that way. Only do this if the value is non-constant or if the
3830 // value is a constant being inserted into element 0. It is cheaper to do
3831 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003833 (!IsAllConstants || Idx == 0)) {
3834 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3835 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3837 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003838
Chris Lattner62098042008-03-09 01:05:04 +00003839 // Truncate the value (which may itself be a constant) to i32, and
3840 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003842 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003843 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3844 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003845
Chris Lattner62098042008-03-09 01:05:04 +00003846 // Now we have our 32-bit value zero extended in the low element of
3847 // a vector. If Idx != 0, swizzle it into place.
3848 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 SmallVector<int, 4> Mask;
3850 Mask.push_back(Idx);
3851 for (unsigned i = 1; i != VecElts; ++i)
3852 Mask.push_back(i);
3853 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003854 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003856 }
Dale Johannesenace16102009-02-03 19:33:06 +00003857 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003858 }
3859 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Chris Lattner19f79692008-03-08 22:59:52 +00003861 // If we have a constant or non-constant insertion into the low element of
3862 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3863 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003864 // depending on what the source datatype is.
3865 if (Idx == 0) {
3866 if (NumZero == 0) {
3867 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3869 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003870 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3871 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3872 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3873 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3875 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3876 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003877 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3878 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3879 Subtarget->hasSSE2(), DAG);
3880 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3881 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003882 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003883
3884 // Is it a vector logical left shift?
3885 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003886 X86::isZeroNode(Op.getOperand(0)) &&
3887 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003888 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003889 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003890 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003891 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003892 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003893 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003894
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003895 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003896 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003897
Chris Lattner19f79692008-03-08 22:59:52 +00003898 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3899 // is a non-constant being inserted into an element other than the low one,
3900 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3901 // movd/movss) to move this into the low element, then shuffle it into
3902 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003904 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003905
Evan Cheng0db9fe62006-04-25 20:13:52 +00003906 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003907 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3908 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003909 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 MaskVec.push_back(i == Idx ? 0 : 1);
3912 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003913 }
3914 }
3915
Chris Lattner67f453a2008-03-09 05:42:06 +00003916 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003917 if (Values.size() == 1) {
3918 if (EVTBits == 32) {
3919 // Instead of a shuffle like this:
3920 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3921 // Check if it's possible to issue this instead.
3922 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3923 unsigned Idx = CountTrailingZeros_32(NonZeros);
3924 SDValue Item = Op.getOperand(Idx);
3925 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3926 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3927 }
Dan Gohman475871a2008-07-27 21:46:04 +00003928 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003929 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003930
Dan Gohmana3941172007-07-24 22:55:08 +00003931 // A vector full of immediates; various special cases are already
3932 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003933 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003934 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003935
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003936 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003937 if (EVTBits == 64) {
3938 if (NumNonZero == 1) {
3939 // One half is zero or undef.
3940 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003941 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003942 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003943 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3944 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003945 }
Dan Gohman475871a2008-07-27 21:46:04 +00003946 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003947 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003948
3949 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003950 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003951 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003952 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003953 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003954 }
3955
Bill Wendling826f36f2007-03-28 00:57:11 +00003956 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003957 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003958 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003959 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003960 }
3961
3962 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003963 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003964 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965 if (NumElems == 4 && NumZero > 0) {
3966 for (unsigned i = 0; i < 4; ++i) {
3967 bool isZero = !(NonZeros & (1 << i));
3968 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003969 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003970 else
Dale Johannesenace16102009-02-03 19:33:06 +00003971 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003972 }
3973
3974 for (unsigned i = 0; i < 2; ++i) {
3975 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3976 default: break;
3977 case 0:
3978 V[i] = V[i*2]; // Must be a zero vector.
3979 break;
3980 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003982 break;
3983 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003985 break;
3986 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003988 break;
3989 }
3990 }
3991
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003993 bool Reverse = (NonZeros & 0x3) == 2;
3994 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003996 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3997 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3999 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004000 }
4001
Nate Begemanfdea31a2010-03-24 20:49:50 +00004002 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4003 // Check for a build vector of consecutive loads.
4004 for (unsigned i = 0; i < NumElems; ++i)
4005 V[i] = Op.getOperand(i);
4006
4007 // Check for elements which are consecutive loads.
4008 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4009 if (LD.getNode())
4010 return LD;
4011
4012 // For SSE 4.1, use inserts into undef.
4013 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 V[0] = DAG.getUNDEF(VT);
4015 for (unsigned i = 0; i < NumElems; ++i)
4016 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4017 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4018 Op.getOperand(i), DAG.getIntPtrConstant(i));
4019 return V[0];
4020 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004021
4022 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004023 // e.g. for v4f32
4024 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4025 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4026 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004027 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004028 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004029 NumElems >>= 1;
4030 while (NumElems != 0) {
4031 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004032 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004033 NumElems >>= 1;
4034 }
4035 return V[0];
4036 }
Dan Gohman475871a2008-07-27 21:46:04 +00004037 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004038}
4039
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004040SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004041X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004042 // We support concatenate two MMX registers and place them in a MMX
4043 // register. This is better than doing a stack convert.
4044 DebugLoc dl = Op.getDebugLoc();
4045 EVT ResVT = Op.getValueType();
4046 assert(Op.getNumOperands() == 2);
4047 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4048 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4049 int Mask[2];
4050 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4051 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4052 InVec = Op.getOperand(1);
4053 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4054 unsigned NumElts = ResVT.getVectorNumElements();
4055 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4056 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4057 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4058 } else {
4059 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4060 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4061 Mask[0] = 0; Mask[1] = 2;
4062 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4063 }
4064 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4065}
4066
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067// v8i16 shuffles - Prefer shuffles in the following order:
4068// 1. [all] pshuflw, pshufhw, optional move
4069// 2. [ssse3] 1 x pshufb
4070// 3. [ssse3] 2 x pshufb + 1 x por
4071// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004072static
Nate Begeman9008ca62009-04-27 18:41:29 +00004073SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004074 SelectionDAG &DAG,
4075 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 SDValue V1 = SVOp->getOperand(0);
4077 SDValue V2 = SVOp->getOperand(1);
4078 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004080
Nate Begemanb9a47b82009-02-23 08:49:38 +00004081 // Determine if more than 1 of the words in each of the low and high quadwords
4082 // of the result come from the same quadword of one of the two inputs. Undef
4083 // mask values count as coming from any quadword, for better codegen.
4084 SmallVector<unsigned, 4> LoQuad(4);
4085 SmallVector<unsigned, 4> HiQuad(4);
4086 BitVector InputQuads(4);
4087 for (unsigned i = 0; i < 8; ++i) {
4088 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004090 MaskVals.push_back(EltIdx);
4091 if (EltIdx < 0) {
4092 ++Quad[0];
4093 ++Quad[1];
4094 ++Quad[2];
4095 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004096 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 }
4098 ++Quad[EltIdx / 4];
4099 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004100 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004101
Nate Begemanb9a47b82009-02-23 08:49:38 +00004102 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004103 unsigned MaxQuad = 1;
4104 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004105 if (LoQuad[i] > MaxQuad) {
4106 BestLoQuad = i;
4107 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004108 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004109 }
4110
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004112 MaxQuad = 1;
4113 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 if (HiQuad[i] > MaxQuad) {
4115 BestHiQuad = i;
4116 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004117 }
4118 }
4119
Nate Begemanb9a47b82009-02-23 08:49:38 +00004120 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004121 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 // single pshufb instruction is necessary. If There are more than 2 input
4123 // quads, disable the next transformation since it does not help SSSE3.
4124 bool V1Used = InputQuads[0] || InputQuads[1];
4125 bool V2Used = InputQuads[2] || InputQuads[3];
4126 if (TLI.getSubtarget()->hasSSSE3()) {
4127 if (InputQuads.count() == 2 && V1Used && V2Used) {
4128 BestLoQuad = InputQuads.find_first();
4129 BestHiQuad = InputQuads.find_next(BestLoQuad);
4130 }
4131 if (InputQuads.count() > 2) {
4132 BestLoQuad = -1;
4133 BestHiQuad = -1;
4134 }
4135 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004136
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4138 // the shuffle mask. If a quad is scored as -1, that means that it contains
4139 // words from all 4 input quadwords.
4140 SDValue NewV;
4141 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 SmallVector<int, 8> MaskV;
4143 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4144 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004145 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4147 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4148 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004149
Nate Begemanb9a47b82009-02-23 08:49:38 +00004150 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4151 // source words for the shuffle, to aid later transformations.
4152 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004153 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004154 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004156 if (idx != (int)i)
4157 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004158 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004159 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 AllWordsInNewV = false;
4161 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004162 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004163
Nate Begemanb9a47b82009-02-23 08:49:38 +00004164 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4165 if (AllWordsInNewV) {
4166 for (int i = 0; i != 8; ++i) {
4167 int idx = MaskVals[i];
4168 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004169 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004170 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004171 if ((idx != i) && idx < 4)
4172 pshufhw = false;
4173 if ((idx != i) && idx > 3)
4174 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004175 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 V1 = NewV;
4177 V2Used = false;
4178 BestLoQuad = 0;
4179 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004180 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004181
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4183 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004184 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004185 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004187 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004188 }
Eric Christopherfd179292009-08-27 18:07:15 +00004189
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 // If we have SSSE3, and all words of the result are from 1 input vector,
4191 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4192 // is present, fall back to case 4.
4193 if (TLI.getSubtarget()->hasSSSE3()) {
4194 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004197 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004198 // mask, and elements that come from V1 in the V2 mask, so that the two
4199 // results can be OR'd together.
4200 bool TwoInputs = V1Used && V2Used;
4201 for (unsigned i = 0; i != 8; ++i) {
4202 int EltIdx = MaskVals[i] * 2;
4203 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4205 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 continue;
4207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4209 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004211 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004212 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004213 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Nate Begemanb9a47b82009-02-23 08:49:38 +00004218 // Calculate the shuffle mask for the second input, shuffle it, and
4219 // OR it with the first shuffled input.
4220 pshufbMask.clear();
4221 for (unsigned i = 0; i != 8; ++i) {
4222 int EltIdx = MaskVals[i] * 2;
4223 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4225 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 continue;
4227 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4229 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004232 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004233 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 MVT::v16i8, &pshufbMask[0], 16));
4235 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4236 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004237 }
4238
4239 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4240 // and update MaskVals with new element order.
4241 BitVector InOrder(8);
4242 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 for (int i = 0; i != 4; ++i) {
4245 int idx = MaskVals[i];
4246 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004248 InOrder.set(i);
4249 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 InOrder.set(i);
4252 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 }
4255 }
4256 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 }
Eric Christopherfd179292009-08-27 18:07:15 +00004261
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4263 // and update MaskVals with the new element order.
4264 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 for (unsigned i = 4; i != 8; ++i) {
4269 int idx = MaskVals[i];
4270 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 InOrder.set(i);
4273 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004274 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004275 InOrder.set(i);
4276 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 }
4279 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 }
Eric Christopherfd179292009-08-27 18:07:15 +00004283
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 // In case BestHi & BestLo were both -1, which means each quadword has a word
4285 // from each of the four input quadwords, calculate the InOrder bitvector now
4286 // before falling through to the insert/extract cleanup.
4287 if (BestLoQuad == -1 && BestHiQuad == -1) {
4288 NewV = V1;
4289 for (int i = 0; i != 8; ++i)
4290 if (MaskVals[i] < 0 || MaskVals[i] == i)
4291 InOrder.set(i);
4292 }
Eric Christopherfd179292009-08-27 18:07:15 +00004293
Nate Begemanb9a47b82009-02-23 08:49:38 +00004294 // The other elements are put in the right place using pextrw and pinsrw.
4295 for (unsigned i = 0; i != 8; ++i) {
4296 if (InOrder[i])
4297 continue;
4298 int EltIdx = MaskVals[i];
4299 if (EltIdx < 0)
4300 continue;
4301 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004303 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004305 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 DAG.getIntPtrConstant(i));
4308 }
4309 return NewV;
4310}
4311
4312// v16i8 shuffles - Prefer shuffles in the following order:
4313// 1. [ssse3] 1 x pshufb
4314// 2. [ssse3] 2 x pshufb + 1 x por
4315// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4316static
Nate Begeman9008ca62009-04-27 18:41:29 +00004317SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004318 SelectionDAG &DAG,
4319 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 SDValue V1 = SVOp->getOperand(0);
4321 SDValue V2 = SVOp->getOperand(1);
4322 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004323 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004325
Nate Begemanb9a47b82009-02-23 08:49:38 +00004326 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004327 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 // present, fall back to case 3.
4329 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4330 bool V1Only = true;
4331 bool V2Only = true;
4332 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 if (EltIdx < 0)
4335 continue;
4336 if (EltIdx < 16)
4337 V2Only = false;
4338 else
4339 V1Only = false;
4340 }
Eric Christopherfd179292009-08-27 18:07:15 +00004341
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4343 if (TLI.getSubtarget()->hasSSSE3()) {
4344 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004345
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004347 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 //
4349 // Otherwise, we have elements from both input vectors, and must zero out
4350 // elements that come from V2 in the first mask, and V1 in the second mask
4351 // so that we can OR them together.
4352 bool TwoInputs = !(V1Only || V2Only);
4353 for (unsigned i = 0; i != 16; ++i) {
4354 int EltIdx = MaskVals[i];
4355 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 continue;
4358 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004360 }
4361 // If all the elements are from V2, assign it to V1 and return after
4362 // building the first pshufb.
4363 if (V2Only)
4364 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004366 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 if (!TwoInputs)
4369 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004370
Nate Begemanb9a47b82009-02-23 08:49:38 +00004371 // Calculate the shuffle mask for the second input, shuffle it, and
4372 // OR it with the first shuffled input.
4373 pshufbMask.clear();
4374 for (unsigned i = 0; i != 16; ++i) {
4375 int EltIdx = MaskVals[i];
4376 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 continue;
4379 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004381 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004383 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 MVT::v16i8, &pshufbMask[0], 16));
4385 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 }
Eric Christopherfd179292009-08-27 18:07:15 +00004387
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 // No SSSE3 - Calculate in place words and then fix all out of place words
4389 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4390 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004391 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4392 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 SDValue NewV = V2Only ? V2 : V1;
4394 for (int i = 0; i != 8; ++i) {
4395 int Elt0 = MaskVals[i*2];
4396 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004397
Nate Begemanb9a47b82009-02-23 08:49:38 +00004398 // This word of the result is all undef, skip it.
4399 if (Elt0 < 0 && Elt1 < 0)
4400 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004401
Nate Begemanb9a47b82009-02-23 08:49:38 +00004402 // This word of the result is already in the correct place, skip it.
4403 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4404 continue;
4405 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4406 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004407
Nate Begemanb9a47b82009-02-23 08:49:38 +00004408 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4409 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4410 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004411
4412 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4413 // using a single extract together, load it and store it.
4414 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004416 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004418 DAG.getIntPtrConstant(i));
4419 continue;
4420 }
4421
Nate Begemanb9a47b82009-02-23 08:49:38 +00004422 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004423 // source byte is not also odd, shift the extracted word left 8 bits
4424 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004425 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 DAG.getIntPtrConstant(Elt1 / 2));
4428 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004431 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4433 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 }
4435 // If Elt0 is defined, extract it from the appropriate source. If the
4436 // source byte is not also even, shift the extracted word right 8 bits. If
4437 // Elt1 was also defined, OR the extracted values together before
4438 // inserting them in the result.
4439 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4442 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004445 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4447 DAG.getConstant(0x00FF, MVT::i16));
4448 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004449 : InsElt0;
4450 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 DAG.getIntPtrConstant(i));
4453 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004455}
4456
Evan Cheng7a831ce2007-12-15 03:00:47 +00004457/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004458/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004459/// done when every pair / quad of shuffle mask elements point to elements in
4460/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004461/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4462static
Nate Begeman9008ca62009-04-27 18:41:29 +00004463SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4464 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004465 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004466 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004467 SDValue V1 = SVOp->getOperand(0);
4468 SDValue V2 = SVOp->getOperand(1);
4469 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004470 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004471 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004472 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004474 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004475 case MVT::v4f32: NewVT = MVT::v2f64; break;
4476 case MVT::v4i32: NewVT = MVT::v2i64; break;
4477 case MVT::v8i16: NewVT = MVT::v4i32; break;
4478 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004479 }
4480
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004481 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004482 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004484 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004486 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004487 int Scale = NumElems / NewWidth;
4488 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004489 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 int StartIdx = -1;
4491 for (int j = 0; j < Scale; ++j) {
4492 int EltIdx = SVOp->getMaskElt(i+j);
4493 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004494 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004496 StartIdx = EltIdx - (EltIdx % Scale);
4497 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004498 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004499 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004500 if (StartIdx == -1)
4501 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004502 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004504 }
4505
Dale Johannesenace16102009-02-03 19:33:06 +00004506 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4507 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004509}
4510
Evan Chengd880b972008-05-09 21:53:03 +00004511/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004512///
Owen Andersone50ed302009-08-10 22:56:29 +00004513static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 SDValue SrcOp, SelectionDAG &DAG,
4515 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004517 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004518 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004519 LD = dyn_cast<LoadSDNode>(SrcOp);
4520 if (!LD) {
4521 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4522 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004523 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4524 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004525 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4526 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004527 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004528 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004530 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4531 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4532 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4533 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004534 SrcOp.getOperand(0)
4535 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004536 }
4537 }
4538 }
4539
Dale Johannesenace16102009-02-03 19:33:06 +00004540 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4541 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004543 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004544}
4545
Evan Chengace3c172008-07-22 21:13:36 +00004546/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4547/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004548static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004549LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4550 SDValue V1 = SVOp->getOperand(0);
4551 SDValue V2 = SVOp->getOperand(1);
4552 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004553 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004554
Evan Chengace3c172008-07-22 21:13:36 +00004555 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004556 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 SmallVector<int, 8> Mask1(4U, -1);
4558 SmallVector<int, 8> PermMask;
4559 SVOp->getMask(PermMask);
4560
Evan Chengace3c172008-07-22 21:13:36 +00004561 unsigned NumHi = 0;
4562 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004563 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 int Idx = PermMask[i];
4565 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004566 Locs[i] = std::make_pair(-1, -1);
4567 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4569 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004570 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004572 NumLo++;
4573 } else {
4574 Locs[i] = std::make_pair(1, NumHi);
4575 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004577 NumHi++;
4578 }
4579 }
4580 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004581
Evan Chengace3c172008-07-22 21:13:36 +00004582 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004583 // If no more than two elements come from either vector. This can be
4584 // implemented with two shuffles. First shuffle gather the elements.
4585 // The second shuffle, which takes the first shuffle as both of its
4586 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004587 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004588
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004590
Evan Chengace3c172008-07-22 21:13:36 +00004591 for (unsigned i = 0; i != 4; ++i) {
4592 if (Locs[i].first == -1)
4593 continue;
4594 else {
4595 unsigned Idx = (i < 2) ? 0 : 4;
4596 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004598 }
4599 }
4600
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004602 } else if (NumLo == 3 || NumHi == 3) {
4603 // Otherwise, we must have three elements from one vector, call it X, and
4604 // one element from the other, call it Y. First, use a shufps to build an
4605 // intermediate vector with the one element from Y and the element from X
4606 // that will be in the same half in the final destination (the indexes don't
4607 // matter). Then, use a shufps to build the final vector, taking the half
4608 // containing the element from Y from the intermediate, and the other half
4609 // from X.
4610 if (NumHi == 3) {
4611 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004612 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004613 std::swap(V1, V2);
4614 }
4615
4616 // Find the element from V2.
4617 unsigned HiIndex;
4618 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 int Val = PermMask[HiIndex];
4620 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004621 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004622 if (Val >= 4)
4623 break;
4624 }
4625
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 Mask1[0] = PermMask[HiIndex];
4627 Mask1[1] = -1;
4628 Mask1[2] = PermMask[HiIndex^1];
4629 Mask1[3] = -1;
4630 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004631
4632 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 Mask1[0] = PermMask[0];
4634 Mask1[1] = PermMask[1];
4635 Mask1[2] = HiIndex & 1 ? 6 : 4;
4636 Mask1[3] = HiIndex & 1 ? 4 : 6;
4637 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004638 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 Mask1[0] = HiIndex & 1 ? 2 : 0;
4640 Mask1[1] = HiIndex & 1 ? 0 : 2;
4641 Mask1[2] = PermMask[2];
4642 Mask1[3] = PermMask[3];
4643 if (Mask1[2] >= 0)
4644 Mask1[2] += 4;
4645 if (Mask1[3] >= 0)
4646 Mask1[3] += 4;
4647 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004648 }
Evan Chengace3c172008-07-22 21:13:36 +00004649 }
4650
4651 // Break it into (shuffle shuffle_hi, shuffle_lo).
4652 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004653 SmallVector<int,8> LoMask(4U, -1);
4654 SmallVector<int,8> HiMask(4U, -1);
4655
4656 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004657 unsigned MaskIdx = 0;
4658 unsigned LoIdx = 0;
4659 unsigned HiIdx = 2;
4660 for (unsigned i = 0; i != 4; ++i) {
4661 if (i == 2) {
4662 MaskPtr = &HiMask;
4663 MaskIdx = 1;
4664 LoIdx = 0;
4665 HiIdx = 2;
4666 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 int Idx = PermMask[i];
4668 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004669 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004671 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004672 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004673 LoIdx++;
4674 } else {
4675 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004677 HiIdx++;
4678 }
4679 }
4680
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4682 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4683 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004684 for (unsigned i = 0; i != 4; ++i) {
4685 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004686 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004687 } else {
4688 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004690 }
4691 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004696X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004697 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004698 SDValue V1 = Op.getOperand(0);
4699 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004700 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004701 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004702 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004703 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4705 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004706 bool V1IsSplat = false;
4707 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004710 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004711
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 // Promote splats to v4f32.
4713 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004714 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 return Op;
4716 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004717 }
4718
Evan Cheng7a831ce2007-12-15 03:00:47 +00004719 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4720 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004722 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004723 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004724 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004725 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004727 // FIXME: Figure out a cleaner way to do this.
4728 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004731 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004732 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4733 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4734 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004735 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004736 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4738 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004739 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004741 }
4742 }
Eric Christopherfd179292009-08-27 18:07:15 +00004743
Nate Begeman9008ca62009-04-27 18:41:29 +00004744 if (X86::isPSHUFDMask(SVOp))
4745 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004746
Evan Chengf26ffe92008-05-29 08:22:04 +00004747 // Check if this can be converted into a logical shift.
4748 bool isLeft = false;
4749 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004750 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004752 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004753 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004754 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004755 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004756 EVT EltVT = VT.getVectorElementType();
4757 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004758 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004759 }
Eric Christopherfd179292009-08-27 18:07:15 +00004760
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004762 if (V1IsUndef)
4763 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004764 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004765 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004766 if (!isMMX)
4767 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004768 }
Eric Christopherfd179292009-08-27 18:07:15 +00004769
Nate Begeman9008ca62009-04-27 18:41:29 +00004770 // FIXME: fold these into legal mask.
4771 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4772 X86::isMOVSLDUPMask(SVOp) ||
4773 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004774 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004775 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004776 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 if (ShouldXformToMOVHLPS(SVOp) ||
4779 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4780 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781
Evan Chengf26ffe92008-05-29 08:22:04 +00004782 if (isShift) {
4783 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004784 EVT EltVT = VT.getVectorElementType();
4785 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004786 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004787 }
Eric Christopherfd179292009-08-27 18:07:15 +00004788
Evan Cheng9eca5e82006-10-25 21:49:50 +00004789 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004790 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4791 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004792 V1IsSplat = isSplatVector(V1.getNode());
4793 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004794
Chris Lattner8a594482007-11-25 00:24:49 +00004795 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004796 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 Op = CommuteVectorShuffle(SVOp, DAG);
4798 SVOp = cast<ShuffleVectorSDNode>(Op);
4799 V1 = SVOp->getOperand(0);
4800 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004801 std::swap(V1IsSplat, V2IsSplat);
4802 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004803 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004804 }
4805
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4807 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004808 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004809 return V1;
4810 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4811 // the instruction selector will not match, so get a canonical MOVL with
4812 // swapped operands to undo the commute.
4813 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004814 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815
Nate Begeman9008ca62009-04-27 18:41:29 +00004816 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4817 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4818 X86::isUNPCKLMask(SVOp) ||
4819 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004820 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004821
Evan Cheng9bbbb982006-10-25 20:48:19 +00004822 if (V2IsSplat) {
4823 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004824 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004825 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004826 SDValue NewMask = NormalizeMask(SVOp, DAG);
4827 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4828 if (NSVOp != SVOp) {
4829 if (X86::isUNPCKLMask(NSVOp, true)) {
4830 return NewMask;
4831 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4832 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004833 }
4834 }
4835 }
4836
Evan Cheng9eca5e82006-10-25 21:49:50 +00004837 if (Commuted) {
4838 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004839 // FIXME: this seems wrong.
4840 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4841 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4842 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4843 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4844 X86::isUNPCKLMask(NewSVOp) ||
4845 X86::isUNPCKHMask(NewSVOp))
4846 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004847 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848
Nate Begemanb9a47b82009-02-23 08:49:38 +00004849 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004850
4851 // Normalize the node to match x86 shuffle ops if needed
4852 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4853 return CommuteVectorShuffle(SVOp, DAG);
4854
4855 // Check for legal shuffle and return?
4856 SmallVector<int, 16> PermMask;
4857 SVOp->getMask(PermMask);
4858 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004859 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004860
Evan Cheng14b32e12007-12-11 01:46:18 +00004861 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004864 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004865 return NewOp;
4866 }
4867
Owen Anderson825b72b2009-08-11 20:47:22 +00004868 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004870 if (NewOp.getNode())
4871 return NewOp;
4872 }
Eric Christopherfd179292009-08-27 18:07:15 +00004873
Evan Chengace3c172008-07-22 21:13:36 +00004874 // Handle all 4 wide cases with a number of shuffles except for MMX.
4875 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877
Dan Gohman475871a2008-07-27 21:46:04 +00004878 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879}
4880
Dan Gohman475871a2008-07-27 21:46:04 +00004881SDValue
4882X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004883 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004884 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004885 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004886 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004888 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004890 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004891 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004892 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004893 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4894 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4895 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4897 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004898 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004900 Op.getOperand(0)),
4901 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004903 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004904 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004905 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004906 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004908 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4909 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004910 // result has a single use which is a store or a bitcast to i32. And in
4911 // the case of a store, it's not worth it if the index is a constant 0,
4912 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004913 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004914 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004915 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004916 if ((User->getOpcode() != ISD::STORE ||
4917 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4918 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004919 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004921 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004922 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4923 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004924 Op.getOperand(0)),
4925 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4927 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004928 // ExtractPS works with constant index.
4929 if (isa<ConstantSDNode>(Op.getOperand(1)))
4930 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004931 }
Dan Gohman475871a2008-07-27 21:46:04 +00004932 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004933}
4934
4935
Dan Gohman475871a2008-07-27 21:46:04 +00004936SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004937X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4938 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004940 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004941
Evan Cheng62a3f152008-03-24 21:52:23 +00004942 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004944 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004945 return Res;
4946 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004947
Owen Andersone50ed302009-08-10 22:56:29 +00004948 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004949 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004951 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004952 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004953 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004954 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4956 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004957 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004959 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004960 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004961 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004962 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004964 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004965 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004966 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004967 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004968 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969 if (Idx == 0)
4970 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004971
Evan Cheng0db9fe62006-04-25 20:13:52 +00004972 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004973 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004975 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004976 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004977 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004978 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004979 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004980 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4981 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4982 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004983 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984 if (Idx == 0)
4985 return Op;
4986
4987 // UNPCKHPD the element to the lowest double word, then movsd.
4988 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4989 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004990 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004991 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004992 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004993 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004994 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004995 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004996 }
4997
Dan Gohman475871a2008-07-27 21:46:04 +00004998 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999}
5000
Dan Gohman475871a2008-07-27 21:46:04 +00005001SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005002X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5003 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005004 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005005 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005006 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005007
Dan Gohman475871a2008-07-27 21:46:04 +00005008 SDValue N0 = Op.getOperand(0);
5009 SDValue N1 = Op.getOperand(1);
5010 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005011
Dan Gohman8a55ce42009-09-23 21:02:20 +00005012 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005013 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005014 unsigned Opc;
5015 if (VT == MVT::v8i16)
5016 Opc = X86ISD::PINSRW;
5017 else if (VT == MVT::v4i16)
5018 Opc = X86ISD::MMX_PINSRW;
5019 else if (VT == MVT::v16i8)
5020 Opc = X86ISD::PINSRB;
5021 else
5022 Opc = X86ISD::PINSRB;
5023
Nate Begeman14d12ca2008-02-11 04:19:36 +00005024 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5025 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 if (N1.getValueType() != MVT::i32)
5027 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5028 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005029 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005030 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005031 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005032 // Bits [7:6] of the constant are the source select. This will always be
5033 // zero here. The DAG Combiner may combine an extract_elt index into these
5034 // bits. For example (insert (extract, 3), 2) could be matched by putting
5035 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005036 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005037 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005038 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005039 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005040 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005041 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005043 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005044 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005045 // PINSR* works with constant index.
5046 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005047 }
Dan Gohman475871a2008-07-27 21:46:04 +00005048 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005049}
5050
Dan Gohman475871a2008-07-27 21:46:04 +00005051SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005052X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005053 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005054 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005055
5056 if (Subtarget->hasSSE41())
5057 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5058
Dan Gohman8a55ce42009-09-23 21:02:20 +00005059 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005060 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005061
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005062 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005063 SDValue N0 = Op.getOperand(0);
5064 SDValue N1 = Op.getOperand(1);
5065 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005066
Dan Gohman8a55ce42009-09-23 21:02:20 +00005067 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005068 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5069 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (N1.getValueType() != MVT::i32)
5071 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5072 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005073 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005074 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5075 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 }
Dan Gohman475871a2008-07-27 21:46:04 +00005077 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078}
5079
Dan Gohman475871a2008-07-27 21:46:04 +00005080SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005081X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005082 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005083
5084 if (Op.getValueType() == MVT::v1i64 &&
5085 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005087
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5089 EVT VT = MVT::v2i32;
5090 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005091 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 case MVT::v16i8:
5093 case MVT::v8i16:
5094 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005095 break;
5096 }
Dale Johannesenace16102009-02-03 19:33:06 +00005097 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5098 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099}
5100
Bill Wendling056292f2008-09-16 21:48:12 +00005101// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5102// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5103// one of the above mentioned nodes. It has to be wrapped because otherwise
5104// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5105// be used to form addressing mode. These wrapped nodes will be selected
5106// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005107SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005108X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005110
Chris Lattner41621a22009-06-26 19:22:52 +00005111 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5112 // global base reg.
5113 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005114 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005115 CodeModel::Model M = getTargetMachine().getCodeModel();
5116
Chris Lattner4f066492009-07-11 20:29:19 +00005117 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005118 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005119 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005120 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005121 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005122 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005123 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005124
Evan Cheng1606e8e2009-03-13 07:51:59 +00005125 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005126 CP->getAlignment(),
5127 CP->getOffset(), OpFlag);
5128 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005129 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005130 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005131 if (OpFlag) {
5132 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005133 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005134 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005135 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136 }
5137
5138 return Result;
5139}
5140
Dan Gohmand858e902010-04-17 15:26:15 +00005141SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005142 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005143
Chris Lattner18c59872009-06-27 04:16:01 +00005144 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5145 // global base reg.
5146 unsigned char OpFlag = 0;
5147 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005148 CodeModel::Model M = getTargetMachine().getCodeModel();
5149
Chris Lattner4f066492009-07-11 20:29:19 +00005150 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005151 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005152 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005153 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005154 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005155 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005156 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005157
Chris Lattner18c59872009-06-27 04:16:01 +00005158 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5159 OpFlag);
5160 DebugLoc DL = JT->getDebugLoc();
5161 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 // With PIC, the address is actually $g + Offset.
5164 if (OpFlag) {
5165 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5166 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005167 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005168 Result);
5169 }
Eric Christopherfd179292009-08-27 18:07:15 +00005170
Chris Lattner18c59872009-06-27 04:16:01 +00005171 return Result;
5172}
5173
5174SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005175X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005176 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005177
Chris Lattner18c59872009-06-27 04:16:01 +00005178 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5179 // global base reg.
5180 unsigned char OpFlag = 0;
5181 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005182 CodeModel::Model M = getTargetMachine().getCodeModel();
5183
Chris Lattner4f066492009-07-11 20:29:19 +00005184 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005185 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005186 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005187 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005188 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005189 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005190 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005191
Chris Lattner18c59872009-06-27 04:16:01 +00005192 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005193
Chris Lattner18c59872009-06-27 04:16:01 +00005194 DebugLoc DL = Op.getDebugLoc();
5195 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005196
5197
Chris Lattner18c59872009-06-27 04:16:01 +00005198 // With PIC, the address is actually $g + Offset.
5199 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005200 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005201 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5202 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005203 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005204 Result);
5205 }
Eric Christopherfd179292009-08-27 18:07:15 +00005206
Chris Lattner18c59872009-06-27 04:16:01 +00005207 return Result;
5208}
5209
Dan Gohman475871a2008-07-27 21:46:04 +00005210SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005211X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005212 // Create the TargetBlockAddressAddress node.
5213 unsigned char OpFlags =
5214 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005215 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005216 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005217 DebugLoc dl = Op.getDebugLoc();
5218 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5219 /*isTarget=*/true, OpFlags);
5220
Dan Gohmanf705adb2009-10-30 01:28:02 +00005221 if (Subtarget->isPICStyleRIPRel() &&
5222 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005223 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5224 else
5225 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005226
Dan Gohman29cbade2009-11-20 23:18:13 +00005227 // With PIC, the address is actually $g + Offset.
5228 if (isGlobalRelativeToPICBase(OpFlags)) {
5229 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5230 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5231 Result);
5232 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005233
5234 return Result;
5235}
5236
5237SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005238X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005239 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005240 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005241 // Create the TargetGlobalAddress node, folding in the constant
5242 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005243 unsigned char OpFlags =
5244 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005245 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005246 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005247 if (OpFlags == X86II::MO_NO_FLAG &&
5248 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005249 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005250 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005251 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005252 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005253 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005254 }
Eric Christopherfd179292009-08-27 18:07:15 +00005255
Chris Lattner4f066492009-07-11 20:29:19 +00005256 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005257 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005258 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5259 else
5260 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005261
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005262 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005263 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005264 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5265 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005266 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Chris Lattner36c25012009-07-10 07:34:39 +00005269 // For globals that require a load from a stub to get the address, emit the
5270 // load.
5271 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005272 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005273 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274
Dan Gohman6520e202008-10-18 02:06:02 +00005275 // If there was a non-zero offset that we didn't fold, create an explicit
5276 // addition for it.
5277 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005278 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005279 DAG.getConstant(Offset, getPointerTy()));
5280
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 return Result;
5282}
5283
Evan Chengda43bcf2008-09-24 00:05:32 +00005284SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005285X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005286 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005287 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005288 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005289}
5290
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005291static SDValue
5292GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005293 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005294 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005295 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005297 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005298 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005299 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005300 GA->getOffset(),
5301 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005302 if (InFlag) {
5303 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005304 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005305 } else {
5306 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005307 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005308 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005309
5310 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005311 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005312
Rafael Espindola15f1b662009-04-24 12:59:40 +00005313 SDValue Flag = Chain.getValue(1);
5314 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005315}
5316
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005317// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005318static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005319LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005320 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005321 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005322 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5323 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005324 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005325 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005326 InFlag = Chain.getValue(1);
5327
Chris Lattnerb903bed2009-06-26 21:20:29 +00005328 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005329}
5330
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005331// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005332static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005333LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005334 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005335 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5336 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005337}
5338
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005339// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5340// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005341static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005342 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005343 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005344 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005345 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005346 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005347 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005348 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005350
5351 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005352 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005353
Chris Lattnerb903bed2009-06-26 21:20:29 +00005354 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005355 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5356 // initialexec.
5357 unsigned WrapperKind = X86ISD::Wrapper;
5358 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005359 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005360 } else if (is64Bit) {
5361 assert(model == TLSModel::InitialExec);
5362 OperandFlags = X86II::MO_GOTTPOFF;
5363 WrapperKind = X86ISD::WrapperRIP;
5364 } else {
5365 assert(model == TLSModel::InitialExec);
5366 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005367 }
Eric Christopherfd179292009-08-27 18:07:15 +00005368
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005369 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5370 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005371 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5372 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005373 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005374 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005375
Rafael Espindola9a580232009-02-27 13:37:18 +00005376 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005377 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005378 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005379
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005380 // The address of the thread local variable is the add of the thread
5381 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005382 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005383}
5384
Dan Gohman475871a2008-07-27 21:46:04 +00005385SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005386X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005387
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005388 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005389 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005390
Eric Christopher30ef0e52010-06-03 04:07:48 +00005391 if (Subtarget->isTargetELF()) {
5392 // TODO: implement the "local dynamic" model
5393 // TODO: implement the "initial exec"model for pic executables
5394
5395 // If GV is an alias then use the aliasee for determining
5396 // thread-localness.
5397 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5398 GV = GA->resolveAliasedGlobal(false);
5399
5400 TLSModel::Model model
5401 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5402
5403 switch (model) {
5404 case TLSModel::GeneralDynamic:
5405 case TLSModel::LocalDynamic: // not implemented
5406 if (Subtarget->is64Bit())
5407 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5408 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5409
5410 case TLSModel::InitialExec:
5411 case TLSModel::LocalExec:
5412 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5413 Subtarget->is64Bit());
5414 }
5415 } else if (Subtarget->isTargetDarwin()) {
5416 // Darwin only has one model of TLS. Lower to that.
5417 unsigned char OpFlag = 0;
5418 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5419 X86ISD::WrapperRIP : X86ISD::Wrapper;
5420
5421 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5422 // global base reg.
5423 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5424 !Subtarget->is64Bit();
5425 if (PIC32)
5426 OpFlag = X86II::MO_TLVP_PIC_BASE;
5427 else
5428 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005429 DebugLoc DL = Op.getDebugLoc();
5430 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005431 getPointerTy(),
5432 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005433 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5434
5435 // With PIC32, the address is actually $g + Offset.
5436 if (PIC32)
5437 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5438 DAG.getNode(X86ISD::GlobalBaseReg,
5439 DebugLoc(), getPointerTy()),
5440 Offset);
5441
5442 // Lowering the machine isd will make sure everything is in the right
5443 // location.
5444 SDValue Args[] = { Offset };
5445 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5446
5447 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5448 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5449 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005450
Eric Christopher30ef0e52010-06-03 04:07:48 +00005451 // And our return value (tls address) is in the standard call return value
5452 // location.
5453 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5454 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005455 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005456
5457 assert(false &&
5458 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005459
Torok Edwinc23197a2009-07-14 16:55:14 +00005460 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005461 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005462}
5463
Evan Cheng0db9fe62006-04-25 20:13:52 +00005464
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005465/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005466/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005467SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005468 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005469 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005470 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005471 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005472 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005473 SDValue ShOpLo = Op.getOperand(0);
5474 SDValue ShOpHi = Op.getOperand(1);
5475 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005476 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005478 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005479
Dan Gohman475871a2008-07-27 21:46:04 +00005480 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005481 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005482 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5483 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005484 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005485 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5486 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005487 }
Evan Chenge3413162006-01-09 18:33:28 +00005488
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5490 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005491 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005493
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5497 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005498
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005499 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005500 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5501 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005502 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005503 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5504 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005505 }
5506
Dan Gohman475871a2008-07-27 21:46:04 +00005507 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005508 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005509}
Evan Chenga3195e82006-01-12 22:54:21 +00005510
Dan Gohmand858e902010-04-17 15:26:15 +00005511SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5512 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005513 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005514
5515 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005517 return Op;
5518 }
5519 return SDValue();
5520 }
5521
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005523 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Eli Friedman36df4992009-05-27 00:47:34 +00005525 // These are really Legal; return the operand so the caller accepts it as
5526 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005528 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005530 Subtarget->is64Bit()) {
5531 return Op;
5532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005534 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005535 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005536 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005537 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005538 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005539 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005540 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005541 PseudoSourceValue::getFixedStack(SSFI), 0,
5542 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005543 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5544}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005545
Owen Andersone50ed302009-08-10 22:56:29 +00005546SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005547 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005548 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005549 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005550 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005551 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005552 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005553 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005555 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005557 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005558 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005559 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005560
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005561 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005562 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005563 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564
5565 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5566 // shouldn't be necessary except that RFP cannot be live across
5567 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005568 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005569 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005572 SDValue Ops[] = {
5573 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5574 };
5575 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005576 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005577 PseudoSourceValue::getFixedStack(SSFI), 0,
5578 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005579 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005580
Evan Cheng0db9fe62006-04-25 20:13:52 +00005581 return Result;
5582}
5583
Bill Wendling8b8a6362009-01-17 03:56:04 +00005584// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005585SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5586 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005587 // This algorithm is not obvious. Here it is in C code, more or less:
5588 /*
5589 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5590 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5591 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005592
Bill Wendling8b8a6362009-01-17 03:56:04 +00005593 // Copy ints to xmm registers.
5594 __m128i xh = _mm_cvtsi32_si128( hi );
5595 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005596
Bill Wendling8b8a6362009-01-17 03:56:04 +00005597 // Combine into low half of a single xmm register.
5598 __m128i x = _mm_unpacklo_epi32( xh, xl );
5599 __m128d d;
5600 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005601
Bill Wendling8b8a6362009-01-17 03:56:04 +00005602 // Merge in appropriate exponents to give the integer bits the right
5603 // magnitude.
5604 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005605
Bill Wendling8b8a6362009-01-17 03:56:04 +00005606 // Subtract away the biases to deal with the IEEE-754 double precision
5607 // implicit 1.
5608 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005609
Bill Wendling8b8a6362009-01-17 03:56:04 +00005610 // All conversions up to here are exact. The correctly rounded result is
5611 // calculated using the current rounding mode using the following
5612 // horizontal add.
5613 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5614 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5615 // store doesn't really need to be here (except
5616 // maybe to zero the other double)
5617 return sd;
5618 }
5619 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005620
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005621 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005622 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005623
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005624 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005625 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005626 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5627 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5628 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5629 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005630 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005631 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005632
Bill Wendling8b8a6362009-01-17 03:56:04 +00005633 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005634 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005635 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005636 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005637 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005638 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005639 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005640
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5642 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005643 Op.getOperand(0),
5644 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005645 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5646 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005647 Op.getOperand(0),
5648 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005649 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5650 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005651 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005652 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005653 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5654 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5655 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005656 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005657 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005659
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005660 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005661 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5663 DAG.getUNDEF(MVT::v2f64), ShufMask);
5664 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5665 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005666 DAG.getIntPtrConstant(0));
5667}
5668
Bill Wendling8b8a6362009-01-17 03:56:04 +00005669// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005670SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5671 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005672 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005673 // FP constant to bias correct the final result.
5674 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005676
5677 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5679 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005680 Op.getOperand(0),
5681 DAG.getIntPtrConstant(0)));
5682
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5684 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005685 DAG.getIntPtrConstant(0));
5686
5687 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5689 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005690 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 MVT::v2f64, Load)),
5692 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005693 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 MVT::v2f64, Bias)));
5695 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5696 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005697 DAG.getIntPtrConstant(0));
5698
5699 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005701
5702 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005703 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005704
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005706 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005707 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005709 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005710 }
5711
5712 // Handle final rounding.
5713 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005714}
5715
Dan Gohmand858e902010-04-17 15:26:15 +00005716SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5717 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005718 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005719 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005720
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005721 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005722 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5723 // the optimization here.
5724 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005725 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005726
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005728 EVT DstVT = Op.getValueType();
5729 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005730 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005731 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005732 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005733
5734 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005736 if (SrcVT == MVT::i32) {
5737 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5738 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5739 getPointerTy(), StackSlot, WordOff);
5740 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5741 StackSlot, NULL, 0, false, false, 0);
5742 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5743 OffsetSlot, NULL, 0, false, false, 0);
5744 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5745 return Fild;
5746 }
5747
5748 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5749 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005750 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005751 // For i64 source, we need to add the appropriate power of 2 if the input
5752 // was negative. This is the same as the optimization in
5753 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5754 // we must be careful to do the computation in x87 extended precision, not
5755 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5756 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5757 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5758 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5759
5760 APInt FF(32, 0x5F800000ULL);
5761
5762 // Check whether the sign bit is set.
5763 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5764 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5765 ISD::SETLT);
5766
5767 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5768 SDValue FudgePtr = DAG.getConstantPool(
5769 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5770 getPointerTy());
5771
5772 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5773 SDValue Zero = DAG.getIntPtrConstant(0);
5774 SDValue Four = DAG.getIntPtrConstant(4);
5775 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5776 Zero, Four);
5777 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5778
5779 // Load the value out, extending it from f32 to f80.
5780 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005781 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005782 FudgePtr, PseudoSourceValue::getConstantPool(),
5783 0, MVT::f32, false, false, 4);
5784 // Extend everything to 80 bits to force it to be done on x87.
5785 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5786 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005787}
5788
Dan Gohman475871a2008-07-27 21:46:04 +00005789std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005790FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005791 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005792
Owen Andersone50ed302009-08-10 22:56:29 +00005793 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005794
5795 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5797 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005798 }
5799
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5801 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005802 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005803
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005804 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005806 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005807 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005808 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005810 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005811 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005812
Evan Cheng87c89352007-10-15 20:11:21 +00005813 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5814 // stack slot.
5815 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005816 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005817 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005818 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Evan Cheng0db9fe62006-04-25 20:13:52 +00005820 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005821 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005822 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5824 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5825 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005827
Dan Gohman475871a2008-07-27 21:46:04 +00005828 SDValue Chain = DAG.getEntryNode();
5829 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005830 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005831 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005832 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005833 PseudoSourceValue::getFixedStack(SSFI), 0,
5834 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005836 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005837 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5838 };
Dale Johannesenace16102009-02-03 19:33:06 +00005839 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005840 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005841 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005842 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5843 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005844
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005846 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005848
Chris Lattner27a6c732007-11-24 07:07:01 +00005849 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005850}
5851
Dan Gohmand858e902010-04-17 15:26:15 +00005852SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5853 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005854 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005855 if (Op.getValueType() == MVT::v2i32 &&
5856 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005857 return Op;
5858 }
5859 return SDValue();
5860 }
5861
Eli Friedman948e95a2009-05-23 09:59:16 +00005862 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005863 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005864 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5865 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005866
Chris Lattner27a6c732007-11-24 07:07:01 +00005867 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005868 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005869 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005870}
5871
Dan Gohmand858e902010-04-17 15:26:15 +00005872SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5873 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005874 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5875 SDValue FIST = Vals.first, StackSlot = Vals.second;
5876 assert(FIST.getNode() && "Unexpected failure");
5877
5878 // Load the result.
5879 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005880 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005881}
5882
Dan Gohmand858e902010-04-17 15:26:15 +00005883SDValue X86TargetLowering::LowerFABS(SDValue Op,
5884 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005885 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005886 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005887 EVT VT = Op.getValueType();
5888 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005889 if (VT.isVector())
5890 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005891 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005893 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005894 CV.push_back(C);
5895 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005897 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005898 CV.push_back(C);
5899 CV.push_back(C);
5900 CV.push_back(C);
5901 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005903 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005904 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005905 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005906 PseudoSourceValue::getConstantPool(), 0,
5907 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005908 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005909}
5910
Dan Gohmand858e902010-04-17 15:26:15 +00005911SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005912 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005913 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005914 EVT VT = Op.getValueType();
5915 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005916 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005917 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005918 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005919 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005920 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005921 CV.push_back(C);
5922 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005924 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005925 CV.push_back(C);
5926 CV.push_back(C);
5927 CV.push_back(C);
5928 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005930 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005931 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005932 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005933 PseudoSourceValue::getConstantPool(), 0,
5934 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005935 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005936 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5938 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005939 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005941 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005942 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005943 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005944}
5945
Dan Gohmand858e902010-04-17 15:26:15 +00005946SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005947 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005948 SDValue Op0 = Op.getOperand(0);
5949 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005950 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005951 EVT VT = Op.getValueType();
5952 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005953
5954 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005955 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005956 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005957 SrcVT = VT;
5958 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005959 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005960 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005961 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005962 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005963 }
5964
5965 // At this point the operands and the result should have the same
5966 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005967
Evan Cheng68c47cb2007-01-05 07:55:56 +00005968 // First get the sign bit of second operand.
5969 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5972 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005973 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005978 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005979 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005980 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005981 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005982 PseudoSourceValue::getConstantPool(), 0,
5983 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005984 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005985
5986 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005987 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 // Op0 is MVT::f32, Op1 is MVT::f64.
5989 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5990 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5991 DAG.getConstant(32, MVT::i32));
5992 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5993 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005994 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005995 }
5996
Evan Cheng73d6cf12007-01-05 21:37:56 +00005997 // Clear first operand sign bit.
5998 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006000 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6001 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006002 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6005 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006007 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006008 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006009 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006010 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006011 PseudoSourceValue::getConstantPool(), 0,
6012 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006013 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006014
6015 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006016 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006017}
6018
Dan Gohman076aee32009-03-04 19:44:21 +00006019/// Emit nodes that will be selected as "test Op0,Op0", or something
6020/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006021SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006022 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006023 DebugLoc dl = Op.getDebugLoc();
6024
Dan Gohman31125812009-03-07 01:58:32 +00006025 // CF and OF aren't always set the way we want. Determine which
6026 // of these we need.
6027 bool NeedCF = false;
6028 bool NeedOF = false;
6029 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006030 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006031 case X86::COND_A: case X86::COND_AE:
6032 case X86::COND_B: case X86::COND_BE:
6033 NeedCF = true;
6034 break;
6035 case X86::COND_G: case X86::COND_GE:
6036 case X86::COND_L: case X86::COND_LE:
6037 case X86::COND_O: case X86::COND_NO:
6038 NeedOF = true;
6039 break;
Dan Gohman31125812009-03-07 01:58:32 +00006040 }
6041
Dan Gohman076aee32009-03-04 19:44:21 +00006042 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006043 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6044 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006045 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6046 // Emit a CMP with 0, which is the TEST pattern.
6047 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6048 DAG.getConstant(0, Op.getValueType()));
6049
6050 unsigned Opcode = 0;
6051 unsigned NumOperands = 0;
6052 switch (Op.getNode()->getOpcode()) {
6053 case ISD::ADD:
6054 // Due to an isel shortcoming, be conservative if this add is likely to be
6055 // selected as part of a load-modify-store instruction. When the root node
6056 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6057 // uses of other nodes in the match, such as the ADD in this case. This
6058 // leads to the ADD being left around and reselected, with the result being
6059 // two adds in the output. Alas, even if none our users are stores, that
6060 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6061 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6062 // climbing the DAG back to the root, and it doesn't seem to be worth the
6063 // effort.
6064 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006065 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006066 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6067 goto default_case;
6068
6069 if (ConstantSDNode *C =
6070 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6071 // An add of one will be selected as an INC.
6072 if (C->getAPIntValue() == 1) {
6073 Opcode = X86ISD::INC;
6074 NumOperands = 1;
6075 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006076 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006077
6078 // An add of negative one (subtract of one) will be selected as a DEC.
6079 if (C->getAPIntValue().isAllOnesValue()) {
6080 Opcode = X86ISD::DEC;
6081 NumOperands = 1;
6082 break;
6083 }
Dan Gohman076aee32009-03-04 19:44:21 +00006084 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006085
6086 // Otherwise use a regular EFLAGS-setting add.
6087 Opcode = X86ISD::ADD;
6088 NumOperands = 2;
6089 break;
6090 case ISD::AND: {
6091 // If the primary and result isn't used, don't bother using X86ISD::AND,
6092 // because a TEST instruction will be better.
6093 bool NonFlagUse = false;
6094 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6095 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6096 SDNode *User = *UI;
6097 unsigned UOpNo = UI.getOperandNo();
6098 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6099 // Look pass truncate.
6100 UOpNo = User->use_begin().getOperandNo();
6101 User = *User->use_begin();
6102 }
6103
6104 if (User->getOpcode() != ISD::BRCOND &&
6105 User->getOpcode() != ISD::SETCC &&
6106 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6107 NonFlagUse = true;
6108 break;
6109 }
Dan Gohman076aee32009-03-04 19:44:21 +00006110 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006111
6112 if (!NonFlagUse)
6113 break;
6114 }
6115 // FALL THROUGH
6116 case ISD::SUB:
6117 case ISD::OR:
6118 case ISD::XOR:
6119 // Due to the ISEL shortcoming noted above, be conservative if this op is
6120 // likely to be selected as part of a load-modify-store instruction.
6121 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6122 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6123 if (UI->getOpcode() == ISD::STORE)
6124 goto default_case;
6125
6126 // Otherwise use a regular EFLAGS-setting instruction.
6127 switch (Op.getNode()->getOpcode()) {
6128 default: llvm_unreachable("unexpected operator!");
6129 case ISD::SUB: Opcode = X86ISD::SUB; break;
6130 case ISD::OR: Opcode = X86ISD::OR; break;
6131 case ISD::XOR: Opcode = X86ISD::XOR; break;
6132 case ISD::AND: Opcode = X86ISD::AND; break;
6133 }
6134
6135 NumOperands = 2;
6136 break;
6137 case X86ISD::ADD:
6138 case X86ISD::SUB:
6139 case X86ISD::INC:
6140 case X86ISD::DEC:
6141 case X86ISD::OR:
6142 case X86ISD::XOR:
6143 case X86ISD::AND:
6144 return SDValue(Op.getNode(), 1);
6145 default:
6146 default_case:
6147 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006148 }
6149
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006150 if (Opcode == 0)
6151 // Emit a CMP with 0, which is the TEST pattern.
6152 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6153 DAG.getConstant(0, Op.getValueType()));
6154
6155 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6156 SmallVector<SDValue, 4> Ops;
6157 for (unsigned i = 0; i != NumOperands; ++i)
6158 Ops.push_back(Op.getOperand(i));
6159
6160 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6161 DAG.ReplaceAllUsesWith(Op, New);
6162 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006163}
6164
6165/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6166/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006167SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006168 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6170 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006171 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006172
6173 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006174 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006175}
6176
Evan Chengd40d03e2010-01-06 19:38:29 +00006177/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6178/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006179SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6180 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006181 SDValue Op0 = And.getOperand(0);
6182 SDValue Op1 = And.getOperand(1);
6183 if (Op0.getOpcode() == ISD::TRUNCATE)
6184 Op0 = Op0.getOperand(0);
6185 if (Op1.getOpcode() == ISD::TRUNCATE)
6186 Op1 = Op1.getOperand(0);
6187
Evan Chengd40d03e2010-01-06 19:38:29 +00006188 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006189 if (Op1.getOpcode() == ISD::SHL)
6190 std::swap(Op0, Op1);
6191 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006192 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6193 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006194 // If we looked past a truncate, check that it's only truncating away
6195 // known zeros.
6196 unsigned BitWidth = Op0.getValueSizeInBits();
6197 unsigned AndBitWidth = And.getValueSizeInBits();
6198 if (BitWidth > AndBitWidth) {
6199 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6200 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6201 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6202 return SDValue();
6203 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006204 LHS = Op1;
6205 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006206 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006207 } else if (Op1.getOpcode() == ISD::Constant) {
6208 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6209 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006210 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6211 LHS = AndLHS.getOperand(0);
6212 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006213 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006214 }
Evan Cheng0488db92007-09-25 01:57:46 +00006215
Evan Chengd40d03e2010-01-06 19:38:29 +00006216 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006217 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006218 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006219 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006220 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006221 // Also promote i16 to i32 for performance / code size reason.
6222 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006223 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006224 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006225
Evan Chengd40d03e2010-01-06 19:38:29 +00006226 // If the operand types disagree, extend the shift amount to match. Since
6227 // BT ignores high bits (like shifts) we can use anyextend.
6228 if (LHS.getValueType() != RHS.getValueType())
6229 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006230
Evan Chengd40d03e2010-01-06 19:38:29 +00006231 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6232 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6233 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6234 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006235 }
6236
Evan Cheng54de3ea2010-01-05 06:52:31 +00006237 return SDValue();
6238}
6239
Dan Gohmand858e902010-04-17 15:26:15 +00006240SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006241 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6242 SDValue Op0 = Op.getOperand(0);
6243 SDValue Op1 = Op.getOperand(1);
6244 DebugLoc dl = Op.getDebugLoc();
6245 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6246
6247 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006248 // Lower (X & (1 << N)) == 0 to BT(X, N).
6249 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6250 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6251 if (Op0.getOpcode() == ISD::AND &&
6252 Op0.hasOneUse() &&
6253 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006254 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006255 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6256 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6257 if (NewSetCC.getNode())
6258 return NewSetCC;
6259 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006260
Evan Cheng2c755ba2010-02-27 07:36:59 +00006261 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6262 if (Op0.getOpcode() == X86ISD::SETCC &&
6263 Op1.getOpcode() == ISD::Constant &&
6264 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6265 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6266 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6267 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6268 bool Invert = (CC == ISD::SETNE) ^
6269 cast<ConstantSDNode>(Op1)->isNullValue();
6270 if (Invert)
6271 CCode = X86::GetOppositeBranchCondition(CCode);
6272 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6273 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6274 }
6275
Evan Chenge5b51ac2010-04-17 06:13:15 +00006276 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006277 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006278 if (X86CC == X86::COND_INVALID)
6279 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006280
Evan Cheng552f09a2010-04-26 19:06:11 +00006281 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006282
6283 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006284 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006285 return DAG.getNode(ISD::AND, dl, MVT::i8,
6286 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6287 DAG.getConstant(X86CC, MVT::i8), Cond),
6288 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006289
Owen Anderson825b72b2009-08-11 20:47:22 +00006290 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6291 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006292}
6293
Dan Gohmand858e902010-04-17 15:26:15 +00006294SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue Cond;
6296 SDValue Op0 = Op.getOperand(0);
6297 SDValue Op1 = Op.getOperand(1);
6298 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006299 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006300 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6301 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006302 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006303
6304 if (isFP) {
6305 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006306 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6308 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006309 bool Swap = false;
6310
6311 switch (SetCCOpcode) {
6312 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006313 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006314 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006315 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006316 case ISD::SETGT: Swap = true; // Fallthrough
6317 case ISD::SETLT:
6318 case ISD::SETOLT: SSECC = 1; break;
6319 case ISD::SETOGE:
6320 case ISD::SETGE: Swap = true; // Fallthrough
6321 case ISD::SETLE:
6322 case ISD::SETOLE: SSECC = 2; break;
6323 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006324 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006325 case ISD::SETNE: SSECC = 4; break;
6326 case ISD::SETULE: Swap = true;
6327 case ISD::SETUGE: SSECC = 5; break;
6328 case ISD::SETULT: Swap = true;
6329 case ISD::SETUGT: SSECC = 6; break;
6330 case ISD::SETO: SSECC = 7; break;
6331 }
6332 if (Swap)
6333 std::swap(Op0, Op1);
6334
Nate Begemanfb8ead02008-07-25 19:05:58 +00006335 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006336 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006337 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006338 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6340 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006341 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006342 }
6343 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6346 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006347 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006348 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006349 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006350 }
6351 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006353 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006354
Nate Begeman30a0de92008-07-17 16:51:19 +00006355 // We are handling one of the integer comparisons here. Since SSE only has
6356 // GT and EQ comparisons for integer, swapping operands and multiple
6357 // operations may be required for some comparisons.
6358 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6359 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006360
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006362 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 case MVT::v8i8:
6364 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6365 case MVT::v4i16:
6366 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6367 case MVT::v2i32:
6368 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6369 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006371
Nate Begeman30a0de92008-07-17 16:51:19 +00006372 switch (SetCCOpcode) {
6373 default: break;
6374 case ISD::SETNE: Invert = true;
6375 case ISD::SETEQ: Opc = EQOpc; break;
6376 case ISD::SETLT: Swap = true;
6377 case ISD::SETGT: Opc = GTOpc; break;
6378 case ISD::SETGE: Swap = true;
6379 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6380 case ISD::SETULT: Swap = true;
6381 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6382 case ISD::SETUGE: Swap = true;
6383 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6384 }
6385 if (Swap)
6386 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006387
Nate Begeman30a0de92008-07-17 16:51:19 +00006388 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6389 // bits of the inputs before performing those operations.
6390 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006391 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006392 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6393 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006394 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006395 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6396 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006397 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6398 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006399 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006400
Dale Johannesenace16102009-02-03 19:33:06 +00006401 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006402
6403 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006404 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006405 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006406
Nate Begeman30a0de92008-07-17 16:51:19 +00006407 return Result;
6408}
Evan Cheng0488db92007-09-25 01:57:46 +00006409
Evan Cheng370e5342008-12-03 08:38:43 +00006410// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006411static bool isX86LogicalCmp(SDValue Op) {
6412 unsigned Opc = Op.getNode()->getOpcode();
6413 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6414 return true;
6415 if (Op.getResNo() == 1 &&
6416 (Opc == X86ISD::ADD ||
6417 Opc == X86ISD::SUB ||
6418 Opc == X86ISD::SMUL ||
6419 Opc == X86ISD::UMUL ||
6420 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006421 Opc == X86ISD::DEC ||
6422 Opc == X86ISD::OR ||
6423 Opc == X86ISD::XOR ||
6424 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006425 return true;
6426
6427 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006428}
6429
Dan Gohmand858e902010-04-17 15:26:15 +00006430SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006431 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006432 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006433 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006435
Dan Gohman1a492952009-10-20 16:22:37 +00006436 if (Cond.getOpcode() == ISD::SETCC) {
6437 SDValue NewCond = LowerSETCC(Cond, DAG);
6438 if (NewCond.getNode())
6439 Cond = NewCond;
6440 }
Evan Cheng734503b2006-09-11 02:19:56 +00006441
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006442 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6443 SDValue Op1 = Op.getOperand(1);
6444 SDValue Op2 = Op.getOperand(2);
6445 if (Cond.getOpcode() == X86ISD::SETCC &&
6446 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6447 SDValue Cmp = Cond.getOperand(1);
6448 if (Cmp.getOpcode() == X86ISD::CMP) {
6449 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6450 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6451 ConstantSDNode *RHSC =
6452 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6453 if (N1C && N1C->isAllOnesValue() &&
6454 N2C && N2C->isNullValue() &&
6455 RHSC && RHSC->isNullValue()) {
6456 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006457 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006458 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6459 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6460 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6461 }
6462 }
6463 }
6464
Evan Chengad9c0a32009-12-15 00:53:42 +00006465 // Look pass (and (setcc_carry (cmp ...)), 1).
6466 if (Cond.getOpcode() == ISD::AND &&
6467 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6468 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6469 if (C && C->getAPIntValue() == 1)
6470 Cond = Cond.getOperand(0);
6471 }
6472
Evan Cheng3f41d662007-10-08 22:16:29 +00006473 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6474 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006475 if (Cond.getOpcode() == X86ISD::SETCC ||
6476 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006477 CC = Cond.getOperand(0);
6478
Dan Gohman475871a2008-07-27 21:46:04 +00006479 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006480 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006481 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006482
Evan Cheng3f41d662007-10-08 22:16:29 +00006483 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006484 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006485 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006486 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006487
Chris Lattnerd1980a52009-03-12 06:52:53 +00006488 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6489 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006490 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006491 addTest = false;
6492 }
6493 }
6494
6495 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006496 // Look pass the truncate.
6497 if (Cond.getOpcode() == ISD::TRUNCATE)
6498 Cond = Cond.getOperand(0);
6499
6500 // We know the result of AND is compared against zero. Try to match
6501 // it to BT.
6502 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6503 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6504 if (NewSetCC.getNode()) {
6505 CC = NewSetCC.getOperand(0);
6506 Cond = NewSetCC.getOperand(1);
6507 addTest = false;
6508 }
6509 }
6510 }
6511
6512 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006514 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006515 }
6516
Evan Cheng0488db92007-09-25 01:57:46 +00006517 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6518 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006519 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6520 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006521 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006522}
6523
Evan Cheng370e5342008-12-03 08:38:43 +00006524// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6525// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6526// from the AND / OR.
6527static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6528 Opc = Op.getOpcode();
6529 if (Opc != ISD::OR && Opc != ISD::AND)
6530 return false;
6531 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6532 Op.getOperand(0).hasOneUse() &&
6533 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6534 Op.getOperand(1).hasOneUse());
6535}
6536
Evan Cheng961d6d42009-02-02 08:19:07 +00006537// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6538// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006539static bool isXor1OfSetCC(SDValue Op) {
6540 if (Op.getOpcode() != ISD::XOR)
6541 return false;
6542 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6543 if (N1C && N1C->getAPIntValue() == 1) {
6544 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6545 Op.getOperand(0).hasOneUse();
6546 }
6547 return false;
6548}
6549
Dan Gohmand858e902010-04-17 15:26:15 +00006550SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006551 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006552 SDValue Chain = Op.getOperand(0);
6553 SDValue Cond = Op.getOperand(1);
6554 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006555 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006556 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006557
Dan Gohman1a492952009-10-20 16:22:37 +00006558 if (Cond.getOpcode() == ISD::SETCC) {
6559 SDValue NewCond = LowerSETCC(Cond, DAG);
6560 if (NewCond.getNode())
6561 Cond = NewCond;
6562 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006563#if 0
6564 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006565 else if (Cond.getOpcode() == X86ISD::ADD ||
6566 Cond.getOpcode() == X86ISD::SUB ||
6567 Cond.getOpcode() == X86ISD::SMUL ||
6568 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006569 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006570#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006571
Evan Chengad9c0a32009-12-15 00:53:42 +00006572 // Look pass (and (setcc_carry (cmp ...)), 1).
6573 if (Cond.getOpcode() == ISD::AND &&
6574 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6575 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6576 if (C && C->getAPIntValue() == 1)
6577 Cond = Cond.getOperand(0);
6578 }
6579
Evan Cheng3f41d662007-10-08 22:16:29 +00006580 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6581 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006582 if (Cond.getOpcode() == X86ISD::SETCC ||
6583 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006584 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006587 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006588 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006589 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006590 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006591 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006592 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006593 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006594 default: break;
6595 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006596 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006597 // These can only come from an arithmetic instruction with overflow,
6598 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006599 Cond = Cond.getNode()->getOperand(1);
6600 addTest = false;
6601 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006602 }
Evan Cheng0488db92007-09-25 01:57:46 +00006603 }
Evan Cheng370e5342008-12-03 08:38:43 +00006604 } else {
6605 unsigned CondOpc;
6606 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6607 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006608 if (CondOpc == ISD::OR) {
6609 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6610 // two branches instead of an explicit OR instruction with a
6611 // separate test.
6612 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006613 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006614 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006615 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006616 Chain, Dest, CC, Cmp);
6617 CC = Cond.getOperand(1).getOperand(0);
6618 Cond = Cmp;
6619 addTest = false;
6620 }
6621 } else { // ISD::AND
6622 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6623 // two branches instead of an explicit AND instruction with a
6624 // separate test. However, we only do this if this block doesn't
6625 // have a fall-through edge, because this requires an explicit
6626 // jmp when the condition is false.
6627 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006628 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006629 Op.getNode()->hasOneUse()) {
6630 X86::CondCode CCode =
6631 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6632 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006633 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006634 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006635 // Look for an unconditional branch following this conditional branch.
6636 // We need this because we need to reverse the successors in order
6637 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006638 if (User->getOpcode() == ISD::BR) {
6639 SDValue FalseBB = User->getOperand(1);
6640 SDNode *NewBR =
6641 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006642 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006643 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006644 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006645
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006647 Chain, Dest, CC, Cmp);
6648 X86::CondCode CCode =
6649 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6650 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006652 Cond = Cmp;
6653 addTest = false;
6654 }
6655 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006656 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006657 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6658 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6659 // It should be transformed during dag combiner except when the condition
6660 // is set by a arithmetics with overflow node.
6661 X86::CondCode CCode =
6662 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6663 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006665 Cond = Cond.getOperand(0).getOperand(1);
6666 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006667 }
Evan Cheng0488db92007-09-25 01:57:46 +00006668 }
6669
6670 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006671 // Look pass the truncate.
6672 if (Cond.getOpcode() == ISD::TRUNCATE)
6673 Cond = Cond.getOperand(0);
6674
6675 // We know the result of AND is compared against zero. Try to match
6676 // it to BT.
6677 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6678 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6679 if (NewSetCC.getNode()) {
6680 CC = NewSetCC.getOperand(0);
6681 Cond = NewSetCC.getOperand(1);
6682 addTest = false;
6683 }
6684 }
6685 }
6686
6687 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006689 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006690 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006691 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006692 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006693}
6694
Anton Korobeynikove060b532007-04-17 19:34:00 +00006695
6696// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6697// Calls to _alloca is needed to probe the stack when allocating more than 4k
6698// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6699// that the guard pages used by the OS virtual memory manager are allocated in
6700// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006701SDValue
6702X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006703 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006704 assert(Subtarget->isTargetCygMing() &&
6705 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006706 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006707
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006708 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006709 SDValue Chain = Op.getOperand(0);
6710 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006711 // FIXME: Ensure alignment here
6712
Dan Gohman475871a2008-07-27 21:46:04 +00006713 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006714
Owen Anderson825b72b2009-08-11 20:47:22 +00006715 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006716
Dale Johannesendd64c412009-02-04 00:33:20 +00006717 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006718 Flag = Chain.getValue(1);
6719
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006720 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006721
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006722 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6723 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006724
Dale Johannesendd64c412009-02-04 00:33:20 +00006725 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006726
Dan Gohman475871a2008-07-27 21:46:04 +00006727 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006728 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006729}
6730
Dan Gohmand858e902010-04-17 15:26:15 +00006731SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006732 MachineFunction &MF = DAG.getMachineFunction();
6733 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6734
Dan Gohman69de1932008-02-06 22:27:42 +00006735 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006736 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006737
Evan Cheng25ab6902006-09-08 06:48:29 +00006738 if (!Subtarget->is64Bit()) {
6739 // vastart just stores the address of the VarArgsFrameIndex slot into the
6740 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006741 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6742 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006743 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6744 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006745 }
6746
6747 // __va_list_tag:
6748 // gp_offset (0 - 6 * 8)
6749 // fp_offset (48 - 48 + 8 * 16)
6750 // overflow_arg_area (point to parameters coming in memory).
6751 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006752 SmallVector<SDValue, 8> MemOps;
6753 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006754 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006755 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006756 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6757 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006758 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006759 MemOps.push_back(Store);
6760
6761 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006762 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006763 FIN, DAG.getIntPtrConstant(4));
6764 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006765 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6766 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006767 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006768 MemOps.push_back(Store);
6769
6770 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006771 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006773 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6774 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006775 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006776 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006777 MemOps.push_back(Store);
6778
6779 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006780 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006781 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006782 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6783 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006784 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006785 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006786 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006788 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006789}
6790
Dan Gohmand858e902010-04-17 15:26:15 +00006791SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006792 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6793 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006794
Chris Lattner75361b62010-04-07 22:58:41 +00006795 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006796 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006797}
6798
Dan Gohmand858e902010-04-17 15:26:15 +00006799SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006800 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006801 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006802 SDValue Chain = Op.getOperand(0);
6803 SDValue DstPtr = Op.getOperand(1);
6804 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006805 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6806 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006807 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006808
Dale Johannesendd64c412009-02-04 00:33:20 +00006809 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006810 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6811 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006812}
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006815X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006816 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006817 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006819 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006820 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 case Intrinsic::x86_sse_comieq_ss:
6822 case Intrinsic::x86_sse_comilt_ss:
6823 case Intrinsic::x86_sse_comile_ss:
6824 case Intrinsic::x86_sse_comigt_ss:
6825 case Intrinsic::x86_sse_comige_ss:
6826 case Intrinsic::x86_sse_comineq_ss:
6827 case Intrinsic::x86_sse_ucomieq_ss:
6828 case Intrinsic::x86_sse_ucomilt_ss:
6829 case Intrinsic::x86_sse_ucomile_ss:
6830 case Intrinsic::x86_sse_ucomigt_ss:
6831 case Intrinsic::x86_sse_ucomige_ss:
6832 case Intrinsic::x86_sse_ucomineq_ss:
6833 case Intrinsic::x86_sse2_comieq_sd:
6834 case Intrinsic::x86_sse2_comilt_sd:
6835 case Intrinsic::x86_sse2_comile_sd:
6836 case Intrinsic::x86_sse2_comigt_sd:
6837 case Intrinsic::x86_sse2_comige_sd:
6838 case Intrinsic::x86_sse2_comineq_sd:
6839 case Intrinsic::x86_sse2_ucomieq_sd:
6840 case Intrinsic::x86_sse2_ucomilt_sd:
6841 case Intrinsic::x86_sse2_ucomile_sd:
6842 case Intrinsic::x86_sse2_ucomigt_sd:
6843 case Intrinsic::x86_sse2_ucomige_sd:
6844 case Intrinsic::x86_sse2_ucomineq_sd: {
6845 unsigned Opc = 0;
6846 ISD::CondCode CC = ISD::SETCC_INVALID;
6847 switch (IntNo) {
6848 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006849 case Intrinsic::x86_sse_comieq_ss:
6850 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006851 Opc = X86ISD::COMI;
6852 CC = ISD::SETEQ;
6853 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006854 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006855 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 Opc = X86ISD::COMI;
6857 CC = ISD::SETLT;
6858 break;
6859 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006860 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 Opc = X86ISD::COMI;
6862 CC = ISD::SETLE;
6863 break;
6864 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006865 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006866 Opc = X86ISD::COMI;
6867 CC = ISD::SETGT;
6868 break;
6869 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006870 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 Opc = X86ISD::COMI;
6872 CC = ISD::SETGE;
6873 break;
6874 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006875 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 Opc = X86ISD::COMI;
6877 CC = ISD::SETNE;
6878 break;
6879 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006880 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006881 Opc = X86ISD::UCOMI;
6882 CC = ISD::SETEQ;
6883 break;
6884 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006885 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006886 Opc = X86ISD::UCOMI;
6887 CC = ISD::SETLT;
6888 break;
6889 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006890 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891 Opc = X86ISD::UCOMI;
6892 CC = ISD::SETLE;
6893 break;
6894 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006895 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006896 Opc = X86ISD::UCOMI;
6897 CC = ISD::SETGT;
6898 break;
6899 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006900 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 Opc = X86ISD::UCOMI;
6902 CC = ISD::SETGE;
6903 break;
6904 case Intrinsic::x86_sse_ucomineq_ss:
6905 case Intrinsic::x86_sse2_ucomineq_sd:
6906 Opc = X86ISD::UCOMI;
6907 CC = ISD::SETNE;
6908 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006909 }
Evan Cheng734503b2006-09-11 02:19:56 +00006910
Dan Gohman475871a2008-07-27 21:46:04 +00006911 SDValue LHS = Op.getOperand(1);
6912 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006913 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006914 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6916 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6917 DAG.getConstant(X86CC, MVT::i8), Cond);
6918 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006919 }
Eric Christopher71c67532009-07-29 00:28:05 +00006920 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006921 // an integer value, not just an instruction so lower it to the ptest
6922 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006923 case Intrinsic::x86_sse41_ptestz:
6924 case Intrinsic::x86_sse41_ptestc:
6925 case Intrinsic::x86_sse41_ptestnzc:{
6926 unsigned X86CC = 0;
6927 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006928 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006929 case Intrinsic::x86_sse41_ptestz:
6930 // ZF = 1
6931 X86CC = X86::COND_E;
6932 break;
6933 case Intrinsic::x86_sse41_ptestc:
6934 // CF = 1
6935 X86CC = X86::COND_B;
6936 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006937 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006938 // ZF and CF = 0
6939 X86CC = X86::COND_A;
6940 break;
6941 }
Eric Christopherfd179292009-08-27 18:07:15 +00006942
Eric Christopher71c67532009-07-29 00:28:05 +00006943 SDValue LHS = Op.getOperand(1);
6944 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006945 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6946 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6947 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6948 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006949 }
Evan Cheng5759f972008-05-04 09:15:50 +00006950
6951 // Fix vector shift instructions where the last operand is a non-immediate
6952 // i32 value.
6953 case Intrinsic::x86_sse2_pslli_w:
6954 case Intrinsic::x86_sse2_pslli_d:
6955 case Intrinsic::x86_sse2_pslli_q:
6956 case Intrinsic::x86_sse2_psrli_w:
6957 case Intrinsic::x86_sse2_psrli_d:
6958 case Intrinsic::x86_sse2_psrli_q:
6959 case Intrinsic::x86_sse2_psrai_w:
6960 case Intrinsic::x86_sse2_psrai_d:
6961 case Intrinsic::x86_mmx_pslli_w:
6962 case Intrinsic::x86_mmx_pslli_d:
6963 case Intrinsic::x86_mmx_pslli_q:
6964 case Intrinsic::x86_mmx_psrli_w:
6965 case Intrinsic::x86_mmx_psrli_d:
6966 case Intrinsic::x86_mmx_psrli_q:
6967 case Intrinsic::x86_mmx_psrai_w:
6968 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006969 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006970 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006971 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006972
6973 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006975 switch (IntNo) {
6976 case Intrinsic::x86_sse2_pslli_w:
6977 NewIntNo = Intrinsic::x86_sse2_psll_w;
6978 break;
6979 case Intrinsic::x86_sse2_pslli_d:
6980 NewIntNo = Intrinsic::x86_sse2_psll_d;
6981 break;
6982 case Intrinsic::x86_sse2_pslli_q:
6983 NewIntNo = Intrinsic::x86_sse2_psll_q;
6984 break;
6985 case Intrinsic::x86_sse2_psrli_w:
6986 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6987 break;
6988 case Intrinsic::x86_sse2_psrli_d:
6989 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6990 break;
6991 case Intrinsic::x86_sse2_psrli_q:
6992 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6993 break;
6994 case Intrinsic::x86_sse2_psrai_w:
6995 NewIntNo = Intrinsic::x86_sse2_psra_w;
6996 break;
6997 case Intrinsic::x86_sse2_psrai_d:
6998 NewIntNo = Intrinsic::x86_sse2_psra_d;
6999 break;
7000 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007001 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007002 switch (IntNo) {
7003 case Intrinsic::x86_mmx_pslli_w:
7004 NewIntNo = Intrinsic::x86_mmx_psll_w;
7005 break;
7006 case Intrinsic::x86_mmx_pslli_d:
7007 NewIntNo = Intrinsic::x86_mmx_psll_d;
7008 break;
7009 case Intrinsic::x86_mmx_pslli_q:
7010 NewIntNo = Intrinsic::x86_mmx_psll_q;
7011 break;
7012 case Intrinsic::x86_mmx_psrli_w:
7013 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7014 break;
7015 case Intrinsic::x86_mmx_psrli_d:
7016 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7017 break;
7018 case Intrinsic::x86_mmx_psrli_q:
7019 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7020 break;
7021 case Intrinsic::x86_mmx_psrai_w:
7022 NewIntNo = Intrinsic::x86_mmx_psra_w;
7023 break;
7024 case Intrinsic::x86_mmx_psrai_d:
7025 NewIntNo = Intrinsic::x86_mmx_psra_d;
7026 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007027 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007028 }
7029 break;
7030 }
7031 }
Mon P Wangefa42202009-09-03 19:56:25 +00007032
7033 // The vector shift intrinsics with scalars uses 32b shift amounts but
7034 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7035 // to be zero.
7036 SDValue ShOps[4];
7037 ShOps[0] = ShAmt;
7038 ShOps[1] = DAG.getConstant(0, MVT::i32);
7039 if (ShAmtVT == MVT::v4i32) {
7040 ShOps[2] = DAG.getUNDEF(MVT::i32);
7041 ShOps[3] = DAG.getUNDEF(MVT::i32);
7042 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7043 } else {
7044 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7045 }
7046
Owen Andersone50ed302009-08-10 22:56:29 +00007047 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007048 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007049 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007051 Op.getOperand(1), ShAmt);
7052 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007053 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007054}
Evan Cheng72261582005-12-20 06:22:03 +00007055
Dan Gohmand858e902010-04-17 15:26:15 +00007056SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7057 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007058 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7059 MFI->setReturnAddressIsTaken(true);
7060
Bill Wendling64e87322009-01-16 19:25:27 +00007061 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007062 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007063
7064 if (Depth > 0) {
7065 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7066 SDValue Offset =
7067 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007068 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007069 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007070 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007071 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007072 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007073 }
7074
7075 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007076 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007077 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007078 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007079}
7080
Dan Gohmand858e902010-04-17 15:26:15 +00007081SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007082 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7083 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007084
Owen Andersone50ed302009-08-10 22:56:29 +00007085 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007086 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007087 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7088 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007089 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007090 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007091 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7092 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007093 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007094}
7095
Dan Gohman475871a2008-07-27 21:46:04 +00007096SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007097 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007098 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007099}
7100
Dan Gohmand858e902010-04-17 15:26:15 +00007101SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007102 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007103 SDValue Chain = Op.getOperand(0);
7104 SDValue Offset = Op.getOperand(1);
7105 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007106 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007107
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007108 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7109 getPointerTy());
7110 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007111
Dale Johannesene4d209d2009-02-03 20:21:25 +00007112 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007113 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007114 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007115 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007116 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007117 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007118
Dale Johannesene4d209d2009-02-03 20:21:25 +00007119 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007121 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007122}
7123
Dan Gohman475871a2008-07-27 21:46:04 +00007124SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007125 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue Root = Op.getOperand(0);
7127 SDValue Trmp = Op.getOperand(1); // trampoline
7128 SDValue FPtr = Op.getOperand(2); // nested function
7129 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007130 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007131
Dan Gohman69de1932008-02-06 22:27:42 +00007132 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007133
7134 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007135 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007136
7137 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007138 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7139 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007140
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007141 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7142 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007143
7144 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7145
7146 // Load the pointer to the nested function into R11.
7147 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007148 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007149 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007150 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007151
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7153 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007154 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7155 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007156
7157 // Load the 'nest' parameter value into R10.
7158 // R10 is specified in X86CallingConv.td
7159 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7161 DAG.getConstant(10, MVT::i64));
7162 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007163 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007164
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7166 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007167 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7168 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007169
7170 // Jump to the nested function.
7171 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7173 DAG.getConstant(20, MVT::i64));
7174 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007175 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007176
7177 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7179 DAG.getConstant(22, MVT::i64));
7180 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007181 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007182
Dan Gohman475871a2008-07-27 21:46:04 +00007183 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007185 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007186 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007187 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007188 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007189 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007190 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007191
7192 switch (CC) {
7193 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007194 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007195 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007196 case CallingConv::X86_StdCall: {
7197 // Pass 'nest' parameter in ECX.
7198 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007199 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007200
7201 // Check that ECX wasn't needed by an 'inreg' parameter.
7202 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007203 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007204
Chris Lattner58d74912008-03-12 17:45:29 +00007205 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007206 unsigned InRegCount = 0;
7207 unsigned Idx = 1;
7208
7209 for (FunctionType::param_iterator I = FTy->param_begin(),
7210 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007211 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007212 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007213 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007214
7215 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007216 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007217 }
7218 }
7219 break;
7220 }
7221 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007222 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007223 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007224 // Pass 'nest' parameter in EAX.
7225 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007226 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007227 break;
7228 }
7229
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue OutChains[4];
7231 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007232
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7234 DAG.getConstant(10, MVT::i32));
7235 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007236
Chris Lattnera62fe662010-02-05 19:20:30 +00007237 // This is storing the opcode for MOV32ri.
7238 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007239 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007240 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007241 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007242 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007243
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7245 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007246 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7247 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007248
Chris Lattnera62fe662010-02-05 19:20:30 +00007249 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7251 DAG.getConstant(5, MVT::i32));
7252 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007253 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007254
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7256 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007257 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7258 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007259
Dan Gohman475871a2008-07-27 21:46:04 +00007260 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007262 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263 }
7264}
7265
Dan Gohmand858e902010-04-17 15:26:15 +00007266SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7267 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007268 /*
7269 The rounding mode is in bits 11:10 of FPSR, and has the following
7270 settings:
7271 00 Round to nearest
7272 01 Round to -inf
7273 10 Round to +inf
7274 11 Round to 0
7275
7276 FLT_ROUNDS, on the other hand, expects the following:
7277 -1 Undefined
7278 0 Round to 0
7279 1 Round to nearest
7280 2 Round to +inf
7281 3 Round to -inf
7282
7283 To perform the conversion, we do:
7284 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7285 */
7286
7287 MachineFunction &MF = DAG.getMachineFunction();
7288 const TargetMachine &TM = MF.getTarget();
7289 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7290 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007291 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007292 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007293
7294 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007295 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007296 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007297
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007299 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007300
7301 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007302 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7303 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007304
7305 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007306 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 DAG.getNode(ISD::SRL, dl, MVT::i16,
7308 DAG.getNode(ISD::AND, dl, MVT::i16,
7309 CWD, DAG.getConstant(0x800, MVT::i16)),
7310 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007311 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 DAG.getNode(ISD::SRL, dl, MVT::i16,
7313 DAG.getNode(ISD::AND, dl, MVT::i16,
7314 CWD, DAG.getConstant(0x400, MVT::i16)),
7315 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007316
Dan Gohman475871a2008-07-27 21:46:04 +00007317 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007318 DAG.getNode(ISD::AND, dl, MVT::i16,
7319 DAG.getNode(ISD::ADD, dl, MVT::i16,
7320 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7321 DAG.getConstant(1, MVT::i16)),
7322 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007323
7324
Duncan Sands83ec4b62008-06-06 12:08:01 +00007325 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007326 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007327}
7328
Dan Gohmand858e902010-04-17 15:26:15 +00007329SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007330 EVT VT = Op.getValueType();
7331 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007332 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007333 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007334
7335 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007337 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007340 }
Evan Cheng18efe262007-12-14 02:13:44 +00007341
Evan Cheng152804e2007-12-14 08:30:15 +00007342 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007344 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007345
7346 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007347 SDValue Ops[] = {
7348 Op,
7349 DAG.getConstant(NumBits+NumBits-1, OpVT),
7350 DAG.getConstant(X86::COND_E, MVT::i8),
7351 Op.getValue(1)
7352 };
7353 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007354
7355 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007356 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007357
Owen Anderson825b72b2009-08-11 20:47:22 +00007358 if (VT == MVT::i8)
7359 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007360 return Op;
7361}
7362
Dan Gohmand858e902010-04-17 15:26:15 +00007363SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007364 EVT VT = Op.getValueType();
7365 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007366 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007367 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007368
7369 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 if (VT == MVT::i8) {
7371 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007372 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007373 }
Evan Cheng152804e2007-12-14 08:30:15 +00007374
7375 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007376 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007378
7379 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007380 SDValue Ops[] = {
7381 Op,
7382 DAG.getConstant(NumBits, OpVT),
7383 DAG.getConstant(X86::COND_E, MVT::i8),
7384 Op.getValue(1)
7385 };
7386 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007387
Owen Anderson825b72b2009-08-11 20:47:22 +00007388 if (VT == MVT::i8)
7389 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007390 return Op;
7391}
7392
Dan Gohmand858e902010-04-17 15:26:15 +00007393SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007394 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007395 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007396 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007397
Mon P Wangaf9b9522008-12-18 21:42:19 +00007398 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7399 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7400 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7401 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7402 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7403 //
7404 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7405 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7406 // return AloBlo + AloBhi + AhiBlo;
7407
7408 SDValue A = Op.getOperand(0);
7409 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007410
Dale Johannesene4d209d2009-02-03 20:21:25 +00007411 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7413 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007414 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007415 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7416 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007418 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007419 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007420 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007422 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007425 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7428 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007429 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007430 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7431 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7433 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007434 return Res;
7435}
7436
7437
Dan Gohmand858e902010-04-17 15:26:15 +00007438SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007439 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7440 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007441 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7442 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007443 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007444 SDValue LHS = N->getOperand(0);
7445 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007446 unsigned BaseOp = 0;
7447 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007448 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007449
7450 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007451 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007452 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007453 // A subtract of one will be selected as a INC. Note that INC doesn't
7454 // set CF, so we can't do this for UADDO.
7455 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7456 if (C->getAPIntValue() == 1) {
7457 BaseOp = X86ISD::INC;
7458 Cond = X86::COND_O;
7459 break;
7460 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007461 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007462 Cond = X86::COND_O;
7463 break;
7464 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007465 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007466 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007467 break;
7468 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007469 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7470 // set CF, so we can't do this for USUBO.
7471 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7472 if (C->getAPIntValue() == 1) {
7473 BaseOp = X86ISD::DEC;
7474 Cond = X86::COND_O;
7475 break;
7476 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007477 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007478 Cond = X86::COND_O;
7479 break;
7480 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007481 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007482 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007483 break;
7484 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007485 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007486 Cond = X86::COND_O;
7487 break;
7488 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007489 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007490 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007491 break;
7492 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007493
Bill Wendling61edeb52008-12-02 01:06:39 +00007494 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007496 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007497
Bill Wendling61edeb52008-12-02 01:06:39 +00007498 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007501
Bill Wendling61edeb52008-12-02 01:06:39 +00007502 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7503 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007504}
7505
Dan Gohmand858e902010-04-17 15:26:15 +00007506SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007507 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007508 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007509 unsigned Reg = 0;
7510 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007512 default:
7513 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007514 case MVT::i8: Reg = X86::AL; size = 1; break;
7515 case MVT::i16: Reg = X86::AX; size = 2; break;
7516 case MVT::i32: Reg = X86::EAX; size = 4; break;
7517 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007518 assert(Subtarget->is64Bit() && "Node not type legal!");
7519 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007520 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007521 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007522 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007523 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007524 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007525 Op.getOperand(1),
7526 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007528 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007529 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007531 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007532 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007533 return cpOut;
7534}
7535
Duncan Sands1607f052008-12-01 11:39:25 +00007536SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007537 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007538 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007540 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007541 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007542 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007543 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7544 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007545 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7547 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007548 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007550 rdx.getValue(1)
7551 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007553}
7554
Dale Johannesen7d07b482010-05-21 00:52:33 +00007555SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7556 SelectionDAG &DAG) const {
7557 EVT SrcVT = Op.getOperand(0).getValueType();
7558 EVT DstVT = Op.getValueType();
7559 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7560 Subtarget->hasMMX() && !DisableMMX) &&
7561 "Unexpected custom BIT_CONVERT");
7562 assert((DstVT == MVT::i64 ||
7563 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7564 "Unexpected custom BIT_CONVERT");
7565 // i64 <=> MMX conversions are Legal.
7566 if (SrcVT==MVT::i64 && DstVT.isVector())
7567 return Op;
7568 if (DstVT==MVT::i64 && SrcVT.isVector())
7569 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007570 // MMX <=> MMX conversions are Legal.
7571 if (SrcVT.isVector() && DstVT.isVector())
7572 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007573 // All other conversions need to be expanded.
7574 return SDValue();
7575}
Dan Gohmand858e902010-04-17 15:26:15 +00007576SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007577 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007579 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007580 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007581 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007583 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007584 Node->getOperand(0),
7585 Node->getOperand(1), negOp,
7586 cast<AtomicSDNode>(Node)->getSrcValue(),
7587 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007588}
7589
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590/// LowerOperation - Provide custom lowering hooks for some operations.
7591///
Dan Gohmand858e902010-04-17 15:26:15 +00007592SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007593 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007594 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007595 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7596 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007597 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007598 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007599 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7600 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7601 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7602 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7603 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7604 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007605 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007606 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007607 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 case ISD::SHL_PARTS:
7609 case ISD::SRA_PARTS:
7610 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7611 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007612 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007613 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007614 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615 case ISD::FABS: return LowerFABS(Op, DAG);
7616 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007617 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007618 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007619 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007620 case ISD::SELECT: return LowerSELECT(Op, DAG);
7621 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007622 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007624 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007625 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007626 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007627 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7628 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007629 case ISD::FRAME_TO_ARGS_OFFSET:
7630 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007631 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007632 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007633 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007634 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007635 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7636 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007637 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007638 case ISD::SADDO:
7639 case ISD::UADDO:
7640 case ISD::SSUBO:
7641 case ISD::USUBO:
7642 case ISD::SMULO:
7643 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007644 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007645 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007646 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007647}
7648
Duncan Sands1607f052008-12-01 11:39:25 +00007649void X86TargetLowering::
7650ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007651 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007652 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007653 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007655
7656 SDValue Chain = Node->getOperand(0);
7657 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007658 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007659 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007661 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007662 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007664 SDValue Result =
7665 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7666 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007667 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007669 Results.push_back(Result.getValue(2));
7670}
7671
Duncan Sands126d9072008-07-04 11:47:58 +00007672/// ReplaceNodeResults - Replace a node with an illegal result type
7673/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007674void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7675 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007676 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007677 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007678 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007679 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007680 assert(false && "Do not know how to custom type legalize this operation!");
7681 return;
7682 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007683 std::pair<SDValue,SDValue> Vals =
7684 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007685 SDValue FIST = Vals.first, StackSlot = Vals.second;
7686 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007687 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007688 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007689 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7690 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007691 }
7692 return;
7693 }
7694 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007696 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007699 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007700 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007701 eax.getValue(2));
7702 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7703 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007705 Results.push_back(edx.getValue(1));
7706 return;
7707 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007708 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007709 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007710 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007711 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7713 DAG.getConstant(0, MVT::i32));
7714 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7715 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007716 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7717 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007718 cpInL.getValue(1));
7719 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007720 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7721 DAG.getConstant(0, MVT::i32));
7722 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7723 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007724 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007725 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007726 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007727 swapInL.getValue(1));
7728 SDValue Ops[] = { swapInH.getValue(0),
7729 N->getOperand(1),
7730 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007732 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007733 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007735 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007737 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007739 Results.push_back(cpOutH.getValue(1));
7740 return;
7741 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007742 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007743 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7744 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007745 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007746 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7747 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007748 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007749 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7750 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007751 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007752 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7753 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007754 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007755 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7756 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007757 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007758 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7759 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007760 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007761 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7762 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007763 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764}
7765
Evan Cheng72261582005-12-20 06:22:03 +00007766const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7767 switch (Opcode) {
7768 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007769 case X86ISD::BSF: return "X86ISD::BSF";
7770 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007771 case X86ISD::SHLD: return "X86ISD::SHLD";
7772 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007773 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007774 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007775 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007776 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007777 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007778 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007779 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7780 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7781 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007782 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007783 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007784 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007785 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007786 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007787 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007788 case X86ISD::COMI: return "X86ISD::COMI";
7789 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007790 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007791 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007792 case X86ISD::CMOV: return "X86ISD::CMOV";
7793 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007794 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007795 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7796 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007797 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007798 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007799 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007800 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007801 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007802 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7803 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007804 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007805 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007806 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007807 case X86ISD::FMAX: return "X86ISD::FMAX";
7808 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007809 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7810 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007811 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00007812 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00007813 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007814 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007815 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007816 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007817 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7818 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007819 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7820 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7821 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7822 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7823 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7824 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007825 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7826 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007827 case X86ISD::VSHL: return "X86ISD::VSHL";
7828 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007829 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7830 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7831 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7832 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7833 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7834 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7835 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7836 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7837 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7838 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007839 case X86ISD::ADD: return "X86ISD::ADD";
7840 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007841 case X86ISD::SMUL: return "X86ISD::SMUL";
7842 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007843 case X86ISD::INC: return "X86ISD::INC";
7844 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007845 case X86ISD::OR: return "X86ISD::OR";
7846 case X86ISD::XOR: return "X86ISD::XOR";
7847 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007848 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007849 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007850 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007851 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007852 }
7853}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007854
Chris Lattnerc9addb72007-03-30 23:15:24 +00007855// isLegalAddressingMode - Return true if the addressing mode represented
7856// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007857bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007858 const Type *Ty) const {
7859 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007860 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007861
Chris Lattnerc9addb72007-03-30 23:15:24 +00007862 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007863 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007864 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007865
Chris Lattnerc9addb72007-03-30 23:15:24 +00007866 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007867 unsigned GVFlags =
7868 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007869
Chris Lattnerdfed4132009-07-10 07:38:24 +00007870 // If a reference to this global requires an extra load, we can't fold it.
7871 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007872 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007873
Chris Lattnerdfed4132009-07-10 07:38:24 +00007874 // If BaseGV requires a register for the PIC base, we cannot also have a
7875 // BaseReg specified.
7876 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007877 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007878
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007879 // If lower 4G is not available, then we must use rip-relative addressing.
7880 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7881 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007882 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Chris Lattnerc9addb72007-03-30 23:15:24 +00007884 switch (AM.Scale) {
7885 case 0:
7886 case 1:
7887 case 2:
7888 case 4:
7889 case 8:
7890 // These scales always work.
7891 break;
7892 case 3:
7893 case 5:
7894 case 9:
7895 // These scales are formed with basereg+scalereg. Only accept if there is
7896 // no basereg yet.
7897 if (AM.HasBaseReg)
7898 return false;
7899 break;
7900 default: // Other stuff never works.
7901 return false;
7902 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007903
Chris Lattnerc9addb72007-03-30 23:15:24 +00007904 return true;
7905}
7906
7907
Evan Cheng2bd122c2007-10-26 01:56:11 +00007908bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007909 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007910 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007911 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7912 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007913 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007914 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007915 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007916}
7917
Owen Andersone50ed302009-08-10 22:56:29 +00007918bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007919 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007920 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007921 unsigned NumBits1 = VT1.getSizeInBits();
7922 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007923 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007924 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007925 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007926}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007927
Dan Gohman97121ba2009-04-08 00:15:30 +00007928bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007929 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007930 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007931}
7932
Owen Andersone50ed302009-08-10 22:56:29 +00007933bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007934 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007935 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007936}
7937
Owen Andersone50ed302009-08-10 22:56:29 +00007938bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007939 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007941}
7942
Evan Cheng60c07e12006-07-05 22:17:51 +00007943/// isShuffleMaskLegal - Targets can use this to indicate that they only
7944/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7945/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7946/// are assumed to be legal.
7947bool
Eric Christopherfd179292009-08-27 18:07:15 +00007948X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007949 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007950 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007951 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007952 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007953
Nate Begemana09008b2009-10-19 02:17:23 +00007954 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007955 return (VT.getVectorNumElements() == 2 ||
7956 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7957 isMOVLMask(M, VT) ||
7958 isSHUFPMask(M, VT) ||
7959 isPSHUFDMask(M, VT) ||
7960 isPSHUFHWMask(M, VT) ||
7961 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007962 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007963 isUNPCKLMask(M, VT) ||
7964 isUNPCKHMask(M, VT) ||
7965 isUNPCKL_v_undef_Mask(M, VT) ||
7966 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007967}
7968
Dan Gohman7d8143f2008-04-09 20:09:42 +00007969bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007970X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007971 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007972 unsigned NumElts = VT.getVectorNumElements();
7973 // FIXME: This collection of masks seems suspect.
7974 if (NumElts == 2)
7975 return true;
7976 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7977 return (isMOVLMask(Mask, VT) ||
7978 isCommutedMOVLMask(Mask, VT, true) ||
7979 isSHUFPMask(Mask, VT) ||
7980 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007981 }
7982 return false;
7983}
7984
7985//===----------------------------------------------------------------------===//
7986// X86 Scheduler Hooks
7987//===----------------------------------------------------------------------===//
7988
Mon P Wang63307c32008-05-05 19:05:59 +00007989// private utility function
7990MachineBasicBlock *
7991X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7992 MachineBasicBlock *MBB,
7993 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007994 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007995 unsigned LoadOpc,
7996 unsigned CXchgOpc,
7997 unsigned copyOpc,
7998 unsigned notOpc,
7999 unsigned EAXreg,
8000 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008001 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008002 // For the atomic bitwise operator, we generate
8003 // thisMBB:
8004 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008005 // ld t1 = [bitinstr.addr]
8006 // op t2 = t1, [bitinstr.val]
8007 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008008 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8009 // bz newMBB
8010 // fallthrough -->nextMBB
8011 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8012 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008013 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008014 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008015
Mon P Wang63307c32008-05-05 19:05:59 +00008016 /// First build the CFG
8017 MachineFunction *F = MBB->getParent();
8018 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008019 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8020 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8021 F->insert(MBBIter, newMBB);
8022 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008023
Dan Gohman14152b42010-07-06 20:24:04 +00008024 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8025 nextMBB->splice(nextMBB->begin(), thisMBB,
8026 llvm::next(MachineBasicBlock::iterator(bInstr)),
8027 thisMBB->end());
8028 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008029
Mon P Wang63307c32008-05-05 19:05:59 +00008030 // Update thisMBB to fall through to newMBB
8031 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008032
Mon P Wang63307c32008-05-05 19:05:59 +00008033 // newMBB jumps to itself and fall through to nextMBB
8034 newMBB->addSuccessor(nextMBB);
8035 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008036
Mon P Wang63307c32008-05-05 19:05:59 +00008037 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008038 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008039 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008040 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008041 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008042 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008043 int numArgs = bInstr->getNumOperands() - 1;
8044 for (int i=0; i < numArgs; ++i)
8045 argOpers[i] = &bInstr->getOperand(i+1);
8046
8047 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008048 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008049 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008050
Dale Johannesen140be2d2008-08-19 18:47:28 +00008051 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008052 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008053 for (int i=0; i <= lastAddrIndx; ++i)
8054 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008055
Dale Johannesen140be2d2008-08-19 18:47:28 +00008056 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008057 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008058 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008060 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008061 tt = t1;
8062
Dale Johannesen140be2d2008-08-19 18:47:28 +00008063 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008064 assert((argOpers[valArgIndx]->isReg() ||
8065 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008066 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008067 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008069 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008070 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008071 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008072 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008073
Dale Johannesene4d209d2009-02-03 20:21:25 +00008074 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008075 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008076
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008078 for (int i=0; i <= lastAddrIndx; ++i)
8079 (*MIB).addOperand(*argOpers[i]);
8080 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008081 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008082 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8083 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008084
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008086 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008087
Mon P Wang63307c32008-05-05 19:05:59 +00008088 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008089 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008090
Dan Gohman14152b42010-07-06 20:24:04 +00008091 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008092 return nextMBB;
8093}
8094
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008095// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008096MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008097X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8098 MachineBasicBlock *MBB,
8099 unsigned regOpcL,
8100 unsigned regOpcH,
8101 unsigned immOpcL,
8102 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008103 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008104 // For the atomic bitwise operator, we generate
8105 // thisMBB (instructions are in pairs, except cmpxchg8b)
8106 // ld t1,t2 = [bitinstr.addr]
8107 // newMBB:
8108 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8109 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008110 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008111 // mov ECX, EBX <- t5, t6
8112 // mov EAX, EDX <- t1, t2
8113 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8114 // mov t3, t4 <- EAX, EDX
8115 // bz newMBB
8116 // result in out1, out2
8117 // fallthrough -->nextMBB
8118
8119 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8120 const unsigned LoadOpc = X86::MOV32rm;
8121 const unsigned copyOpc = X86::MOV32rr;
8122 const unsigned NotOpc = X86::NOT32r;
8123 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8124 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8125 MachineFunction::iterator MBBIter = MBB;
8126 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 /// First build the CFG
8129 MachineFunction *F = MBB->getParent();
8130 MachineBasicBlock *thisMBB = MBB;
8131 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8132 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8133 F->insert(MBBIter, newMBB);
8134 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008135
Dan Gohman14152b42010-07-06 20:24:04 +00008136 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8137 nextMBB->splice(nextMBB->begin(), thisMBB,
8138 llvm::next(MachineBasicBlock::iterator(bInstr)),
8139 thisMBB->end());
8140 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008141
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142 // Update thisMBB to fall through to newMBB
8143 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008145 // newMBB jumps to itself and fall through to nextMBB
8146 newMBB->addSuccessor(nextMBB);
8147 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008148
Dale Johannesene4d209d2009-02-03 20:21:25 +00008149 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008150 // Insert instructions into newMBB based on incoming instruction
8151 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008152 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008153 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008154 MachineOperand& dest1Oper = bInstr->getOperand(0);
8155 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008156 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8157 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008158 argOpers[i] = &bInstr->getOperand(i+2);
8159
Dan Gohman71ea4e52010-05-14 21:01:44 +00008160 // We use some of the operands multiple times, so conservatively just
8161 // clear any kill flags that might be present.
8162 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8163 argOpers[i]->setIsKill(false);
8164 }
8165
Evan Chengad5b52f2010-01-08 19:14:57 +00008166 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008167 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008168
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008169 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008170 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008171 for (int i=0; i <= lastAddrIndx; ++i)
8172 (*MIB).addOperand(*argOpers[i]);
8173 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008174 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008175 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008176 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008178 MachineOperand newOp3 = *(argOpers[3]);
8179 if (newOp3.isImm())
8180 newOp3.setImm(newOp3.getImm()+4);
8181 else
8182 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008183 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008184 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008185
8186 // t3/4 are defined later, at the bottom of the loop
8187 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8188 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008189 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008190 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8193
Evan Cheng306b4ca2010-01-08 23:41:50 +00008194 // The subsequent operations should be using the destination registers of
8195 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008196 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008197 t1 = F->getRegInfo().createVirtualRegister(RC);
8198 t2 = F->getRegInfo().createVirtualRegister(RC);
8199 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8200 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008201 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008202 t1 = dest1Oper.getReg();
8203 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 }
8205
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008206 int valArgIndx = lastAddrIndx + 1;
8207 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008208 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 "invalid operand");
8210 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8211 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008212 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008213 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008216 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008217 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008218 (*MIB).addOperand(*argOpers[valArgIndx]);
8219 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008220 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008221 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008222 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008223 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008224 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008225 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008226 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008227 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008228 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008229 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008230
Dale Johannesene4d209d2009-02-03 20:21:25 +00008231 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008232 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008233 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 MIB.addReg(t2);
8235
Dale Johannesene4d209d2009-02-03 20:21:25 +00008236 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008238 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008240
Dale Johannesene4d209d2009-02-03 20:21:25 +00008241 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008242 for (int i=0; i <= lastAddrIndx; ++i)
8243 (*MIB).addOperand(*argOpers[i]);
8244
8245 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008246 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8247 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008248
Dale Johannesene4d209d2009-02-03 20:21:25 +00008249 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008251 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008252 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008253
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008254 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008255 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008256
Dan Gohman14152b42010-07-06 20:24:04 +00008257 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008258 return nextMBB;
8259}
8260
8261// private utility function
8262MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008263X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8264 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008265 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008266 // For the atomic min/max operator, we generate
8267 // thisMBB:
8268 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008269 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008270 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008271 // cmp t1, t2
8272 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008273 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008274 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8275 // bz newMBB
8276 // fallthrough -->nextMBB
8277 //
8278 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8279 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008280 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008281 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008282
Mon P Wang63307c32008-05-05 19:05:59 +00008283 /// First build the CFG
8284 MachineFunction *F = MBB->getParent();
8285 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008286 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8287 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8288 F->insert(MBBIter, newMBB);
8289 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008290
Dan Gohman14152b42010-07-06 20:24:04 +00008291 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8292 nextMBB->splice(nextMBB->begin(), thisMBB,
8293 llvm::next(MachineBasicBlock::iterator(mInstr)),
8294 thisMBB->end());
8295 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008296
Mon P Wang63307c32008-05-05 19:05:59 +00008297 // Update thisMBB to fall through to newMBB
8298 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008299
Mon P Wang63307c32008-05-05 19:05:59 +00008300 // newMBB jumps to newMBB and fall through to nextMBB
8301 newMBB->addSuccessor(nextMBB);
8302 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008303
Dale Johannesene4d209d2009-02-03 20:21:25 +00008304 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008305 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008306 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008307 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008308 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008309 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008310 int numArgs = mInstr->getNumOperands() - 1;
8311 for (int i=0; i < numArgs; ++i)
8312 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008313
Mon P Wang63307c32008-05-05 19:05:59 +00008314 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008315 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008316 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008317
Mon P Wangab3e7472008-05-05 22:56:23 +00008318 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008319 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008320 for (int i=0; i <= lastAddrIndx; ++i)
8321 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008322
Mon P Wang63307c32008-05-05 19:05:59 +00008323 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008324 assert((argOpers[valArgIndx]->isReg() ||
8325 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008326 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008327
8328 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008329 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008331 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008333 (*MIB).addOperand(*argOpers[valArgIndx]);
8334
Dale Johannesene4d209d2009-02-03 20:21:25 +00008335 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008336 MIB.addReg(t1);
8337
Dale Johannesene4d209d2009-02-03 20:21:25 +00008338 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008339 MIB.addReg(t1);
8340 MIB.addReg(t2);
8341
8342 // Generate movc
8343 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008344 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008345 MIB.addReg(t2);
8346 MIB.addReg(t1);
8347
8348 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008349 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008350 for (int i=0; i <= lastAddrIndx; ++i)
8351 (*MIB).addOperand(*argOpers[i]);
8352 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008353 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008354 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8355 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008356
Dale Johannesene4d209d2009-02-03 20:21:25 +00008357 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008358 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008359
Mon P Wang63307c32008-05-05 19:05:59 +00008360 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008361 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008362
Dan Gohman14152b42010-07-06 20:24:04 +00008363 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008364 return nextMBB;
8365}
8366
Eric Christopherf83a5de2009-08-27 18:08:16 +00008367// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8368// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008369MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008370X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008371 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008372
Eric Christopherb120ab42009-08-18 22:50:32 +00008373 DebugLoc dl = MI->getDebugLoc();
8374 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8375
8376 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008377 if (memArg)
8378 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8379 else
8380 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008381
8382 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8383
8384 for (unsigned i = 0; i < numArgs; ++i) {
8385 MachineOperand &Op = MI->getOperand(i+1);
8386
8387 if (!(Op.isReg() && Op.isImplicit()))
8388 MIB.addOperand(Op);
8389 }
8390
8391 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8392 .addReg(X86::XMM0);
8393
Dan Gohman14152b42010-07-06 20:24:04 +00008394 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008395
8396 return BB;
8397}
8398
8399MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008400X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8401 MachineInstr *MI,
8402 MachineBasicBlock *MBB) const {
8403 // Emit code to save XMM registers to the stack. The ABI says that the
8404 // number of registers to save is given in %al, so it's theoretically
8405 // possible to do an indirect jump trick to avoid saving all of them,
8406 // however this code takes a simpler approach and just executes all
8407 // of the stores if %al is non-zero. It's less code, and it's probably
8408 // easier on the hardware branch predictor, and stores aren't all that
8409 // expensive anyway.
8410
8411 // Create the new basic blocks. One block contains all the XMM stores,
8412 // and one block is the final destination regardless of whether any
8413 // stores were performed.
8414 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8415 MachineFunction *F = MBB->getParent();
8416 MachineFunction::iterator MBBIter = MBB;
8417 ++MBBIter;
8418 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8419 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8420 F->insert(MBBIter, XMMSaveMBB);
8421 F->insert(MBBIter, EndMBB);
8422
Dan Gohman14152b42010-07-06 20:24:04 +00008423 // Transfer the remainder of MBB and its successor edges to EndMBB.
8424 EndMBB->splice(EndMBB->begin(), MBB,
8425 llvm::next(MachineBasicBlock::iterator(MI)),
8426 MBB->end());
8427 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8428
Dan Gohmand6708ea2009-08-15 01:38:56 +00008429 // The original block will now fall through to the XMM save block.
8430 MBB->addSuccessor(XMMSaveMBB);
8431 // The XMMSaveMBB will fall through to the end block.
8432 XMMSaveMBB->addSuccessor(EndMBB);
8433
8434 // Now add the instructions.
8435 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8436 DebugLoc DL = MI->getDebugLoc();
8437
8438 unsigned CountReg = MI->getOperand(0).getReg();
8439 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8440 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8441
8442 if (!Subtarget->isTargetWin64()) {
8443 // If %al is 0, branch around the XMM save block.
8444 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008445 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008446 MBB->addSuccessor(EndMBB);
8447 }
8448
8449 // In the XMM save block, save all the XMM argument registers.
8450 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8451 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008452 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008453 F->getMachineMemOperand(
8454 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8455 MachineMemOperand::MOStore, Offset,
8456 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008457 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8458 .addFrameIndex(RegSaveFrameIndex)
8459 .addImm(/*Scale=*/1)
8460 .addReg(/*IndexReg=*/0)
8461 .addImm(/*Disp=*/Offset)
8462 .addReg(/*Segment=*/0)
8463 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008464 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008465 }
8466
Dan Gohman14152b42010-07-06 20:24:04 +00008467 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008468
8469 return EndMBB;
8470}
Mon P Wang63307c32008-05-05 19:05:59 +00008471
Evan Cheng60c07e12006-07-05 22:17:51 +00008472MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008473X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008474 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008475 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8476 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008477
Chris Lattner52600972009-09-02 05:57:00 +00008478 // To "insert" a SELECT_CC instruction, we actually have to insert the
8479 // diamond control-flow pattern. The incoming instruction knows the
8480 // destination vreg to set, the condition code register to branch on, the
8481 // true/false values to select between, and a branch opcode to use.
8482 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8483 MachineFunction::iterator It = BB;
8484 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008485
Chris Lattner52600972009-09-02 05:57:00 +00008486 // thisMBB:
8487 // ...
8488 // TrueVal = ...
8489 // cmpTY ccX, r1, r2
8490 // bCC copy1MBB
8491 // fallthrough --> copy0MBB
8492 MachineBasicBlock *thisMBB = BB;
8493 MachineFunction *F = BB->getParent();
8494 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8495 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008496 F->insert(It, copy0MBB);
8497 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008498
Bill Wendling730c07e2010-06-25 20:48:10 +00008499 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8500 // live into the sink and copy blocks.
8501 const MachineFunction *MF = BB->getParent();
8502 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8503 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008504
Dan Gohman14152b42010-07-06 20:24:04 +00008505 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8506 const MachineOperand &MO = MI->getOperand(I);
8507 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008508 unsigned Reg = MO.getReg();
8509 if (Reg != X86::EFLAGS) continue;
8510 copy0MBB->addLiveIn(Reg);
8511 sinkMBB->addLiveIn(Reg);
8512 }
8513
Dan Gohman14152b42010-07-06 20:24:04 +00008514 // Transfer the remainder of BB and its successor edges to sinkMBB.
8515 sinkMBB->splice(sinkMBB->begin(), BB,
8516 llvm::next(MachineBasicBlock::iterator(MI)),
8517 BB->end());
8518 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8519
8520 // Add the true and fallthrough blocks as its successors.
8521 BB->addSuccessor(copy0MBB);
8522 BB->addSuccessor(sinkMBB);
8523
8524 // Create the conditional branch instruction.
8525 unsigned Opc =
8526 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8527 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8528
Chris Lattner52600972009-09-02 05:57:00 +00008529 // copy0MBB:
8530 // %FalseValue = ...
8531 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008532 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008533
Chris Lattner52600972009-09-02 05:57:00 +00008534 // sinkMBB:
8535 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8536 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008537 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8538 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008539 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8540 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8541
Dan Gohman14152b42010-07-06 20:24:04 +00008542 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008543 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008544}
8545
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008546MachineBasicBlock *
8547X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008548 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008549 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8550 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008551
8552 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8553 // non-trivial part is impdef of ESP.
8554 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8555 // mingw-w64.
8556
Dan Gohman14152b42010-07-06 20:24:04 +00008557 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008558 .addExternalSymbol("_alloca")
8559 .addReg(X86::EAX, RegState::Implicit)
8560 .addReg(X86::ESP, RegState::Implicit)
8561 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8562 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8563
Dan Gohman14152b42010-07-06 20:24:04 +00008564 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008565 return BB;
8566}
Chris Lattner52600972009-09-02 05:57:00 +00008567
8568MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008569X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8570 MachineBasicBlock *BB) const {
8571 // This is pretty easy. We're taking the value that we received from
8572 // our load from the relocation, sticking it in either RDI (x86-64)
8573 // or EAX and doing an indirect call. The return value will then
8574 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008575 const X86InstrInfo *TII
8576 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008577 DebugLoc DL = MI->getDebugLoc();
8578 MachineFunction *F = BB->getParent();
8579
Eric Christopher54415362010-06-08 22:04:25 +00008580 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8581
Eric Christopher30ef0e52010-06-03 04:07:48 +00008582 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008583 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8584 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008585 .addReg(X86::RIP)
8586 .addImm(0).addReg(0)
8587 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8588 MI->getOperand(3).getTargetFlags())
8589 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008590 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008591 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008592 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008593 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8594 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008595 .addReg(0)
8596 .addImm(0).addReg(0)
8597 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8598 MI->getOperand(3).getTargetFlags())
8599 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008600 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008601 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008602 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008603 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8604 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008605 .addReg(TII->getGlobalBaseReg(F))
8606 .addImm(0).addReg(0)
8607 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8608 MI->getOperand(3).getTargetFlags())
8609 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008610 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008611 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008612 }
8613
Dan Gohman14152b42010-07-06 20:24:04 +00008614 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008615 return BB;
8616}
8617
8618MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008619X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008620 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008621 switch (MI->getOpcode()) {
8622 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008623 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008624 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008625 case X86::TLSCall_32:
8626 case X86::TLSCall_64:
8627 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008628 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008629 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008630 case X86::CMOV_FR32:
8631 case X86::CMOV_FR64:
8632 case X86::CMOV_V4F32:
8633 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008634 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008635 case X86::CMOV_GR16:
8636 case X86::CMOV_GR32:
8637 case X86::CMOV_RFP32:
8638 case X86::CMOV_RFP64:
8639 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008640 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008641
Dale Johannesen849f2142007-07-03 00:53:03 +00008642 case X86::FP32_TO_INT16_IN_MEM:
8643 case X86::FP32_TO_INT32_IN_MEM:
8644 case X86::FP32_TO_INT64_IN_MEM:
8645 case X86::FP64_TO_INT16_IN_MEM:
8646 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008647 case X86::FP64_TO_INT64_IN_MEM:
8648 case X86::FP80_TO_INT16_IN_MEM:
8649 case X86::FP80_TO_INT32_IN_MEM:
8650 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8652 DebugLoc DL = MI->getDebugLoc();
8653
Evan Cheng60c07e12006-07-05 22:17:51 +00008654 // Change the floating point control register to use "round towards zero"
8655 // mode when truncating to an integer value.
8656 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008657 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008658 addFrameReference(BuildMI(*BB, MI, DL,
8659 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008660
8661 // Load the old value of the high byte of the control word...
8662 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008663 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008664 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008665 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008666
8667 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008668 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008669 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008670
8671 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008672 addFrameReference(BuildMI(*BB, MI, DL,
8673 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008674
8675 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008676 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008677 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008678
8679 // Get the X86 opcode to use.
8680 unsigned Opc;
8681 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008682 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008683 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8684 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8685 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8686 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8687 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8688 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008689 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8690 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8691 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008692 }
8693
8694 X86AddressMode AM;
8695 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008696 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008697 AM.BaseType = X86AddressMode::RegBase;
8698 AM.Base.Reg = Op.getReg();
8699 } else {
8700 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008701 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008702 }
8703 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008704 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008705 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008706 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008707 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008708 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008709 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008710 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008711 AM.GV = Op.getGlobal();
8712 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008713 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008714 }
Dan Gohman14152b42010-07-06 20:24:04 +00008715 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008716 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008717
8718 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008719 addFrameReference(BuildMI(*BB, MI, DL,
8720 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008721
Dan Gohman14152b42010-07-06 20:24:04 +00008722 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008723 return BB;
8724 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008725 // String/text processing lowering.
8726 case X86::PCMPISTRM128REG:
8727 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8728 case X86::PCMPISTRM128MEM:
8729 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8730 case X86::PCMPESTRM128REG:
8731 return EmitPCMP(MI, BB, 5, false /* in mem */);
8732 case X86::PCMPESTRM128MEM:
8733 return EmitPCMP(MI, BB, 5, true /* in mem */);
8734
8735 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008736 case X86::ATOMAND32:
8737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008738 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008739 X86::LCMPXCHG32, X86::MOV32rr,
8740 X86::NOT32r, X86::EAX,
8741 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008742 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8744 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008745 X86::LCMPXCHG32, X86::MOV32rr,
8746 X86::NOT32r, X86::EAX,
8747 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008748 case X86::ATOMXOR32:
8749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008750 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008751 X86::LCMPXCHG32, X86::MOV32rr,
8752 X86::NOT32r, X86::EAX,
8753 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008754 case X86::ATOMNAND32:
8755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008756 X86::AND32ri, X86::MOV32rm,
8757 X86::LCMPXCHG32, X86::MOV32rr,
8758 X86::NOT32r, X86::EAX,
8759 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008760 case X86::ATOMMIN32:
8761 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8762 case X86::ATOMMAX32:
8763 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8764 case X86::ATOMUMIN32:
8765 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8766 case X86::ATOMUMAX32:
8767 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008768
8769 case X86::ATOMAND16:
8770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8771 X86::AND16ri, X86::MOV16rm,
8772 X86::LCMPXCHG16, X86::MOV16rr,
8773 X86::NOT16r, X86::AX,
8774 X86::GR16RegisterClass);
8775 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008777 X86::OR16ri, X86::MOV16rm,
8778 X86::LCMPXCHG16, X86::MOV16rr,
8779 X86::NOT16r, X86::AX,
8780 X86::GR16RegisterClass);
8781 case X86::ATOMXOR16:
8782 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8783 X86::XOR16ri, X86::MOV16rm,
8784 X86::LCMPXCHG16, X86::MOV16rr,
8785 X86::NOT16r, X86::AX,
8786 X86::GR16RegisterClass);
8787 case X86::ATOMNAND16:
8788 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8789 X86::AND16ri, X86::MOV16rm,
8790 X86::LCMPXCHG16, X86::MOV16rr,
8791 X86::NOT16r, X86::AX,
8792 X86::GR16RegisterClass, true);
8793 case X86::ATOMMIN16:
8794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8795 case X86::ATOMMAX16:
8796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8797 case X86::ATOMUMIN16:
8798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8799 case X86::ATOMUMAX16:
8800 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8801
8802 case X86::ATOMAND8:
8803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8804 X86::AND8ri, X86::MOV8rm,
8805 X86::LCMPXCHG8, X86::MOV8rr,
8806 X86::NOT8r, X86::AL,
8807 X86::GR8RegisterClass);
8808 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008809 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008810 X86::OR8ri, X86::MOV8rm,
8811 X86::LCMPXCHG8, X86::MOV8rr,
8812 X86::NOT8r, X86::AL,
8813 X86::GR8RegisterClass);
8814 case X86::ATOMXOR8:
8815 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8816 X86::XOR8ri, X86::MOV8rm,
8817 X86::LCMPXCHG8, X86::MOV8rr,
8818 X86::NOT8r, X86::AL,
8819 X86::GR8RegisterClass);
8820 case X86::ATOMNAND8:
8821 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8822 X86::AND8ri, X86::MOV8rm,
8823 X86::LCMPXCHG8, X86::MOV8rr,
8824 X86::NOT8r, X86::AL,
8825 X86::GR8RegisterClass, true);
8826 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008827 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008828 case X86::ATOMAND64:
8829 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008830 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008831 X86::LCMPXCHG64, X86::MOV64rr,
8832 X86::NOT64r, X86::RAX,
8833 X86::GR64RegisterClass);
8834 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008835 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8836 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008837 X86::LCMPXCHG64, X86::MOV64rr,
8838 X86::NOT64r, X86::RAX,
8839 X86::GR64RegisterClass);
8840 case X86::ATOMXOR64:
8841 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008842 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008843 X86::LCMPXCHG64, X86::MOV64rr,
8844 X86::NOT64r, X86::RAX,
8845 X86::GR64RegisterClass);
8846 case X86::ATOMNAND64:
8847 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8848 X86::AND64ri32, X86::MOV64rm,
8849 X86::LCMPXCHG64, X86::MOV64rr,
8850 X86::NOT64r, X86::RAX,
8851 X86::GR64RegisterClass, true);
8852 case X86::ATOMMIN64:
8853 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8854 case X86::ATOMMAX64:
8855 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8856 case X86::ATOMUMIN64:
8857 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8858 case X86::ATOMUMAX64:
8859 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008860
8861 // This group does 64-bit operations on a 32-bit host.
8862 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008863 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008864 X86::AND32rr, X86::AND32rr,
8865 X86::AND32ri, X86::AND32ri,
8866 false);
8867 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008868 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008869 X86::OR32rr, X86::OR32rr,
8870 X86::OR32ri, X86::OR32ri,
8871 false);
8872 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008873 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008874 X86::XOR32rr, X86::XOR32rr,
8875 X86::XOR32ri, X86::XOR32ri,
8876 false);
8877 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008878 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008879 X86::AND32rr, X86::AND32rr,
8880 X86::AND32ri, X86::AND32ri,
8881 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008882 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008883 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008884 X86::ADD32rr, X86::ADC32rr,
8885 X86::ADD32ri, X86::ADC32ri,
8886 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008887 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008888 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008889 X86::SUB32rr, X86::SBB32rr,
8890 X86::SUB32ri, X86::SBB32ri,
8891 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008892 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008893 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008894 X86::MOV32rr, X86::MOV32rr,
8895 X86::MOV32ri, X86::MOV32ri,
8896 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008897 case X86::VASTART_SAVE_XMM_REGS:
8898 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008899 }
8900}
8901
8902//===----------------------------------------------------------------------===//
8903// X86 Optimization Hooks
8904//===----------------------------------------------------------------------===//
8905
Dan Gohman475871a2008-07-27 21:46:04 +00008906void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008907 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008908 APInt &KnownZero,
8909 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008910 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008911 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008912 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008913 assert((Opc >= ISD::BUILTIN_OP_END ||
8914 Opc == ISD::INTRINSIC_WO_CHAIN ||
8915 Opc == ISD::INTRINSIC_W_CHAIN ||
8916 Opc == ISD::INTRINSIC_VOID) &&
8917 "Should use MaskedValueIsZero if you don't know whether Op"
8918 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008919
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008920 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008921 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008922 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008923 case X86ISD::ADD:
8924 case X86ISD::SUB:
8925 case X86ISD::SMUL:
8926 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008927 case X86ISD::INC:
8928 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008929 case X86ISD::OR:
8930 case X86ISD::XOR:
8931 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008932 // These nodes' second result is a boolean.
8933 if (Op.getResNo() == 0)
8934 break;
8935 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008936 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008937 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8938 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008939 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008940 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008941}
Chris Lattner259e97c2006-01-31 19:43:35 +00008942
Evan Cheng206ee9d2006-07-07 08:33:52 +00008943/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008944/// node is a GlobalAddress + offset.
8945bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008946 const GlobalValue* &GA,
8947 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008948 if (N->getOpcode() == X86ISD::Wrapper) {
8949 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008950 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008951 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008952 return true;
8953 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008954 }
Evan Chengad4196b2008-05-12 19:56:52 +00008955 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008956}
8957
Evan Cheng206ee9d2006-07-07 08:33:52 +00008958/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8959/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8960/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008961/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008962static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008963 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008964 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008965 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008966 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008967
Eli Friedman7a5e5552009-06-07 06:52:44 +00008968 if (VT.getSizeInBits() != 128)
8969 return SDValue();
8970
Nate Begemanfdea31a2010-03-24 20:49:50 +00008971 SmallVector<SDValue, 16> Elts;
8972 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8973 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8974
8975 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008976}
Evan Chengd880b972008-05-09 21:53:03 +00008977
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008978/// PerformShuffleCombine - Detect vector gather/scatter index generation
8979/// and convert it from being a bunch of shuffles and extracts to a simple
8980/// store and scalar loads to extract the elements.
8981static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8982 const TargetLowering &TLI) {
8983 SDValue InputVector = N->getOperand(0);
8984
8985 // Only operate on vectors of 4 elements, where the alternative shuffling
8986 // gets to be more expensive.
8987 if (InputVector.getValueType() != MVT::v4i32)
8988 return SDValue();
8989
8990 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8991 // single use which is a sign-extend or zero-extend, and all elements are
8992 // used.
8993 SmallVector<SDNode *, 4> Uses;
8994 unsigned ExtractedElements = 0;
8995 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8996 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8997 if (UI.getUse().getResNo() != InputVector.getResNo())
8998 return SDValue();
8999
9000 SDNode *Extract = *UI;
9001 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9002 return SDValue();
9003
9004 if (Extract->getValueType(0) != MVT::i32)
9005 return SDValue();
9006 if (!Extract->hasOneUse())
9007 return SDValue();
9008 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9009 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9010 return SDValue();
9011 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9012 return SDValue();
9013
9014 // Record which element was extracted.
9015 ExtractedElements |=
9016 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9017
9018 Uses.push_back(Extract);
9019 }
9020
9021 // If not all the elements were used, this may not be worthwhile.
9022 if (ExtractedElements != 15)
9023 return SDValue();
9024
9025 // Ok, we've now decided to do the transformation.
9026 DebugLoc dl = InputVector.getDebugLoc();
9027
9028 // Store the value to a temporary stack slot.
9029 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9030 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9031 false, false, 0);
9032
9033 // Replace each use (extract) with a load of the appropriate element.
9034 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9035 UE = Uses.end(); UI != UE; ++UI) {
9036 SDNode *Extract = *UI;
9037
9038 // Compute the element's address.
9039 SDValue Idx = Extract->getOperand(1);
9040 unsigned EltSize =
9041 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9042 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9043 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9044
9045 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9046
9047 // Load the scalar.
9048 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9049 NULL, 0, false, false, 0);
9050
9051 // Replace the exact with the load.
9052 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9053 }
9054
9055 // The replacement was made in place; don't return anything.
9056 return SDValue();
9057}
9058
Chris Lattner83e6c992006-10-04 06:57:07 +00009059/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009060static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009061 const X86Subtarget *Subtarget) {
9062 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009063 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009064 // Get the LHS/RHS of the select.
9065 SDValue LHS = N->getOperand(1);
9066 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009067
Dan Gohman670e5392009-09-21 18:03:22 +00009068 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009069 // instructions match the semantics of the common C idiom x<y?x:y but not
9070 // x<=y?x:y, because of how they handle negative zero (which can be
9071 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009072 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009074 Cond.getOpcode() == ISD::SETCC) {
9075 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009076
Chris Lattner47b4ce82009-03-11 05:48:52 +00009077 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009078 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009079 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9080 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009081 switch (CC) {
9082 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009083 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009084 // Converting this to a min would handle NaNs incorrectly, and swapping
9085 // the operands would cause it to handle comparisons between positive
9086 // and negative zero incorrectly.
9087 if (!FiniteOnlyFPMath() &&
9088 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9089 if (!UnsafeFPMath &&
9090 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9091 break;
9092 std::swap(LHS, RHS);
9093 }
Dan Gohman670e5392009-09-21 18:03:22 +00009094 Opcode = X86ISD::FMIN;
9095 break;
9096 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009097 // Converting this to a min would handle comparisons between positive
9098 // and negative zero incorrectly.
9099 if (!UnsafeFPMath &&
9100 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9101 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009102 Opcode = X86ISD::FMIN;
9103 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009104 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009105 // Converting this to a min would handle both negative zeros and NaNs
9106 // incorrectly, but we can swap the operands to fix both.
9107 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009108 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009109 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009110 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 Opcode = X86ISD::FMIN;
9112 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009113
Dan Gohman670e5392009-09-21 18:03:22 +00009114 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009115 // Converting this to a max would handle comparisons between positive
9116 // and negative zero incorrectly.
9117 if (!UnsafeFPMath &&
9118 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9119 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009120 Opcode = X86ISD::FMAX;
9121 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009122 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009123 // Converting this to a max would handle NaNs incorrectly, and swapping
9124 // the operands would cause it to handle comparisons between positive
9125 // and negative zero incorrectly.
9126 if (!FiniteOnlyFPMath() &&
9127 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9128 if (!UnsafeFPMath &&
9129 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9130 break;
9131 std::swap(LHS, RHS);
9132 }
Dan Gohman670e5392009-09-21 18:03:22 +00009133 Opcode = X86ISD::FMAX;
9134 break;
9135 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009136 // Converting this to a max would handle both negative zeros and NaNs
9137 // incorrectly, but we can swap the operands to fix both.
9138 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009139 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009140 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009141 case ISD::SETGE:
9142 Opcode = X86ISD::FMAX;
9143 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009144 }
Dan Gohman670e5392009-09-21 18:03:22 +00009145 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009146 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9147 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009148 switch (CC) {
9149 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009150 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009151 // Converting this to a min would handle comparisons between positive
9152 // and negative zero incorrectly, and swapping the operands would
9153 // cause it to handle NaNs incorrectly.
9154 if (!UnsafeFPMath &&
9155 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9156 if (!FiniteOnlyFPMath() &&
9157 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9158 break;
9159 std::swap(LHS, RHS);
9160 }
Dan Gohman670e5392009-09-21 18:03:22 +00009161 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009162 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009163 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009164 // Converting this to a min would handle NaNs incorrectly.
9165 if (!UnsafeFPMath &&
9166 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9167 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009168 Opcode = X86ISD::FMIN;
9169 break;
9170 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009171 // Converting this to a min would handle both negative zeros and NaNs
9172 // incorrectly, but we can swap the operands to fix both.
9173 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009174 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009175 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009176 case ISD::SETGE:
9177 Opcode = X86ISD::FMIN;
9178 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009179
Dan Gohman670e5392009-09-21 18:03:22 +00009180 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009181 // Converting this to a max would handle NaNs incorrectly.
9182 if (!FiniteOnlyFPMath() &&
9183 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9184 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009185 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009186 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009187 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009188 // Converting this to a max would handle comparisons between positive
9189 // and negative zero incorrectly, and swapping the operands would
9190 // cause it to handle NaNs incorrectly.
9191 if (!UnsafeFPMath &&
9192 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9193 if (!FiniteOnlyFPMath() &&
9194 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9195 break;
9196 std::swap(LHS, RHS);
9197 }
Dan Gohman670e5392009-09-21 18:03:22 +00009198 Opcode = X86ISD::FMAX;
9199 break;
9200 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009201 // Converting this to a max would handle both negative zeros and NaNs
9202 // incorrectly, but we can swap the operands to fix both.
9203 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009204 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009205 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009206 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009207 Opcode = X86ISD::FMAX;
9208 break;
9209 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009210 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009211
Chris Lattner47b4ce82009-03-11 05:48:52 +00009212 if (Opcode)
9213 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009214 }
Eric Christopherfd179292009-08-27 18:07:15 +00009215
Chris Lattnerd1980a52009-03-12 06:52:53 +00009216 // If this is a select between two integer constants, try to do some
9217 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009218 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9219 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009220 // Don't do this for crazy integer types.
9221 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9222 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009223 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009224 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009225
Chris Lattnercee56e72009-03-13 05:53:31 +00009226 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009227 // Efficiently invertible.
9228 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9229 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9230 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9231 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009232 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009233 }
Eric Christopherfd179292009-08-27 18:07:15 +00009234
Chris Lattnerd1980a52009-03-12 06:52:53 +00009235 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009236 if (FalseC->getAPIntValue() == 0 &&
9237 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009238 if (NeedsCondInvert) // Invert the condition if needed.
9239 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9240 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009241
Chris Lattnerd1980a52009-03-12 06:52:53 +00009242 // Zero extend the condition if needed.
9243 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009244
Chris Lattnercee56e72009-03-13 05:53:31 +00009245 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009246 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009247 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009248 }
Eric Christopherfd179292009-08-27 18:07:15 +00009249
Chris Lattner97a29a52009-03-13 05:22:11 +00009250 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009251 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009252 if (NeedsCondInvert) // Invert the condition if needed.
9253 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9254 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009255
Chris Lattner97a29a52009-03-13 05:22:11 +00009256 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009257 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9258 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009259 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009260 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009261 }
Eric Christopherfd179292009-08-27 18:07:15 +00009262
Chris Lattnercee56e72009-03-13 05:53:31 +00009263 // Optimize cases that will turn into an LEA instruction. This requires
9264 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009265 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009266 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009268
Chris Lattnercee56e72009-03-13 05:53:31 +00009269 bool isFastMultiplier = false;
9270 if (Diff < 10) {
9271 switch ((unsigned char)Diff) {
9272 default: break;
9273 case 1: // result = add base, cond
9274 case 2: // result = lea base( , cond*2)
9275 case 3: // result = lea base(cond, cond*2)
9276 case 4: // result = lea base( , cond*4)
9277 case 5: // result = lea base(cond, cond*4)
9278 case 8: // result = lea base( , cond*8)
9279 case 9: // result = lea base(cond, cond*8)
9280 isFastMultiplier = true;
9281 break;
9282 }
9283 }
Eric Christopherfd179292009-08-27 18:07:15 +00009284
Chris Lattnercee56e72009-03-13 05:53:31 +00009285 if (isFastMultiplier) {
9286 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9287 if (NeedsCondInvert) // Invert the condition if needed.
9288 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9289 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009290
Chris Lattnercee56e72009-03-13 05:53:31 +00009291 // Zero extend the condition if needed.
9292 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9293 Cond);
9294 // Scale the condition by the difference.
9295 if (Diff != 1)
9296 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9297 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009298
Chris Lattnercee56e72009-03-13 05:53:31 +00009299 // Add the base if non-zero.
9300 if (FalseC->getAPIntValue() != 0)
9301 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9302 SDValue(FalseC, 0));
9303 return Cond;
9304 }
Eric Christopherfd179292009-08-27 18:07:15 +00009305 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009306 }
9307 }
Eric Christopherfd179292009-08-27 18:07:15 +00009308
Dan Gohman475871a2008-07-27 21:46:04 +00009309 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009310}
9311
Chris Lattnerd1980a52009-03-12 06:52:53 +00009312/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9313static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9314 TargetLowering::DAGCombinerInfo &DCI) {
9315 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009316
Chris Lattnerd1980a52009-03-12 06:52:53 +00009317 // If the flag operand isn't dead, don't touch this CMOV.
9318 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9319 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009320
Chris Lattnerd1980a52009-03-12 06:52:53 +00009321 // If this is a select between two integer constants, try to do some
9322 // optimizations. Note that the operands are ordered the opposite of SELECT
9323 // operands.
9324 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9325 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9326 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9327 // larger than FalseC (the false value).
9328 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009329
Chris Lattnerd1980a52009-03-12 06:52:53 +00009330 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9331 CC = X86::GetOppositeBranchCondition(CC);
9332 std::swap(TrueC, FalseC);
9333 }
Eric Christopherfd179292009-08-27 18:07:15 +00009334
Chris Lattnerd1980a52009-03-12 06:52:53 +00009335 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009336 // This is efficient for any integer data type (including i8/i16) and
9337 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009338 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9339 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009340 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9341 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009342
Chris Lattnerd1980a52009-03-12 06:52:53 +00009343 // Zero extend the condition if needed.
9344 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009345
Chris Lattnerd1980a52009-03-12 06:52:53 +00009346 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9347 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009349 if (N->getNumValues() == 2) // Dead flag value?
9350 return DCI.CombineTo(N, Cond, SDValue());
9351 return Cond;
9352 }
Eric Christopherfd179292009-08-27 18:07:15 +00009353
Chris Lattnercee56e72009-03-13 05:53:31 +00009354 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9355 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009356 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9357 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9359 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009360
Chris Lattner97a29a52009-03-13 05:22:11 +00009361 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009362 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9363 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009364 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9365 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009366
Chris Lattner97a29a52009-03-13 05:22:11 +00009367 if (N->getNumValues() == 2) // Dead flag value?
9368 return DCI.CombineTo(N, Cond, SDValue());
9369 return Cond;
9370 }
Eric Christopherfd179292009-08-27 18:07:15 +00009371
Chris Lattnercee56e72009-03-13 05:53:31 +00009372 // Optimize cases that will turn into an LEA instruction. This requires
9373 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009375 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009377
Chris Lattnercee56e72009-03-13 05:53:31 +00009378 bool isFastMultiplier = false;
9379 if (Diff < 10) {
9380 switch ((unsigned char)Diff) {
9381 default: break;
9382 case 1: // result = add base, cond
9383 case 2: // result = lea base( , cond*2)
9384 case 3: // result = lea base(cond, cond*2)
9385 case 4: // result = lea base( , cond*4)
9386 case 5: // result = lea base(cond, cond*4)
9387 case 8: // result = lea base( , cond*8)
9388 case 9: // result = lea base(cond, cond*8)
9389 isFastMultiplier = true;
9390 break;
9391 }
9392 }
Eric Christopherfd179292009-08-27 18:07:15 +00009393
Chris Lattnercee56e72009-03-13 05:53:31 +00009394 if (isFastMultiplier) {
9395 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9396 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009397 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9398 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009399 // Zero extend the condition if needed.
9400 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9401 Cond);
9402 // Scale the condition by the difference.
9403 if (Diff != 1)
9404 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9405 DAG.getConstant(Diff, Cond.getValueType()));
9406
9407 // Add the base if non-zero.
9408 if (FalseC->getAPIntValue() != 0)
9409 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9410 SDValue(FalseC, 0));
9411 if (N->getNumValues() == 2) // Dead flag value?
9412 return DCI.CombineTo(N, Cond, SDValue());
9413 return Cond;
9414 }
Eric Christopherfd179292009-08-27 18:07:15 +00009415 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009416 }
9417 }
9418 return SDValue();
9419}
9420
9421
Evan Cheng0b0cd912009-03-28 05:57:29 +00009422/// PerformMulCombine - Optimize a single multiply with constant into two
9423/// in order to implement it with two cheaper instructions, e.g.
9424/// LEA + SHL, LEA + LEA.
9425static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9426 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009427 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9428 return SDValue();
9429
Owen Andersone50ed302009-08-10 22:56:29 +00009430 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009431 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009432 return SDValue();
9433
9434 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9435 if (!C)
9436 return SDValue();
9437 uint64_t MulAmt = C->getZExtValue();
9438 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9439 return SDValue();
9440
9441 uint64_t MulAmt1 = 0;
9442 uint64_t MulAmt2 = 0;
9443 if ((MulAmt % 9) == 0) {
9444 MulAmt1 = 9;
9445 MulAmt2 = MulAmt / 9;
9446 } else if ((MulAmt % 5) == 0) {
9447 MulAmt1 = 5;
9448 MulAmt2 = MulAmt / 5;
9449 } else if ((MulAmt % 3) == 0) {
9450 MulAmt1 = 3;
9451 MulAmt2 = MulAmt / 3;
9452 }
9453 if (MulAmt2 &&
9454 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9455 DebugLoc DL = N->getDebugLoc();
9456
9457 if (isPowerOf2_64(MulAmt2) &&
9458 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9459 // If second multiplifer is pow2, issue it first. We want the multiply by
9460 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9461 // is an add.
9462 std::swap(MulAmt1, MulAmt2);
9463
9464 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009465 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009466 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009468 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009469 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009470 DAG.getConstant(MulAmt1, VT));
9471
Eric Christopherfd179292009-08-27 18:07:15 +00009472 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009473 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009474 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009475 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009476 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009477 DAG.getConstant(MulAmt2, VT));
9478
9479 // Do not add new nodes to DAG combiner worklist.
9480 DCI.CombineTo(N, NewMul, false);
9481 }
9482 return SDValue();
9483}
9484
Evan Chengad9c0a32009-12-15 00:53:42 +00009485static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9486 SDValue N0 = N->getOperand(0);
9487 SDValue N1 = N->getOperand(1);
9488 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9489 EVT VT = N0.getValueType();
9490
9491 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9492 // since the result of setcc_c is all zero's or all ones.
9493 if (N1C && N0.getOpcode() == ISD::AND &&
9494 N0.getOperand(1).getOpcode() == ISD::Constant) {
9495 SDValue N00 = N0.getOperand(0);
9496 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9497 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9498 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9499 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9500 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9501 APInt ShAmt = N1C->getAPIntValue();
9502 Mask = Mask.shl(ShAmt);
9503 if (Mask != 0)
9504 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9505 N00, DAG.getConstant(Mask, VT));
9506 }
9507 }
9508
9509 return SDValue();
9510}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009511
Nate Begeman740ab032009-01-26 00:52:55 +00009512/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9513/// when possible.
9514static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9515 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009516 EVT VT = N->getValueType(0);
9517 if (!VT.isVector() && VT.isInteger() &&
9518 N->getOpcode() == ISD::SHL)
9519 return PerformSHLCombine(N, DAG);
9520
Nate Begeman740ab032009-01-26 00:52:55 +00009521 // On X86 with SSE2 support, we can transform this to a vector shift if
9522 // all elements are shifted by the same amount. We can't do this in legalize
9523 // because the a constant vector is typically transformed to a constant pool
9524 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009525 if (!Subtarget->hasSSE2())
9526 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009527
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009529 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009530
Mon P Wang3becd092009-01-28 08:12:05 +00009531 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009532 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009533 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009534 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009535 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9536 unsigned NumElts = VT.getVectorNumElements();
9537 unsigned i = 0;
9538 for (; i != NumElts; ++i) {
9539 SDValue Arg = ShAmtOp.getOperand(i);
9540 if (Arg.getOpcode() == ISD::UNDEF) continue;
9541 BaseShAmt = Arg;
9542 break;
9543 }
9544 for (; i != NumElts; ++i) {
9545 SDValue Arg = ShAmtOp.getOperand(i);
9546 if (Arg.getOpcode() == ISD::UNDEF) continue;
9547 if (Arg != BaseShAmt) {
9548 return SDValue();
9549 }
9550 }
9551 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009552 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009553 SDValue InVec = ShAmtOp.getOperand(0);
9554 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9555 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9556 unsigned i = 0;
9557 for (; i != NumElts; ++i) {
9558 SDValue Arg = InVec.getOperand(i);
9559 if (Arg.getOpcode() == ISD::UNDEF) continue;
9560 BaseShAmt = Arg;
9561 break;
9562 }
9563 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9564 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009565 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009566 if (C->getZExtValue() == SplatIdx)
9567 BaseShAmt = InVec.getOperand(1);
9568 }
9569 }
9570 if (BaseShAmt.getNode() == 0)
9571 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9572 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009573 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009574 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009575
Mon P Wangefa42202009-09-03 19:56:25 +00009576 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009577 if (EltVT.bitsGT(MVT::i32))
9578 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9579 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009580 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009581
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009582 // The shift amount is identical so we can do a vector shift.
9583 SDValue ValOp = N->getOperand(0);
9584 switch (N->getOpcode()) {
9585 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009586 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009587 break;
9588 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009590 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009592 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009593 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009594 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009595 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009596 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009597 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009598 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009599 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009600 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009601 break;
9602 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009603 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009604 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009605 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009606 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009608 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009610 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009611 break;
9612 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009613 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009614 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009615 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009616 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009617 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009618 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009620 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009622 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009623 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009624 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009625 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009626 }
9627 return SDValue();
9628}
9629
Evan Cheng760d1942010-01-04 21:22:48 +00009630static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009631 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009632 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009633 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009634 return SDValue();
9635
Evan Cheng760d1942010-01-04 21:22:48 +00009636 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009637 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009638 return SDValue();
9639
9640 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9641 SDValue N0 = N->getOperand(0);
9642 SDValue N1 = N->getOperand(1);
9643 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9644 std::swap(N0, N1);
9645 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9646 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009647 if (!N0.hasOneUse() || !N1.hasOneUse())
9648 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009649
9650 SDValue ShAmt0 = N0.getOperand(1);
9651 if (ShAmt0.getValueType() != MVT::i8)
9652 return SDValue();
9653 SDValue ShAmt1 = N1.getOperand(1);
9654 if (ShAmt1.getValueType() != MVT::i8)
9655 return SDValue();
9656 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9657 ShAmt0 = ShAmt0.getOperand(0);
9658 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9659 ShAmt1 = ShAmt1.getOperand(0);
9660
9661 DebugLoc DL = N->getDebugLoc();
9662 unsigned Opc = X86ISD::SHLD;
9663 SDValue Op0 = N0.getOperand(0);
9664 SDValue Op1 = N1.getOperand(0);
9665 if (ShAmt0.getOpcode() == ISD::SUB) {
9666 Opc = X86ISD::SHRD;
9667 std::swap(Op0, Op1);
9668 std::swap(ShAmt0, ShAmt1);
9669 }
9670
Evan Cheng8b1190a2010-04-28 01:18:01 +00009671 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009672 if (ShAmt1.getOpcode() == ISD::SUB) {
9673 SDValue Sum = ShAmt1.getOperand(0);
9674 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009675 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9676 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9677 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9678 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009679 return DAG.getNode(Opc, DL, VT,
9680 Op0, Op1,
9681 DAG.getNode(ISD::TRUNCATE, DL,
9682 MVT::i8, ShAmt0));
9683 }
9684 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9685 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9686 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009687 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009688 return DAG.getNode(Opc, DL, VT,
9689 N0.getOperand(0), N1.getOperand(0),
9690 DAG.getNode(ISD::TRUNCATE, DL,
9691 MVT::i8, ShAmt0));
9692 }
9693
9694 return SDValue();
9695}
9696
Chris Lattner149a4e52008-02-22 02:09:43 +00009697/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009698static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009699 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009700 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9701 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009702 // A preferable solution to the general problem is to figure out the right
9703 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009704
9705 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009706 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009707 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009708 if (VT.getSizeInBits() != 64)
9709 return SDValue();
9710
Devang Patel578efa92009-06-05 21:57:13 +00009711 const Function *F = DAG.getMachineFunction().getFunction();
9712 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009713 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009714 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009715 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009717 isa<LoadSDNode>(St->getValue()) &&
9718 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9719 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009720 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009721 LoadSDNode *Ld = 0;
9722 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009723 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009724 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009725 // Must be a store of a load. We currently handle two cases: the load
9726 // is a direct child, and it's under an intervening TokenFactor. It is
9727 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009728 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009729 Ld = cast<LoadSDNode>(St->getChain());
9730 else if (St->getValue().hasOneUse() &&
9731 ChainVal->getOpcode() == ISD::TokenFactor) {
9732 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009733 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009734 TokenFactorIndex = i;
9735 Ld = cast<LoadSDNode>(St->getValue());
9736 } else
9737 Ops.push_back(ChainVal->getOperand(i));
9738 }
9739 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009740
Evan Cheng536e6672009-03-12 05:59:15 +00009741 if (!Ld || !ISD::isNormalLoad(Ld))
9742 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009743
Evan Cheng536e6672009-03-12 05:59:15 +00009744 // If this is not the MMX case, i.e. we are just turning i64 load/store
9745 // into f64 load/store, avoid the transformation if there are multiple
9746 // uses of the loaded value.
9747 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9748 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009749
Evan Cheng536e6672009-03-12 05:59:15 +00009750 DebugLoc LdDL = Ld->getDebugLoc();
9751 DebugLoc StDL = N->getDebugLoc();
9752 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9753 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9754 // pair instead.
9755 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009756 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009757 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9758 Ld->getBasePtr(), Ld->getSrcValue(),
9759 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009760 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009761 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009762 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009763 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009764 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009765 Ops.size());
9766 }
Evan Cheng536e6672009-03-12 05:59:15 +00009767 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009768 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009769 St->isVolatile(), St->isNonTemporal(),
9770 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009771 }
Evan Cheng536e6672009-03-12 05:59:15 +00009772
9773 // Otherwise, lower to two pairs of 32-bit loads / stores.
9774 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9776 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009777
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009779 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009780 Ld->isVolatile(), Ld->isNonTemporal(),
9781 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009782 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009783 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009784 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009785 MinAlign(Ld->getAlignment(), 4));
9786
9787 SDValue NewChain = LoLd.getValue(1);
9788 if (TokenFactorIndex != -1) {
9789 Ops.push_back(LoLd);
9790 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009791 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009792 Ops.size());
9793 }
9794
9795 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009796 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9797 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009798
9799 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9800 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009801 St->isVolatile(), St->isNonTemporal(),
9802 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009803 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9804 St->getSrcValue(),
9805 St->getSrcValueOffset() + 4,
9806 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009807 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009808 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009810 }
Dan Gohman475871a2008-07-27 21:46:04 +00009811 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009812}
9813
Chris Lattner6cf73262008-01-25 06:14:17 +00009814/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9815/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009816static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009817 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9818 // F[X]OR(0.0, x) -> x
9819 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009820 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9821 if (C->getValueAPF().isPosZero())
9822 return N->getOperand(1);
9823 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9824 if (C->getValueAPF().isPosZero())
9825 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009826 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009827}
9828
9829/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009830static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009831 // FAND(0.0, x) -> 0.0
9832 // FAND(x, 0.0) -> 0.0
9833 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9834 if (C->getValueAPF().isPosZero())
9835 return N->getOperand(0);
9836 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9837 if (C->getValueAPF().isPosZero())
9838 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009839 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009840}
9841
Dan Gohmane5af2d32009-01-29 01:59:02 +00009842static SDValue PerformBTCombine(SDNode *N,
9843 SelectionDAG &DAG,
9844 TargetLowering::DAGCombinerInfo &DCI) {
9845 // BT ignores high bits in the bit index operand.
9846 SDValue Op1 = N->getOperand(1);
9847 if (Op1.hasOneUse()) {
9848 unsigned BitWidth = Op1.getValueSizeInBits();
9849 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9850 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009851 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9852 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009853 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009854 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9855 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9856 DCI.CommitTargetLoweringOpt(TLO);
9857 }
9858 return SDValue();
9859}
Chris Lattner83e6c992006-10-04 06:57:07 +00009860
Eli Friedman7a5e5552009-06-07 06:52:44 +00009861static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9862 SDValue Op = N->getOperand(0);
9863 if (Op.getOpcode() == ISD::BIT_CONVERT)
9864 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009865 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009866 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009867 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009868 OpVT.getVectorElementType().getSizeInBits()) {
9869 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9870 }
9871 return SDValue();
9872}
9873
Evan Cheng2e489c42009-12-16 00:53:11 +00009874static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9875 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9876 // (and (i32 x86isd::setcc_carry), 1)
9877 // This eliminates the zext. This transformation is necessary because
9878 // ISD::SETCC is always legalized to i8.
9879 DebugLoc dl = N->getDebugLoc();
9880 SDValue N0 = N->getOperand(0);
9881 EVT VT = N->getValueType(0);
9882 if (N0.getOpcode() == ISD::AND &&
9883 N0.hasOneUse() &&
9884 N0.getOperand(0).hasOneUse()) {
9885 SDValue N00 = N0.getOperand(0);
9886 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9887 return SDValue();
9888 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9889 if (!C || C->getZExtValue() != 1)
9890 return SDValue();
9891 return DAG.getNode(ISD::AND, dl, VT,
9892 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9893 N00.getOperand(0), N00.getOperand(1)),
9894 DAG.getConstant(1, VT));
9895 }
9896
9897 return SDValue();
9898}
9899
Dan Gohman475871a2008-07-27 21:46:04 +00009900SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009901 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009902 SelectionDAG &DAG = DCI.DAG;
9903 switch (N->getOpcode()) {
9904 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009905 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009906 case ISD::EXTRACT_VECTOR_ELT:
9907 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009908 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009909 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009910 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009911 case ISD::SHL:
9912 case ISD::SRA:
9913 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009914 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009915 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009916 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009917 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9918 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009919 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009920 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009921 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009922 }
9923
Dan Gohman475871a2008-07-27 21:46:04 +00009924 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009925}
9926
Evan Chenge5b51ac2010-04-17 06:13:15 +00009927/// isTypeDesirableForOp - Return true if the target has native support for
9928/// the specified value type and it is 'desirable' to use the type for the
9929/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9930/// instruction encodings are longer and some i16 instructions are slow.
9931bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9932 if (!isTypeLegal(VT))
9933 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009934 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +00009935 return true;
9936
9937 switch (Opc) {
9938 default:
9939 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +00009940 case ISD::LOAD:
9941 case ISD::SIGN_EXTEND:
9942 case ISD::ZERO_EXTEND:
9943 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009944 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +00009945 case ISD::SRL:
9946 case ISD::SUB:
9947 case ISD::ADD:
9948 case ISD::MUL:
9949 case ISD::AND:
9950 case ISD::OR:
9951 case ISD::XOR:
9952 return false;
9953 }
9954}
9955
Evan Chengc82c20b2010-04-24 04:44:57 +00009956static bool MayFoldLoad(SDValue Op) {
9957 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
9958}
9959
9960static bool MayFoldIntoStore(SDValue Op) {
9961 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
9962}
9963
Evan Chenge5b51ac2010-04-17 06:13:15 +00009964/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009965/// beneficial for dag combiner to promote the specified node. If true, it
9966/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009967bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009968 EVT VT = Op.getValueType();
9969 if (VT != MVT::i16)
9970 return false;
9971
Evan Cheng4c26e932010-04-19 19:29:22 +00009972 bool Promote = false;
9973 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +00009974 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +00009975 default: break;
9976 case ISD::LOAD: {
9977 LoadSDNode *LD = cast<LoadSDNode>(Op);
9978 // If the non-extending load has a single use and it's not live out, then it
9979 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009980 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
9981 Op.hasOneUse()*/) {
9982 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9983 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9984 // The only case where we'd want to promote LOAD (rather then it being
9985 // promoted as an operand is when it's only use is liveout.
9986 if (UI->getOpcode() != ISD::CopyToReg)
9987 return false;
9988 }
9989 }
Evan Cheng4c26e932010-04-19 19:29:22 +00009990 Promote = true;
9991 break;
9992 }
9993 case ISD::SIGN_EXTEND:
9994 case ISD::ZERO_EXTEND:
9995 case ISD::ANY_EXTEND:
9996 Promote = true;
9997 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009998 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009999 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010000 SDValue N0 = Op.getOperand(0);
10001 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010002 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010003 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010004 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010005 break;
10006 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010007 case ISD::ADD:
10008 case ISD::MUL:
10009 case ISD::AND:
10010 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010011 case ISD::XOR:
10012 Commute = true;
10013 // fallthrough
10014 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010015 SDValue N0 = Op.getOperand(0);
10016 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010017 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010018 return false;
10019 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010020 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010021 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010022 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010023 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010024 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010025 }
10026 }
10027
10028 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010029 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010030}
10031
Evan Cheng60c07e12006-07-05 22:17:51 +000010032//===----------------------------------------------------------------------===//
10033// X86 Inline Assembly Support
10034//===----------------------------------------------------------------------===//
10035
Chris Lattnerb8105652009-07-20 17:51:36 +000010036static bool LowerToBSwap(CallInst *CI) {
10037 // FIXME: this should verify that we are targetting a 486 or better. If not,
10038 // we will turn this bswap into something that will be lowered to logical ops
10039 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10040 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010041
Chris Lattnerb8105652009-07-20 17:51:36 +000010042 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010043 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010044 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010045 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010046 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010047
Chris Lattnerb8105652009-07-20 17:51:36 +000010048 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10049 if (!Ty || Ty->getBitWidth() % 16 != 0)
10050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010051
Chris Lattnerb8105652009-07-20 17:51:36 +000010052 // Okay, we can do this xform, do so now.
10053 const Type *Tys[] = { Ty };
10054 Module *M = CI->getParent()->getParent()->getParent();
10055 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010056
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010057 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010058 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010059
Chris Lattnerb8105652009-07-20 17:51:36 +000010060 CI->replaceAllUsesWith(Op);
10061 CI->eraseFromParent();
10062 return true;
10063}
10064
10065bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10066 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10067 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10068
10069 std::string AsmStr = IA->getAsmString();
10070
10071 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010072 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010073 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10074
10075 switch (AsmPieces.size()) {
10076 default: return false;
10077 case 1:
10078 AsmStr = AsmPieces[0];
10079 AsmPieces.clear();
10080 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10081
10082 // bswap $0
10083 if (AsmPieces.size() == 2 &&
10084 (AsmPieces[0] == "bswap" ||
10085 AsmPieces[0] == "bswapq" ||
10086 AsmPieces[0] == "bswapl") &&
10087 (AsmPieces[1] == "$0" ||
10088 AsmPieces[1] == "${0:q}")) {
10089 // No need to check constraints, nothing other than the equivalent of
10090 // "=r,0" would be valid here.
10091 return LowerToBSwap(CI);
10092 }
10093 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010094 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010095 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010096 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010097 AsmPieces[1] == "$$8," &&
10098 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010099 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10100 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010101 const std::string &Constraints = IA->getConstraintString();
10102 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010103 std::sort(AsmPieces.begin(), AsmPieces.end());
10104 if (AsmPieces.size() == 4 &&
10105 AsmPieces[0] == "~{cc}" &&
10106 AsmPieces[1] == "~{dirflag}" &&
10107 AsmPieces[2] == "~{flags}" &&
10108 AsmPieces[3] == "~{fpsr}") {
10109 return LowerToBSwap(CI);
10110 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010111 }
10112 break;
10113 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010114 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010115 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010116 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10117 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10118 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010119 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010120 SplitString(AsmPieces[0], Words, " \t");
10121 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10122 Words.clear();
10123 SplitString(AsmPieces[1], Words, " \t");
10124 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10125 Words.clear();
10126 SplitString(AsmPieces[2], Words, " \t,");
10127 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10128 Words[2] == "%edx") {
10129 return LowerToBSwap(CI);
10130 }
10131 }
10132 }
10133 }
10134 break;
10135 }
10136 return false;
10137}
10138
10139
10140
Chris Lattnerf4dff842006-07-11 02:54:03 +000010141/// getConstraintType - Given a constraint letter, return the type of
10142/// constraint it is for this target.
10143X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010144X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10145 if (Constraint.size() == 1) {
10146 switch (Constraint[0]) {
10147 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010148 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010149 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010150 case 'r':
10151 case 'R':
10152 case 'l':
10153 case 'q':
10154 case 'Q':
10155 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010156 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010157 case 'Y':
10158 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010159 case 'e':
10160 case 'Z':
10161 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010162 default:
10163 break;
10164 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010165 }
Chris Lattner4234f572007-03-25 02:14:49 +000010166 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010167}
10168
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010169/// LowerXConstraint - try to replace an X constraint, which matches anything,
10170/// with another that has more specific requirements based on the type of the
10171/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010172const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010173LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010174 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10175 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010176 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010177 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010178 return "Y";
10179 if (Subtarget->hasSSE1())
10180 return "x";
10181 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010182
Chris Lattner5e764232008-04-26 23:02:14 +000010183 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010184}
10185
Chris Lattner48884cd2007-08-25 00:47:38 +000010186/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10187/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010188void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010189 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010190 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010191 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010192 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010193
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010194 switch (Constraint) {
10195 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010196 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010197 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010198 if (C->getZExtValue() <= 31) {
10199 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010200 break;
10201 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010202 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010203 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010204 case 'J':
10205 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010206 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010207 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10208 break;
10209 }
10210 }
10211 return;
10212 case 'K':
10213 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010214 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010215 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10216 break;
10217 }
10218 }
10219 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010220 case 'N':
10221 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010222 if (C->getZExtValue() <= 255) {
10223 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010224 break;
10225 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010226 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010227 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010228 case 'e': {
10229 // 32-bit signed value
10230 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010231 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10232 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010233 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010235 break;
10236 }
10237 // FIXME gcc accepts some relocatable values here too, but only in certain
10238 // memory models; it's complicated.
10239 }
10240 return;
10241 }
10242 case 'Z': {
10243 // 32-bit unsigned value
10244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010245 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10246 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010247 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10248 break;
10249 }
10250 }
10251 // FIXME gcc accepts some relocatable values here too, but only in certain
10252 // memory models; it's complicated.
10253 return;
10254 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010255 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010256 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010257 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010258 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010259 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010260 break;
10261 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010262
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010263 // In any sort of PIC mode addresses need to be computed at runtime by
10264 // adding in a register or some sort of table lookup. These can't
10265 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010266 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010267 return;
10268
Chris Lattnerdc43a882007-05-03 16:52:29 +000010269 // If we are in non-pic codegen mode, we allow the address of a global (with
10270 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010271 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010272 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010273
Chris Lattner49921962009-05-08 18:23:14 +000010274 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10275 while (1) {
10276 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10277 Offset += GA->getOffset();
10278 break;
10279 } else if (Op.getOpcode() == ISD::ADD) {
10280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10281 Offset += C->getZExtValue();
10282 Op = Op.getOperand(0);
10283 continue;
10284 }
10285 } else if (Op.getOpcode() == ISD::SUB) {
10286 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10287 Offset += -C->getZExtValue();
10288 Op = Op.getOperand(0);
10289 continue;
10290 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010291 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010292
Chris Lattner49921962009-05-08 18:23:14 +000010293 // Otherwise, this isn't something we can handle, reject it.
10294 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010295 }
Eric Christopherfd179292009-08-27 18:07:15 +000010296
Dan Gohman46510a72010-04-15 01:51:59 +000010297 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010298 // If we require an extra load to get this address, as in PIC mode, we
10299 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010300 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10301 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010302 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010303
Devang Patel0d881da2010-07-06 22:08:15 +000010304 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10305 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010306 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010307 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010308 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010309
Gabor Greifba36cb52008-08-28 21:40:38 +000010310 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010311 Ops.push_back(Result);
10312 return;
10313 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010314 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010315}
10316
Chris Lattner259e97c2006-01-31 19:43:35 +000010317std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010318getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010319 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010320 if (Constraint.size() == 1) {
10321 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010322 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010323 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010324 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010326 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010327 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10328 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10329 X86::R10D,X86::R11D,X86::R12D,
10330 X86::R13D,X86::R14D,X86::R15D,
10331 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010332 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010333 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10334 X86::SI, X86::DI, X86::R8W,X86::R9W,
10335 X86::R10W,X86::R11W,X86::R12W,
10336 X86::R13W,X86::R14W,X86::R15W,
10337 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010338 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010339 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10340 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10341 X86::R10B,X86::R11B,X86::R12B,
10342 X86::R13B,X86::R14B,X86::R15B,
10343 X86::BPL, X86::SPL, 0);
10344
Owen Anderson825b72b2009-08-11 20:47:22 +000010345 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010346 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10347 X86::RSI, X86::RDI, X86::R8, X86::R9,
10348 X86::R10, X86::R11, X86::R12,
10349 X86::R13, X86::R14, X86::R15,
10350 X86::RBP, X86::RSP, 0);
10351
10352 break;
10353 }
Eric Christopherfd179292009-08-27 18:07:15 +000010354 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010355 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010356 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010357 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010358 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010359 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010360 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010361 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010362 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010363 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10364 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010365 }
10366 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010367
Chris Lattner1efa40f2006-02-22 00:56:39 +000010368 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010369}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010370
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010371std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010372X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010373 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010374 // First, see if this is a constraint that directly corresponds to an LLVM
10375 // register class.
10376 if (Constraint.size() == 1) {
10377 // GCC Constraint Letters
10378 switch (Constraint[0]) {
10379 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010380 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010381 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010382 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010383 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010385 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010386 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010387 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010388 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010389 case 'R': // LEGACY_REGS
10390 if (VT == MVT::i8)
10391 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10392 if (VT == MVT::i16)
10393 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10394 if (VT == MVT::i32 || !Subtarget->is64Bit())
10395 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10396 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010397 case 'f': // FP Stack registers.
10398 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10399 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010400 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010401 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010402 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010403 return std::make_pair(0U, X86::RFP64RegisterClass);
10404 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010405 case 'y': // MMX_REGS if MMX allowed.
10406 if (!Subtarget->hasMMX()) break;
10407 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010408 case 'Y': // SSE_REGS if SSE2 allowed
10409 if (!Subtarget->hasSSE2()) break;
10410 // FALL THROUGH.
10411 case 'x': // SSE_REGS if SSE1 allowed
10412 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010413
Owen Anderson825b72b2009-08-11 20:47:22 +000010414 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010415 default: break;
10416 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010417 case MVT::f32:
10418 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010419 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010420 case MVT::f64:
10421 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010422 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010423 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010424 case MVT::v16i8:
10425 case MVT::v8i16:
10426 case MVT::v4i32:
10427 case MVT::v2i64:
10428 case MVT::v4f32:
10429 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010430 return std::make_pair(0U, X86::VR128RegisterClass);
10431 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010432 break;
10433 }
10434 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010435
Chris Lattnerf76d1802006-07-31 23:26:50 +000010436 // Use the default implementation in TargetLowering to convert the register
10437 // constraint into a member of a register class.
10438 std::pair<unsigned, const TargetRegisterClass*> Res;
10439 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010440
10441 // Not found as a standard register?
10442 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010443 // Map st(0) -> st(7) -> ST0
10444 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10445 tolower(Constraint[1]) == 's' &&
10446 tolower(Constraint[2]) == 't' &&
10447 Constraint[3] == '(' &&
10448 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10449 Constraint[5] == ')' &&
10450 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010451
Chris Lattner56d77c72009-09-13 22:41:48 +000010452 Res.first = X86::ST0+Constraint[4]-'0';
10453 Res.second = X86::RFP80RegisterClass;
10454 return Res;
10455 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010456
Chris Lattner56d77c72009-09-13 22:41:48 +000010457 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010458 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010459 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010460 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010461 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010462 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010463
10464 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010465 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010466 Res.first = X86::EFLAGS;
10467 Res.second = X86::CCRRegisterClass;
10468 return Res;
10469 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010470
Dale Johannesen330169f2008-11-13 21:52:36 +000010471 // 'A' means EAX + EDX.
10472 if (Constraint == "A") {
10473 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010474 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010475 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010476 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010477 return Res;
10478 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010479
Chris Lattnerf76d1802006-07-31 23:26:50 +000010480 // Otherwise, check to see if this is a register class of the wrong value
10481 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10482 // turn into {ax},{dx}.
10483 if (Res.second->hasType(VT))
10484 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010485
Chris Lattnerf76d1802006-07-31 23:26:50 +000010486 // All of the single-register GCC register classes map their values onto
10487 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10488 // really want an 8-bit or 32-bit register, map to the appropriate register
10489 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010490 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010491 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010492 unsigned DestReg = 0;
10493 switch (Res.first) {
10494 default: break;
10495 case X86::AX: DestReg = X86::AL; break;
10496 case X86::DX: DestReg = X86::DL; break;
10497 case X86::CX: DestReg = X86::CL; break;
10498 case X86::BX: DestReg = X86::BL; break;
10499 }
10500 if (DestReg) {
10501 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010502 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010503 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010504 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010505 unsigned DestReg = 0;
10506 switch (Res.first) {
10507 default: break;
10508 case X86::AX: DestReg = X86::EAX; break;
10509 case X86::DX: DestReg = X86::EDX; break;
10510 case X86::CX: DestReg = X86::ECX; break;
10511 case X86::BX: DestReg = X86::EBX; break;
10512 case X86::SI: DestReg = X86::ESI; break;
10513 case X86::DI: DestReg = X86::EDI; break;
10514 case X86::BP: DestReg = X86::EBP; break;
10515 case X86::SP: DestReg = X86::ESP; break;
10516 }
10517 if (DestReg) {
10518 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010519 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010520 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010521 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010522 unsigned DestReg = 0;
10523 switch (Res.first) {
10524 default: break;
10525 case X86::AX: DestReg = X86::RAX; break;
10526 case X86::DX: DestReg = X86::RDX; break;
10527 case X86::CX: DestReg = X86::RCX; break;
10528 case X86::BX: DestReg = X86::RBX; break;
10529 case X86::SI: DestReg = X86::RSI; break;
10530 case X86::DI: DestReg = X86::RDI; break;
10531 case X86::BP: DestReg = X86::RBP; break;
10532 case X86::SP: DestReg = X86::RSP; break;
10533 }
10534 if (DestReg) {
10535 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010536 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010537 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010538 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010539 } else if (Res.second == X86::FR32RegisterClass ||
10540 Res.second == X86::FR64RegisterClass ||
10541 Res.second == X86::VR128RegisterClass) {
10542 // Handle references to XMM physical registers that got mapped into the
10543 // wrong class. This can happen with constraints like {xmm0} where the
10544 // target independent register mapper will just pick the first match it can
10545 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010546 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010547 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010548 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010549 Res.second = X86::FR64RegisterClass;
10550 else if (X86::VR128RegisterClass->hasType(VT))
10551 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010552 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010553
Chris Lattnerf76d1802006-07-31 23:26:50 +000010554 return Res;
10555}