blob: e27d93cf7c8ce18477eeba3b84509080eb958177 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001198 // If this is the first return lowered for this function, add the regs to the
1199 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001200 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001201 for (unsigned i = 0; i != RVLocs.size(); ++i)
1202 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001207
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001209 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1210 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001211 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001213 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1215 CCValAssign &VA = RVLocs[i];
1216 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner447ff682008-03-11 03:23:40 +00001219 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1220 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if (VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001223 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1224 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001225 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001227 RetOps.push_back(ValToCopy);
1228 // Don't emit a copytoreg.
1229 continue;
1230 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001231
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1233 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001234 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001240 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001241 }
1242
Dale Johannesendd64c412009-02-04 00:33:20 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001244 Flag = Chain.getValue(1);
1245 }
Dan Gohman61a92132008-04-21 23:59:07 +00001246
1247 // The x86-64 ABI for returning structs by value requires that we copy
1248 // the sret argument into %rax for the return. We saved the argument into
1249 // a virtual register in the entry block, so now we copy the value out
1250 // and into %rax.
1251 if (Subtarget->is64Bit() &&
1252 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1253 MachineFunction &MF = DAG.getMachineFunction();
1254 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1255 unsigned Reg = FuncInfo->getSRetReturnReg();
1256 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001258 FuncInfo->setSRetReturnReg(Reg);
1259 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001261
Dale Johannesendd64c412009-02-04 00:33:20 +00001262 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001263 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001264
1265 // RAX now acts like a return value.
1266 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001268
Chris Lattner447ff682008-03-11 03:23:40 +00001269 RetOps[0] = Chain; // Update chain.
1270
1271 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001272 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001273 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001274
1275 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279/// LowerCallResult - Lower the result values of a call into the
1280/// appropriate copies out of appropriate physical registers.
1281///
1282SDValue
1283X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001284 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 const SmallVectorImpl<ISD::InputArg> &Ins,
1286 DebugLoc dl, SelectionDAG &DAG,
1287 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001288
Chris Lattnere32bbf62007-02-28 07:09:55 +00001289 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001290 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001291 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001293 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001294 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Chris Lattner3085e152007-02-25 08:59:22 +00001296 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001297 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001298 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001300
Torok Edwin3f142c32009-02-01 18:15:56 +00001301 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001303 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001304 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001305 }
1306
Chris Lattner8e6da152008-03-10 21:08:41 +00001307 // If this is a call to a function that returns an fp value on the floating
1308 // point stack, but where we prefer to use the value in xmm registers, copy
1309 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001310 if ((VA.getLocReg() == X86::ST0 ||
1311 VA.getLocReg() == X86::ST1) &&
1312 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001314 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001315
Evan Cheng79fb3b42009-02-20 20:43:02 +00001316 SDValue Val;
1317 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001318 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1319 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1320 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001322 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1324 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001325 } else {
1326 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001328 Val = Chain.getValue(0);
1329 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001330 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1331 } else {
1332 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1333 CopyVT, InFlag).getValue(1);
1334 Val = Chain.getValue(0);
1335 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001336 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001337
Dan Gohman37eed792009-02-04 17:28:58 +00001338 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001339 // Round the F80 the right size, which also moves to the appropriate xmm
1340 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001341 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001342 // This truncation won't change the value.
1343 DAG.getIntPtrConstant(1));
1344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001347 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001348
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001350}
1351
1352
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001354// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001355//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001356// StdCall calling convention seems to be standard for many Windows' API
1357// routines and around. It differs from C calling convention just a little:
1358// callee should clean up the stack, not caller. Symbols should be also
1359// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001360// For info on fast calling convention see Fast Calling Convention (tail call)
1361// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001364/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1366 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001368
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001370}
1371
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001372/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001373/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374static bool
1375ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1376 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001377 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001380}
1381
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001382/// IsCalleePop - Determines whether the callee is required to pop its
1383/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001384bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 if (IsVarArg)
1386 return false;
1387
Dan Gohman095cc292008-09-13 01:54:27 +00001388 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 default:
1390 return false;
1391 case CallingConv::X86_StdCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::X86_FastCall:
1394 return !Subtarget->is64Bit();
1395 case CallingConv::Fast:
1396 return PerformTailCallOpt;
1397 }
1398}
1399
Dan Gohman095cc292008-09-13 01:54:27 +00001400/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1401/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001402CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001403 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001404 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001405 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001406 else
1407 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001408 }
1409
Gordon Henriksen86737662008-01-05 16:56:59 +00001410 if (CC == CallingConv::X86_FastCall)
1411 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001412 else if (CC == CallingConv::Fast)
1413 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 else
1415 return CC_X86_32_C;
1416}
1417
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418/// NameDecorationForCallConv - Selects the appropriate decoration to
1419/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001420NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 return StdCall;
1426 return None;
1427}
1428
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001429
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001430/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1431/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001432/// the specific parameter attribute. The copy will be passed as a byval
1433/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001434static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001435CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001436 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1437 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001439 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001440 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001441}
1442
Evan Cheng0c439eb2010-01-27 00:07:07 +00001443/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1444/// a tailcall target by changing its ABI.
1445static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1446 return PerformTailCallOpt && CC == CallingConv::Fast;
1447}
1448
Dan Gohman98ca4f22009-08-05 01:29:28 +00001449SDValue
1450X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001451 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 const SmallVectorImpl<ISD::InputArg> &Ins,
1453 DebugLoc dl, SelectionDAG &DAG,
1454 const CCValAssign &VA,
1455 MachineFrameInfo *MFI,
1456 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001457 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001458 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001459 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001461 EVT ValVT;
1462
1463 // If value is passed by pointer we have address passed instead of the value
1464 // itself.
1465 if (VA.getLocInfo() == CCValAssign::Indirect)
1466 ValVT = VA.getLocVT();
1467 else
1468 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001469
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001471 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001472 // In case of tail call optimization mark all arguments mutable. Since they
1473 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001474 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001475 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001476 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001478 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001480 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001481}
1482
Dan Gohman475871a2008-07-27 21:46:04 +00001483SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001485 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486 bool isVarArg,
1487 const SmallVectorImpl<ISD::InputArg> &Ins,
1488 DebugLoc dl,
1489 SelectionDAG &DAG,
1490 SmallVectorImpl<SDValue> &InVals) {
1491
Evan Cheng1bc78042006-04-26 01:20:17 +00001492 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 const Function* Fn = MF.getFunction();
1496 if (Fn->hasExternalLinkage() &&
1497 Subtarget->isTargetCygMing() &&
1498 Fn->getName() == "main")
1499 FuncInfo->setForceFramePointer(true);
1500
1501 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Evan Cheng1bc78042006-04-26 01:20:17 +00001504 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001506 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509 "Var args not supported with calling convention fastcc");
1510
Chris Lattner638402b2007-02-28 07:00:42 +00001511 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001512 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1514 ArgLocs, *DAG.getContext());
1515 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattnerf39f7712007-02-28 05:46:49 +00001517 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001518 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1520 CCValAssign &VA = ArgLocs[i];
1521 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1522 // places.
1523 assert(VA.getValNo() != LastVal &&
1524 "Don't support value assigned to multiple locs yet");
1525 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001526
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001529 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001531 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001538 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001539 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1541 RC = X86::VR64RegisterClass;
1542 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001543 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001544
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001545 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattnerf39f7712007-02-28 05:46:49 +00001548 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1549 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1550 // right size.
1551 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001552 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001553 DAG.getValueType(VA.getValVT()));
1554 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001555 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001556 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001557 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001558 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001559
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001560 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001561 // Handle MMX values passed in XMM regs.
1562 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1564 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001565 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1566 } else
1567 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001568 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001569 } else {
1570 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001572 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001573
1574 // If value is passed via pointer - do a load.
1575 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001577
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001579 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001580
Dan Gohman61a92132008-04-21 23:59:07 +00001581 // The x86-64 ABI for returning structs by value requires that we copy
1582 // the sret argument into %rax for the return. Save the argument into
1583 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001584 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001585 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1586 unsigned Reg = FuncInfo->getSRetReturnReg();
1587 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001589 FuncInfo->setSRetReturnReg(Reg);
1590 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001593 }
1594
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001596 // Align stack specially for tail calls.
1597 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001599
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 // If the function takes variable number of arguments, make a frame index for
1601 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001602 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001604 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
1606 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001607 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1608
1609 // FIXME: We should really autogenerate these arrays
1610 static const unsigned GPR64ArgRegsWin64[] = {
1611 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001613 static const unsigned XMMArgRegsWin64[] = {
1614 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1615 };
1616 static const unsigned GPR64ArgRegs64Bit[] = {
1617 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1618 };
1619 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001620 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1621 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1622 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1624
1625 if (IsWin64) {
1626 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1627 GPR64ArgRegs = GPR64ArgRegsWin64;
1628 XMMArgRegs = XMMArgRegsWin64;
1629 } else {
1630 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1631 GPR64ArgRegs = GPR64ArgRegs64Bit;
1632 XMMArgRegs = XMMArgRegs64Bit;
1633 }
1634 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1635 TotalNumIntRegs);
1636 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1637 TotalNumXMMRegs);
1638
Devang Patel578efa92009-06-05 21:57:13 +00001639 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001640 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001642 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001645 // Kernel mode asks for SSE to be disabled, so don't push them
1646 // on the stack.
1647 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001648
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 // For X86-64, if there are vararg parameters that are passed via
1650 // registers, then we must store them to their spots on the stack so they
1651 // may be loaded by deferencing the result of va_next.
1652 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001653 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1654 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001655 TotalNumXMMRegs * 16, 16,
1656 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001657
Gordon Henriksen86737662008-01-05 16:56:59 +00001658 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOps;
1660 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001661 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001662 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1664 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001665 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1666 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001669 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001670 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001671 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001675
Dan Gohmanface41a2009-08-16 21:24:25 +00001676 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1677 // Now store the XMM (fp + vector) parameter registers.
1678 SmallVector<SDValue, 11> SaveXMMOps;
1679 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001680
Dan Gohmanface41a2009-08-16 21:24:25 +00001681 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1682 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1683 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001684
Dan Gohmanface41a2009-08-16 21:24:25 +00001685 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1686 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001687
Dan Gohmanface41a2009-08-16 21:24:25 +00001688 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1689 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1690 X86::VR128RegisterClass);
1691 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1692 SaveXMMOps.push_back(Val);
1693 }
1694 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1695 MVT::Other,
1696 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001697 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001698
1699 if (!MemOps.empty())
1700 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1701 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Gordon Henriksen86737662008-01-05 16:56:59 +00001705 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001708 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001709 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001710 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001712 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001713 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001714
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 if (!Is64Bit) {
1716 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1719 }
Evan Cheng25caf632006-05-23 21:06:34 +00001720
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001721 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724}
1725
Dan Gohman475871a2008-07-27 21:46:04 +00001726SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1728 SDValue StackPtr, SDValue Arg,
1729 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001730 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001732 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001733 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001735 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001736 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001737 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001738 }
Dale Johannesenace16102009-02-03 19:33:06 +00001739 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001740 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001741}
1742
Bill Wendling64e87322009-01-16 19:25:27 +00001743/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001744/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001745SDValue
1746X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001747 SDValue &OutRetAddr, SDValue Chain,
1748 bool IsTailCall, bool Is64Bit,
1749 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001750 if (!IsTailCall || FPDiff==0) return Chain;
1751
1752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
1781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
1791
Evan Cheng0c439eb2010-01-27 00:07:07 +00001792 if (isTailCall)
1793 // Check if it's really possible to do a tail call.
1794 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00001795 Outs, Ins, DAG);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798 "Var args not supported with calling convention fastcc");
1799
Chris Lattner638402b2007-02-28 07:00:42 +00001800 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001801 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001802 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1803 ArgLocs, *DAG.getContext());
1804 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Chris Lattner423c5f42007-02-28 05:31:48 +00001806 // Get a count of how many bytes are to be pushed on the stack.
1807 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001808 if (FuncIsMadeTailCallSafe(CallConv))
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001809 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810
Gordon Henriksen86737662008-01-05 16:56:59 +00001811 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (isTailCall) {
Evan Chengb1712452010-01-27 06:25:16 +00001813 ++NumTailCalls;
1814
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1818 FPDiff = NumBytesCallerPushed - NumBytes;
1819
1820 // Set the delta of movement of the returnaddr stackslot.
1821 // But only set if delta is greater than previous delta.
1822 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1823 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1824 }
1825
Chris Lattnere563bbc2008-10-11 22:08:30 +00001826 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001829 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001830 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001831 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1834 SmallVector<SDValue, 8> MemOpChains;
1835 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Walk the register/memloc assignments, inserting copies/loads. In the case
1838 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001841 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001842 SDValue Arg = Outs[i].Val;
1843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001844 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001845
Chris Lattner423c5f42007-02-28 05:31:48 +00001846 // Promote the value if needed.
1847 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001849 case CCValAssign::Full: break;
1850 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001852 break;
1853 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001855 break;
1856 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001857 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1858 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1860 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1861 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 } else
1863 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1864 break;
1865 case CCValAssign::BCvt:
1866 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001867 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 case CCValAssign::Indirect: {
1869 // Store the argument.
1870 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001871 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001873 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 Arg = SpillSlot;
1875 break;
1876 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001877 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Chris Lattner423c5f42007-02-28 05:31:48 +00001879 if (VA.isRegLoc()) {
1880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1881 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001883 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001884 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1888 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Evan Cheng32fe1032006-05-25 00:59:30 +00001893 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001895 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001896
Evan Cheng347d5f72006-04-28 21:29:37 +00001897 // Build a sequence of copy-to-reg nodes chained together with token chain
1898 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001900 // Tail call byval lowering might overwrite argument registers so in case of
1901 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001903 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001906 InFlag = Chain.getValue(1);
1907 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001908
Eric Christopherfd179292009-08-27 18:07:15 +00001909
Chris Lattner88e1fd52009-07-09 04:24:46 +00001910 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1912 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001914 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1915 DAG.getNode(X86ISD::GlobalBaseReg,
1916 DebugLoc::getUnknownLoc(),
1917 getPointerTy()),
1918 InFlag);
1919 InFlag = Chain.getValue(1);
1920 } else {
1921 // If we are tail calling and generating PIC/GOT style code load the
1922 // address of the callee into ECX. The value in ecx is used as target of
1923 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1924 // for tail calls on PIC/GOT architectures. Normally we would just put the
1925 // address of GOT into ebx and then call target@PLT. But for tail calls
1926 // ebx would be restored (since ebx is callee saved) before jumping to the
1927 // target@PLT.
1928
1929 // Note: The actual moving to ECX is done further down.
1930 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1931 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1932 !G->getGlobal()->hasProtectedVisibility())
1933 Callee = LowerGlobalAddress(Callee, DAG);
1934 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001935 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001936 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001937 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001938
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 if (Is64Bit && isVarArg) {
1940 // From AMD64 ABI document:
1941 // For calls that may call functions that use varargs or stdargs
1942 // (prototype-less calls or calls to functions containing ellipsis (...) in
1943 // the declaration) %al is used as hidden argument to specify the number
1944 // of SSE registers used. The contents of %al do not need to match exactly
1945 // the number of registers, but must be an ubound on the number of SSE
1946 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947
1948 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Count the number of XMM registers allocated.
1950 static const unsigned XMMArgRegs[] = {
1951 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1952 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1953 };
1954 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001955 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Dale Johannesendd64c412009-02-04 00:33:20 +00001958 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
1961 }
1962
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001964 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall) {
1966 // Force all the incoming stack arguments to be loaded from the stack
1967 // before any new outgoing arguments are stored to the stack, because the
1968 // outgoing stack slots may alias the incoming argument stack slots, and
1969 // the alias isn't otherwise explicit. This is slightly more conservative
1970 // than necessary, because it means that each store effectively depends
1971 // on every argument instead of just those arguments it would clobber.
1972 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SmallVector<SDValue, 8> MemOpChains2;
1975 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001977 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001978 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1980 CCValAssign &VA = ArgLocs[i];
1981 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001982 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 SDValue Arg = Outs[i].Val;
1984 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001985 // Create frame index.
1986 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001987 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001988 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001989 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001990
Duncan Sands276dcbd2008-03-21 09:14:45 +00001991 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001992 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001994 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001995 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001996 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001997 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2000 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002001 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002003 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002004 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002006 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009 }
2010
2011 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002013 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002014
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002015 // Copy arguments to their registers.
2016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002018 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 InFlag = Chain.getValue(1);
2020 }
Dan Gohman475871a2008-07-27 21:46:04 +00002021 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002022
Gordon Henriksen86737662008-01-05 16:56:59 +00002023 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002024 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002025 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
2027
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002028 bool WasGlobalOrExternal = false;
2029 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2030 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2031 // In the 64-bit large code model, we have to make all calls
2032 // through a register, since the call instruction's 32-bit
2033 // pc-relative offset may not be large enough to hold the whole
2034 // address.
2035 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2036 WasGlobalOrExternal = true;
2037 // If the callee is a GlobalAddress node (quite common, every direct call
2038 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2039 // it.
2040
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002041 // We should use extra load for direct calls to dllimported functions in
2042 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002043 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002044 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002045 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002046
Chris Lattner48a7d022009-07-09 05:02:21 +00002047 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2048 // external symbols most go through the PLT in PIC mode. If the symbol
2049 // has hidden or protected visibility, or if it is static or local, then
2050 // we don't need to use the PLT - we can directly call it.
2051 if (Subtarget->isTargetELF() &&
2052 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002055 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002056 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2057 Subtarget->getDarwinVers() < 9) {
2058 // PC-relative references to external symbols should go through $stub,
2059 // unless we're building with the leopard linker or later, which
2060 // automatically synthesizes these stubs.
2061 OpFlags = X86II::MO_DARWIN_STUB;
2062 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002063
Chris Lattner74e726e2009-07-09 05:27:35 +00002064 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002065 G->getOffset(), OpFlags);
2066 }
Bill Wendling056292f2008-09-16 21:48:12 +00002067 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002069 unsigned char OpFlags = 0;
2070
2071 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2072 // symbols should go through the PLT.
2073 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002074 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002076 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002077 Subtarget->getDarwinVers() < 9) {
2078 // PC-relative references to external symbols should go through $stub,
2079 // unless we're building with the leopard linker or later, which
2080 // automatically synthesizes these stubs.
2081 OpFlags = X86II::MO_DARWIN_STUB;
2082 }
Eric Christopherfd179292009-08-27 18:07:15 +00002083
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2085 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002086 }
2087
2088 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002089 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002090
Dale Johannesendd64c412009-02-04 00:33:20 +00002091 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 Callee,InFlag);
2094 Callee = DAG.getRegister(Opc, getPointerTy());
2095 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002096 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Chris Lattnerd96d0722007-02-25 06:40:16 +00002099 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002102
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002104 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2105 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002108
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002109 Ops.push_back(Chain);
2110 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002111
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002114
Gordon Henriksen86737662008-01-05 16:56:59 +00002115 // Add argument registers to the end of the list so that they are known live
2116 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2118 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2119 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Evan Cheng586ccac2008-03-18 23:36:35 +00002121 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002123 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2124
2125 // Add an implicit use of AL for x86 vararg functions.
2126 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002128
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002130 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002131
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 if (isTailCall) {
2133 // If this is the first return lowered for this function, add the regs
2134 // to the liveout set for the function.
2135 if (MF.getRegInfo().liveout_empty()) {
2136 SmallVector<CCValAssign, 16> RVLocs;
2137 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2138 *DAG.getContext());
2139 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2140 for (unsigned i = 0; i != RVLocs.size(); ++i)
2141 if (RVLocs[i].isRegLoc())
2142 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 assert(((Callee.getOpcode() == ISD::Register &&
2146 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002147 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2149 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002150 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151
2152 return DAG.getNode(X86ISD::TC_RETURN, dl,
2153 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154 }
2155
Dale Johannesenace16102009-02-03 19:33:06 +00002156 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002157 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002158
Chris Lattner2d297092006-05-23 18:50:38 +00002159 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002162 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002164 // If this is is a call to a struct-return function, the callee
2165 // pops the hidden struct pointer, so we have to push it back.
2166 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002167 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002169 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002170
Gordon Henriksenae636f82008-01-03 16:47:34 +00002171 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002172 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002173 DAG.getIntPtrConstant(NumBytes, true),
2174 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2175 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002176 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002177 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002178
Chris Lattner3085e152007-02-25 08:59:22 +00002179 // Handle result values, copying them out of physregs into vregs that we
2180 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2182 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002183}
2184
Evan Cheng25ab6902006-09-08 06:48:29 +00002185
2186//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002187// Fast Calling Convention (tail call) implementation
2188//===----------------------------------------------------------------------===//
2189
2190// Like std call, callee cleans arguments, convention except that ECX is
2191// reserved for storing the tail called function address. Only 2 registers are
2192// free for argument passing (inreg). Tail call optimization is performed
2193// provided:
2194// * tailcallopt is enabled
2195// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002196// On X86_64 architecture with GOT-style position independent code only local
2197// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002198// To keep the stack aligned according to platform abi the function
2199// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2200// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002201// If a tail called function callee has more arguments than the caller the
2202// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002203// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002204// original REtADDR, but before the saved framepointer or the spilled registers
2205// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2206// stack layout:
2207// arg1
2208// arg2
2209// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002210// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002211// move area ]
2212// (possible EBP)
2213// ESI
2214// EDI
2215// local1 ..
2216
2217/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2218/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002219unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002220 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002221 MachineFunction &MF = DAG.getMachineFunction();
2222 const TargetMachine &TM = MF.getTarget();
2223 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2224 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002227 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2229 // Number smaller than 12 so just add the difference.
2230 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2231 } else {
2232 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002233 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002237}
2238
Dan Gohman98ca4f22009-08-05 01:29:28 +00002239/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2240/// for tail call optimization. Targets which want to do tail call
2241/// optimization should implement this function.
2242bool
2243X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002244 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002245 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002246 const SmallVectorImpl<ISD::OutputArg> &Outs,
2247 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002249 if (CalleeCC != CallingConv::Fast &&
2250 CalleeCC != CallingConv::C)
2251 return false;
2252
Evan Cheng7096ae42010-01-29 06:45:59 +00002253 // If -tailcallopt is specified, make fastcc functions tail-callable.
2254 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002255 if (PerformTailCallOpt) {
2256 if (CalleeCC == CallingConv::Fast &&
2257 CallerF->getCallingConv() == CalleeCC)
2258 return true;
2259 return false;
2260 }
2261
2262 // Do not tail call optimize vararg calls for now.
2263 if (isVarArg)
2264 return false;
2265
2266 // Don't tail call optimize recursive call.
2267 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2268 const Function *CalleeF = G ? cast<Function>(G->getGlobal()) : 0;
2269 if (CallerF == CalleeF)
2270 return false;
2271 // If it's an indirect call, conversatively return false if the caller's
2272 // address is taken.
2273 if (!isa<ExternalSymbolSDNode>(Callee) && CallerF->hasAddressTaken())
2274 return false;
Evan Cheng7096ae42010-01-29 06:45:59 +00002275
Evan Chengb1712452010-01-27 06:25:16 +00002276 // Look for obvious safe cases to perform tail call optimization.
Evan Chenga6bff982010-01-30 01:22:00 +00002277 // If the callee takes no arguments then go on to check the results of the
2278 // call.
2279 if (!Outs.empty()) {
2280 // Check if stack adjustment is needed. For now, do not do this if any
2281 // argument is passed on the stack.
2282 SmallVector<CCValAssign, 16> ArgLocs;
2283 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2284 ArgLocs, *DAG.getContext());
2285 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
2286 if (CCInfo.getNextStackOffset())
2287 return false;
2288 }
Evan Chengb1712452010-01-27 06:25:16 +00002289
Evan Cheng7096ae42010-01-29 06:45:59 +00002290 // If the caller does not return a value, then this is obviously safe.
2291 // This is one case where it's safe to perform this optimization even
2292 // if the return types do not match.
2293 const Type *CallerRetTy = CallerF->getReturnType();
2294 if (CallerRetTy->isVoidTy())
2295 return true;
Evan Chengb1712452010-01-27 06:25:16 +00002296
Evan Cheng7096ae42010-01-29 06:45:59 +00002297 // If the return types match, then it's safe.
Evan Cheng7096ae42010-01-29 06:45:59 +00002298 if (!G) return false; // FIXME: common external symbols?
Evan Cheng7096ae42010-01-29 06:45:59 +00002299 const Type *CalleeRetTy = CalleeF->getReturnType();
2300 return CallerRetTy == CalleeRetTy;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301}
2302
Dan Gohman3df24e62008-09-03 23:12:08 +00002303FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002304X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2305 DwarfWriter *dw,
2306 DenseMap<const Value *, unsigned> &vm,
2307 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2308 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002309#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002310 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002311#endif
2312 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002313 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002314#ifndef NDEBUG
2315 , cil
2316#endif
2317 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002318}
2319
2320
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002321//===----------------------------------------------------------------------===//
2322// Other Lowering Hooks
2323//===----------------------------------------------------------------------===//
2324
2325
Dan Gohman475871a2008-07-27 21:46:04 +00002326SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002327 MachineFunction &MF = DAG.getMachineFunction();
2328 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2329 int ReturnAddrIndex = FuncInfo->getRAIndex();
2330
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002331 if (ReturnAddrIndex == 0) {
2332 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002333 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002334 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2335 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002336 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002337 }
2338
Evan Cheng25ab6902006-09-08 06:48:29 +00002339 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002340}
2341
2342
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002343bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2344 bool hasSymbolicDisplacement) {
2345 // Offset should fit into 32 bit immediate field.
2346 if (!isInt32(Offset))
2347 return false;
2348
2349 // If we don't have a symbolic displacement - we don't have any extra
2350 // restrictions.
2351 if (!hasSymbolicDisplacement)
2352 return true;
2353
2354 // FIXME: Some tweaks might be needed for medium code model.
2355 if (M != CodeModel::Small && M != CodeModel::Kernel)
2356 return false;
2357
2358 // For small code model we assume that latest object is 16MB before end of 31
2359 // bits boundary. We may also accept pretty large negative constants knowing
2360 // that all objects are in the positive half of address space.
2361 if (M == CodeModel::Small && Offset < 16*1024*1024)
2362 return true;
2363
2364 // For kernel code model we know that all object resist in the negative half
2365 // of 32bits address space. We may not accept negative offsets, since they may
2366 // be just off and we may accept pretty large positive ones.
2367 if (M == CodeModel::Kernel && Offset > 0)
2368 return true;
2369
2370 return false;
2371}
2372
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002373/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2374/// specific condition code, returning the condition code and the LHS/RHS of the
2375/// comparison to make.
2376static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2377 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002378 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002379 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2380 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2381 // X > -1 -> X == 0, jump !sign.
2382 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002383 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002384 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2385 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002386 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002387 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002388 // X < 1 -> X <= 0
2389 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002390 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002391 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002392 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002393
Evan Chengd9558e02006-01-06 00:43:03 +00002394 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002395 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002396 case ISD::SETEQ: return X86::COND_E;
2397 case ISD::SETGT: return X86::COND_G;
2398 case ISD::SETGE: return X86::COND_GE;
2399 case ISD::SETLT: return X86::COND_L;
2400 case ISD::SETLE: return X86::COND_LE;
2401 case ISD::SETNE: return X86::COND_NE;
2402 case ISD::SETULT: return X86::COND_B;
2403 case ISD::SETUGT: return X86::COND_A;
2404 case ISD::SETULE: return X86::COND_BE;
2405 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002406 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002407 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002408
Chris Lattner4c78e022008-12-23 23:42:27 +00002409 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002410
Chris Lattner4c78e022008-12-23 23:42:27 +00002411 // If LHS is a foldable load, but RHS is not, flip the condition.
2412 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2413 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2414 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2415 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002416 }
2417
Chris Lattner4c78e022008-12-23 23:42:27 +00002418 switch (SetCCOpcode) {
2419 default: break;
2420 case ISD::SETOLT:
2421 case ISD::SETOLE:
2422 case ISD::SETUGT:
2423 case ISD::SETUGE:
2424 std::swap(LHS, RHS);
2425 break;
2426 }
2427
2428 // On a floating point condition, the flags are set as follows:
2429 // ZF PF CF op
2430 // 0 | 0 | 0 | X > Y
2431 // 0 | 0 | 1 | X < Y
2432 // 1 | 0 | 0 | X == Y
2433 // 1 | 1 | 1 | unordered
2434 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002435 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002436 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002437 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002438 case ISD::SETOLT: // flipped
2439 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002440 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002441 case ISD::SETOLE: // flipped
2442 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002443 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002444 case ISD::SETUGT: // flipped
2445 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002446 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002447 case ISD::SETUGE: // flipped
2448 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002449 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002450 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002451 case ISD::SETNE: return X86::COND_NE;
2452 case ISD::SETUO: return X86::COND_P;
2453 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002454 case ISD::SETOEQ:
2455 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002456 }
Evan Chengd9558e02006-01-06 00:43:03 +00002457}
2458
Evan Cheng4a460802006-01-11 00:33:36 +00002459/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2460/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002461/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002462static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002463 switch (X86CC) {
2464 default:
2465 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002466 case X86::COND_B:
2467 case X86::COND_BE:
2468 case X86::COND_E:
2469 case X86::COND_P:
2470 case X86::COND_A:
2471 case X86::COND_AE:
2472 case X86::COND_NE:
2473 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002474 return true;
2475 }
2476}
2477
Evan Chengeb2f9692009-10-27 19:56:55 +00002478/// isFPImmLegal - Returns true if the target can instruction select the
2479/// specified FP immediate natively. If false, the legalizer will
2480/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002481bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002482 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2483 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2484 return true;
2485 }
2486 return false;
2487}
2488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2490/// the specified range (L, H].
2491static bool isUndefOrInRange(int Val, int Low, int Hi) {
2492 return (Val < 0) || (Val >= Low && Val < Hi);
2493}
2494
2495/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2496/// specified value.
2497static bool isUndefOrEqual(int Val, int CmpVal) {
2498 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002499 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002500 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002501}
2502
Nate Begeman9008ca62009-04-27 18:41:29 +00002503/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2504/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2505/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002506static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002508 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002510 return (Mask[0] < 2 && Mask[1] < 2);
2511 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002512}
2513
Nate Begeman9008ca62009-04-27 18:41:29 +00002514bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002515 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 N->getMask(M);
2517 return ::isPSHUFDMask(M, N->getValueType(0));
2518}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002519
Nate Begeman9008ca62009-04-27 18:41:29 +00002520/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2521/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002522static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002524 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002525
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 // Lower quadword copied in order or undef.
2527 for (int i = 0; i != 4; ++i)
2528 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002529 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002530
Evan Cheng506d3df2006-03-29 23:07:14 +00002531 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002532 for (int i = 4; i != 8; ++i)
2533 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002534 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002535
Evan Cheng506d3df2006-03-29 23:07:14 +00002536 return true;
2537}
2538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002540 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002541 N->getMask(M);
2542 return ::isPSHUFHWMask(M, N->getValueType(0));
2543}
Evan Cheng506d3df2006-03-29 23:07:14 +00002544
Nate Begeman9008ca62009-04-27 18:41:29 +00002545/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2546/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002547static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002549 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002550
Rafael Espindola15684b22009-04-24 12:40:33 +00002551 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 for (int i = 4; i != 8; ++i)
2553 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002554 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002555
Rafael Espindola15684b22009-04-24 12:40:33 +00002556 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 for (int i = 0; i != 4; ++i)
2558 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002559 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002560
Rafael Espindola15684b22009-04-24 12:40:33 +00002561 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002562}
2563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002565 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 N->getMask(M);
2567 return ::isPSHUFLWMask(M, N->getValueType(0));
2568}
2569
Nate Begemana09008b2009-10-19 02:17:23 +00002570/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2571/// is suitable for input to PALIGNR.
2572static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2573 bool hasSSSE3) {
2574 int i, e = VT.getVectorNumElements();
2575
2576 // Do not handle v2i64 / v2f64 shuffles with palignr.
2577 if (e < 4 || !hasSSSE3)
2578 return false;
2579
2580 for (i = 0; i != e; ++i)
2581 if (Mask[i] >= 0)
2582 break;
2583
2584 // All undef, not a palignr.
2585 if (i == e)
2586 return false;
2587
2588 // Determine if it's ok to perform a palignr with only the LHS, since we
2589 // don't have access to the actual shuffle elements to see if RHS is undef.
2590 bool Unary = Mask[i] < (int)e;
2591 bool NeedsUnary = false;
2592
2593 int s = Mask[i] - i;
2594
2595 // Check the rest of the elements to see if they are consecutive.
2596 for (++i; i != e; ++i) {
2597 int m = Mask[i];
2598 if (m < 0)
2599 continue;
2600
2601 Unary = Unary && (m < (int)e);
2602 NeedsUnary = NeedsUnary || (m < s);
2603
2604 if (NeedsUnary && !Unary)
2605 return false;
2606 if (Unary && m != ((s+i) & (e-1)))
2607 return false;
2608 if (!Unary && m != (s+i))
2609 return false;
2610 }
2611 return true;
2612}
2613
2614bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2615 SmallVector<int, 8> M;
2616 N->getMask(M);
2617 return ::isPALIGNRMask(M, N->getValueType(0), true);
2618}
2619
Evan Cheng14aed5e2006-03-24 01:18:28 +00002620/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2621/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002622static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 int NumElems = VT.getVectorNumElements();
2624 if (NumElems != 2 && NumElems != 4)
2625 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002626
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 int Half = NumElems / 2;
2628 for (int i = 0; i < Half; ++i)
2629 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002630 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 for (int i = Half; i < NumElems; ++i)
2632 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Evan Cheng14aed5e2006-03-24 01:18:28 +00002635 return true;
2636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2639 SmallVector<int, 8> M;
2640 N->getMask(M);
2641 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002642}
2643
Evan Cheng213d2cf2007-05-17 18:45:50 +00002644/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002645/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2646/// half elements to come from vector 1 (which would equal the dest.) and
2647/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002648static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002650
2651 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 int Half = NumElems / 2;
2655 for (int i = 0; i < Half; ++i)
2656 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002657 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 for (int i = Half; i < NumElems; ++i)
2659 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002660 return false;
2661 return true;
2662}
2663
Nate Begeman9008ca62009-04-27 18:41:29 +00002664static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2665 SmallVector<int, 8> M;
2666 N->getMask(M);
2667 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002668}
2669
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002670/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2671/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002672bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2673 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002674 return false;
2675
Evan Cheng2064a2b2006-03-28 06:50:32 +00002676 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2678 isUndefOrEqual(N->getMaskElt(1), 7) &&
2679 isUndefOrEqual(N->getMaskElt(2), 2) &&
2680 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002681}
2682
Nate Begeman0b10b912009-11-07 23:17:15 +00002683/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2684/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2685/// <2, 3, 2, 3>
2686bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2687 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2688
2689 if (NumElems != 4)
2690 return false;
2691
2692 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2693 isUndefOrEqual(N->getMaskElt(1), 3) &&
2694 isUndefOrEqual(N->getMaskElt(2), 2) &&
2695 isUndefOrEqual(N->getMaskElt(3), 3);
2696}
2697
Evan Cheng5ced1d82006-04-06 23:23:56 +00002698/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2699/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2701 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002702
Evan Cheng5ced1d82006-04-06 23:23:56 +00002703 if (NumElems != 2 && NumElems != 4)
2704 return false;
2705
Evan Chengc5cdff22006-04-07 21:53:05 +00002706 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002708 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002709
Evan Chengc5cdff22006-04-07 21:53:05 +00002710 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002712 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002713
2714 return true;
2715}
2716
Nate Begeman0b10b912009-11-07 23:17:15 +00002717/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2718/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2719bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002721
Evan Cheng5ced1d82006-04-06 23:23:56 +00002722 if (NumElems != 2 && NumElems != 4)
2723 return false;
2724
Evan Chengc5cdff22006-04-07 21:53:05 +00002725 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002727 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002728
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 for (unsigned i = 0; i < NumElems/2; ++i)
2730 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002731 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002732
2733 return true;
2734}
2735
Evan Cheng0038e592006-03-28 00:39:58 +00002736/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2737/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002738static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002739 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002741 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2745 int BitI = Mask[i];
2746 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002747 if (!isUndefOrEqual(BitI, j))
2748 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002749 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002750 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002751 return false;
2752 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002753 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002754 return false;
2755 }
Evan Cheng0038e592006-03-28 00:39:58 +00002756 }
Evan Cheng0038e592006-03-28 00:39:58 +00002757 return true;
2758}
2759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2761 SmallVector<int, 8> M;
2762 N->getMask(M);
2763 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002764}
2765
Evan Cheng4fcb9222006-03-28 02:43:26 +00002766/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2767/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002768static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002769 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002771 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002772 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2775 int BitI = Mask[i];
2776 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002777 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002778 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002779 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002780 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002781 return false;
2782 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002783 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002784 return false;
2785 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002786 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002787 return true;
2788}
2789
Nate Begeman9008ca62009-04-27 18:41:29 +00002790bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2791 SmallVector<int, 8> M;
2792 N->getMask(M);
2793 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002794}
2795
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002796/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2797/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2798/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002799static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002801 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002802 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2805 int BitI = Mask[i];
2806 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002807 if (!isUndefOrEqual(BitI, j))
2808 return false;
2809 if (!isUndefOrEqual(BitI1, j))
2810 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002811 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002812 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002813}
2814
Nate Begeman9008ca62009-04-27 18:41:29 +00002815bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2816 SmallVector<int, 8> M;
2817 N->getMask(M);
2818 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2819}
2820
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002821/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2822/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2823/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002824static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002826 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2827 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002828
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2830 int BitI = Mask[i];
2831 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002832 if (!isUndefOrEqual(BitI, j))
2833 return false;
2834 if (!isUndefOrEqual(BitI1, j))
2835 return false;
2836 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002837 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002838}
2839
Nate Begeman9008ca62009-04-27 18:41:29 +00002840bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2841 SmallVector<int, 8> M;
2842 N->getMask(M);
2843 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2844}
2845
Evan Cheng017dcc62006-04-21 01:05:10 +00002846/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2847/// specifies a shuffle of elements that is suitable for input to MOVSS,
2848/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002849static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002850 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002851 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002852
2853 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002854
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002856 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002857
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 for (int i = 1; i < NumElts; ++i)
2859 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002860 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002861
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002862 return true;
2863}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2866 SmallVector<int, 8> M;
2867 N->getMask(M);
2868 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002869}
2870
Evan Cheng017dcc62006-04-21 01:05:10 +00002871/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2872/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002873/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002874static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 bool V2IsSplat = false, bool V2IsUndef = false) {
2876 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002877 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002878 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 for (int i = 1; i < NumOps; ++i)
2884 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2885 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2886 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002887 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002888
Evan Cheng39623da2006-04-20 08:58:49 +00002889 return true;
2890}
2891
Nate Begeman9008ca62009-04-27 18:41:29 +00002892static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002893 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 SmallVector<int, 8> M;
2895 N->getMask(M);
2896 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002897}
2898
Evan Chengd9539472006-04-14 21:59:03 +00002899/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2900/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002901bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2902 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002903 return false;
2904
2905 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002906 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 int Elt = N->getMaskElt(i);
2908 if (Elt >= 0 && Elt != 1)
2909 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002910 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002911
2912 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002913 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 int Elt = N->getMaskElt(i);
2915 if (Elt >= 0 && Elt != 3)
2916 return false;
2917 if (Elt == 3)
2918 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002919 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002920 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002922 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002923}
2924
2925/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2926/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002927bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2928 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002929 return false;
2930
2931 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 for (unsigned i = 0; i < 2; ++i)
2933 if (N->getMaskElt(i) > 0)
2934 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002935
2936 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002937 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 int Elt = N->getMaskElt(i);
2939 if (Elt >= 0 && Elt != 2)
2940 return false;
2941 if (Elt == 2)
2942 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002943 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002945 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002946}
2947
Evan Cheng0b457f02008-09-25 20:50:48 +00002948/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2949/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002950bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2951 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002952
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 for (int i = 0; i < e; ++i)
2954 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002955 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 for (int i = 0; i < e; ++i)
2957 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002958 return false;
2959 return true;
2960}
2961
Evan Cheng63d33002006-03-22 08:01:21 +00002962/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002963/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002964unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2966 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2967
Evan Chengb9df0ca2006-03-22 02:53:00 +00002968 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2969 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 for (int i = 0; i < NumOperands; ++i) {
2971 int Val = SVOp->getMaskElt(NumOperands-i-1);
2972 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002973 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002974 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002975 if (i != NumOperands - 1)
2976 Mask <<= Shift;
2977 }
Evan Cheng63d33002006-03-22 08:01:21 +00002978 return Mask;
2979}
2980
Evan Cheng506d3df2006-03-29 23:07:14 +00002981/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002982/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002983unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002985 unsigned Mask = 0;
2986 // 8 nodes, but we only care about the last 4.
2987 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int Val = SVOp->getMaskElt(i);
2989 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002990 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002991 if (i != 4)
2992 Mask <<= 2;
2993 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002994 return Mask;
2995}
2996
2997/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002998/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002999unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003001 unsigned Mask = 0;
3002 // 8 nodes, but we only care about the first 4.
3003 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 int Val = SVOp->getMaskElt(i);
3005 if (Val >= 0)
3006 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003007 if (i != 0)
3008 Mask <<= 2;
3009 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003010 return Mask;
3011}
3012
Nate Begemana09008b2009-10-19 02:17:23 +00003013/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3014/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3015unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3016 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3017 EVT VVT = N->getValueType(0);
3018 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3019 int Val = 0;
3020
3021 unsigned i, e;
3022 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3023 Val = SVOp->getMaskElt(i);
3024 if (Val >= 0)
3025 break;
3026 }
3027 return (Val - i) * EltSize;
3028}
3029
Evan Cheng37b73872009-07-30 08:33:02 +00003030/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3031/// constant +0.0.
3032bool X86::isZeroNode(SDValue Elt) {
3033 return ((isa<ConstantSDNode>(Elt) &&
3034 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3035 (isa<ConstantFPSDNode>(Elt) &&
3036 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3037}
3038
Nate Begeman9008ca62009-04-27 18:41:29 +00003039/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3040/// their permute mask.
3041static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3042 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003043 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003044 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003046
Nate Begeman5a5ca152009-04-29 05:20:52 +00003047 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int idx = SVOp->getMaskElt(i);
3049 if (idx < 0)
3050 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003051 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003053 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003055 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3057 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003058}
3059
Evan Cheng779ccea2007-12-07 21:30:01 +00003060/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3061/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003062static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003063 unsigned NumElems = VT.getVectorNumElements();
3064 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 int idx = Mask[i];
3066 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003067 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003068 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003070 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003072 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003073}
3074
Evan Cheng533a0aa2006-04-19 20:35:22 +00003075/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3076/// match movhlps. The lower half elements should come from upper half of
3077/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003078/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003079static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3080 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003081 return false;
3082 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003084 return false;
3085 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003087 return false;
3088 return true;
3089}
3090
Evan Cheng5ced1d82006-04-06 23:23:56 +00003091/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003092/// is promoted to a vector. It also returns the LoadSDNode by reference if
3093/// required.
3094static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003095 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3096 return false;
3097 N = N->getOperand(0).getNode();
3098 if (!ISD::isNON_EXTLoad(N))
3099 return false;
3100 if (LD)
3101 *LD = cast<LoadSDNode>(N);
3102 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003103}
3104
Evan Cheng533a0aa2006-04-19 20:35:22 +00003105/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3106/// match movlp{s|d}. The lower half elements should come from lower half of
3107/// V1 (and in order), and the upper half elements should come from the upper
3108/// half of V2 (and in order). And since V1 will become the source of the
3109/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003110static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3111 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003112 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003113 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003114 // Is V2 is a vector load, don't do this transformation. We will try to use
3115 // load folding shufps op.
3116 if (ISD::isNON_EXTLoad(V2))
3117 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003118
Nate Begeman5a5ca152009-04-29 05:20:52 +00003119 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003120
Evan Cheng533a0aa2006-04-19 20:35:22 +00003121 if (NumElems != 2 && NumElems != 4)
3122 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003123 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003125 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003126 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003128 return false;
3129 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003130}
3131
Evan Cheng39623da2006-04-20 08:58:49 +00003132/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3133/// all the same.
3134static bool isSplatVector(SDNode *N) {
3135 if (N->getOpcode() != ISD::BUILD_VECTOR)
3136 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003137
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003139 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3140 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003141 return false;
3142 return true;
3143}
3144
Evan Cheng213d2cf2007-05-17 18:45:50 +00003145/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003146/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003147/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003148static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003149 SDValue V1 = N->getOperand(0);
3150 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003151 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3152 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003154 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003156 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3157 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003158 if (Opc != ISD::BUILD_VECTOR ||
3159 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 return false;
3161 } else if (Idx >= 0) {
3162 unsigned Opc = V1.getOpcode();
3163 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3164 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003165 if (Opc != ISD::BUILD_VECTOR ||
3166 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003167 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003168 }
3169 }
3170 return true;
3171}
3172
3173/// getZeroVector - Returns a vector of specified type with all zero elements.
3174///
Owen Andersone50ed302009-08-10 22:56:29 +00003175static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003176 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003177 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003178
Chris Lattner8a594482007-11-25 00:24:49 +00003179 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3180 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003181 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003182 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3184 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003185 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3187 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003188 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3190 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003191 }
Dale Johannesenace16102009-02-03 19:33:06 +00003192 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003193}
3194
Chris Lattner8a594482007-11-25 00:24:49 +00003195/// getOnesVector - Returns a vector of specified type with all bits set.
3196///
Owen Andersone50ed302009-08-10 22:56:29 +00003197static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003198 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003199
Chris Lattner8a594482007-11-25 00:24:49 +00003200 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3201 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003203 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003204 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003205 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003206 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003208 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003209}
3210
3211
Evan Cheng39623da2006-04-20 08:58:49 +00003212/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3213/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003214static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003215 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003216 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Evan Cheng39623da2006-04-20 08:58:49 +00003218 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 SmallVector<int, 8> MaskVec;
3220 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003221
Nate Begeman5a5ca152009-04-29 05:20:52 +00003222 for (unsigned i = 0; i != NumElems; ++i) {
3223 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 MaskVec[i] = NumElems;
3225 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003226 }
Evan Cheng39623da2006-04-20 08:58:49 +00003227 }
Evan Cheng39623da2006-04-20 08:58:49 +00003228 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3230 SVOp->getOperand(1), &MaskVec[0]);
3231 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003232}
3233
Evan Cheng017dcc62006-04-21 01:05:10 +00003234/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3235/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003236static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 SDValue V2) {
3238 unsigned NumElems = VT.getVectorNumElements();
3239 SmallVector<int, 8> Mask;
3240 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003241 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003242 Mask.push_back(i);
3243 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003244}
3245
Nate Begeman9008ca62009-04-27 18:41:29 +00003246/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003247static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 SDValue V2) {
3249 unsigned NumElems = VT.getVectorNumElements();
3250 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003251 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 Mask.push_back(i);
3253 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003254 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003256}
3257
Nate Begeman9008ca62009-04-27 18:41:29 +00003258/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003259static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003260 SDValue V2) {
3261 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003262 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003264 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003265 Mask.push_back(i + Half);
3266 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003267 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003269}
3270
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003271/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003272static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 bool HasSSE2) {
3274 if (SV->getValueType(0).getVectorNumElements() <= 4)
3275 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003276
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003278 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 DebugLoc dl = SV->getDebugLoc();
3280 SDValue V1 = SV->getOperand(0);
3281 int NumElems = VT.getVectorNumElements();
3282 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003283
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 // unpack elements to the correct location
3285 while (NumElems > 4) {
3286 if (EltNo < NumElems/2) {
3287 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3288 } else {
3289 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3290 EltNo -= NumElems/2;
3291 }
3292 NumElems >>= 1;
3293 }
Eric Christopherfd179292009-08-27 18:07:15 +00003294
Nate Begeman9008ca62009-04-27 18:41:29 +00003295 // Perform the splat.
3296 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003297 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003298 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3299 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003300}
3301
Evan Chengba05f722006-04-21 23:03:30 +00003302/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003303/// vector of zero or undef vector. This produces a shuffle where the low
3304/// element of V2 is swizzled into the zero/undef vector, landing at element
3305/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003306static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003307 bool isZero, bool HasSSE2,
3308 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003309 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003310 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003311 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3312 unsigned NumElems = VT.getVectorNumElements();
3313 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003314 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 // If this is the insertion idx, put the low elt of V2 here.
3316 MaskVec.push_back(i == Idx ? NumElems : i);
3317 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003318}
3319
Evan Chengf26ffe92008-05-29 08:22:04 +00003320/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3321/// a shuffle that is zero.
3322static
Nate Begeman9008ca62009-04-27 18:41:29 +00003323unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3324 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003325 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003326 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003327 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 int Idx = SVOp->getMaskElt(Index);
3329 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003330 ++NumZeros;
3331 continue;
3332 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003334 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003335 ++NumZeros;
3336 else
3337 break;
3338 }
3339 return NumZeros;
3340}
3341
3342/// isVectorShift - Returns true if the shuffle can be implemented as a
3343/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003344/// FIXME: split into pslldqi, psrldqi, palignr variants.
3345static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003346 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003347 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003348
3349 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003350 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003351 if (!NumZeros) {
3352 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003354 if (!NumZeros)
3355 return false;
3356 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003357 bool SeenV1 = false;
3358 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 for (int i = NumZeros; i < NumElems; ++i) {
3360 int Val = isLeft ? (i - NumZeros) : i;
3361 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3362 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003363 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003365 SeenV1 = true;
3366 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003367 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003368 SeenV2 = true;
3369 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003371 return false;
3372 }
3373 if (SeenV1 && SeenV2)
3374 return false;
3375
Nate Begeman9008ca62009-04-27 18:41:29 +00003376 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003377 ShAmt = NumZeros;
3378 return true;
3379}
3380
3381
Evan Chengc78d3b42006-04-24 18:01:45 +00003382/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3383///
Dan Gohman475871a2008-07-27 21:46:04 +00003384static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003385 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003386 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003387 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003388 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003389
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003390 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003391 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003392 bool First = true;
3393 for (unsigned i = 0; i < 16; ++i) {
3394 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3395 if (ThisIsNonZero && First) {
3396 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003398 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003400 First = false;
3401 }
3402
3403 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003404 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003405 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3406 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003407 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003409 }
3410 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3412 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3413 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003414 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003415 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003416 } else
3417 ThisElt = LastElt;
3418
Gabor Greifba36cb52008-08-28 21:40:38 +00003419 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003421 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003422 }
3423 }
3424
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003426}
3427
Bill Wendlinga348c562007-03-22 18:42:45 +00003428/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003429///
Dan Gohman475871a2008-07-27 21:46:04 +00003430static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003431 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003432 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003433 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003434 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003435
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003436 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003437 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003438 bool First = true;
3439 for (unsigned i = 0; i < 8; ++i) {
3440 bool isNonZero = (NonZeros & (1 << i)) != 0;
3441 if (isNonZero) {
3442 if (First) {
3443 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003445 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003447 First = false;
3448 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003449 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003451 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 }
3453 }
3454
3455 return V;
3456}
3457
Evan Chengf26ffe92008-05-29 08:22:04 +00003458/// getVShift - Return a vector logical shift node.
3459///
Owen Andersone50ed302009-08-10 22:56:29 +00003460static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 unsigned NumBits, SelectionDAG &DAG,
3462 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003463 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003465 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003466 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3467 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3468 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003469 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003470}
3471
Dan Gohman475871a2008-07-27 21:46:04 +00003472SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003473X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3474 SelectionDAG &DAG) {
3475
3476 // Check if the scalar load can be widened into a vector load. And if
3477 // the address is "base + cst" see if the cst can be "absorbed" into
3478 // the shuffle mask.
3479 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3480 SDValue Ptr = LD->getBasePtr();
3481 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3482 return SDValue();
3483 EVT PVT = LD->getValueType(0);
3484 if (PVT != MVT::i32 && PVT != MVT::f32)
3485 return SDValue();
3486
3487 int FI = -1;
3488 int64_t Offset = 0;
3489 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3490 FI = FINode->getIndex();
3491 Offset = 0;
3492 } else if (Ptr.getOpcode() == ISD::ADD &&
3493 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3494 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3495 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3496 Offset = Ptr.getConstantOperandVal(1);
3497 Ptr = Ptr.getOperand(0);
3498 } else {
3499 return SDValue();
3500 }
3501
3502 SDValue Chain = LD->getChain();
3503 // Make sure the stack object alignment is at least 16.
3504 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3505 if (DAG.InferPtrAlignment(Ptr) < 16) {
3506 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003507 // Can't change the alignment. FIXME: It's possible to compute
3508 // the exact stack offset and reference FI + adjust offset instead.
3509 // If someone *really* cares about this. That's the way to implement it.
3510 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003511 } else {
3512 MFI->setObjectAlignment(FI, 16);
3513 }
3514 }
3515
3516 // (Offset % 16) must be multiple of 4. Then address is then
3517 // Ptr + (Offset & ~15).
3518 if (Offset < 0)
3519 return SDValue();
3520 if ((Offset % 16) & 3)
3521 return SDValue();
3522 int64_t StartOffset = Offset & ~15;
3523 if (StartOffset)
3524 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3525 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3526
3527 int EltNo = (Offset - StartOffset) >> 2;
3528 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3529 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3530 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3531 // Canonicalize it to a v4i32 shuffle.
3532 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3533 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3534 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3535 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3536 }
3537
3538 return SDValue();
3539}
3540
3541SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003542X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003543 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003544 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003545 if (ISD::isBuildVectorAllZeros(Op.getNode())
3546 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003547 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3548 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3549 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003551 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003552
Gabor Greifba36cb52008-08-28 21:40:38 +00003553 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003554 return getOnesVector(Op.getValueType(), DAG, dl);
3555 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003556 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557
Owen Andersone50ed302009-08-10 22:56:29 +00003558 EVT VT = Op.getValueType();
3559 EVT ExtVT = VT.getVectorElementType();
3560 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003561
3562 unsigned NumElems = Op.getNumOperands();
3563 unsigned NumZero = 0;
3564 unsigned NumNonZero = 0;
3565 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003566 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003567 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003568 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003570 if (Elt.getOpcode() == ISD::UNDEF)
3571 continue;
3572 Values.insert(Elt);
3573 if (Elt.getOpcode() != ISD::Constant &&
3574 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003575 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003576 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003577 NumZero++;
3578 else {
3579 NonZeros |= (1 << i);
3580 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003581 }
3582 }
3583
Dan Gohman7f321562007-06-25 16:23:39 +00003584 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003585 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003586 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003587 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003588
Chris Lattner67f453a2008-03-09 05:42:06 +00003589 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003590 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003591 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003592 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003593
Chris Lattner62098042008-03-09 01:05:04 +00003594 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3595 // the value are obviously zero, truncate the value to i32 and do the
3596 // insertion that way. Only do this if the value is non-constant or if the
3597 // value is a constant being inserted into element 0. It is cheaper to do
3598 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003600 (!IsAllConstants || Idx == 0)) {
3601 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3602 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3604 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003605
Chris Lattner62098042008-03-09 01:05:04 +00003606 // Truncate the value (which may itself be a constant) to i32, and
3607 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003609 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003610 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3611 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003612
Chris Lattner62098042008-03-09 01:05:04 +00003613 // Now we have our 32-bit value zero extended in the low element of
3614 // a vector. If Idx != 0, swizzle it into place.
3615 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003616 SmallVector<int, 4> Mask;
3617 Mask.push_back(Idx);
3618 for (unsigned i = 1; i != VecElts; ++i)
3619 Mask.push_back(i);
3620 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003621 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003623 }
Dale Johannesenace16102009-02-03 19:33:06 +00003624 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003625 }
3626 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003627
Chris Lattner19f79692008-03-08 22:59:52 +00003628 // If we have a constant or non-constant insertion into the low element of
3629 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3630 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003631 // depending on what the source datatype is.
3632 if (Idx == 0) {
3633 if (NumZero == 0) {
3634 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3636 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003637 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3638 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3639 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3640 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3642 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3643 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003644 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3645 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3646 Subtarget->hasSSE2(), DAG);
3647 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3648 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003649 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003650
3651 // Is it a vector logical left shift?
3652 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003653 X86::isZeroNode(Op.getOperand(0)) &&
3654 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003655 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003656 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003657 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003658 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003659 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003660 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003662 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003663 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003664
Chris Lattner19f79692008-03-08 22:59:52 +00003665 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3666 // is a non-constant being inserted into an element other than the low one,
3667 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3668 // movd/movss) to move this into the low element, then shuffle it into
3669 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003670 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003671 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Evan Cheng0db9fe62006-04-25 20:13:52 +00003673 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003674 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3675 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003677 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 MaskVec.push_back(i == Idx ? 0 : 1);
3679 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003680 }
3681 }
3682
Chris Lattner67f453a2008-03-09 05:42:06 +00003683 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003684 if (Values.size() == 1) {
3685 if (EVTBits == 32) {
3686 // Instead of a shuffle like this:
3687 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3688 // Check if it's possible to issue this instead.
3689 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3690 unsigned Idx = CountTrailingZeros_32(NonZeros);
3691 SDValue Item = Op.getOperand(Idx);
3692 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3693 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3694 }
Dan Gohman475871a2008-07-27 21:46:04 +00003695 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003697
Dan Gohmana3941172007-07-24 22:55:08 +00003698 // A vector full of immediates; various special cases are already
3699 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003700 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003701 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003702
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003703 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003704 if (EVTBits == 64) {
3705 if (NumNonZero == 1) {
3706 // One half is zero or undef.
3707 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003708 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003709 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003710 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3711 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003712 }
Dan Gohman475871a2008-07-27 21:46:04 +00003713 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003714 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715
3716 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003717 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003718 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003719 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003720 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003721 }
3722
Bill Wendling826f36f2007-03-28 00:57:11 +00003723 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003724 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003725 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003726 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003727 }
3728
3729 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003731 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732 if (NumElems == 4 && NumZero > 0) {
3733 for (unsigned i = 0; i < 4; ++i) {
3734 bool isZero = !(NonZeros & (1 << i));
3735 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003736 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003737 else
Dale Johannesenace16102009-02-03 19:33:06 +00003738 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003739 }
3740
3741 for (unsigned i = 0; i < 2; ++i) {
3742 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3743 default: break;
3744 case 0:
3745 V[i] = V[i*2]; // Must be a zero vector.
3746 break;
3747 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 break;
3750 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752 break;
3753 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003755 break;
3756 }
3757 }
3758
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760 bool Reverse = (NonZeros & 0x3) == 2;
3761 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003763 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3764 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3766 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003767 }
3768
3769 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3771 // values to be inserted is equal to the number of elements, in which case
3772 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003773 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003775 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003776 getSubtarget()->hasSSE41()) {
3777 V[0] = DAG.getUNDEF(VT);
3778 for (unsigned i = 0; i < NumElems; ++i)
3779 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3780 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3781 Op.getOperand(i), DAG.getIntPtrConstant(i));
3782 return V[0];
3783 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 // Expand into a number of unpckl*.
3785 // e.g. for v4f32
3786 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3787 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3788 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003789 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003790 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003791 NumElems >>= 1;
3792 while (NumElems != 0) {
3793 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003794 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003795 NumElems >>= 1;
3796 }
3797 return V[0];
3798 }
3799
Dan Gohman475871a2008-07-27 21:46:04 +00003800 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801}
3802
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003803SDValue
3804X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3805 // We support concatenate two MMX registers and place them in a MMX
3806 // register. This is better than doing a stack convert.
3807 DebugLoc dl = Op.getDebugLoc();
3808 EVT ResVT = Op.getValueType();
3809 assert(Op.getNumOperands() == 2);
3810 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3811 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3812 int Mask[2];
3813 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3814 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3815 InVec = Op.getOperand(1);
3816 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3817 unsigned NumElts = ResVT.getVectorNumElements();
3818 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3819 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3820 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3821 } else {
3822 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3823 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3824 Mask[0] = 0; Mask[1] = 2;
3825 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3826 }
3827 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3828}
3829
Nate Begemanb9a47b82009-02-23 08:49:38 +00003830// v8i16 shuffles - Prefer shuffles in the following order:
3831// 1. [all] pshuflw, pshufhw, optional move
3832// 2. [ssse3] 1 x pshufb
3833// 3. [ssse3] 2 x pshufb + 1 x por
3834// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003835static
Nate Begeman9008ca62009-04-27 18:41:29 +00003836SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3837 SelectionDAG &DAG, X86TargetLowering &TLI) {
3838 SDValue V1 = SVOp->getOperand(0);
3839 SDValue V2 = SVOp->getOperand(1);
3840 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003841 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003842
Nate Begemanb9a47b82009-02-23 08:49:38 +00003843 // Determine if more than 1 of the words in each of the low and high quadwords
3844 // of the result come from the same quadword of one of the two inputs. Undef
3845 // mask values count as coming from any quadword, for better codegen.
3846 SmallVector<unsigned, 4> LoQuad(4);
3847 SmallVector<unsigned, 4> HiQuad(4);
3848 BitVector InputQuads(4);
3849 for (unsigned i = 0; i < 8; ++i) {
3850 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003851 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 MaskVals.push_back(EltIdx);
3853 if (EltIdx < 0) {
3854 ++Quad[0];
3855 ++Quad[1];
3856 ++Quad[2];
3857 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003858 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003859 }
3860 ++Quad[EltIdx / 4];
3861 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003862 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003863
Nate Begemanb9a47b82009-02-23 08:49:38 +00003864 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003865 unsigned MaxQuad = 1;
3866 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003867 if (LoQuad[i] > MaxQuad) {
3868 BestLoQuad = i;
3869 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003870 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003871 }
3872
Nate Begemanb9a47b82009-02-23 08:49:38 +00003873 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003874 MaxQuad = 1;
3875 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 if (HiQuad[i] > MaxQuad) {
3877 BestHiQuad = i;
3878 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003879 }
3880 }
3881
Nate Begemanb9a47b82009-02-23 08:49:38 +00003882 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003883 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003884 // single pshufb instruction is necessary. If There are more than 2 input
3885 // quads, disable the next transformation since it does not help SSSE3.
3886 bool V1Used = InputQuads[0] || InputQuads[1];
3887 bool V2Used = InputQuads[2] || InputQuads[3];
3888 if (TLI.getSubtarget()->hasSSSE3()) {
3889 if (InputQuads.count() == 2 && V1Used && V2Used) {
3890 BestLoQuad = InputQuads.find_first();
3891 BestHiQuad = InputQuads.find_next(BestLoQuad);
3892 }
3893 if (InputQuads.count() > 2) {
3894 BestLoQuad = -1;
3895 BestHiQuad = -1;
3896 }
3897 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003898
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3900 // the shuffle mask. If a quad is scored as -1, that means that it contains
3901 // words from all 4 input quadwords.
3902 SDValue NewV;
3903 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 SmallVector<int, 8> MaskV;
3905 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3906 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003907 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3909 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3910 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003911
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3913 // source words for the shuffle, to aid later transformations.
3914 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003915 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003916 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003918 if (idx != (int)i)
3919 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003921 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 AllWordsInNewV = false;
3923 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003924 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003925
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3927 if (AllWordsInNewV) {
3928 for (int i = 0; i != 8; ++i) {
3929 int idx = MaskVals[i];
3930 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003931 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003932 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 if ((idx != i) && idx < 4)
3934 pshufhw = false;
3935 if ((idx != i) && idx > 3)
3936 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003937 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003938 V1 = NewV;
3939 V2Used = false;
3940 BestLoQuad = 0;
3941 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003942 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003943
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3945 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003946 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003947 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003949 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003950 }
Eric Christopherfd179292009-08-27 18:07:15 +00003951
Nate Begemanb9a47b82009-02-23 08:49:38 +00003952 // If we have SSSE3, and all words of the result are from 1 input vector,
3953 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3954 // is present, fall back to case 4.
3955 if (TLI.getSubtarget()->hasSSSE3()) {
3956 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003957
Nate Begemanb9a47b82009-02-23 08:49:38 +00003958 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003959 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003960 // mask, and elements that come from V1 in the V2 mask, so that the two
3961 // results can be OR'd together.
3962 bool TwoInputs = V1Used && V2Used;
3963 for (unsigned i = 0; i != 8; ++i) {
3964 int EltIdx = MaskVals[i] * 2;
3965 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3967 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 continue;
3969 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3971 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003974 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003975 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003977 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003979
Nate Begemanb9a47b82009-02-23 08:49:38 +00003980 // Calculate the shuffle mask for the second input, shuffle it, and
3981 // OR it with the first shuffled input.
3982 pshufbMask.clear();
3983 for (unsigned i = 0; i != 8; ++i) {
3984 int EltIdx = MaskVals[i] * 2;
3985 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3987 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003988 continue;
3989 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3991 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003992 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003994 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003995 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 MVT::v16i8, &pshufbMask[0], 16));
3997 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3998 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003999 }
4000
4001 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4002 // and update MaskVals with new element order.
4003 BitVector InOrder(8);
4004 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004006 for (int i = 0; i != 4; ++i) {
4007 int idx = MaskVals[i];
4008 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004010 InOrder.set(i);
4011 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004012 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 InOrder.set(i);
4014 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004015 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 }
4017 }
4018 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004021 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 }
Eric Christopherfd179292009-08-27 18:07:15 +00004023
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4025 // and update MaskVals with the new element order.
4026 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004029 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 for (unsigned i = 4; i != 8; ++i) {
4031 int idx = MaskVals[i];
4032 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 InOrder.set(i);
4035 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 InOrder.set(i);
4038 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004039 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004040 }
4041 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004043 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 }
Eric Christopherfd179292009-08-27 18:07:15 +00004045
Nate Begemanb9a47b82009-02-23 08:49:38 +00004046 // In case BestHi & BestLo were both -1, which means each quadword has a word
4047 // from each of the four input quadwords, calculate the InOrder bitvector now
4048 // before falling through to the insert/extract cleanup.
4049 if (BestLoQuad == -1 && BestHiQuad == -1) {
4050 NewV = V1;
4051 for (int i = 0; i != 8; ++i)
4052 if (MaskVals[i] < 0 || MaskVals[i] == i)
4053 InOrder.set(i);
4054 }
Eric Christopherfd179292009-08-27 18:07:15 +00004055
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 // The other elements are put in the right place using pextrw and pinsrw.
4057 for (unsigned i = 0; i != 8; ++i) {
4058 if (InOrder[i])
4059 continue;
4060 int EltIdx = MaskVals[i];
4061 if (EltIdx < 0)
4062 continue;
4063 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 DAG.getIntPtrConstant(i));
4070 }
4071 return NewV;
4072}
4073
4074// v16i8 shuffles - Prefer shuffles in the following order:
4075// 1. [ssse3] 1 x pshufb
4076// 2. [ssse3] 2 x pshufb + 1 x por
4077// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4078static
Nate Begeman9008ca62009-04-27 18:41:29 +00004079SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4080 SelectionDAG &DAG, X86TargetLowering &TLI) {
4081 SDValue V1 = SVOp->getOperand(0);
4082 SDValue V2 = SVOp->getOperand(1);
4083 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004084 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004088 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 // present, fall back to case 3.
4090 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4091 bool V1Only = true;
4092 bool V2Only = true;
4093 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 if (EltIdx < 0)
4096 continue;
4097 if (EltIdx < 16)
4098 V2Only = false;
4099 else
4100 V1Only = false;
4101 }
Eric Christopherfd179292009-08-27 18:07:15 +00004102
Nate Begemanb9a47b82009-02-23 08:49:38 +00004103 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4104 if (TLI.getSubtarget()->hasSSSE3()) {
4105 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004108 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 //
4110 // Otherwise, we have elements from both input vectors, and must zero out
4111 // elements that come from V2 in the first mask, and V1 in the second mask
4112 // so that we can OR them together.
4113 bool TwoInputs = !(V1Only || V2Only);
4114 for (unsigned i = 0; i != 16; ++i) {
4115 int EltIdx = MaskVals[i];
4116 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004118 continue;
4119 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004121 }
4122 // If all the elements are from V2, assign it to V1 and return after
4123 // building the first pshufb.
4124 if (V2Only)
4125 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004127 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 if (!TwoInputs)
4130 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // Calculate the shuffle mask for the second input, shuffle it, and
4133 // OR it with the first shuffled input.
4134 pshufbMask.clear();
4135 for (unsigned i = 0; i != 16; ++i) {
4136 int EltIdx = MaskVals[i];
4137 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004139 continue;
4140 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004144 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 MVT::v16i8, &pshufbMask[0], 16));
4146 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 }
Eric Christopherfd179292009-08-27 18:07:15 +00004148
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // No SSSE3 - Calculate in place words and then fix all out of place words
4150 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4151 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4153 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 SDValue NewV = V2Only ? V2 : V1;
4155 for (int i = 0; i != 8; ++i) {
4156 int Elt0 = MaskVals[i*2];
4157 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004158
Nate Begemanb9a47b82009-02-23 08:49:38 +00004159 // This word of the result is all undef, skip it.
4160 if (Elt0 < 0 && Elt1 < 0)
4161 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004162
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 // This word of the result is already in the correct place, skip it.
4164 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4165 continue;
4166 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4167 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4170 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4171 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004172
4173 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4174 // using a single extract together, load it and store it.
4175 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004177 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004179 DAG.getIntPtrConstant(i));
4180 continue;
4181 }
4182
Nate Begemanb9a47b82009-02-23 08:49:38 +00004183 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004184 // source byte is not also odd, shift the extracted word left 8 bits
4185 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004186 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 DAG.getIntPtrConstant(Elt1 / 2));
4189 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004192 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4194 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 }
4196 // If Elt0 is defined, extract it from the appropriate source. If the
4197 // source byte is not also even, shift the extracted word right 8 bits. If
4198 // Elt1 was also defined, OR the extracted values together before
4199 // inserting them in the result.
4200 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4203 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004206 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4208 DAG.getConstant(0x00FF, MVT::i16));
4209 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004210 : InsElt0;
4211 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 DAG.getIntPtrConstant(i));
4214 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004216}
4217
Evan Cheng7a831ce2007-12-15 03:00:47 +00004218/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4219/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4220/// done when every pair / quad of shuffle mask elements point to elements in
4221/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004222/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4223static
Nate Begeman9008ca62009-04-27 18:41:29 +00004224SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4225 SelectionDAG &DAG,
4226 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004227 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue V1 = SVOp->getOperand(0);
4229 SDValue V2 = SVOp->getOperand(1);
4230 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004231 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004233 EVT MaskEltVT = MaskVT.getVectorElementType();
4234 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004236 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 case MVT::v4f32: NewVT = MVT::v2f64; break;
4238 case MVT::v4i32: NewVT = MVT::v2i64; break;
4239 case MVT::v8i16: NewVT = MVT::v4i32; break;
4240 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004241 }
4242
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004243 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004244 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004246 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004248 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 int Scale = NumElems / NewWidth;
4250 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004251 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 int StartIdx = -1;
4253 for (int j = 0; j < Scale; ++j) {
4254 int EltIdx = SVOp->getMaskElt(i+j);
4255 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004256 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004258 StartIdx = EltIdx - (EltIdx % Scale);
4259 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004260 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004261 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004262 if (StartIdx == -1)
4263 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004264 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004265 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004266 }
4267
Dale Johannesenace16102009-02-03 19:33:06 +00004268 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4269 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004270 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004271}
4272
Evan Chengd880b972008-05-09 21:53:03 +00004273/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004274///
Owen Andersone50ed302009-08-10 22:56:29 +00004275static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 SDValue SrcOp, SelectionDAG &DAG,
4277 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004279 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004280 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004281 LD = dyn_cast<LoadSDNode>(SrcOp);
4282 if (!LD) {
4283 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4284 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004285 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4286 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004287 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4288 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004289 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004290 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004292 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4293 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4294 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4295 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004296 SrcOp.getOperand(0)
4297 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004298 }
4299 }
4300 }
4301
Dale Johannesenace16102009-02-03 19:33:06 +00004302 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4303 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004304 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004305 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004306}
4307
Evan Chengace3c172008-07-22 21:13:36 +00004308/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4309/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004310static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004311LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4312 SDValue V1 = SVOp->getOperand(0);
4313 SDValue V2 = SVOp->getOperand(1);
4314 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004315 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004316
Evan Chengace3c172008-07-22 21:13:36 +00004317 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004318 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SmallVector<int, 8> Mask1(4U, -1);
4320 SmallVector<int, 8> PermMask;
4321 SVOp->getMask(PermMask);
4322
Evan Chengace3c172008-07-22 21:13:36 +00004323 unsigned NumHi = 0;
4324 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004325 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 int Idx = PermMask[i];
4327 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004328 Locs[i] = std::make_pair(-1, -1);
4329 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4331 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004332 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004334 NumLo++;
4335 } else {
4336 Locs[i] = std::make_pair(1, NumHi);
4337 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004339 NumHi++;
4340 }
4341 }
4342 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004343
Evan Chengace3c172008-07-22 21:13:36 +00004344 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004345 // If no more than two elements come from either vector. This can be
4346 // implemented with two shuffles. First shuffle gather the elements.
4347 // The second shuffle, which takes the first shuffle as both of its
4348 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004350
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004352
Evan Chengace3c172008-07-22 21:13:36 +00004353 for (unsigned i = 0; i != 4; ++i) {
4354 if (Locs[i].first == -1)
4355 continue;
4356 else {
4357 unsigned Idx = (i < 2) ? 0 : 4;
4358 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004360 }
4361 }
4362
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004364 } else if (NumLo == 3 || NumHi == 3) {
4365 // Otherwise, we must have three elements from one vector, call it X, and
4366 // one element from the other, call it Y. First, use a shufps to build an
4367 // intermediate vector with the one element from Y and the element from X
4368 // that will be in the same half in the final destination (the indexes don't
4369 // matter). Then, use a shufps to build the final vector, taking the half
4370 // containing the element from Y from the intermediate, and the other half
4371 // from X.
4372 if (NumHi == 3) {
4373 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004375 std::swap(V1, V2);
4376 }
4377
4378 // Find the element from V2.
4379 unsigned HiIndex;
4380 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004381 int Val = PermMask[HiIndex];
4382 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004383 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004384 if (Val >= 4)
4385 break;
4386 }
4387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 Mask1[0] = PermMask[HiIndex];
4389 Mask1[1] = -1;
4390 Mask1[2] = PermMask[HiIndex^1];
4391 Mask1[3] = -1;
4392 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004393
4394 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 Mask1[0] = PermMask[0];
4396 Mask1[1] = PermMask[1];
4397 Mask1[2] = HiIndex & 1 ? 6 : 4;
4398 Mask1[3] = HiIndex & 1 ? 4 : 6;
4399 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004400 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004401 Mask1[0] = HiIndex & 1 ? 2 : 0;
4402 Mask1[1] = HiIndex & 1 ? 0 : 2;
4403 Mask1[2] = PermMask[2];
4404 Mask1[3] = PermMask[3];
4405 if (Mask1[2] >= 0)
4406 Mask1[2] += 4;
4407 if (Mask1[3] >= 0)
4408 Mask1[3] += 4;
4409 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004410 }
Evan Chengace3c172008-07-22 21:13:36 +00004411 }
4412
4413 // Break it into (shuffle shuffle_hi, shuffle_lo).
4414 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004415 SmallVector<int,8> LoMask(4U, -1);
4416 SmallVector<int,8> HiMask(4U, -1);
4417
4418 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004419 unsigned MaskIdx = 0;
4420 unsigned LoIdx = 0;
4421 unsigned HiIdx = 2;
4422 for (unsigned i = 0; i != 4; ++i) {
4423 if (i == 2) {
4424 MaskPtr = &HiMask;
4425 MaskIdx = 1;
4426 LoIdx = 0;
4427 HiIdx = 2;
4428 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004429 int Idx = PermMask[i];
4430 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004431 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004433 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004434 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004435 LoIdx++;
4436 } else {
4437 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004438 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004439 HiIdx++;
4440 }
4441 }
4442
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4444 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4445 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004446 for (unsigned i = 0; i != 4; ++i) {
4447 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004449 } else {
4450 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004452 }
4453 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004454 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004455}
4456
Dan Gohman475871a2008-07-27 21:46:04 +00004457SDValue
4458X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004459 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004460 SDValue V1 = Op.getOperand(0);
4461 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004462 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004463 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004464 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004465 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004466 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4467 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004468 bool V1IsSplat = false;
4469 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004470
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004472 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004473
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 // Promote splats to v4f32.
4475 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004476 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 return Op;
4478 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004479 }
4480
Evan Cheng7a831ce2007-12-15 03:00:47 +00004481 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4482 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004483 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004485 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004486 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004487 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004488 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004489 // FIXME: Figure out a cleaner way to do this.
4490 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004491 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004493 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4495 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4496 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004497 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004498 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4500 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004501 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004502 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004503 }
4504 }
Eric Christopherfd179292009-08-27 18:07:15 +00004505
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 if (X86::isPSHUFDMask(SVOp))
4507 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004508
Evan Chengf26ffe92008-05-29 08:22:04 +00004509 // Check if this can be converted into a logical shift.
4510 bool isLeft = false;
4511 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004514 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004515 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004516 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004517 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004518 EVT EltVT = VT.getVectorElementType();
4519 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004520 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004521 }
Eric Christopherfd179292009-08-27 18:07:15 +00004522
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004524 if (V1IsUndef)
4525 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004526 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004527 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004528 if (!isMMX)
4529 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004530 }
Eric Christopherfd179292009-08-27 18:07:15 +00004531
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 // FIXME: fold these into legal mask.
4533 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4534 X86::isMOVSLDUPMask(SVOp) ||
4535 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004536 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004538 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004539
Nate Begeman9008ca62009-04-27 18:41:29 +00004540 if (ShouldXformToMOVHLPS(SVOp) ||
4541 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4542 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004543
Evan Chengf26ffe92008-05-29 08:22:04 +00004544 if (isShift) {
4545 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004546 EVT EltVT = VT.getVectorElementType();
4547 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004548 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004549 }
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Evan Cheng9eca5e82006-10-25 21:49:50 +00004551 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004552 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4553 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004554 V1IsSplat = isSplatVector(V1.getNode());
4555 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004556
Chris Lattner8a594482007-11-25 00:24:49 +00004557 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004558 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 Op = CommuteVectorShuffle(SVOp, DAG);
4560 SVOp = cast<ShuffleVectorSDNode>(Op);
4561 V1 = SVOp->getOperand(0);
4562 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004563 std::swap(V1IsSplat, V2IsSplat);
4564 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004565 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004566 }
4567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4569 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004570 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 return V1;
4572 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4573 // the instruction selector will not match, so get a canonical MOVL with
4574 // swapped operands to undo the commute.
4575 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004576 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004577
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4579 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4580 X86::isUNPCKLMask(SVOp) ||
4581 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004582 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004583
Evan Cheng9bbbb982006-10-25 20:48:19 +00004584 if (V2IsSplat) {
4585 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004586 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004587 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004588 SDValue NewMask = NormalizeMask(SVOp, DAG);
4589 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4590 if (NSVOp != SVOp) {
4591 if (X86::isUNPCKLMask(NSVOp, true)) {
4592 return NewMask;
4593 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4594 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595 }
4596 }
4597 }
4598
Evan Cheng9eca5e82006-10-25 21:49:50 +00004599 if (Commuted) {
4600 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 // FIXME: this seems wrong.
4602 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4603 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4604 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4605 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4606 X86::isUNPCKLMask(NewSVOp) ||
4607 X86::isUNPCKHMask(NewSVOp))
4608 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004609 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610
Nate Begemanb9a47b82009-02-23 08:49:38 +00004611 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004612
4613 // Normalize the node to match x86 shuffle ops if needed
4614 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4615 return CommuteVectorShuffle(SVOp, DAG);
4616
4617 // Check for legal shuffle and return?
4618 SmallVector<int, 16> PermMask;
4619 SVOp->getMask(PermMask);
4620 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004621 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004622
Evan Cheng14b32e12007-12-11 01:46:18 +00004623 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004624 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004625 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004626 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004627 return NewOp;
4628 }
4629
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004631 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004632 if (NewOp.getNode())
4633 return NewOp;
4634 }
Eric Christopherfd179292009-08-27 18:07:15 +00004635
Evan Chengace3c172008-07-22 21:13:36 +00004636 // Handle all 4 wide cases with a number of shuffles except for MMX.
4637 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004639
Dan Gohman475871a2008-07-27 21:46:04 +00004640 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004641}
4642
Dan Gohman475871a2008-07-27 21:46:04 +00004643SDValue
4644X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004645 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004646 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004647 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004648 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004650 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004652 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004653 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004654 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004655 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4656 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4657 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4659 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004660 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004662 Op.getOperand(0)),
4663 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004665 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004667 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004668 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004670 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4671 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004672 // result has a single use which is a store or a bitcast to i32. And in
4673 // the case of a store, it's not worth it if the index is a constant 0,
4674 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004675 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004676 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004677 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004678 if ((User->getOpcode() != ISD::STORE ||
4679 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4680 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004681 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004683 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004684 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4685 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004686 Op.getOperand(0)),
4687 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4689 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004690 // ExtractPS works with constant index.
4691 if (isa<ConstantSDNode>(Op.getOperand(1)))
4692 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004693 }
Dan Gohman475871a2008-07-27 21:46:04 +00004694 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004695}
4696
4697
Dan Gohman475871a2008-07-27 21:46:04 +00004698SDValue
4699X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004700 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004701 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004702
Evan Cheng62a3f152008-03-24 21:52:23 +00004703 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004704 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004705 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004706 return Res;
4707 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004708
Owen Andersone50ed302009-08-10 22:56:29 +00004709 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004710 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004711 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004712 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004713 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004714 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004715 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4717 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004718 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004720 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004722 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004723 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004724 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004725 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004727 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004728 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004729 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004730 if (Idx == 0)
4731 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004732
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004735 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004736 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004738 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004739 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004740 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004741 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4742 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4743 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004744 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 if (Idx == 0)
4746 return Op;
4747
4748 // UNPCKHPD the element to the lowest double word, then movsd.
4749 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4750 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004752 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004753 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004754 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004755 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004756 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004757 }
4758
Dan Gohman475871a2008-07-27 21:46:04 +00004759 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004760}
4761
Dan Gohman475871a2008-07-27 21:46:04 +00004762SDValue
4763X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004764 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004765 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004766 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004767
Dan Gohman475871a2008-07-27 21:46:04 +00004768 SDValue N0 = Op.getOperand(0);
4769 SDValue N1 = Op.getOperand(1);
4770 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004771
Dan Gohman8a55ce42009-09-23 21:02:20 +00004772 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004773 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004774 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4775 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004776 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4777 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 if (N1.getValueType() != MVT::i32)
4779 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4780 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004781 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004782 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004783 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004784 // Bits [7:6] of the constant are the source select. This will always be
4785 // zero here. The DAG Combiner may combine an extract_elt index into these
4786 // bits. For example (insert (extract, 3), 2) could be matched by putting
4787 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004788 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004789 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004790 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004791 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004792 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004793 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004794 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004795 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004796 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004797 // PINSR* works with constant index.
4798 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004799 }
Dan Gohman475871a2008-07-27 21:46:04 +00004800 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004801}
4802
Dan Gohman475871a2008-07-27 21:46:04 +00004803SDValue
4804X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004805 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004806 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004807
4808 if (Subtarget->hasSSE41())
4809 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4810
Dan Gohman8a55ce42009-09-23 21:02:20 +00004811 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004812 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004813
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004815 SDValue N0 = Op.getOperand(0);
4816 SDValue N1 = Op.getOperand(1);
4817 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004818
Dan Gohman8a55ce42009-09-23 21:02:20 +00004819 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004820 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4821 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 if (N1.getValueType() != MVT::i32)
4823 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4824 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004825 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004826 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 }
Dan Gohman475871a2008-07-27 21:46:04 +00004828 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829}
4830
Dan Gohman475871a2008-07-27 21:46:04 +00004831SDValue
4832X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004833 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004834 if (Op.getValueType() == MVT::v2f32)
4835 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4836 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4837 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004838 Op.getOperand(0))));
4839
Owen Anderson825b72b2009-08-11 20:47:22 +00004840 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4841 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004842
Owen Anderson825b72b2009-08-11 20:47:22 +00004843 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4844 EVT VT = MVT::v2i32;
4845 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004846 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 case MVT::v16i8:
4848 case MVT::v8i16:
4849 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004850 break;
4851 }
Dale Johannesenace16102009-02-03 19:33:06 +00004852 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4853 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004854}
4855
Bill Wendling056292f2008-09-16 21:48:12 +00004856// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4857// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4858// one of the above mentioned nodes. It has to be wrapped because otherwise
4859// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4860// be used to form addressing mode. These wrapped nodes will be selected
4861// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004862SDValue
4863X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004865
Chris Lattner41621a22009-06-26 19:22:52 +00004866 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4867 // global base reg.
4868 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004869 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004870 CodeModel::Model M = getTargetMachine().getCodeModel();
4871
Chris Lattner4f066492009-07-11 20:29:19 +00004872 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004873 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004874 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004875 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004876 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004877 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004878 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004879
Evan Cheng1606e8e2009-03-13 07:51:59 +00004880 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004881 CP->getAlignment(),
4882 CP->getOffset(), OpFlag);
4883 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004884 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004885 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004886 if (OpFlag) {
4887 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004888 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004889 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004890 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 }
4892
4893 return Result;
4894}
4895
Chris Lattner18c59872009-06-27 04:16:01 +00004896SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4897 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004898
Chris Lattner18c59872009-06-27 04:16:01 +00004899 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4900 // global base reg.
4901 unsigned char OpFlag = 0;
4902 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004903 CodeModel::Model M = getTargetMachine().getCodeModel();
4904
Chris Lattner4f066492009-07-11 20:29:19 +00004905 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004906 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004907 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004908 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004909 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004910 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004911 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004912
Chris Lattner18c59872009-06-27 04:16:01 +00004913 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4914 OpFlag);
4915 DebugLoc DL = JT->getDebugLoc();
4916 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004917
Chris Lattner18c59872009-06-27 04:16:01 +00004918 // With PIC, the address is actually $g + Offset.
4919 if (OpFlag) {
4920 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4921 DAG.getNode(X86ISD::GlobalBaseReg,
4922 DebugLoc::getUnknownLoc(), getPointerTy()),
4923 Result);
4924 }
Eric Christopherfd179292009-08-27 18:07:15 +00004925
Chris Lattner18c59872009-06-27 04:16:01 +00004926 return Result;
4927}
4928
4929SDValue
4930X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4931 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004932
Chris Lattner18c59872009-06-27 04:16:01 +00004933 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4934 // global base reg.
4935 unsigned char OpFlag = 0;
4936 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004937 CodeModel::Model M = getTargetMachine().getCodeModel();
4938
Chris Lattner4f066492009-07-11 20:29:19 +00004939 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004940 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004941 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004942 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004943 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004944 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004945 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004946
Chris Lattner18c59872009-06-27 04:16:01 +00004947 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004948
Chris Lattner18c59872009-06-27 04:16:01 +00004949 DebugLoc DL = Op.getDebugLoc();
4950 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004951
4952
Chris Lattner18c59872009-06-27 04:16:01 +00004953 // With PIC, the address is actually $g + Offset.
4954 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004955 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004956 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4957 DAG.getNode(X86ISD::GlobalBaseReg,
4958 DebugLoc::getUnknownLoc(),
4959 getPointerTy()),
4960 Result);
4961 }
Eric Christopherfd179292009-08-27 18:07:15 +00004962
Chris Lattner18c59872009-06-27 04:16:01 +00004963 return Result;
4964}
4965
Dan Gohman475871a2008-07-27 21:46:04 +00004966SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004967X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004968 // Create the TargetBlockAddressAddress node.
4969 unsigned char OpFlags =
4970 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004971 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004972 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4973 DebugLoc dl = Op.getDebugLoc();
4974 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4975 /*isTarget=*/true, OpFlags);
4976
Dan Gohmanf705adb2009-10-30 01:28:02 +00004977 if (Subtarget->isPICStyleRIPRel() &&
4978 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004979 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4980 else
4981 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004982
Dan Gohman29cbade2009-11-20 23:18:13 +00004983 // With PIC, the address is actually $g + Offset.
4984 if (isGlobalRelativeToPICBase(OpFlags)) {
4985 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4986 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4987 Result);
4988 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004989
4990 return Result;
4991}
4992
4993SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004994X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004995 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004996 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004997 // Create the TargetGlobalAddress node, folding in the constant
4998 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004999 unsigned char OpFlags =
5000 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005001 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005002 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005003 if (OpFlags == X86II::MO_NO_FLAG &&
5004 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005005 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005006 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005007 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005008 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005009 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005010 }
Eric Christopherfd179292009-08-27 18:07:15 +00005011
Chris Lattner4f066492009-07-11 20:29:19 +00005012 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005013 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005014 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5015 else
5016 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005017
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005018 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005019 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005020 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5021 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005022 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005024
Chris Lattner36c25012009-07-10 07:34:39 +00005025 // For globals that require a load from a stub to get the address, emit the
5026 // load.
5027 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005028 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005029 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030
Dan Gohman6520e202008-10-18 02:06:02 +00005031 // If there was a non-zero offset that we didn't fold, create an explicit
5032 // addition for it.
5033 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005034 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005035 DAG.getConstant(Offset, getPointerTy()));
5036
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037 return Result;
5038}
5039
Evan Chengda43bcf2008-09-24 00:05:32 +00005040SDValue
5041X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5042 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005043 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005044 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005045}
5046
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005047static SDValue
5048GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005049 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005050 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005051 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005053 DebugLoc dl = GA->getDebugLoc();
5054 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5055 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005056 GA->getOffset(),
5057 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005058 if (InFlag) {
5059 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005060 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005061 } else {
5062 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005063 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005064 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005065
5066 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5067 MFI->setHasCalls(true);
5068
Rafael Espindola15f1b662009-04-24 12:59:40 +00005069 SDValue Flag = Chain.getValue(1);
5070 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005071}
5072
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005073// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005074static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005075LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005076 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005078 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5079 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005080 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005081 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005082 PtrVT), InFlag);
5083 InFlag = Chain.getValue(1);
5084
Chris Lattnerb903bed2009-06-26 21:20:29 +00005085 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005086}
5087
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005088// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005089static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005090LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005091 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005092 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5093 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005094}
5095
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005096// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5097// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005098static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005099 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005100 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005101 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005102 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005103 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5104 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005105 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005107
5108 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5109 NULL, 0);
5110
Chris Lattnerb903bed2009-06-26 21:20:29 +00005111 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005112 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5113 // initialexec.
5114 unsigned WrapperKind = X86ISD::Wrapper;
5115 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005116 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005117 } else if (is64Bit) {
5118 assert(model == TLSModel::InitialExec);
5119 OperandFlags = X86II::MO_GOTTPOFF;
5120 WrapperKind = X86ISD::WrapperRIP;
5121 } else {
5122 assert(model == TLSModel::InitialExec);
5123 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005124 }
Eric Christopherfd179292009-08-27 18:07:15 +00005125
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005126 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5127 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005128 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005129 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005130 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005131
Rafael Espindola9a580232009-02-27 13:37:18 +00005132 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005133 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005134 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005135
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005136 // The address of the thread local variable is the add of the thread
5137 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005138 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005139}
5140
Dan Gohman475871a2008-07-27 21:46:04 +00005141SDValue
5142X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005143 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005144 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005145 assert(Subtarget->isTargetELF() &&
5146 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005147 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005148 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005149
Chris Lattnerb903bed2009-06-26 21:20:29 +00005150 // If GV is an alias then use the aliasee for determining
5151 // thread-localness.
5152 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5153 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005154
Chris Lattnerb903bed2009-06-26 21:20:29 +00005155 TLSModel::Model model = getTLSModel(GV,
5156 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005157
Chris Lattnerb903bed2009-06-26 21:20:29 +00005158 switch (model) {
5159 case TLSModel::GeneralDynamic:
5160 case TLSModel::LocalDynamic: // not implemented
5161 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005162 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005163 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005164
Chris Lattnerb903bed2009-06-26 21:20:29 +00005165 case TLSModel::InitialExec:
5166 case TLSModel::LocalExec:
5167 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5168 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005169 }
Eric Christopherfd179292009-08-27 18:07:15 +00005170
Torok Edwinc23197a2009-07-14 16:55:14 +00005171 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005172 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005173}
5174
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005176/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005177/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005178SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005179 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005180 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005181 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005182 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005183 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005184 SDValue ShOpLo = Op.getOperand(0);
5185 SDValue ShOpHi = Op.getOperand(1);
5186 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005187 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005189 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005190
Dan Gohman475871a2008-07-27 21:46:04 +00005191 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005192 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005193 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5194 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005195 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005196 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5197 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005198 }
Evan Chenge3413162006-01-09 18:33:28 +00005199
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5201 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005202 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005204
Dan Gohman475871a2008-07-27 21:46:04 +00005205 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005207 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5208 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005209
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005210 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005211 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5212 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005213 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005214 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5215 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005216 }
5217
Dan Gohman475871a2008-07-27 21:46:04 +00005218 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005219 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220}
Evan Chenga3195e82006-01-12 22:54:21 +00005221
Dan Gohman475871a2008-07-27 21:46:04 +00005222SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005223 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005224
5225 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005227 return Op;
5228 }
5229 return SDValue();
5230 }
5231
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005233 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005234
Eli Friedman36df4992009-05-27 00:47:34 +00005235 // These are really Legal; return the operand so the caller accepts it as
5236 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005238 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005240 Subtarget->is64Bit()) {
5241 return Op;
5242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005243
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005244 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005245 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005246 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005247 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005248 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005249 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005250 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005251 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005252 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5253}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254
Owen Andersone50ed302009-08-10 22:56:29 +00005255SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005256 SDValue StackSlot,
5257 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005259 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005260 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005261 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005262 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005263 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005264 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005266 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005267 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005268 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005270 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273
5274 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5275 // shouldn't be necessary except that RFP cannot be live across
5276 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005277 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005278 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005279 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005281 SDValue Ops[] = {
5282 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5283 };
5284 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005285 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005286 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005287 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005288
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 return Result;
5290}
5291
Bill Wendling8b8a6362009-01-17 03:56:04 +00005292// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5293SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5294 // This algorithm is not obvious. Here it is in C code, more or less:
5295 /*
5296 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5297 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5298 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005299
Bill Wendling8b8a6362009-01-17 03:56:04 +00005300 // Copy ints to xmm registers.
5301 __m128i xh = _mm_cvtsi32_si128( hi );
5302 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005303
Bill Wendling8b8a6362009-01-17 03:56:04 +00005304 // Combine into low half of a single xmm register.
5305 __m128i x = _mm_unpacklo_epi32( xh, xl );
5306 __m128d d;
5307 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005308
Bill Wendling8b8a6362009-01-17 03:56:04 +00005309 // Merge in appropriate exponents to give the integer bits the right
5310 // magnitude.
5311 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005312
Bill Wendling8b8a6362009-01-17 03:56:04 +00005313 // Subtract away the biases to deal with the IEEE-754 double precision
5314 // implicit 1.
5315 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005316
Bill Wendling8b8a6362009-01-17 03:56:04 +00005317 // All conversions up to here are exact. The correctly rounded result is
5318 // calculated using the current rounding mode using the following
5319 // horizontal add.
5320 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5321 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5322 // store doesn't really need to be here (except
5323 // maybe to zero the other double)
5324 return sd;
5325 }
5326 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005327
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005328 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005329 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005330
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005331 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005332 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005333 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5334 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5335 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5336 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005337 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005338 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005339
Bill Wendling8b8a6362009-01-17 03:56:04 +00005340 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005341 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005342 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005343 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005344 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005345 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005346 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005347
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5349 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005350 Op.getOperand(0),
5351 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5353 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005354 Op.getOperand(0),
5355 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5357 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005358 PseudoSourceValue::getConstantPool(), 0,
5359 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5361 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5362 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005363 PseudoSourceValue::getConstantPool(), 0,
5364 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005365 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005366
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005367 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005368 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5370 DAG.getUNDEF(MVT::v2f64), ShufMask);
5371 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5372 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005373 DAG.getIntPtrConstant(0));
5374}
5375
Bill Wendling8b8a6362009-01-17 03:56:04 +00005376// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5377SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005378 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005379 // FP constant to bias correct the final result.
5380 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005382
5383 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5385 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005386 Op.getOperand(0),
5387 DAG.getIntPtrConstant(0)));
5388
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5390 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005391 DAG.getIntPtrConstant(0));
5392
5393 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5395 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005396 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005397 MVT::v2f64, Load)),
5398 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005399 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 MVT::v2f64, Bias)));
5401 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5402 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005403 DAG.getIntPtrConstant(0));
5404
5405 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005407
5408 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005409 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005410
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005412 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005413 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005415 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005416 }
5417
5418 // Handle final rounding.
5419 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005420}
5421
5422SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005423 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005424 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005425
Evan Chenga06ec9e2009-01-19 08:08:22 +00005426 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5427 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5428 // the optimization here.
5429 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005430 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005431
Owen Andersone50ed302009-08-10 22:56:29 +00005432 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005434 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005436 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005437
Bill Wendling8b8a6362009-01-17 03:56:04 +00005438 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005440 return LowerUINT_TO_FP_i32(Op, DAG);
5441 }
5442
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005444
5445 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005447 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5448 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5449 getPointerTy(), StackSlot, WordOff);
5450 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5451 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005453 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005455}
5456
Dan Gohman475871a2008-07-27 21:46:04 +00005457std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005458FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005459 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005460
Owen Andersone50ed302009-08-10 22:56:29 +00005461 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005462
5463 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5465 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005466 }
5467
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5469 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005471
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005472 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005474 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005475 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005476 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005478 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005479 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005480
Evan Cheng87c89352007-10-15 20:11:21 +00005481 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5482 // stack slot.
5483 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005484 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005485 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005487
Evan Cheng0db9fe62006-04-25 20:13:52 +00005488 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005490 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5492 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5493 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005494 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005495
Dan Gohman475871a2008-07-27 21:46:04 +00005496 SDValue Chain = DAG.getEntryNode();
5497 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005498 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005500 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005501 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005503 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005504 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5505 };
Dale Johannesenace16102009-02-03 19:33:06 +00005506 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005507 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005508 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005509 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5510 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005511
Evan Cheng0db9fe62006-04-25 20:13:52 +00005512 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005513 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005515
Chris Lattner27a6c732007-11-24 07:07:01 +00005516 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005517}
5518
Dan Gohman475871a2008-07-27 21:46:04 +00005519SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005520 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 if (Op.getValueType() == MVT::v2i32 &&
5522 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005523 return Op;
5524 }
5525 return SDValue();
5526 }
5527
Eli Friedman948e95a2009-05-23 09:59:16 +00005528 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005530 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5531 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Chris Lattner27a6c732007-11-24 07:07:01 +00005533 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005534 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005535 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005536}
5537
Eli Friedman948e95a2009-05-23 09:59:16 +00005538SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5539 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5540 SDValue FIST = Vals.first, StackSlot = Vals.second;
5541 assert(FIST.getNode() && "Unexpected failure");
5542
5543 // Load the result.
5544 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5545 FIST, StackSlot, NULL, 0);
5546}
5547
Dan Gohman475871a2008-07-27 21:46:04 +00005548SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005549 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005550 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005551 EVT VT = Op.getValueType();
5552 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005553 if (VT.isVector())
5554 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005557 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005558 CV.push_back(C);
5559 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005560 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005561 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005562 CV.push_back(C);
5563 CV.push_back(C);
5564 CV.push_back(C);
5565 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005567 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005568 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005569 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005570 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005571 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005572 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005573}
5574
Dan Gohman475871a2008-07-27 21:46:04 +00005575SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005576 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005578 EVT VT = Op.getValueType();
5579 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005580 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005581 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005582 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005584 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005585 CV.push_back(C);
5586 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005587 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005588 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005589 CV.push_back(C);
5590 CV.push_back(C);
5591 CV.push_back(C);
5592 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005593 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005594 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005595 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005596 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005597 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005598 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005599 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005600 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5602 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005603 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005605 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005606 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005607 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005608}
5609
Dan Gohman475871a2008-07-27 21:46:04 +00005610SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005611 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005612 SDValue Op0 = Op.getOperand(0);
5613 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005614 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005615 EVT VT = Op.getValueType();
5616 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005617
5618 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005619 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005620 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005621 SrcVT = VT;
5622 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005623 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005624 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005625 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005626 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005627 }
5628
5629 // At this point the operands and the result should have the same
5630 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005631
Evan Cheng68c47cb2007-01-05 07:55:56 +00005632 // First get the sign bit of second operand.
5633 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005635 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5636 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005637 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005638 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5639 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5640 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5641 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005642 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005643 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005644 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005645 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005646 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005647 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005648 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005649
5650 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005651 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 // Op0 is MVT::f32, Op1 is MVT::f64.
5653 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5654 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5655 DAG.getConstant(32, MVT::i32));
5656 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5657 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005658 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005659 }
5660
Evan Cheng73d6cf12007-01-05 21:37:56 +00005661 // Clear first operand sign bit.
5662 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005664 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5665 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005666 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005667 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5668 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5669 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5670 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005671 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005672 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005673 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005674 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005675 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005676 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005677 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005678
5679 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005680 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005681}
5682
Dan Gohman076aee32009-03-04 19:44:21 +00005683/// Emit nodes that will be selected as "test Op0,Op0", or something
5684/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005685SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5686 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005687 DebugLoc dl = Op.getDebugLoc();
5688
Dan Gohman31125812009-03-07 01:58:32 +00005689 // CF and OF aren't always set the way we want. Determine which
5690 // of these we need.
5691 bool NeedCF = false;
5692 bool NeedOF = false;
5693 switch (X86CC) {
5694 case X86::COND_A: case X86::COND_AE:
5695 case X86::COND_B: case X86::COND_BE:
5696 NeedCF = true;
5697 break;
5698 case X86::COND_G: case X86::COND_GE:
5699 case X86::COND_L: case X86::COND_LE:
5700 case X86::COND_O: case X86::COND_NO:
5701 NeedOF = true;
5702 break;
5703 default: break;
5704 }
5705
Dan Gohman076aee32009-03-04 19:44:21 +00005706 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005707 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5708 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5709 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005710 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005711 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005712 switch (Op.getNode()->getOpcode()) {
5713 case ISD::ADD:
5714 // Due to an isel shortcoming, be conservative if this add is likely to
5715 // be selected as part of a load-modify-store instruction. When the root
5716 // node in a match is a store, isel doesn't know how to remap non-chain
5717 // non-flag uses of other nodes in the match, such as the ADD in this
5718 // case. This leads to the ADD being left around and reselected, with
5719 // the result being two adds in the output.
5720 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5721 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5722 if (UI->getOpcode() == ISD::STORE)
5723 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005724 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005725 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5726 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005727 if (C->getAPIntValue() == 1) {
5728 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005729 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005730 break;
5731 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005732 // An add of negative one (subtract of one) will be selected as a DEC.
5733 if (C->getAPIntValue().isAllOnesValue()) {
5734 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005735 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005736 break;
5737 }
5738 }
Dan Gohman076aee32009-03-04 19:44:21 +00005739 // Otherwise use a regular EFLAGS-setting add.
5740 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005741 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005742 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005743 case ISD::AND: {
5744 // If the primary and result isn't used, don't bother using X86ISD::AND,
5745 // because a TEST instruction will be better.
5746 bool NonFlagUse = false;
5747 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005748 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5749 SDNode *User = *UI;
5750 unsigned UOpNo = UI.getOperandNo();
5751 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5752 // Look pass truncate.
5753 UOpNo = User->use_begin().getOperandNo();
5754 User = *User->use_begin();
5755 }
5756 if (User->getOpcode() != ISD::BRCOND &&
5757 User->getOpcode() != ISD::SETCC &&
5758 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005759 NonFlagUse = true;
5760 break;
5761 }
Evan Cheng17751da2010-01-07 00:54:06 +00005762 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005763 if (!NonFlagUse)
5764 break;
5765 }
5766 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005767 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005768 case ISD::OR:
5769 case ISD::XOR:
5770 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005771 // likely to be selected as part of a load-modify-store instruction.
5772 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5773 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5774 if (UI->getOpcode() == ISD::STORE)
5775 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005776 // Otherwise use a regular EFLAGS-setting instruction.
5777 switch (Op.getNode()->getOpcode()) {
5778 case ISD::SUB: Opcode = X86ISD::SUB; break;
5779 case ISD::OR: Opcode = X86ISD::OR; break;
5780 case ISD::XOR: Opcode = X86ISD::XOR; break;
5781 case ISD::AND: Opcode = X86ISD::AND; break;
5782 default: llvm_unreachable("unexpected operator!");
5783 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005784 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005785 break;
5786 case X86ISD::ADD:
5787 case X86ISD::SUB:
5788 case X86ISD::INC:
5789 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005790 case X86ISD::OR:
5791 case X86ISD::XOR:
5792 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005793 return SDValue(Op.getNode(), 1);
5794 default:
5795 default_case:
5796 break;
5797 }
5798 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005800 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005801 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005802 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005803 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005804 DAG.ReplaceAllUsesWith(Op, New);
5805 return SDValue(New.getNode(), 1);
5806 }
5807 }
5808
5809 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005811 DAG.getConstant(0, Op.getValueType()));
5812}
5813
5814/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5815/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005816SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5817 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5819 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005820 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005821
5822 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005824}
5825
Evan Chengd40d03e2010-01-06 19:38:29 +00005826/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5827/// if it's possible.
5828static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005829 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005830 SDValue LHS, RHS;
5831 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5832 if (ConstantSDNode *Op010C =
5833 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5834 if (Op010C->getZExtValue() == 1) {
5835 LHS = Op0.getOperand(0);
5836 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005837 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005838 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5839 if (ConstantSDNode *Op000C =
5840 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5841 if (Op000C->getZExtValue() == 1) {
5842 LHS = Op0.getOperand(1);
5843 RHS = Op0.getOperand(0).getOperand(1);
5844 }
5845 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5846 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5847 SDValue AndLHS = Op0.getOperand(0);
5848 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5849 LHS = AndLHS.getOperand(0);
5850 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005851 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005852 }
Evan Cheng0488db92007-09-25 01:57:46 +00005853
Evan Chengd40d03e2010-01-06 19:38:29 +00005854 if (LHS.getNode()) {
5855 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5856 // instruction. Since the shift amount is in-range-or-undefined, we know
5857 // that doing a bittest on the i16 value is ok. We extend to i32 because
5858 // the encoding for the i16 version is larger than the i32 version.
5859 if (LHS.getValueType() == MVT::i8)
5860 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005861
Evan Chengd40d03e2010-01-06 19:38:29 +00005862 // If the operand types disagree, extend the shift amount to match. Since
5863 // BT ignores high bits (like shifts) we can use anyextend.
5864 if (LHS.getValueType() != RHS.getValueType())
5865 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005866
Evan Chengd40d03e2010-01-06 19:38:29 +00005867 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5868 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5869 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5870 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005871 }
5872
Evan Cheng54de3ea2010-01-05 06:52:31 +00005873 return SDValue();
5874}
5875
5876SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5877 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5878 SDValue Op0 = Op.getOperand(0);
5879 SDValue Op1 = Op.getOperand(1);
5880 DebugLoc dl = Op.getDebugLoc();
5881 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5882
5883 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005884 // Lower (X & (1 << N)) == 0 to BT(X, N).
5885 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5886 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5887 if (Op0.getOpcode() == ISD::AND &&
5888 Op0.hasOneUse() &&
5889 Op1.getOpcode() == ISD::Constant &&
5890 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5891 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5892 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5893 if (NewSetCC.getNode())
5894 return NewSetCC;
5895 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005896
Chris Lattnere55484e2008-12-25 05:34:37 +00005897 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5898 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005899 if (X86CC == X86::COND_INVALID)
5900 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005901
Dan Gohman31125812009-03-07 01:58:32 +00005902 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005903
5904 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005905 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005906 return DAG.getNode(ISD::AND, dl, MVT::i8,
5907 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5908 DAG.getConstant(X86CC, MVT::i8), Cond),
5909 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005910
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5912 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005913}
5914
Dan Gohman475871a2008-07-27 21:46:04 +00005915SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5916 SDValue Cond;
5917 SDValue Op0 = Op.getOperand(0);
5918 SDValue Op1 = Op.getOperand(1);
5919 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005920 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005921 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5922 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005923 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005924
5925 if (isFP) {
5926 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005927 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005928 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5929 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005930 bool Swap = false;
5931
5932 switch (SetCCOpcode) {
5933 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005934 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005935 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005936 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005937 case ISD::SETGT: Swap = true; // Fallthrough
5938 case ISD::SETLT:
5939 case ISD::SETOLT: SSECC = 1; break;
5940 case ISD::SETOGE:
5941 case ISD::SETGE: Swap = true; // Fallthrough
5942 case ISD::SETLE:
5943 case ISD::SETOLE: SSECC = 2; break;
5944 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005945 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005946 case ISD::SETNE: SSECC = 4; break;
5947 case ISD::SETULE: Swap = true;
5948 case ISD::SETUGE: SSECC = 5; break;
5949 case ISD::SETULT: Swap = true;
5950 case ISD::SETUGT: SSECC = 6; break;
5951 case ISD::SETO: SSECC = 7; break;
5952 }
5953 if (Swap)
5954 std::swap(Op0, Op1);
5955
Nate Begemanfb8ead02008-07-25 19:05:58 +00005956 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005957 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005958 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005959 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5961 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005962 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005963 }
5964 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005965 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005966 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5967 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005968 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005969 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005970 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005971 }
5972 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005974 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005975
Nate Begeman30a0de92008-07-17 16:51:19 +00005976 // We are handling one of the integer comparisons here. Since SSE only has
5977 // GT and EQ comparisons for integer, swapping operands and multiple
5978 // operations may be required for some comparisons.
5979 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5980 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005981
Owen Anderson825b72b2009-08-11 20:47:22 +00005982 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005983 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 case MVT::v8i8:
5985 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5986 case MVT::v4i16:
5987 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5988 case MVT::v2i32:
5989 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5990 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005992
Nate Begeman30a0de92008-07-17 16:51:19 +00005993 switch (SetCCOpcode) {
5994 default: break;
5995 case ISD::SETNE: Invert = true;
5996 case ISD::SETEQ: Opc = EQOpc; break;
5997 case ISD::SETLT: Swap = true;
5998 case ISD::SETGT: Opc = GTOpc; break;
5999 case ISD::SETGE: Swap = true;
6000 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6001 case ISD::SETULT: Swap = true;
6002 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6003 case ISD::SETUGE: Swap = true;
6004 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6005 }
6006 if (Swap)
6007 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006008
Nate Begeman30a0de92008-07-17 16:51:19 +00006009 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6010 // bits of the inputs before performing those operations.
6011 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006012 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006013 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6014 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006015 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006016 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6017 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006018 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6019 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006020 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006021
Dale Johannesenace16102009-02-03 19:33:06 +00006022 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006023
6024 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006025 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006026 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006027
Nate Begeman30a0de92008-07-17 16:51:19 +00006028 return Result;
6029}
Evan Cheng0488db92007-09-25 01:57:46 +00006030
Evan Cheng370e5342008-12-03 08:38:43 +00006031// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006032static bool isX86LogicalCmp(SDValue Op) {
6033 unsigned Opc = Op.getNode()->getOpcode();
6034 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6035 return true;
6036 if (Op.getResNo() == 1 &&
6037 (Opc == X86ISD::ADD ||
6038 Opc == X86ISD::SUB ||
6039 Opc == X86ISD::SMUL ||
6040 Opc == X86ISD::UMUL ||
6041 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006042 Opc == X86ISD::DEC ||
6043 Opc == X86ISD::OR ||
6044 Opc == X86ISD::XOR ||
6045 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006046 return true;
6047
6048 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006049}
6050
Dan Gohman475871a2008-07-27 21:46:04 +00006051SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006052 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006053 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006054 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006055 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006056
Dan Gohman1a492952009-10-20 16:22:37 +00006057 if (Cond.getOpcode() == ISD::SETCC) {
6058 SDValue NewCond = LowerSETCC(Cond, DAG);
6059 if (NewCond.getNode())
6060 Cond = NewCond;
6061 }
Evan Cheng734503b2006-09-11 02:19:56 +00006062
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006063 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6064 SDValue Op1 = Op.getOperand(1);
6065 SDValue Op2 = Op.getOperand(2);
6066 if (Cond.getOpcode() == X86ISD::SETCC &&
6067 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6068 SDValue Cmp = Cond.getOperand(1);
6069 if (Cmp.getOpcode() == X86ISD::CMP) {
6070 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6071 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6072 ConstantSDNode *RHSC =
6073 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6074 if (N1C && N1C->isAllOnesValue() &&
6075 N2C && N2C->isNullValue() &&
6076 RHSC && RHSC->isNullValue()) {
6077 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006078 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006079 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6080 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6081 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6082 }
6083 }
6084 }
6085
Evan Chengad9c0a32009-12-15 00:53:42 +00006086 // Look pass (and (setcc_carry (cmp ...)), 1).
6087 if (Cond.getOpcode() == ISD::AND &&
6088 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6089 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6090 if (C && C->getAPIntValue() == 1)
6091 Cond = Cond.getOperand(0);
6092 }
6093
Evan Cheng3f41d662007-10-08 22:16:29 +00006094 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6095 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006096 if (Cond.getOpcode() == X86ISD::SETCC ||
6097 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006098 CC = Cond.getOperand(0);
6099
Dan Gohman475871a2008-07-27 21:46:04 +00006100 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006101 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006102 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006103
Evan Cheng3f41d662007-10-08 22:16:29 +00006104 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006105 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006106 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006107 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006108
Chris Lattnerd1980a52009-03-12 06:52:53 +00006109 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6110 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006111 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006112 addTest = false;
6113 }
6114 }
6115
6116 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006117 // Look pass the truncate.
6118 if (Cond.getOpcode() == ISD::TRUNCATE)
6119 Cond = Cond.getOperand(0);
6120
6121 // We know the result of AND is compared against zero. Try to match
6122 // it to BT.
6123 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6124 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6125 if (NewSetCC.getNode()) {
6126 CC = NewSetCC.getOperand(0);
6127 Cond = NewSetCC.getOperand(1);
6128 addTest = false;
6129 }
6130 }
6131 }
6132
6133 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006135 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006136 }
6137
Evan Cheng0488db92007-09-25 01:57:46 +00006138 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6139 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006140 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6141 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006142 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006143}
6144
Evan Cheng370e5342008-12-03 08:38:43 +00006145// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6146// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6147// from the AND / OR.
6148static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6149 Opc = Op.getOpcode();
6150 if (Opc != ISD::OR && Opc != ISD::AND)
6151 return false;
6152 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6153 Op.getOperand(0).hasOneUse() &&
6154 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6155 Op.getOperand(1).hasOneUse());
6156}
6157
Evan Cheng961d6d42009-02-02 08:19:07 +00006158// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6159// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006160static bool isXor1OfSetCC(SDValue Op) {
6161 if (Op.getOpcode() != ISD::XOR)
6162 return false;
6163 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6164 if (N1C && N1C->getAPIntValue() == 1) {
6165 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6166 Op.getOperand(0).hasOneUse();
6167 }
6168 return false;
6169}
6170
Dan Gohman475871a2008-07-27 21:46:04 +00006171SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006172 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue Chain = Op.getOperand(0);
6174 SDValue Cond = Op.getOperand(1);
6175 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006176 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006177 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006178
Dan Gohman1a492952009-10-20 16:22:37 +00006179 if (Cond.getOpcode() == ISD::SETCC) {
6180 SDValue NewCond = LowerSETCC(Cond, DAG);
6181 if (NewCond.getNode())
6182 Cond = NewCond;
6183 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006184#if 0
6185 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006186 else if (Cond.getOpcode() == X86ISD::ADD ||
6187 Cond.getOpcode() == X86ISD::SUB ||
6188 Cond.getOpcode() == X86ISD::SMUL ||
6189 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006190 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006191#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006192
Evan Chengad9c0a32009-12-15 00:53:42 +00006193 // Look pass (and (setcc_carry (cmp ...)), 1).
6194 if (Cond.getOpcode() == ISD::AND &&
6195 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6196 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6197 if (C && C->getAPIntValue() == 1)
6198 Cond = Cond.getOperand(0);
6199 }
6200
Evan Cheng3f41d662007-10-08 22:16:29 +00006201 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6202 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006203 if (Cond.getOpcode() == X86ISD::SETCC ||
6204 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006205 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006206
Dan Gohman475871a2008-07-27 21:46:04 +00006207 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006208 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006209 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006210 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006211 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006212 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006213 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006214 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006215 default: break;
6216 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006217 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006218 // These can only come from an arithmetic instruction with overflow,
6219 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006220 Cond = Cond.getNode()->getOperand(1);
6221 addTest = false;
6222 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006223 }
Evan Cheng0488db92007-09-25 01:57:46 +00006224 }
Evan Cheng370e5342008-12-03 08:38:43 +00006225 } else {
6226 unsigned CondOpc;
6227 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6228 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006229 if (CondOpc == ISD::OR) {
6230 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6231 // two branches instead of an explicit OR instruction with a
6232 // separate test.
6233 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006234 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006235 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006236 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006237 Chain, Dest, CC, Cmp);
6238 CC = Cond.getOperand(1).getOperand(0);
6239 Cond = Cmp;
6240 addTest = false;
6241 }
6242 } else { // ISD::AND
6243 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6244 // two branches instead of an explicit AND instruction with a
6245 // separate test. However, we only do this if this block doesn't
6246 // have a fall-through edge, because this requires an explicit
6247 // jmp when the condition is false.
6248 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006249 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006250 Op.getNode()->hasOneUse()) {
6251 X86::CondCode CCode =
6252 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6253 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006254 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006255 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6256 // Look for an unconditional branch following this conditional branch.
6257 // We need this because we need to reverse the successors in order
6258 // to implement FCMP_OEQ.
6259 if (User.getOpcode() == ISD::BR) {
6260 SDValue FalseBB = User.getOperand(1);
6261 SDValue NewBR =
6262 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6263 assert(NewBR == User);
6264 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006265
Dale Johannesene4d209d2009-02-03 20:21:25 +00006266 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006267 Chain, Dest, CC, Cmp);
6268 X86::CondCode CCode =
6269 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6270 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006271 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006272 Cond = Cmp;
6273 addTest = false;
6274 }
6275 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006276 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006277 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6278 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6279 // It should be transformed during dag combiner except when the condition
6280 // is set by a arithmetics with overflow node.
6281 X86::CondCode CCode =
6282 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6283 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006285 Cond = Cond.getOperand(0).getOperand(1);
6286 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006287 }
Evan Cheng0488db92007-09-25 01:57:46 +00006288 }
6289
6290 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006291 // Look pass the truncate.
6292 if (Cond.getOpcode() == ISD::TRUNCATE)
6293 Cond = Cond.getOperand(0);
6294
6295 // We know the result of AND is compared against zero. Try to match
6296 // it to BT.
6297 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6298 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6299 if (NewSetCC.getNode()) {
6300 CC = NewSetCC.getOperand(0);
6301 Cond = NewSetCC.getOperand(1);
6302 addTest = false;
6303 }
6304 }
6305 }
6306
6307 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006308 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006309 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006310 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006311 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006312 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006313}
6314
Anton Korobeynikove060b532007-04-17 19:34:00 +00006315
6316// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6317// Calls to _alloca is needed to probe the stack when allocating more than 4k
6318// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6319// that the guard pages used by the OS virtual memory manager are allocated in
6320// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006321SDValue
6322X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006323 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006324 assert(Subtarget->isTargetCygMing() &&
6325 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006326 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006327
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006328 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006329 SDValue Chain = Op.getOperand(0);
6330 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006331 // FIXME: Ensure alignment here
6332
Dan Gohman475871a2008-07-27 21:46:04 +00006333 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006334
Owen Andersone50ed302009-08-10 22:56:29 +00006335 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006336 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006337
Chris Lattnere563bbc2008-10-11 22:08:30 +00006338 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006339
Dale Johannesendd64c412009-02-04 00:33:20 +00006340 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006341 Flag = Chain.getValue(1);
6342
Owen Anderson825b72b2009-08-11 20:47:22 +00006343 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006345 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006346 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006347 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006348 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006349 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006350 Flag = Chain.getValue(1);
6351
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006352 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006353 DAG.getIntPtrConstant(0, true),
6354 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006355 Flag);
6356
Dale Johannesendd64c412009-02-04 00:33:20 +00006357 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006358
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006360 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006361}
6362
Dan Gohman475871a2008-07-27 21:46:04 +00006363SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006364X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006365 SDValue Chain,
6366 SDValue Dst, SDValue Src,
6367 SDValue Size, unsigned Align,
6368 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006369 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006370 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006371
Bill Wendling6f287b22008-09-30 21:22:07 +00006372 // If not DWORD aligned or size is more than the threshold, call the library.
6373 // The libc version is likely to be faster for these cases. It can use the
6374 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006375 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006376 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006377 ConstantSize->getZExtValue() >
6378 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006379 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006380
6381 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006382 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006383
Bill Wendling6158d842008-10-01 00:59:58 +00006384 if (const char *bzeroEntry = V &&
6385 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006386 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006387 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006388 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006389 TargetLowering::ArgListEntry Entry;
6390 Entry.Node = Dst;
6391 Entry.Ty = IntPtrTy;
6392 Args.push_back(Entry);
6393 Entry.Node = Size;
6394 Args.push_back(Entry);
6395 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006396 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6397 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006398 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006399 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6400 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006401 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006402 }
6403
Dan Gohman707e0182008-04-12 04:36:06 +00006404 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006405 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006406 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006407
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006408 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006409 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006410 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006411 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006412 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006413 unsigned BytesLeft = 0;
6414 bool TwoRepStos = false;
6415 if (ValC) {
6416 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006417 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006418
Evan Cheng0db9fe62006-04-25 20:13:52 +00006419 // If the value is a constant, then we can potentially use larger sets.
6420 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006421 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006423 ValReg = X86::AX;
6424 Val = (Val << 8) | Val;
6425 break;
6426 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006428 ValReg = X86::EAX;
6429 Val = (Val << 8) | Val;
6430 Val = (Val << 16) | Val;
6431 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006432 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006433 ValReg = X86::RAX;
6434 Val = (Val << 32) | Val;
6435 }
6436 break;
6437 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006439 ValReg = X86::AL;
6440 Count = DAG.getIntPtrConstant(SizeVal);
6441 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006442 }
6443
Owen Anderson825b72b2009-08-11 20:47:22 +00006444 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006445 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006446 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6447 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006448 }
6449
Dale Johannesen0f502f62009-02-03 22:26:09 +00006450 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006451 InFlag);
6452 InFlag = Chain.getValue(1);
6453 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006455 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006456 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006457 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006458 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006459
Scott Michelfdc40a02009-02-17 22:15:04 +00006460 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006461 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006462 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006463 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006464 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006465 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006466 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006467 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006468
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006470 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6471 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006472
Evan Cheng0db9fe62006-04-25 20:13:52 +00006473 if (TwoRepStos) {
6474 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006475 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006476 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006477 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006478 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6479 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006480 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006481 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006482 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006484 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6485 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006487 // Handle the last 1 - 7 bytes.
6488 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006489 EVT AddrVT = Dst.getValueType();
6490 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006491
Dale Johannesen0f502f62009-02-03 22:26:09 +00006492 Chain = DAG.getMemset(Chain, dl,
6493 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006494 DAG.getConstant(Offset, AddrVT)),
6495 Src,
6496 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006497 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006498 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006499
Dan Gohman707e0182008-04-12 04:36:06 +00006500 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 return Chain;
6502}
Evan Cheng11e15b32006-04-03 20:53:28 +00006503
Dan Gohman475871a2008-07-27 21:46:04 +00006504SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006505X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 SDValue Chain, SDValue Dst, SDValue Src,
6507 SDValue Size, unsigned Align,
6508 bool AlwaysInline,
6509 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006510 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006511 // This requires the copy size to be a constant, preferrably
6512 // within a subtarget-specific limit.
6513 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6514 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006515 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006516 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006517 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006518 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006519
Evan Cheng1887c1c2008-08-21 21:00:15 +00006520 /// If not DWORD aligned, call the library.
6521 if ((Align & 3) != 0)
6522 return SDValue();
6523
6524 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006525 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006526 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006528
Duncan Sands83ec4b62008-06-06 12:08:01 +00006529 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006530 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006531 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006532 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006533
Dan Gohman475871a2008-07-27 21:46:04 +00006534 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006535 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006536 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006537 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006538 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006539 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006540 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006541 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006542 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006543 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006544 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006545 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546 InFlag = Chain.getValue(1);
6547
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006549 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6550 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6551 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006552
Dan Gohman475871a2008-07-27 21:46:04 +00006553 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006554 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006555 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006556 // Handle the last 1 - 7 bytes.
6557 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006558 EVT DstVT = Dst.getValueType();
6559 EVT SrcVT = Src.getValueType();
6560 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006561 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006562 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006563 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006564 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006565 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006566 DAG.getConstant(BytesLeft, SizeVT),
6567 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006568 DstSV, DstSVOff + Offset,
6569 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006570 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006571
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006573 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574}
6575
Dan Gohman475871a2008-07-27 21:46:04 +00006576SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006577 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006578 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006579
Evan Cheng25ab6902006-09-08 06:48:29 +00006580 if (!Subtarget->is64Bit()) {
6581 // vastart just stores the address of the VarArgsFrameIndex slot into the
6582 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006583 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006584 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006585 }
6586
6587 // __va_list_tag:
6588 // gp_offset (0 - 6 * 8)
6589 // fp_offset (48 - 48 + 8 * 16)
6590 // overflow_arg_area (point to parameters coming in memory).
6591 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SmallVector<SDValue, 8> MemOps;
6593 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006594 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006597 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006598 MemOps.push_back(Store);
6599
6600 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006601 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006602 FIN, DAG.getIntPtrConstant(4));
6603 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006604 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006605 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006606 MemOps.push_back(Store);
6607
6608 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006609 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006610 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006612 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006613 MemOps.push_back(Store);
6614
6615 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006616 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006618 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006620 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006621 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006622 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006623}
6624
Dan Gohman475871a2008-07-27 21:46:04 +00006625SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006626 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6627 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue Chain = Op.getOperand(0);
6629 SDValue SrcPtr = Op.getOperand(1);
6630 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006631
Torok Edwindac237e2009-07-08 20:53:28 +00006632 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006633 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006634}
6635
Dan Gohman475871a2008-07-27 21:46:04 +00006636SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006637 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006638 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006639 SDValue Chain = Op.getOperand(0);
6640 SDValue DstPtr = Op.getOperand(1);
6641 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006642 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6643 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006644 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006645
Dale Johannesendd64c412009-02-04 00:33:20 +00006646 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006647 DAG.getIntPtrConstant(24), 8, false,
6648 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006649}
6650
Dan Gohman475871a2008-07-27 21:46:04 +00006651SDValue
6652X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006653 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006654 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006656 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006657 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658 case Intrinsic::x86_sse_comieq_ss:
6659 case Intrinsic::x86_sse_comilt_ss:
6660 case Intrinsic::x86_sse_comile_ss:
6661 case Intrinsic::x86_sse_comigt_ss:
6662 case Intrinsic::x86_sse_comige_ss:
6663 case Intrinsic::x86_sse_comineq_ss:
6664 case Intrinsic::x86_sse_ucomieq_ss:
6665 case Intrinsic::x86_sse_ucomilt_ss:
6666 case Intrinsic::x86_sse_ucomile_ss:
6667 case Intrinsic::x86_sse_ucomigt_ss:
6668 case Intrinsic::x86_sse_ucomige_ss:
6669 case Intrinsic::x86_sse_ucomineq_ss:
6670 case Intrinsic::x86_sse2_comieq_sd:
6671 case Intrinsic::x86_sse2_comilt_sd:
6672 case Intrinsic::x86_sse2_comile_sd:
6673 case Intrinsic::x86_sse2_comigt_sd:
6674 case Intrinsic::x86_sse2_comige_sd:
6675 case Intrinsic::x86_sse2_comineq_sd:
6676 case Intrinsic::x86_sse2_ucomieq_sd:
6677 case Intrinsic::x86_sse2_ucomilt_sd:
6678 case Intrinsic::x86_sse2_ucomile_sd:
6679 case Intrinsic::x86_sse2_ucomigt_sd:
6680 case Intrinsic::x86_sse2_ucomige_sd:
6681 case Intrinsic::x86_sse2_ucomineq_sd: {
6682 unsigned Opc = 0;
6683 ISD::CondCode CC = ISD::SETCC_INVALID;
6684 switch (IntNo) {
6685 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006686 case Intrinsic::x86_sse_comieq_ss:
6687 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688 Opc = X86ISD::COMI;
6689 CC = ISD::SETEQ;
6690 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006691 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006692 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 Opc = X86ISD::COMI;
6694 CC = ISD::SETLT;
6695 break;
6696 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006697 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006698 Opc = X86ISD::COMI;
6699 CC = ISD::SETLE;
6700 break;
6701 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006702 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006703 Opc = X86ISD::COMI;
6704 CC = ISD::SETGT;
6705 break;
6706 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006707 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 Opc = X86ISD::COMI;
6709 CC = ISD::SETGE;
6710 break;
6711 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006712 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006713 Opc = X86ISD::COMI;
6714 CC = ISD::SETNE;
6715 break;
6716 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006717 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718 Opc = X86ISD::UCOMI;
6719 CC = ISD::SETEQ;
6720 break;
6721 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006722 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723 Opc = X86ISD::UCOMI;
6724 CC = ISD::SETLT;
6725 break;
6726 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006727 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006728 Opc = X86ISD::UCOMI;
6729 CC = ISD::SETLE;
6730 break;
6731 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006732 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 Opc = X86ISD::UCOMI;
6734 CC = ISD::SETGT;
6735 break;
6736 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006737 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006738 Opc = X86ISD::UCOMI;
6739 CC = ISD::SETGE;
6740 break;
6741 case Intrinsic::x86_sse_ucomineq_ss:
6742 case Intrinsic::x86_sse2_ucomineq_sd:
6743 Opc = X86ISD::UCOMI;
6744 CC = ISD::SETNE;
6745 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006746 }
Evan Cheng734503b2006-09-11 02:19:56 +00006747
Dan Gohman475871a2008-07-27 21:46:04 +00006748 SDValue LHS = Op.getOperand(1);
6749 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006750 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006751 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006752 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6753 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6754 DAG.getConstant(X86CC, MVT::i8), Cond);
6755 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006756 }
Eric Christopher71c67532009-07-29 00:28:05 +00006757 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006758 // an integer value, not just an instruction so lower it to the ptest
6759 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006760 case Intrinsic::x86_sse41_ptestz:
6761 case Intrinsic::x86_sse41_ptestc:
6762 case Intrinsic::x86_sse41_ptestnzc:{
6763 unsigned X86CC = 0;
6764 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006765 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006766 case Intrinsic::x86_sse41_ptestz:
6767 // ZF = 1
6768 X86CC = X86::COND_E;
6769 break;
6770 case Intrinsic::x86_sse41_ptestc:
6771 // CF = 1
6772 X86CC = X86::COND_B;
6773 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006774 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006775 // ZF and CF = 0
6776 X86CC = X86::COND_A;
6777 break;
6778 }
Eric Christopherfd179292009-08-27 18:07:15 +00006779
Eric Christopher71c67532009-07-29 00:28:05 +00006780 SDValue LHS = Op.getOperand(1);
6781 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6783 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6784 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6785 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006786 }
Evan Cheng5759f972008-05-04 09:15:50 +00006787
6788 // Fix vector shift instructions where the last operand is a non-immediate
6789 // i32 value.
6790 case Intrinsic::x86_sse2_pslli_w:
6791 case Intrinsic::x86_sse2_pslli_d:
6792 case Intrinsic::x86_sse2_pslli_q:
6793 case Intrinsic::x86_sse2_psrli_w:
6794 case Intrinsic::x86_sse2_psrli_d:
6795 case Intrinsic::x86_sse2_psrli_q:
6796 case Intrinsic::x86_sse2_psrai_w:
6797 case Intrinsic::x86_sse2_psrai_d:
6798 case Intrinsic::x86_mmx_pslli_w:
6799 case Intrinsic::x86_mmx_pslli_d:
6800 case Intrinsic::x86_mmx_pslli_q:
6801 case Intrinsic::x86_mmx_psrli_w:
6802 case Intrinsic::x86_mmx_psrli_d:
6803 case Intrinsic::x86_mmx_psrli_q:
6804 case Intrinsic::x86_mmx_psrai_w:
6805 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006807 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006809
6810 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006812 switch (IntNo) {
6813 case Intrinsic::x86_sse2_pslli_w:
6814 NewIntNo = Intrinsic::x86_sse2_psll_w;
6815 break;
6816 case Intrinsic::x86_sse2_pslli_d:
6817 NewIntNo = Intrinsic::x86_sse2_psll_d;
6818 break;
6819 case Intrinsic::x86_sse2_pslli_q:
6820 NewIntNo = Intrinsic::x86_sse2_psll_q;
6821 break;
6822 case Intrinsic::x86_sse2_psrli_w:
6823 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6824 break;
6825 case Intrinsic::x86_sse2_psrli_d:
6826 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6827 break;
6828 case Intrinsic::x86_sse2_psrli_q:
6829 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6830 break;
6831 case Intrinsic::x86_sse2_psrai_w:
6832 NewIntNo = Intrinsic::x86_sse2_psra_w;
6833 break;
6834 case Intrinsic::x86_sse2_psrai_d:
6835 NewIntNo = Intrinsic::x86_sse2_psra_d;
6836 break;
6837 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006839 switch (IntNo) {
6840 case Intrinsic::x86_mmx_pslli_w:
6841 NewIntNo = Intrinsic::x86_mmx_psll_w;
6842 break;
6843 case Intrinsic::x86_mmx_pslli_d:
6844 NewIntNo = Intrinsic::x86_mmx_psll_d;
6845 break;
6846 case Intrinsic::x86_mmx_pslli_q:
6847 NewIntNo = Intrinsic::x86_mmx_psll_q;
6848 break;
6849 case Intrinsic::x86_mmx_psrli_w:
6850 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6851 break;
6852 case Intrinsic::x86_mmx_psrli_d:
6853 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6854 break;
6855 case Intrinsic::x86_mmx_psrli_q:
6856 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6857 break;
6858 case Intrinsic::x86_mmx_psrai_w:
6859 NewIntNo = Intrinsic::x86_mmx_psra_w;
6860 break;
6861 case Intrinsic::x86_mmx_psrai_d:
6862 NewIntNo = Intrinsic::x86_mmx_psra_d;
6863 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006864 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006865 }
6866 break;
6867 }
6868 }
Mon P Wangefa42202009-09-03 19:56:25 +00006869
6870 // The vector shift intrinsics with scalars uses 32b shift amounts but
6871 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6872 // to be zero.
6873 SDValue ShOps[4];
6874 ShOps[0] = ShAmt;
6875 ShOps[1] = DAG.getConstant(0, MVT::i32);
6876 if (ShAmtVT == MVT::v4i32) {
6877 ShOps[2] = DAG.getUNDEF(MVT::i32);
6878 ShOps[3] = DAG.getUNDEF(MVT::i32);
6879 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6880 } else {
6881 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6882 }
6883
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006885 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006888 Op.getOperand(1), ShAmt);
6889 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006890 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006891}
Evan Cheng72261582005-12-20 06:22:03 +00006892
Dan Gohman475871a2008-07-27 21:46:04 +00006893SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006894 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006895 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006896
6897 if (Depth > 0) {
6898 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6899 SDValue Offset =
6900 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006901 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006902 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006903 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006904 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006905 NULL, 0);
6906 }
6907
6908 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006909 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006910 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006912}
6913
Dan Gohman475871a2008-07-27 21:46:04 +00006914SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006915 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6916 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006917 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006918 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006919 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6920 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006921 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006922 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006923 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006924 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006925}
6926
Dan Gohman475871a2008-07-27 21:46:04 +00006927SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006928 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006929 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006930}
6931
Dan Gohman475871a2008-07-27 21:46:04 +00006932SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006933{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006934 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006935 SDValue Chain = Op.getOperand(0);
6936 SDValue Offset = Op.getOperand(1);
6937 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006938 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006939
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006940 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6941 getPointerTy());
6942 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006943
Dale Johannesene4d209d2009-02-03 20:21:25 +00006944 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006945 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6947 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006949 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006950
Dale Johannesene4d209d2009-02-03 20:21:25 +00006951 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006953 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006957 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006958 SDValue Root = Op.getOperand(0);
6959 SDValue Trmp = Op.getOperand(1); // trampoline
6960 SDValue FPtr = Op.getOperand(2); // nested function
6961 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006962 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006963
Dan Gohman69de1932008-02-06 22:27:42 +00006964 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006965
Duncan Sands339e14f2008-01-16 22:55:25 +00006966 const X86InstrInfo *TII =
6967 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6968
Duncan Sandsb116fac2007-07-27 20:02:49 +00006969 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006970 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006971
6972 // Large code-model.
6973
6974 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6975 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6976
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006977 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6978 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006979
6980 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6981
6982 // Load the pointer to the nested function into R11.
6983 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006984 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006986 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006987
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6989 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006990 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006991
6992 // Load the 'nest' parameter value into R10.
6993 // R10 is specified in X86CallingConv.td
6994 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006995 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6996 DAG.getConstant(10, MVT::i64));
6997 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006998 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006999
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7001 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007002 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007003
7004 // Jump to the nested function.
7005 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7007 DAG.getConstant(20, MVT::i64));
7008 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007010
7011 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007012 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7013 DAG.getConstant(22, MVT::i64));
7014 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007015 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007016
Dan Gohman475871a2008-07-27 21:46:04 +00007017 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007020 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007021 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007022 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007023 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007024 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007025
7026 switch (CC) {
7027 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007028 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007029 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007030 case CallingConv::X86_StdCall: {
7031 // Pass 'nest' parameter in ECX.
7032 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007033 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007034
7035 // Check that ECX wasn't needed by an 'inreg' parameter.
7036 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007037 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007038
Chris Lattner58d74912008-03-12 17:45:29 +00007039 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007040 unsigned InRegCount = 0;
7041 unsigned Idx = 1;
7042
7043 for (FunctionType::param_iterator I = FTy->param_begin(),
7044 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007045 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007046 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007047 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007048
7049 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007050 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007051 }
7052 }
7053 break;
7054 }
7055 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007056 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007057 // Pass 'nest' parameter in EAX.
7058 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007059 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007060 break;
7061 }
7062
Dan Gohman475871a2008-07-27 21:46:04 +00007063 SDValue OutChains[4];
7064 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007065
Owen Anderson825b72b2009-08-11 20:47:22 +00007066 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7067 DAG.getConstant(10, MVT::i32));
7068 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007069
Duncan Sands339e14f2008-01-16 22:55:25 +00007070 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007071 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007072 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007074 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007075
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7077 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007078 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007079
Duncan Sands339e14f2008-01-16 22:55:25 +00007080 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7082 DAG.getConstant(5, MVT::i32));
7083 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007084 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007085
Owen Anderson825b72b2009-08-11 20:47:22 +00007086 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7087 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007088 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007089
Dan Gohman475871a2008-07-27 21:46:04 +00007090 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007091 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007092 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007093 }
7094}
7095
Dan Gohman475871a2008-07-27 21:46:04 +00007096SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007097 /*
7098 The rounding mode is in bits 11:10 of FPSR, and has the following
7099 settings:
7100 00 Round to nearest
7101 01 Round to -inf
7102 10 Round to +inf
7103 11 Round to 0
7104
7105 FLT_ROUNDS, on the other hand, expects the following:
7106 -1 Undefined
7107 0 Round to 0
7108 1 Round to nearest
7109 2 Round to +inf
7110 3 Round to -inf
7111
7112 To perform the conversion, we do:
7113 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7114 */
7115
7116 MachineFunction &MF = DAG.getMachineFunction();
7117 const TargetMachine &TM = MF.getTarget();
7118 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7119 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007120 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007121 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007122
7123 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007124 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007125 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007126
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007128 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007129
7130 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007132
7133 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007134 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 DAG.getNode(ISD::SRL, dl, MVT::i16,
7136 DAG.getNode(ISD::AND, dl, MVT::i16,
7137 CWD, DAG.getConstant(0x800, MVT::i16)),
7138 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007139 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 DAG.getNode(ISD::SRL, dl, MVT::i16,
7141 DAG.getNode(ISD::AND, dl, MVT::i16,
7142 CWD, DAG.getConstant(0x400, MVT::i16)),
7143 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007144
Dan Gohman475871a2008-07-27 21:46:04 +00007145 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 DAG.getNode(ISD::AND, dl, MVT::i16,
7147 DAG.getNode(ISD::ADD, dl, MVT::i16,
7148 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7149 DAG.getConstant(1, MVT::i16)),
7150 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007151
7152
Duncan Sands83ec4b62008-06-06 12:08:01 +00007153 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007154 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007155}
7156
Dan Gohman475871a2008-07-27 21:46:04 +00007157SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007158 EVT VT = Op.getValueType();
7159 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007160 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007161 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007162
7163 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007165 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007167 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007168 }
Evan Cheng18efe262007-12-14 02:13:44 +00007169
Evan Cheng152804e2007-12-14 08:30:15 +00007170 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007172 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007173
7174 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007175 SDValue Ops[] = {
7176 Op,
7177 DAG.getConstant(NumBits+NumBits-1, OpVT),
7178 DAG.getConstant(X86::COND_E, MVT::i8),
7179 Op.getValue(1)
7180 };
7181 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007182
7183 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007185
Owen Anderson825b72b2009-08-11 20:47:22 +00007186 if (VT == MVT::i8)
7187 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007188 return Op;
7189}
7190
Dan Gohman475871a2008-07-27 21:46:04 +00007191SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007192 EVT VT = Op.getValueType();
7193 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007194 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007195 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007196
7197 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 if (VT == MVT::i8) {
7199 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007200 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007201 }
Evan Cheng152804e2007-12-14 08:30:15 +00007202
7203 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007205 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007206
7207 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007208 SDValue Ops[] = {
7209 Op,
7210 DAG.getConstant(NumBits, OpVT),
7211 DAG.getConstant(X86::COND_E, MVT::i8),
7212 Op.getValue(1)
7213 };
7214 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007215
Owen Anderson825b72b2009-08-11 20:47:22 +00007216 if (VT == MVT::i8)
7217 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007218 return Op;
7219}
7220
Mon P Wangaf9b9522008-12-18 21:42:19 +00007221SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007222 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007223 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007224 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007225
Mon P Wangaf9b9522008-12-18 21:42:19 +00007226 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7227 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7228 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7229 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7230 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7231 //
7232 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7233 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7234 // return AloBlo + AloBhi + AhiBlo;
7235
7236 SDValue A = Op.getOperand(0);
7237 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007238
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007240 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7241 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007242 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007243 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7244 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007245 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007247 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007249 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007250 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007252 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007253 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007254 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7256 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7259 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7261 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007262 return Res;
7263}
7264
7265
Bill Wendling74c37652008-12-09 22:08:41 +00007266SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7267 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7268 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007269 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7270 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007271 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007272 SDValue LHS = N->getOperand(0);
7273 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007274 unsigned BaseOp = 0;
7275 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007276 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007277
7278 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007279 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007280 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007281 // A subtract of one will be selected as a INC. Note that INC doesn't
7282 // set CF, so we can't do this for UADDO.
7283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7284 if (C->getAPIntValue() == 1) {
7285 BaseOp = X86ISD::INC;
7286 Cond = X86::COND_O;
7287 break;
7288 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007289 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007290 Cond = X86::COND_O;
7291 break;
7292 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007293 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007294 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007295 break;
7296 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007297 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7298 // set CF, so we can't do this for USUBO.
7299 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7300 if (C->getAPIntValue() == 1) {
7301 BaseOp = X86ISD::DEC;
7302 Cond = X86::COND_O;
7303 break;
7304 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007305 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007306 Cond = X86::COND_O;
7307 break;
7308 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007309 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007310 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007311 break;
7312 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007313 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007314 Cond = X86::COND_O;
7315 break;
7316 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007317 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007318 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007319 break;
7320 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007321
Bill Wendling61edeb52008-12-02 01:06:39 +00007322 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007325
Bill Wendling61edeb52008-12-02 01:06:39 +00007326 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007329
Bill Wendling61edeb52008-12-02 01:06:39 +00007330 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7331 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007332}
7333
Dan Gohman475871a2008-07-27 21:46:04 +00007334SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007335 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007336 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007337 unsigned Reg = 0;
7338 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007339 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007340 default:
7341 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007342 case MVT::i8: Reg = X86::AL; size = 1; break;
7343 case MVT::i16: Reg = X86::AX; size = 2; break;
7344 case MVT::i32: Reg = X86::EAX; size = 4; break;
7345 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007346 assert(Subtarget->is64Bit() && "Node not type legal!");
7347 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007348 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007349 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007350 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007351 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007352 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007353 Op.getOperand(1),
7354 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007356 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007358 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007359 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007360 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007361 return cpOut;
7362}
7363
Duncan Sands1607f052008-12-01 11:39:25 +00007364SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007365 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007366 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007367 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007368 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007369 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007371 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7372 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007373 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7375 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007376 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007377 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007378 rdx.getValue(1)
7379 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381}
7382
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007383SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7384 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007385 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007386 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007388 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007390 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007391 Node->getOperand(0),
7392 Node->getOperand(1), negOp,
7393 cast<AtomicSDNode>(Node)->getSrcValue(),
7394 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007395}
7396
Evan Cheng0db9fe62006-04-25 20:13:52 +00007397/// LowerOperation - Provide custom lowering hooks for some operations.
7398///
Dan Gohman475871a2008-07-27 21:46:04 +00007399SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007400 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007401 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007402 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7403 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007404 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007405 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007406 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7407 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7408 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7409 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7410 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7411 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007412 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007413 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007414 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007415 case ISD::SHL_PARTS:
7416 case ISD::SRA_PARTS:
7417 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7418 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007419 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007420 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007421 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007422 case ISD::FABS: return LowerFABS(Op, DAG);
7423 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007424 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007425 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007426 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007427 case ISD::SELECT: return LowerSELECT(Op, DAG);
7428 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007429 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007430 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007431 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007432 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007433 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007434 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7435 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007436 case ISD::FRAME_TO_ARGS_OFFSET:
7437 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007438 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007439 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007440 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007441 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007442 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7443 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007444 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007445 case ISD::SADDO:
7446 case ISD::UADDO:
7447 case ISD::SSUBO:
7448 case ISD::USUBO:
7449 case ISD::SMULO:
7450 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007451 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007452 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007453}
7454
Duncan Sands1607f052008-12-01 11:39:25 +00007455void X86TargetLowering::
7456ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7457 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007458 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007461
7462 SDValue Chain = Node->getOperand(0);
7463 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007465 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007467 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007468 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007470 SDValue Result =
7471 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7472 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007473 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007474 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007475 Results.push_back(Result.getValue(2));
7476}
7477
Duncan Sands126d9072008-07-04 11:47:58 +00007478/// ReplaceNodeResults - Replace a node with an illegal result type
7479/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007480void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7481 SmallVectorImpl<SDValue>&Results,
7482 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007484 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007485 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007486 assert(false && "Do not know how to custom type legalize this operation!");
7487 return;
7488 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007489 std::pair<SDValue,SDValue> Vals =
7490 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007491 SDValue FIST = Vals.first, StackSlot = Vals.second;
7492 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007493 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007494 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007496 }
7497 return;
7498 }
7499 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007500 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007501 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007503 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007504 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007505 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007506 eax.getValue(2));
7507 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7508 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007510 Results.push_back(edx.getValue(1));
7511 return;
7512 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007513 case ISD::SDIV:
7514 case ISD::UDIV:
7515 case ISD::SREM:
7516 case ISD::UREM: {
7517 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7518 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7519 return;
7520 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007521 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007524 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7526 DAG.getConstant(0, MVT::i32));
7527 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7528 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007529 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7530 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007531 cpInL.getValue(1));
7532 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7534 DAG.getConstant(0, MVT::i32));
7535 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7536 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007537 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007538 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007539 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007540 swapInL.getValue(1));
7541 SDValue Ops[] = { swapInH.getValue(0),
7542 N->getOperand(1),
7543 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007545 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007546 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007548 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007550 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007552 Results.push_back(cpOutH.getValue(1));
7553 return;
7554 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007555 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007556 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7557 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007558 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007559 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7560 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007561 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007562 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7563 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007564 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007565 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7566 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007567 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007568 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7569 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007570 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007571 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7572 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007573 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007574 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7575 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007576 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007577}
7578
Evan Cheng72261582005-12-20 06:22:03 +00007579const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7580 switch (Opcode) {
7581 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007582 case X86ISD::BSF: return "X86ISD::BSF";
7583 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007584 case X86ISD::SHLD: return "X86ISD::SHLD";
7585 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007586 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007587 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007588 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007589 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007590 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007591 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007592 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7593 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7594 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007595 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007596 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007597 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007598 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007599 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007600 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007601 case X86ISD::COMI: return "X86ISD::COMI";
7602 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007603 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007604 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007605 case X86ISD::CMOV: return "X86ISD::CMOV";
7606 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007607 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007608 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7609 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007610 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007611 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007612 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007613 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007614 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007615 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7616 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007617 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007618 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007619 case X86ISD::FMAX: return "X86ISD::FMAX";
7620 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007621 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7622 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007623 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007624 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007625 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007626 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007627 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007628 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7629 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007630 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7631 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7632 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7633 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7634 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7635 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007636 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7637 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007638 case X86ISD::VSHL: return "X86ISD::VSHL";
7639 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007640 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7641 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7642 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7643 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7644 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7645 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7646 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7647 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7648 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7649 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007650 case X86ISD::ADD: return "X86ISD::ADD";
7651 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007652 case X86ISD::SMUL: return "X86ISD::SMUL";
7653 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007654 case X86ISD::INC: return "X86ISD::INC";
7655 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007656 case X86ISD::OR: return "X86ISD::OR";
7657 case X86ISD::XOR: return "X86ISD::XOR";
7658 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007659 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007660 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007661 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007662 }
7663}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007664
Chris Lattnerc9addb72007-03-30 23:15:24 +00007665// isLegalAddressingMode - Return true if the addressing mode represented
7666// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007667bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007668 const Type *Ty) const {
7669 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007670 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007671
Chris Lattnerc9addb72007-03-30 23:15:24 +00007672 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007673 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007674 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007675
Chris Lattnerc9addb72007-03-30 23:15:24 +00007676 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007677 unsigned GVFlags =
7678 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007679
Chris Lattnerdfed4132009-07-10 07:38:24 +00007680 // If a reference to this global requires an extra load, we can't fold it.
7681 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007682 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007683
Chris Lattnerdfed4132009-07-10 07:38:24 +00007684 // If BaseGV requires a register for the PIC base, we cannot also have a
7685 // BaseReg specified.
7686 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007687 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007688
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007689 // If lower 4G is not available, then we must use rip-relative addressing.
7690 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7691 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007692 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007693
Chris Lattnerc9addb72007-03-30 23:15:24 +00007694 switch (AM.Scale) {
7695 case 0:
7696 case 1:
7697 case 2:
7698 case 4:
7699 case 8:
7700 // These scales always work.
7701 break;
7702 case 3:
7703 case 5:
7704 case 9:
7705 // These scales are formed with basereg+scalereg. Only accept if there is
7706 // no basereg yet.
7707 if (AM.HasBaseReg)
7708 return false;
7709 break;
7710 default: // Other stuff never works.
7711 return false;
7712 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007713
Chris Lattnerc9addb72007-03-30 23:15:24 +00007714 return true;
7715}
7716
7717
Evan Cheng2bd122c2007-10-26 01:56:11 +00007718bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7719 if (!Ty1->isInteger() || !Ty2->isInteger())
7720 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007721 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7722 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007723 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007724 return false;
7725 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007726}
7727
Owen Andersone50ed302009-08-10 22:56:29 +00007728bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007729 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007730 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007731 unsigned NumBits1 = VT1.getSizeInBits();
7732 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007733 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007734 return false;
7735 return Subtarget->is64Bit() || NumBits1 < 64;
7736}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007737
Dan Gohman97121ba2009-04-08 00:15:30 +00007738bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007739 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007740 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007741}
7742
Owen Andersone50ed302009-08-10 22:56:29 +00007743bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007744 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007746}
7747
Owen Andersone50ed302009-08-10 22:56:29 +00007748bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007749 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007750 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007751}
7752
Evan Cheng60c07e12006-07-05 22:17:51 +00007753/// isShuffleMaskLegal - Targets can use this to indicate that they only
7754/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7755/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7756/// are assumed to be legal.
7757bool
Eric Christopherfd179292009-08-27 18:07:15 +00007758X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007759 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007760 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007761 if (VT.getSizeInBits() == 64)
7762 return false;
7763
Nate Begemana09008b2009-10-19 02:17:23 +00007764 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007765 return (VT.getVectorNumElements() == 2 ||
7766 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7767 isMOVLMask(M, VT) ||
7768 isSHUFPMask(M, VT) ||
7769 isPSHUFDMask(M, VT) ||
7770 isPSHUFHWMask(M, VT) ||
7771 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007772 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007773 isUNPCKLMask(M, VT) ||
7774 isUNPCKHMask(M, VT) ||
7775 isUNPCKL_v_undef_Mask(M, VT) ||
7776 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007777}
7778
Dan Gohman7d8143f2008-04-09 20:09:42 +00007779bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007780X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007781 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007782 unsigned NumElts = VT.getVectorNumElements();
7783 // FIXME: This collection of masks seems suspect.
7784 if (NumElts == 2)
7785 return true;
7786 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7787 return (isMOVLMask(Mask, VT) ||
7788 isCommutedMOVLMask(Mask, VT, true) ||
7789 isSHUFPMask(Mask, VT) ||
7790 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007791 }
7792 return false;
7793}
7794
7795//===----------------------------------------------------------------------===//
7796// X86 Scheduler Hooks
7797//===----------------------------------------------------------------------===//
7798
Mon P Wang63307c32008-05-05 19:05:59 +00007799// private utility function
7800MachineBasicBlock *
7801X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7802 MachineBasicBlock *MBB,
7803 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007804 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007805 unsigned LoadOpc,
7806 unsigned CXchgOpc,
7807 unsigned copyOpc,
7808 unsigned notOpc,
7809 unsigned EAXreg,
7810 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007811 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007812 // For the atomic bitwise operator, we generate
7813 // thisMBB:
7814 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007815 // ld t1 = [bitinstr.addr]
7816 // op t2 = t1, [bitinstr.val]
7817 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007818 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7819 // bz newMBB
7820 // fallthrough -->nextMBB
7821 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7822 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007823 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007824 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007825
Mon P Wang63307c32008-05-05 19:05:59 +00007826 /// First build the CFG
7827 MachineFunction *F = MBB->getParent();
7828 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007829 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7830 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7831 F->insert(MBBIter, newMBB);
7832 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007833
Mon P Wang63307c32008-05-05 19:05:59 +00007834 // Move all successors to thisMBB to nextMBB
7835 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007836
Mon P Wang63307c32008-05-05 19:05:59 +00007837 // Update thisMBB to fall through to newMBB
7838 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007839
Mon P Wang63307c32008-05-05 19:05:59 +00007840 // newMBB jumps to itself and fall through to nextMBB
7841 newMBB->addSuccessor(nextMBB);
7842 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007843
Mon P Wang63307c32008-05-05 19:05:59 +00007844 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007845 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007846 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007847 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007848 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007849 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007850 int numArgs = bInstr->getNumOperands() - 1;
7851 for (int i=0; i < numArgs; ++i)
7852 argOpers[i] = &bInstr->getOperand(i+1);
7853
7854 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007855 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7856 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007857
Dale Johannesen140be2d2008-08-19 18:47:28 +00007858 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007859 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007860 for (int i=0; i <= lastAddrIndx; ++i)
7861 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007862
Dale Johannesen140be2d2008-08-19 18:47:28 +00007863 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007864 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007865 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007866 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007867 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007868 tt = t1;
7869
Dale Johannesen140be2d2008-08-19 18:47:28 +00007870 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007871 assert((argOpers[valArgIndx]->isReg() ||
7872 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007873 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007874 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007875 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007876 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007877 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007878 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007879 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007880
Dale Johannesene4d209d2009-02-03 20:21:25 +00007881 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007882 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007883
Dale Johannesene4d209d2009-02-03 20:21:25 +00007884 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007885 for (int i=0; i <= lastAddrIndx; ++i)
7886 (*MIB).addOperand(*argOpers[i]);
7887 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007888 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007889 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7890 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007891
Dale Johannesene4d209d2009-02-03 20:21:25 +00007892 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007893 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007894
Mon P Wang63307c32008-05-05 19:05:59 +00007895 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007896 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007897
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007898 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007899 return nextMBB;
7900}
7901
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007902// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007903MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007904X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7905 MachineBasicBlock *MBB,
7906 unsigned regOpcL,
7907 unsigned regOpcH,
7908 unsigned immOpcL,
7909 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007910 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007911 // For the atomic bitwise operator, we generate
7912 // thisMBB (instructions are in pairs, except cmpxchg8b)
7913 // ld t1,t2 = [bitinstr.addr]
7914 // newMBB:
7915 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7916 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007917 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007918 // mov ECX, EBX <- t5, t6
7919 // mov EAX, EDX <- t1, t2
7920 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7921 // mov t3, t4 <- EAX, EDX
7922 // bz newMBB
7923 // result in out1, out2
7924 // fallthrough -->nextMBB
7925
7926 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7927 const unsigned LoadOpc = X86::MOV32rm;
7928 const unsigned copyOpc = X86::MOV32rr;
7929 const unsigned NotOpc = X86::NOT32r;
7930 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7931 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7932 MachineFunction::iterator MBBIter = MBB;
7933 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007934
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007935 /// First build the CFG
7936 MachineFunction *F = MBB->getParent();
7937 MachineBasicBlock *thisMBB = MBB;
7938 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7939 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7940 F->insert(MBBIter, newMBB);
7941 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007942
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007943 // Move all successors to thisMBB to nextMBB
7944 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007945
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007946 // Update thisMBB to fall through to newMBB
7947 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007948
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007949 // newMBB jumps to itself and fall through to nextMBB
7950 newMBB->addSuccessor(nextMBB);
7951 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007952
Dale Johannesene4d209d2009-02-03 20:21:25 +00007953 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007954 // Insert instructions into newMBB based on incoming instruction
7955 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007956 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007957 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007958 MachineOperand& dest1Oper = bInstr->getOperand(0);
7959 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007960 MachineOperand* argOpers[2 + X86AddrNumOperands];
7961 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007962 argOpers[i] = &bInstr->getOperand(i+2);
7963
Evan Chengad5b52f2010-01-08 19:14:57 +00007964 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007965 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007966
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007967 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007968 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007969 for (int i=0; i <= lastAddrIndx; ++i)
7970 (*MIB).addOperand(*argOpers[i]);
7971 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007972 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007973 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007974 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007975 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007976 MachineOperand newOp3 = *(argOpers[3]);
7977 if (newOp3.isImm())
7978 newOp3.setImm(newOp3.getImm()+4);
7979 else
7980 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007981 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007982 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007983
7984 // t3/4 are defined later, at the bottom of the loop
7985 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7986 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007987 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007988 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007989 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007990 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7991
Evan Cheng306b4ca2010-01-08 23:41:50 +00007992 // The subsequent operations should be using the destination registers of
7993 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00007994 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00007995 t1 = F->getRegInfo().createVirtualRegister(RC);
7996 t2 = F->getRegInfo().createVirtualRegister(RC);
7997 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
7998 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007999 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008000 t1 = dest1Oper.getReg();
8001 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008002 }
8003
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008004 int valArgIndx = lastAddrIndx + 1;
8005 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008006 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 "invalid operand");
8008 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8009 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008010 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008011 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008012 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008013 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008014 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008015 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008016 (*MIB).addOperand(*argOpers[valArgIndx]);
8017 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008018 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008019 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008020 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008021 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008023 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008024 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008025 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008026 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008027 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008028
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008031 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008032 MIB.addReg(t2);
8033
Dale Johannesene4d209d2009-02-03 20:21:25 +00008034 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008035 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008036 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008037 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008038
Dale Johannesene4d209d2009-02-03 20:21:25 +00008039 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008040 for (int i=0; i <= lastAddrIndx; ++i)
8041 (*MIB).addOperand(*argOpers[i]);
8042
8043 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008044 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8045 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008046
Dale Johannesene4d209d2009-02-03 20:21:25 +00008047 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008048 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008049 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008050 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008051
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008052 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008053 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054
8055 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8056 return nextMBB;
8057}
8058
8059// private utility function
8060MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008061X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8062 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008063 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008064 // For the atomic min/max operator, we generate
8065 // thisMBB:
8066 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008067 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008068 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008069 // cmp t1, t2
8070 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008071 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008072 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8073 // bz newMBB
8074 // fallthrough -->nextMBB
8075 //
8076 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8077 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008078 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008079 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Mon P Wang63307c32008-05-05 19:05:59 +00008081 /// First build the CFG
8082 MachineFunction *F = MBB->getParent();
8083 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008084 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8085 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8086 F->insert(MBBIter, newMBB);
8087 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008088
Dan Gohmand6708ea2009-08-15 01:38:56 +00008089 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008090 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008091
Mon P Wang63307c32008-05-05 19:05:59 +00008092 // Update thisMBB to fall through to newMBB
8093 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008094
Mon P Wang63307c32008-05-05 19:05:59 +00008095 // newMBB jumps to newMBB and fall through to nextMBB
8096 newMBB->addSuccessor(nextMBB);
8097 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008098
Dale Johannesene4d209d2009-02-03 20:21:25 +00008099 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008100 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008101 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008102 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008103 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008104 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008105 int numArgs = mInstr->getNumOperands() - 1;
8106 for (int i=0; i < numArgs; ++i)
8107 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008108
Mon P Wang63307c32008-05-05 19:05:59 +00008109 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008110 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8111 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008112
Mon P Wangab3e7472008-05-05 22:56:23 +00008113 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008114 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008115 for (int i=0; i <= lastAddrIndx; ++i)
8116 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008117
Mon P Wang63307c32008-05-05 19:05:59 +00008118 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008119 assert((argOpers[valArgIndx]->isReg() ||
8120 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008121 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008122
8123 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008124 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008126 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008127 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008128 (*MIB).addOperand(*argOpers[valArgIndx]);
8129
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008131 MIB.addReg(t1);
8132
Dale Johannesene4d209d2009-02-03 20:21:25 +00008133 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008134 MIB.addReg(t1);
8135 MIB.addReg(t2);
8136
8137 // Generate movc
8138 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008139 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008140 MIB.addReg(t2);
8141 MIB.addReg(t1);
8142
8143 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008144 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008145 for (int i=0; i <= lastAddrIndx; ++i)
8146 (*MIB).addOperand(*argOpers[i]);
8147 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008148 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008149 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8150 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
Dale Johannesene4d209d2009-02-03 20:21:25 +00008152 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008153 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008154
Mon P Wang63307c32008-05-05 19:05:59 +00008155 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008157
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008158 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008159 return nextMBB;
8160}
8161
Eric Christopherf83a5de2009-08-27 18:08:16 +00008162// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8163// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008164MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008165X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008166 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008167
8168 MachineFunction *F = BB->getParent();
8169 DebugLoc dl = MI->getDebugLoc();
8170 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8171
8172 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008173 if (memArg)
8174 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8175 else
8176 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008177
8178 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8179
8180 for (unsigned i = 0; i < numArgs; ++i) {
8181 MachineOperand &Op = MI->getOperand(i+1);
8182
8183 if (!(Op.isReg() && Op.isImplicit()))
8184 MIB.addOperand(Op);
8185 }
8186
8187 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8188 .addReg(X86::XMM0);
8189
8190 F->DeleteMachineInstr(MI);
8191
8192 return BB;
8193}
8194
8195MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008196X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8197 MachineInstr *MI,
8198 MachineBasicBlock *MBB) const {
8199 // Emit code to save XMM registers to the stack. The ABI says that the
8200 // number of registers to save is given in %al, so it's theoretically
8201 // possible to do an indirect jump trick to avoid saving all of them,
8202 // however this code takes a simpler approach and just executes all
8203 // of the stores if %al is non-zero. It's less code, and it's probably
8204 // easier on the hardware branch predictor, and stores aren't all that
8205 // expensive anyway.
8206
8207 // Create the new basic blocks. One block contains all the XMM stores,
8208 // and one block is the final destination regardless of whether any
8209 // stores were performed.
8210 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8211 MachineFunction *F = MBB->getParent();
8212 MachineFunction::iterator MBBIter = MBB;
8213 ++MBBIter;
8214 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8215 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8216 F->insert(MBBIter, XMMSaveMBB);
8217 F->insert(MBBIter, EndMBB);
8218
8219 // Set up the CFG.
8220 // Move any original successors of MBB to the end block.
8221 EndMBB->transferSuccessors(MBB);
8222 // The original block will now fall through to the XMM save block.
8223 MBB->addSuccessor(XMMSaveMBB);
8224 // The XMMSaveMBB will fall through to the end block.
8225 XMMSaveMBB->addSuccessor(EndMBB);
8226
8227 // Now add the instructions.
8228 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8229 DebugLoc DL = MI->getDebugLoc();
8230
8231 unsigned CountReg = MI->getOperand(0).getReg();
8232 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8233 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8234
8235 if (!Subtarget->isTargetWin64()) {
8236 // If %al is 0, branch around the XMM save block.
8237 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8238 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8239 MBB->addSuccessor(EndMBB);
8240 }
8241
8242 // In the XMM save block, save all the XMM argument registers.
8243 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8244 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008245 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008246 F->getMachineMemOperand(
8247 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8248 MachineMemOperand::MOStore, Offset,
8249 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008250 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8251 .addFrameIndex(RegSaveFrameIndex)
8252 .addImm(/*Scale=*/1)
8253 .addReg(/*IndexReg=*/0)
8254 .addImm(/*Disp=*/Offset)
8255 .addReg(/*Segment=*/0)
8256 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008257 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008258 }
8259
8260 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8261
8262 return EndMBB;
8263}
Mon P Wang63307c32008-05-05 19:05:59 +00008264
Evan Cheng60c07e12006-07-05 22:17:51 +00008265MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008266X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008267 MachineBasicBlock *BB,
8268 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8270 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008271
Chris Lattner52600972009-09-02 05:57:00 +00008272 // To "insert" a SELECT_CC instruction, we actually have to insert the
8273 // diamond control-flow pattern. The incoming instruction knows the
8274 // destination vreg to set, the condition code register to branch on, the
8275 // true/false values to select between, and a branch opcode to use.
8276 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8277 MachineFunction::iterator It = BB;
8278 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008279
Chris Lattner52600972009-09-02 05:57:00 +00008280 // thisMBB:
8281 // ...
8282 // TrueVal = ...
8283 // cmpTY ccX, r1, r2
8284 // bCC copy1MBB
8285 // fallthrough --> copy0MBB
8286 MachineBasicBlock *thisMBB = BB;
8287 MachineFunction *F = BB->getParent();
8288 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8289 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8290 unsigned Opc =
8291 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8292 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8293 F->insert(It, copy0MBB);
8294 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008295 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008296 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008297 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008298 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008299 E = BB->succ_end(); I != E; ++I) {
8300 EM->insert(std::make_pair(*I, sinkMBB));
8301 sinkMBB->addSuccessor(*I);
8302 }
8303 // Next, remove all successors of the current block, and add the true
8304 // and fallthrough blocks as its successors.
8305 while (!BB->succ_empty())
8306 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008307 // Add the true and fallthrough blocks as its successors.
8308 BB->addSuccessor(copy0MBB);
8309 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008310
Chris Lattner52600972009-09-02 05:57:00 +00008311 // copy0MBB:
8312 // %FalseValue = ...
8313 // # fallthrough to sinkMBB
8314 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008315
Chris Lattner52600972009-09-02 05:57:00 +00008316 // Update machine-CFG edges
8317 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008318
Chris Lattner52600972009-09-02 05:57:00 +00008319 // sinkMBB:
8320 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8321 // ...
8322 BB = sinkMBB;
8323 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8324 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8325 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8326
8327 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8328 return BB;
8329}
8330
8331
8332MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008333X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008334 MachineBasicBlock *BB,
8335 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008336 switch (MI->getOpcode()) {
8337 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008338 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008339 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008340 case X86::CMOV_FR32:
8341 case X86::CMOV_FR64:
8342 case X86::CMOV_V4F32:
8343 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008344 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008345 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008346
Dale Johannesen849f2142007-07-03 00:53:03 +00008347 case X86::FP32_TO_INT16_IN_MEM:
8348 case X86::FP32_TO_INT32_IN_MEM:
8349 case X86::FP32_TO_INT64_IN_MEM:
8350 case X86::FP64_TO_INT16_IN_MEM:
8351 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008352 case X86::FP64_TO_INT64_IN_MEM:
8353 case X86::FP80_TO_INT16_IN_MEM:
8354 case X86::FP80_TO_INT32_IN_MEM:
8355 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008356 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8357 DebugLoc DL = MI->getDebugLoc();
8358
Evan Cheng60c07e12006-07-05 22:17:51 +00008359 // Change the floating point control register to use "round towards zero"
8360 // mode when truncating to an integer value.
8361 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008362 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008363 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008364
8365 // Load the old value of the high byte of the control word...
8366 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008367 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008368 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008369 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008370
8371 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008372 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008373 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008374
8375 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008376 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008377
8378 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008379 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008380 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008381
8382 // Get the X86 opcode to use.
8383 unsigned Opc;
8384 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008385 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008386 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8387 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8388 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8389 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8390 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8391 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008392 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8393 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8394 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008395 }
8396
8397 X86AddressMode AM;
8398 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008399 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008400 AM.BaseType = X86AddressMode::RegBase;
8401 AM.Base.Reg = Op.getReg();
8402 } else {
8403 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008404 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008405 }
8406 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008407 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008408 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008409 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008410 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008411 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008412 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008413 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008414 AM.GV = Op.getGlobal();
8415 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008416 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008417 }
Chris Lattner52600972009-09-02 05:57:00 +00008418 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008419 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008420
8421 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008422 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008423
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008424 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008425 return BB;
8426 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008427 // String/text processing lowering.
8428 case X86::PCMPISTRM128REG:
8429 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8430 case X86::PCMPISTRM128MEM:
8431 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8432 case X86::PCMPESTRM128REG:
8433 return EmitPCMP(MI, BB, 5, false /* in mem */);
8434 case X86::PCMPESTRM128MEM:
8435 return EmitPCMP(MI, BB, 5, true /* in mem */);
8436
8437 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008438 case X86::ATOMAND32:
8439 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008440 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008441 X86::LCMPXCHG32, X86::MOV32rr,
8442 X86::NOT32r, X86::EAX,
8443 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008444 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008445 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8446 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008447 X86::LCMPXCHG32, X86::MOV32rr,
8448 X86::NOT32r, X86::EAX,
8449 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008450 case X86::ATOMXOR32:
8451 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008452 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008453 X86::LCMPXCHG32, X86::MOV32rr,
8454 X86::NOT32r, X86::EAX,
8455 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008456 case X86::ATOMNAND32:
8457 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008458 X86::AND32ri, X86::MOV32rm,
8459 X86::LCMPXCHG32, X86::MOV32rr,
8460 X86::NOT32r, X86::EAX,
8461 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008462 case X86::ATOMMIN32:
8463 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8464 case X86::ATOMMAX32:
8465 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8466 case X86::ATOMUMIN32:
8467 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8468 case X86::ATOMUMAX32:
8469 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008470
8471 case X86::ATOMAND16:
8472 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8473 X86::AND16ri, X86::MOV16rm,
8474 X86::LCMPXCHG16, X86::MOV16rr,
8475 X86::NOT16r, X86::AX,
8476 X86::GR16RegisterClass);
8477 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008478 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008479 X86::OR16ri, X86::MOV16rm,
8480 X86::LCMPXCHG16, X86::MOV16rr,
8481 X86::NOT16r, X86::AX,
8482 X86::GR16RegisterClass);
8483 case X86::ATOMXOR16:
8484 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8485 X86::XOR16ri, X86::MOV16rm,
8486 X86::LCMPXCHG16, X86::MOV16rr,
8487 X86::NOT16r, X86::AX,
8488 X86::GR16RegisterClass);
8489 case X86::ATOMNAND16:
8490 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8491 X86::AND16ri, X86::MOV16rm,
8492 X86::LCMPXCHG16, X86::MOV16rr,
8493 X86::NOT16r, X86::AX,
8494 X86::GR16RegisterClass, true);
8495 case X86::ATOMMIN16:
8496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8497 case X86::ATOMMAX16:
8498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8499 case X86::ATOMUMIN16:
8500 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8501 case X86::ATOMUMAX16:
8502 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8503
8504 case X86::ATOMAND8:
8505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8506 X86::AND8ri, X86::MOV8rm,
8507 X86::LCMPXCHG8, X86::MOV8rr,
8508 X86::NOT8r, X86::AL,
8509 X86::GR8RegisterClass);
8510 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008512 X86::OR8ri, X86::MOV8rm,
8513 X86::LCMPXCHG8, X86::MOV8rr,
8514 X86::NOT8r, X86::AL,
8515 X86::GR8RegisterClass);
8516 case X86::ATOMXOR8:
8517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8518 X86::XOR8ri, X86::MOV8rm,
8519 X86::LCMPXCHG8, X86::MOV8rr,
8520 X86::NOT8r, X86::AL,
8521 X86::GR8RegisterClass);
8522 case X86::ATOMNAND8:
8523 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8524 X86::AND8ri, X86::MOV8rm,
8525 X86::LCMPXCHG8, X86::MOV8rr,
8526 X86::NOT8r, X86::AL,
8527 X86::GR8RegisterClass, true);
8528 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008529 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008530 case X86::ATOMAND64:
8531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008532 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008533 X86::LCMPXCHG64, X86::MOV64rr,
8534 X86::NOT64r, X86::RAX,
8535 X86::GR64RegisterClass);
8536 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8538 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008539 X86::LCMPXCHG64, X86::MOV64rr,
8540 X86::NOT64r, X86::RAX,
8541 X86::GR64RegisterClass);
8542 case X86::ATOMXOR64:
8543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008544 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008545 X86::LCMPXCHG64, X86::MOV64rr,
8546 X86::NOT64r, X86::RAX,
8547 X86::GR64RegisterClass);
8548 case X86::ATOMNAND64:
8549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8550 X86::AND64ri32, X86::MOV64rm,
8551 X86::LCMPXCHG64, X86::MOV64rr,
8552 X86::NOT64r, X86::RAX,
8553 X86::GR64RegisterClass, true);
8554 case X86::ATOMMIN64:
8555 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8556 case X86::ATOMMAX64:
8557 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8558 case X86::ATOMUMIN64:
8559 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8560 case X86::ATOMUMAX64:
8561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008562
8563 // This group does 64-bit operations on a 32-bit host.
8564 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008565 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008566 X86::AND32rr, X86::AND32rr,
8567 X86::AND32ri, X86::AND32ri,
8568 false);
8569 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008570 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008571 X86::OR32rr, X86::OR32rr,
8572 X86::OR32ri, X86::OR32ri,
8573 false);
8574 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008575 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008576 X86::XOR32rr, X86::XOR32rr,
8577 X86::XOR32ri, X86::XOR32ri,
8578 false);
8579 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008580 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008581 X86::AND32rr, X86::AND32rr,
8582 X86::AND32ri, X86::AND32ri,
8583 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008584 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008585 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008586 X86::ADD32rr, X86::ADC32rr,
8587 X86::ADD32ri, X86::ADC32ri,
8588 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008589 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008590 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008591 X86::SUB32rr, X86::SBB32rr,
8592 X86::SUB32ri, X86::SBB32ri,
8593 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008594 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008595 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008596 X86::MOV32rr, X86::MOV32rr,
8597 X86::MOV32ri, X86::MOV32ri,
8598 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008599 case X86::VASTART_SAVE_XMM_REGS:
8600 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008601 }
8602}
8603
8604//===----------------------------------------------------------------------===//
8605// X86 Optimization Hooks
8606//===----------------------------------------------------------------------===//
8607
Dan Gohman475871a2008-07-27 21:46:04 +00008608void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008609 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008610 APInt &KnownZero,
8611 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008612 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008613 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008614 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008615 assert((Opc >= ISD::BUILTIN_OP_END ||
8616 Opc == ISD::INTRINSIC_WO_CHAIN ||
8617 Opc == ISD::INTRINSIC_W_CHAIN ||
8618 Opc == ISD::INTRINSIC_VOID) &&
8619 "Should use MaskedValueIsZero if you don't know whether Op"
8620 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008621
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008622 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008623 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008624 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008625 case X86ISD::ADD:
8626 case X86ISD::SUB:
8627 case X86ISD::SMUL:
8628 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008629 case X86ISD::INC:
8630 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008631 case X86ISD::OR:
8632 case X86ISD::XOR:
8633 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008634 // These nodes' second result is a boolean.
8635 if (Op.getResNo() == 0)
8636 break;
8637 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008638 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008639 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8640 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008641 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008642 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008643}
Chris Lattner259e97c2006-01-31 19:43:35 +00008644
Evan Cheng206ee9d2006-07-07 08:33:52 +00008645/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008646/// node is a GlobalAddress + offset.
8647bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8648 GlobalValue* &GA, int64_t &Offset) const{
8649 if (N->getOpcode() == X86ISD::Wrapper) {
8650 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008651 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008652 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008653 return true;
8654 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008655 }
Evan Chengad4196b2008-05-12 19:56:52 +00008656 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008657}
8658
Nate Begeman9008ca62009-04-27 18:41:29 +00008659static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008660 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008661 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008662 SelectionDAG &DAG, MachineFrameInfo *MFI,
8663 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008664 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008665 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008666 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008667 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008668 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008669 return false;
8670 continue;
8671 }
8672
Dan Gohman475871a2008-07-27 21:46:04 +00008673 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008674 if (!Elt.getNode() ||
8675 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008676 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008677 if (!LDBase) {
8678 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008679 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008680 LDBase = cast<LoadSDNode>(Elt.getNode());
8681 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008682 continue;
8683 }
8684 if (Elt.getOpcode() == ISD::UNDEF)
8685 continue;
8686
Nate Begemanabc01992009-06-05 21:37:30 +00008687 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008688 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008689 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008690 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008691 }
8692 return true;
8693}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008694
8695/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8696/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8697/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008698/// order. In the case of v2i64, it will see if it can rewrite the
8699/// shuffle to be an appropriate build vector so it can take advantage of
8700// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008701static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008702 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008703 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008704 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008705 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008706 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8707 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008708
Eli Friedman7a5e5552009-06-07 06:52:44 +00008709 if (VT.getSizeInBits() != 128)
8710 return SDValue();
8711
Mon P Wang1e955802009-04-03 02:43:30 +00008712 // Try to combine a vector_shuffle into a 128-bit load.
8713 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008714 LoadSDNode *LD = NULL;
8715 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008716 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008717 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008718 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008719
Eli Friedman7a5e5552009-06-07 06:52:44 +00008720 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008721 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008722 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8723 LD->getSrcValue(), LD->getSrcValueOffset(),
8724 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008725 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008726 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008727 LD->isVolatile(), LD->getAlignment());
8728 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008729 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008730 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8731 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008732 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8733 }
8734 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008735}
Evan Chengd880b972008-05-09 21:53:03 +00008736
Chris Lattner83e6c992006-10-04 06:57:07 +00008737/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008738static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008739 const X86Subtarget *Subtarget) {
8740 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008741 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008742 // Get the LHS/RHS of the select.
8743 SDValue LHS = N->getOperand(1);
8744 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008745
Dan Gohman670e5392009-09-21 18:03:22 +00008746 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8747 // instructions have the peculiarity that if either operand is a NaN,
8748 // they chose what we call the RHS operand (and as such are not symmetric).
8749 // It happens that this matches the semantics of the common C idiom
8750 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008751 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008752 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008753 Cond.getOpcode() == ISD::SETCC) {
8754 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008755
Chris Lattner47b4ce82009-03-11 05:48:52 +00008756 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008757 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008758 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8759 switch (CC) {
8760 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008761 case ISD::SETULT:
8762 // This can be a min if we can prove that at least one of the operands
8763 // is not a nan.
8764 if (!FiniteOnlyFPMath()) {
8765 if (DAG.isKnownNeverNaN(RHS)) {
8766 // Put the potential NaN in the RHS so that SSE will preserve it.
8767 std::swap(LHS, RHS);
8768 } else if (!DAG.isKnownNeverNaN(LHS))
8769 break;
8770 }
8771 Opcode = X86ISD::FMIN;
8772 break;
8773 case ISD::SETOLE:
8774 // This can be a min if we can prove that at least one of the operands
8775 // is not a nan.
8776 if (!FiniteOnlyFPMath()) {
8777 if (DAG.isKnownNeverNaN(LHS)) {
8778 // Put the potential NaN in the RHS so that SSE will preserve it.
8779 std::swap(LHS, RHS);
8780 } else if (!DAG.isKnownNeverNaN(RHS))
8781 break;
8782 }
8783 Opcode = X86ISD::FMIN;
8784 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008785 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008786 // This can be a min, but if either operand is a NaN we need it to
8787 // preserve the original LHS.
8788 std::swap(LHS, RHS);
8789 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008790 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008791 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008792 Opcode = X86ISD::FMIN;
8793 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008794
Dan Gohman670e5392009-09-21 18:03:22 +00008795 case ISD::SETOGE:
8796 // This can be a max if we can prove that at least one of the operands
8797 // is not a nan.
8798 if (!FiniteOnlyFPMath()) {
8799 if (DAG.isKnownNeverNaN(LHS)) {
8800 // Put the potential NaN in the RHS so that SSE will preserve it.
8801 std::swap(LHS, RHS);
8802 } else if (!DAG.isKnownNeverNaN(RHS))
8803 break;
8804 }
8805 Opcode = X86ISD::FMAX;
8806 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008807 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008808 // This can be a max if we can prove that at least one of the operands
8809 // is not a nan.
8810 if (!FiniteOnlyFPMath()) {
8811 if (DAG.isKnownNeverNaN(RHS)) {
8812 // Put the potential NaN in the RHS so that SSE will preserve it.
8813 std::swap(LHS, RHS);
8814 } else if (!DAG.isKnownNeverNaN(LHS))
8815 break;
8816 }
8817 Opcode = X86ISD::FMAX;
8818 break;
8819 case ISD::SETUGE:
8820 // This can be a max, but if either operand is a NaN we need it to
8821 // preserve the original LHS.
8822 std::swap(LHS, RHS);
8823 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008824 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008825 case ISD::SETGE:
8826 Opcode = X86ISD::FMAX;
8827 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008828 }
Dan Gohman670e5392009-09-21 18:03:22 +00008829 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008830 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8831 switch (CC) {
8832 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008833 case ISD::SETOGE:
8834 // This can be a min if we can prove that at least one of the operands
8835 // is not a nan.
8836 if (!FiniteOnlyFPMath()) {
8837 if (DAG.isKnownNeverNaN(RHS)) {
8838 // Put the potential NaN in the RHS so that SSE will preserve it.
8839 std::swap(LHS, RHS);
8840 } else if (!DAG.isKnownNeverNaN(LHS))
8841 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008842 }
Dan Gohman670e5392009-09-21 18:03:22 +00008843 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008844 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008845 case ISD::SETUGT:
8846 // This can be a min if we can prove that at least one of the operands
8847 // is not a nan.
8848 if (!FiniteOnlyFPMath()) {
8849 if (DAG.isKnownNeverNaN(LHS)) {
8850 // Put the potential NaN in the RHS so that SSE will preserve it.
8851 std::swap(LHS, RHS);
8852 } else if (!DAG.isKnownNeverNaN(RHS))
8853 break;
8854 }
8855 Opcode = X86ISD::FMIN;
8856 break;
8857 case ISD::SETUGE:
8858 // This can be a min, but if either operand is a NaN we need it to
8859 // preserve the original LHS.
8860 std::swap(LHS, RHS);
8861 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008862 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008863 case ISD::SETGE:
8864 Opcode = X86ISD::FMIN;
8865 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008866
Dan Gohman670e5392009-09-21 18:03:22 +00008867 case ISD::SETULT:
8868 // This can be a max if we can prove that at least one of the operands
8869 // is not a nan.
8870 if (!FiniteOnlyFPMath()) {
8871 if (DAG.isKnownNeverNaN(LHS)) {
8872 // Put the potential NaN in the RHS so that SSE will preserve it.
8873 std::swap(LHS, RHS);
8874 } else if (!DAG.isKnownNeverNaN(RHS))
8875 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008876 }
Dan Gohman670e5392009-09-21 18:03:22 +00008877 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008878 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008879 case ISD::SETOLE:
8880 // This can be a max if we can prove that at least one of the operands
8881 // is not a nan.
8882 if (!FiniteOnlyFPMath()) {
8883 if (DAG.isKnownNeverNaN(RHS)) {
8884 // Put the potential NaN in the RHS so that SSE will preserve it.
8885 std::swap(LHS, RHS);
8886 } else if (!DAG.isKnownNeverNaN(LHS))
8887 break;
8888 }
8889 Opcode = X86ISD::FMAX;
8890 break;
8891 case ISD::SETULE:
8892 // This can be a max, but if either operand is a NaN we need it to
8893 // preserve the original LHS.
8894 std::swap(LHS, RHS);
8895 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008896 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008897 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008898 Opcode = X86ISD::FMAX;
8899 break;
8900 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008901 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008902
Chris Lattner47b4ce82009-03-11 05:48:52 +00008903 if (Opcode)
8904 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008905 }
Eric Christopherfd179292009-08-27 18:07:15 +00008906
Chris Lattnerd1980a52009-03-12 06:52:53 +00008907 // If this is a select between two integer constants, try to do some
8908 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008909 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8910 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008911 // Don't do this for crazy integer types.
8912 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8913 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008914 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008915 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008916
Chris Lattnercee56e72009-03-13 05:53:31 +00008917 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008918 // Efficiently invertible.
8919 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8920 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8921 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8922 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008923 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008924 }
Eric Christopherfd179292009-08-27 18:07:15 +00008925
Chris Lattnerd1980a52009-03-12 06:52:53 +00008926 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008927 if (FalseC->getAPIntValue() == 0 &&
8928 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008929 if (NeedsCondInvert) // Invert the condition if needed.
8930 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8931 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008932
Chris Lattnerd1980a52009-03-12 06:52:53 +00008933 // Zero extend the condition if needed.
8934 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008935
Chris Lattnercee56e72009-03-13 05:53:31 +00008936 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008937 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008938 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008939 }
Eric Christopherfd179292009-08-27 18:07:15 +00008940
Chris Lattner97a29a52009-03-13 05:22:11 +00008941 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008942 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008943 if (NeedsCondInvert) // Invert the condition if needed.
8944 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8945 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008946
Chris Lattner97a29a52009-03-13 05:22:11 +00008947 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008948 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8949 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008950 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008951 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008952 }
Eric Christopherfd179292009-08-27 18:07:15 +00008953
Chris Lattnercee56e72009-03-13 05:53:31 +00008954 // Optimize cases that will turn into an LEA instruction. This requires
8955 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008956 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008957 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008958 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008959
Chris Lattnercee56e72009-03-13 05:53:31 +00008960 bool isFastMultiplier = false;
8961 if (Diff < 10) {
8962 switch ((unsigned char)Diff) {
8963 default: break;
8964 case 1: // result = add base, cond
8965 case 2: // result = lea base( , cond*2)
8966 case 3: // result = lea base(cond, cond*2)
8967 case 4: // result = lea base( , cond*4)
8968 case 5: // result = lea base(cond, cond*4)
8969 case 8: // result = lea base( , cond*8)
8970 case 9: // result = lea base(cond, cond*8)
8971 isFastMultiplier = true;
8972 break;
8973 }
8974 }
Eric Christopherfd179292009-08-27 18:07:15 +00008975
Chris Lattnercee56e72009-03-13 05:53:31 +00008976 if (isFastMultiplier) {
8977 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8978 if (NeedsCondInvert) // Invert the condition if needed.
8979 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8980 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008981
Chris Lattnercee56e72009-03-13 05:53:31 +00008982 // Zero extend the condition if needed.
8983 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8984 Cond);
8985 // Scale the condition by the difference.
8986 if (Diff != 1)
8987 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8988 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008989
Chris Lattnercee56e72009-03-13 05:53:31 +00008990 // Add the base if non-zero.
8991 if (FalseC->getAPIntValue() != 0)
8992 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8993 SDValue(FalseC, 0));
8994 return Cond;
8995 }
Eric Christopherfd179292009-08-27 18:07:15 +00008996 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008997 }
8998 }
Eric Christopherfd179292009-08-27 18:07:15 +00008999
Dan Gohman475871a2008-07-27 21:46:04 +00009000 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009001}
9002
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9004static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9005 TargetLowering::DAGCombinerInfo &DCI) {
9006 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009007
Chris Lattnerd1980a52009-03-12 06:52:53 +00009008 // If the flag operand isn't dead, don't touch this CMOV.
9009 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9010 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009011
Chris Lattnerd1980a52009-03-12 06:52:53 +00009012 // If this is a select between two integer constants, try to do some
9013 // optimizations. Note that the operands are ordered the opposite of SELECT
9014 // operands.
9015 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9016 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9017 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9018 // larger than FalseC (the false value).
9019 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009020
Chris Lattnerd1980a52009-03-12 06:52:53 +00009021 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9022 CC = X86::GetOppositeBranchCondition(CC);
9023 std::swap(TrueC, FalseC);
9024 }
Eric Christopherfd179292009-08-27 18:07:15 +00009025
Chris Lattnerd1980a52009-03-12 06:52:53 +00009026 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009027 // This is efficient for any integer data type (including i8/i16) and
9028 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009029 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9030 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009031 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9032 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009033
Chris Lattnerd1980a52009-03-12 06:52:53 +00009034 // Zero extend the condition if needed.
9035 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009036
Chris Lattnerd1980a52009-03-12 06:52:53 +00009037 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9038 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009039 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009040 if (N->getNumValues() == 2) // Dead flag value?
9041 return DCI.CombineTo(N, Cond, SDValue());
9042 return Cond;
9043 }
Eric Christopherfd179292009-08-27 18:07:15 +00009044
Chris Lattnercee56e72009-03-13 05:53:31 +00009045 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9046 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009047 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9048 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009049 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9050 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009051
Chris Lattner97a29a52009-03-13 05:22:11 +00009052 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009053 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9054 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009055 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9056 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009057
Chris Lattner97a29a52009-03-13 05:22:11 +00009058 if (N->getNumValues() == 2) // Dead flag value?
9059 return DCI.CombineTo(N, Cond, SDValue());
9060 return Cond;
9061 }
Eric Christopherfd179292009-08-27 18:07:15 +00009062
Chris Lattnercee56e72009-03-13 05:53:31 +00009063 // Optimize cases that will turn into an LEA instruction. This requires
9064 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009065 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009066 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009067 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009068
Chris Lattnercee56e72009-03-13 05:53:31 +00009069 bool isFastMultiplier = false;
9070 if (Diff < 10) {
9071 switch ((unsigned char)Diff) {
9072 default: break;
9073 case 1: // result = add base, cond
9074 case 2: // result = lea base( , cond*2)
9075 case 3: // result = lea base(cond, cond*2)
9076 case 4: // result = lea base( , cond*4)
9077 case 5: // result = lea base(cond, cond*4)
9078 case 8: // result = lea base( , cond*8)
9079 case 9: // result = lea base(cond, cond*8)
9080 isFastMultiplier = true;
9081 break;
9082 }
9083 }
Eric Christopherfd179292009-08-27 18:07:15 +00009084
Chris Lattnercee56e72009-03-13 05:53:31 +00009085 if (isFastMultiplier) {
9086 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9087 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9089 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009090 // Zero extend the condition if needed.
9091 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9092 Cond);
9093 // Scale the condition by the difference.
9094 if (Diff != 1)
9095 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9096 DAG.getConstant(Diff, Cond.getValueType()));
9097
9098 // Add the base if non-zero.
9099 if (FalseC->getAPIntValue() != 0)
9100 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9101 SDValue(FalseC, 0));
9102 if (N->getNumValues() == 2) // Dead flag value?
9103 return DCI.CombineTo(N, Cond, SDValue());
9104 return Cond;
9105 }
Eric Christopherfd179292009-08-27 18:07:15 +00009106 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009107 }
9108 }
9109 return SDValue();
9110}
9111
9112
Evan Cheng0b0cd912009-03-28 05:57:29 +00009113/// PerformMulCombine - Optimize a single multiply with constant into two
9114/// in order to implement it with two cheaper instructions, e.g.
9115/// LEA + SHL, LEA + LEA.
9116static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9117 TargetLowering::DAGCombinerInfo &DCI) {
9118 if (DAG.getMachineFunction().
9119 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9120 return SDValue();
9121
9122 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9123 return SDValue();
9124
Owen Andersone50ed302009-08-10 22:56:29 +00009125 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009126 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009127 return SDValue();
9128
9129 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9130 if (!C)
9131 return SDValue();
9132 uint64_t MulAmt = C->getZExtValue();
9133 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9134 return SDValue();
9135
9136 uint64_t MulAmt1 = 0;
9137 uint64_t MulAmt2 = 0;
9138 if ((MulAmt % 9) == 0) {
9139 MulAmt1 = 9;
9140 MulAmt2 = MulAmt / 9;
9141 } else if ((MulAmt % 5) == 0) {
9142 MulAmt1 = 5;
9143 MulAmt2 = MulAmt / 5;
9144 } else if ((MulAmt % 3) == 0) {
9145 MulAmt1 = 3;
9146 MulAmt2 = MulAmt / 3;
9147 }
9148 if (MulAmt2 &&
9149 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9150 DebugLoc DL = N->getDebugLoc();
9151
9152 if (isPowerOf2_64(MulAmt2) &&
9153 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9154 // If second multiplifer is pow2, issue it first. We want the multiply by
9155 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9156 // is an add.
9157 std::swap(MulAmt1, MulAmt2);
9158
9159 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009160 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009161 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009162 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009163 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009164 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009165 DAG.getConstant(MulAmt1, VT));
9166
Eric Christopherfd179292009-08-27 18:07:15 +00009167 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009168 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009170 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009171 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009172 DAG.getConstant(MulAmt2, VT));
9173
9174 // Do not add new nodes to DAG combiner worklist.
9175 DCI.CombineTo(N, NewMul, false);
9176 }
9177 return SDValue();
9178}
9179
Evan Chengad9c0a32009-12-15 00:53:42 +00009180static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9181 SDValue N0 = N->getOperand(0);
9182 SDValue N1 = N->getOperand(1);
9183 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9184 EVT VT = N0.getValueType();
9185
9186 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9187 // since the result of setcc_c is all zero's or all ones.
9188 if (N1C && N0.getOpcode() == ISD::AND &&
9189 N0.getOperand(1).getOpcode() == ISD::Constant) {
9190 SDValue N00 = N0.getOperand(0);
9191 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9192 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9193 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9194 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9195 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9196 APInt ShAmt = N1C->getAPIntValue();
9197 Mask = Mask.shl(ShAmt);
9198 if (Mask != 0)
9199 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9200 N00, DAG.getConstant(Mask, VT));
9201 }
9202 }
9203
9204 return SDValue();
9205}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009206
Nate Begeman740ab032009-01-26 00:52:55 +00009207/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9208/// when possible.
9209static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9210 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009211 EVT VT = N->getValueType(0);
9212 if (!VT.isVector() && VT.isInteger() &&
9213 N->getOpcode() == ISD::SHL)
9214 return PerformSHLCombine(N, DAG);
9215
Nate Begeman740ab032009-01-26 00:52:55 +00009216 // On X86 with SSE2 support, we can transform this to a vector shift if
9217 // all elements are shifted by the same amount. We can't do this in legalize
9218 // because the a constant vector is typically transformed to a constant pool
9219 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009220 if (!Subtarget->hasSSE2())
9221 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009222
Owen Anderson825b72b2009-08-11 20:47:22 +00009223 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009224 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009225
Mon P Wang3becd092009-01-28 08:12:05 +00009226 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009227 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009228 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009229 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009230 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9231 unsigned NumElts = VT.getVectorNumElements();
9232 unsigned i = 0;
9233 for (; i != NumElts; ++i) {
9234 SDValue Arg = ShAmtOp.getOperand(i);
9235 if (Arg.getOpcode() == ISD::UNDEF) continue;
9236 BaseShAmt = Arg;
9237 break;
9238 }
9239 for (; i != NumElts; ++i) {
9240 SDValue Arg = ShAmtOp.getOperand(i);
9241 if (Arg.getOpcode() == ISD::UNDEF) continue;
9242 if (Arg != BaseShAmt) {
9243 return SDValue();
9244 }
9245 }
9246 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009247 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009248 SDValue InVec = ShAmtOp.getOperand(0);
9249 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9250 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9251 unsigned i = 0;
9252 for (; i != NumElts; ++i) {
9253 SDValue Arg = InVec.getOperand(i);
9254 if (Arg.getOpcode() == ISD::UNDEF) continue;
9255 BaseShAmt = Arg;
9256 break;
9257 }
9258 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9259 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9260 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9261 if (C->getZExtValue() == SplatIdx)
9262 BaseShAmt = InVec.getOperand(1);
9263 }
9264 }
9265 if (BaseShAmt.getNode() == 0)
9266 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9267 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009268 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009269 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009270
Mon P Wangefa42202009-09-03 19:56:25 +00009271 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 if (EltVT.bitsGT(MVT::i32))
9273 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9274 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009275 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009276
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009277 // The shift amount is identical so we can do a vector shift.
9278 SDValue ValOp = N->getOperand(0);
9279 switch (N->getOpcode()) {
9280 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009281 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009282 break;
9283 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009284 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009285 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009287 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009288 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009289 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009291 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009292 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009293 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009294 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009295 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009296 break;
9297 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009299 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009300 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009301 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009302 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009303 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009305 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009306 break;
9307 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009309 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009310 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009311 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009312 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009313 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009314 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009315 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009317 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009318 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009319 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009320 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009321 }
9322 return SDValue();
9323}
9324
Evan Cheng760d1942010-01-04 21:22:48 +00009325static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9326 const X86Subtarget *Subtarget) {
9327 EVT VT = N->getValueType(0);
9328 if (VT != MVT::i64 || !Subtarget->is64Bit())
9329 return SDValue();
9330
9331 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9332 SDValue N0 = N->getOperand(0);
9333 SDValue N1 = N->getOperand(1);
9334 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9335 std::swap(N0, N1);
9336 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9337 return SDValue();
9338
9339 SDValue ShAmt0 = N0.getOperand(1);
9340 if (ShAmt0.getValueType() != MVT::i8)
9341 return SDValue();
9342 SDValue ShAmt1 = N1.getOperand(1);
9343 if (ShAmt1.getValueType() != MVT::i8)
9344 return SDValue();
9345 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9346 ShAmt0 = ShAmt0.getOperand(0);
9347 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9348 ShAmt1 = ShAmt1.getOperand(0);
9349
9350 DebugLoc DL = N->getDebugLoc();
9351 unsigned Opc = X86ISD::SHLD;
9352 SDValue Op0 = N0.getOperand(0);
9353 SDValue Op1 = N1.getOperand(0);
9354 if (ShAmt0.getOpcode() == ISD::SUB) {
9355 Opc = X86ISD::SHRD;
9356 std::swap(Op0, Op1);
9357 std::swap(ShAmt0, ShAmt1);
9358 }
9359
9360 if (ShAmt1.getOpcode() == ISD::SUB) {
9361 SDValue Sum = ShAmt1.getOperand(0);
9362 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9363 if (SumC->getSExtValue() == 64 &&
9364 ShAmt1.getOperand(1) == ShAmt0)
9365 return DAG.getNode(Opc, DL, VT,
9366 Op0, Op1,
9367 DAG.getNode(ISD::TRUNCATE, DL,
9368 MVT::i8, ShAmt0));
9369 }
9370 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9371 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9372 if (ShAmt0C &&
9373 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9374 return DAG.getNode(Opc, DL, VT,
9375 N0.getOperand(0), N1.getOperand(0),
9376 DAG.getNode(ISD::TRUNCATE, DL,
9377 MVT::i8, ShAmt0));
9378 }
9379
9380 return SDValue();
9381}
9382
Chris Lattner149a4e52008-02-22 02:09:43 +00009383/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009384static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009385 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009386 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9387 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009388 // A preferable solution to the general problem is to figure out the right
9389 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009390
9391 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009392 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009393 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009394 if (VT.getSizeInBits() != 64)
9395 return SDValue();
9396
Devang Patel578efa92009-06-05 21:57:13 +00009397 const Function *F = DAG.getMachineFunction().getFunction();
9398 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009399 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009400 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009401 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009402 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009403 isa<LoadSDNode>(St->getValue()) &&
9404 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9405 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009406 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009407 LoadSDNode *Ld = 0;
9408 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009409 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009410 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009411 // Must be a store of a load. We currently handle two cases: the load
9412 // is a direct child, and it's under an intervening TokenFactor. It is
9413 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009414 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009415 Ld = cast<LoadSDNode>(St->getChain());
9416 else if (St->getValue().hasOneUse() &&
9417 ChainVal->getOpcode() == ISD::TokenFactor) {
9418 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009419 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009420 TokenFactorIndex = i;
9421 Ld = cast<LoadSDNode>(St->getValue());
9422 } else
9423 Ops.push_back(ChainVal->getOperand(i));
9424 }
9425 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009426
Evan Cheng536e6672009-03-12 05:59:15 +00009427 if (!Ld || !ISD::isNormalLoad(Ld))
9428 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009429
Evan Cheng536e6672009-03-12 05:59:15 +00009430 // If this is not the MMX case, i.e. we are just turning i64 load/store
9431 // into f64 load/store, avoid the transformation if there are multiple
9432 // uses of the loaded value.
9433 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9434 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009435
Evan Cheng536e6672009-03-12 05:59:15 +00009436 DebugLoc LdDL = Ld->getDebugLoc();
9437 DebugLoc StDL = N->getDebugLoc();
9438 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9439 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9440 // pair instead.
9441 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009442 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009443 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9444 Ld->getBasePtr(), Ld->getSrcValue(),
9445 Ld->getSrcValueOffset(), Ld->isVolatile(),
9446 Ld->getAlignment());
9447 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009448 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009449 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009450 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009451 Ops.size());
9452 }
Evan Cheng536e6672009-03-12 05:59:15 +00009453 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009454 St->getSrcValue(), St->getSrcValueOffset(),
9455 St->isVolatile(), St->getAlignment());
9456 }
Evan Cheng536e6672009-03-12 05:59:15 +00009457
9458 // Otherwise, lower to two pairs of 32-bit loads / stores.
9459 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9461 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009462
Owen Anderson825b72b2009-08-11 20:47:22 +00009463 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009464 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9465 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009467 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9468 Ld->isVolatile(),
9469 MinAlign(Ld->getAlignment(), 4));
9470
9471 SDValue NewChain = LoLd.getValue(1);
9472 if (TokenFactorIndex != -1) {
9473 Ops.push_back(LoLd);
9474 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009476 Ops.size());
9477 }
9478
9479 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9481 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009482
9483 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9484 St->getSrcValue(), St->getSrcValueOffset(),
9485 St->isVolatile(), St->getAlignment());
9486 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9487 St->getSrcValue(),
9488 St->getSrcValueOffset() + 4,
9489 St->isVolatile(),
9490 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009492 }
Dan Gohman475871a2008-07-27 21:46:04 +00009493 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009494}
9495
Chris Lattner6cf73262008-01-25 06:14:17 +00009496/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9497/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009498static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009499 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9500 // F[X]OR(0.0, x) -> x
9501 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009502 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9503 if (C->getValueAPF().isPosZero())
9504 return N->getOperand(1);
9505 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9506 if (C->getValueAPF().isPosZero())
9507 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009508 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009509}
9510
9511/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009512static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009513 // FAND(0.0, x) -> 0.0
9514 // FAND(x, 0.0) -> 0.0
9515 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9516 if (C->getValueAPF().isPosZero())
9517 return N->getOperand(0);
9518 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9519 if (C->getValueAPF().isPosZero())
9520 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009521 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009522}
9523
Dan Gohmane5af2d32009-01-29 01:59:02 +00009524static SDValue PerformBTCombine(SDNode *N,
9525 SelectionDAG &DAG,
9526 TargetLowering::DAGCombinerInfo &DCI) {
9527 // BT ignores high bits in the bit index operand.
9528 SDValue Op1 = N->getOperand(1);
9529 if (Op1.hasOneUse()) {
9530 unsigned BitWidth = Op1.getValueSizeInBits();
9531 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9532 APInt KnownZero, KnownOne;
9533 TargetLowering::TargetLoweringOpt TLO(DAG);
9534 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9535 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9536 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9537 DCI.CommitTargetLoweringOpt(TLO);
9538 }
9539 return SDValue();
9540}
Chris Lattner83e6c992006-10-04 06:57:07 +00009541
Eli Friedman7a5e5552009-06-07 06:52:44 +00009542static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9543 SDValue Op = N->getOperand(0);
9544 if (Op.getOpcode() == ISD::BIT_CONVERT)
9545 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009546 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009547 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009548 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009549 OpVT.getVectorElementType().getSizeInBits()) {
9550 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9551 }
9552 return SDValue();
9553}
9554
Owen Anderson99177002009-06-29 18:04:45 +00009555// On X86 and X86-64, atomic operations are lowered to locked instructions.
9556// Locked instructions, in turn, have implicit fence semantics (all memory
9557// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009558// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009559// fence-atomic-fence.
9560static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9561 SDValue atomic = N->getOperand(0);
9562 switch (atomic.getOpcode()) {
9563 case ISD::ATOMIC_CMP_SWAP:
9564 case ISD::ATOMIC_SWAP:
9565 case ISD::ATOMIC_LOAD_ADD:
9566 case ISD::ATOMIC_LOAD_SUB:
9567 case ISD::ATOMIC_LOAD_AND:
9568 case ISD::ATOMIC_LOAD_OR:
9569 case ISD::ATOMIC_LOAD_XOR:
9570 case ISD::ATOMIC_LOAD_NAND:
9571 case ISD::ATOMIC_LOAD_MIN:
9572 case ISD::ATOMIC_LOAD_MAX:
9573 case ISD::ATOMIC_LOAD_UMIN:
9574 case ISD::ATOMIC_LOAD_UMAX:
9575 break;
9576 default:
9577 return SDValue();
9578 }
Eric Christopherfd179292009-08-27 18:07:15 +00009579
Owen Anderson99177002009-06-29 18:04:45 +00009580 SDValue fence = atomic.getOperand(0);
9581 if (fence.getOpcode() != ISD::MEMBARRIER)
9582 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009583
Owen Anderson99177002009-06-29 18:04:45 +00009584 switch (atomic.getOpcode()) {
9585 case ISD::ATOMIC_CMP_SWAP:
9586 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9587 atomic.getOperand(1), atomic.getOperand(2),
9588 atomic.getOperand(3));
9589 case ISD::ATOMIC_SWAP:
9590 case ISD::ATOMIC_LOAD_ADD:
9591 case ISD::ATOMIC_LOAD_SUB:
9592 case ISD::ATOMIC_LOAD_AND:
9593 case ISD::ATOMIC_LOAD_OR:
9594 case ISD::ATOMIC_LOAD_XOR:
9595 case ISD::ATOMIC_LOAD_NAND:
9596 case ISD::ATOMIC_LOAD_MIN:
9597 case ISD::ATOMIC_LOAD_MAX:
9598 case ISD::ATOMIC_LOAD_UMIN:
9599 case ISD::ATOMIC_LOAD_UMAX:
9600 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9601 atomic.getOperand(1), atomic.getOperand(2));
9602 default:
9603 return SDValue();
9604 }
9605}
9606
Evan Cheng2e489c42009-12-16 00:53:11 +00009607static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9608 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9609 // (and (i32 x86isd::setcc_carry), 1)
9610 // This eliminates the zext. This transformation is necessary because
9611 // ISD::SETCC is always legalized to i8.
9612 DebugLoc dl = N->getDebugLoc();
9613 SDValue N0 = N->getOperand(0);
9614 EVT VT = N->getValueType(0);
9615 if (N0.getOpcode() == ISD::AND &&
9616 N0.hasOneUse() &&
9617 N0.getOperand(0).hasOneUse()) {
9618 SDValue N00 = N0.getOperand(0);
9619 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9620 return SDValue();
9621 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9622 if (!C || C->getZExtValue() != 1)
9623 return SDValue();
9624 return DAG.getNode(ISD::AND, dl, VT,
9625 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9626 N00.getOperand(0), N00.getOperand(1)),
9627 DAG.getConstant(1, VT));
9628 }
9629
9630 return SDValue();
9631}
9632
Dan Gohman475871a2008-07-27 21:46:04 +00009633SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009634 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009635 SelectionDAG &DAG = DCI.DAG;
9636 switch (N->getOpcode()) {
9637 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009638 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009639 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009640 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009641 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009642 case ISD::SHL:
9643 case ISD::SRA:
9644 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009645 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009646 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009647 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009648 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9649 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009650 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009651 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009652 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009653 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009654 }
9655
Dan Gohman475871a2008-07-27 21:46:04 +00009656 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009657}
9658
Evan Cheng60c07e12006-07-05 22:17:51 +00009659//===----------------------------------------------------------------------===//
9660// X86 Inline Assembly Support
9661//===----------------------------------------------------------------------===//
9662
Chris Lattnerb8105652009-07-20 17:51:36 +00009663static bool LowerToBSwap(CallInst *CI) {
9664 // FIXME: this should verify that we are targetting a 486 or better. If not,
9665 // we will turn this bswap into something that will be lowered to logical ops
9666 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9667 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009668
Chris Lattnerb8105652009-07-20 17:51:36 +00009669 // Verify this is a simple bswap.
9670 if (CI->getNumOperands() != 2 ||
9671 CI->getType() != CI->getOperand(1)->getType() ||
9672 !CI->getType()->isInteger())
9673 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009674
Chris Lattnerb8105652009-07-20 17:51:36 +00009675 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9676 if (!Ty || Ty->getBitWidth() % 16 != 0)
9677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009678
Chris Lattnerb8105652009-07-20 17:51:36 +00009679 // Okay, we can do this xform, do so now.
9680 const Type *Tys[] = { Ty };
9681 Module *M = CI->getParent()->getParent()->getParent();
9682 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009683
Chris Lattnerb8105652009-07-20 17:51:36 +00009684 Value *Op = CI->getOperand(1);
9685 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009686
Chris Lattnerb8105652009-07-20 17:51:36 +00009687 CI->replaceAllUsesWith(Op);
9688 CI->eraseFromParent();
9689 return true;
9690}
9691
9692bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9693 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9694 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9695
9696 std::string AsmStr = IA->getAsmString();
9697
9698 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009699 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009700 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9701
9702 switch (AsmPieces.size()) {
9703 default: return false;
9704 case 1:
9705 AsmStr = AsmPieces[0];
9706 AsmPieces.clear();
9707 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9708
9709 // bswap $0
9710 if (AsmPieces.size() == 2 &&
9711 (AsmPieces[0] == "bswap" ||
9712 AsmPieces[0] == "bswapq" ||
9713 AsmPieces[0] == "bswapl") &&
9714 (AsmPieces[1] == "$0" ||
9715 AsmPieces[1] == "${0:q}")) {
9716 // No need to check constraints, nothing other than the equivalent of
9717 // "=r,0" would be valid here.
9718 return LowerToBSwap(CI);
9719 }
9720 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009721 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009722 AsmPieces.size() == 3 &&
9723 AsmPieces[0] == "rorw" &&
9724 AsmPieces[1] == "$$8," &&
9725 AsmPieces[2] == "${0:w}" &&
9726 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9727 return LowerToBSwap(CI);
9728 }
9729 break;
9730 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009731 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009732 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009733 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9734 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9735 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009736 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009737 SplitString(AsmPieces[0], Words, " \t");
9738 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9739 Words.clear();
9740 SplitString(AsmPieces[1], Words, " \t");
9741 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9742 Words.clear();
9743 SplitString(AsmPieces[2], Words, " \t,");
9744 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9745 Words[2] == "%edx") {
9746 return LowerToBSwap(CI);
9747 }
9748 }
9749 }
9750 }
9751 break;
9752 }
9753 return false;
9754}
9755
9756
9757
Chris Lattnerf4dff842006-07-11 02:54:03 +00009758/// getConstraintType - Given a constraint letter, return the type of
9759/// constraint it is for this target.
9760X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009761X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9762 if (Constraint.size() == 1) {
9763 switch (Constraint[0]) {
9764 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009765 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009766 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009767 case 'r':
9768 case 'R':
9769 case 'l':
9770 case 'q':
9771 case 'Q':
9772 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009773 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009774 case 'Y':
9775 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009776 case 'e':
9777 case 'Z':
9778 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009779 default:
9780 break;
9781 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009782 }
Chris Lattner4234f572007-03-25 02:14:49 +00009783 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009784}
9785
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009786/// LowerXConstraint - try to replace an X constraint, which matches anything,
9787/// with another that has more specific requirements based on the type of the
9788/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009789const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009790LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009791 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9792 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009793 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009794 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009795 return "Y";
9796 if (Subtarget->hasSSE1())
9797 return "x";
9798 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009799
Chris Lattner5e764232008-04-26 23:02:14 +00009800 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009801}
9802
Chris Lattner48884cd2007-08-25 00:47:38 +00009803/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9804/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009805void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009806 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009807 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009808 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009809 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009810 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009811
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009812 switch (Constraint) {
9813 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009814 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009815 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009816 if (C->getZExtValue() <= 31) {
9817 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009818 break;
9819 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009820 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009821 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009822 case 'J':
9823 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009824 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009825 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9826 break;
9827 }
9828 }
9829 return;
9830 case 'K':
9831 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009832 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009833 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9834 break;
9835 }
9836 }
9837 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009838 case 'N':
9839 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009840 if (C->getZExtValue() <= 255) {
9841 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009842 break;
9843 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009844 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009845 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009846 case 'e': {
9847 // 32-bit signed value
9848 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9849 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009850 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9851 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009852 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009853 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009854 break;
9855 }
9856 // FIXME gcc accepts some relocatable values here too, but only in certain
9857 // memory models; it's complicated.
9858 }
9859 return;
9860 }
9861 case 'Z': {
9862 // 32-bit unsigned value
9863 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9864 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009865 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9866 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009867 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9868 break;
9869 }
9870 }
9871 // FIXME gcc accepts some relocatable values here too, but only in certain
9872 // memory models; it's complicated.
9873 return;
9874 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009875 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009876 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009877 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009878 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009880 break;
9881 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009882
Chris Lattnerdc43a882007-05-03 16:52:29 +00009883 // If we are in non-pic codegen mode, we allow the address of a global (with
9884 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009885 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009886 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009887
Chris Lattner49921962009-05-08 18:23:14 +00009888 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9889 while (1) {
9890 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9891 Offset += GA->getOffset();
9892 break;
9893 } else if (Op.getOpcode() == ISD::ADD) {
9894 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9895 Offset += C->getZExtValue();
9896 Op = Op.getOperand(0);
9897 continue;
9898 }
9899 } else if (Op.getOpcode() == ISD::SUB) {
9900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9901 Offset += -C->getZExtValue();
9902 Op = Op.getOperand(0);
9903 continue;
9904 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009905 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009906
Chris Lattner49921962009-05-08 18:23:14 +00009907 // Otherwise, this isn't something we can handle, reject it.
9908 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009909 }
Eric Christopherfd179292009-08-27 18:07:15 +00009910
Chris Lattner36c25012009-07-10 07:34:39 +00009911 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009912 // If we require an extra load to get this address, as in PIC mode, we
9913 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009914 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9915 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009916 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009917
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009918 if (hasMemory)
9919 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9920 else
9921 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009922 Result = Op;
9923 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009924 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009925 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009926
Gabor Greifba36cb52008-08-28 21:40:38 +00009927 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009928 Ops.push_back(Result);
9929 return;
9930 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009931 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9932 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009933}
9934
Chris Lattner259e97c2006-01-31 19:43:35 +00009935std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009936getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009937 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009938 if (Constraint.size() == 1) {
9939 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009940 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009941 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009942 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9943 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009944 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009945 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9946 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9947 X86::R10D,X86::R11D,X86::R12D,
9948 X86::R13D,X86::R14D,X86::R15D,
9949 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009951 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9952 X86::SI, X86::DI, X86::R8W,X86::R9W,
9953 X86::R10W,X86::R11W,X86::R12W,
9954 X86::R13W,X86::R14W,X86::R15W,
9955 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009956 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009957 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9958 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9959 X86::R10B,X86::R11B,X86::R12B,
9960 X86::R13B,X86::R14B,X86::R15B,
9961 X86::BPL, X86::SPL, 0);
9962
Owen Anderson825b72b2009-08-11 20:47:22 +00009963 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009964 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9965 X86::RSI, X86::RDI, X86::R8, X86::R9,
9966 X86::R10, X86::R11, X86::R12,
9967 X86::R13, X86::R14, X86::R15,
9968 X86::RBP, X86::RSP, 0);
9969
9970 break;
9971 }
Eric Christopherfd179292009-08-27 18:07:15 +00009972 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009973 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009974 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009975 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009977 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009978 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009979 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009981 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9982 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009983 }
9984 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009985
Chris Lattner1efa40f2006-02-22 00:56:39 +00009986 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009987}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009988
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009989std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009990X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009991 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009992 // First, see if this is a constraint that directly corresponds to an LLVM
9993 // register class.
9994 if (Constraint.size() == 1) {
9995 // GCC Constraint Letters
9996 switch (Constraint[0]) {
9997 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009998 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009999 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010001 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010003 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010005 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010006 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010007 case 'R': // LEGACY_REGS
10008 if (VT == MVT::i8)
10009 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10010 if (VT == MVT::i16)
10011 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10012 if (VT == MVT::i32 || !Subtarget->is64Bit())
10013 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10014 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010015 case 'f': // FP Stack registers.
10016 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10017 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010018 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010019 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010021 return std::make_pair(0U, X86::RFP64RegisterClass);
10022 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010023 case 'y': // MMX_REGS if MMX allowed.
10024 if (!Subtarget->hasMMX()) break;
10025 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010026 case 'Y': // SSE_REGS if SSE2 allowed
10027 if (!Subtarget->hasSSE2()) break;
10028 // FALL THROUGH.
10029 case 'x': // SSE_REGS if SSE1 allowed
10030 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010031
Owen Anderson825b72b2009-08-11 20:47:22 +000010032 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010033 default: break;
10034 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 case MVT::f32:
10036 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010037 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 case MVT::f64:
10039 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010040 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010041 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 case MVT::v16i8:
10043 case MVT::v8i16:
10044 case MVT::v4i32:
10045 case MVT::v2i64:
10046 case MVT::v4f32:
10047 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010048 return std::make_pair(0U, X86::VR128RegisterClass);
10049 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010050 break;
10051 }
10052 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010053
Chris Lattnerf76d1802006-07-31 23:26:50 +000010054 // Use the default implementation in TargetLowering to convert the register
10055 // constraint into a member of a register class.
10056 std::pair<unsigned, const TargetRegisterClass*> Res;
10057 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010058
10059 // Not found as a standard register?
10060 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010061 // Map st(0) -> st(7) -> ST0
10062 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10063 tolower(Constraint[1]) == 's' &&
10064 tolower(Constraint[2]) == 't' &&
10065 Constraint[3] == '(' &&
10066 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10067 Constraint[5] == ')' &&
10068 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010069
Chris Lattner56d77c72009-09-13 22:41:48 +000010070 Res.first = X86::ST0+Constraint[4]-'0';
10071 Res.second = X86::RFP80RegisterClass;
10072 return Res;
10073 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010074
Chris Lattner56d77c72009-09-13 22:41:48 +000010075 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010076 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010077 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010078 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010079 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010080 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010081
10082 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010083 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010084 Res.first = X86::EFLAGS;
10085 Res.second = X86::CCRRegisterClass;
10086 return Res;
10087 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010088
Dale Johannesen330169f2008-11-13 21:52:36 +000010089 // 'A' means EAX + EDX.
10090 if (Constraint == "A") {
10091 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010092 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010093 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010094 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010095 return Res;
10096 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010097
Chris Lattnerf76d1802006-07-31 23:26:50 +000010098 // Otherwise, check to see if this is a register class of the wrong value
10099 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10100 // turn into {ax},{dx}.
10101 if (Res.second->hasType(VT))
10102 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010103
Chris Lattnerf76d1802006-07-31 23:26:50 +000010104 // All of the single-register GCC register classes map their values onto
10105 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10106 // really want an 8-bit or 32-bit register, map to the appropriate register
10107 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010108 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010109 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010110 unsigned DestReg = 0;
10111 switch (Res.first) {
10112 default: break;
10113 case X86::AX: DestReg = X86::AL; break;
10114 case X86::DX: DestReg = X86::DL; break;
10115 case X86::CX: DestReg = X86::CL; break;
10116 case X86::BX: DestReg = X86::BL; break;
10117 }
10118 if (DestReg) {
10119 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010120 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010121 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010122 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010123 unsigned DestReg = 0;
10124 switch (Res.first) {
10125 default: break;
10126 case X86::AX: DestReg = X86::EAX; break;
10127 case X86::DX: DestReg = X86::EDX; break;
10128 case X86::CX: DestReg = X86::ECX; break;
10129 case X86::BX: DestReg = X86::EBX; break;
10130 case X86::SI: DestReg = X86::ESI; break;
10131 case X86::DI: DestReg = X86::EDI; break;
10132 case X86::BP: DestReg = X86::EBP; break;
10133 case X86::SP: DestReg = X86::ESP; break;
10134 }
10135 if (DestReg) {
10136 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010137 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010138 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010139 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010140 unsigned DestReg = 0;
10141 switch (Res.first) {
10142 default: break;
10143 case X86::AX: DestReg = X86::RAX; break;
10144 case X86::DX: DestReg = X86::RDX; break;
10145 case X86::CX: DestReg = X86::RCX; break;
10146 case X86::BX: DestReg = X86::RBX; break;
10147 case X86::SI: DestReg = X86::RSI; break;
10148 case X86::DI: DestReg = X86::RDI; break;
10149 case X86::BP: DestReg = X86::RBP; break;
10150 case X86::SP: DestReg = X86::RSP; break;
10151 }
10152 if (DestReg) {
10153 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010154 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010155 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010156 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010157 } else if (Res.second == X86::FR32RegisterClass ||
10158 Res.second == X86::FR64RegisterClass ||
10159 Res.second == X86::VR128RegisterClass) {
10160 // Handle references to XMM physical registers that got mapped into the
10161 // wrong class. This can happen with constraints like {xmm0} where the
10162 // target independent register mapper will just pick the first match it can
10163 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010164 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010165 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010166 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010167 Res.second = X86::FR64RegisterClass;
10168 else if (X86::VR128RegisterClass->hasType(VT))
10169 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010170 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010171
Chris Lattnerf76d1802006-07-31 23:26:50 +000010172 return Res;
10173}
Mon P Wang0c397192008-10-30 08:01:45 +000010174
10175//===----------------------------------------------------------------------===//
10176// X86 Widen vector type
10177//===----------------------------------------------------------------------===//
10178
10179/// getWidenVectorType: given a vector type, returns the type to widen
10180/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010181/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010182/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010183/// scalarizing vs using the wider vector type.
10184
Owen Andersone50ed302009-08-10 22:56:29 +000010185EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010186 assert(VT.isVector());
10187 if (isTypeLegal(VT))
10188 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010189
Mon P Wang0c397192008-10-30 08:01:45 +000010190 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10191 // type based on element type. This would speed up our search (though
10192 // it may not be worth it since the size of the list is relatively
10193 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010194 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010195 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010196
Mon P Wang0c397192008-10-30 08:01:45 +000010197 // On X86, it make sense to widen any vector wider than 1
10198 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010200
Owen Anderson825b72b2009-08-11 20:47:22 +000010201 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10202 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10203 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010204
10205 if (isTypeLegal(SVT) &&
10206 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010207 SVT.getVectorNumElements() > NElts)
10208 return SVT;
10209 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010210 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010211}