blob: 92986613776a1819fb133de1c1a509db996aa121 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Chris Lattnerb0096bd2005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner26689592005-10-14 23:51:18 +000014#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000015#include "PPCTargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016#include "llvm/PassManager.h"
Chris Lattnerb46443a2010-11-15 08:49:58 +000017#include "llvm/MC/MCStreamer.h"
Andrew Trick843ee2e2012-02-03 05:12:41 +000018#include "llvm/CodeGen/Passes.h"
Dale Johannesen72324642008-07-31 18:13:12 +000019#include "llvm/Target/TargetOptions.h"
David Greene71847812009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000021#include "llvm/Support/TargetRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000022using namespace llvm;
23
Daniel Dunbar0c795d62009-07-25 06:49:55 +000024extern "C" void LLVMInitializePowerPCTarget() {
25 // Register the targets
Andrew Trick8247e0d2012-02-03 05:12:30 +000026 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar0c795d62009-07-25 06:49:55 +000027 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
28}
Douglas Gregor1555a232009-06-16 20:12:29 +000029
Evan Cheng43966132011-07-19 06:37:02 +000030PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT,
31 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000032 const TargetOptions &Options,
Evan Cheng34ad6db2011-07-20 07:51:56 +000033 Reloc::Model RM, CodeModel::Model CM,
Evan Chengb95fc312011-11-16 08:38:26 +000034 CodeGenOpt::Level OL,
Evan Cheng34ad6db2011-07-20 07:51:56 +000035 bool is64Bit)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000036 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Evan Cheng276365d2011-06-30 01:53:36 +000037 Subtarget(TT, CPU, FS, is64Bit),
Chris Lattnerb1d26f62006-06-17 00:01:04 +000038 DataLayout(Subtarget.getTargetDataString()), InstrInfo(*this),
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000039 FrameLowering(Subtarget), JITInfo(*this, is64Bit),
Dan Gohmanff7a5622010-05-11 17:31:57 +000040 TLInfo(*this), TSInfo(*this),
Chris Lattner6914b862010-02-02 19:23:55 +000041 InstrItins(Subtarget.getInstrItineraryData()) {
Nate Begeman21e463b2005-10-16 05:39:50 +000042}
43
David Blaikie2d24e2a2011-12-20 02:50:00 +000044void PPC32TargetMachine::anchor() { }
45
Andrew Trick8247e0d2012-02-03 05:12:30 +000046PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Cheng34ad6db2011-07-20 07:51:56 +000047 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000048 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000049 Reloc::Model RM, CodeModel::Model CM,
50 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000051 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {
Chris Lattner94de9a82006-06-16 01:37:27 +000052}
53
David Blaikie2d24e2a2011-12-20 02:50:00 +000054void PPC64TargetMachine::anchor() { }
Chris Lattner94de9a82006-06-16 01:37:27 +000055
Andrew Trick8247e0d2012-02-03 05:12:30 +000056PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Cheng34ad6db2011-07-20 07:51:56 +000057 StringRef CPU, StringRef FS,
Nick Lewycky8a8d4792011-12-02 22:16:29 +000058 const TargetOptions &Options,
Evan Chengb95fc312011-11-16 08:38:26 +000059 Reloc::Model RM, CodeModel::Model CM,
60 CodeGenOpt::Level OL)
Nick Lewycky8a8d4792011-12-02 22:16:29 +000061 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {
Chris Lattner94de9a82006-06-16 01:37:27 +000062}
63
Misha Brukmanb5f662f2005-04-21 23:30:14 +000064
Chris Lattner1911fd42006-09-04 04:14:57 +000065//===----------------------------------------------------------------------===//
66// Pass Pipeline Configuration
67//===----------------------------------------------------------------------===//
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000068
Andrew Trick843ee2e2012-02-03 05:12:41 +000069namespace {
70/// PPC Code Generator Pass Configuration Options.
71class PPCPassConfig : public TargetPassConfig {
72public:
73 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM,
74 bool DisableVerifyFlag)
75 : TargetPassConfig(TM, PM, DisableVerifyFlag) {}
76
77 PPCTargetMachine &getPPCTargetMachine() const {
78 return getTM<PPCTargetMachine>();
79 }
80
81 virtual bool addInstSelector();
82 virtual bool getEnableTailMergeDefault() const;
83 virtual bool addPreEmitPass();
84};
85} // namespace
86
87TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM,
88 bool DisableVerify) {
89 return new PPCPassConfig(this, PM, DisableVerify);
90}
91
92bool PPCPassConfig::addInstSelector() {
Chris Lattner8482dd82005-08-17 19:33:30 +000093 // Install an instruction selector.
Andrew Trick843ee2e2012-02-03 05:12:41 +000094 PM.add(createPPCISelDag(getPPCTargetMachine()));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000095 return false;
96}
97
Andrew Trick843ee2e2012-02-03 05:12:41 +000098/// Override this for PowerPC. Tail merging happily breaks up instruction issue
99/// groups, which typically degrades performance.
100bool PPCPassConfig::getEnableTailMergeDefault() const { return false; }
101
102bool PPCPassConfig::addPreEmitPass() {
Chris Lattner1911fd42006-09-04 04:14:57 +0000103 // Must run branch selection immediately preceding the asm printer.
104 PM.add(createPPCBranchSelectionPass());
105 return false;
106}
107
Bill Wendling98a366d2009-04-29 23:29:43 +0000108bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000109 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000110 // FIXME: This should be moved to TargetJITInfo!!
Evan Cheng43966132011-07-19 06:37:02 +0000111 if (Subtarget.isPPC64())
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000112 // Temporary workaround for the inability of PPC64 JIT to handle jump
113 // tables.
Andrew Trick8247e0d2012-02-03 05:12:30 +0000114 Options.DisableJumpTables = true;
115
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000116 // Inform the subtarget that we are in JIT mode. FIXME: does this break macho
117 // writing?
118 Subtarget.SetJITMode();
Andrew Trick8247e0d2012-02-03 05:12:30 +0000119
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000120 // Machine code emitter pass for PowerPC.
121 PM.add(createPPCJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000122
123 return false;
124}