blob: fe8b6a5a63a55160781bafbc2bf85ab47a86b62d [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000032#include "llvm/ADT/Statistic.h"
33#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000034#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000035#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000036using namespace llvm;
37
Chris Lattnercd3245a2006-12-19 22:41:21 +000038STATISTIC(NumSpills, "Number of register spills");
Evan Chengc1f53c72008-03-11 21:34:46 +000039STATISTIC(NumPSpills,"Number of physical register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000040STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000041STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000042STATISTIC(NumStores, "Number of stores added");
43STATISTIC(NumLoads , "Number of loads added");
44STATISTIC(NumReused, "Number of values reused");
45STATISTIC(NumDSE , "Number of dead stores elided");
46STATISTIC(NumDCE , "Number of copies elided");
Evan Chengd3653122008-02-27 03:04:06 +000047STATISTIC(NumDSS , "Number of dead spill slots removed");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000048
Chris Lattnercd3245a2006-12-19 22:41:21 +000049namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000050 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000051
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000052 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000053 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000054 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000055 cl::Prefix,
56 cl::values(clEnumVal(simple, " simple spiller"),
57 clEnumVal(local, " local spiller"),
58 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000059 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000060}
61
Chris Lattner8c4d88d2004-09-30 01:54:45 +000062//===----------------------------------------------------------------------===//
63// VirtRegMap implementation
64//===----------------------------------------------------------------------===//
65
Chris Lattner29268692006-09-05 02:12:02 +000066VirtRegMap::VirtRegMap(MachineFunction &mf)
67 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000068 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000069 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000070 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
71 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
72 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000073 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
74 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000075 grow();
76}
77
Chris Lattner8c4d88d2004-09-30 01:54:45 +000078void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000079 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000080 Virt2PhysMap.grow(LastVirtReg);
81 Virt2StackSlotMap.grow(LastVirtReg);
82 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000083 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000084 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000085 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000086 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000087}
88
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000090 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000091 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000092 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000093 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000094 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
95 RC->getAlignment());
96 if (LowSpillSlot == NO_STACK_SLOT)
97 LowSpillSlot = SS;
98 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
99 HighSpillSlot = SS;
100 unsigned Idx = SS-LowSpillSlot;
101 while (Idx >= SpillSlotToUsesMap.size())
102 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
103 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000104 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000105 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106}
107
Evan Chengd3653122008-02-27 03:04:06 +0000108void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000109 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000110 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000111 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000112 assert((SS >= 0 ||
113 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000114 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000115 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000116}
117
Evan Cheng2638e1a2007-03-20 08:13:50 +0000118int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000119 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000120 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000121 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000122 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123 return ReMatId++;
124}
125
Evan Cheng549f27d32007-08-13 23:45:17 +0000126void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000127 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000128 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
129 "attempt to assign re-mat id to already spilled register");
130 Virt2ReMatIdMap[virtReg] = id;
131}
132
Evan Cheng676dd7c2008-03-11 07:19:34 +0000133int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
134 std::map<const TargetRegisterClass*, int>::iterator I =
135 EmergencySpillSlots.find(RC);
136 if (I != EmergencySpillSlots.end())
137 return I->second;
138 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
139 RC->getAlignment());
140 if (LowSpillSlot == NO_STACK_SLOT)
141 LowSpillSlot = SS;
142 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
143 HighSpillSlot = SS;
144 I->second = SS;
145 return SS;
146}
147
Evan Chengd3653122008-02-27 03:04:06 +0000148void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
149 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
150 assert(FI >= 0 && "Spill slot index should not be negative!");
151 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
152 }
153}
154
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000155void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000156 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000157 // Move previous memory references folded to new instruction.
158 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000159 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000160 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
161 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000162 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000163 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000164
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000165 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000166 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000167}
168
Evan Cheng7f566252007-10-13 02:50:24 +0000169void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
170 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
171 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
172}
173
Evan Chengd3653122008-02-27 03:04:06 +0000174void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
175 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
176 MachineOperand &MO = MI->getOperand(i);
177 if (!MO.isFrameIndex())
178 continue;
179 int FI = MO.getIndex();
180 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
181 continue;
182 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
183 }
184 MI2VirtMap.erase(MI);
185 SpillPt2VirtMap.erase(MI);
186 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000187 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000188}
189
Chris Lattner7f690e62004-09-30 02:15:18 +0000190void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000191 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000192
Chris Lattner7f690e62004-09-30 02:15:18 +0000193 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000194 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000195 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000196 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000197 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000198 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000199 }
200
Dan Gohman6f0d0242008-02-10 18:45:23 +0000201 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000202 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000203 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
204 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
205 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000206}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000207
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000208void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000209 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000210}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000211
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000212
213//===----------------------------------------------------------------------===//
214// Simple Spiller Implementation
215//===----------------------------------------------------------------------===//
216
217Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000218
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000219namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000220 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000221 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000222 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000223}
224
Chris Lattner35f27052006-05-01 21:16:03 +0000225bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000226 DOUT << "********** REWRITE MACHINE CODE **********\n";
227 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000228 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000229 const TargetInstrInfo &TII = *TM.getInstrInfo();
230
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000231
Chris Lattner4ea1b822004-09-30 02:33:48 +0000232 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
233 // each vreg once (in the case where a spilled vreg is used by multiple
234 // operands). This is always smaller than the number of operands to the
235 // current machine instr, so it should be small.
236 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000237
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000238 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
239 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000240 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000241 MachineBasicBlock &MBB = *MBBI;
242 for (MachineBasicBlock::iterator MII = MBB.begin(),
243 E = MBB.end(); MII != E; ++MII) {
244 MachineInstr &MI = *MII;
245 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000246 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000247 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000248 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000249 unsigned VirtReg = MO.getReg();
250 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000251 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000252 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000253 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000254 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000255
Chris Lattner886dd912005-04-04 21:35:34 +0000256 if (MO.isUse() &&
257 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
258 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000259 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000260 MachineInstr *LoadMI = prior(MII);
261 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000262 LoadedRegs.push_back(VirtReg);
263 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000264 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000265 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000266
Chris Lattner886dd912005-04-04 21:35:34 +0000267 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000268 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000269 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000270 MachineInstr *StoreMI = next(MII);
271 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000272 ++NumStores;
273 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000274 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000275 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000276 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000277 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000278 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000279 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000280 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000281 }
Chris Lattner886dd912005-04-04 21:35:34 +0000282
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000283 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000284 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000285 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000286 }
287 return true;
288}
289
290//===----------------------------------------------------------------------===//
291// Local Spiller Implementation
292//===----------------------------------------------------------------------===//
293
294namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000295 class AvailableSpills;
296
Chris Lattner7fb64342004-10-01 19:04:51 +0000297 /// LocalSpiller - This spiller does a simple pass over the machine basic
298 /// block to attempt to keep spills in registers as much as possible for
299 /// blocks that have low register pressure (the vreg may be spilled due to
300 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000301 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000302 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000303 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000304 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000305 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000306 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000307 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000308 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000309 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000310 DOUT << "\n**** Local spiller rewriting function '"
311 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000312 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
313 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000314 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000315
Chris Lattner7fb64342004-10-01 19:04:51 +0000316 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
317 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000318 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000319
Evan Chengd3653122008-02-27 03:04:06 +0000320 // Mark unused spill slots.
321 MachineFrameInfo *MFI = MF.getFrameInfo();
322 int SS = VRM.getLowSpillSlot();
323 if (SS != VirtRegMap::NO_STACK_SLOT)
324 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
325 if (!VRM.isSpillSlotUsed(SS)) {
326 MFI->RemoveStackObject(SS);
327 ++NumDSS;
328 }
329
David Greene04fa32f2007-09-06 16:36:39 +0000330 DOUT << "**** Post Machine Instrs ****\n";
331 DEBUG(MF.dump());
332
Chris Lattner7fb64342004-10-01 19:04:51 +0000333 return true;
334 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000335 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000336 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
337 MachineBasicBlock::iterator &MII,
338 std::vector<MachineInstr*> &MaybeDeadStores,
339 AvailableSpills &Spills, BitVector &RegKills,
340 std::vector<MachineOperand*> &KillOps,
341 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000342 void SpillRegToStackSlot(MachineBasicBlock &MBB,
343 MachineBasicBlock::iterator &MII,
344 int Idx, unsigned PhysReg, int StackSlot,
345 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000346 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000347 AvailableSpills &Spills,
348 SmallSet<MachineInstr*, 4> &ReMatDefs,
349 BitVector &RegKills,
350 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000351 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000352 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000353 };
354}
355
Chris Lattner66cf80f2006-02-03 23:13:58 +0000356/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000357/// top down, keep track of which spills slots or remat are available in each
358/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000359///
360/// Note that not all physregs are created equal here. In particular, some
361/// physregs are reloads that we are allowed to clobber or ignore at any time.
362/// Other physregs are values that the register allocated program is using that
363/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000364/// per-stack-slot / remat id basis as the low bit in the value of the
365/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
366/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000367namespace {
368class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000369 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000370 const TargetInstrInfo *TII;
371
Evan Cheng549f27d32007-08-13 23:45:17 +0000372 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
373 // or remat'ed virtual register values that are still available, due to being
374 // loaded or stored to, but not invalidated yet.
375 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000376
Evan Cheng549f27d32007-08-13 23:45:17 +0000377 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
378 // indicating which stack slot values are currently held by a physreg. This
379 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
380 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381 std::multimap<unsigned, int> PhysRegsAvailable;
382
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000383 void disallowClobberPhysRegOnly(unsigned PhysReg);
384
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 void ClobberPhysRegOnly(unsigned PhysReg);
386public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000387 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
388 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000389 }
390
Dan Gohman6f0d0242008-02-10 18:45:23 +0000391 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000392
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
394 /// available in a physical register, return that PhysReg, otherwise
395 /// return 0.
396 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
397 std::map<int, unsigned>::const_iterator I =
398 SpillSlotsOrReMatsAvailable.find(Slot);
399 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000400 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000401 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000402 return 0;
403 }
Evan Chengde4e9422007-02-25 09:51:27 +0000404
Evan Cheng549f27d32007-08-13 23:45:17 +0000405 /// addAvailable - Mark that the specified stack slot / remat is available in
406 /// the specified physreg. If CanClobber is true, the physreg can be modified
407 /// at any time without changing the semantics of the program.
408 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000409 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000410 // If this stack slot is thought to be available in some other physreg,
411 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000412 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000413
Evan Cheng549f27d32007-08-13 23:45:17 +0000414 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000415 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000416
Evan Cheng549f27d32007-08-13 23:45:17 +0000417 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
418 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000419 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000420 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000421 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000422 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000423
Chris Lattner593c9582006-02-03 23:28:46 +0000424 /// canClobberPhysReg - Return true if the spiller is allowed to change the
425 /// value of the specified stackslot register if it desires. The specified
426 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000427 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000428 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
429 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000430 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000431 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000432
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000433 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
434 /// stackslot register. The register is still available but is no longer
435 /// allowed to be modifed.
436 void disallowClobberPhysReg(unsigned PhysReg);
437
Chris Lattner66cf80f2006-02-03 23:13:58 +0000438 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000439 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000440 /// it and any of its aliases.
441 void ClobberPhysReg(unsigned PhysReg);
442
Evan Cheng90a43c32007-08-15 20:20:34 +0000443 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
444 /// slot changes. This removes information about which register the previous
445 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000446 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000447};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000448}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000449
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000450/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
451/// stackslot register. The register is still available but is no longer
452/// allowed to be modifed.
453void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
454 std::multimap<unsigned, int>::iterator I =
455 PhysRegsAvailable.lower_bound(PhysReg);
456 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000457 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000458 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000459 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000460 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000461 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000462 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000463 << " copied, it is available for use but can no longer be modified\n";
464 }
465}
466
467/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
468/// stackslot register and its aliases. The register and its aliases may
469/// still available but is no longer allowed to be modifed.
470void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000471 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000472 disallowClobberPhysRegOnly(*AS);
473 disallowClobberPhysRegOnly(PhysReg);
474}
475
Chris Lattner66cf80f2006-02-03 23:13:58 +0000476/// ClobberPhysRegOnly - This is called when the specified physreg changes
477/// value. We use this to invalidate any info about stuff we thing lives in it.
478void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
479 std::multimap<unsigned, int>::iterator I =
480 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000481 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000482 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000483 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000484 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000485 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000486 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000487 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000488 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000489 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
490 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000491 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000492 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000493 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000494}
495
Chris Lattner66cf80f2006-02-03 23:13:58 +0000496/// ClobberPhysReg - This is called when the specified physreg changes
497/// value. We use this to invalidate any info about stuff we thing lives in
498/// it and any of its aliases.
499void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000500 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000501 ClobberPhysRegOnly(*AS);
502 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000503}
504
Evan Cheng90a43c32007-08-15 20:20:34 +0000505/// ModifyStackSlotOrReMat - This method is called when the value in a stack
506/// slot changes. This removes information about which register the previous
507/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000508void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000509 std::map<int, unsigned>::iterator It =
510 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000511 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000512 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000513 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000514
515 // This register may hold the value of multiple stack slots, only remove this
516 // stack slot from the set of values the register contains.
517 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
518 for (; ; ++I) {
519 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
520 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000521 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000522 }
523 PhysRegsAvailable.erase(I);
524}
525
526
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000527
Evan Cheng28bb4622007-07-11 19:17:18 +0000528/// InvalidateKills - MI is going to be deleted. If any of its operands are
529/// marked kill, then invalidate the information.
530static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000531 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000532 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000533 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
534 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000535 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000536 continue;
537 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000538 if (KillRegs)
539 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000540 if (KillOps[Reg] == &MO) {
541 RegKills.reset(Reg);
542 KillOps[Reg] = NULL;
543 }
544 }
545}
546
Evan Cheng39c883c2007-12-11 23:36:57 +0000547/// InvalidateKill - A MI that defines the specified register is being deleted,
548/// invalidate the register kill information.
549static void InvalidateKill(unsigned Reg, BitVector &RegKills,
550 std::vector<MachineOperand*> &KillOps) {
551 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000552 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000553 KillOps[Reg] = NULL;
554 RegKills.reset(Reg);
555 }
556}
557
Evan Chengb6ca4b32007-08-14 23:25:37 +0000558/// InvalidateRegDef - If the def operand of the specified def MI is now dead
559/// (since it's spill instruction is removed), mark it isDead. Also checks if
560/// the def MI has other definition operands that are not dead. Returns it by
561/// reference.
562static bool InvalidateRegDef(MachineBasicBlock::iterator I,
563 MachineInstr &NewDef, unsigned Reg,
564 bool &HasLiveDef) {
565 // Due to remat, it's possible this reg isn't being reused. That is,
566 // the def of this reg (by prev MI) is now dead.
567 MachineInstr *DefMI = I;
568 MachineOperand *DefOp = NULL;
569 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
570 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000571 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000572 if (MO.getReg() == Reg)
573 DefOp = &MO;
574 else if (!MO.isDead())
575 HasLiveDef = true;
576 }
577 }
578 if (!DefOp)
579 return false;
580
581 bool FoundUse = false, Done = false;
582 MachineBasicBlock::iterator E = NewDef;
583 ++I; ++E;
584 for (; !Done && I != E; ++I) {
585 MachineInstr *NMI = I;
586 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
587 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000588 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000589 continue;
590 if (MO.isUse())
591 FoundUse = true;
592 Done = true; // Stop after scanning all the operands of this MI.
593 }
594 }
595 if (!FoundUse) {
596 // Def is dead!
597 DefOp->setIsDead();
598 return true;
599 }
600 return false;
601}
602
Evan Cheng28bb4622007-07-11 19:17:18 +0000603/// UpdateKills - Track and update kill info. If a MI reads a register that is
604/// marked kill, then it must be due to register reuse. Transfer the kill info
605/// over.
606static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
607 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000608 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000609 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
610 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000611 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000612 continue;
613 unsigned Reg = MO.getReg();
614 if (Reg == 0)
615 continue;
616
Evan Cheng70366b92008-03-21 19:09:30 +0000617 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000618 // That can't be right. Register is killed but not re-defined and it's
619 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000620 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000621 KillOps[Reg] = NULL;
622 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000623 if (i < TID.getNumOperands() &&
624 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000625 // Unless it's a two-address operand, this is the new kill.
626 MO.setIsKill();
627 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000628 if (MO.isKill()) {
629 RegKills.set(Reg);
630 KillOps[Reg] = &MO;
631 }
632 }
633
634 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
635 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000636 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000637 continue;
638 unsigned Reg = MO.getReg();
639 RegKills.reset(Reg);
640 KillOps[Reg] = NULL;
641 }
642}
643
Evan Chengd70dbb52008-02-22 09:24:50 +0000644/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
645///
646static void ReMaterialize(MachineBasicBlock &MBB,
647 MachineBasicBlock::iterator &MII,
648 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000649 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000650 const TargetRegisterInfo *TRI,
651 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000652 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000653 MachineInstr *NewMI = prior(MII);
654 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
655 MachineOperand &MO = NewMI->getOperand(i);
656 if (!MO.isRegister() || MO.getReg() == 0)
657 continue;
658 unsigned VirtReg = MO.getReg();
659 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
660 continue;
661 assert(MO.isUse());
662 unsigned SubIdx = MO.getSubReg();
663 unsigned Phys = VRM.getPhys(VirtReg);
664 assert(Phys);
665 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
666 MO.setReg(RReg);
667 }
668 ++NumReMats;
669}
670
Evan Cheng28bb4622007-07-11 19:17:18 +0000671
Chris Lattner7fb64342004-10-01 19:04:51 +0000672// ReusedOp - For each reused operand, we keep track of a bit of information, in
673// case we need to rollback upon processing a new operand. See comments below.
674namespace {
675 struct ReusedOp {
676 // The MachineInstr operand that reused an available value.
677 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000678
Evan Cheng549f27d32007-08-13 23:45:17 +0000679 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
680 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000681
Chris Lattner7fb64342004-10-01 19:04:51 +0000682 // PhysRegReused - The physical register the value was available in.
683 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000684
Chris Lattner7fb64342004-10-01 19:04:51 +0000685 // AssignedPhysReg - The physreg that was assigned for use by the reload.
686 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000687
688 // VirtReg - The virtual register itself.
689 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000690
Chris Lattner8a61a752005-10-06 17:19:06 +0000691 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
692 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000693 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
694 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000695 };
Chris Lattner540fec62006-02-25 01:51:33 +0000696
697 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
698 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000699 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000700 MachineInstr &MI;
701 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000702 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000703 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000704 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
705 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000706 }
Chris Lattner540fec62006-02-25 01:51:33 +0000707
708 bool hasReuses() const {
709 return !Reuses.empty();
710 }
711
712 /// addReuse - If we choose to reuse a virtual register that is already
713 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000714 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000715 unsigned PhysRegReused, unsigned AssignedPhysReg,
716 unsigned VirtReg) {
717 // If the reload is to the assigned register anyway, no undo will be
718 // required.
719 if (PhysRegReused == AssignedPhysReg) return;
720
721 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000722 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000723 AssignedPhysReg, VirtReg));
724 }
Evan Chenge077ef62006-11-04 00:21:55 +0000725
726 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000727 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000728 }
729
730 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000731 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000732 }
Chris Lattner540fec62006-02-25 01:51:33 +0000733
734 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
735 /// is some other operand that is using the specified register, either pick
736 /// a new register to use, or evict the previous reload and use this reg.
737 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
738 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000739 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000740 SmallSet<unsigned, 8> &Rejected,
741 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000742 std::vector<MachineOperand*> &KillOps,
743 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000744 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
745 .getInstrInfo();
746
Chris Lattner540fec62006-02-25 01:51:33 +0000747 if (Reuses.empty()) return PhysReg; // This is most often empty.
748
749 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
750 ReusedOp &Op = Reuses[ro];
751 // If we find some other reuse that was supposed to use this register
752 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000753 // register. That is, unless its reload register has already been
754 // considered and subsequently rejected because it has also been reused
755 // by another operand.
756 if (Op.PhysRegReused == PhysReg &&
757 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000758 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000759 unsigned NewReg = Op.AssignedPhysReg;
760 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000761 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000762 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000763 } else {
764 // Otherwise, we might also have a problem if a previously reused
765 // value aliases the new register. If so, codegen the previous reload
766 // and use this one.
767 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000768 const TargetRegisterInfo *TRI = Spills.getRegInfo();
769 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000770 // Okay, we found out that an alias of a reused register
771 // was used. This isn't good because it means we have
772 // to undo a previous reuse.
773 MachineBasicBlock *MBB = MI->getParent();
774 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000775 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000776
777 // Copy Op out of the vector and remove it, we're going to insert an
778 // explicit load for it.
779 ReusedOp NewOp = Op;
780 Reuses.erase(Reuses.begin()+ro);
781
782 // Ok, we're going to try to reload the assigned physreg into the
783 // slot that we were supposed to in the first place. However, that
784 // register could hold a reuse. Check to see if it conflicts or
785 // would prefer us to use a different register.
786 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000787 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000788 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000789
Evan Chengd70dbb52008-02-22 09:24:50 +0000790 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000791 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000792 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000793 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000794 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000795 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000796 MachineInstr *LoadMI = prior(MII);
797 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000798 // Any stores to this stack slot are not dead anymore.
799 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000800 ++NumLoads;
801 }
Chris Lattner28bad082006-02-25 02:17:31 +0000802 Spills.ClobberPhysReg(NewPhysReg);
803 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000804
Chris Lattnere53f4a02006-05-04 17:52:23 +0000805 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000806
Evan Cheng549f27d32007-08-13 23:45:17 +0000807 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000808 --MII;
809 UpdateKills(*MII, RegKills, KillOps);
810 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000811
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000812 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000813 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000814
815 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000816 return PhysReg;
817 }
818 }
819 }
820 return PhysReg;
821 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000822
823 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
824 /// 'Rejected' set to remember which registers have been considered and
825 /// rejected for the reload. This avoids infinite looping in case like
826 /// this:
827 /// t1 := op t2, t3
828 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
829 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
830 /// t1 <- desires r1
831 /// sees r1 is taken by t2, tries t2's reload register r0
832 /// sees r0 is taken by t3, tries t3's reload register r1
833 /// sees r1 is taken by t2, tries t2's reload register r0 ...
834 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
835 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000836 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000837 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000838 std::vector<MachineOperand*> &KillOps,
839 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000840 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000841 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000842 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000843 }
Chris Lattner540fec62006-02-25 01:51:33 +0000844 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000845}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000846
Evan Cheng66f71632007-10-19 21:23:22 +0000847/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
848/// instruction. e.g.
849/// xorl %edi, %eax
850/// movl %eax, -32(%ebp)
851/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000852/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000853/// ==>
854/// xorl %edi, %eax
855/// orl -36(%ebp), %eax
856/// mov %eax, -32(%ebp)
857/// This enables unfolding optimization for a subsequent instruction which will
858/// also eliminate the newly introduced store instruction.
859bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
860 MachineBasicBlock::iterator &MII,
861 std::vector<MachineInstr*> &MaybeDeadStores,
862 AvailableSpills &Spills,
863 BitVector &RegKills,
864 std::vector<MachineOperand*> &KillOps,
865 VirtRegMap &VRM) {
866 MachineFunction &MF = *MBB.getParent();
867 MachineInstr &MI = *MII;
868 unsigned UnfoldedOpc = 0;
869 unsigned UnfoldPR = 0;
870 unsigned UnfoldVR = 0;
871 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
872 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000873 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000874 // Only transform a MI that folds a single register.
875 if (UnfoldedOpc)
876 return false;
877 UnfoldVR = I->second.first;
878 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000879 // MI2VirtMap be can updated which invalidate the iterator.
880 // Increment the iterator first.
881 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000882 if (VRM.isAssignedReg(UnfoldVR))
883 continue;
884 // If this reference is not a use, any previous store is now dead.
885 // Otherwise, the store to this stack slot is not dead anymore.
886 FoldedSS = VRM.getStackSlot(UnfoldVR);
887 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
888 if (DeadStore && (MR & VirtRegMap::isModRef)) {
889 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000890 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000891 continue;
892 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000893 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000894 false, true);
895 }
896 }
897
898 if (!UnfoldedOpc)
899 return false;
900
901 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
902 MachineOperand &MO = MI.getOperand(i);
903 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
904 continue;
905 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000906 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000907 continue;
908 if (VRM.isAssignedReg(VirtReg)) {
909 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000910 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000911 return false;
912 } else if (VRM.isReMaterialized(VirtReg))
913 continue;
914 int SS = VRM.getStackSlot(VirtReg);
915 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
916 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000917 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000918 return false;
919 continue;
920 }
921 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000922 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000923 continue;
924
925 // Ok, we'll need to reload the value into a register which makes
926 // it impossible to perform the store unfolding optimization later.
927 // Let's see if it is possible to fold the load if the store is
928 // unfolded. This allows us to perform the store unfolding
929 // optimization.
930 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000931 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000932 assert(NewMIs.size() == 1);
933 MachineInstr *NewMI = NewMIs.back();
934 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000935 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000936 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000937 SmallVector<unsigned, 2> Ops;
938 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000939 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000940 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000941 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000942 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000943 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000944 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
945 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000946 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000947 MBB.erase(&MI);
948 return true;
949 }
950 delete NewMI;
951 }
952 }
953 return false;
954}
Chris Lattner7fb64342004-10-01 19:04:51 +0000955
Evan Cheng7277a7d2007-11-02 17:35:08 +0000956/// findSuperReg - Find the SubReg's super-register of given register class
957/// where its SubIdx sub-register is SubReg.
958static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000959 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000960 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
961 I != E; ++I) {
962 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000963 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000964 return Reg;
965 }
966 return 0;
967}
968
Evan Cheng81a03822007-11-17 00:40:40 +0000969/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
970/// the last store to the same slot is now dead. If so, remove the last store.
971void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
972 MachineBasicBlock::iterator &MII,
973 int Idx, unsigned PhysReg, int StackSlot,
974 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000975 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000976 AvailableSpills &Spills,
977 SmallSet<MachineInstr*, 4> &ReMatDefs,
978 BitVector &RegKills,
979 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000980 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000981 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000982 MachineInstr *StoreMI = next(MII);
983 VRM.addSpillSlotUse(StackSlot, StoreMI);
984 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +0000985
986 // If there is a dead store to this stack slot, nuke it now.
987 if (LastStore) {
988 DOUT << "Removed dead store:\t" << *LastStore;
989 ++NumDSE;
990 SmallVector<unsigned, 2> KillRegs;
991 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
992 MachineBasicBlock::iterator PrevMII = LastStore;
993 bool CheckDef = PrevMII != MBB.begin();
994 if (CheckDef)
995 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +0000996 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +0000997 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000998 if (CheckDef) {
999 // Look at defs of killed registers on the store. Mark the defs
1000 // as dead since the store has been deleted and they aren't
1001 // being reused.
1002 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1003 bool HasOtherDef = false;
1004 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1005 MachineInstr *DeadDef = PrevMII;
1006 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1007 // FIXME: This assumes a remat def does not have side
1008 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001009 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001010 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001011 ++NumDRM;
1012 }
1013 }
1014 }
1015 }
1016 }
1017
Evan Chenge4b39002007-12-03 21:31:55 +00001018 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001019
1020 // If the stack slot value was previously available in some other
1021 // register, change it now. Otherwise, make the register available,
1022 // in PhysReg.
1023 Spills.ModifyStackSlotOrReMat(StackSlot);
1024 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001025 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001026 ++NumStores;
1027}
1028
Chris Lattner7fb64342004-10-01 19:04:51 +00001029/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001030/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001031void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001032 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001033
Evan Chengfff3e192007-08-14 09:11:18 +00001034 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001035
Chris Lattner66cf80f2006-02-03 23:13:58 +00001036 // Spills - Keep track of which spilled values are available in physregs so
1037 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001038 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001039
Chris Lattner52b25db2004-10-01 19:47:12 +00001040 // MaybeDeadStores - When we need to write a value back into a stack slot,
1041 // keep track of the inserted store. If the stack slot value is never read
1042 // (because the value was used from some available register, for example), and
1043 // subsequently stored to, the original store is dead. This map keeps track
1044 // of inserted stores that are not used. If we see a subsequent store to the
1045 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001046 std::vector<MachineInstr*> MaybeDeadStores;
1047 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001048
Evan Chengb6ca4b32007-08-14 23:25:37 +00001049 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1050 SmallSet<MachineInstr*, 4> ReMatDefs;
1051
Evan Cheng0c40d722007-07-11 05:28:39 +00001052 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001053 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001054 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001055 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001056
Chris Lattner7fb64342004-10-01 19:04:51 +00001057 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1058 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001059 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001060
Evan Cheng66f71632007-10-19 21:23:22 +00001061 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001062 bool Erased = false;
1063 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001064 if (PrepForUnfoldOpti(MBB, MII,
1065 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1066 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001067
Evan Cheng66f71632007-10-19 21:23:22 +00001068 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001069 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001070
Evan Cheng676dd7c2008-03-11 07:19:34 +00001071 if (VRM.hasEmergencySpills(&MI)) {
1072 // Spill physical register(s) in the rare case the allocator has run out
1073 // of registers to allocate.
1074 SmallSet<int, 4> UsedSS;
1075 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1076 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1077 unsigned PhysReg = EmSpills[i];
1078 const TargetRegisterClass *RC =
1079 TRI->getPhysicalRegisterRegClass(PhysReg);
1080 assert(RC && "Unable to determine register class!");
1081 int SS = VRM.getEmergencySpillSlot(RC);
1082 if (UsedSS.count(SS))
1083 assert(0 && "Need to spill more than one physical registers!");
1084 UsedSS.insert(SS);
1085 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1086 MachineInstr *StoreMI = prior(MII);
1087 VRM.addSpillSlotUse(SS, StoreMI);
1088 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1089 MachineInstr *LoadMI = next(MII);
1090 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001091 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001092 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001093 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001094 }
1095
Evan Cheng0cbb1162007-11-29 01:06:25 +00001096 // Insert restores here if asked to.
1097 if (VRM.isRestorePt(&MI)) {
1098 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1099 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001100 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001101 if (!VRM.getPreSplitReg(VirtReg))
1102 continue; // Split interval spilled again.
1103 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001104 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001105 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001106 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001107 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001108 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001109 int SS = VRM.getStackSlot(VirtReg);
1110 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1111 MachineInstr *LoadMI = prior(MII);
1112 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001113 ++NumLoads;
1114 }
1115 // This invalidates Phys.
1116 Spills.ClobberPhysReg(Phys);
1117 UpdateKills(*prior(MII), RegKills, KillOps);
1118 DOUT << '\t' << *prior(MII);
1119 }
1120 }
1121
Evan Cheng81a03822007-11-17 00:40:40 +00001122 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001123 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001124 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1125 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001126 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001127 unsigned VirtReg = SpillRegs[i].first;
1128 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001129 if (!VRM.getPreSplitReg(VirtReg))
1130 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001131 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001132 unsigned Phys = VRM.getPhys(VirtReg);
1133 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001134 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001135 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001136 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001137 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001138 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001139 }
Evan Chenge4b39002007-12-03 21:31:55 +00001140 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001141 }
1142
1143 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1144 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001145 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001146 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001147 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1148 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001149 if (!MO.isRegister() || MO.getReg() == 0)
1150 continue; // Ignore non-register operands.
1151
Evan Cheng32dfbea2007-10-12 08:50:34 +00001152 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001153 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001154 // Ignore physregs for spilling, but remember that it is used by this
1155 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001156 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001157 continue;
1158 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001159
1160 // We want to process implicit virtual register uses first.
1161 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001162 // If the virtual register is implicitly defined, emit a implicit_def
1163 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001164 VirtUseOps.insert(VirtUseOps.begin(), i);
1165 else
1166 VirtUseOps.push_back(i);
1167 }
1168
1169 // Process all of the spilled uses and all non spilled reg references.
1170 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1171 unsigned i = VirtUseOps[j];
1172 MachineOperand &MO = MI.getOperand(i);
1173 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001174 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001175 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001176
Evan Chengc498b022007-11-14 07:59:08 +00001177 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001178 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001179 // This virtual register was assigned a physreg!
1180 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001181 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001182 if (MO.isDef())
1183 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001184 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001185 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001186 if (VRM.isImplicitlyDefined(VirtReg))
1187 BuildMI(MBB, MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001188 continue;
1189 }
1190
1191 // This virtual register is now known to be a spilled value.
1192 if (!MO.isUse())
1193 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001194
Evan Cheng549f27d32007-08-13 23:45:17 +00001195 bool DoReMat = VRM.isReMaterialized(VirtReg);
1196 int SSorRMId = DoReMat
1197 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001198 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001199
Chris Lattner50ea01e2005-09-09 20:29:51 +00001200 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001201 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001202
1203 // If this is a sub-register use, make sure the reuse register is in the
1204 // right register class. For example, for x86 not all of the 32-bit
1205 // registers have accessible sub-registers.
1206 // Similarly so for EXTRACT_SUBREG. Consider this:
1207 // EDI = op
1208 // MOV32_mr fi#1, EDI
1209 // ...
1210 // = EXTRACT_SUBREG fi#1
1211 // fi#1 is available in EDI, but it cannot be reused because it's not in
1212 // the right register file.
1213 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001214 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001215 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001216 if (!RC->contains(PhysReg))
1217 PhysReg = 0;
1218 }
1219
Evan Chengdc6be192007-08-14 05:42:54 +00001220 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001221 // This spilled operand might be part of a two-address operand. If this
1222 // is the case, then changing it will necessarily require changing the
1223 // def part of the instruction as well. However, in some cases, we
1224 // aren't allowed to modify the reused register. If none of these cases
1225 // apply, reuse it.
1226 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001227 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001228 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001229 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001230 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001231 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001232 // long as we are allowed to clobber the value and there isn't an
1233 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001234 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001235 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001236 }
1237
1238 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001239 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001240 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1241 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001242 else
Evan Chengdc6be192007-08-14 05:42:54 +00001243 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001244 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001245 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001246 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001247 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001248 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001249 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001250
1251 // The only technical detail we have is that we don't know that
1252 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1253 // later in the instruction. In particular, consider 'op V1, V2'.
1254 // If V1 is available in physreg R0, we would choose to reuse it
1255 // here, instead of reloading it into the register the allocator
1256 // indicated (say R1). However, V2 might have to be reloaded
1257 // later, and it might indicate that it needs to live in R0. When
1258 // this occurs, we need to have information available that
1259 // indicates it is safe to use R1 for the reload instead of R0.
1260 //
1261 // To further complicate matters, we might conflict with an alias,
1262 // or R0 and R1 might not be compatible with each other. In this
1263 // case, we actually insert a reload for V1 in R1, ensuring that
1264 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001265 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001266 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001267 if (ti != -1)
1268 // Only mark it clobbered if this is a use&def operand.
1269 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001270 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001271
1272 if (MI.getOperand(i).isKill() &&
1273 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1274 // This was the last use and the spilled value is still available
1275 // for reuse. That means the spill was unnecessary!
1276 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1277 if (DeadStore) {
1278 DOUT << "Removed dead store:\t" << *DeadStore;
1279 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001280 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001281 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001282 MaybeDeadStores[ReuseSlot] = NULL;
1283 ++NumDSE;
1284 }
1285 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001286 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001287 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001288
1289 // Otherwise we have a situation where we have a two-address instruction
1290 // whose mod/ref operand needs to be reloaded. This reload is already
1291 // available in some register "PhysReg", but if we used PhysReg as the
1292 // operand to our 2-addr instruction, the instruction would modify
1293 // PhysReg. This isn't cool if something later uses PhysReg and expects
1294 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001295 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001296 // To avoid this problem, and to avoid doing a load right after a store,
1297 // we emit a copy from PhysReg into the designated register for this
1298 // operand.
1299 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1300 assert(DesignatedReg && "Must map virtreg to physreg!");
1301
1302 // Note that, if we reused a register for a previous operand, the
1303 // register we want to reload into might not actually be
1304 // available. If this occurs, use the register indicated by the
1305 // reuser.
1306 if (ReusedOperands.hasReuses())
1307 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001308 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001309
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001310 // If the mapped designated register is actually the physreg we have
1311 // incoming, we don't need to inserted a dead copy.
1312 if (DesignatedReg == PhysReg) {
1313 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001314 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1315 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001316 else
Evan Chengdc6be192007-08-14 05:42:54 +00001317 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001318 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001319 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001320 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001321 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001322 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001323 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001324 ++NumReused;
1325 continue;
1326 }
1327
Chris Lattner84bc5422007-12-31 04:13:23 +00001328 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1329 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001330 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001331 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001332
Evan Cheng6b448092007-03-02 08:52:00 +00001333 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001334 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001335
Chris Lattneraddc55a2006-04-28 01:46:50 +00001336 // This invalidates DesignatedReg.
1337 Spills.ClobberPhysReg(DesignatedReg);
1338
Evan Chengdc6be192007-08-14 05:42:54 +00001339 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001340 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001341 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001342 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001343 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001344 ++NumReused;
1345 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001346 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001347
1348 // Otherwise, reload it and remember that we have it.
1349 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001350 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001351
Chris Lattner50ea01e2005-09-09 20:29:51 +00001352 // Note that, if we reused a register for a previous operand, the
1353 // register we want to reload into might not actually be
1354 // available. If this occurs, use the register indicated by the
1355 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001356 if (ReusedOperands.hasReuses())
1357 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001358 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001359
Chris Lattner84bc5422007-12-31 04:13:23 +00001360 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001361 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001362 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001363 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001364 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001365 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001366 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001367 MachineInstr *LoadMI = prior(MII);
1368 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001369 ++NumLoads;
1370 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001371 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001372 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001373
1374 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001375 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001376 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001377 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001378 // Assumes this is the last use. IsKill will be unset if reg is reused
1379 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001380 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001381 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001382 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001383 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001384 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001385 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001386 }
1387
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001388 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001389
Evan Cheng81a03822007-11-17 00:40:40 +00001390
Chris Lattner7fb64342004-10-01 19:04:51 +00001391 // If we have folded references to memory operands, make sure we clear all
1392 // physical registers that may contain the value of the spilled virtual
1393 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001394 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001395 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001396 unsigned VirtReg = I->second.first;
1397 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001398 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001399
Evan Chengc17ba8a2008-03-14 20:44:01 +00001400 // MI2VirtMap be can updated which invalidate the iterator.
1401 // Increment the iterator first.
1402 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001403 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001404 if (SS == VirtRegMap::NO_STACK_SLOT)
1405 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001406 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001407 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001408
1409 // If this folded instruction is just a use, check to see if it's a
1410 // straight load from the virt reg slot.
1411 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1412 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001413 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1414 if (DestReg && FrameIdx == SS) {
1415 // If this spill slot is available, turn it into a copy (or nothing)
1416 // instead of leaving it as a load!
1417 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1418 DOUT << "Promoted Load To Copy: " << MI;
1419 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001420 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001421 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001422 // Revisit the copy so we make sure to notice the effects of the
1423 // operation on the destreg (either needing to RA it if it's
1424 // virtual or needing to clobber any values if it's physical).
1425 NextMII = &MI;
1426 --NextMII; // backtrack to the copy.
1427 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001428 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001429 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001430 // Unset last kill since it's being reused.
1431 InvalidateKill(InReg, RegKills, KillOps);
1432 }
Evan Chengde4e9422007-02-25 09:51:27 +00001433
Evan Chengcada2452007-11-28 01:28:46 +00001434 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001435 MBB.erase(&MI);
1436 Erased = true;
1437 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001438 }
Evan Cheng7f566252007-10-13 02:50:24 +00001439 } else {
1440 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1441 SmallVector<MachineInstr*, 4> NewMIs;
1442 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001443 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001444 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001445 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001446 MBB.erase(&MI);
1447 Erased = true;
1448 --NextMII; // backtrack to the unfolded instruction.
1449 BackTracked = true;
1450 goto ProcessNextInst;
1451 }
Chris Lattnercea86882005-09-19 06:56:21 +00001452 }
1453 }
1454
1455 // If this reference is not a use, any previous store is now dead.
1456 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001457 MachineInstr* DeadStore = MaybeDeadStores[SS];
1458 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001459 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001460 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001461 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001462 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1463 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001464 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001465 // the value and there isn't an earlier def that has already clobbered
1466 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001467 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001468 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1469 MachineOperand *KillOpnd =
1470 DeadStore->findRegisterUseOperand(PhysReg, true);
1471 // Note, if the store is storing a sub-register, it's possible the
1472 // super-register is needed below.
1473 if (KillOpnd && !KillOpnd->getSubReg() &&
1474 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
1475 MBB.insert(MII, NewMIs[0]);
1476 NewStore = NewMIs[1];
1477 MBB.insert(MII, NewStore);
1478 VRM.addSpillSlotUse(SS, NewStore);
1479 VRM.RemoveMachineInstrFromMaps(&MI);
1480 MBB.erase(&MI);
1481 Erased = true;
1482 --NextMII;
1483 --NextMII; // backtrack to the unfolded instruction.
1484 BackTracked = true;
1485 isDead = true;
1486 }
Evan Cheng66f71632007-10-19 21:23:22 +00001487 }
Evan Cheng7f566252007-10-13 02:50:24 +00001488 }
1489
1490 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001491 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001492 DOUT << "Removed dead store:\t" << *DeadStore;
1493 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001494 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001495 MBB.erase(DeadStore);
1496 if (!NewStore)
1497 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001498 }
Evan Cheng7f566252007-10-13 02:50:24 +00001499
Evan Chengfff3e192007-08-14 09:11:18 +00001500 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001501 if (NewStore) {
1502 // Treat this store as a spill merged into a copy. That makes the
1503 // stack slot value available.
1504 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1505 goto ProcessNextInst;
1506 }
Chris Lattnercea86882005-09-19 06:56:21 +00001507 }
1508
1509 // If the spill slot value is available, and this is a new definition of
1510 // the value, the value is not available anymore.
1511 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001512 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001513 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001514
1515 // If this is *just* a mod of the value, check to see if this is just a
1516 // store to the spill slot (i.e. the spill got merged into the copy). If
1517 // so, realize that the vreg is available now, and add the store to the
1518 // MaybeDeadStore info.
1519 int StackSlot;
1520 if (!(MR & VirtRegMap::isRef)) {
1521 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001522 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001523 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001524 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001525 // this as a potentially dead store in case there is a subsequent
1526 // store into the stack slot without a read from it.
1527 MaybeDeadStores[StackSlot] = &MI;
1528
Chris Lattnercd816392006-02-02 23:29:36 +00001529 // If the stack slot value was previously available in some other
1530 // register, change it now. Otherwise, make the register available,
1531 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001532 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001533 }
1534 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001535 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001536 }
1537
Chris Lattner7fb64342004-10-01 19:04:51 +00001538 // Process all of the spilled defs.
1539 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1540 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001541 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1542 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001543
Evan Cheng66f71632007-10-19 21:23:22 +00001544 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001545 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001546 // Check to see if this is a noop copy. If so, eliminate the
1547 // instruction before considering the dest reg to be changed.
1548 unsigned Src, Dst;
1549 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1550 ++NumDCE;
1551 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001552 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001553 MBB.erase(&MI);
1554 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001555 Spills.disallowClobberPhysReg(VirtReg);
1556 goto ProcessNextInst;
1557 }
1558
1559 // If it's not a no-op copy, it clobbers the value in the destreg.
1560 Spills.ClobberPhysReg(VirtReg);
1561 ReusedOperands.markClobbered(VirtReg);
1562
1563 // Check to see if this instruction is a load from a stack slot into
1564 // a register. If so, this provides the stack slot value in the reg.
1565 int FrameIdx;
1566 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1567 assert(DestReg == VirtReg && "Unknown load situation!");
1568
1569 // If it is a folded reference, then it's not safe to clobber.
1570 bool Folded = FoldedSS.count(FrameIdx);
1571 // Otherwise, if it wasn't available, remember that it is now!
1572 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1573 goto ProcessNextInst;
1574 }
1575
1576 continue;
1577 }
1578
Evan Chengc498b022007-11-14 07:59:08 +00001579 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001580 bool DoReMat = VRM.isReMaterialized(VirtReg);
1581 if (DoReMat)
1582 ReMatDefs.insert(&MI);
1583
1584 // The only vregs left are stack slot definitions.
1585 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001586 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001587
1588 // If this def is part of a two-address operand, make sure to execute
1589 // the store from the correct physical register.
1590 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001591 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001592 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001593 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001594 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001595 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1596 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001597 "Can't find corresponding super-register!");
1598 PhysReg = SuperReg;
1599 }
1600 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001601 PhysReg = VRM.getPhys(VirtReg);
1602 if (ReusedOperands.isClobbered(PhysReg)) {
1603 // Another def has taken the assigned physreg. It must have been a
1604 // use&def which got it due to reuse. Undo the reuse!
1605 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1606 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1607 }
1608 }
1609
Evan Chenged70cbb32008-03-26 19:03:01 +00001610 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001611 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001612 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001613 ReusedOperands.markClobbered(RReg);
1614 MI.getOperand(i).setReg(RReg);
1615
Evan Cheng66f71632007-10-19 21:23:22 +00001616 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001617 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001618 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1619 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001620 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001621
1622 // Check to see if this is a noop copy. If so, eliminate the
1623 // instruction before considering the dest reg to be changed.
1624 {
Chris Lattner29268692006-09-05 02:12:02 +00001625 unsigned Src, Dst;
1626 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1627 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001628 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001629 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001630 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001631 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001632 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001633 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001634 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001635 }
Evan Cheng66f71632007-10-19 21:23:22 +00001636 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001637 }
Chris Lattnercea86882005-09-19 06:56:21 +00001638 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001639 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001640 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1641 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001642 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001643 MII = NextMII;
1644 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001645}
1646
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001647llvm::Spiller* llvm::createSpiller() {
1648 switch (SpillerOpt) {
1649 default: assert(0 && "Unreachable!");
1650 case local:
1651 return new LocalSpiller();
1652 case simple:
1653 return new SimpleSpiller();
1654 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001655}